blob: ff8919293033914b922fd8fa92ea910b043695f0 [file] [log] [blame]
Andrew Vasquezfa90c542005-10-27 11:10:08 -07001/*
2 * QLogic Fibre Channel HBA Driver
Chad Dupuis46152ce2012-08-22 14:21:08 -04003 * Copyright (c) 2003-2012 QLogic Corporation
Andrew Vasquezfa90c542005-10-27 11:10:08 -07004 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
Andrew Vasquezabbd8872005-07-06 10:30:05 -070023#include <linux/interrupt.h>
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -040024#include <linux/workqueue.h>
Andrew Vasquez54333832005-11-09 15:49:04 -080025#include <linux/firmware.h>
Seokmann Ju14e660e2007-09-20 14:07:36 -070026#include <linux/aer.h>
Harihara Kadayam4d4df192008-04-03 13:13:26 -070027#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29#include <scsi/scsi.h>
30#include <scsi/scsi_host.h>
31#include <scsi/scsi_device.h>
32#include <scsi/scsi_cmnd.h>
andrew.vasquez@qlogic.com392e2f62006-01-31 16:05:02 -080033#include <scsi/scsi_transport_fc.h>
Giridhar Malavali9a069e12010-01-12 13:02:47 -080034#include <scsi/scsi_bsg_fc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Giridhar Malavali6e980162010-03-19 17:03:58 -070036#include "qla_bsg.h"
Giridhar Malavalia9083012010-04-12 17:59:55 -070037#include "qla_nx.h"
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -070038#define QLA2XXX_DRIVER_NAME "qla2xxx"
39#define QLA2XXX_APIDEV "ql2xapidev"
Andrew Vasquezcb630672006-05-17 15:09:45 -070040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041/*
42 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
43 * but that's fine as we don't look at the last 24 ones for
44 * ISP2100 HBAs.
45 */
46#define MAILBOX_REGISTER_COUNT_2100 8
Andrew Vasquez67ddda32012-02-09 11:14:08 -080047#define MAILBOX_REGISTER_COUNT_2200 24
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#define MAILBOX_REGISTER_COUNT 32
49
50#define QLA2200A_RISC_ROM_VER 4
51#define FPM_2300 6
52#define FPM_2310 7
53
54#include "qla_settings.h"
55
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -070056/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070057 * Data bit definitions
58 */
59#define BIT_0 0x1
60#define BIT_1 0x2
61#define BIT_2 0x4
62#define BIT_3 0x8
63#define BIT_4 0x10
64#define BIT_5 0x20
65#define BIT_6 0x40
66#define BIT_7 0x80
67#define BIT_8 0x100
68#define BIT_9 0x200
69#define BIT_10 0x400
70#define BIT_11 0x800
71#define BIT_12 0x1000
72#define BIT_13 0x2000
73#define BIT_14 0x4000
74#define BIT_15 0x8000
75#define BIT_16 0x10000
76#define BIT_17 0x20000
77#define BIT_18 0x40000
78#define BIT_19 0x80000
79#define BIT_20 0x100000
80#define BIT_21 0x200000
81#define BIT_22 0x400000
82#define BIT_23 0x800000
83#define BIT_24 0x1000000
84#define BIT_25 0x2000000
85#define BIT_26 0x4000000
86#define BIT_27 0x8000000
87#define BIT_28 0x10000000
88#define BIT_29 0x20000000
89#define BIT_30 0x40000000
90#define BIT_31 0x80000000
91
92#define LSB(x) ((uint8_t)(x))
93#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
94
95#define LSW(x) ((uint16_t)(x))
96#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
97
98#define LSD(x) ((uint32_t)((uint64_t)(x)))
99#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
100
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700101#define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103/*
104 * I/O register
105*/
106
107#define RD_REG_BYTE(addr) readb(addr)
108#define RD_REG_WORD(addr) readw(addr)
109#define RD_REG_DWORD(addr) readl(addr)
110#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
111#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
112#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
113#define WRT_REG_BYTE(addr, data) writeb(data,addr)
114#define WRT_REG_WORD(addr, data) writew(data,addr)
115#define WRT_REG_DWORD(addr, data) writel(data,addr)
116
117/*
Santosh Vernekar7d613ac2012-08-22 14:21:03 -0400118 * ISP83XX specific remote register addresses
119 */
120#define QLA83XX_LED_PORT0 0x00201320
121#define QLA83XX_LED_PORT1 0x00201328
122#define QLA83XX_IDC_DEV_STATE 0x22102384
123#define QLA83XX_IDC_MAJOR_VERSION 0x22102380
124#define QLA83XX_IDC_MINOR_VERSION 0x22102398
125#define QLA83XX_IDC_DRV_PRESENCE 0x22102388
126#define QLA83XX_IDC_DRIVER_ACK 0x2210238c
127#define QLA83XX_IDC_CONTROL 0x22102390
128#define QLA83XX_IDC_AUDIT 0x22102394
129#define QLA83XX_IDC_LOCK_RECOVERY 0x2210239c
130#define QLA83XX_DRIVER_LOCKID 0x22102104
131#define QLA83XX_DRIVER_LOCK 0x8111c028
132#define QLA83XX_DRIVER_UNLOCK 0x8111c02c
133#define QLA83XX_FLASH_LOCKID 0x22102100
134#define QLA83XX_FLASH_LOCK 0x8111c010
135#define QLA83XX_FLASH_UNLOCK 0x8111c014
136#define QLA83XX_DEV_PARTINFO1 0x221023e0
137#define QLA83XX_DEV_PARTINFO2 0x221023e4
138#define QLA83XX_FW_HEARTBEAT 0x221020b0
139#define QLA83XX_PEG_HALT_STATUS1 0x221020a8
140#define QLA83XX_PEG_HALT_STATUS2 0x221020ac
141
142/* 83XX: Macros defining 8200 AEN Reason codes */
143#define IDC_DEVICE_STATE_CHANGE BIT_0
144#define IDC_PEG_HALT_STATUS_CHANGE BIT_1
145#define IDC_NIC_FW_REPORTED_FAILURE BIT_2
146#define IDC_HEARTBEAT_FAILURE BIT_3
147
148/* 83XX: Macros defining 8200 AEN Error-levels */
149#define ERR_LEVEL_NON_FATAL 0x1
150#define ERR_LEVEL_RECOVERABLE_FATAL 0x2
151#define ERR_LEVEL_UNRECOVERABLE_FATAL 0x4
152
153/* 83XX: Macros for IDC Version */
154#define QLA83XX_SUPP_IDC_MAJOR_VERSION 0x01
155#define QLA83XX_SUPP_IDC_MINOR_VERSION 0x0
156
157/* 83XX: Macros for scheduling dpc tasks */
158#define QLA83XX_NIC_CORE_RESET 0x1
159#define QLA83XX_IDC_STATE_HANDLER 0x2
160#define QLA83XX_NIC_CORE_UNRECOVERABLE 0x3
161
162/* 83XX: Macros for defining IDC-Control bits */
163#define QLA83XX_IDC_RESET_DISABLED BIT_0
164#define QLA83XX_IDC_GRACEFUL_RESET BIT_1
165
166/* 83XX: Macros for different timeouts */
167#define QLA83XX_IDC_INITIALIZATION_TIMEOUT 30
168#define QLA83XX_IDC_RESET_ACK_TIMEOUT 10
169#define QLA83XX_MAX_LOCK_RECOVERY_WAIT (2 * HZ)
170
171/* 83XX: Macros for defining class in DEV-Partition Info register */
172#define QLA83XX_CLASS_TYPE_NONE 0x0
173#define QLA83XX_CLASS_TYPE_NIC 0x1
174#define QLA83XX_CLASS_TYPE_FCOE 0x2
175#define QLA83XX_CLASS_TYPE_ISCSI 0x3
176
177/* 83XX: Macros for IDC Lock-Recovery stages */
178#define IDC_LOCK_RECOVERY_STAGE1 0x1 /* Stage1: Intent for
179 * lock-recovery
180 */
181#define IDC_LOCK_RECOVERY_STAGE2 0x2 /* Stage2: Perform lock-recovery */
182
183/* 83XX: Macros for IDC Audit type */
184#define IDC_AUDIT_TIMESTAMP 0x0 /* IDC-AUDIT: Record timestamp of
185 * dev-state change to NEED-RESET
186 * or NEED-QUIESCENT
187 */
188#define IDC_AUDIT_COMPLETION 0x1 /* IDC-AUDIT: Record duration of
189 * reset-recovery completion is
190 * second
191 */
192
193/*
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -0800194 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
195 * 133Mhz slot.
196 */
197#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
198#define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
199
200/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 * Fibre Channel device definitions.
202 */
203#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
Chad Dupuis642ef982012-02-09 11:15:57 -0800204#define MAX_FIBRE_DEVICES_2100 512
205#define MAX_FIBRE_DEVICES_2400 2048
206#define MAX_FIBRE_DEVICES_LOOP 128
207#define MAX_FIBRE_DEVICES_MAX MAX_FIBRE_DEVICES_2400
Chad Dupuis5f16b332012-08-22 14:21:00 -0400208#define LOOPID_MAP_SIZE (ha->max_fibre_devices)
Andrew Vasquezcc4731f2005-07-06 10:32:37 -0700209#define MAX_FIBRE_LUNS 0xFFFF
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210#define MAX_HOST_COUNT 16
211
212/*
213 * Host adapter default definitions.
214 */
215#define MAX_BUSES 1 /* We only have one bus today */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216#define MIN_LUNS 8
217#define MAX_LUNS MAX_FIBRE_LUNS
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700218#define MAX_CMDS_PER_LUN 255
219
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220/*
221 * Fibre Channel device definitions.
222 */
223#define SNS_LAST_LOOP_ID_2100 0xfe
224#define SNS_LAST_LOOP_ID_2300 0x7ff
225
226#define LAST_LOCAL_LOOP_ID 0x7d
227#define SNS_FL_PORT 0x7e
228#define FABRIC_CONTROLLER 0x7f
229#define SIMPLE_NAME_SERVER 0x80
230#define SNS_FIRST_LOOP_ID 0x81
231#define MANAGEMENT_SERVER 0xfe
232#define BROADCAST 0xff
233
Andrew Vasquez3d716442005-07-06 10:30:26 -0700234/*
235 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
236 * valid range of an N-PORT id is 0 through 0x7ef.
237 */
238#define NPH_LAST_HANDLE 0x7ef
Andrew Vasquezcca53352005-08-26 19:08:30 -0700239#define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700240#define NPH_SNS 0x7fc /* FFFFFC */
241#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
242#define NPH_F_PORT 0x7fe /* FFFFFE */
243#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
244
245#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
246#include "qla_fw.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
248/*
249 * Timeout timer counts in seconds
250 */
8482e1182005-04-17 15:04:54 -0500251#define PORT_RETRY_TIME 1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252#define LOOP_DOWN_TIMEOUT 60
253#define LOOP_DOWN_TIME 255 /* 240 */
254#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
255
256/* Maximum outstanding commands in ISP queues (1-65535) */
257#define MAX_OUTSTANDING_COMMANDS 1024
258
259/* ISP request and response entry counts (37-65535) */
260#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
261#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
Andrew Vasquezd743de62009-03-24 09:08:15 -0700262#define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
264#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700265#define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
Nicholas Bellinger2d70c102012-05-15 14:34:28 -0400266#define ATIO_ENTRY_CNT_24XX 4096 /* Number of ATIO entries. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
Anirban Chakraborty17d98632008-12-18 10:06:15 -0800268struct req_que;
269
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270/*
Arun Easibad75002010-05-04 15:01:30 -0700271 * (sd.h is not exported, hence local inclusion)
272 * Data Integrity Field tuple.
273 */
274struct sd_dif_tuple {
275 __be16 guard_tag; /* Checksum */
276 __be16 app_tag; /* Opaque storage */
277 __be32 ref_tag; /* Target LBA or indirect LBA */
278};
279
280/*
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700281 * SCSI Request Block
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 */
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800283struct srb_cmd {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 uint32_t request_sense_length;
286 uint8_t *request_sense_ptr;
Andrew Vasquezcf53b062009-08-20 11:06:04 -0700287 void *ctx;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800288};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289
290/*
291 * SRB flag definitions
292 */
Arun Easibad75002010-05-04 15:01:30 -0700293#define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
294#define SRB_FCP_CMND_DMA_VALID BIT_12 /* DIF: DSD List valid */
295#define SRB_CRC_CTX_DMA_VALID BIT_2 /* DIF: context DMA valid */
296#define SRB_CRC_PROT_DMA_VALID BIT_4 /* DIF: prot DMA valid */
297#define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */
298
299/* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
300#define IS_PROT_IO(sp) (sp->flags & SRB_CRC_CTX_DSD_VALID)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
302/*
Andrew Vasquezac280b62009-08-20 11:06:05 -0700303 * SRB extensions.
304 */
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700305struct srb_iocb {
306 union {
307 struct {
308 uint16_t flags;
309#define SRB_LOGIN_RETRIED BIT_0
310#define SRB_LOGIN_COND_PLOGI BIT_1
311#define SRB_LOGIN_SKIP_PRLI BIT_2
312 uint16_t data[2];
313 } logio;
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700314 struct {
315 /*
316 * Values for flags field below are as
317 * defined in tsk_mgmt_entry struct
318 * for control_flags field in qla_fw.h.
319 */
320 uint32_t flags;
321 uint32_t lun;
322 uint32_t data;
323 } tmf;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700324 } u;
Andrew Vasquez99b0bec2010-05-04 15:01:25 -0700325
Andrew Vasquezac280b62009-08-20 11:06:05 -0700326 struct timer_list timer;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800327 void (*timeout)(void *);
Andrew Vasquezac280b62009-08-20 11:06:05 -0700328};
329
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700330/* Values for srb_ctx type */
331#define SRB_LOGIN_CMD 1
332#define SRB_LOGOUT_CMD 2
333#define SRB_ELS_CMD_RPT 3
334#define SRB_ELS_CMD_HST 4
335#define SRB_CT_CMD 5
336#define SRB_ADISC_CMD 6
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700337#define SRB_TM_CMD 7
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800338#define SRB_SCSI_CMD 8
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -0400339#define SRB_BIDI_CMD 9
Andrew Vasquezac280b62009-08-20 11:06:05 -0700340
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800341typedef struct srb {
342 atomic_t ref_count;
343 struct fc_port *fcport;
344 uint32_t handle;
345 uint16_t flags;
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800346 uint16_t type;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700347 char *name;
Andrew Vasquez57807902011-11-18 09:03:20 -0800348 int iocbs;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700349 union {
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800350 struct srb_iocb iocb_cmd;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700351 struct fc_bsg_job *bsg_job;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800352 struct srb_cmd scmd;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700353 } u;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800354 void (*done)(void *, void *, int);
355 void (*free)(void *, void *);
356} srb_t;
357
358#define GET_CMD_SP(sp) (sp->u.scmd.cmd)
359#define SET_CMD_SP(sp, cmd) (sp->u.scmd.cmd = cmd)
360#define GET_CMD_CTX_SP(sp) (sp->u.scmd.ctx)
361
362#define GET_CMD_SENSE_LEN(sp) \
363 (sp->u.scmd.request_sense_length)
364#define SET_CMD_SENSE_LEN(sp, len) \
365 (sp->u.scmd.request_sense_length = len)
366#define GET_CMD_SENSE_PTR(sp) \
367 (sp->u.scmd.request_sense_ptr)
368#define SET_CMD_SENSE_PTR(sp, ptr) \
369 (sp->u.scmd.request_sense_ptr = ptr)
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800370
371struct msg_echo_lb {
372 dma_addr_t send_dma;
373 dma_addr_t rcv_dma;
374 uint16_t req_sg_cnt;
375 uint16_t rsp_sg_cnt;
376 uint16_t options;
377 uint32_t transfer_size;
378};
379
Andrew Vasquezac280b62009-08-20 11:06:05 -0700380/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 * ISP I/O Register Set structure definitions.
382 */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700383struct device_reg_2xxx {
384 uint16_t flash_address; /* Flash BIOS address */
385 uint16_t flash_data; /* Flash BIOS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 uint16_t unused_1[1]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700387 uint16_t ctrl_status; /* Control/Status */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700388#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
390#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
391
Andrew Vasquez3d716442005-07-06 10:30:26 -0700392 uint16_t ictrl; /* Interrupt control */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
394#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
395
Andrew Vasquez3d716442005-07-06 10:30:26 -0700396 uint16_t istatus; /* Interrupt status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397#define ISR_RISC_INT BIT_3 /* RISC interrupt */
398
Andrew Vasquez3d716442005-07-06 10:30:26 -0700399 uint16_t semaphore; /* Semaphore */
400 uint16_t nvram; /* NVRAM register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401#define NVR_DESELECT 0
402#define NVR_BUSY BIT_15
403#define NVR_WRT_ENABLE BIT_14 /* Write enable */
404#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
405#define NVR_DATA_IN BIT_3
406#define NVR_DATA_OUT BIT_2
407#define NVR_SELECT BIT_1
408#define NVR_CLOCK BIT_0
409
Ravi Anand45aeaf12006-05-17 15:08:49 -0700410#define NVR_WAIT_CNT 20000
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 union {
413 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700414 uint16_t mailbox0;
415 uint16_t mailbox1;
416 uint16_t mailbox2;
417 uint16_t mailbox3;
418 uint16_t mailbox4;
419 uint16_t mailbox5;
420 uint16_t mailbox6;
421 uint16_t mailbox7;
422 uint16_t unused_2[59]; /* Gap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 } __attribute__((packed)) isp2100;
424 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700425 /* Request Queue */
426 uint16_t req_q_in; /* In-Pointer */
427 uint16_t req_q_out; /* Out-Pointer */
428 /* Response Queue */
429 uint16_t rsp_q_in; /* In-Pointer */
430 uint16_t rsp_q_out; /* Out-Pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
432 /* RISC to Host Status */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700433 uint32_t host_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434#define HSR_RISC_INT BIT_15 /* RISC interrupt */
435#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
436
437 /* Host to Host Semaphore */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700438 uint16_t host_semaphore;
Andrew Vasquez3d716442005-07-06 10:30:26 -0700439 uint16_t unused_3[17]; /* Gap */
440 uint16_t mailbox0;
441 uint16_t mailbox1;
442 uint16_t mailbox2;
443 uint16_t mailbox3;
444 uint16_t mailbox4;
445 uint16_t mailbox5;
446 uint16_t mailbox6;
447 uint16_t mailbox7;
448 uint16_t mailbox8;
449 uint16_t mailbox9;
450 uint16_t mailbox10;
451 uint16_t mailbox11;
452 uint16_t mailbox12;
453 uint16_t mailbox13;
454 uint16_t mailbox14;
455 uint16_t mailbox15;
456 uint16_t mailbox16;
457 uint16_t mailbox17;
458 uint16_t mailbox18;
459 uint16_t mailbox19;
460 uint16_t mailbox20;
461 uint16_t mailbox21;
462 uint16_t mailbox22;
463 uint16_t mailbox23;
464 uint16_t mailbox24;
465 uint16_t mailbox25;
466 uint16_t mailbox26;
467 uint16_t mailbox27;
468 uint16_t mailbox28;
469 uint16_t mailbox29;
470 uint16_t mailbox30;
471 uint16_t mailbox31;
472 uint16_t fb_cmd;
473 uint16_t unused_4[10]; /* Gap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 } __attribute__((packed)) isp2300;
475 } u;
476
Andrew Vasquez3d716442005-07-06 10:30:26 -0700477 uint16_t fpm_diag_config;
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700478 uint16_t unused_5[0x4]; /* Gap */
479 uint16_t risc_hw;
480 uint16_t unused_5_1; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700481 uint16_t pcr; /* Processor Control Register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 uint16_t unused_6[0x5]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700483 uint16_t mctr; /* Memory Configuration and Timing. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 uint16_t unused_7[0x3]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700485 uint16_t fb_cmd_2100; /* Unused on 23XX */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 uint16_t unused_8[0x3]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700487 uint16_t hccr; /* Host command & control register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
489#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
490 /* HCCR commands */
491#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
492#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
493#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
494#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
495#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
496#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
497#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
498#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
499
500 uint16_t unused_9[5]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700501 uint16_t gpiod; /* GPIO Data register. */
502 uint16_t gpioe; /* GPIO Enable register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503#define GPIO_LED_MASK 0x00C0
504#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
505#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
506#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
507#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -0800508#define GPIO_LED_ALL_OFF 0x0000
509#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
510#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511
512 union {
513 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700514 uint16_t unused_10[8]; /* Gap */
515 uint16_t mailbox8;
516 uint16_t mailbox9;
517 uint16_t mailbox10;
518 uint16_t mailbox11;
519 uint16_t mailbox12;
520 uint16_t mailbox13;
521 uint16_t mailbox14;
522 uint16_t mailbox15;
523 uint16_t mailbox16;
524 uint16_t mailbox17;
525 uint16_t mailbox18;
526 uint16_t mailbox19;
527 uint16_t mailbox20;
528 uint16_t mailbox21;
529 uint16_t mailbox22;
530 uint16_t mailbox23; /* Also probe reg. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 } __attribute__((packed)) isp2200;
532 } u_end;
Andrew Vasquez3d716442005-07-06 10:30:26 -0700533};
534
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800535struct device_reg_25xxmq {
Andrew Vasquez08029992009-03-24 09:07:55 -0700536 uint32_t req_q_in;
537 uint32_t req_q_out;
538 uint32_t rsp_q_in;
539 uint32_t rsp_q_out;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800540};
541
Andrew Morton9a168bd2005-07-26 14:11:28 -0700542typedef union {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700543 struct device_reg_2xxx isp;
544 struct device_reg_24xx isp24;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800545 struct device_reg_25xxmq isp25mq;
Giridhar Malavalia9083012010-04-12 17:59:55 -0700546 struct device_reg_82xx isp82;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547} device_reg_t;
548
549#define ISP_REQ_Q_IN(ha, reg) \
550 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
551 &(reg)->u.isp2100.mailbox4 : \
552 &(reg)->u.isp2300.req_q_in)
553#define ISP_REQ_Q_OUT(ha, reg) \
554 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
555 &(reg)->u.isp2100.mailbox4 : \
556 &(reg)->u.isp2300.req_q_out)
557#define ISP_RSP_Q_IN(ha, reg) \
558 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
559 &(reg)->u.isp2100.mailbox5 : \
560 &(reg)->u.isp2300.rsp_q_in)
561#define ISP_RSP_Q_OUT(ha, reg) \
562 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
563 &(reg)->u.isp2100.mailbox5 : \
564 &(reg)->u.isp2300.rsp_q_out)
565
566#define MAILBOX_REG(ha, reg, num) \
567 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
568 (num < 8 ? \
569 &(reg)->u.isp2100.mailbox0 + (num) : \
570 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
571 &(reg)->u.isp2300.mailbox0 + (num))
572#define RD_MAILBOX_REG(ha, reg, num) \
573 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
574#define WRT_MAILBOX_REG(ha, reg, num, data) \
575 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
576
577#define FB_CMD_REG(ha, reg) \
578 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
579 &(reg)->fb_cmd_2100 : \
580 &(reg)->u.isp2300.fb_cmd)
581#define RD_FB_CMD_REG(ha, reg) \
582 RD_REG_WORD(FB_CMD_REG(ha, reg))
583#define WRT_FB_CMD_REG(ha, reg, data) \
584 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
585
586typedef struct {
587 uint32_t out_mb; /* outbound from driver */
588 uint32_t in_mb; /* Incoming from RISC */
589 uint16_t mb[MAILBOX_REGISTER_COUNT];
590 long buf_size;
591 void *bufp;
592 uint32_t tov;
593 uint8_t flags;
594#define MBX_DMA_IN BIT_0
595#define MBX_DMA_OUT BIT_1
596#define IOCTL_CMD BIT_2
597} mbx_cmd_t;
598
599#define MBX_TOV_SECONDS 30
600
601/*
602 * ISP product identification definitions in mailboxes after reset.
603 */
604#define PROD_ID_1 0x4953
605#define PROD_ID_2 0x0000
606#define PROD_ID_2a 0x5020
607#define PROD_ID_3 0x2020
608
609/*
610 * ISP mailbox Self-Test status codes
611 */
612#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
613#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
614#define MBS_BUSY 4 /* Busy. */
615
616/*
617 * ISP mailbox command complete status codes
618 */
619#define MBS_COMMAND_COMPLETE 0x4000
620#define MBS_INVALID_COMMAND 0x4001
621#define MBS_HOST_INTERFACE_ERROR 0x4002
622#define MBS_TEST_FAILED 0x4003
623#define MBS_COMMAND_ERROR 0x4005
624#define MBS_COMMAND_PARAMETER_ERROR 0x4006
625#define MBS_PORT_ID_USED 0x4007
626#define MBS_LOOP_ID_USED 0x4008
627#define MBS_ALL_IDS_IN_USE 0x4009
628#define MBS_NOT_LOGGED_IN 0x400A
Andrew Vasquez3d716442005-07-06 10:30:26 -0700629#define MBS_LINK_DOWN_ERROR 0x400B
630#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631
632/*
633 * ISP mailbox asynchronous event status codes
634 */
635#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
636#define MBA_RESET 0x8001 /* Reset Detected. */
637#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
638#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
639#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
640#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
641#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
642 /* occurred. */
643#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
644#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
645#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
646#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
647#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
648#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
649#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
650#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
651#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
652#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
653#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
654#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
655#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
656#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
657#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
658#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
659 /* used. */
Andrew Vasquez45ebeb52006-08-01 13:48:14 -0700660#define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
662#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
663#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
664#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
665#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
666#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
667#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
668#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
669#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
670#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
671#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
672#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
673#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
674
Santosh Vernekar7d613ac2012-08-22 14:21:03 -0400675/* 83XX FCoE specific */
676#define MBA_IDC_AEN 0x8200 /* FCoE: NIC Core state change AEN */
677
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800678/* ISP mailbox loopback echo diagnostic error code */
679#define MBS_LB_RESET 0x17
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680/*
681 * Firmware options 1, 2, 3.
682 */
683#define FO1_AE_ON_LIPF8 BIT_0
684#define FO1_AE_ALL_LIP_RESET BIT_1
685#define FO1_CTIO_RETRY BIT_3
686#define FO1_DISABLE_LIP_F7_SW BIT_4
687#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
Andrew Vasquez3d716442005-07-06 10:30:26 -0700688#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
690#define FO1_SET_EMPHASIS_SWING BIT_8
691#define FO1_AE_AUTO_BYPASS BIT_9
692#define FO1_ENABLE_PURE_IOCB BIT_10
693#define FO1_AE_PLOGI_RJT BIT_11
694#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
695#define FO1_AE_QUEUE_FULL BIT_13
696
697#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
698#define FO2_REV_LOOPBACK BIT_1
699
700#define FO3_ENABLE_EMERG_IOCB BIT_0
701#define FO3_AE_RND_ERROR BIT_1
702
Andrew Vasquez3d716442005-07-06 10:30:26 -0700703/* 24XX additional firmware options */
704#define ADD_FO_COUNT 3
705#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
706#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
707
708#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
709
710#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
711
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712/*
713 * ISP mailbox commands
714 */
715#define MBC_LOAD_RAM 1 /* Load RAM. */
716#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
717#define MBC_WRITE_RAM_WORD 4 /* Write RAM word. */
718#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
719#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
720#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
721#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
722#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
723#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
724#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
725#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
726#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
727#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
728#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -0700729#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
731#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
732#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
733#define MBC_RESET 0x18 /* Reset. */
734#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
735#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
736#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
737#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
738#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
739#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
740#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
741#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
742#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
743#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
744#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
745#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
746#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
747#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
Giridhar Malavali6246b8a2012-02-09 11:15:34 -0800748#define MBC_CONFIGURE_VF 0x4b /* Configure VFs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
750#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
Andrew Vasquezaf11f642012-02-09 11:15:43 -0800751#define MBC_PORT_LOGOUT 0x56 /* Port Logout request */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
753#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
754#define MBC_GET_RNID_PARAMS 0x5a /* Data Rate */
755#define MBC_DATA_RATE 0x5d /* Get RNID parameters */
756#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
757#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
758 /* Initialization Procedure */
759#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
760#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
761#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
762#define MBC_TARGET_RESET 0x66 /* Target Reset. */
763#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
764#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
765#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
766#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
767#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
768#define MBC_LIP_RESET 0x6c /* LIP reset. */
769#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
770 /* commandd. */
771#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
772#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
773#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
774#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
775#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
776#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
777#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
778#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
779#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
780#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
781#define MBC_LUN_RESET 0x7E /* Send LUN reset */
782
Andrew Vasquez3d716442005-07-06 10:30:26 -0700783/*
784 * ISP24xx mailbox commands
785 */
786#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
787#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
Andrew Vasquezd8b45212006-10-02 12:00:43 -0700788#define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700789#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700790#define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700791#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
Joe Carnuccioad0ecd62009-03-24 09:08:12 -0700792#define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
Andrew Vasquez88729e52006-06-23 16:10:50 -0700793#define MBC_READ_SFP 0x31 /* Read SFP Data. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700794#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
795#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
796#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
797#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
798#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
799#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
800#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
801#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
Chad Dupuis8fcd6b82012-08-22 14:21:06 -0400802#define MBC_PORT_RESET 0x120 /* Port Reset */
Sarang Radke23f2ebd2010-05-28 15:08:21 -0700803#define MBC_SET_PORT_CONFIG 0x122 /* Set port configuration */
804#define MBC_GET_PORT_CONFIG 0x123 /* Get port configuration */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700805
Madhuranath Iyengarb1d46982010-09-03 15:20:54 -0700806/*
807 * ISP81xx mailbox commands
808 */
809#define MBC_WRITE_MPI_REGISTER 0x01 /* Write MPI Register. */
810
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811/* Firmware return data sizes */
812#define FCAL_MAP_SIZE 128
813
814/* Mailbox bit definitions for out_mb and in_mb */
815#define MBX_31 BIT_31
816#define MBX_30 BIT_30
817#define MBX_29 BIT_29
818#define MBX_28 BIT_28
819#define MBX_27 BIT_27
820#define MBX_26 BIT_26
821#define MBX_25 BIT_25
822#define MBX_24 BIT_24
823#define MBX_23 BIT_23
824#define MBX_22 BIT_22
825#define MBX_21 BIT_21
826#define MBX_20 BIT_20
827#define MBX_19 BIT_19
828#define MBX_18 BIT_18
829#define MBX_17 BIT_17
830#define MBX_16 BIT_16
831#define MBX_15 BIT_15
832#define MBX_14 BIT_14
833#define MBX_13 BIT_13
834#define MBX_12 BIT_12
835#define MBX_11 BIT_11
836#define MBX_10 BIT_10
837#define MBX_9 BIT_9
838#define MBX_8 BIT_8
839#define MBX_7 BIT_7
840#define MBX_6 BIT_6
841#define MBX_5 BIT_5
842#define MBX_4 BIT_4
843#define MBX_3 BIT_3
844#define MBX_2 BIT_2
845#define MBX_1 BIT_1
846#define MBX_0 BIT_0
847
848/*
849 * Firmware state codes from get firmware state mailbox command
850 */
851#define FSTATE_CONFIG_WAIT 0
852#define FSTATE_WAIT_AL_PA 1
853#define FSTATE_WAIT_LOGIN 2
854#define FSTATE_READY 3
855#define FSTATE_LOSS_OF_SYNC 4
856#define FSTATE_ERROR 5
857#define FSTATE_REINIT 6
858#define FSTATE_NON_PART 7
859
860#define FSTATE_CONFIG_CORRECT 0
861#define FSTATE_P2P_RCV_LIP 1
862#define FSTATE_P2P_CHOOSE_LOOP 2
863#define FSTATE_P2P_RCV_UNIDEN_LIP 3
864#define FSTATE_FATAL_ERROR 4
865#define FSTATE_LOOP_BACK_CONN 5
866
867/*
868 * Port Database structure definition
869 * Little endian except where noted.
870 */
871#define PORT_DATABASE_SIZE 128 /* bytes */
872typedef struct {
873 uint8_t options;
874 uint8_t control;
875 uint8_t master_state;
876 uint8_t slave_state;
877 uint8_t reserved[2];
878 uint8_t hard_address;
879 uint8_t reserved_1;
880 uint8_t port_id[4];
881 uint8_t node_name[WWN_SIZE];
882 uint8_t port_name[WWN_SIZE];
883 uint16_t execution_throttle;
884 uint16_t execution_count;
885 uint8_t reset_count;
886 uint8_t reserved_2;
887 uint16_t resource_allocation;
888 uint16_t current_allocation;
889 uint16_t queue_head;
890 uint16_t queue_tail;
891 uint16_t transmit_execution_list_next;
892 uint16_t transmit_execution_list_previous;
893 uint16_t common_features;
894 uint16_t total_concurrent_sequences;
895 uint16_t RO_by_information_category;
896 uint8_t recipient;
897 uint8_t initiator;
898 uint16_t receive_data_size;
899 uint16_t concurrent_sequences;
900 uint16_t open_sequences_per_exchange;
901 uint16_t lun_abort_flags;
902 uint16_t lun_stop_flags;
903 uint16_t stop_queue_head;
904 uint16_t stop_queue_tail;
905 uint16_t port_retry_timer;
906 uint16_t next_sequence_id;
907 uint16_t frame_count;
908 uint16_t PRLI_payload_length;
909 uint8_t prli_svc_param_word_0[2]; /* Big endian */
910 /* Bits 15-0 of word 0 */
911 uint8_t prli_svc_param_word_3[2]; /* Big endian */
912 /* Bits 15-0 of word 3 */
913 uint16_t loop_id;
914 uint16_t extended_lun_info_list_pointer;
915 uint16_t extended_lun_stop_list_pointer;
916} port_database_t;
917
918/*
919 * Port database slave/master states
920 */
921#define PD_STATE_DISCOVERY 0
922#define PD_STATE_WAIT_DISCOVERY_ACK 1
923#define PD_STATE_PORT_LOGIN 2
924#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
925#define PD_STATE_PROCESS_LOGIN 4
926#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
927#define PD_STATE_PORT_LOGGED_IN 6
928#define PD_STATE_PORT_UNAVAILABLE 7
929#define PD_STATE_PROCESS_LOGOUT 8
930#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
931#define PD_STATE_PORT_LOGOUT 10
932#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
933
934
Andrew Vasquez4fdfefe2005-10-27 11:09:48 -0700935#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
936#define QLA_ZIO_DISABLED 0
937#define QLA_ZIO_DEFAULT_TIMER 2
938
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939/*
940 * ISP Initialization Control Block.
941 * Little endian except where noted.
942 */
943#define ICB_VERSION 1
944typedef struct {
945 uint8_t version;
946 uint8_t reserved_1;
947
948 /*
949 * LSB BIT 0 = Enable Hard Loop Id
950 * LSB BIT 1 = Enable Fairness
951 * LSB BIT 2 = Enable Full-Duplex
952 * LSB BIT 3 = Enable Fast Posting
953 * LSB BIT 4 = Enable Target Mode
954 * LSB BIT 5 = Disable Initiator Mode
955 * LSB BIT 6 = Enable ADISC
956 * LSB BIT 7 = Enable Target Inquiry Data
957 *
958 * MSB BIT 0 = Enable PDBC Notify
959 * MSB BIT 1 = Non Participating LIP
960 * MSB BIT 2 = Descending Loop ID Search
961 * MSB BIT 3 = Acquire Loop ID in LIPA
962 * MSB BIT 4 = Stop PortQ on Full Status
963 * MSB BIT 5 = Full Login after LIP
964 * MSB BIT 6 = Node Name Option
965 * MSB BIT 7 = Ext IFWCB enable bit
966 */
967 uint8_t firmware_options[2];
968
969 uint16_t frame_payload_size;
970 uint16_t max_iocb_allocation;
971 uint16_t execution_throttle;
972 uint8_t retry_count;
973 uint8_t retry_delay; /* unused */
974 uint8_t port_name[WWN_SIZE]; /* Big endian. */
975 uint16_t hard_address;
976 uint8_t inquiry_data;
977 uint8_t login_timeout;
978 uint8_t node_name[WWN_SIZE]; /* Big endian. */
979
980 uint16_t request_q_outpointer;
981 uint16_t response_q_inpointer;
982 uint16_t request_q_length;
983 uint16_t response_q_length;
984 uint32_t request_q_address[2];
985 uint32_t response_q_address[2];
986
987 uint16_t lun_enables;
988 uint8_t command_resource_count;
989 uint8_t immediate_notify_resource_count;
990 uint16_t timeout;
991 uint8_t reserved_2[2];
992
993 /*
994 * LSB BIT 0 = Timer Operation mode bit 0
995 * LSB BIT 1 = Timer Operation mode bit 1
996 * LSB BIT 2 = Timer Operation mode bit 2
997 * LSB BIT 3 = Timer Operation mode bit 3
998 * LSB BIT 4 = Init Config Mode bit 0
999 * LSB BIT 5 = Init Config Mode bit 1
1000 * LSB BIT 6 = Init Config Mode bit 2
1001 * LSB BIT 7 = Enable Non part on LIHA failure
1002 *
1003 * MSB BIT 0 = Enable class 2
1004 * MSB BIT 1 = Enable ACK0
1005 * MSB BIT 2 =
1006 * MSB BIT 3 =
1007 * MSB BIT 4 = FC Tape Enable
1008 * MSB BIT 5 = Enable FC Confirm
1009 * MSB BIT 6 = Enable command queuing in target mode
1010 * MSB BIT 7 = No Logo On Link Down
1011 */
1012 uint8_t add_firmware_options[2];
1013
1014 uint8_t response_accumulation_timer;
1015 uint8_t interrupt_delay_timer;
1016
1017 /*
1018 * LSB BIT 0 = Enable Read xfr_rdy
1019 * LSB BIT 1 = Soft ID only
1020 * LSB BIT 2 =
1021 * LSB BIT 3 =
1022 * LSB BIT 4 = FCP RSP Payload [0]
1023 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1024 * LSB BIT 6 = Enable Out-of-Order frame handling
1025 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1026 *
1027 * MSB BIT 0 = Sbus enable - 2300
1028 * MSB BIT 1 =
1029 * MSB BIT 2 =
1030 * MSB BIT 3 =
Andrew Vasquez06c22bd2005-08-26 19:09:00 -07001031 * MSB BIT 4 = LED mode
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 * MSB BIT 5 = enable 50 ohm termination
1033 * MSB BIT 6 = Data Rate (2300 only)
1034 * MSB BIT 7 = Data Rate (2300 only)
1035 */
1036 uint8_t special_options[2];
1037
1038 uint8_t reserved_3[26];
1039} init_cb_t;
1040
1041/*
1042 * Get Link Status mailbox command return buffer.
1043 */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001044#define GLSO_SEND_RPS BIT_0
1045#define GLSO_USE_DID BIT_3
1046
Andrew Vasquez43ef0582008-01-17 09:02:08 -08001047struct link_statistics {
1048 uint32_t link_fail_cnt;
1049 uint32_t loss_sync_cnt;
1050 uint32_t loss_sig_cnt;
1051 uint32_t prim_seq_err_cnt;
1052 uint32_t inval_xmit_word_cnt;
1053 uint32_t inval_crc_cnt;
Harish Zunjarrao032d8dd2008-07-10 16:55:50 -07001054 uint32_t lip_cnt;
1055 uint32_t unused1[0x1a];
Andrew Vasquez43ef0582008-01-17 09:02:08 -08001056 uint32_t tx_frames;
1057 uint32_t rx_frames;
1058 uint32_t dumped_frames;
1059 uint32_t unused2[2];
1060 uint32_t nos_rcvd;
1061};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062
1063/*
1064 * NVRAM Command values.
1065 */
1066#define NV_START_BIT BIT_2
1067#define NV_WRITE_OP (BIT_26+BIT_24)
1068#define NV_READ_OP (BIT_26+BIT_25)
1069#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
1070#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
1071#define NV_DELAY_COUNT 10
1072
1073/*
1074 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
1075 */
1076typedef struct {
1077 /*
1078 * NVRAM header
1079 */
1080 uint8_t id[4];
1081 uint8_t nvram_version;
1082 uint8_t reserved_0;
1083
1084 /*
1085 * NVRAM RISC parameter block
1086 */
1087 uint8_t parameter_block_version;
1088 uint8_t reserved_1;
1089
1090 /*
1091 * LSB BIT 0 = Enable Hard Loop Id
1092 * LSB BIT 1 = Enable Fairness
1093 * LSB BIT 2 = Enable Full-Duplex
1094 * LSB BIT 3 = Enable Fast Posting
1095 * LSB BIT 4 = Enable Target Mode
1096 * LSB BIT 5 = Disable Initiator Mode
1097 * LSB BIT 6 = Enable ADISC
1098 * LSB BIT 7 = Enable Target Inquiry Data
1099 *
1100 * MSB BIT 0 = Enable PDBC Notify
1101 * MSB BIT 1 = Non Participating LIP
1102 * MSB BIT 2 = Descending Loop ID Search
1103 * MSB BIT 3 = Acquire Loop ID in LIPA
1104 * MSB BIT 4 = Stop PortQ on Full Status
1105 * MSB BIT 5 = Full Login after LIP
1106 * MSB BIT 6 = Node Name Option
1107 * MSB BIT 7 = Ext IFWCB enable bit
1108 */
1109 uint8_t firmware_options[2];
1110
1111 uint16_t frame_payload_size;
1112 uint16_t max_iocb_allocation;
1113 uint16_t execution_throttle;
1114 uint8_t retry_count;
1115 uint8_t retry_delay; /* unused */
1116 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1117 uint16_t hard_address;
1118 uint8_t inquiry_data;
1119 uint8_t login_timeout;
1120 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1121
1122 /*
1123 * LSB BIT 0 = Timer Operation mode bit 0
1124 * LSB BIT 1 = Timer Operation mode bit 1
1125 * LSB BIT 2 = Timer Operation mode bit 2
1126 * LSB BIT 3 = Timer Operation mode bit 3
1127 * LSB BIT 4 = Init Config Mode bit 0
1128 * LSB BIT 5 = Init Config Mode bit 1
1129 * LSB BIT 6 = Init Config Mode bit 2
1130 * LSB BIT 7 = Enable Non part on LIHA failure
1131 *
1132 * MSB BIT 0 = Enable class 2
1133 * MSB BIT 1 = Enable ACK0
1134 * MSB BIT 2 =
1135 * MSB BIT 3 =
1136 * MSB BIT 4 = FC Tape Enable
1137 * MSB BIT 5 = Enable FC Confirm
1138 * MSB BIT 6 = Enable command queuing in target mode
1139 * MSB BIT 7 = No Logo On Link Down
1140 */
1141 uint8_t add_firmware_options[2];
1142
1143 uint8_t response_accumulation_timer;
1144 uint8_t interrupt_delay_timer;
1145
1146 /*
1147 * LSB BIT 0 = Enable Read xfr_rdy
1148 * LSB BIT 1 = Soft ID only
1149 * LSB BIT 2 =
1150 * LSB BIT 3 =
1151 * LSB BIT 4 = FCP RSP Payload [0]
1152 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1153 * LSB BIT 6 = Enable Out-of-Order frame handling
1154 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1155 *
1156 * MSB BIT 0 = Sbus enable - 2300
1157 * MSB BIT 1 =
1158 * MSB BIT 2 =
1159 * MSB BIT 3 =
Andrew Vasquez06c22bd2005-08-26 19:09:00 -07001160 * MSB BIT 4 = LED mode
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 * MSB BIT 5 = enable 50 ohm termination
1162 * MSB BIT 6 = Data Rate (2300 only)
1163 * MSB BIT 7 = Data Rate (2300 only)
1164 */
1165 uint8_t special_options[2];
1166
1167 /* Reserved for expanded RISC parameter block */
1168 uint8_t reserved_2[22];
1169
1170 /*
1171 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1172 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1173 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1174 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1175 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1176 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1177 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1178 * LSB BIT 7 = Rx Sensitivity 1G bit 3
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001179 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1181 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1182 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1183 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1184 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1185 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1186 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1187 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1188 *
1189 * LSB BIT 0 = Output Swing 1G bit 0
1190 * LSB BIT 1 = Output Swing 1G bit 1
1191 * LSB BIT 2 = Output Swing 1G bit 2
1192 * LSB BIT 3 = Output Emphasis 1G bit 0
1193 * LSB BIT 4 = Output Emphasis 1G bit 1
1194 * LSB BIT 5 = Output Swing 2G bit 0
1195 * LSB BIT 6 = Output Swing 2G bit 1
1196 * LSB BIT 7 = Output Swing 2G bit 2
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001197 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 * MSB BIT 0 = Output Emphasis 2G bit 0
1199 * MSB BIT 1 = Output Emphasis 2G bit 1
1200 * MSB BIT 2 = Output Enable
1201 * MSB BIT 3 =
1202 * MSB BIT 4 =
1203 * MSB BIT 5 =
1204 * MSB BIT 6 =
1205 * MSB BIT 7 =
1206 */
1207 uint8_t seriallink_options[4];
1208
1209 /*
1210 * NVRAM host parameter block
1211 *
1212 * LSB BIT 0 = Enable spinup delay
1213 * LSB BIT 1 = Disable BIOS
1214 * LSB BIT 2 = Enable Memory Map BIOS
1215 * LSB BIT 3 = Enable Selectable Boot
1216 * LSB BIT 4 = Disable RISC code load
1217 * LSB BIT 5 = Set cache line size 1
1218 * LSB BIT 6 = PCI Parity Disable
1219 * LSB BIT 7 = Enable extended logging
1220 *
1221 * MSB BIT 0 = Enable 64bit addressing
1222 * MSB BIT 1 = Enable lip reset
1223 * MSB BIT 2 = Enable lip full login
1224 * MSB BIT 3 = Enable target reset
1225 * MSB BIT 4 = Enable database storage
1226 * MSB BIT 5 = Enable cache flush read
1227 * MSB BIT 6 = Enable database load
1228 * MSB BIT 7 = Enable alternate WWN
1229 */
1230 uint8_t host_p[2];
1231
1232 uint8_t boot_node_name[WWN_SIZE];
1233 uint8_t boot_lun_number;
1234 uint8_t reset_delay;
1235 uint8_t port_down_retry_count;
1236 uint8_t boot_id_number;
1237 uint16_t max_luns_per_target;
1238 uint8_t fcode_boot_port_name[WWN_SIZE];
1239 uint8_t alternate_port_name[WWN_SIZE];
1240 uint8_t alternate_node_name[WWN_SIZE];
1241
1242 /*
1243 * BIT 0 = Selective Login
1244 * BIT 1 = Alt-Boot Enable
1245 * BIT 2 =
1246 * BIT 3 = Boot Order List
1247 * BIT 4 =
1248 * BIT 5 = Selective LUN
1249 * BIT 6 =
1250 * BIT 7 = unused
1251 */
1252 uint8_t efi_parameters;
1253
1254 uint8_t link_down_timeout;
1255
Andrew Vasquezcca53352005-08-26 19:08:30 -07001256 uint8_t adapter_id[16];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257
1258 uint8_t alt1_boot_node_name[WWN_SIZE];
1259 uint16_t alt1_boot_lun_number;
1260 uint8_t alt2_boot_node_name[WWN_SIZE];
1261 uint16_t alt2_boot_lun_number;
1262 uint8_t alt3_boot_node_name[WWN_SIZE];
1263 uint16_t alt3_boot_lun_number;
1264 uint8_t alt4_boot_node_name[WWN_SIZE];
1265 uint16_t alt4_boot_lun_number;
1266 uint8_t alt5_boot_node_name[WWN_SIZE];
1267 uint16_t alt5_boot_lun_number;
1268 uint8_t alt6_boot_node_name[WWN_SIZE];
1269 uint16_t alt6_boot_lun_number;
1270 uint8_t alt7_boot_node_name[WWN_SIZE];
1271 uint16_t alt7_boot_lun_number;
1272
1273 uint8_t reserved_3[2];
1274
1275 /* Offset 200-215 : Model Number */
1276 uint8_t model_number[16];
1277
1278 /* OEM related items */
1279 uint8_t oem_specific[16];
1280
1281 /*
1282 * NVRAM Adapter Features offset 232-239
1283 *
1284 * LSB BIT 0 = External GBIC
1285 * LSB BIT 1 = Risc RAM parity
1286 * LSB BIT 2 = Buffer Plus Module
1287 * LSB BIT 3 = Multi Chip Adapter
1288 * LSB BIT 4 = Internal connector
1289 * LSB BIT 5 =
1290 * LSB BIT 6 =
1291 * LSB BIT 7 =
1292 *
1293 * MSB BIT 0 =
1294 * MSB BIT 1 =
1295 * MSB BIT 2 =
1296 * MSB BIT 3 =
1297 * MSB BIT 4 =
1298 * MSB BIT 5 =
1299 * MSB BIT 6 =
1300 * MSB BIT 7 =
1301 */
1302 uint8_t adapter_features[2];
1303
1304 uint8_t reserved_4[16];
1305
1306 /* Subsystem vendor ID for ISP2200 */
1307 uint16_t subsystem_vendor_id_2200;
1308
1309 /* Subsystem device ID for ISP2200 */
1310 uint16_t subsystem_device_id_2200;
1311
1312 uint8_t reserved_5;
1313 uint8_t checksum;
1314} nvram_t;
1315
1316/*
1317 * ISP queue - response queue entry definition.
1318 */
1319typedef struct {
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04001320 uint8_t entry_type; /* Entry type. */
1321 uint8_t entry_count; /* Entry count. */
1322 uint8_t sys_define; /* System defined. */
1323 uint8_t entry_status; /* Entry Status. */
1324 uint32_t handle; /* System defined handle */
1325 uint8_t data[52];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326 uint32_t signature;
1327#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1328} response_t;
1329
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04001330/*
1331 * ISP queue - ATIO queue entry definition.
1332 */
1333struct atio {
1334 uint8_t entry_type; /* Entry type. */
1335 uint8_t entry_count; /* Entry count. */
1336 uint8_t data[58];
1337 uint32_t signature;
1338#define ATIO_PROCESSED 0xDEADDEAD /* Signature */
1339};
1340
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341typedef union {
1342 uint16_t extended;
1343 struct {
1344 uint8_t reserved;
1345 uint8_t standard;
1346 } id;
1347} target_id_t;
1348
1349#define SET_TARGET_ID(ha, to, from) \
1350do { \
1351 if (HAS_EXTENDED_IDS(ha)) \
1352 to.extended = cpu_to_le16(from); \
1353 else \
1354 to.id.standard = (uint8_t)from; \
1355} while (0)
1356
1357/*
1358 * ISP queue - command entry structure definition.
1359 */
1360#define COMMAND_TYPE 0x11 /* Command entry */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361typedef struct {
1362 uint8_t entry_type; /* Entry type. */
1363 uint8_t entry_count; /* Entry count. */
1364 uint8_t sys_define; /* System defined. */
1365 uint8_t entry_status; /* Entry Status. */
1366 uint32_t handle; /* System handle. */
1367 target_id_t target; /* SCSI ID */
1368 uint16_t lun; /* SCSI LUN */
1369 uint16_t control_flags; /* Control flags. */
1370#define CF_WRITE BIT_6
1371#define CF_READ BIT_5
1372#define CF_SIMPLE_TAG BIT_3
1373#define CF_ORDERED_TAG BIT_2
1374#define CF_HEAD_TAG BIT_1
1375 uint16_t reserved_1;
1376 uint16_t timeout; /* Command timeout. */
1377 uint16_t dseg_count; /* Data segment count. */
1378 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1379 uint32_t byte_count; /* Total byte count. */
1380 uint32_t dseg_0_address; /* Data segment 0 address. */
1381 uint32_t dseg_0_length; /* Data segment 0 length. */
1382 uint32_t dseg_1_address; /* Data segment 1 address. */
1383 uint32_t dseg_1_length; /* Data segment 1 length. */
1384 uint32_t dseg_2_address; /* Data segment 2 address. */
1385 uint32_t dseg_2_length; /* Data segment 2 length. */
1386} cmd_entry_t;
1387
1388/*
1389 * ISP queue - 64-Bit addressing, command entry structure definition.
1390 */
1391#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1392typedef struct {
1393 uint8_t entry_type; /* Entry type. */
1394 uint8_t entry_count; /* Entry count. */
1395 uint8_t sys_define; /* System defined. */
1396 uint8_t entry_status; /* Entry Status. */
1397 uint32_t handle; /* System handle. */
1398 target_id_t target; /* SCSI ID */
1399 uint16_t lun; /* SCSI LUN */
1400 uint16_t control_flags; /* Control flags. */
1401 uint16_t reserved_1;
1402 uint16_t timeout; /* Command timeout. */
1403 uint16_t dseg_count; /* Data segment count. */
1404 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1405 uint32_t byte_count; /* Total byte count. */
1406 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1407 uint32_t dseg_0_length; /* Data segment 0 length. */
1408 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1409 uint32_t dseg_1_length; /* Data segment 1 length. */
1410} cmd_a64_entry_t, request_t;
1411
1412/*
1413 * ISP queue - continuation entry structure definition.
1414 */
1415#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1416typedef struct {
1417 uint8_t entry_type; /* Entry type. */
1418 uint8_t entry_count; /* Entry count. */
1419 uint8_t sys_define; /* System defined. */
1420 uint8_t entry_status; /* Entry Status. */
1421 uint32_t reserved;
1422 uint32_t dseg_0_address; /* Data segment 0 address. */
1423 uint32_t dseg_0_length; /* Data segment 0 length. */
1424 uint32_t dseg_1_address; /* Data segment 1 address. */
1425 uint32_t dseg_1_length; /* Data segment 1 length. */
1426 uint32_t dseg_2_address; /* Data segment 2 address. */
1427 uint32_t dseg_2_length; /* Data segment 2 length. */
1428 uint32_t dseg_3_address; /* Data segment 3 address. */
1429 uint32_t dseg_3_length; /* Data segment 3 length. */
1430 uint32_t dseg_4_address; /* Data segment 4 address. */
1431 uint32_t dseg_4_length; /* Data segment 4 length. */
1432 uint32_t dseg_5_address; /* Data segment 5 address. */
1433 uint32_t dseg_5_length; /* Data segment 5 length. */
1434 uint32_t dseg_6_address; /* Data segment 6 address. */
1435 uint32_t dseg_6_length; /* Data segment 6 length. */
1436} cont_entry_t;
1437
1438/*
1439 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1440 */
1441#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1442typedef struct {
1443 uint8_t entry_type; /* Entry type. */
1444 uint8_t entry_count; /* Entry count. */
1445 uint8_t sys_define; /* System defined. */
1446 uint8_t entry_status; /* Entry Status. */
1447 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1448 uint32_t dseg_0_length; /* Data segment 0 length. */
1449 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1450 uint32_t dseg_1_length; /* Data segment 1 length. */
1451 uint32_t dseg_2_address [2]; /* Data segment 2 address. */
1452 uint32_t dseg_2_length; /* Data segment 2 length. */
1453 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
1454 uint32_t dseg_3_length; /* Data segment 3 length. */
1455 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
1456 uint32_t dseg_4_length; /* Data segment 4 length. */
1457} cont_a64_entry_t;
1458
Arun Easibad75002010-05-04 15:01:30 -07001459#define PO_MODE_DIF_INSERT 0
1460#define PO_MODE_DIF_REMOVE BIT_0
1461#define PO_MODE_DIF_PASS BIT_1
1462#define PO_MODE_DIF_REPLACE (BIT_0 + BIT_1)
1463#define PO_ENABLE_DIF_BUNDLING BIT_8
1464#define PO_ENABLE_INCR_GUARD_SEED BIT_3
1465#define PO_DISABLE_INCR_REF_TAG BIT_5
1466#define PO_DISABLE_GUARD_CHECK BIT_4
1467/*
1468 * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
1469 */
1470struct crc_context {
1471 uint32_t handle; /* System handle. */
1472 uint32_t ref_tag;
1473 uint16_t app_tag;
1474 uint8_t ref_tag_mask[4]; /* Validation/Replacement Mask*/
1475 uint8_t app_tag_mask[2]; /* Validation/Replacement Mask*/
1476 uint16_t guard_seed; /* Initial Guard Seed */
1477 uint16_t prot_opts; /* Requested Data Protection Mode */
1478 uint16_t blk_size; /* Data size in bytes */
1479 uint16_t runt_blk_guard; /* Guard value for runt block (tape
1480 * only) */
1481 uint32_t byte_count; /* Total byte count/ total data
1482 * transfer count */
1483 union {
1484 struct {
1485 uint32_t reserved_1;
1486 uint16_t reserved_2;
1487 uint16_t reserved_3;
1488 uint32_t reserved_4;
1489 uint32_t data_address[2];
1490 uint32_t data_length;
1491 uint32_t reserved_5[2];
1492 uint32_t reserved_6;
1493 } nobundling;
1494 struct {
1495 uint32_t dif_byte_count; /* Total DIF byte
1496 * count */
1497 uint16_t reserved_1;
1498 uint16_t dseg_count; /* Data segment count */
1499 uint32_t reserved_2;
1500 uint32_t data_address[2];
1501 uint32_t data_length;
1502 uint32_t dif_address[2];
1503 uint32_t dif_length; /* Data segment 0
1504 * length */
1505 } bundling;
1506 } u;
1507
1508 struct fcp_cmnd fcp_cmnd;
1509 dma_addr_t crc_ctx_dma;
1510 /* List of DMA context transfers */
1511 struct list_head dsd_list;
1512
1513 /* This structure should not exceed 512 bytes */
1514};
1515
1516#define CRC_CONTEXT_LEN_FW (offsetof(struct crc_context, fcp_cmnd.lun))
1517#define CRC_CONTEXT_FCPCMND_OFF (offsetof(struct crc_context, fcp_cmnd.lun))
1518
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519/*
1520 * ISP queue - status entry structure definition.
1521 */
1522#define STATUS_TYPE 0x03 /* Status entry. */
1523typedef struct {
1524 uint8_t entry_type; /* Entry type. */
1525 uint8_t entry_count; /* Entry count. */
1526 uint8_t sys_define; /* System defined. */
1527 uint8_t entry_status; /* Entry Status. */
1528 uint32_t handle; /* System handle. */
1529 uint16_t scsi_status; /* SCSI status. */
1530 uint16_t comp_status; /* Completion status. */
1531 uint16_t state_flags; /* State flags. */
1532 uint16_t status_flags; /* Status flags. */
1533 uint16_t rsp_info_len; /* Response Info Length. */
1534 uint16_t req_sense_length; /* Request sense data length. */
1535 uint32_t residual_length; /* Residual transfer length. */
1536 uint8_t rsp_info[8]; /* FCP response information. */
1537 uint8_t req_sense_data[32]; /* Request sense data. */
1538} sts_entry_t;
1539
1540/*
1541 * Status entry entry status
1542 */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001543#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1545#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1546#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1547#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1548#define RF_BUSY BIT_1 /* Busy */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001549#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1550 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1551#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1552 RF_INV_E_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553
1554/*
1555 * Status entry SCSI status bit definitions.
1556 */
1557#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1558#define SS_RESIDUAL_UNDER BIT_11
1559#define SS_RESIDUAL_OVER BIT_10
1560#define SS_SENSE_LEN_VALID BIT_9
1561#define SS_RESPONSE_INFO_LEN_VALID BIT_8
1562
1563#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1564#define SS_BUSY_CONDITION BIT_3
1565#define SS_CONDITION_MET BIT_2
1566#define SS_CHECK_CONDITION BIT_1
1567
1568/*
1569 * Status entry completion status
1570 */
1571#define CS_COMPLETE 0x0 /* No errors */
1572#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1573#define CS_DMA 0x2 /* A DMA direction error. */
1574#define CS_TRANSPORT 0x3 /* Transport error. */
1575#define CS_RESET 0x4 /* SCSI bus reset occurred */
1576#define CS_ABORTED 0x5 /* System aborted command. */
1577#define CS_TIMEOUT 0x6 /* Timeout error. */
1578#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
Arun Easibad75002010-05-04 15:01:30 -07001579#define CS_DIF_ERROR 0xC /* DIF error detected */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580
1581#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1582#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1583#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1584 /* (selection timeout) */
1585#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1586#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1587#define CS_PORT_BUSY 0x2B /* Port Busy */
1588#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
1589#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1590#define CS_UNKNOWN 0x81 /* Driver defined */
1591#define CS_RETRY 0x82 /* Driver defined */
1592#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1593
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04001594#define CS_BIDIR_RD_OVERRUN 0x700
1595#define CS_BIDIR_RD_WR_OVERRUN 0x707
1596#define CS_BIDIR_RD_OVERRUN_WR_UNDERRUN 0x715
1597#define CS_BIDIR_RD_UNDERRUN 0x1500
1598#define CS_BIDIR_RD_UNDERRUN_WR_OVERRUN 0x1507
1599#define CS_BIDIR_RD_WR_UNDERRUN 0x1515
1600#define CS_BIDIR_DMA 0x200
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601/*
1602 * Status entry status flags
1603 */
1604#define SF_ABTS_TERMINATED BIT_10
1605#define SF_LOGOUT_SENT BIT_13
1606
1607/*
1608 * ISP queue - status continuation entry structure definition.
1609 */
1610#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
1611typedef struct {
1612 uint8_t entry_type; /* Entry type. */
1613 uint8_t entry_count; /* Entry count. */
1614 uint8_t sys_define; /* System defined. */
1615 uint8_t entry_status; /* Entry Status. */
1616 uint8_t data[60]; /* data */
1617} sts_cont_entry_t;
1618
1619/*
1620 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
1621 * structure definition.
1622 */
1623#define STATUS_TYPE_21 0x21 /* Status entry. */
1624typedef struct {
1625 uint8_t entry_type; /* Entry type. */
1626 uint8_t entry_count; /* Entry count. */
1627 uint8_t handle_count; /* Handle count. */
1628 uint8_t entry_status; /* Entry Status. */
1629 uint32_t handle[15]; /* System handles. */
1630} sts21_entry_t;
1631
1632/*
1633 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
1634 * structure definition.
1635 */
1636#define STATUS_TYPE_22 0x22 /* Status entry. */
1637typedef struct {
1638 uint8_t entry_type; /* Entry type. */
1639 uint8_t entry_count; /* Entry count. */
1640 uint8_t handle_count; /* Handle count. */
1641 uint8_t entry_status; /* Entry Status. */
1642 uint16_t handle[30]; /* System handles. */
1643} sts22_entry_t;
1644
1645/*
1646 * ISP queue - marker entry structure definition.
1647 */
1648#define MARKER_TYPE 0x04 /* Marker entry. */
1649typedef struct {
1650 uint8_t entry_type; /* Entry type. */
1651 uint8_t entry_count; /* Entry count. */
1652 uint8_t handle_count; /* Handle count. */
1653 uint8_t entry_status; /* Entry Status. */
1654 uint32_t sys_define_2; /* System defined. */
1655 target_id_t target; /* SCSI ID */
1656 uint8_t modifier; /* Modifier (7-0). */
1657#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
1658#define MK_SYNC_ID 1 /* Synchronize ID */
1659#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
1660#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
1661 /* clear port changed, */
1662 /* use sequence number. */
1663 uint8_t reserved_1;
1664 uint16_t sequence_number; /* Sequence number of event */
1665 uint16_t lun; /* SCSI LUN */
1666 uint8_t reserved_2[48];
1667} mrk_entry_t;
1668
1669/*
1670 * ISP queue - Management Server entry structure definition.
1671 */
1672#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
1673typedef struct {
1674 uint8_t entry_type; /* Entry type. */
1675 uint8_t entry_count; /* Entry count. */
1676 uint8_t handle_count; /* Handle count. */
1677 uint8_t entry_status; /* Entry Status. */
1678 uint32_t handle1; /* System handle. */
1679 target_id_t loop_id;
1680 uint16_t status;
1681 uint16_t control_flags; /* Control flags. */
1682 uint16_t reserved2;
1683 uint16_t timeout;
1684 uint16_t cmd_dsd_count;
1685 uint16_t total_dsd_count;
1686 uint8_t type;
1687 uint8_t r_ctl;
1688 uint16_t rx_id;
1689 uint16_t reserved3;
1690 uint32_t handle2;
1691 uint32_t rsp_bytecount;
1692 uint32_t req_bytecount;
1693 uint32_t dseg_req_address[2]; /* Data segment 0 address. */
1694 uint32_t dseg_req_length; /* Data segment 0 length. */
1695 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
1696 uint32_t dseg_rsp_length; /* Data segment 1 length. */
1697} ms_iocb_entry_t;
1698
1699
1700/*
1701 * ISP queue - Mailbox Command entry structure definition.
1702 */
1703#define MBX_IOCB_TYPE 0x39
1704struct mbx_entry {
1705 uint8_t entry_type;
1706 uint8_t entry_count;
1707 uint8_t sys_define1;
1708 /* Use sys_define1 for source type */
1709#define SOURCE_SCSI 0x00
1710#define SOURCE_IP 0x01
1711#define SOURCE_VI 0x02
1712#define SOURCE_SCTP 0x03
1713#define SOURCE_MP 0x04
1714#define SOURCE_MPIOCTL 0x05
1715#define SOURCE_ASYNC_IOCB 0x07
1716
1717 uint8_t entry_status;
1718
1719 uint32_t handle;
1720 target_id_t loop_id;
1721
1722 uint16_t status;
1723 uint16_t state_flags;
1724 uint16_t status_flags;
1725
1726 uint32_t sys_define2[2];
1727
1728 uint16_t mb0;
1729 uint16_t mb1;
1730 uint16_t mb2;
1731 uint16_t mb3;
1732 uint16_t mb6;
1733 uint16_t mb7;
1734 uint16_t mb9;
1735 uint16_t mb10;
1736 uint32_t reserved_2[2];
1737 uint8_t node_name[WWN_SIZE];
1738 uint8_t port_name[WWN_SIZE];
1739};
1740
1741/*
1742 * ISP request and response queue entry sizes
1743 */
1744#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
1745#define REQUEST_ENTRY_SIZE (sizeof(request_t))
1746
1747
1748/*
1749 * 24 bit port ID type definition.
1750 */
1751typedef union {
1752 uint32_t b24 : 24;
1753
1754 struct {
Malahal Nainenib889d532007-03-12 10:41:26 -07001755#ifdef __BIG_ENDIAN
1756 uint8_t domain;
1757 uint8_t area;
1758 uint8_t al_pa;
Dave Jones0fd30f72009-07-13 16:27:46 -04001759#elif defined(__LITTLE_ENDIAN)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 uint8_t al_pa;
1761 uint8_t area;
1762 uint8_t domain;
Malahal Nainenib889d532007-03-12 10:41:26 -07001763#else
1764#error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
1765#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766 uint8_t rsvd_1;
1767 } b;
1768} port_id_t;
1769#define INVALID_PORT_ID 0xFFFFFF
1770
1771/*
1772 * Switch info gathering structure.
1773 */
1774typedef struct {
1775 port_id_t d_id;
1776 uint8_t node_name[WWN_SIZE];
1777 uint8_t port_name[WWN_SIZE];
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001778 uint8_t fabric_port_name[WWN_SIZE];
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001779 uint16_t fp_speed;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05001780 uint8_t fc4_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781} sw_info_t;
1782
Chad Dupuise8c72ba2010-07-23 15:28:25 +05001783/* FCP-4 types */
1784#define FC4_TYPE_FCP_SCSI 0x08
1785#define FC4_TYPE_OTHER 0x0
1786#define FC4_TYPE_UNKNOWN 0xff
1787
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789 * Fibre channel port type.
1790 */
1791 typedef enum {
1792 FCT_UNKNOWN,
1793 FCT_RSCN,
1794 FCT_SWITCH,
1795 FCT_BROADCAST,
1796 FCT_INITIATOR,
1797 FCT_TARGET
1798} fc_port_type_t;
1799
1800/*
1801 * Fibre channel port structure.
1802 */
1803typedef struct fc_port {
1804 struct list_head list;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08001805 struct scsi_qla_host *vha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806
1807 uint8_t node_name[WWN_SIZE];
1808 uint8_t port_name[WWN_SIZE];
1809 port_id_t d_id;
1810 uint16_t loop_id;
1811 uint16_t old_loop_id;
1812
Sarang Radke09ff7012010-03-19 17:03:59 -07001813 uint8_t fcp_prio;
1814
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001815 uint8_t fabric_port_name[WWN_SIZE];
1816 uint16_t fp_speed;
1817
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818 fc_port_type_t port_type;
1819
1820 atomic_t state;
1821 uint32_t flags;
1822
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823 int login_retry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08001825 struct fc_rport *rport, *drport;
Andrew Vasquezad3e0ed2005-08-26 19:08:10 -07001826 u32 supported_classes;
Andrew Vasquezdf7baa52006-10-13 09:33:39 -07001827
Chad Dupuise8c72ba2010-07-23 15:28:25 +05001828 uint8_t fc4_type;
Arun Easib3b02e62012-02-09 11:15:39 -08001829 uint8_t scan_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830} fc_port_t;
1831
Joe Carnuccioc0822b62012-05-15 14:34:21 -04001832#define QLA_FCPORT_SCAN_NONE 0
1833#define QLA_FCPORT_SCAN_FOUND 1
1834
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835/*
1836 * Fibre channel port/lun states.
1837 */
1838#define FCS_UNCONFIGURED 1
1839#define FCS_DEVICE_DEAD 2
1840#define FCS_DEVICE_LOST 3
1841#define FCS_ONLINE 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842
Chad Dupuisec426e12011-03-30 11:46:32 -07001843static const char * const port_state_str[] = {
1844 "Unknown",
1845 "UNCONFIGURED",
1846 "DEAD",
1847 "LOST",
1848 "ONLINE"
1849};
1850
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851/*
1852 * FC port flags.
1853 */
1854#define FCF_FABRIC_DEVICE BIT_0
1855#define FCF_LOGIN_NEEDED BIT_1
Andrew Vasquezf08b7252010-01-12 12:59:48 -08001856#define FCF_FCP2_DEVICE BIT_2
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07001857#define FCF_ASYNC_SENT BIT_3
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04001858#define FCF_CONF_COMP_SUPPORTED BIT_4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859
1860/* No loop ID flag. */
1861#define FC_NO_LOOP_ID 0x1000
1862
1863/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864 * FC-CT interface
1865 *
1866 * NOTE: All structures are big-endian in form.
1867 */
1868
1869#define CT_REJECT_RESPONSE 0x8001
1870#define CT_ACCEPT_RESPONSE 0x8002
Andrew Vasquez4346b142006-12-13 19:20:28 -08001871#define CT_REASON_INVALID_COMMAND_CODE 0x01
Andrew Vasquezcca53352005-08-26 19:08:30 -07001872#define CT_REASON_CANNOT_PERFORM 0x09
Andrew Vasquez3fe7cfb2008-04-03 13:13:23 -07001873#define CT_REASON_COMMAND_UNSUPPORTED 0x0b
Andrew Vasquezcca53352005-08-26 19:08:30 -07001874#define CT_EXPL_ALREADY_REGISTERED 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875
1876#define NS_N_PORT_TYPE 0x01
1877#define NS_NL_PORT_TYPE 0x02
1878#define NS_NX_PORT_TYPE 0x7F
1879
1880#define GA_NXT_CMD 0x100
1881#define GA_NXT_REQ_SIZE (16 + 4)
1882#define GA_NXT_RSP_SIZE (16 + 620)
1883
1884#define GID_PT_CMD 0x1A1
1885#define GID_PT_REQ_SIZE (16 + 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886
1887#define GPN_ID_CMD 0x112
1888#define GPN_ID_REQ_SIZE (16 + 4)
1889#define GPN_ID_RSP_SIZE (16 + 8)
1890
1891#define GNN_ID_CMD 0x113
1892#define GNN_ID_REQ_SIZE (16 + 4)
1893#define GNN_ID_RSP_SIZE (16 + 8)
1894
1895#define GFT_ID_CMD 0x117
1896#define GFT_ID_REQ_SIZE (16 + 4)
1897#define GFT_ID_RSP_SIZE (16 + 32)
1898
1899#define RFT_ID_CMD 0x217
1900#define RFT_ID_REQ_SIZE (16 + 4 + 32)
1901#define RFT_ID_RSP_SIZE 16
1902
1903#define RFF_ID_CMD 0x21F
1904#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
1905#define RFF_ID_RSP_SIZE 16
1906
1907#define RNN_ID_CMD 0x213
1908#define RNN_ID_REQ_SIZE (16 + 4 + 8)
1909#define RNN_ID_RSP_SIZE 16
1910
1911#define RSNN_NN_CMD 0x239
1912#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
1913#define RSNN_NN_RSP_SIZE 16
1914
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001915#define GFPN_ID_CMD 0x11C
1916#define GFPN_ID_REQ_SIZE (16 + 4)
1917#define GFPN_ID_RSP_SIZE (16 + 8)
1918
1919#define GPSC_CMD 0x127
1920#define GPSC_REQ_SIZE (16 + 8)
1921#define GPSC_RSP_SIZE (16 + 2 + 2)
1922
Chad Dupuise8c72ba2010-07-23 15:28:25 +05001923#define GFF_ID_CMD 0x011F
1924#define GFF_ID_REQ_SIZE (16 + 4)
1925#define GFF_ID_RSP_SIZE (16 + 128)
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001926
Andrew Vasquezcca53352005-08-26 19:08:30 -07001927/*
1928 * HBA attribute types.
1929 */
1930#define FDMI_HBA_ATTR_COUNT 9
1931#define FDMI_HBA_NODE_NAME 1
1932#define FDMI_HBA_MANUFACTURER 2
1933#define FDMI_HBA_SERIAL_NUMBER 3
1934#define FDMI_HBA_MODEL 4
1935#define FDMI_HBA_MODEL_DESCRIPTION 5
1936#define FDMI_HBA_HARDWARE_VERSION 6
1937#define FDMI_HBA_DRIVER_VERSION 7
1938#define FDMI_HBA_OPTION_ROM_VERSION 8
1939#define FDMI_HBA_FIRMWARE_VERSION 9
1940#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
1941#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
1942
1943struct ct_fdmi_hba_attr {
1944 uint16_t type;
1945 uint16_t len;
1946 union {
1947 uint8_t node_name[WWN_SIZE];
1948 uint8_t manufacturer[32];
1949 uint8_t serial_num[8];
1950 uint8_t model[16];
1951 uint8_t model_desc[80];
1952 uint8_t hw_version[16];
1953 uint8_t driver_version[32];
1954 uint8_t orom_version[16];
1955 uint8_t fw_version[16];
1956 uint8_t os_version[128];
1957 uint8_t max_ct_len[4];
1958 } a;
1959};
1960
1961struct ct_fdmi_hba_attributes {
1962 uint32_t count;
1963 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
1964};
1965
1966/*
1967 * Port attribute types.
1968 */
Andrew Vasquez8a85e1712007-09-20 14:07:41 -07001969#define FDMI_PORT_ATTR_COUNT 6
Andrew Vasquezcca53352005-08-26 19:08:30 -07001970#define FDMI_PORT_FC4_TYPES 1
1971#define FDMI_PORT_SUPPORT_SPEED 2
1972#define FDMI_PORT_CURRENT_SPEED 3
1973#define FDMI_PORT_MAX_FRAME_SIZE 4
1974#define FDMI_PORT_OS_DEVICE_NAME 5
1975#define FDMI_PORT_HOST_NAME 6
1976
Andrew Vasquez58815692007-07-19 15:05:58 -07001977#define FDMI_PORT_SPEED_1GB 0x1
1978#define FDMI_PORT_SPEED_2GB 0x2
1979#define FDMI_PORT_SPEED_10GB 0x4
1980#define FDMI_PORT_SPEED_4GB 0x8
1981#define FDMI_PORT_SPEED_8GB 0x10
1982#define FDMI_PORT_SPEED_16GB 0x20
1983#define FDMI_PORT_SPEED_UNKNOWN 0x8000
1984
Andrew Vasquezcca53352005-08-26 19:08:30 -07001985struct ct_fdmi_port_attr {
1986 uint16_t type;
1987 uint16_t len;
1988 union {
1989 uint8_t fc4_types[32];
1990 uint32_t sup_speed;
1991 uint32_t cur_speed;
1992 uint32_t max_frame_size;
1993 uint8_t os_dev_name[32];
1994 uint8_t host_name[32];
1995 } a;
1996};
1997
1998/*
1999 * Port Attribute Block.
2000 */
2001struct ct_fdmi_port_attributes {
2002 uint32_t count;
2003 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
2004};
2005
2006/* FDMI definitions. */
2007#define GRHL_CMD 0x100
2008#define GHAT_CMD 0x101
2009#define GRPL_CMD 0x102
2010#define GPAT_CMD 0x110
2011
2012#define RHBA_CMD 0x200
2013#define RHBA_RSP_SIZE 16
2014
2015#define RHAT_CMD 0x201
2016#define RPRT_CMD 0x210
2017
2018#define RPA_CMD 0x211
2019#define RPA_RSP_SIZE 16
2020
2021#define DHBA_CMD 0x300
2022#define DHBA_REQ_SIZE (16 + 8)
2023#define DHBA_RSP_SIZE 16
2024
2025#define DHAT_CMD 0x301
2026#define DPRT_CMD 0x310
2027#define DPA_CMD 0x311
2028
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029/* CT command header -- request/response common fields */
2030struct ct_cmd_hdr {
2031 uint8_t revision;
2032 uint8_t in_id[3];
2033 uint8_t gs_type;
2034 uint8_t gs_subtype;
2035 uint8_t options;
2036 uint8_t reserved;
2037};
2038
2039/* CT command request */
2040struct ct_sns_req {
2041 struct ct_cmd_hdr header;
2042 uint16_t command;
2043 uint16_t max_rsp_size;
2044 uint8_t fragment_id;
2045 uint8_t reserved[3];
2046
2047 union {
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002048 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002049 struct {
2050 uint8_t reserved;
2051 uint8_t port_id[3];
2052 } port_id;
2053
2054 struct {
2055 uint8_t port_type;
2056 uint8_t domain;
2057 uint8_t area;
2058 uint8_t reserved;
2059 } gid_pt;
2060
2061 struct {
2062 uint8_t reserved;
2063 uint8_t port_id[3];
2064 uint8_t fc4_types[32];
2065 } rft_id;
2066
2067 struct {
2068 uint8_t reserved;
2069 uint8_t port_id[3];
2070 uint16_t reserved2;
2071 uint8_t fc4_feature;
2072 uint8_t fc4_type;
2073 } rff_id;
2074
2075 struct {
2076 uint8_t reserved;
2077 uint8_t port_id[3];
2078 uint8_t node_name[8];
2079 } rnn_id;
2080
2081 struct {
2082 uint8_t node_name[8];
2083 uint8_t name_len;
2084 uint8_t sym_node_name[255];
2085 } rsnn_nn;
Andrew Vasquezcca53352005-08-26 19:08:30 -07002086
2087 struct {
2088 uint8_t hba_indentifier[8];
2089 } ghat;
2090
2091 struct {
2092 uint8_t hba_identifier[8];
2093 uint32_t entry_count;
2094 uint8_t port_name[8];
2095 struct ct_fdmi_hba_attributes attrs;
2096 } rhba;
2097
2098 struct {
2099 uint8_t hba_identifier[8];
2100 struct ct_fdmi_hba_attributes attrs;
2101 } rhat;
2102
2103 struct {
2104 uint8_t port_name[8];
2105 struct ct_fdmi_port_attributes attrs;
2106 } rpa;
2107
2108 struct {
2109 uint8_t port_name[8];
2110 } dhba;
2111
2112 struct {
2113 uint8_t port_name[8];
2114 } dhat;
2115
2116 struct {
2117 uint8_t port_name[8];
2118 } dprt;
2119
2120 struct {
2121 uint8_t port_name[8];
2122 } dpa;
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002123
2124 struct {
2125 uint8_t port_name[8];
2126 } gpsc;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002127
2128 struct {
2129 uint8_t reserved;
2130 uint8_t port_name[3];
2131 } gff_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132 } req;
2133};
2134
2135/* CT command response header */
2136struct ct_rsp_hdr {
2137 struct ct_cmd_hdr header;
2138 uint16_t response;
2139 uint16_t residual;
2140 uint8_t fragment_id;
2141 uint8_t reason_code;
2142 uint8_t explanation_code;
2143 uint8_t vendor_unique;
2144};
2145
2146struct ct_sns_gid_pt_data {
2147 uint8_t control_byte;
2148 uint8_t port_id[3];
2149};
2150
2151struct ct_sns_rsp {
2152 struct ct_rsp_hdr header;
2153
2154 union {
2155 struct {
2156 uint8_t port_type;
2157 uint8_t port_id[3];
2158 uint8_t port_name[8];
2159 uint8_t sym_port_name_len;
2160 uint8_t sym_port_name[255];
2161 uint8_t node_name[8];
2162 uint8_t sym_node_name_len;
2163 uint8_t sym_node_name[255];
2164 uint8_t init_proc_assoc[8];
2165 uint8_t node_ip_addr[16];
2166 uint8_t class_of_service[4];
2167 uint8_t fc4_types[32];
2168 uint8_t ip_address[16];
2169 uint8_t fabric_port_name[8];
2170 uint8_t reserved;
2171 uint8_t hard_address[3];
2172 } ga_nxt;
2173
2174 struct {
Chad Dupuis642ef982012-02-09 11:15:57 -08002175 /* Assume the largest number of targets for the union */
2176 struct ct_sns_gid_pt_data
2177 entries[MAX_FIBRE_DEVICES_MAX];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178 } gid_pt;
2179
2180 struct {
2181 uint8_t port_name[8];
2182 } gpn_id;
2183
2184 struct {
2185 uint8_t node_name[8];
2186 } gnn_id;
2187
2188 struct {
2189 uint8_t fc4_types[32];
2190 } gft_id;
Andrew Vasquezcca53352005-08-26 19:08:30 -07002191
2192 struct {
2193 uint32_t entry_count;
2194 uint8_t port_name[8];
2195 struct ct_fdmi_hba_attributes attrs;
2196 } ghat;
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002197
2198 struct {
2199 uint8_t port_name[8];
2200 } gfpn_id;
2201
2202 struct {
2203 uint16_t speeds;
2204 uint16_t speed;
2205 } gpsc;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002206
2207#define GFF_FCP_SCSI_OFFSET 7
2208 struct {
2209 uint8_t fc4_features[128];
2210 } gff_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002211 } rsp;
2212};
2213
2214struct ct_sns_pkt {
2215 union {
2216 struct ct_sns_req req;
2217 struct ct_sns_rsp rsp;
2218 } p;
2219};
2220
2221/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002222 * SNS command structures -- for 2200 compatibility.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223 */
2224#define RFT_ID_SNS_SCMD_LEN 22
2225#define RFT_ID_SNS_CMD_SIZE 60
2226#define RFT_ID_SNS_DATA_SIZE 16
2227
2228#define RNN_ID_SNS_SCMD_LEN 10
2229#define RNN_ID_SNS_CMD_SIZE 36
2230#define RNN_ID_SNS_DATA_SIZE 16
2231
2232#define GA_NXT_SNS_SCMD_LEN 6
2233#define GA_NXT_SNS_CMD_SIZE 28
2234#define GA_NXT_SNS_DATA_SIZE (620 + 16)
2235
2236#define GID_PT_SNS_SCMD_LEN 6
2237#define GID_PT_SNS_CMD_SIZE 28
Chad Dupuis642ef982012-02-09 11:15:57 -08002238/*
2239 * Assume MAX_FIBRE_DEVICES_2100 as these defines are only used with older
2240 * adapters.
2241 */
2242#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES_2100 * 4 + 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243
2244#define GPN_ID_SNS_SCMD_LEN 6
2245#define GPN_ID_SNS_CMD_SIZE 28
2246#define GPN_ID_SNS_DATA_SIZE (8 + 16)
2247
2248#define GNN_ID_SNS_SCMD_LEN 6
2249#define GNN_ID_SNS_CMD_SIZE 28
2250#define GNN_ID_SNS_DATA_SIZE (8 + 16)
2251
2252struct sns_cmd_pkt {
2253 union {
2254 struct {
2255 uint16_t buffer_length;
2256 uint16_t reserved_1;
2257 uint32_t buffer_address[2];
2258 uint16_t subcommand_length;
2259 uint16_t reserved_2;
2260 uint16_t subcommand;
2261 uint16_t size;
2262 uint32_t reserved_3;
2263 uint8_t param[36];
2264 } cmd;
2265
2266 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
2267 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
2268 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
2269 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
2270 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
2271 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
2272 } p;
2273};
2274
Andrew Vasquez54333832005-11-09 15:49:04 -08002275struct fw_blob {
2276 char *name;
2277 uint32_t segs[4];
2278 const struct firmware *fw;
2279};
2280
Linus Torvalds1da177e2005-04-16 15:20:36 -07002281/* Return data from MBC_GET_ID_LIST call. */
2282struct gid_list_info {
2283 uint8_t al_pa;
2284 uint8_t area;
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002285 uint8_t domain;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002286 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
2287 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
Andrew Vasquez3d716442005-07-06 10:30:26 -07002288 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002290
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002291/* NPIV */
2292typedef struct vport_info {
2293 uint8_t port_name[WWN_SIZE];
2294 uint8_t node_name[WWN_SIZE];
2295 int vp_id;
2296 uint16_t loop_id;
2297 unsigned long host_no;
2298 uint8_t port_id[3];
2299 int loop_state;
2300} vport_info_t;
2301
2302typedef struct vport_params {
2303 uint8_t port_name[WWN_SIZE];
2304 uint8_t node_name[WWN_SIZE];
2305 uint32_t options;
2306#define VP_OPTS_RETRY_ENABLE BIT_0
2307#define VP_OPTS_VP_DISABLE BIT_1
2308} vport_params_t;
2309
2310/* NPIV - return codes of VP create and modify */
2311#define VP_RET_CODE_OK 0
2312#define VP_RET_CODE_FATAL 1
2313#define VP_RET_CODE_WRONG_ID 2
2314#define VP_RET_CODE_WWPN 3
2315#define VP_RET_CODE_RESOURCES 4
2316#define VP_RET_CODE_NO_MEM 5
2317#define VP_RET_CODE_NOT_FOUND 6
2318
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002319struct qla_hw_data;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002320struct rsp_que;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002321/*
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002322 * ISP operations
2323 */
2324struct isp_operations {
2325
2326 int (*pci_config) (struct scsi_qla_host *);
2327 void (*reset_chip) (struct scsi_qla_host *);
2328 int (*chip_diag) (struct scsi_qla_host *);
2329 void (*config_rings) (struct scsi_qla_host *);
2330 void (*reset_adapter) (struct scsi_qla_host *);
2331 int (*nvram_config) (struct scsi_qla_host *);
2332 void (*update_fw_options) (struct scsi_qla_host *);
2333 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
2334
2335 char * (*pci_info_str) (struct scsi_qla_host *, char *);
2336 char * (*fw_version_str) (struct scsi_qla_host *, char *);
2337
David Howells7d12e782006-10-05 14:55:46 +01002338 irq_handler_t intr_handler;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002339 void (*enable_intrs) (struct qla_hw_data *);
2340 void (*disable_intrs) (struct qla_hw_data *);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002341
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002342 int (*abort_command) (srb_t *);
2343 int (*target_reset) (struct fc_port *, unsigned int, int);
2344 int (*lun_reset) (struct fc_port *, unsigned int, int);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002345 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
2346 uint8_t, uint8_t, uint16_t *, uint8_t);
Andrew Vasquez1c7c6352005-07-06 10:30:57 -07002347 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
2348 uint8_t, uint8_t);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002349
2350 uint16_t (*calc_req_entries) (uint16_t);
2351 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
Andrew Vasquez8c958a92005-07-06 10:30:47 -07002352 void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
Andrew Vasquezcca53352005-08-26 19:08:30 -07002353 void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
2354 uint32_t);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002355
2356 uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
2357 uint32_t, uint32_t);
2358 int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
2359 uint32_t);
2360
2361 void (*fw_dump) (struct scsi_qla_host *, int);
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08002362
2363 int (*beacon_on) (struct scsi_qla_host *);
2364 int (*beacon_off) (struct scsi_qla_host *);
2365 void (*beacon_blink) (struct scsi_qla_host *);
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002366
2367 uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
2368 uint32_t, uint32_t);
2369 int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
2370 uint32_t);
Andrew Vasquez30c47662007-01-29 10:22:21 -08002371
2372 int (*get_flash_version) (struct scsi_qla_host *, void *);
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002373 int (*start_scsi) (srb_t *);
Giridhar Malavalia9083012010-04-12 17:59:55 -07002374 int (*abort_isp) (struct scsi_qla_host *);
Giridhar Malavali706f4572011-11-18 09:03:16 -08002375 int (*iospace_config)(struct qla_hw_data*);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002376};
2377
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002378/* MSI-X Support *************************************************************/
2379
2380#define QLA_MSIX_CHIP_REV_24XX 3
2381#define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
2382#define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
2383
2384#define QLA_MSIX_DEFAULT 0x00
2385#define QLA_MSIX_RSP_Q 0x01
2386
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002387#define QLA_MIDX_DEFAULT 0
2388#define QLA_MIDX_RSP_Q 1
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002389#define QLA_PCI_MSIX_CONTROL 0xa2
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002390#define QLA_83XX_PCI_MSIX_CONTROL 0x92
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002391
2392struct scsi_qla_host;
2393
2394struct qla_msix_entry {
2395 int have_irq;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002396 uint32_t vector;
2397 uint16_t entry;
2398 struct rsp_que *rsp;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002399};
2400
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002401#define WATCH_INTERVAL 1 /* number of seconds */
2402
Andrew Vasquez0971de72008-04-03 13:13:18 -07002403/* Work events. */
2404enum qla_work_type {
2405 QLA_EVT_AEN,
Andrew Vasquez8a659572009-02-08 20:50:12 -08002406 QLA_EVT_IDC_ACK,
Andrew Vasquezac280b62009-08-20 11:06:05 -07002407 QLA_EVT_ASYNC_LOGIN,
2408 QLA_EVT_ASYNC_LOGIN_DONE,
2409 QLA_EVT_ASYNC_LOGOUT,
2410 QLA_EVT_ASYNC_LOGOUT_DONE,
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07002411 QLA_EVT_ASYNC_ADISC,
2412 QLA_EVT_ASYNC_ADISC_DONE,
Andrew Vasquez3420d362009-10-13 15:16:45 -07002413 QLA_EVT_UEVENT,
Andrew Vasquez0971de72008-04-03 13:13:18 -07002414};
2415
2416
2417struct qla_work_evt {
2418 struct list_head list;
2419 enum qla_work_type type;
2420 u32 flags;
2421#define QLA_EVT_FLAG_FREE 0x1
2422
2423 union {
2424 struct {
2425 enum fc_host_event_code code;
2426 u32 data;
2427 } aen;
Andrew Vasquez8a659572009-02-08 20:50:12 -08002428 struct {
2429#define QLA_IDC_ACK_REGS 7
2430 uint16_t mb[QLA_IDC_ACK_REGS];
2431 } idc_ack;
Andrew Vasquezac280b62009-08-20 11:06:05 -07002432 struct {
2433 struct fc_port *fcport;
2434#define QLA_LOGIO_LOGIN_RETRIED BIT_0
2435 u16 data[2];
2436 } logio;
Andrew Vasquez3420d362009-10-13 15:16:45 -07002437 struct {
2438 u32 code;
2439#define QLA_UEVENT_CODE_FW_DUMP 0
2440 } uevent;
Andrew Vasquez0971de72008-04-03 13:13:18 -07002441 } u;
2442};
2443
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002444struct qla_chip_state_84xx {
2445 struct list_head list;
2446 struct kref kref;
2447
2448 void *bus;
2449 spinlock_t access_lock;
2450 struct mutex fw_update_mutex;
2451 uint32_t fw_update;
2452 uint32_t op_fw_version;
2453 uint32_t op_fw_size;
2454 uint32_t op_fw_seq_size;
2455 uint32_t diag_fw_version;
2456 uint32_t gold_fw_version;
2457};
2458
Harish Zunjarraoe5f5f6f2008-07-10 16:55:49 -07002459struct qla_statistics {
2460 uint32_t total_isp_aborts;
Harish Zunjarrao49fd4622008-09-11 21:22:47 -07002461 uint64_t input_bytes;
2462 uint64_t output_bytes;
Harish Zunjarraoe5f5f6f2008-07-10 16:55:49 -07002463};
2464
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04002465struct bidi_statistics {
2466 unsigned long long io_count;
2467 unsigned long long transfer_bytes;
2468};
2469
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002470/* Multi queue support */
2471#define MBC_INITIALIZE_MULTIQ 0x1f
2472#define QLA_QUE_PAGE 0X1000
2473#define QLA_MQ_SIZE 32
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002474#define QLA_MAX_QUEUES 256
2475#define ISP_QUE_REG(ha, id) \
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002476 ((ha->mqenable || IS_QLA83XX(ha)) ? \
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002477 ((void *)(ha->mqiobase) +\
2478 (QLA_QUE_PAGE * id)) :\
2479 ((void *)(ha->iobase)))
2480#define QLA_REQ_QUE_ID(tag) \
2481 ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
2482#define QLA_DEFAULT_QUE_QOS 5
2483#define QLA_PRECONFIG_VPORTS 32
2484#define QLA_MAX_VPORTS_QLA24XX 128
2485#define QLA_MAX_VPORTS_QLA25XX 256
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002486/* Response queue data structure */
2487struct rsp_que {
2488 dma_addr_t dma;
2489 response_t *ring;
2490 response_t *ring_ptr;
Andrew Vasquez08029992009-03-24 09:07:55 -07002491 uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
2492 uint32_t __iomem *rsp_q_out;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002493 uint16_t ring_index;
2494 uint16_t out_ptr;
2495 uint16_t length;
2496 uint16_t options;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002497 uint16_t rid;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002498 uint16_t id;
2499 uint16_t vp_idx;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002500 struct qla_hw_data *hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002501 struct qla_msix_entry *msix;
2502 struct req_que *req;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002503 srb_t *status_srb; /* status continuation entry */
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07002504 struct work_struct q_work;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002505};
2506
2507/* Request queue data structure */
2508struct req_que {
2509 dma_addr_t dma;
2510 request_t *ring;
2511 request_t *ring_ptr;
Andrew Vasquez08029992009-03-24 09:07:55 -07002512 uint32_t __iomem *req_q_in; /* FWI2-capable only. */
2513 uint32_t __iomem *req_q_out;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002514 uint16_t ring_index;
2515 uint16_t in_ptr;
2516 uint16_t cnt;
2517 uint16_t length;
2518 uint16_t options;
2519 uint16_t rid;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002520 uint16_t id;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002521 uint16_t qos;
2522 uint16_t vp_idx;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002523 struct rsp_que *rsp;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002524 srb_t *outstanding_cmds[MAX_OUTSTANDING_COMMANDS];
2525 uint32_t current_outstanding_cmd;
2526 int max_q_depth;
2527};
2528
Giridhar Malavali9a069e12010-01-12 13:02:47 -08002529/* Place holder for FW buffer parameters */
2530struct qlfc_fw {
2531 void *fw_buf;
2532 dma_addr_t fw_dma;
2533 uint32_t len;
2534};
2535
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002536struct qlt_hw_data {
2537 /* Protected by hw lock */
2538 uint32_t enable_class_2:1;
2539 uint32_t enable_explicit_conf:1;
2540 uint32_t ini_mode_force_reverse:1;
2541 uint32_t node_name_set:1;
2542
2543 dma_addr_t atio_dma; /* Physical address. */
2544 struct atio *atio_ring; /* Base virtual address */
2545 struct atio *atio_ring_ptr; /* Current address. */
2546 uint16_t atio_ring_index; /* Current index. */
2547 uint16_t atio_q_length;
2548
2549 void *target_lport_ptr;
2550 struct qla_tgt_func_tmpl *tgt_ops;
2551 struct qla_tgt *qla_tgt;
2552 struct qla_tgt_cmd *cmds[MAX_OUTSTANDING_COMMANDS];
2553 uint16_t current_handle;
2554
2555 struct qla_tgt_vp_map *tgt_vp_map;
2556 struct mutex tgt_mutex;
2557 struct mutex tgt_host_action_mutex;
2558
2559 int saved_set;
2560 uint16_t saved_exchange_count;
2561 uint32_t saved_firmware_options_1;
2562 uint32_t saved_firmware_options_2;
2563 uint32_t saved_firmware_options_3;
2564 uint8_t saved_firmware_options[2];
2565 uint8_t saved_add_firmware_options[2];
2566
2567 uint8_t tgt_node_name[WWN_SIZE];
2568};
2569
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002570/*
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002571 * Qlogic host adapter specific data structure.
2572*/
2573struct qla_hw_data {
2574 struct pci_dev *pdev;
2575 /* SRB cache. */
2576#define SRB_MIN_REQ 128
2577 mempool_t *srb_mempool;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002578
2579 volatile struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002580 uint32_t mbox_int :1;
2581 uint32_t mbox_busy :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002582 uint32_t disable_risc_code_load :1;
2583 uint32_t enable_64bit_addressing :1;
2584 uint32_t enable_lip_reset :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002585 uint32_t enable_target_reset :1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002586 uint32_t enable_lip_full_login :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002587 uint32_t enable_led_scheme :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002588
Andrew Vasquez3d716442005-07-06 10:30:26 -07002589 uint32_t msi_enabled :1;
2590 uint32_t msix_enabled :1;
Andrew Vasquezd4c760c2006-06-23 16:10:39 -07002591 uint32_t disable_serdes :1;
Andrew Vasquez4346b142006-12-13 19:20:28 -08002592 uint32_t gpsc_supported :1;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002593 uint32_t npiv_supported :1;
Andrew Vasquez85880802009-12-15 21:29:46 -08002594 uint32_t pci_channel_io_perm_failure :1;
Andrew Vasquezdf613b92008-01-17 09:02:17 -08002595 uint32_t fce_enabled :1;
Joe Carnuccio1d2874d2009-03-24 09:08:06 -07002596 uint32_t fac_supported :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002597
Lalit Chandivade2533cf62009-03-24 09:08:07 -07002598 uint32_t chip_reset_done :1;
Anirban Chakrabortye5b68a62009-04-06 22:33:50 -07002599 uint32_t port0 :1;
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07002600 uint32_t running_gold_fw :1;
Andrew Vasquez85880802009-12-15 21:29:46 -08002601 uint32_t eeh_busy :1;
Anirban Chakraborty7163ea82009-08-05 09:18:40 -07002602 uint32_t cpu_affinity_enabled :1;
Anirban Chakraborty31557542009-12-02 10:36:55 -08002603 uint32_t disable_msix_handshake :1;
Sarang Radke09ff7012010-03-19 17:03:59 -07002604 uint32_t fcp_prio_enabled :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002605 uint32_t isp82xx_fw_hung:1;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04002606 uint32_t nic_core_hung:1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002607
2608 uint32_t quiesce_owner:1;
Andrew Vasquez794a5692010-12-21 16:00:21 -08002609 uint32_t thermal_supported:1;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04002610 uint32_t nic_core_reset_hdlr_active:1;
2611 uint32_t nic_core_reset_owner:1;
Giridhar Malavalib6d0d9d2012-05-15 14:34:25 -04002612 uint32_t isp82xx_no_md_cap:1;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002613 uint32_t host_shutting_down:1;
2614 /* 30 bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002615 } flags;
2616
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002617 /* This spinlock is used to protect "io transactions", you must
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002618 * acquire it before doing any IO to the card, eg with RD_REG*() and
2619 * WRT_REG*() for the duration of your entire commandtransaction.
2620 *
2621 * This spinlock is of lower priority than the io request lock.
2622 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002623
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002624 spinlock_t hardware_lock ____cacheline_aligned;
Andrew Vasquez285d0322007-10-19 15:59:17 -07002625 int bars;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002626 int mem_only;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002627 device_reg_t __iomem *iobase; /* Base I/O address */
Andrew Vasquez37765412008-01-17 09:02:09 -08002628 resource_size_t pio_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002629
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002630#define MIN_IOBASE_LEN 0x100
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002631/* Multi queue data structs */
Andrew Vasquez08029992009-03-24 09:07:55 -07002632 device_reg_t __iomem *mqiobase;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002633 device_reg_t __iomem *msixbase;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002634 uint16_t msix_count;
2635 uint8_t mqenable;
2636 struct req_que **req_q_map;
2637 struct rsp_que **rsp_q_map;
2638 unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
2639 unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002640 uint8_t max_req_queues;
2641 uint8_t max_rsp_queues;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002642 struct qla_npiv_entry *npiv_info;
2643 uint16_t nvram_npiv_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002644
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002645 uint16_t switch_cap;
2646#define FLOGI_SEQ_DEL BIT_8
2647#define FLOGI_MID_SUPPORT BIT_10
2648#define FLOGI_VSAN_SUPPORT BIT_12
2649#define FLOGI_SP_SUPPORT BIT_13
Anirban Chakrabortye5b68a62009-04-06 22:33:50 -07002650
2651 uint8_t port_no; /* Physical port of adapter */
2652
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002653 /* Timeout timers. */
2654 uint8_t loop_down_abort_time; /* port down timer */
2655 atomic_t loop_down_timer; /* loop down timer */
2656 uint8_t link_down_timeout; /* link down timeout */
2657 uint16_t max_loop_id;
Chad Dupuis642ef982012-02-09 11:15:57 -08002658 uint16_t max_fibre_devices; /* Maximum number of targets */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002659
Linus Torvalds1da177e2005-04-16 15:20:36 -07002660 uint16_t fb_rev;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002661 uint16_t min_external_loopid; /* First external loop Id */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002662
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002663#define PORT_SPEED_UNKNOWN 0xFFFF
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002664#define PORT_SPEED_1GB 0x00
2665#define PORT_SPEED_2GB 0x01
2666#define PORT_SPEED_4GB 0x03
2667#define PORT_SPEED_8GB 0x04
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002668#define PORT_SPEED_16GB 0x05
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002669#define PORT_SPEED_10GB 0x13
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002670 uint16_t link_data_rate; /* F/W operating speed */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002671
2672 uint8_t current_topology;
2673 uint8_t prev_topology;
2674#define ISP_CFG_NL 1
2675#define ISP_CFG_N 2
2676#define ISP_CFG_FL 4
2677#define ISP_CFG_F 8
2678
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002679 uint8_t operating_mode; /* F/W operating mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002680#define LOOP 0
2681#define P2P 1
2682#define LOOP_P2P 2
2683#define P2P_LOOP 3
Linus Torvalds1da177e2005-04-16 15:20:36 -07002684 uint8_t interrupts_on;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002685 uint32_t isp_abort_cnt;
2686
2687#define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
2688#define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002689#define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002690#define PCI_DEVICE_ID_QLOGIC_ISP8031 0x8031
2691#define PCI_DEVICE_ID_QLOGIC_ISP2031 0x2031
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002692 uint32_t device_type;
2693#define DT_ISP2100 BIT_0
2694#define DT_ISP2200 BIT_1
2695#define DT_ISP2300 BIT_2
2696#define DT_ISP2312 BIT_3
2697#define DT_ISP2322 BIT_4
2698#define DT_ISP6312 BIT_5
2699#define DT_ISP6322 BIT_6
2700#define DT_ISP2422 BIT_7
2701#define DT_ISP2432 BIT_8
2702#define DT_ISP5422 BIT_9
2703#define DT_ISP5432 BIT_10
2704#define DT_ISP2532 BIT_11
2705#define DT_ISP8432 BIT_12
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002706#define DT_ISP8001 BIT_13
Giridhar Malavalia9083012010-04-12 17:59:55 -07002707#define DT_ISP8021 BIT_14
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002708#define DT_ISP2031 BIT_15
2709#define DT_ISP8031 BIT_16
2710#define DT_ISP_LAST (DT_ISP8031 << 1)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002711
Arun Easie02587d2011-08-16 11:29:23 -07002712#define DT_T10_PI BIT_25
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002713#define DT_IIDMA BIT_26
2714#define DT_FWI2 BIT_27
2715#define DT_ZIO_SUPPORTED BIT_28
2716#define DT_OEM_001 BIT_29
2717#define DT_ISP2200A BIT_30
2718#define DT_EXTENDED_IDS BIT_31
2719#define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1))
2720#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
2721#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
2722#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
2723#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
2724#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
2725#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
2726#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
2727#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
2728#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
2729#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
2730#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
2731#define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
2732#define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002733#define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002734#define IS_QLA81XX(ha) (IS_QLA8001(ha))
Giridhar Malavalia9083012010-04-12 17:59:55 -07002735#define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002736#define IS_QLA2031(ha) (DT_MASK(ha) & DT_ISP2031)
2737#define IS_QLA8031(ha) (DT_MASK(ha) & DT_ISP8031)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002738
2739#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
2740 IS_QLA6312(ha) || IS_QLA6322(ha))
2741#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
2742#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
2743#define IS_QLA25XX(ha) (IS_QLA2532(ha))
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002744#define IS_QLA83XX(ha) (IS_QLA2031(ha) || IS_QLA8031(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002745#define IS_QLA84XX(ha) (IS_QLA8432(ha))
2746#define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
2747 IS_QLA84XX(ha))
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002748#define IS_CNA_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha) || \
2749 IS_QLA8031(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002750#define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
Giridhar Malavalia9083012010-04-12 17:59:55 -07002751 IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002752 IS_QLA82XX(ha) || IS_QLA83XX(ha))
2753#define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
2754#define IS_NOPOLLING_TYPE(ha) ((IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
2755 IS_QLA83XX(ha)) && (ha)->flags.msix_enabled)
2756#define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
2757#define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
Andrew Vasquezac280b62009-08-20 11:06:05 -07002758#define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002759
Arun Easie02587d2011-08-16 11:29:23 -07002760#define IS_T10_PI_CAPABLE(ha) ((ha)->device_type & DT_T10_PI)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002761#define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
2762#define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
2763#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
2764#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
2765#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002766#define IS_CT6_SUPPORTED(ha) ((ha)->device_type & DT_CT6_SUPPORTED)
2767#define IS_MQUE_CAPABLE(ha) ((ha)->mqenable || IS_QLA83XX(ha))
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04002768#define IS_BIDI_CAPABLE(ha) ((IS_QLA25XX(ha) || IS_QLA2031(ha)))
Saurav Kashyap81178772012-08-22 14:21:04 -04002769/* Bit 21 of fw_attributes decides the MCTP capabilities */
2770#define IS_MCTP_CAPABLE(ha) (IS_QLA2031(ha) && \
2771 ((ha)->fw_attributes_ext[0] & BIT_0))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002772
2773 /* HBA serial number */
2774 uint8_t serial0;
2775 uint8_t serial1;
2776 uint8_t serial2;
2777
2778 /* NVRAM configuration data */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002779#define MAX_NVRAM_SIZE 4096
2780#define VPD_OFFSET MAX_NVRAM_SIZE / 2
Andrew Vasquez3d716442005-07-06 10:30:26 -07002781 uint16_t nvram_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002782 uint16_t nvram_base;
Seokmann Ju281afe12007-07-26 13:43:34 -07002783 void *nvram;
andrew.vasquez@qlogic.com6f641792006-03-09 14:27:34 -08002784 uint16_t vpd_size;
2785 uint16_t vpd_base;
Seokmann Ju281afe12007-07-26 13:43:34 -07002786 void *vpd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002787
2788 uint16_t loop_reset_delay;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002789 uint8_t retry_count;
2790 uint8_t login_timeout;
2791 uint16_t r_a_tov;
2792 int port_down_retry_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002793 uint8_t mbx_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002794
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002795 uint32_t login_retry_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002796 /* SNS command interfaces. */
2797 ms_iocb_entry_t *ms_iocb;
2798 dma_addr_t ms_iocb_dma;
2799 struct ct_sns_pkt *ct_sns;
2800 dma_addr_t ct_sns_dma;
2801 /* SNS command interfaces for 2200. */
2802 struct sns_cmd_pkt *sns_cmd;
2803 dma_addr_t sns_cmd_dma;
2804
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002805#define SFP_DEV_SIZE 256
2806#define SFP_BLOCK_SIZE 64
2807 void *sfp_data;
2808 dma_addr_t sfp_data_dma;
Andrew Vasquez88729e52006-06-23 16:10:50 -07002809
Giridhar Malavalib5d03292009-10-13 15:16:48 -07002810#define XGMAC_DATA_SIZE 4096
Andrew Vasquezce0423f2009-06-03 09:55:13 -07002811 void *xgmac_data;
2812 dma_addr_t xgmac_data_dma;
2813
Giridhar Malavalib5d03292009-10-13 15:16:48 -07002814#define DCBX_TLV_DATA_SIZE 4096
Andrew Vasquez11bbc1d2009-06-03 09:55:14 -07002815 void *dcbx_tlv;
2816 dma_addr_t dcbx_tlv_dma;
2817
Christoph Hellwig39a11242006-02-14 18:46:22 +01002818 struct task_struct *dpc_thread;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002819 uint8_t dpc_active; /* DPC routine is active */
2820
Linus Torvalds1da177e2005-04-16 15:20:36 -07002821 dma_addr_t gid_list_dma;
2822 struct gid_list_info *gid_list;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002823 int gid_list_info_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002824
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002825 /* Small DMA pool allocations -- maximum 256 bytes in length. */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002826#define DMA_POOL_SIZE 256
Linus Torvalds1da177e2005-04-16 15:20:36 -07002827 struct dma_pool *s_dma_pool;
2828
2829 dma_addr_t init_cb_dma;
Andrew Vasquez3d716442005-07-06 10:30:26 -07002830 init_cb_t *init_cb;
2831 int init_cb_size;
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07002832 dma_addr_t ex_init_cb_dma;
2833 struct ex_init_cb_81xx *ex_init_cb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002834
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07002835 void *async_pd;
2836 dma_addr_t async_pd_dma;
2837
Andrew Vasquez7a677352012-02-09 11:15:56 -08002838 void *swl;
2839
Linus Torvalds1da177e2005-04-16 15:20:36 -07002840 /* These are used by mailbox operations. */
2841 volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
2842
2843 mbx_cmd_t *mcp;
2844 unsigned long mbx_cmd_flags;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002845#define MBX_INTERRUPT 1
2846#define MBX_INTR_WAIT 2
Linus Torvalds1da177e2005-04-16 15:20:36 -07002847#define MBX_UPDATE_FLASH_ACTIVE 3
2848
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002849 struct mutex vport_lock; /* Virtual port synchronization */
Arun Easifeafb7b2010-09-03 14:57:00 -07002850 spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002851 struct completion mbx_cmd_comp; /* Serialize mbx access */
Marcus Barrow0b05a1f2008-01-17 09:02:13 -08002852 struct completion mbx_intr_comp; /* Used for completion notification */
Sarang Radke23f2ebd2010-05-28 15:08:21 -07002853 struct completion dcbx_comp; /* For set port config notification */
2854 int notify_dcbx_comp;
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04002855 struct mutex selflogin_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002856
Linus Torvalds1da177e2005-04-16 15:20:36 -07002857 /* Basic firmware related information. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002858 uint16_t fw_major_version;
2859 uint16_t fw_minor_version;
2860 uint16_t fw_subminor_version;
2861 uint16_t fw_attributes;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002862 uint16_t fw_attributes_h;
2863 uint16_t fw_attributes_ext[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002864 uint32_t fw_memory_size;
2865 uint32_t fw_transfer_size;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002866 uint32_t fw_srisc_address;
2867#define RISC_START_ADDRESS_2100 0x1000
2868#define RISC_START_ADDRESS_2300 0x800
2869#define RISC_START_ADDRESS_2400 0x100000
Andrew Vasquez24a08132009-03-24 09:08:16 -07002870 uint16_t fw_xcb_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002871
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002872 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002873 uint8_t fw_seriallink_options[4];
Andrew Vasquez3d716442005-07-06 10:30:26 -07002874 uint16_t fw_seriallink_options24[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002875
Andrew Vasquez55a96152009-03-24 09:08:03 -07002876 uint8_t mpi_version[3];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002877 uint32_t mpi_capabilities;
Andrew Vasquez55a96152009-03-24 09:08:03 -07002878 uint8_t phy_version[3];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002879
Linus Torvalds1da177e2005-04-16 15:20:36 -07002880 /* Firmware dump information. */
Andrew Vasqueza7a167b2006-06-23 16:10:29 -07002881 struct qla2xxx_fw_dump *fw_dump;
2882 uint32_t fw_dump_len;
Andrew Vasquezd4e3e042006-05-17 15:09:50 -07002883 int fw_dumped;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002884 int fw_dump_reading;
Andrew Vasqueza7a167b2006-06-23 16:10:29 -07002885 dma_addr_t eft_dma;
2886 void *eft;
Saurav Kashyap81178772012-08-22 14:21:04 -04002887/* Current size of mctp dump is 0x086064 bytes */
2888#define MCTP_DUMP_SIZE 0x086064
2889 dma_addr_t mctp_dump_dma;
2890 void *mctp_dump;
2891 int mctp_dumped;
2892 int mctp_dump_reading;
Andrew Vasquezbb99de62009-01-05 11:18:08 -08002893 uint32_t chain_offset;
Andrew Vasquezdf613b92008-01-17 09:02:17 -08002894 struct dentry *dfs_dir;
2895 struct dentry *dfs_fce;
2896 dma_addr_t fce_dma;
2897 void *fce;
2898 uint32_t fce_bufs;
2899 uint16_t fce_mb[8];
2900 uint64_t fce_wr, fce_rd;
2901 struct mutex fce_mutex;
2902
Andrew Vasquez3d716442005-07-06 10:30:26 -07002903 uint32_t pci_attr;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002904 uint16_t chip_revision;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002905
2906 uint16_t product_id[4];
2907
2908 uint8_t model_number[16+1];
2909#define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
Joe Carnuccio1ee27142008-07-10 16:55:53 -07002910 char model_desc[80];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002911 uint8_t adapter_id[16+1];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002912
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002913 /* Option ROM information. */
2914 char *optrom_buffer;
2915 uint32_t optrom_size;
2916 int optrom_state;
2917#define QLA_SWAITING 0
2918#define QLA_SREADING 1
2919#define QLA_SWRITING 2
Joe Carnucciob7cc1762007-09-20 14:07:35 -07002920 uint32_t optrom_region_start;
2921 uint32_t optrom_region_size;
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002922
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002923/* PCI expansion ROM image information. */
Andrew Vasquez30c47662007-01-29 10:22:21 -08002924#define ROM_CODE_TYPE_BIOS 0
2925#define ROM_CODE_TYPE_FCODE 1
2926#define ROM_CODE_TYPE_EFI 3
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002927 uint8_t bios_revision[2];
2928 uint8_t efi_revision[2];
2929 uint8_t fcode_revision[16];
Andrew Vasquez30c47662007-01-29 10:22:21 -08002930 uint32_t fw_revision[4];
2931
Madhuranath Iyengar0f2d9622010-07-23 15:28:26 +05002932 uint32_t gold_fw_version[4];
2933
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002934 /* Offsets for flash/nvram access (set to ~0 if not used). */
2935 uint32_t flash_conf_off;
2936 uint32_t flash_data_off;
2937 uint32_t nvram_conf_off;
2938 uint32_t nvram_data_off;
2939
Andrew Vasquez7d232c72008-04-03 13:13:22 -07002940 uint32_t fdt_wrt_disable;
2941 uint32_t fdt_erase_cmd;
2942 uint32_t fdt_block_size;
2943 uint32_t fdt_unprotect_sec_cmd;
2944 uint32_t fdt_protect_sec_cmd;
2945
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002946 uint32_t flt_region_flt;
2947 uint32_t flt_region_fdt;
2948 uint32_t flt_region_boot;
2949 uint32_t flt_region_fw;
2950 uint32_t flt_region_vpd_nvram;
Andrew Vasquez3d79038f2009-03-24 09:08:14 -07002951 uint32_t flt_region_vpd;
2952 uint32_t flt_region_nvram;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002953 uint32_t flt_region_npiv_conf;
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07002954 uint32_t flt_region_gold_fw;
Sarang Radke09ff7012010-03-19 17:03:59 -07002955 uint32_t flt_region_fcp_prio;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002956 uint32_t flt_region_bootload;
Andrew Vasquezc00d8992008-09-11 21:22:49 -07002957
Linus Torvalds1da177e2005-04-16 15:20:36 -07002958 /* Needed for BEACON */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002959 uint16_t beacon_blink_led;
2960 uint8_t beacon_color_state;
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08002961#define QLA_LED_GRN_ON 0x01
2962#define QLA_LED_YLW_ON 0x02
2963#define QLA_LED_ABR_ON 0x04
2964#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
2965 /* ISP2322: red, green, amber. */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002966 uint16_t zio_mode;
2967 uint16_t zio_timer;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002968
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002969 struct qla_msix_entry *msix_entries;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002970
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002971 struct list_head vp_list; /* list of VP */
2972 unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
2973 sizeof(unsigned long)];
2974 uint16_t num_vhosts; /* number of vports created */
2975 uint16_t num_vsans; /* number of vsan created */
2976 uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
2977 int cur_vport_count;
2978
2979 struct qla_chip_state_84xx *cs84xx;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002980 struct isp_operations *isp_ops;
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07002981 struct workqueue_struct *wq;
Giridhar Malavali9a069e12010-01-12 13:02:47 -08002982 struct qlfc_fw fw_buf;
Sarang Radke09ff7012010-03-19 17:03:59 -07002983
2984 /* FCP_CMND priority support */
2985 struct qla_fcp_prio_cfg *fcp_prio_cfg;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002986
2987 struct dma_pool *dl_dma_pool;
2988#define DSD_LIST_DMA_POOL_SIZE 512
2989
2990 struct dma_pool *fcp_cmnd_dma_pool;
2991 mempool_t *ctx_mempool;
2992#define FCP_CMND_DMA_POOL_SIZE 512
2993
2994 unsigned long nx_pcibase; /* Base I/O address */
2995 uint8_t *nxdb_rd_ptr; /* Doorbell read pointer */
2996 unsigned long nxdb_wr_ptr; /* Door bell write pointer */
Giridhar Malavalia9083012010-04-12 17:59:55 -07002997
2998 uint32_t crb_win;
2999 uint32_t curr_window;
3000 uint32_t ddr_mn_window;
3001 unsigned long mn_win_crb;
3002 unsigned long ms_win_crb;
3003 int qdr_sn_window;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003004 uint32_t fcoe_dev_init_timeout;
3005 uint32_t fcoe_reset_timeout;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003006 rwlock_t hw_lock;
3007 uint16_t portnum; /* port number */
3008 int link_width;
3009 struct fw_blob *hablob;
3010 struct qla82xx_legacy_intr_set nx_legacy_intr;
3011
3012 uint16_t gbl_dsd_inuse;
3013 uint16_t gbl_dsd_avail;
3014 struct list_head gbl_dsd_list;
3015#define NUM_DSD_CHAIN 4096
Harish Zunjarrao9c2b2972010-05-28 15:08:23 -07003016
3017 uint8_t fw_type;
3018 __le32 file_prd_off; /* File firmware product offset */
Giridhar Malavali08de2842011-08-16 11:31:44 -07003019
3020 uint32_t md_template_size;
3021 void *md_tmplt_hdr;
3022 dma_addr_t md_tmplt_hdr_dma;
3023 void *md_dump;
3024 uint32_t md_dump_size;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003025
Chad Dupuis5f16b332012-08-22 14:21:00 -04003026 void *loop_id_map;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003027
3028 /* QLA83XX IDC specific fields */
3029 uint32_t idc_audit_ts;
3030
3031 /* DPC low-priority workqueue */
3032 struct workqueue_struct *dpc_lp_wq;
3033 struct work_struct idc_aen;
3034 /* DPC high-priority workqueue */
3035 struct workqueue_struct *dpc_hp_wq;
3036 struct work_struct nic_core_reset;
3037 struct work_struct idc_state_handler;
3038 struct work_struct nic_core_unrecoverable;
3039
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003040 struct qlt_hw_data tgt;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003041};
3042
3043/*
3044 * Qlogic scsi host structure
3045 */
3046typedef struct scsi_qla_host {
3047 struct list_head list;
3048 struct list_head vp_fcports; /* list of fcports */
3049 struct list_head work_list;
Andrew Vasquezf999f4c2009-06-03 09:55:28 -07003050 spinlock_t work_lock;
3051
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003052 /* Commonly used flags and state information. */
3053 struct Scsi_Host *host;
3054 unsigned long host_no;
3055 uint8_t host_str[16];
3056
3057 volatile struct {
3058 uint32_t init_done :1;
3059 uint32_t online :1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003060 uint32_t reset_active :1;
3061
3062 uint32_t management_server_logged_in :1;
3063 uint32_t process_response_queue :1;
Arun Easibad75002010-05-04 15:01:30 -07003064 uint32_t difdix_supported:1;
Arun Easifeafb7b2010-09-03 14:57:00 -07003065 uint32_t delete_progress:1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003066 } flags;
3067
3068 atomic_t loop_state;
3069#define LOOP_TIMEOUT 1
3070#define LOOP_DOWN 2
3071#define LOOP_UP 3
3072#define LOOP_UPDATE 4
3073#define LOOP_READY 5
3074#define LOOP_DEAD 6
3075
3076 unsigned long dpc_flags;
3077#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
3078#define RESET_ACTIVE 1
3079#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
3080#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
3081#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
3082#define LOOP_RESYNC_ACTIVE 5
3083#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
3084#define RSCN_UPDATE 7 /* Perform an RSCN update. */
Shyam Sundarddb9b122009-03-24 09:08:10 -07003085#define RELOGIN_NEEDED 8
3086#define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
3087#define ISP_ABORT_RETRY 10 /* ISP aborted. */
3088#define BEACON_BLINK_NEEDED 11
3089#define REGISTER_FDMI_NEEDED 12
3090#define FCPORT_UPDATE_NEEDED 13
3091#define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
3092#define UNLOADING 15
3093#define NPIV_CONFIG_NEEDED 16
Giridhar Malavalia9083012010-04-12 17:59:55 -07003094#define ISP_UNRECOVERABLE 17
3095#define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */
Madhuranath Iyengarb1d46982010-09-03 15:20:54 -07003096#define MPI_RESET_NEEDED 19 /* Initiate MPI FW reset */
Saurav Kashyap579d12b2010-12-21 16:00:14 -08003097#define ISP_QUIESCE_NEEDED 20 /* Driver need some quiescence */
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003098#define SCR_PENDING 21 /* SCR in target mode */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003099
3100 uint32_t device_flags;
Shyam Sundarddb9b122009-03-24 09:08:10 -07003101#define SWITCH_FOUND BIT_0
3102#define DFLG_NO_CABLE BIT_1
Giridhar Malavalia9083012010-04-12 17:59:55 -07003103#define DFLG_DEV_FAILED BIT_5
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003104
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003105 /* ISP configuration data. */
3106 uint16_t loop_id; /* Host adapter loop id */
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04003107 uint16_t self_login_loop_id; /* host adapter loop id
3108 * get it on self login
3109 */
3110 fc_port_t bidir_fcport; /* fcport used for bidir cmnds
3111 * no need of allocating it for
3112 * each command
3113 */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003114
3115 port_id_t d_id; /* Host adapter port id */
3116 uint8_t marker_needed;
3117 uint16_t mgmt_svr_loop_id;
3118
3119
3120
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003121 /* Timeout timers. */
3122 uint8_t loop_down_abort_time; /* port down timer */
3123 atomic_t loop_down_timer; /* loop down timer */
3124 uint8_t link_down_timeout; /* link down timeout */
3125
3126 uint32_t timer_active;
3127 struct timer_list timer;
3128
3129 uint8_t node_name[WWN_SIZE];
3130 uint8_t port_name[WWN_SIZE];
3131 uint8_t fabric_node_name[WWN_SIZE];
Andrew Vasquezbad70012009-04-06 22:33:38 -07003132
3133 uint16_t fcoe_vlan_id;
3134 uint16_t fcoe_fcf_idx;
3135 uint8_t fcoe_vn_port_mac[6];
3136
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003137 uint32_t vp_abort_cnt;
3138
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003139 struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003140 uint16_t vp_idx; /* vport ID */
3141
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003142 unsigned long vp_flags;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003143#define VP_IDX_ACQUIRED 0 /* bit no 0 */
3144#define VP_CREATE_NEEDED 1
3145#define VP_BIND_NEEDED 2
3146#define VP_DELETE_NEEDED 3
3147#define VP_SCR_NEEDED 4 /* State Change Request registration */
3148 atomic_t vp_state;
3149#define VP_OFFLINE 0
3150#define VP_ACTIVE 1
3151#define VP_FAILED 2
3152// #define VP_DISABLE 3
3153 uint16_t vp_err_state;
3154 uint16_t vp_prev_err_state;
3155#define VP_ERR_UNKWN 0
3156#define VP_ERR_PORTDWN 1
3157#define VP_ERR_FAB_UNSUPPORTED 2
3158#define VP_ERR_FAB_NORESOURCES 3
3159#define VP_ERR_FAB_LOGOUT 4
3160#define VP_ERR_ADAP_NORESOURCES 5
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003161 struct qla_hw_data *hw;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003162 struct req_que *req;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003163 int fw_heartbeat_counter;
3164 int seconds_since_last_heartbeat;
Saurav Kashyap2be21fa2012-05-15 14:34:16 -04003165 struct fc_host_statistics fc_host_stat;
3166 struct qla_statistics qla_stats;
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04003167 struct bidi_statistics bidi_stats;
Arun Easifeafb7b2010-09-03 14:57:00 -07003168
3169 atomic_t vref_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003170} scsi_qla_host_t;
3171
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003172#define SET_VP_IDX 1
3173#define SET_AL_PA 2
3174#define RESET_VP_IDX 3
3175#define RESET_AL_PA 4
3176struct qla_tgt_vp_map {
3177 uint8_t idx;
3178 scsi_qla_host_t *vha;
3179};
3180
Linus Torvalds1da177e2005-04-16 15:20:36 -07003181/*
3182 * Macros to help code, maintain, etc.
3183 */
3184#define LOOP_TRANSITION(ha) \
3185 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
Andrew Vasquez23443b12005-12-06 10:57:06 -08003186 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
Linus Torvalds1da177e2005-04-16 15:20:36 -07003187 atomic_read(&ha->loop_state) == LOOP_DOWN)
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07003188
Arun Easifeafb7b2010-09-03 14:57:00 -07003189#define QLA_VHA_MARK_BUSY(__vha, __bail) do { \
3190 atomic_inc(&__vha->vref_count); \
3191 mb(); \
3192 if (__vha->flags.delete_progress) { \
3193 atomic_dec(&__vha->vref_count); \
3194 __bail = 1; \
3195 } else { \
3196 __bail = 0; \
3197 } \
3198} while (0)
3199
3200#define QLA_VHA_MARK_NOT_BUSY(__vha) do { \
3201 atomic_dec(&__vha->vref_count); \
3202} while (0)
3203
Linus Torvalds1da177e2005-04-16 15:20:36 -07003204/*
3205 * qla2x00 local function return status codes
3206 */
3207#define MBS_MASK 0x3fff
3208
3209#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
3210#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
3211#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
3212#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
3213#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
3214#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
3215#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
3216#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
3217#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
3218#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
3219
3220#define QLA_FUNCTION_TIMEOUT 0x100
3221#define QLA_FUNCTION_PARAMETER_ERROR 0x101
3222#define QLA_FUNCTION_FAILED 0x102
3223#define QLA_MEMORY_ALLOC_FAILED 0x103
3224#define QLA_LOCK_TIMEOUT 0x104
3225#define QLA_ABORTED 0x105
3226#define QLA_SUSPENDED 0x106
3227#define QLA_BUSY 0x107
Andrew Vasquezcca53352005-08-26 19:08:30 -07003228#define QLA_ALREADY_REGISTERED 0x109
Linus Torvalds1da177e2005-04-16 15:20:36 -07003229
Linus Torvalds1da177e2005-04-16 15:20:36 -07003230#define NVRAM_DELAY() udelay(10)
3231
3232#define INVALID_HANDLE (MAX_OUTSTANDING_COMMANDS+1)
3233
3234/*
3235 * Flash support definitions
3236 */
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08003237#define OPTROM_SIZE_2300 0x20000
3238#define OPTROM_SIZE_2322 0x100000
3239#define OPTROM_SIZE_24XX 0x100000
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07003240#define OPTROM_SIZE_25XX 0x200000
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003241#define OPTROM_SIZE_81XX 0x400000
Giridhar Malavalia9083012010-04-12 17:59:55 -07003242#define OPTROM_SIZE_82XX 0x800000
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003243#define OPTROM_SIZE_83XX 0x1000000
Giridhar Malavalia9083012010-04-12 17:59:55 -07003244
3245#define OPTROM_BURST_SIZE 0x1000
3246#define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003247
Arun Easibad75002010-05-04 15:01:30 -07003248#define QLA_DSDS_PER_IOCB 37
3249
Giridhar Malavali4d78c972010-07-23 15:28:35 +05003250#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
3251
Giridhar Malavali58548cb2010-09-03 15:20:56 -07003252#define QLA_SG_ALL 1024
3253
Giridhar Malavali4d78c972010-07-23 15:28:35 +05003254enum nexus_wait_type {
3255 WAIT_HOST = 0,
3256 WAIT_TARGET,
3257 WAIT_LUN,
3258};
3259
Linus Torvalds1da177e2005-04-16 15:20:36 -07003260#include "qla_gbl.h"
3261#include "qla_dbg.h"
3262#include "qla_inline.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -07003263#endif