blob: 821b45175dc1a961c3f86a799228ab5a3eb512cf [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Synthesize TLB refill handlers at runtime.
7 *
Ralf Baechle70342282013-01-22 12:59:30 +01008 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
9 * Copyright (C) 2005, 2007, 2008, 2009 Maciej W. Rozycki
Ralf Baechle41c594a2006-04-05 09:45:45 +010010 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
David Daneyfd062c82009-05-27 17:47:44 -070011 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
Steven J. Hill113c62d2012-07-06 23:56:00 +020012 * Copyright (C) 2011 MIPS Technologies, Inc.
Ralf Baechle41c594a2006-04-05 09:45:45 +010013 *
14 * ... and the days got worse and worse and now you see
15 * I've gone completly out of my mind.
16 *
17 * They're coming to take me a away haha
18 * they're coming to take me a away hoho hihi haha
19 * to the funny farm where code is beautiful all the time ...
20 *
21 * (Condolences to Napoleon XIV)
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 */
23
David Daney95affdd2009-05-20 11:40:59 -070024#include <linux/bug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/kernel.h>
26#include <linux/types.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010027#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/string.h>
29#include <linux/init.h>
David Daney3d8bfdd2010-12-21 14:19:11 -080030#include <linux/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
David Daney3d8bfdd2010-12-21 14:19:11 -080032#include <asm/cacheflush.h>
33#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/war.h>
Florian Fainelli3482d712010-01-28 15:21:24 +010035#include <asm/uasm.h>
David Howellsb81947c2012-03-28 18:30:02 +010036#include <asm/setup.h>
Thiemo Seufere30ec452008-01-28 20:05:38 +000037
David Daney1ec56322010-04-28 12:16:18 -070038/*
39 * TLB load/store/modify handlers.
40 *
41 * Only the fastpath gets synthesized at runtime, the slowpath for
42 * do_page_fault remains normal asm.
43 */
44extern void tlb_do_page_fault_0(void);
45extern void tlb_do_page_fault_1(void);
46
David Daneybf286072011-07-05 16:34:46 -070047struct work_registers {
48 int r1;
49 int r2;
50 int r3;
51};
52
53struct tlb_reg_save {
54 unsigned long a;
55 unsigned long b;
56} ____cacheline_aligned_in_smp;
57
58static struct tlb_reg_save handler_reg_save[NR_CPUS];
David Daney1ec56322010-04-28 12:16:18 -070059
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010060static inline int r45k_bvahwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070061{
62 /* XXX: We should probe for the presence of this bug, but we don't. */
63 return 0;
64}
65
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010066static inline int r4k_250MHZhwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070067{
68 /* XXX: We should probe for the presence of this bug, but we don't. */
69 return 0;
70}
71
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010072static inline int __maybe_unused bcm1250_m3_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070073{
74 return BCM1250_M3_WAR;
75}
76
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010077static inline int __maybe_unused r10000_llsc_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078{
79 return R10000_LLSC_WAR;
80}
81
David Daneycc33ae42010-12-20 15:54:50 -080082static int use_bbit_insns(void)
83{
84 switch (current_cpu_type()) {
85 case CPU_CAVIUM_OCTEON:
86 case CPU_CAVIUM_OCTEON_PLUS:
87 case CPU_CAVIUM_OCTEON2:
David Daney4723b202013-07-29 15:07:03 -070088 case CPU_CAVIUM_OCTEON3:
David Daneycc33ae42010-12-20 15:54:50 -080089 return 1;
90 default:
91 return 0;
92 }
93}
94
David Daney2c8c53e2010-12-27 18:07:57 -080095static int use_lwx_insns(void)
96{
97 switch (current_cpu_type()) {
98 case CPU_CAVIUM_OCTEON2:
David Daney4723b202013-07-29 15:07:03 -070099 case CPU_CAVIUM_OCTEON3:
David Daney2c8c53e2010-12-27 18:07:57 -0800100 return 1;
101 default:
102 return 0;
103 }
104}
105#if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \
106 CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
107static bool scratchpad_available(void)
108{
109 return true;
110}
111static int scratchpad_offset(int i)
112{
113 /*
114 * CVMSEG starts at address -32768 and extends for
115 * CAVIUM_OCTEON_CVMSEG_SIZE 128 byte cache lines.
116 */
117 i += 1; /* Kernel use starts at the top and works down. */
118 return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768;
119}
120#else
121static bool scratchpad_available(void)
122{
123 return false;
124}
125static int scratchpad_offset(int i)
126{
127 BUG();
David Daneye1c87d22011-01-19 15:24:42 -0800128 /* Really unreachable, but evidently some GCC want this. */
129 return 0;
David Daney2c8c53e2010-12-27 18:07:57 -0800130}
131#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132/*
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100133 * Found by experiment: At least some revisions of the 4kc throw under
134 * some circumstances a machine check exception, triggered by invalid
135 * values in the index register. Delaying the tlbp instruction until
136 * after the next branch, plus adding an additional nop in front of
137 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
138 * why; it's not an issue caused by the core RTL.
139 *
140 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000141static int m4kc_tlbp_war(void)
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100142{
143 return (current_cpu_data.processor_id & 0xffff00) ==
144 (PRID_COMP_MIPS | PRID_IMP_4KC);
145}
146
Thiemo Seufere30ec452008-01-28 20:05:38 +0000147/* Handle labels (which must be positive integers). */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148enum label_id {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000149 label_second_part = 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 label_leave,
151 label_vmalloc,
152 label_vmalloc_done,
Ralf Baechle02a54172012-10-13 22:46:26 +0200153 label_tlbw_hazard_0,
154 label_split = label_tlbw_hazard_0 + 8,
David Daney6dd93442010-02-10 15:12:47 -0800155 label_tlbl_goaround1,
156 label_tlbl_goaround2,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 label_nopage_tlbl,
158 label_nopage_tlbs,
159 label_nopage_tlbm,
160 label_smp_pgtable_change,
161 label_r3000_write_probe_fail,
David Daney1ec56322010-04-28 12:16:18 -0700162 label_large_segbits_fault,
David Daneyaa1762f2012-10-17 00:48:10 +0200163#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -0700164 label_tlb_huge_update,
165#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166};
167
Thiemo Seufere30ec452008-01-28 20:05:38 +0000168UASM_L_LA(_second_part)
169UASM_L_LA(_leave)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000170UASM_L_LA(_vmalloc)
171UASM_L_LA(_vmalloc_done)
Ralf Baechle02a54172012-10-13 22:46:26 +0200172/* _tlbw_hazard_x is handled differently. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000173UASM_L_LA(_split)
David Daney6dd93442010-02-10 15:12:47 -0800174UASM_L_LA(_tlbl_goaround1)
175UASM_L_LA(_tlbl_goaround2)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000176UASM_L_LA(_nopage_tlbl)
177UASM_L_LA(_nopage_tlbs)
178UASM_L_LA(_nopage_tlbm)
179UASM_L_LA(_smp_pgtable_change)
180UASM_L_LA(_r3000_write_probe_fail)
David Daney1ec56322010-04-28 12:16:18 -0700181UASM_L_LA(_large_segbits_fault)
David Daneyaa1762f2012-10-17 00:48:10 +0200182#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -0700183UASM_L_LA(_tlb_huge_update)
184#endif
Atsushi Nemoto656be922006-10-26 00:08:31 +0900185
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000186static int hazard_instance;
Ralf Baechle02a54172012-10-13 22:46:26 +0200187
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000188static void uasm_bgezl_hazard(u32 **p, struct uasm_reloc **r, int instance)
Ralf Baechle02a54172012-10-13 22:46:26 +0200189{
190 switch (instance) {
191 case 0 ... 7:
192 uasm_il_bgezl(p, r, 0, label_tlbw_hazard_0 + instance);
193 return;
194 default:
195 BUG();
196 }
197}
198
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000199static void uasm_bgezl_label(struct uasm_label **l, u32 **p, int instance)
Ralf Baechle02a54172012-10-13 22:46:26 +0200200{
201 switch (instance) {
202 case 0 ... 7:
203 uasm_build_label(l, *p, label_tlbw_hazard_0 + instance);
204 break;
205 default:
206 BUG();
207 }
208}
209
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200210/*
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200211 * pgtable bits are assigned dynamically depending on processor feature
212 * and statically based on kernel configuration. This spits out the actual
Ralf Baechle70342282013-01-22 12:59:30 +0100213 * values the kernel is using. Required to make sense from disassembled
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200214 * TLB exception handlers.
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200215 */
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200216static void output_pgtable_bits_defines(void)
217{
218#define pr_define(fmt, ...) \
219 pr_debug("#define " fmt, ##__VA_ARGS__)
220
221 pr_debug("#include <asm/asm.h>\n");
222 pr_debug("#include <asm/regdef.h>\n");
223 pr_debug("\n");
224
225 pr_define("_PAGE_PRESENT_SHIFT %d\n", _PAGE_PRESENT_SHIFT);
226 pr_define("_PAGE_READ_SHIFT %d\n", _PAGE_READ_SHIFT);
227 pr_define("_PAGE_WRITE_SHIFT %d\n", _PAGE_WRITE_SHIFT);
228 pr_define("_PAGE_ACCESSED_SHIFT %d\n", _PAGE_ACCESSED_SHIFT);
229 pr_define("_PAGE_MODIFIED_SHIFT %d\n", _PAGE_MODIFIED_SHIFT);
Ralf Baechle970d0322012-10-18 13:54:15 +0200230#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200231 pr_define("_PAGE_HUGE_SHIFT %d\n", _PAGE_HUGE_SHIFT);
Ralf Baechle970d0322012-10-18 13:54:15 +0200232 pr_define("_PAGE_SPLITTING_SHIFT %d\n", _PAGE_SPLITTING_SHIFT);
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200233#endif
234 if (cpu_has_rixi) {
235#ifdef _PAGE_NO_EXEC_SHIFT
236 pr_define("_PAGE_NO_EXEC_SHIFT %d\n", _PAGE_NO_EXEC_SHIFT);
237#endif
238#ifdef _PAGE_NO_READ_SHIFT
239 pr_define("_PAGE_NO_READ_SHIFT %d\n", _PAGE_NO_READ_SHIFT);
240#endif
241 }
242 pr_define("_PAGE_GLOBAL_SHIFT %d\n", _PAGE_GLOBAL_SHIFT);
243 pr_define("_PAGE_VALID_SHIFT %d\n", _PAGE_VALID_SHIFT);
244 pr_define("_PAGE_DIRTY_SHIFT %d\n", _PAGE_DIRTY_SHIFT);
245 pr_define("_PFN_SHIFT %d\n", _PFN_SHIFT);
246 pr_debug("\n");
247}
248
249static inline void dump_handler(const char *symbol, const u32 *handler, int count)
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200250{
251 int i;
252
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200253 pr_debug("LEAF(%s)\n", symbol);
254
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200255 pr_debug("\t.set push\n");
256 pr_debug("\t.set noreorder\n");
257
258 for (i = 0; i < count; i++)
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200259 pr_debug("\t.word\t0x%08x\t\t# %p\n", handler[i], &handler[i]);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200260
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200261 pr_debug("\t.set\tpop\n");
262
263 pr_debug("\tEND(%s)\n", symbol);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200264}
265
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266/* The only general purpose registers allowed in TLB handlers. */
267#define K0 26
268#define K1 27
269
270/* Some CP0 registers */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100271#define C0_INDEX 0, 0
272#define C0_ENTRYLO0 2, 0
273#define C0_TCBIND 2, 2
274#define C0_ENTRYLO1 3, 0
275#define C0_CONTEXT 4, 0
David Daneyfd062c82009-05-27 17:47:44 -0700276#define C0_PAGEMASK 5, 0
Ralf Baechle41c594a2006-04-05 09:45:45 +0100277#define C0_BADVADDR 8, 0
278#define C0_ENTRYHI 10, 0
279#define C0_EPC 14, 0
280#define C0_XCONTEXT 20, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281
Ralf Baechle875d43e2005-09-03 15:56:16 -0700282#ifdef CONFIG_64BIT
Thiemo Seufere30ec452008-01-28 20:05:38 +0000283# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000285# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286#endif
287
288/* The worst case length of the handler is around 18 instructions for
289 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
290 * Maximum space available is 32 instructions for R3000 and 64
291 * instructions for R4000.
292 *
293 * We deliberately chose a buffer size of 128, so we won't scribble
294 * over anything important on overflow before we panic.
295 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000296static u32 tlb_handler[128];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298/* simply assume worst case size for labels and relocs */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000299static struct uasm_label labels[128];
300static struct uasm_reloc relocs[128];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000302static int check_for_high_segbits;
David Daney3d8bfdd2010-12-21 14:19:11 -0800303
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000304static unsigned int kscratch_used_mask;
David Daney3d8bfdd2010-12-21 14:19:11 -0800305
Jayachandran C7777b932013-06-11 14:41:35 +0000306static inline int __maybe_unused c0_kscratch(void)
307{
308 switch (current_cpu_type()) {
309 case CPU_XLP:
310 case CPU_XLR:
311 return 22;
312 default:
313 return 31;
314 }
315}
316
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000317static int allocate_kscratch(void)
David Daney3d8bfdd2010-12-21 14:19:11 -0800318{
319 int r;
320 unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;
321
322 r = ffs(a);
323
324 if (r == 0)
325 return -1;
326
327 r--; /* make it zero based */
328
329 kscratch_used_mask |= (1 << r);
330
331 return r;
332}
333
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000334static int scratch_reg;
335static int pgd_reg;
David Daney2c8c53e2010-12-27 18:07:57 -0800336enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch};
David Daney3d8bfdd2010-12-21 14:19:11 -0800337
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000338static struct work_registers build_get_work_registers(u32 **p)
David Daneybf286072011-07-05 16:34:46 -0700339{
340 struct work_registers r;
341
342 int smp_processor_id_reg;
343 int smp_processor_id_sel;
344 int smp_processor_id_shift;
345
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000346 if (scratch_reg >= 0) {
David Daneybf286072011-07-05 16:34:46 -0700347 /* Save in CPU local C0_KScratch? */
Jayachandran C7777b932013-06-11 14:41:35 +0000348 UASM_i_MTC0(p, 1, c0_kscratch(), scratch_reg);
David Daneybf286072011-07-05 16:34:46 -0700349 r.r1 = K0;
350 r.r2 = K1;
351 r.r3 = 1;
352 return r;
353 }
354
355 if (num_possible_cpus() > 1) {
356#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
357 smp_processor_id_shift = 51;
358 smp_processor_id_reg = 20; /* XContext */
359 smp_processor_id_sel = 0;
360#else
361# ifdef CONFIG_32BIT
362 smp_processor_id_shift = 25;
363 smp_processor_id_reg = 4; /* Context */
364 smp_processor_id_sel = 0;
365# endif
366# ifdef CONFIG_64BIT
367 smp_processor_id_shift = 26;
368 smp_processor_id_reg = 4; /* Context */
369 smp_processor_id_sel = 0;
370# endif
371#endif
372 /* Get smp_processor_id */
373 UASM_i_MFC0(p, K0, smp_processor_id_reg, smp_processor_id_sel);
374 UASM_i_SRL_SAFE(p, K0, K0, smp_processor_id_shift);
375
376 /* handler_reg_save index in K0 */
377 UASM_i_SLL(p, K0, K0, ilog2(sizeof(struct tlb_reg_save)));
378
379 UASM_i_LA(p, K1, (long)&handler_reg_save);
380 UASM_i_ADDU(p, K0, K0, K1);
381 } else {
382 UASM_i_LA(p, K0, (long)&handler_reg_save);
383 }
384 /* K0 now points to save area, save $1 and $2 */
385 UASM_i_SW(p, 1, offsetof(struct tlb_reg_save, a), K0);
386 UASM_i_SW(p, 2, offsetof(struct tlb_reg_save, b), K0);
387
388 r.r1 = K1;
389 r.r2 = 1;
390 r.r3 = 2;
391 return r;
392}
393
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000394static void build_restore_work_registers(u32 **p)
David Daneybf286072011-07-05 16:34:46 -0700395{
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000396 if (scratch_reg >= 0) {
Jayachandran C7777b932013-06-11 14:41:35 +0000397 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daneybf286072011-07-05 16:34:46 -0700398 return;
399 }
400 /* K0 already points to save area, restore $1 and $2 */
401 UASM_i_LW(p, 1, offsetof(struct tlb_reg_save, a), K0);
402 UASM_i_LW(p, 2, offsetof(struct tlb_reg_save, b), K0);
403}
404
David Daney2c8c53e2010-12-27 18:07:57 -0800405#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
406
David Daney826222842009-10-14 12:16:56 -0700407/*
408 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
409 * we cannot do r3000 under these circumstances.
David Daney3d8bfdd2010-12-21 14:19:11 -0800410 *
411 * Declare pgd_current here instead of including mmu_context.h to avoid type
412 * conflicts for tlbmiss_handler_setup_pgd
David Daney826222842009-10-14 12:16:56 -0700413 */
David Daney3d8bfdd2010-12-21 14:19:11 -0800414extern unsigned long pgd_current[];
David Daney826222842009-10-14 12:16:56 -0700415
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416/*
417 * The R3000 TLB handler is simple.
418 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000419static void build_r3000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420{
421 long pgdc = (long)pgd_current;
422 u32 *p;
423
424 memset(tlb_handler, 0, sizeof(tlb_handler));
425 p = tlb_handler;
426
Thiemo Seufere30ec452008-01-28 20:05:38 +0000427 uasm_i_mfc0(&p, K0, C0_BADVADDR);
428 uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
429 uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
430 uasm_i_srl(&p, K0, K0, 22); /* load delay */
431 uasm_i_sll(&p, K0, K0, 2);
432 uasm_i_addu(&p, K1, K1, K0);
433 uasm_i_mfc0(&p, K0, C0_CONTEXT);
434 uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
435 uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
436 uasm_i_addu(&p, K1, K1, K0);
437 uasm_i_lw(&p, K0, 0, K1);
438 uasm_i_nop(&p); /* load delay */
439 uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
440 uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
441 uasm_i_tlbwr(&p); /* cp0 delay */
442 uasm_i_jr(&p, K1);
443 uasm_i_rfe(&p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444
445 if (p > tlb_handler + 32)
446 panic("TLB refill handler space exceeded");
447
Thiemo Seufere30ec452008-01-28 20:05:38 +0000448 pr_debug("Wrote TLB refill handler (%u instructions).\n",
449 (unsigned int)(p - tlb_handler));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450
Ralf Baechle91b05e62006-03-29 18:53:00 +0100451 memcpy((void *)ebase, tlb_handler, 0x80);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200452
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200453 dump_handler("r3000_tlb_refill", (u32 *)ebase, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454}
David Daney826222842009-10-14 12:16:56 -0700455#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456
457/*
458 * The R4000 TLB handler is much more complicated. We have two
459 * consecutive handler areas with 32 instructions space each.
460 * Since they aren't used at the same time, we can overflow in the
461 * other one.To keep things simple, we first assume linear space,
462 * then we relocate it to the final handler layout as needed.
463 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000464static u32 final_handler[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465
466/*
467 * Hazards
468 *
469 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
470 * 2. A timing hazard exists for the TLBP instruction.
471 *
Ralf Baechle70342282013-01-22 12:59:30 +0100472 * stalling_instruction
473 * TLBP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 *
475 * The JTLB is being read for the TLBP throughout the stall generated by the
476 * previous instruction. This is not really correct as the stalling instruction
477 * can modify the address used to access the JTLB. The failure symptom is that
478 * the TLBP instruction will use an address created for the stalling instruction
479 * and not the address held in C0_ENHI and thus report the wrong results.
480 *
481 * The software work-around is to not allow the instruction preceding the TLBP
482 * to stall - make it an NOP or some other instruction guaranteed not to stall.
483 *
Ralf Baechle70342282013-01-22 12:59:30 +0100484 * Errata 2 will not be fixed. This errata is also on the R5000.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 *
486 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
487 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000488static void __maybe_unused build_tlb_probe_entry(u32 **p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100490 switch (current_cpu_type()) {
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200491 /* Found by experiment: R4600 v2.0/R4700 needs this, too. */
Thiemo Seuferf5b4d952005-09-09 17:11:50 +0000492 case CPU_R4600:
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200493 case CPU_R4700:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 case CPU_R5000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000496 uasm_i_nop(p);
497 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 break;
499
500 default:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000501 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 break;
503 }
504}
505
506/*
507 * Write random or indexed TLB entry, and care about the hazards from
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300508 * the preceding mtc0 and for the following eret.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 */
510enum tlb_write_entry { tlb_random, tlb_indexed };
511
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000512static void build_tlb_write_entry(u32 **p, struct uasm_label **l,
513 struct uasm_reloc **r,
514 enum tlb_write_entry wmode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515{
516 void(*tlbw)(u32 **) = NULL;
517
518 switch (wmode) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000519 case tlb_random: tlbw = uasm_i_tlbwr; break;
520 case tlb_indexed: tlbw = uasm_i_tlbwi; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 }
522
Ralf Baechle161548b2008-01-29 10:14:54 +0000523 if (cpu_has_mips_r2) {
Steven J. Hill625c0a22012-08-28 23:20:08 -0500524 /*
525 * The architecture spec says an ehb is required here,
526 * but a number of cores do not have the hazard and
527 * using an ehb causes an expensive pipeline stall.
528 */
529 switch (current_cpu_type()) {
530 case CPU_M14KC:
531 case CPU_74K:
532 break;
533
534 default:
David Daney41f0e4d2009-05-12 12:41:53 -0700535 uasm_i_ehb(p);
Steven J. Hill625c0a22012-08-28 23:20:08 -0500536 break;
537 }
Ralf Baechle161548b2008-01-29 10:14:54 +0000538 tlbw(p);
539 return;
540 }
541
Ralf Baechle10cc3522007-10-11 23:46:15 +0100542 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 case CPU_R4000PC:
544 case CPU_R4000SC:
545 case CPU_R4000MC:
546 case CPU_R4400PC:
547 case CPU_R4400SC:
548 case CPU_R4400MC:
549 /*
550 * This branch uses up a mtc0 hazard nop slot and saves
551 * two nops after the tlbw instruction.
552 */
Ralf Baechle02a54172012-10-13 22:46:26 +0200553 uasm_bgezl_hazard(p, r, hazard_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 tlbw(p);
Ralf Baechle02a54172012-10-13 22:46:26 +0200555 uasm_bgezl_label(l, p, hazard_instance);
556 hazard_instance++;
Thiemo Seufere30ec452008-01-28 20:05:38 +0000557 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 break;
559
560 case CPU_R4600:
561 case CPU_R4700:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000562 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000563 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000564 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000565 break;
566
Ralf Baechle359187d2012-10-16 22:13:06 +0200567 case CPU_R5000:
Ralf Baechle359187d2012-10-16 22:13:06 +0200568 case CPU_NEVADA:
569 uasm_i_nop(p); /* QED specifies 2 nops hazard */
570 uasm_i_nop(p); /* QED specifies 2 nops hazard */
571 tlbw(p);
572 break;
573
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000574 case CPU_R4300:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 case CPU_5KC:
576 case CPU_TX49XX:
Pete Popovbdf21b12005-07-14 17:47:57 +0000577 case CPU_PR4450:
Jayachandran Cefa0f812011-05-07 01:36:21 +0530578 case CPU_XLR:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000579 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 tlbw(p);
581 break;
582
583 case CPU_R10000:
584 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400585 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 case CPU_4KC:
Thomas Bogendoerferb1ec4c82008-03-26 16:42:54 +0100587 case CPU_4KEC:
Steven J. Hill113c62d2012-07-06 23:56:00 +0200588 case CPU_M14KC:
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000589 case CPU_M14KEC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 case CPU_SB1:
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700591 case CPU_SB1A:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 case CPU_4KSC:
593 case CPU_20KC:
594 case CPU_25KF:
Kevin Cernekee602977b2010-10-16 14:22:30 -0700595 case CPU_BMIPS32:
596 case CPU_BMIPS3300:
597 case CPU_BMIPS4350:
598 case CPU_BMIPS4380:
599 case CPU_BMIPS5000:
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800600 case CPU_LOONGSON2:
Shinya Kuribayashia644b272009-03-03 18:05:51 +0900601 case CPU_R5500:
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100602 if (m4kc_tlbp_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000603 uasm_i_nop(p);
Manuel Lauss2f794d02009-03-25 17:49:30 +0100604 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 tlbw(p);
606 break;
607
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 case CPU_RM7000:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000609 uasm_i_nop(p);
610 uasm_i_nop(p);
611 uasm_i_nop(p);
612 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 tlbw(p);
614 break;
615
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 case CPU_VR4111:
617 case CPU_VR4121:
618 case CPU_VR4122:
619 case CPU_VR4181:
620 case CPU_VR4181A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000621 uasm_i_nop(p);
622 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000624 uasm_i_nop(p);
625 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 break;
627
628 case CPU_VR4131:
629 case CPU_VR4133:
Ralf Baechle7623deb2005-08-29 16:49:55 +0000630 case CPU_R5432:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000631 uasm_i_nop(p);
632 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 tlbw(p);
634 break;
635
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000636 case CPU_JZRISC:
637 tlbw(p);
638 uasm_i_nop(p);
639 break;
640
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 default:
642 panic("No TLB refill handler yet (CPU type: %d)",
643 current_cpu_data.cputype);
644 break;
645 }
646}
647
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000648static __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
649 unsigned int reg)
David Daney6dd93442010-02-10 15:12:47 -0800650{
Steven J. Hill05857c62012-09-13 16:51:46 -0500651 if (cpu_has_rixi) {
David Daney748e7872012-08-23 10:02:03 -0700652 UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -0800653 } else {
654#ifdef CONFIG_64BIT_PHYS_ADDR
David Daney3be60222010-04-28 12:16:17 -0700655 uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -0800656#else
657 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
658#endif
659 }
660}
661
David Daneyaa1762f2012-10-17 00:48:10 +0200662#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney6dd93442010-02-10 15:12:47 -0800663
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000664static void build_restore_pagemask(u32 **p, struct uasm_reloc **r,
665 unsigned int tmp, enum label_id lid,
666 int restore_scratch)
David Daney6dd93442010-02-10 15:12:47 -0800667{
David Daney2c8c53e2010-12-27 18:07:57 -0800668 if (restore_scratch) {
669 /* Reset default page size */
670 if (PM_DEFAULT_MASK >> 16) {
671 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
672 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
673 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
674 uasm_il_b(p, r, lid);
675 } else if (PM_DEFAULT_MASK) {
676 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
677 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
678 uasm_il_b(p, r, lid);
679 } else {
680 uasm_i_mtc0(p, 0, C0_PAGEMASK);
681 uasm_il_b(p, r, lid);
682 }
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000683 if (scratch_reg >= 0)
Jayachandran C7777b932013-06-11 14:41:35 +0000684 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -0800685 else
686 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
David Daney6dd93442010-02-10 15:12:47 -0800687 } else {
David Daney2c8c53e2010-12-27 18:07:57 -0800688 /* Reset default page size */
689 if (PM_DEFAULT_MASK >> 16) {
690 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
691 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
692 uasm_il_b(p, r, lid);
693 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
694 } else if (PM_DEFAULT_MASK) {
695 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
696 uasm_il_b(p, r, lid);
697 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
698 } else {
699 uasm_il_b(p, r, lid);
700 uasm_i_mtc0(p, 0, C0_PAGEMASK);
701 }
David Daney6dd93442010-02-10 15:12:47 -0800702 }
703}
704
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000705static void build_huge_tlb_write_entry(u32 **p, struct uasm_label **l,
706 struct uasm_reloc **r,
707 unsigned int tmp,
708 enum tlb_write_entry wmode,
709 int restore_scratch)
David Daneyfd062c82009-05-27 17:47:44 -0700710{
711 /* Set huge page tlb entry size */
712 uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
713 uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
714 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
715
716 build_tlb_write_entry(p, l, r, wmode);
717
David Daney2c8c53e2010-12-27 18:07:57 -0800718 build_restore_pagemask(p, r, tmp, label_leave, restore_scratch);
David Daneyfd062c82009-05-27 17:47:44 -0700719}
720
721/*
722 * Check if Huge PTE is present, if so then jump to LABEL.
723 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000724static void
David Daneyfd062c82009-05-27 17:47:44 -0700725build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000726 unsigned int pmd, int lid)
David Daneyfd062c82009-05-27 17:47:44 -0700727{
728 UASM_i_LW(p, tmp, 0, pmd);
David Daneycc33ae42010-12-20 15:54:50 -0800729 if (use_bbit_insns()) {
730 uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid);
731 } else {
732 uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
733 uasm_il_bnez(p, r, tmp, lid);
734 }
David Daneyfd062c82009-05-27 17:47:44 -0700735}
736
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000737static void build_huge_update_entries(u32 **p, unsigned int pte,
738 unsigned int tmp)
David Daneyfd062c82009-05-27 17:47:44 -0700739{
740 int small_sequence;
741
742 /*
743 * A huge PTE describes an area the size of the
744 * configured huge page size. This is twice the
745 * of the large TLB entry size we intend to use.
746 * A TLB entry half the size of the configured
747 * huge page size is configured into entrylo0
748 * and entrylo1 to cover the contiguous huge PTE
749 * address space.
750 */
751 small_sequence = (HPAGE_SIZE >> 7) < 0x10000;
752
Ralf Baechle70342282013-01-22 12:59:30 +0100753 /* We can clobber tmp. It isn't used after this.*/
David Daneyfd062c82009-05-27 17:47:44 -0700754 if (!small_sequence)
755 uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));
756
David Daney6dd93442010-02-10 15:12:47 -0800757 build_convert_pte_to_entrylo(p, pte);
David Daney9b8c3892010-02-10 15:12:44 -0800758 UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700759 /* convert to entrylo1 */
760 if (small_sequence)
761 UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
762 else
763 UASM_i_ADDU(p, pte, pte, tmp);
764
David Daney9b8c3892010-02-10 15:12:44 -0800765 UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700766}
767
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000768static void build_huge_handler_tail(u32 **p, struct uasm_reloc **r,
769 struct uasm_label **l,
770 unsigned int pte,
771 unsigned int ptr)
David Daneyfd062c82009-05-27 17:47:44 -0700772{
773#ifdef CONFIG_SMP
774 UASM_i_SC(p, pte, 0, ptr);
775 uasm_il_beqz(p, r, pte, label_tlb_huge_update);
776 UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
777#else
778 UASM_i_SW(p, pte, 0, ptr);
779#endif
780 build_huge_update_entries(p, pte, ptr);
David Daney2c8c53e2010-12-27 18:07:57 -0800781 build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0);
David Daneyfd062c82009-05-27 17:47:44 -0700782}
David Daneyaa1762f2012-10-17 00:48:10 +0200783#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
David Daneyfd062c82009-05-27 17:47:44 -0700784
Ralf Baechle875d43e2005-09-03 15:56:16 -0700785#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786/*
787 * TMP and PTR are scratch.
788 * TMP will be clobbered, PTR will hold the pmd entry.
789 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000790static void
Thiemo Seufere30ec452008-01-28 20:05:38 +0000791build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 unsigned int tmp, unsigned int ptr)
793{
David Daney826222842009-10-14 12:16:56 -0700794#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 long pgdc = (long)pgd_current;
David Daney826222842009-10-14 12:16:56 -0700796#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 /*
798 * The vmalloc handling is not in the hotpath.
799 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000800 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
David Daney1ec56322010-04-28 12:16:18 -0700801
802 if (check_for_high_segbits) {
803 /*
804 * The kernel currently implicitely assumes that the
805 * MIPS SEGBITS parameter for the processor is
806 * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never
807 * allocate virtual addresses outside the maximum
808 * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But
809 * that doesn't prevent user code from accessing the
810 * higher xuseg addresses. Here, we make sure that
811 * everything but the lower xuseg addresses goes down
812 * the module_alloc/vmalloc path.
813 */
814 uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
815 uasm_il_bnez(p, r, ptr, label_vmalloc);
816 } else {
817 uasm_il_bltz(p, r, tmp, label_vmalloc);
818 }
Thiemo Seufere30ec452008-01-28 20:05:38 +0000819 /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820
David Daney826222842009-10-14 12:16:56 -0700821#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -0800822 if (pgd_reg != -1) {
823 /* pgd is in pgd_reg */
Jayachandran C7777b932013-06-11 14:41:35 +0000824 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney3d8bfdd2010-12-21 14:19:11 -0800825 } else {
826 /*
827 * &pgd << 11 stored in CONTEXT [23..63].
828 */
829 UASM_i_MFC0(p, ptr, C0_CONTEXT);
830
831 /* Clear lower 23 bits of context. */
832 uasm_i_dins(p, ptr, 0, 0, 23);
833
Ralf Baechle70342282013-01-22 12:59:30 +0100834 /* 1 0 1 0 1 << 6 xkphys cached */
David Daney3d8bfdd2010-12-21 14:19:11 -0800835 uasm_i_ori(p, ptr, ptr, 0x540);
836 uasm_i_drotr(p, ptr, ptr, 11);
837 }
David Daney826222842009-10-14 12:16:56 -0700838#elif defined(CONFIG_SMP)
Ralf Baechle70342282013-01-22 12:59:30 +0100839# ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle41c594a2006-04-05 09:45:45 +0100840 /*
841 * SMTC uses TCBind value as "CPU" index
842 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000843 uasm_i_mfc0(p, ptr, C0_TCBIND);
David Daney3be60222010-04-28 12:16:17 -0700844 uasm_i_dsrl_safe(p, ptr, ptr, 19);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100845# else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 /*
Thiemo Seufer1b3a6e92005-04-01 14:07:13 +0000847 * 64 bit SMP running in XKPHYS has smp_processor_id() << 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 * stored in CONTEXT.
849 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000850 uasm_i_dmfc0(p, ptr, C0_CONTEXT);
David Daney3be60222010-04-28 12:16:17 -0700851 uasm_i_dsrl_safe(p, ptr, ptr, 23);
David Daney826222842009-10-14 12:16:56 -0700852# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000853 UASM_i_LA_mostly(p, tmp, pgdc);
854 uasm_i_daddu(p, ptr, ptr, tmp);
855 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
856 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000858 UASM_i_LA_mostly(p, ptr, pgdc);
859 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860#endif
861
Thiemo Seufere30ec452008-01-28 20:05:38 +0000862 uasm_l_vmalloc_done(l, *p);
Ralf Baechle242954b2006-10-24 02:29:01 +0100863
David Daney3be60222010-04-28 12:16:17 -0700864 /* get pgd offset in bytes */
865 uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
Ralf Baechle242954b2006-10-24 02:29:01 +0100866
Thiemo Seufere30ec452008-01-28 20:05:38 +0000867 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
868 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
David Daney325f8a02009-12-04 13:52:36 -0800869#ifndef __PAGETABLE_PMD_FOLDED
Thiemo Seufere30ec452008-01-28 20:05:38 +0000870 uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
871 uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
David Daney3be60222010-04-28 12:16:17 -0700872 uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000873 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
874 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
David Daney325f8a02009-12-04 13:52:36 -0800875#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876}
877
878/*
879 * BVADDR is the faulting address, PTR is scratch.
880 * PTR will hold the pgd for vmalloc.
881 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000882static void
Thiemo Seufere30ec452008-01-28 20:05:38 +0000883build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
David Daney1ec56322010-04-28 12:16:18 -0700884 unsigned int bvaddr, unsigned int ptr,
885 enum vmalloc64_mode mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886{
887 long swpd = (long)swapper_pg_dir;
David Daney1ec56322010-04-28 12:16:18 -0700888 int single_insn_swpd;
889 int did_vmalloc_branch = 0;
890
891 single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892
Thiemo Seufere30ec452008-01-28 20:05:38 +0000893 uasm_l_vmalloc(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894
David Daney2c8c53e2010-12-27 18:07:57 -0800895 if (mode != not_refill && check_for_high_segbits) {
David Daney1ec56322010-04-28 12:16:18 -0700896 if (single_insn_swpd) {
897 uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
898 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
899 did_vmalloc_branch = 1;
900 /* fall through */
901 } else {
902 uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
903 }
904 }
905 if (!did_vmalloc_branch) {
906 if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
907 uasm_il_b(p, r, label_vmalloc_done);
908 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
909 } else {
910 UASM_i_LA_mostly(p, ptr, swpd);
911 uasm_il_b(p, r, label_vmalloc_done);
912 if (uasm_in_compat_space_p(swpd))
913 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
914 else
915 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
916 }
917 }
David Daney2c8c53e2010-12-27 18:07:57 -0800918 if (mode != not_refill && check_for_high_segbits) {
David Daney1ec56322010-04-28 12:16:18 -0700919 uasm_l_large_segbits_fault(l, *p);
920 /*
921 * We get here if we are an xsseg address, or if we are
922 * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary.
923 *
924 * Ignoring xsseg (assume disabled so would generate
925 * (address errors?), the only remaining possibility
926 * is the upper xuseg addresses. On processors with
927 * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these
928 * addresses would have taken an address error. We try
929 * to mimic that here by taking a load/istream page
930 * fault.
931 */
932 UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
933 uasm_i_jr(p, ptr);
David Daney2c8c53e2010-12-27 18:07:57 -0800934
935 if (mode == refill_scratch) {
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000936 if (scratch_reg >= 0)
Jayachandran C7777b932013-06-11 14:41:35 +0000937 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -0800938 else
939 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
940 } else {
941 uasm_i_nop(p);
942 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 }
944}
945
Ralf Baechle875d43e2005-09-03 15:56:16 -0700946#else /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947
948/*
949 * TMP and PTR are scratch.
950 * TMP will be clobbered, PTR will hold the pgd entry.
951 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000952static void __maybe_unused
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
954{
955 long pgdc = (long)pgd_current;
956
957 /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
958#ifdef CONFIG_SMP
Ralf Baechle70342282013-01-22 12:59:30 +0100959#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle41c594a2006-04-05 09:45:45 +0100960 /*
961 * SMTC uses TCBind value as "CPU" index
962 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000963 uasm_i_mfc0(p, ptr, C0_TCBIND);
964 UASM_i_LA_mostly(p, tmp, pgdc);
965 uasm_i_srl(p, ptr, ptr, 19);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100966#else
967 /*
Tony Wu42a11172013-06-21 10:09:23 +0000968 * smp_processor_id() << 2 is stored in CONTEXT.
Ralf Baechle70342282013-01-22 12:59:30 +0100969 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000970 uasm_i_mfc0(p, ptr, C0_CONTEXT);
971 UASM_i_LA_mostly(p, tmp, pgdc);
972 uasm_i_srl(p, ptr, ptr, 23);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100973#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000974 uasm_i_addu(p, ptr, tmp, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000976 UASM_i_LA_mostly(p, ptr, pgdc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000978 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
979 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
980 uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
981 uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
982 uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983}
984
Ralf Baechle875d43e2005-09-03 15:56:16 -0700985#endif /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000987static void build_adjust_context(u32 **p, unsigned int ctx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988{
Ralf Baechle242954b2006-10-24 02:29:01 +0100989 unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
991
Ralf Baechle10cc3522007-10-11 23:46:15 +0100992 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 case CPU_VR41XX:
994 case CPU_VR4111:
995 case CPU_VR4121:
996 case CPU_VR4122:
997 case CPU_VR4131:
998 case CPU_VR4181:
999 case CPU_VR4181A:
1000 case CPU_VR4133:
1001 shift += 2;
1002 break;
1003
1004 default:
1005 break;
1006 }
1007
1008 if (shift)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001009 UASM_i_SRL(p, ctx, ctx, shift);
1010 uasm_i_andi(p, ctx, ctx, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011}
1012
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001013static void build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014{
1015 /*
1016 * Bug workaround for the Nevada. It seems as if under certain
1017 * circumstances the move from cp0_context might produce a
1018 * bogus result when the mfc0 instruction and its consumer are
1019 * in a different cacheline or a load instruction, probably any
1020 * memory reference, is between them.
1021 */
Ralf Baechle10cc3522007-10-11 23:46:15 +01001022 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +00001024 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 GET_CONTEXT(p, tmp); /* get context reg */
1026 break;
1027
1028 default:
1029 GET_CONTEXT(p, tmp); /* get context reg */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001030 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 break;
1032 }
1033
1034 build_adjust_context(p, tmp);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001035 UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036}
1037
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001038static void build_update_entries(u32 **p, unsigned int tmp, unsigned int ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039{
1040 /*
1041 * 64bit address support (36bit on a 32bit CPU) in a 32bit
1042 * Kernel is a special case. Only a few CPUs use it.
1043 */
1044#ifdef CONFIG_64BIT_PHYS_ADDR
1045 if (cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001046 uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
1047 uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
Steven J. Hill05857c62012-09-13 16:51:46 -05001048 if (cpu_has_rixi) {
David Daney748e7872012-08-23 10:02:03 -07001049 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -08001050 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
David Daney748e7872012-08-23 10:02:03 -07001051 UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -08001052 } else {
David Daney3be60222010-04-28 12:16:17 -07001053 uasm_i_dsrl_safe(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
David Daney6dd93442010-02-10 15:12:47 -08001054 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
David Daney3be60222010-04-28 12:16:17 -07001055 uasm_i_dsrl_safe(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
David Daney6dd93442010-02-10 15:12:47 -08001056 }
David Daney9b8c3892010-02-10 15:12:44 -08001057 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 } else {
1059 int pte_off_even = sizeof(pte_t) / 2;
1060 int pte_off_odd = pte_off_even + sizeof(pte_t);
1061
1062 /* The pte entries are pre-shifted */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001063 uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
David Daney9b8c3892010-02-10 15:12:44 -08001064 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001065 uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
David Daney9b8c3892010-02-10 15:12:44 -08001066 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 }
1068#else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001069 UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
1070 UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 if (r45k_bvahwbug())
1072 build_tlb_probe_entry(p);
Steven J. Hill05857c62012-09-13 16:51:46 -05001073 if (cpu_has_rixi) {
David Daney748e7872012-08-23 10:02:03 -07001074 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -08001075 if (r4k_250MHZhwbug())
1076 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
1077 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
David Daney748e7872012-08-23 10:02:03 -07001078 UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -08001079 } else {
1080 UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
1081 if (r4k_250MHZhwbug())
1082 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
1083 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1084 UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
1085 if (r45k_bvahwbug())
1086 uasm_i_mfc0(p, tmp, C0_INDEX);
1087 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 if (r4k_250MHZhwbug())
David Daney9b8c3892010-02-10 15:12:44 -08001089 UASM_i_MTC0(p, 0, C0_ENTRYLO1);
1090 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091#endif
1092}
1093
David Daney2c8c53e2010-12-27 18:07:57 -08001094struct mips_huge_tlb_info {
1095 int huge_pte;
1096 int restore_scratch;
1097};
1098
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001099static struct mips_huge_tlb_info
David Daney2c8c53e2010-12-27 18:07:57 -08001100build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l,
1101 struct uasm_reloc **r, unsigned int tmp,
Jayachandran C7777b932013-06-11 14:41:35 +00001102 unsigned int ptr, int c0_scratch_reg)
David Daney2c8c53e2010-12-27 18:07:57 -08001103{
1104 struct mips_huge_tlb_info rv;
1105 unsigned int even, odd;
1106 int vmalloc_branch_delay_filled = 0;
1107 const int scratch = 1; /* Our extra working register */
1108
1109 rv.huge_pte = scratch;
1110 rv.restore_scratch = 0;
1111
1112 if (check_for_high_segbits) {
1113 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1114
1115 if (pgd_reg != -1)
Jayachandran C7777b932013-06-11 14:41:35 +00001116 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001117 else
1118 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1119
Jayachandran C7777b932013-06-11 14:41:35 +00001120 if (c0_scratch_reg >= 0)
1121 UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001122 else
1123 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1124
1125 uasm_i_dsrl_safe(p, scratch, tmp,
1126 PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
1127 uasm_il_bnez(p, r, scratch, label_vmalloc);
1128
1129 if (pgd_reg == -1) {
1130 vmalloc_branch_delay_filled = 1;
1131 /* Clear lower 23 bits of context. */
1132 uasm_i_dins(p, ptr, 0, 0, 23);
1133 }
1134 } else {
1135 if (pgd_reg != -1)
Jayachandran C7777b932013-06-11 14:41:35 +00001136 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001137 else
1138 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1139
1140 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1141
Jayachandran C7777b932013-06-11 14:41:35 +00001142 if (c0_scratch_reg >= 0)
1143 UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001144 else
1145 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1146
1147 if (pgd_reg == -1)
1148 /* Clear lower 23 bits of context. */
1149 uasm_i_dins(p, ptr, 0, 0, 23);
1150
1151 uasm_il_bltz(p, r, tmp, label_vmalloc);
1152 }
1153
1154 if (pgd_reg == -1) {
1155 vmalloc_branch_delay_filled = 1;
Ralf Baechle70342282013-01-22 12:59:30 +01001156 /* 1 0 1 0 1 << 6 xkphys cached */
David Daney2c8c53e2010-12-27 18:07:57 -08001157 uasm_i_ori(p, ptr, ptr, 0x540);
1158 uasm_i_drotr(p, ptr, ptr, 11);
1159 }
1160
1161#ifdef __PAGETABLE_PMD_FOLDED
1162#define LOC_PTEP scratch
1163#else
1164#define LOC_PTEP ptr
1165#endif
1166
1167 if (!vmalloc_branch_delay_filled)
1168 /* get pgd offset in bytes */
1169 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1170
1171 uasm_l_vmalloc_done(l, *p);
1172
1173 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001174 * tmp ptr
1175 * fall-through case = badvaddr *pgd_current
1176 * vmalloc case = badvaddr swapper_pg_dir
David Daney2c8c53e2010-12-27 18:07:57 -08001177 */
1178
1179 if (vmalloc_branch_delay_filled)
1180 /* get pgd offset in bytes */
1181 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1182
1183#ifdef __PAGETABLE_PMD_FOLDED
1184 GET_CONTEXT(p, tmp); /* get context reg */
1185#endif
1186 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3);
1187
1188 if (use_lwx_insns()) {
1189 UASM_i_LWX(p, LOC_PTEP, scratch, ptr);
1190 } else {
1191 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pgd offset */
1192 uasm_i_ld(p, LOC_PTEP, 0, ptr); /* get pmd pointer */
1193 }
1194
1195#ifndef __PAGETABLE_PMD_FOLDED
1196 /* get pmd offset in bytes */
1197 uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3);
1198 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3);
1199 GET_CONTEXT(p, tmp); /* get context reg */
1200
1201 if (use_lwx_insns()) {
1202 UASM_i_LWX(p, scratch, scratch, ptr);
1203 } else {
1204 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
1205 UASM_i_LW(p, scratch, 0, ptr);
1206 }
1207#endif
1208 /* Adjust the context during the load latency. */
1209 build_adjust_context(p, tmp);
1210
David Daneyaa1762f2012-10-17 00:48:10 +02001211#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney2c8c53e2010-12-27 18:07:57 -08001212 uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update);
1213 /*
1214 * The in the LWX case we don't want to do the load in the
Ralf Baechle70342282013-01-22 12:59:30 +01001215 * delay slot. It cannot issue in the same cycle and may be
David Daney2c8c53e2010-12-27 18:07:57 -08001216 * speculative and unneeded.
1217 */
1218 if (use_lwx_insns())
1219 uasm_i_nop(p);
David Daneyaa1762f2012-10-17 00:48:10 +02001220#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
David Daney2c8c53e2010-12-27 18:07:57 -08001221
1222
1223 /* build_update_entries */
1224 if (use_lwx_insns()) {
1225 even = ptr;
1226 odd = tmp;
1227 UASM_i_LWX(p, even, scratch, tmp);
1228 UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t));
1229 UASM_i_LWX(p, odd, scratch, tmp);
1230 } else {
1231 UASM_i_ADDU(p, ptr, scratch, tmp); /* add in offset */
1232 even = tmp;
1233 odd = ptr;
1234 UASM_i_LW(p, even, 0, ptr); /* get even pte */
1235 UASM_i_LW(p, odd, sizeof(pte_t), ptr); /* get odd pte */
1236 }
Steven J. Hill05857c62012-09-13 16:51:46 -05001237 if (cpu_has_rixi) {
David Daney748e7872012-08-23 10:02:03 -07001238 uasm_i_drotr(p, even, even, ilog2(_PAGE_GLOBAL));
David Daney2c8c53e2010-12-27 18:07:57 -08001239 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
David Daney748e7872012-08-23 10:02:03 -07001240 uasm_i_drotr(p, odd, odd, ilog2(_PAGE_GLOBAL));
David Daney2c8c53e2010-12-27 18:07:57 -08001241 } else {
1242 uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL));
1243 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
1244 uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL));
1245 }
1246 UASM_i_MTC0(p, odd, C0_ENTRYLO1); /* load it */
1247
Jayachandran C7777b932013-06-11 14:41:35 +00001248 if (c0_scratch_reg >= 0) {
1249 UASM_i_MFC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001250 build_tlb_write_entry(p, l, r, tlb_random);
1251 uasm_l_leave(l, *p);
1252 rv.restore_scratch = 1;
1253 } else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13) {
1254 build_tlb_write_entry(p, l, r, tlb_random);
1255 uasm_l_leave(l, *p);
1256 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1257 } else {
1258 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1259 build_tlb_write_entry(p, l, r, tlb_random);
1260 uasm_l_leave(l, *p);
1261 rv.restore_scratch = 1;
1262 }
1263
1264 uasm_i_eret(p); /* return from trap */
1265
1266 return rv;
1267}
1268
David Daneye6f72d32009-05-20 11:40:58 -07001269/*
1270 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
1271 * because EXL == 0. If we wrap, we can also use the 32 instruction
1272 * slots before the XTLB refill exception handler which belong to the
1273 * unused TLB refill exception.
1274 */
1275#define MIPS64_REFILL_INSNS 32
1276
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001277static void build_r4000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278{
1279 u32 *p = tlb_handler;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001280 struct uasm_label *l = labels;
1281 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282 u32 *f;
1283 unsigned int final_len;
Ralf Baechle4a9040f2011-03-29 10:54:54 +02001284 struct mips_huge_tlb_info htlb_info __maybe_unused;
1285 enum vmalloc64_mode vmalloc_mode __maybe_unused;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286
1287 memset(tlb_handler, 0, sizeof(tlb_handler));
1288 memset(labels, 0, sizeof(labels));
1289 memset(relocs, 0, sizeof(relocs));
1290 memset(final_handler, 0, sizeof(final_handler));
1291
Jayachandran C0e6ecc12013-06-11 14:41:36 +00001292 if ((scratch_reg >= 0 || scratchpad_available()) && use_bbit_insns()) {
David Daney2c8c53e2010-12-27 18:07:57 -08001293 htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1,
1294 scratch_reg);
1295 vmalloc_mode = refill_scratch;
1296 } else {
1297 htlb_info.huge_pte = K0;
1298 htlb_info.restore_scratch = 0;
1299 vmalloc_mode = refill_noscratch;
1300 /*
1301 * create the plain linear handler
1302 */
1303 if (bcm1250_m3_war()) {
1304 unsigned int segbits = 44;
1305
1306 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1307 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
1308 uasm_i_xor(&p, K0, K0, K1);
1309 uasm_i_dsrl_safe(&p, K1, K0, 62);
1310 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
1311 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
1312 uasm_i_or(&p, K0, K0, K1);
1313 uasm_il_bnez(&p, &r, K0, label_leave);
1314 /* No need for uasm_i_nop */
1315 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316
Ralf Baechle875d43e2005-09-03 15:56:16 -07001317#ifdef CONFIG_64BIT
David Daney2c8c53e2010-12-27 18:07:57 -08001318 build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319#else
David Daney2c8c53e2010-12-27 18:07:57 -08001320 build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321#endif
1322
David Daneyaa1762f2012-10-17 00:48:10 +02001323#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney2c8c53e2010-12-27 18:07:57 -08001324 build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
David Daneyfd062c82009-05-27 17:47:44 -07001325#endif
1326
David Daney2c8c53e2010-12-27 18:07:57 -08001327 build_get_ptep(&p, K0, K1);
1328 build_update_entries(&p, K0, K1);
1329 build_tlb_write_entry(&p, &l, &r, tlb_random);
1330 uasm_l_leave(&l, p);
1331 uasm_i_eret(&p); /* return from trap */
1332 }
David Daneyaa1762f2012-10-17 00:48:10 +02001333#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07001334 uasm_l_tlb_huge_update(&l, p);
David Daney2c8c53e2010-12-27 18:07:57 -08001335 build_huge_update_entries(&p, htlb_info.huge_pte, K1);
1336 build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random,
1337 htlb_info.restore_scratch);
David Daneyfd062c82009-05-27 17:47:44 -07001338#endif
1339
Ralf Baechle875d43e2005-09-03 15:56:16 -07001340#ifdef CONFIG_64BIT
David Daney2c8c53e2010-12-27 18:07:57 -08001341 build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342#endif
1343
1344 /*
1345 * Overflow check: For the 64bit handler, we need at least one
1346 * free instruction slot for the wrap-around branch. In worst
1347 * case, if the intended insertion point is a delay slot, we
Matt LaPlante4b3f6862006-10-03 22:21:02 +02001348 * need three, with the second nop'ed and the third being
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 * unused.
1350 */
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001351 /* Loongson2 ebase is different than r4k, we have more space */
1352#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353 if ((p - tlb_handler) > 64)
1354 panic("TLB refill handler space exceeded");
1355#else
David Daneye6f72d32009-05-20 11:40:58 -07001356 if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
1357 || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
1358 && uasm_insn_has_bdelay(relocs,
1359 tlb_handler + MIPS64_REFILL_INSNS - 3)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 panic("TLB refill handler space exceeded");
1361#endif
1362
1363 /*
1364 * Now fold the handler in the TLB refill handler space.
1365 */
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001366#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 f = final_handler;
1368 /* Simplest case, just copy the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001369 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 final_len = p - tlb_handler;
Ralf Baechle875d43e2005-09-03 15:56:16 -07001371#else /* CONFIG_64BIT */
David Daneye6f72d32009-05-20 11:40:58 -07001372 f = final_handler + MIPS64_REFILL_INSNS;
1373 if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 /* Just copy the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001375 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376 final_len = p - tlb_handler;
1377 } else {
David Daneyaa1762f2012-10-17 00:48:10 +02001378#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07001379 const enum label_id ls = label_tlb_huge_update;
David Daney95affdd2009-05-20 11:40:59 -07001380#else
1381 const enum label_id ls = label_vmalloc;
1382#endif
1383 u32 *split;
1384 int ov = 0;
1385 int i;
1386
1387 for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
1388 ;
1389 BUG_ON(i == ARRAY_SIZE(labels));
1390 split = labels[i].addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391
1392 /*
David Daney95affdd2009-05-20 11:40:59 -07001393 * See if we have overflown one way or the other.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394 */
David Daney95affdd2009-05-20 11:40:59 -07001395 if (split > tlb_handler + MIPS64_REFILL_INSNS ||
1396 split < p - MIPS64_REFILL_INSNS)
1397 ov = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398
David Daney95affdd2009-05-20 11:40:59 -07001399 if (ov) {
1400 /*
1401 * Split two instructions before the end. One
1402 * for the branch and one for the instruction
1403 * in the delay slot.
1404 */
1405 split = tlb_handler + MIPS64_REFILL_INSNS - 2;
1406
1407 /*
1408 * If the branch would fall in a delay slot,
1409 * we must back up an additional instruction
1410 * so that it is no longer in a delay slot.
1411 */
1412 if (uasm_insn_has_bdelay(relocs, split - 1))
1413 split--;
1414 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 /* Copy first part of the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001416 uasm_copy_handler(relocs, labels, tlb_handler, split, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417 f += split - tlb_handler;
1418
David Daney95affdd2009-05-20 11:40:59 -07001419 if (ov) {
1420 /* Insert branch. */
1421 uasm_l_split(&l, final_handler);
1422 uasm_il_b(&f, &r, label_split);
1423 if (uasm_insn_has_bdelay(relocs, split))
1424 uasm_i_nop(&f);
1425 else {
1426 uasm_copy_handler(relocs, labels,
1427 split, split + 1, f);
1428 uasm_move_labels(labels, f, f + 1, -1);
1429 f++;
1430 split++;
1431 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432 }
1433
1434 /* Copy the rest of the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001435 uasm_copy_handler(relocs, labels, split, p, final_handler);
David Daneye6f72d32009-05-20 11:40:58 -07001436 final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
1437 (p - split);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 }
Ralf Baechle875d43e2005-09-03 15:56:16 -07001439#endif /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440
Thiemo Seufere30ec452008-01-28 20:05:38 +00001441 uasm_resolve_relocs(relocs, labels);
1442 pr_debug("Wrote TLB refill handler (%u instructions).\n",
1443 final_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444
Ralf Baechle91b05e62006-03-29 18:53:00 +01001445 memcpy((void *)ebase, final_handler, 0x100);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001446
Ralf Baechlea2c763e2012-10-16 22:20:26 +02001447 dump_handler("r4000_tlb_refill", (u32 *)ebase, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448}
1449
Jayachandran C6ba045f2013-06-23 17:16:19 +00001450extern u32 handle_tlbl[], handle_tlbl_end[];
1451extern u32 handle_tlbs[], handle_tlbs_end[];
1452extern u32 handle_tlbm[], handle_tlbm_end[];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453
David Daney3d8bfdd2010-12-21 14:19:11 -08001454#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
Jayachandran C6ba045f2013-06-23 17:16:19 +00001455extern u32 tlbmiss_handler_setup_pgd[], tlbmiss_handler_setup_pgd_end[];
David Daney3d8bfdd2010-12-21 14:19:11 -08001456
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001457static void build_r4000_setup_pgd(void)
David Daney3d8bfdd2010-12-21 14:19:11 -08001458{
1459 const int a0 = 4;
1460 const int a1 = 5;
Aaro Koskinen38a997a2013-07-15 07:21:57 +00001461 u32 *p = tlbmiss_handler_setup_pgd;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001462 const int tlbmiss_handler_setup_pgd_size =
1463 tlbmiss_handler_setup_pgd_end - tlbmiss_handler_setup_pgd;
David Daney3d8bfdd2010-12-21 14:19:11 -08001464 struct uasm_label *l = labels;
1465 struct uasm_reloc *r = relocs;
1466
Jayachandran C6ba045f2013-06-23 17:16:19 +00001467 memset(tlbmiss_handler_setup_pgd, 0, tlbmiss_handler_setup_pgd_size *
1468 sizeof(tlbmiss_handler_setup_pgd[0]));
David Daney3d8bfdd2010-12-21 14:19:11 -08001469 memset(labels, 0, sizeof(labels));
1470 memset(relocs, 0, sizeof(relocs));
1471
1472 pgd_reg = allocate_kscratch();
1473
1474 if (pgd_reg == -1) {
1475 /* PGD << 11 in c0_Context */
1476 /*
1477 * If it is a ckseg0 address, convert to a physical
1478 * address. Shifting right by 29 and adding 4 will
1479 * result in zero for these addresses.
1480 *
1481 */
1482 UASM_i_SRA(&p, a1, a0, 29);
1483 UASM_i_ADDIU(&p, a1, a1, 4);
1484 uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
1485 uasm_i_nop(&p);
1486 uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
1487 uasm_l_tlbl_goaround1(&l, p);
1488 UASM_i_SLL(&p, a0, a0, 11);
1489 uasm_i_jr(&p, 31);
1490 UASM_i_MTC0(&p, a0, C0_CONTEXT);
1491 } else {
1492 /* PGD in c0_KScratch */
1493 uasm_i_jr(&p, 31);
Jayachandran C7777b932013-06-11 14:41:35 +00001494 UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
David Daney3d8bfdd2010-12-21 14:19:11 -08001495 }
Jayachandran C6ba045f2013-06-23 17:16:19 +00001496 if (p >= tlbmiss_handler_setup_pgd_end)
1497 panic("tlbmiss_handler_setup_pgd space exceeded");
David Daney3d8bfdd2010-12-21 14:19:11 -08001498
Jayachandran C6ba045f2013-06-23 17:16:19 +00001499 uasm_resolve_relocs(relocs, labels);
1500 pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n",
1501 (unsigned int)(p - tlbmiss_handler_setup_pgd));
1502
1503 dump_handler("tlbmiss_handler", tlbmiss_handler_setup_pgd,
1504 tlbmiss_handler_setup_pgd_size);
David Daney3d8bfdd2010-12-21 14:19:11 -08001505}
1506#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001508static void
David Daneybd1437e2009-05-08 15:10:50 -07001509iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510{
1511#ifdef CONFIG_SMP
1512# ifdef CONFIG_64BIT_PHYS_ADDR
1513 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001514 uasm_i_lld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 else
1516# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001517 UASM_i_LL(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518#else
1519# ifdef CONFIG_64BIT_PHYS_ADDR
1520 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001521 uasm_i_ld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 else
1523# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001524 UASM_i_LW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525#endif
1526}
1527
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001528static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001529iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001530 unsigned int mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001532#ifdef CONFIG_64BIT_PHYS_ADDR
1533 unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
1534#endif
1535
Thiemo Seufere30ec452008-01-28 20:05:38 +00001536 uasm_i_ori(p, pte, pte, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537#ifdef CONFIG_SMP
1538# ifdef CONFIG_64BIT_PHYS_ADDR
1539 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001540 uasm_i_scd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541 else
1542# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001543 UASM_i_SC(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544
1545 if (r10000_llsc_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +00001546 uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001548 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549
1550# ifdef CONFIG_64BIT_PHYS_ADDR
1551 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001552 /* no uasm_i_nop needed */
1553 uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
1554 uasm_i_ori(p, pte, pte, hwmode);
1555 uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
1556 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
1557 /* no uasm_i_nop needed */
1558 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559 } else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001560 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561# else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001562 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563# endif
1564#else
1565# ifdef CONFIG_64BIT_PHYS_ADDR
1566 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001567 uasm_i_sd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568 else
1569# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001570 UASM_i_SW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571
1572# ifdef CONFIG_64BIT_PHYS_ADDR
1573 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001574 uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
1575 uasm_i_ori(p, pte, pte, hwmode);
1576 uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
1577 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 }
1579# endif
1580#endif
1581}
1582
1583/*
1584 * Check if PTE is present, if not then jump to LABEL. PTR points to
1585 * the page table where this PTE is located, PTE will be re-loaded
1586 * with it's original value.
1587 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001588static void
David Daneybd1437e2009-05-08 15:10:50 -07001589build_pte_present(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001590 int pte, int ptr, int scratch, enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591{
David Daneybf286072011-07-05 16:34:46 -07001592 int t = scratch >= 0 ? scratch : pte;
1593
Steven J. Hill05857c62012-09-13 16:51:46 -05001594 if (cpu_has_rixi) {
David Daneycc33ae42010-12-20 15:54:50 -08001595 if (use_bbit_insns()) {
1596 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
1597 uasm_i_nop(p);
1598 } else {
David Daneybf286072011-07-05 16:34:46 -07001599 uasm_i_andi(p, t, pte, _PAGE_PRESENT);
1600 uasm_il_beqz(p, r, t, lid);
1601 if (pte == t)
1602 /* You lose the SMP race :-(*/
1603 iPTE_LW(p, pte, ptr);
David Daneycc33ae42010-12-20 15:54:50 -08001604 }
David Daney6dd93442010-02-10 15:12:47 -08001605 } else {
David Daneybf286072011-07-05 16:34:46 -07001606 uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_READ);
1607 uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_READ);
1608 uasm_il_bnez(p, r, t, lid);
1609 if (pte == t)
1610 /* You lose the SMP race :-(*/
1611 iPTE_LW(p, pte, ptr);
David Daney6dd93442010-02-10 15:12:47 -08001612 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613}
1614
1615/* Make PTE valid, store result in PTR. */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001616static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001617build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618 unsigned int ptr)
1619{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001620 unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
1621
1622 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623}
1624
1625/*
1626 * Check if PTE can be written to, if not branch to LABEL. Regardless
1627 * restore PTE with value from PTR when done.
1628 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001629static void
David Daneybd1437e2009-05-08 15:10:50 -07001630build_pte_writable(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001631 unsigned int pte, unsigned int ptr, int scratch,
1632 enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633{
David Daneybf286072011-07-05 16:34:46 -07001634 int t = scratch >= 0 ? scratch : pte;
1635
1636 uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_WRITE);
1637 uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_WRITE);
1638 uasm_il_bnez(p, r, t, lid);
1639 if (pte == t)
1640 /* You lose the SMP race :-(*/
David Daneycc33ae42010-12-20 15:54:50 -08001641 iPTE_LW(p, pte, ptr);
David Daneybf286072011-07-05 16:34:46 -07001642 else
1643 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644}
1645
1646/* Make PTE writable, update software status bits as well, then store
1647 * at PTR.
1648 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001649static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001650build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651 unsigned int ptr)
1652{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001653 unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
1654 | _PAGE_DIRTY);
1655
1656 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657}
1658
1659/*
1660 * Check if PTE can be modified, if not branch to LABEL. Regardless
1661 * restore PTE with value from PTR when done.
1662 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001663static void
David Daneybd1437e2009-05-08 15:10:50 -07001664build_pte_modifiable(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001665 unsigned int pte, unsigned int ptr, int scratch,
1666 enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667{
David Daneycc33ae42010-12-20 15:54:50 -08001668 if (use_bbit_insns()) {
1669 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
1670 uasm_i_nop(p);
1671 } else {
David Daneybf286072011-07-05 16:34:46 -07001672 int t = scratch >= 0 ? scratch : pte;
1673 uasm_i_andi(p, t, pte, _PAGE_WRITE);
1674 uasm_il_beqz(p, r, t, lid);
1675 if (pte == t)
1676 /* You lose the SMP race :-(*/
1677 iPTE_LW(p, pte, ptr);
David Daneycc33ae42010-12-20 15:54:50 -08001678 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679}
1680
David Daney826222842009-10-14 12:16:56 -07001681#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -08001682
1683
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684/*
1685 * R3000 style TLB load/store/modify handlers.
1686 */
1687
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001688/*
1689 * This places the pte into ENTRYLO0 and writes it with tlbwi.
1690 * Then it returns.
1691 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001692static void
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001693build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001695 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1696 uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
1697 uasm_i_tlbwi(p);
1698 uasm_i_jr(p, tmp);
1699 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700}
1701
1702/*
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001703 * This places the pte into ENTRYLO0 and writes it with tlbwi
1704 * or tlbwr as appropriate. This is because the index register
1705 * may have the probe fail bit set as a result of a trap on a
1706 * kseg2 access, i.e. without refill. Then it returns.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001708static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001709build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
1710 struct uasm_reloc **r, unsigned int pte,
1711 unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001713 uasm_i_mfc0(p, tmp, C0_INDEX);
1714 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1715 uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
1716 uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
1717 uasm_i_tlbwi(p); /* cp0 delay */
1718 uasm_i_jr(p, tmp);
1719 uasm_i_rfe(p); /* branch delay */
1720 uasm_l_r3000_write_probe_fail(l, *p);
1721 uasm_i_tlbwr(p); /* cp0 delay */
1722 uasm_i_jr(p, tmp);
1723 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724}
1725
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001726static void
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
1728 unsigned int ptr)
1729{
1730 long pgdc = (long)pgd_current;
1731
Thiemo Seufere30ec452008-01-28 20:05:38 +00001732 uasm_i_mfc0(p, pte, C0_BADVADDR);
1733 uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
1734 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
1735 uasm_i_srl(p, pte, pte, 22); /* load delay */
1736 uasm_i_sll(p, pte, pte, 2);
1737 uasm_i_addu(p, ptr, ptr, pte);
1738 uasm_i_mfc0(p, pte, C0_CONTEXT);
1739 uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
1740 uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
1741 uasm_i_addu(p, ptr, ptr, pte);
1742 uasm_i_lw(p, pte, 0, ptr);
1743 uasm_i_tlbp(p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744}
1745
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001746static void build_r3000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747{
1748 u32 *p = handle_tlbl;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001749 const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001750 struct uasm_label *l = labels;
1751 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752
Jayachandran C6ba045f2013-06-23 17:16:19 +00001753 memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754 memset(labels, 0, sizeof(labels));
1755 memset(relocs, 0, sizeof(relocs));
1756
1757 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybf286072011-07-05 16:34:46 -07001758 build_pte_present(&p, &r, K0, K1, -1, label_nopage_tlbl);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001759 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 build_make_valid(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001761 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762
Thiemo Seufere30ec452008-01-28 20:05:38 +00001763 uasm_l_nopage_tlbl(&l, p);
1764 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1765 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766
Jayachandran C6ba045f2013-06-23 17:16:19 +00001767 if (p >= handle_tlbl_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768 panic("TLB load handler fastpath space exceeded");
1769
Thiemo Seufere30ec452008-01-28 20:05:38 +00001770 uasm_resolve_relocs(relocs, labels);
1771 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1772 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773
Jayachandran C6ba045f2013-06-23 17:16:19 +00001774 dump_handler("r3000_tlb_load", handle_tlbl, handle_tlbl_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775}
1776
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001777static void build_r3000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778{
1779 u32 *p = handle_tlbs;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001780 const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001781 struct uasm_label *l = labels;
1782 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783
Jayachandran C6ba045f2013-06-23 17:16:19 +00001784 memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785 memset(labels, 0, sizeof(labels));
1786 memset(relocs, 0, sizeof(relocs));
1787
1788 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybf286072011-07-05 16:34:46 -07001789 build_pte_writable(&p, &r, K0, K1, -1, label_nopage_tlbs);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001790 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001792 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793
Thiemo Seufere30ec452008-01-28 20:05:38 +00001794 uasm_l_nopage_tlbs(&l, p);
1795 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1796 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797
Tony Wuafc813a2013-07-18 09:45:47 +00001798 if (p >= handle_tlbs_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799 panic("TLB store handler fastpath space exceeded");
1800
Thiemo Seufere30ec452008-01-28 20:05:38 +00001801 uasm_resolve_relocs(relocs, labels);
1802 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1803 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804
Jayachandran C6ba045f2013-06-23 17:16:19 +00001805 dump_handler("r3000_tlb_store", handle_tlbs, handle_tlbs_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806}
1807
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001808static void build_r3000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809{
1810 u32 *p = handle_tlbm;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001811 const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001812 struct uasm_label *l = labels;
1813 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814
Jayachandran C6ba045f2013-06-23 17:16:19 +00001815 memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816 memset(labels, 0, sizeof(labels));
1817 memset(relocs, 0, sizeof(relocs));
1818
1819 build_r3000_tlbchange_handler_head(&p, K0, K1);
Ralf Baechled954ffe2011-08-02 22:52:48 +01001820 build_pte_modifiable(&p, &r, K0, K1, -1, label_nopage_tlbm);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001821 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001823 build_r3000_pte_reload_tlbwi(&p, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824
Thiemo Seufere30ec452008-01-28 20:05:38 +00001825 uasm_l_nopage_tlbm(&l, p);
1826 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1827 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828
Jayachandran C6ba045f2013-06-23 17:16:19 +00001829 if (p >= handle_tlbm_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830 panic("TLB modify handler fastpath space exceeded");
1831
Thiemo Seufere30ec452008-01-28 20:05:38 +00001832 uasm_resolve_relocs(relocs, labels);
1833 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1834 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835
Jayachandran C6ba045f2013-06-23 17:16:19 +00001836 dump_handler("r3000_tlb_modify", handle_tlbm, handle_tlbm_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837}
David Daney826222842009-10-14 12:16:56 -07001838#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839
1840/*
1841 * R4000 style TLB load/store/modify handlers.
1842 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001843static struct work_registers
Thiemo Seufere30ec452008-01-28 20:05:38 +00001844build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
David Daneybf286072011-07-05 16:34:46 -07001845 struct uasm_reloc **r)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846{
David Daneybf286072011-07-05 16:34:46 -07001847 struct work_registers wr = build_get_work_registers(p);
1848
Ralf Baechle875d43e2005-09-03 15:56:16 -07001849#ifdef CONFIG_64BIT
David Daneybf286072011-07-05 16:34:46 -07001850 build_get_pmde64(p, l, r, wr.r1, wr.r2); /* get pmd in ptr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851#else
David Daneybf286072011-07-05 16:34:46 -07001852 build_get_pgde32(p, wr.r1, wr.r2); /* get pgd in ptr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001853#endif
1854
David Daneyaa1762f2012-10-17 00:48:10 +02001855#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07001856 /*
1857 * For huge tlb entries, pmd doesn't contain an address but
1858 * instead contains the tlb pte. Check the PAGE_HUGE bit and
1859 * see if we need to jump to huge tlb processing.
1860 */
David Daneybf286072011-07-05 16:34:46 -07001861 build_is_huge_pte(p, r, wr.r1, wr.r2, label_tlb_huge_update);
David Daneyfd062c82009-05-27 17:47:44 -07001862#endif
1863
David Daneybf286072011-07-05 16:34:46 -07001864 UASM_i_MFC0(p, wr.r1, C0_BADVADDR);
1865 UASM_i_LW(p, wr.r2, 0, wr.r2);
1866 UASM_i_SRL(p, wr.r1, wr.r1, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
1867 uasm_i_andi(p, wr.r1, wr.r1, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
1868 UASM_i_ADDU(p, wr.r2, wr.r2, wr.r1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869
1870#ifdef CONFIG_SMP
Thiemo Seufere30ec452008-01-28 20:05:38 +00001871 uasm_l_smp_pgtable_change(l, *p);
1872#endif
David Daneybf286072011-07-05 16:34:46 -07001873 iPTE_LW(p, wr.r1, wr.r2); /* get even pte */
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001874 if (!m4kc_tlbp_war())
1875 build_tlb_probe_entry(p);
David Daneybf286072011-07-05 16:34:46 -07001876 return wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877}
1878
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001879static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001880build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
1881 struct uasm_reloc **r, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882 unsigned int ptr)
1883{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001884 uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
1885 uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886 build_update_entries(p, tmp, ptr);
1887 build_tlb_write_entry(p, l, r, tlb_indexed);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001888 uasm_l_leave(l, *p);
David Daneybf286072011-07-05 16:34:46 -07001889 build_restore_work_registers(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001890 uasm_i_eret(p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891
Ralf Baechle875d43e2005-09-03 15:56:16 -07001892#ifdef CONFIG_64BIT
David Daney1ec56322010-04-28 12:16:18 -07001893 build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894#endif
1895}
1896
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001897static void build_r4000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898{
1899 u32 *p = handle_tlbl;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001900 const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001901 struct uasm_label *l = labels;
1902 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07001903 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904
Jayachandran C6ba045f2013-06-23 17:16:19 +00001905 memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906 memset(labels, 0, sizeof(labels));
1907 memset(relocs, 0, sizeof(relocs));
1908
1909 if (bcm1250_m3_war()) {
Ralf Baechle3d452852010-03-23 17:56:38 +01001910 unsigned int segbits = 44;
1911
1912 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1913 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001914 uasm_i_xor(&p, K0, K0, K1);
David Daney3be60222010-04-28 12:16:17 -07001915 uasm_i_dsrl_safe(&p, K1, K0, 62);
1916 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
1917 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
Ralf Baechle3d452852010-03-23 17:56:38 +01001918 uasm_i_or(&p, K0, K0, K1);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001919 uasm_il_bnez(&p, &r, K0, label_leave);
1920 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001921 }
1922
David Daneybf286072011-07-05 16:34:46 -07001923 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
1924 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001925 if (m4kc_tlbp_war())
1926 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08001927
Steven J. Hill05857c62012-09-13 16:51:46 -05001928 if (cpu_has_rixi) {
David Daney6dd93442010-02-10 15:12:47 -08001929 /*
1930 * If the page is not _PAGE_VALID, RI or XI could not
1931 * have triggered it. Skip the expensive test..
1932 */
David Daneycc33ae42010-12-20 15:54:50 -08001933 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001934 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
David Daneycc33ae42010-12-20 15:54:50 -08001935 label_tlbl_goaround1);
1936 } else {
David Daneybf286072011-07-05 16:34:46 -07001937 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
1938 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround1);
David Daneycc33ae42010-12-20 15:54:50 -08001939 }
David Daney6dd93442010-02-10 15:12:47 -08001940 uasm_i_nop(&p);
1941
1942 uasm_i_tlbr(&p);
Ralf Baechle73acc7d2013-06-20 14:56:17 +02001943
1944 switch (current_cpu_type()) {
1945 default:
1946 if (cpu_has_mips_r2) {
1947 uasm_i_ehb(&p);
1948
1949 case CPU_CAVIUM_OCTEON:
1950 case CPU_CAVIUM_OCTEON_PLUS:
1951 case CPU_CAVIUM_OCTEON2:
1952 break;
1953 }
1954 }
1955
David Daney6dd93442010-02-10 15:12:47 -08001956 /* Examine entrylo 0 or 1 based on ptr. */
David Daneycc33ae42010-12-20 15:54:50 -08001957 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001958 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
David Daneycc33ae42010-12-20 15:54:50 -08001959 } else {
David Daneybf286072011-07-05 16:34:46 -07001960 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
1961 uasm_i_beqz(&p, wr.r3, 8);
David Daneycc33ae42010-12-20 15:54:50 -08001962 }
David Daneybf286072011-07-05 16:34:46 -07001963 /* load it in the delay slot*/
1964 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
1965 /* load it if ptr is odd */
1966 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
David Daney6dd93442010-02-10 15:12:47 -08001967 /*
David Daneybf286072011-07-05 16:34:46 -07001968 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
David Daney6dd93442010-02-10 15:12:47 -08001969 * XI must have triggered it.
1970 */
David Daneycc33ae42010-12-20 15:54:50 -08001971 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001972 uasm_il_bbit1(&p, &r, wr.r3, 1, label_nopage_tlbl);
1973 uasm_i_nop(&p);
David Daneycc33ae42010-12-20 15:54:50 -08001974 uasm_l_tlbl_goaround1(&l, p);
1975 } else {
David Daneybf286072011-07-05 16:34:46 -07001976 uasm_i_andi(&p, wr.r3, wr.r3, 2);
1977 uasm_il_bnez(&p, &r, wr.r3, label_nopage_tlbl);
1978 uasm_i_nop(&p);
David Daneycc33ae42010-12-20 15:54:50 -08001979 }
David Daneybf286072011-07-05 16:34:46 -07001980 uasm_l_tlbl_goaround1(&l, p);
David Daney6dd93442010-02-10 15:12:47 -08001981 }
David Daneybf286072011-07-05 16:34:46 -07001982 build_make_valid(&p, &r, wr.r1, wr.r2);
1983 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984
David Daneyaa1762f2012-10-17 00:48:10 +02001985#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07001986 /*
1987 * This is the entry point when build_r4000_tlbchange_handler_head
1988 * spots a huge page.
1989 */
1990 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07001991 iPTE_LW(&p, wr.r1, wr.r2);
1992 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
David Daneyfd062c82009-05-27 17:47:44 -07001993 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08001994
Steven J. Hill05857c62012-09-13 16:51:46 -05001995 if (cpu_has_rixi) {
David Daney6dd93442010-02-10 15:12:47 -08001996 /*
1997 * If the page is not _PAGE_VALID, RI or XI could not
1998 * have triggered it. Skip the expensive test..
1999 */
David Daneycc33ae42010-12-20 15:54:50 -08002000 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002001 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
David Daneycc33ae42010-12-20 15:54:50 -08002002 label_tlbl_goaround2);
2003 } else {
David Daneybf286072011-07-05 16:34:46 -07002004 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
2005 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002006 }
David Daney6dd93442010-02-10 15:12:47 -08002007 uasm_i_nop(&p);
2008
2009 uasm_i_tlbr(&p);
Ralf Baechle73acc7d2013-06-20 14:56:17 +02002010
2011 switch (current_cpu_type()) {
2012 default:
2013 if (cpu_has_mips_r2) {
2014 uasm_i_ehb(&p);
2015
2016 case CPU_CAVIUM_OCTEON:
2017 case CPU_CAVIUM_OCTEON_PLUS:
2018 case CPU_CAVIUM_OCTEON2:
2019 break;
2020 }
2021 }
2022
David Daney6dd93442010-02-10 15:12:47 -08002023 /* Examine entrylo 0 or 1 based on ptr. */
David Daneycc33ae42010-12-20 15:54:50 -08002024 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002025 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
David Daneycc33ae42010-12-20 15:54:50 -08002026 } else {
David Daneybf286072011-07-05 16:34:46 -07002027 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
2028 uasm_i_beqz(&p, wr.r3, 8);
David Daneycc33ae42010-12-20 15:54:50 -08002029 }
David Daneybf286072011-07-05 16:34:46 -07002030 /* load it in the delay slot*/
2031 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
2032 /* load it if ptr is odd */
2033 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
David Daney6dd93442010-02-10 15:12:47 -08002034 /*
David Daneybf286072011-07-05 16:34:46 -07002035 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
David Daney6dd93442010-02-10 15:12:47 -08002036 * XI must have triggered it.
2037 */
David Daneycc33ae42010-12-20 15:54:50 -08002038 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002039 uasm_il_bbit0(&p, &r, wr.r3, 1, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002040 } else {
David Daneybf286072011-07-05 16:34:46 -07002041 uasm_i_andi(&p, wr.r3, wr.r3, 2);
2042 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002043 }
David Daney0f4ccbc2011-09-16 18:06:02 -07002044 if (PM_DEFAULT_MASK == 0)
2045 uasm_i_nop(&p);
David Daney6dd93442010-02-10 15:12:47 -08002046 /*
2047 * We clobbered C0_PAGEMASK, restore it. On the other branch
2048 * it is restored in build_huge_tlb_write_entry.
2049 */
David Daneybf286072011-07-05 16:34:46 -07002050 build_restore_pagemask(&p, &r, wr.r3, label_nopage_tlbl, 0);
David Daney6dd93442010-02-10 15:12:47 -08002051
2052 uasm_l_tlbl_goaround2(&l, p);
2053 }
David Daneybf286072011-07-05 16:34:46 -07002054 uasm_i_ori(&p, wr.r1, wr.r1, (_PAGE_ACCESSED | _PAGE_VALID));
2055 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002056#endif
2057
Thiemo Seufere30ec452008-01-28 20:05:38 +00002058 uasm_l_nopage_tlbl(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002059 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002060#ifdef CONFIG_CPU_MICROMIPS
2061 if ((unsigned long)tlb_do_page_fault_0 & 1) {
2062 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_0));
2063 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_0));
2064 uasm_i_jr(&p, K0);
2065 } else
2066#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002067 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
2068 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069
Jayachandran C6ba045f2013-06-23 17:16:19 +00002070 if (p >= handle_tlbl_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071 panic("TLB load handler fastpath space exceeded");
2072
Thiemo Seufere30ec452008-01-28 20:05:38 +00002073 uasm_resolve_relocs(relocs, labels);
2074 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
2075 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076
Jayachandran C6ba045f2013-06-23 17:16:19 +00002077 dump_handler("r4000_tlb_load", handle_tlbl, handle_tlbl_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078}
2079
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002080static void build_r4000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081{
2082 u32 *p = handle_tlbs;
Jayachandran C6ba045f2013-06-23 17:16:19 +00002083 const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002084 struct uasm_label *l = labels;
2085 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002086 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087
Jayachandran C6ba045f2013-06-23 17:16:19 +00002088 memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089 memset(labels, 0, sizeof(labels));
2090 memset(relocs, 0, sizeof(relocs));
2091
David Daneybf286072011-07-05 16:34:46 -07002092 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2093 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002094 if (m4kc_tlbp_war())
2095 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002096 build_make_write(&p, &r, wr.r1, wr.r2);
2097 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098
David Daneyaa1762f2012-10-17 00:48:10 +02002099#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002100 /*
2101 * This is the entry point when
2102 * build_r4000_tlbchange_handler_head spots a huge page.
2103 */
2104 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002105 iPTE_LW(&p, wr.r1, wr.r2);
2106 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
David Daneyfd062c82009-05-27 17:47:44 -07002107 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002108 uasm_i_ori(&p, wr.r1, wr.r1,
David Daneyfd062c82009-05-27 17:47:44 -07002109 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
David Daneybf286072011-07-05 16:34:46 -07002110 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002111#endif
2112
Thiemo Seufere30ec452008-01-28 20:05:38 +00002113 uasm_l_nopage_tlbs(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002114 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002115#ifdef CONFIG_CPU_MICROMIPS
2116 if ((unsigned long)tlb_do_page_fault_1 & 1) {
2117 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
2118 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
2119 uasm_i_jr(&p, K0);
2120 } else
2121#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002122 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2123 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002124
Jayachandran C6ba045f2013-06-23 17:16:19 +00002125 if (p >= handle_tlbs_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126 panic("TLB store handler fastpath space exceeded");
2127
Thiemo Seufere30ec452008-01-28 20:05:38 +00002128 uasm_resolve_relocs(relocs, labels);
2129 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
2130 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131
Jayachandran C6ba045f2013-06-23 17:16:19 +00002132 dump_handler("r4000_tlb_store", handle_tlbs, handle_tlbs_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133}
2134
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002135static void build_r4000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136{
2137 u32 *p = handle_tlbm;
Jayachandran C6ba045f2013-06-23 17:16:19 +00002138 const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002139 struct uasm_label *l = labels;
2140 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002141 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142
Jayachandran C6ba045f2013-06-23 17:16:19 +00002143 memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144 memset(labels, 0, sizeof(labels));
2145 memset(relocs, 0, sizeof(relocs));
2146
David Daneybf286072011-07-05 16:34:46 -07002147 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2148 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002149 if (m4kc_tlbp_war())
2150 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002151 /* Present and writable bits set, set accessed and dirty bits. */
David Daneybf286072011-07-05 16:34:46 -07002152 build_make_write(&p, &r, wr.r1, wr.r2);
2153 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154
David Daneyaa1762f2012-10-17 00:48:10 +02002155#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002156 /*
2157 * This is the entry point when
2158 * build_r4000_tlbchange_handler_head spots a huge page.
2159 */
2160 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002161 iPTE_LW(&p, wr.r1, wr.r2);
2162 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
David Daneyfd062c82009-05-27 17:47:44 -07002163 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002164 uasm_i_ori(&p, wr.r1, wr.r1,
David Daneyfd062c82009-05-27 17:47:44 -07002165 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
David Daneybf286072011-07-05 16:34:46 -07002166 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002167#endif
2168
Thiemo Seufere30ec452008-01-28 20:05:38 +00002169 uasm_l_nopage_tlbm(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002170 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002171#ifdef CONFIG_CPU_MICROMIPS
2172 if ((unsigned long)tlb_do_page_fault_1 & 1) {
2173 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
2174 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
2175 uasm_i_jr(&p, K0);
2176 } else
2177#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002178 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2179 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180
Jayachandran C6ba045f2013-06-23 17:16:19 +00002181 if (p >= handle_tlbm_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182 panic("TLB modify handler fastpath space exceeded");
2183
Thiemo Seufere30ec452008-01-28 20:05:38 +00002184 uasm_resolve_relocs(relocs, labels);
2185 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
2186 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187
Jayachandran C6ba045f2013-06-23 17:16:19 +00002188 dump_handler("r4000_tlb_modify", handle_tlbm, handle_tlbm_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189}
2190
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002191static void flush_tlb_handlers(void)
Jonas Gorskia3d90862013-06-21 17:48:48 +00002192{
2193 local_flush_icache_range((unsigned long)handle_tlbl,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002194 (unsigned long)handle_tlbl_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002195 local_flush_icache_range((unsigned long)handle_tlbs,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002196 (unsigned long)handle_tlbs_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002197 local_flush_icache_range((unsigned long)handle_tlbm,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002198 (unsigned long)handle_tlbm_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002199#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
Ralf Baechle6ac53102013-07-02 17:19:04 +02002200 local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd,
2201 (unsigned long)tlbmiss_handler_setup_pgd_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002202#endif
2203}
2204
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002205void build_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206{
2207 /*
2208 * The refill handler is generated per-CPU, multi-node systems
2209 * may have local storage for it. The other handlers are only
2210 * needed once.
2211 */
2212 static int run_once = 0;
2213
Ralf Baechlea2c763e2012-10-16 22:20:26 +02002214 output_pgtable_bits_defines();
2215
David Daney1ec56322010-04-28 12:16:18 -07002216#ifdef CONFIG_64BIT
2217 check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
2218#endif
2219
Ralf Baechle10cc3522007-10-11 23:46:15 +01002220 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221 case CPU_R2000:
2222 case CPU_R3000:
2223 case CPU_R3000A:
2224 case CPU_R3081E:
2225 case CPU_TX3912:
2226 case CPU_TX3922:
2227 case CPU_TX3927:
David Daney826222842009-10-14 12:16:56 -07002228#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Huacai Chen87599342013-03-17 11:49:38 +00002229 if (cpu_has_local_ebase)
2230 build_r3000_tlb_refill_handler();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002231 if (!run_once) {
Huacai Chen87599342013-03-17 11:49:38 +00002232 if (!cpu_has_local_ebase)
2233 build_r3000_tlb_refill_handler();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002234 build_r3000_tlb_load_handler();
2235 build_r3000_tlb_store_handler();
2236 build_r3000_tlb_modify_handler();
Jonas Gorskia3d90862013-06-21 17:48:48 +00002237 flush_tlb_handlers();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238 run_once++;
2239 }
David Daney826222842009-10-14 12:16:56 -07002240#else
2241 panic("No R3000 TLB refill handler");
2242#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243 break;
2244
2245 case CPU_R6000:
2246 case CPU_R6000A:
2247 panic("No R6000 TLB refill handler yet");
2248 break;
2249
2250 case CPU_R8000:
2251 panic("No R8000 TLB refill handler yet");
2252 break;
2253
2254 default:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002255 if (!run_once) {
David Daneybf286072011-07-05 16:34:46 -07002256 scratch_reg = allocate_kscratch();
David Daney3d8bfdd2010-12-21 14:19:11 -08002257#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
2258 build_r4000_setup_pgd();
2259#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260 build_r4000_tlb_load_handler();
2261 build_r4000_tlb_store_handler();
2262 build_r4000_tlb_modify_handler();
Huacai Chen87599342013-03-17 11:49:38 +00002263 if (!cpu_has_local_ebase)
2264 build_r4000_tlb_refill_handler();
Jonas Gorskia3d90862013-06-21 17:48:48 +00002265 flush_tlb_handlers();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002266 run_once++;
2267 }
Huacai Chen87599342013-03-17 11:49:38 +00002268 if (cpu_has_local_ebase)
2269 build_r4000_tlb_refill_handler();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002270 }
2271}