blob: bc2756959be5dc5815bcfd462cbd95586caa035c [file] [log] [blame]
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +05301/*
2 * linux/arch/arm/mach-omap2/cpuidle34xx.c
3 *
4 * OMAP3 CPU IDLE Routines
5 *
6 * Copyright (C) 2008 Texas Instruments, Inc.
7 * Rajendra Nayak <rnayak@ti.com>
8 *
9 * Copyright (C) 2007 Texas Instruments, Inc.
10 * Karthik Dasu <karthik-dp@ti.com>
11 *
12 * Copyright (C) 2006 Nokia Corporation
13 * Tony Lindgren <tony@atomide.com>
14 *
15 * Copyright (C) 2005 Texas Instruments, Inc.
16 * Richard Woodruff <r-woodruff2@ti.com>
17 *
18 * Based on pm.c for omap2
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License version 2 as
22 * published by the Free Software Foundation.
23 */
24
Tero Kristocf228542009-03-20 15:21:02 +020025#include <linux/sched.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053026#include <linux/cpuidle.h>
Kevin Hilman5698eb42011-11-07 15:58:40 -080027#include <linux/export.h>
Santosh Shilimkarff819da2011-09-03 22:38:27 +053028#include <linux/cpu_pm.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053029
30#include <plat/prcm.h>
Paul Walmsley72e06d02010-12-21 21:05:16 -070031#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070032#include "clockdomain.h"
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053033
Kevin Hilmanc98e2232008-10-28 17:30:07 -070034#include "pm.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060035#include "control.h"
Santosh Shilimkarba8bb182011-12-05 09:46:24 +010036#include "common.h"
Kevin Hilmanc98e2232008-10-28 17:30:07 -070037
Jean Pihetbadc3032011-05-09 12:02:14 +020038/* Mach specific information to be recorded in the C-state driver_data */
39struct omap3_idle_statedata {
40 u32 mpu_state;
41 u32 core_state;
Jean Pihetbadc3032011-05-09 12:02:14 +020042};
Daniel Lezcano0c2487f2012-04-24 16:05:33 +020043
Daniel Lezcano97abc492012-04-24 16:05:37 +020044static struct omap3_idle_statedata omap3_idle_data[] = {
Daniel Lezcano88c377dd2012-04-24 16:05:34 +020045 {
46 .mpu_state = PWRDM_POWER_ON,
47 .core_state = PWRDM_POWER_ON,
48 },
49 {
50 .mpu_state = PWRDM_POWER_ON,
51 .core_state = PWRDM_POWER_ON,
52 },
53 {
54 .mpu_state = PWRDM_POWER_RET,
55 .core_state = PWRDM_POWER_ON,
56 },
57 {
58 .mpu_state = PWRDM_POWER_OFF,
59 .core_state = PWRDM_POWER_ON,
60 },
61 {
62 .mpu_state = PWRDM_POWER_RET,
63 .core_state = PWRDM_POWER_RET,
64 },
65 {
66 .mpu_state = PWRDM_POWER_OFF,
67 .core_state = PWRDM_POWER_RET,
68 },
69 {
70 .mpu_state = PWRDM_POWER_OFF,
71 .core_state = PWRDM_POWER_OFF,
72 },
73};
Jean Pihetbadc3032011-05-09 12:02:14 +020074
Daniel Lezcano34fd57b2012-04-24 16:05:39 +020075static struct powerdomain *mpu_pd, *core_pd, *per_pd, *cam_pd;
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080076
Robert Lee6da45dc2012-03-20 15:22:46 -050077static int __omap3_enter_idle(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +053078 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +053079 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053080{
Daniel Lezcano6622ac52012-04-24 16:05:35 +020081 struct omap3_idle_statedata *cx = &omap3_idle_data[index];
Kevin Hilmanc98e2232008-10-28 17:30:07 -070082 u32 mpu_state = cx->mpu_state, core_state = cx->core_state;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053083
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053084 local_fiq_disable();
85
Jouni Hogander71391782008-10-28 10:59:05 +020086 pwrdm_set_next_pwrst(mpu_pd, mpu_state);
87 pwrdm_set_next_pwrst(core_pd, core_state);
Rajendra Nayak20b01662008-10-08 17:31:22 +053088
Tero Kristocf228542009-03-20 15:21:02 +020089 if (omap_irq_pending() || need_resched())
Rajendra Nayak20b01662008-10-08 17:31:22 +053090 goto return_sleep_time;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053091
Jean Pihetbadc3032011-05-09 12:02:14 +020092 /* Deny idle for C1 */
Deepthi Dharware978aa72011-10-28 16:20:09 +053093 if (index == 0) {
Jean Pihet05011f72012-06-01 17:11:08 +020094 clkdm_deny_idle(mpu_pd->pwrdm_clkdms[0]);
95 clkdm_deny_idle(core_pd->pwrdm_clkdms[0]);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020096 }
97
Santosh Shilimkarff819da2011-09-03 22:38:27 +053098 /*
99 * Call idle CPU PM enter notifier chain so that
100 * VFP context is saved.
101 */
102 if (mpu_state == PWRDM_POWER_OFF)
103 cpu_pm_enter();
104
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530105 /* Execute ARM wfi */
106 omap_sram_idle();
107
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530108 /*
109 * Call idle CPU PM enter notifier chain to restore
110 * VFP context.
111 */
112 if (pwrdm_read_prev_pwrst(mpu_pd) == PWRDM_POWER_OFF)
113 cpu_pm_exit();
114
Jean Pihetbadc3032011-05-09 12:02:14 +0200115 /* Re-allow idle for C1 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530116 if (index == 0) {
Jean Pihet05011f72012-06-01 17:11:08 +0200117 clkdm_allow_idle(mpu_pd->pwrdm_clkdms[0]);
118 clkdm_allow_idle(core_pd->pwrdm_clkdms[0]);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200119 }
120
Rajendra Nayak20b01662008-10-08 17:31:22 +0530121return_sleep_time:
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530122
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530123 local_fiq_enable();
124
Deepthi Dharware978aa72011-10-28 16:20:09 +0530125 return index;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530126}
127
128/**
Robert Lee6da45dc2012-03-20 15:22:46 -0500129 * omap3_enter_idle - Programs OMAP3 to enter the specified state
130 * @dev: cpuidle device
131 * @drv: cpuidle driver
132 * @index: the index of state to be entered
133 *
134 * Called from the CPUidle framework to program the device to the
135 * specified target state selected by the governor.
136 */
137static inline int omap3_enter_idle(struct cpuidle_device *dev,
138 struct cpuidle_driver *drv,
139 int index)
140{
141 return cpuidle_wrap_enter(dev, drv, index, __omap3_enter_idle);
142}
143
144/**
Jean Pihet04908912011-05-09 12:02:16 +0200145 * next_valid_state - Find next valid C-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530146 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530147 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530148 * @index: Index of currently selected c-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530149 *
Deepthi Dharware978aa72011-10-28 16:20:09 +0530150 * If the state corresponding to index is valid, index is returned back
151 * to the caller. Else, this function searches for a lower c-state which is
152 * still valid (as defined in omap3_power_states[]) and returns its index.
Jean Pihet04908912011-05-09 12:02:16 +0200153 *
154 * A state is valid if the 'valid' field is enabled and
155 * if it satisfies the enable_off_mode condition.
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530156 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530157static int next_valid_state(struct cpuidle_device *dev,
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200158 struct cpuidle_driver *drv, int index)
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530159{
Daniel Lezcano6622ac52012-04-24 16:05:35 +0200160 struct omap3_idle_statedata *cx = &omap3_idle_data[index];
Jean Pihet04908912011-05-09 12:02:16 +0200161 u32 mpu_deepest_state = PWRDM_POWER_RET;
162 u32 core_deepest_state = PWRDM_POWER_RET;
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200163 int idx;
Jean Pihet063a5d02012-06-01 17:11:06 +0200164 int next_index = 0; /* C1 is the default value */
Jean Pihet04908912011-05-09 12:02:16 +0200165
166 if (enable_off_mode) {
167 mpu_deepest_state = PWRDM_POWER_OFF;
168 /*
169 * Erratum i583: valable for ES rev < Es1.2 on 3630.
170 * CORE OFF mode is not supported in a stable form, restrict
171 * instead the CORE state to RET.
172 */
173 if (!IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583))
174 core_deepest_state = PWRDM_POWER_OFF;
175 }
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530176
177 /* Check if current state is valid */
Daniel Lezcanof79b5d82012-04-24 16:05:32 +0200178 if ((cx->mpu_state >= mpu_deepest_state) &&
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200179 (cx->core_state >= core_deepest_state))
Deepthi Dharware978aa72011-10-28 16:20:09 +0530180 return index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530181
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200182 /*
183 * Drop to next valid state.
184 * Start search from the next (lower) state.
185 */
186 for (idx = index - 1; idx >= 0; idx--) {
187 cx = &omap3_idle_data[idx];
188 if ((cx->mpu_state >= mpu_deepest_state) &&
189 (cx->core_state >= core_deepest_state)) {
190 next_index = idx;
191 break;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530192 }
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530193 }
194
Deepthi Dharware978aa72011-10-28 16:20:09 +0530195 return next_index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530196}
197
198/**
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530199 * omap3_enter_idle_bm - Checks for any bus activity
200 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530201 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530202 * @index: array index of target state to be programmed
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530203 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200204 * This function checks for any pending activity and then programs
205 * the device to the specified or a safer state.
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530206 */
207static int omap3_enter_idle_bm(struct cpuidle_device *dev,
Jean Pihet13d65c82012-06-01 17:11:07 +0200208 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530209 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530210{
Deepthi Dharware978aa72011-10-28 16:20:09 +0530211 int new_state_idx;
Jean Pihet13d65c82012-06-01 17:11:07 +0200212 u32 core_next_state, per_next_state = 0, per_saved_state = 0;
Jean Pihetbadc3032011-05-09 12:02:14 +0200213 struct omap3_idle_statedata *cx;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700214 int ret;
Kevin Hilman0f724ed2008-10-28 17:32:11 -0700215
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700216 /*
Jean Pihet13d65c82012-06-01 17:11:07 +0200217 * Use only C1 if CAM is active.
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700218 * CAM does not have wakeup capability in OMAP3.
219 */
Jean Pihet13d65c82012-06-01 17:11:07 +0200220 if (pwrdm_read_pwrst(cam_pd) == PWRDM_POWER_ON)
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530221 new_state_idx = drv->safe_state_index;
Jean Pihet13d65c82012-06-01 17:11:07 +0200222 else
223 new_state_idx = next_valid_state(dev, drv, index);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700224
225 /*
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200226 * FIXME: we currently manage device-specific idle states
227 * for PER and CORE in combination with CPU-specific
228 * idle states. This is wrong, and device-specific
229 * idle management needs to be separated out into
230 * its own code.
231 */
232
Jean Pihet13d65c82012-06-01 17:11:07 +0200233 /* Program PER state */
234 cx = &omap3_idle_data[new_state_idx];
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200235 core_next_state = cx->core_state;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700236 per_next_state = per_saved_state = pwrdm_read_next_pwrst(per_pd);
Jean Pihet13d65c82012-06-01 17:11:07 +0200237 if (new_state_idx == 0) {
238 /* In C1 do not allow PER state lower than CORE state */
239 if (per_next_state < core_next_state)
240 per_next_state = core_next_state;
241 } else {
242 /*
243 * Prevent PER OFF if CORE is not in RETention or OFF as this
244 * would disable PER wakeups completely.
245 */
246 if ((per_next_state == PWRDM_POWER_OFF) &&
247 (core_next_state > PWRDM_POWER_RET))
248 per_next_state = PWRDM_POWER_RET;
249 }
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700250
251 /* Are we changing PER target state? */
252 if (per_next_state != per_saved_state)
253 pwrdm_set_next_pwrst(per_pd, per_next_state);
254
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530255 ret = omap3_enter_idle(dev, drv, new_state_idx);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700256
257 /* Restore original PER state if it was modified */
258 if (per_next_state != per_saved_state)
259 pwrdm_set_next_pwrst(per_pd, per_saved_state);
260
261 return ret;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530262}
263
264DEFINE_PER_CPU(struct cpuidle_device, omap3_idle_dev);
265
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530266struct cpuidle_driver omap3_idle_driver = {
267 .name = "omap3_idle",
268 .owner = THIS_MODULE,
Daniel Lezcano200dd522012-04-24 16:05:30 +0200269 .states = {
270 {
Jean Pihet13d65c82012-06-01 17:11:07 +0200271 .enter = omap3_enter_idle_bm,
Daniel Lezcano200dd522012-04-24 16:05:30 +0200272 .exit_latency = 2 + 2,
273 .target_residency = 5,
274 .flags = CPUIDLE_FLAG_TIME_VALID,
275 .name = "C1",
276 .desc = "MPU ON + CORE ON",
277 },
278 {
279 .enter = omap3_enter_idle_bm,
280 .exit_latency = 10 + 10,
281 .target_residency = 30,
282 .flags = CPUIDLE_FLAG_TIME_VALID,
283 .name = "C2",
284 .desc = "MPU ON + CORE ON",
285 },
286 {
287 .enter = omap3_enter_idle_bm,
288 .exit_latency = 50 + 50,
289 .target_residency = 300,
290 .flags = CPUIDLE_FLAG_TIME_VALID,
291 .name = "C3",
292 .desc = "MPU RET + CORE ON",
293 },
294 {
295 .enter = omap3_enter_idle_bm,
296 .exit_latency = 1500 + 1800,
297 .target_residency = 4000,
298 .flags = CPUIDLE_FLAG_TIME_VALID,
299 .name = "C4",
300 .desc = "MPU OFF + CORE ON",
301 },
302 {
303 .enter = omap3_enter_idle_bm,
304 .exit_latency = 2500 + 7500,
305 .target_residency = 12000,
306 .flags = CPUIDLE_FLAG_TIME_VALID,
307 .name = "C5",
308 .desc = "MPU RET + CORE RET",
309 },
310 {
311 .enter = omap3_enter_idle_bm,
312 .exit_latency = 3000 + 8500,
313 .target_residency = 15000,
314 .flags = CPUIDLE_FLAG_TIME_VALID,
315 .name = "C6",
316 .desc = "MPU OFF + CORE RET",
317 },
318 {
319 .enter = omap3_enter_idle_bm,
320 .exit_latency = 10000 + 30000,
321 .target_residency = 30000,
322 .flags = CPUIDLE_FLAG_TIME_VALID,
323 .name = "C7",
324 .desc = "MPU OFF + CORE OFF",
325 },
326 },
Daniel Lezcano88c377dd2012-04-24 16:05:34 +0200327 .state_count = ARRAY_SIZE(omap3_idle_data),
Daniel Lezcano200dd522012-04-24 16:05:30 +0200328 .safe_state_index = 0,
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530329};
330
331/**
332 * omap3_idle_init - Init routine for OMAP3 idle
333 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200334 * Registers the OMAP3 specific cpuidle driver to the cpuidle
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530335 * framework with the valid set of states.
336 */
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300337int __init omap3_idle_init(void)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530338{
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530339 struct cpuidle_device *dev;
340
341 mpu_pd = pwrdm_lookup("mpu_pwrdm");
Rajendra Nayak20b01662008-10-08 17:31:22 +0530342 core_pd = pwrdm_lookup("core_pwrdm");
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700343 per_pd = pwrdm_lookup("per_pwrdm");
344 cam_pd = pwrdm_lookup("cam_pwrdm");
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530345
Daniel Lezcanodaa37ce2012-05-04 19:18:40 +0200346 if (!mpu_pd || !core_pd || !per_pd || !cam_pd)
347 return -ENODEV;
348
Daniel Lezcano6622ac52012-04-24 16:05:35 +0200349 cpuidle_register_driver(&omap3_idle_driver);
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530350
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530351 dev = &per_cpu(omap3_idle_dev, smp_processor_id());
Daniel Lezcano6622ac52012-04-24 16:05:35 +0200352 dev->cpu = 0;
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530353
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530354 if (cpuidle_register_device(dev)) {
355 printk(KERN_ERR "%s: CPUidle register device failed\n",
356 __func__);
357 return -EIO;
358 }
359
360 return 0;
361}