blob: 7de9fde3a9dd218421d91f45c7c5e4cba1b61f8f [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
Joe Perches574e2af2013-08-01 16:17:48 -070036#include <linux/if_ether.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070037#include <linux/pci.h>
38#include <linux/completion.h>
39#include <linux/radix-tree.h>
Amir Vadaid9236c32012-07-18 22:33:51 +000040#include <linux/cpu_rmap.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070041
Arun Sharma600634972011-07-26 16:09:06 -070042#include <linux/atomic.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070043
Amir Vadaiec693d42013-04-23 06:06:49 +000044#include <linux/clocksource.h>
45
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000046#define MAX_MSIX_P_PORT 17
47#define MAX_MSIX 64
48#define MSIX_LEGACY_SZ 4
49#define MIN_MSIX_P_PORT 5
50
Roland Dreier225c7b12007-05-08 18:00:38 -070051enum {
52 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070053 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Jack Morgenstein623ed842011-12-13 04:10:33 +000054 MLX4_FLAG_MASTER = 1 << 2,
55 MLX4_FLAG_SLAVE = 1 << 3,
56 MLX4_FLAG_SRIOV = 1 << 4,
Jack Morgensteinacddd5d2013-11-03 10:03:18 +020057 MLX4_FLAG_OLD_REG_MAC = 1 << 6,
Roland Dreier225c7b12007-05-08 18:00:38 -070058};
59
60enum {
Jack Morgensteinefcd2352012-08-03 08:40:52 +000061 MLX4_PORT_CAP_IS_SM = 1 << 1,
62 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
63};
64
65enum {
Jack Morgensteinfc065732012-08-03 08:40:42 +000066 MLX4_MAX_PORTS = 2,
67 MLX4_MAX_PORT_PKEYS = 128
Roland Dreier225c7b12007-05-08 18:00:38 -070068};
69
Jack Morgenstein396f2fe2012-06-19 11:21:42 +030070/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
71 * These qkeys must not be allowed for general use. This is a 64k range,
72 * and to test for violation, we use the mask (protect against future chg).
73 */
74#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
75#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
76
Roland Dreier225c7b12007-05-08 18:00:38 -070077enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020078 MLX4_BOARD_ID_LEN = 64
79};
80
81enum {
Jack Morgenstein623ed842011-12-13 04:10:33 +000082 MLX4_MAX_NUM_PF = 16,
83 MLX4_MAX_NUM_VF = 64,
84 MLX4_MFUNC_MAX = 80,
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +000085 MLX4_MAX_EQ_NUM = 1024,
Jack Morgenstein623ed842011-12-13 04:10:33 +000086 MLX4_MFUNC_EQ_NUM = 4,
87 MLX4_MFUNC_MAX_EQES = 8,
88 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
89};
90
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000091/* Driver supports 3 diffrent device methods to manage traffic steering:
92 * -device managed - High level API for ib and eth flow steering. FW is
93 * managing flow steering tables.
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +000094 * - B0 steering mode - Common low level API for ib and (if supported) eth.
95 * - A0 steering mode - Limited low level API for eth. In case of IB,
96 * B0 mode is in use.
97 */
98enum {
99 MLX4_STEERING_MODE_A0,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000100 MLX4_STEERING_MODE_B0,
101 MLX4_STEERING_MODE_DEVICE_MANAGED
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000102};
103
104static inline const char *mlx4_steering_mode_str(int steering_mode)
105{
106 switch (steering_mode) {
107 case MLX4_STEERING_MODE_A0:
108 return "A0 steering";
109
110 case MLX4_STEERING_MODE_B0:
111 return "B0 steering";
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000112
113 case MLX4_STEERING_MODE_DEVICE_MANAGED:
114 return "Device managed flow steering";
115
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000116 default:
117 return "Unrecognize steering mode";
118 }
119}
120
Jack Morgenstein623ed842011-12-13 04:10:33 +0000121enum {
Or Gerlitz52eafc62011-06-15 14:41:42 +0000122 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
123 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
124 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
Sean Hefty012a8ff2011-06-02 09:01:33 -0700125 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
Or Gerlitz52eafc62011-06-15 14:41:42 +0000126 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
127 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
128 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
129 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
130 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
131 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
132 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
133 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
134 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
135 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
136 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
137 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
Or Gerlitzccf86322011-07-07 19:19:29 +0000138 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
139 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000140 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
Oren Duer559a9f12011-11-26 19:55:15 +0000141 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
142 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
Or Gerlitzccf86322011-07-07 19:19:29 +0000143 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
144 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000145 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000146 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
Or Gerlitz540b3a32013-04-07 03:44:07 +0000147 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300148 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
149 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
Or Gerlitz08ff3232012-10-21 14:59:24 +0000150 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
151 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
Roland Dreier225c7b12007-05-08 18:00:38 -0700152};
153
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300154enum {
155 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
156 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000157 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
Matan Barak955154f2013-01-30 23:07:10 +0000158 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
Or Gerlitz5930e8d2013-10-15 16:55:22 +0200159 MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
Rony Efraim3f7fb022013-04-25 05:22:28 +0000160 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
Rony Efraime6b6a232013-04-25 05:22:29 +0000161 MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
Jack Morgensteinb01978c2013-06-27 19:05:21 +0300162 MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
Matan Barak4de65802013-11-07 15:25:14 +0200163 MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8,
164 MLX4_DEV_CAP_FLAG2_DMFS_IPOIB = 1LL << 9
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300165};
166
Or Gerlitz08ff3232012-10-21 14:59:24 +0000167enum {
168 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
169 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1
170};
171
172enum {
173 MLX4_USER_DEV_CAP_64B_CQE = 1L << 0
174};
175
176enum {
177 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0
178};
179
180
Marcel Apfelbaum97285b72011-10-24 11:02:34 +0200181#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
182
183enum {
Shani Michaeli804d6a82013-02-06 16:19:14 +0000184 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
Roland Dreier95d04f02008-07-23 08:12:26 -0700185 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
186 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
187 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
188 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
189 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
190};
191
Roland Dreier225c7b12007-05-08 18:00:38 -0700192enum mlx4_event {
193 MLX4_EVENT_TYPE_COMP = 0x00,
194 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
195 MLX4_EVENT_TYPE_COMM_EST = 0x02,
196 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
197 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
198 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
199 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
200 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
201 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
202 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
203 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
204 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
205 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
206 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
207 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
208 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
209 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000210 MLX4_EVENT_TYPE_CMD = 0x0a,
211 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
212 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +0300213 MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
Jack Morgenstein5984be92012-03-06 15:50:49 +0200214 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000215 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300216 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000217 MLX4_EVENT_TYPE_NONE = 0xff,
Roland Dreier225c7b12007-05-08 18:00:38 -0700218};
219
220enum {
221 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
222 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
223};
224
225enum {
Jack Morgenstein5984be92012-03-06 15:50:49 +0200226 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
227};
228
Jack Morgenstein993c4012012-08-03 08:40:48 +0000229enum slave_port_state {
230 SLAVE_PORT_DOWN = 0,
231 SLAVE_PENDING_UP,
232 SLAVE_PORT_UP,
233};
234
235enum slave_port_gen_event {
236 SLAVE_PORT_GEN_EVENT_DOWN = 0,
237 SLAVE_PORT_GEN_EVENT_UP,
238 SLAVE_PORT_GEN_EVENT_NONE,
239};
240
241enum slave_port_state_event {
242 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
243 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
244 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
245 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
246};
247
Jack Morgenstein5984be92012-03-06 15:50:49 +0200248enum {
Roland Dreier225c7b12007-05-08 18:00:38 -0700249 MLX4_PERM_LOCAL_READ = 1 << 10,
250 MLX4_PERM_LOCAL_WRITE = 1 << 11,
251 MLX4_PERM_REMOTE_READ = 1 << 12,
252 MLX4_PERM_REMOTE_WRITE = 1 << 13,
Shani Michaeli804d6a82013-02-06 16:19:14 +0000253 MLX4_PERM_ATOMIC = 1 << 14,
254 MLX4_PERM_BIND_MW = 1 << 15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700255};
256
257enum {
258 MLX4_OPCODE_NOP = 0x00,
259 MLX4_OPCODE_SEND_INVAL = 0x01,
260 MLX4_OPCODE_RDMA_WRITE = 0x08,
261 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
262 MLX4_OPCODE_SEND = 0x0a,
263 MLX4_OPCODE_SEND_IMM = 0x0b,
264 MLX4_OPCODE_LSO = 0x0e,
265 MLX4_OPCODE_RDMA_READ = 0x10,
266 MLX4_OPCODE_ATOMIC_CS = 0x11,
267 MLX4_OPCODE_ATOMIC_FA = 0x12,
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300268 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
269 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700270 MLX4_OPCODE_BIND_MW = 0x18,
271 MLX4_OPCODE_FMR = 0x19,
272 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
273 MLX4_OPCODE_CONFIG_CMD = 0x1f,
274
275 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
276 MLX4_RECV_OPCODE_SEND = 0x01,
277 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
278 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
279
280 MLX4_CQE_OPCODE_ERROR = 0x1e,
281 MLX4_CQE_OPCODE_RESIZE = 0x16,
282};
283
284enum {
285 MLX4_STAT_RATE_OFFSET = 5
286};
287
Aleksey Seninda995a82010-12-02 11:44:49 +0000288enum mlx4_protocol {
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000289 MLX4_PROT_IB_IPV6 = 0,
290 MLX4_PROT_ETH,
291 MLX4_PROT_IB_IPV4,
292 MLX4_PROT_FCOE
Aleksey Seninda995a82010-12-02 11:44:49 +0000293};
294
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700295enum {
296 MLX4_MTT_FLAG_PRESENT = 1
297};
298
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700299enum mlx4_qp_region {
300 MLX4_QP_REGION_FW = 0,
301 MLX4_QP_REGION_ETH_ADDR,
302 MLX4_QP_REGION_FC_ADDR,
303 MLX4_QP_REGION_FC_EXCH,
304 MLX4_NUM_QP_REGION
305};
306
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700307enum mlx4_port_type {
Jack Morgenstein623ed842011-12-13 04:10:33 +0000308 MLX4_PORT_TYPE_NONE = 0,
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700309 MLX4_PORT_TYPE_IB = 1,
310 MLX4_PORT_TYPE_ETH = 2,
311 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700312};
313
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700314enum mlx4_special_vlan_idx {
315 MLX4_NO_VLAN_IDX = 0,
316 MLX4_VLAN_MISS_IDX,
317 MLX4_VLAN_REGULAR
318};
319
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000320enum mlx4_steer_type {
321 MLX4_MC_STEER = 0,
322 MLX4_UC_STEER,
323 MLX4_NUM_STEERS
324};
325
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700326enum {
327 MLX4_NUM_FEXCH = 64 * 1024,
328};
329
Eli Cohen5a0fd092010-10-07 16:24:16 +0200330enum {
331 MLX4_MAX_FAST_REG_PAGES = 511,
332};
333
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300334enum {
335 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
336 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
337 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
338};
339
340/* Port mgmt change event handling */
341enum {
342 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
343 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
344 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
345 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
346 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
347};
348
349#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
350 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
351
Jack Morgensteinea54b102008-01-28 10:40:59 +0200352static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
353{
354 return (major << 32) | (minor << 16) | subminor;
355}
356
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000357struct mlx4_phys_caps {
Jack Morgenstein66349612012-06-19 11:21:44 +0300358 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
359 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000360 u32 num_phys_eqs;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000361 u32 base_sqpn;
362 u32 base_proxy_sqpn;
363 u32 base_tunnel_sqpn;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000364};
365
Roland Dreier225c7b12007-05-08 18:00:38 -0700366struct mlx4_caps {
367 u64 fw_ver;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000368 u32 function;
Roland Dreier225c7b12007-05-08 18:00:38 -0700369 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700370 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700371 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800372 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700373 u64 def_mac[MLX4_MAX_PORTS + 1];
374 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700375 int gid_table_len[MLX4_MAX_PORTS + 1];
376 int pkey_table_len[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000377 int trans_type[MLX4_MAX_PORTS + 1];
378 int vendor_oui[MLX4_MAX_PORTS + 1];
379 int wavelength[MLX4_MAX_PORTS + 1];
380 u64 trans_code[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700381 int local_ca_ack_delay;
382 int num_uars;
Jack Morgensteinf5311ac2011-12-13 04:12:13 +0000383 u32 uar_page_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700384 int bf_reg_size;
385 int bf_regs_per_page;
386 int max_sq_sg;
387 int max_rq_sg;
388 int num_qps;
389 int max_wqes;
390 int max_sq_desc_sz;
391 int max_rq_desc_sz;
392 int max_qp_init_rdma;
393 int max_qp_dest_rdma;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000394 u32 *qp0_proxy;
395 u32 *qp1_proxy;
396 u32 *qp0_tunnel;
397 u32 *qp1_tunnel;
Roland Dreier225c7b12007-05-08 18:00:38 -0700398 int num_srqs;
399 int max_srq_wqes;
400 int max_srq_sge;
401 int reserved_srqs;
402 int num_cqs;
403 int max_cqes;
404 int reserved_cqs;
405 int num_eqs;
406 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800407 int num_comp_vectors;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000408 int comp_pool;
Roland Dreier225c7b12007-05-08 18:00:38 -0700409 int num_mpts;
Eli Cohena5bbe892012-02-09 18:10:06 +0200410 int max_fmr_maps;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000411 int num_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700412 int fmr_reserved_mtts;
413 int reserved_mtts;
414 int reserved_mrws;
415 int reserved_uars;
416 int num_mgms;
417 int num_amgms;
418 int reserved_mcgs;
419 int num_qp_per_mgm;
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000420 int steering_mode;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000421 int fs_log_max_ucast_qp_range_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700422 int num_pds;
423 int reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700424 int max_xrcds;
425 int reserved_xrcds;
Roland Dreier225c7b12007-05-08 18:00:38 -0700426 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300427 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700428 u32 page_size_cap;
Or Gerlitz52eafc62011-06-15 14:41:42 +0000429 u64 flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300430 u64 flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700431 u32 bmme_flags;
432 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700433 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700434 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700435 int max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300436 int max_rss_tbl_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700437 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
438 int reserved_qps;
439 int reserved_qps_base[MLX4_NUM_QP_REGION];
440 int log_num_macs;
441 int log_num_vlans;
442 int log_num_prios;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700443 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
444 u8 supported_type[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000445 u8 suggested_type[MLX4_MAX_PORTS + 1];
446 u8 default_sense[MLX4_MAX_PORTS + 1];
Jack Morgenstein65dab252011-12-13 04:10:41 +0000447 u32 port_mask[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700448 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000449 u32 max_counters;
Or Gerlitz096335b2012-01-11 19:02:17 +0200450 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000451 u16 sqp_demux;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000452 u32 eqe_size;
453 u32 cqe_size;
454 u8 eqe_factor;
455 u32 userspace_caps; /* userspace must be aware of these */
456 u32 function_caps; /* VFs must be aware of these */
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000457 u16 hca_core_clock;
Roland Dreier225c7b12007-05-08 18:00:38 -0700458};
459
460struct mlx4_buf_list {
461 void *buf;
462 dma_addr_t map;
463};
464
465struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800466 struct mlx4_buf_list direct;
467 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700468 int nbufs;
469 int npages;
470 int page_shift;
471};
472
473struct mlx4_mtt {
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000474 u32 offset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700475 int order;
476 int page_shift;
477};
478
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700479enum {
480 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
481};
482
483struct mlx4_db_pgdir {
484 struct list_head list;
485 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
486 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
487 unsigned long *bits[2];
488 __be32 *db_page;
489 dma_addr_t db_dma;
490};
491
492struct mlx4_ib_user_db_page;
493
494struct mlx4_db {
495 __be32 *db;
496 union {
497 struct mlx4_db_pgdir *pgdir;
498 struct mlx4_ib_user_db_page *user_page;
499 } u;
500 dma_addr_t dma;
501 int index;
502 int order;
503};
504
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700505struct mlx4_hwq_resources {
506 struct mlx4_db db;
507 struct mlx4_mtt mtt;
508 struct mlx4_buf buf;
509};
510
Roland Dreier225c7b12007-05-08 18:00:38 -0700511struct mlx4_mr {
512 struct mlx4_mtt mtt;
513 u64 iova;
514 u64 size;
515 u32 key;
516 u32 pd;
517 u32 access;
518 int enabled;
519};
520
Shani Michaeli804d6a82013-02-06 16:19:14 +0000521enum mlx4_mw_type {
522 MLX4_MW_TYPE_1 = 1,
523 MLX4_MW_TYPE_2 = 2,
524};
525
526struct mlx4_mw {
527 u32 key;
528 u32 pd;
529 enum mlx4_mw_type type;
530 int enabled;
531};
532
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300533struct mlx4_fmr {
534 struct mlx4_mr mr;
535 struct mlx4_mpt_entry *mpt;
536 __be64 *mtts;
537 dma_addr_t dma_handle;
538 int max_pages;
539 int max_maps;
540 int maps;
541 u8 page_shift;
542};
543
Roland Dreier225c7b12007-05-08 18:00:38 -0700544struct mlx4_uar {
545 unsigned long pfn;
546 int index;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000547 struct list_head bf_list;
548 unsigned free_bf_bmap;
549 void __iomem *map;
550 void __iomem *bf_map;
551};
552
553struct mlx4_bf {
554 unsigned long offset;
555 int buf_size;
556 struct mlx4_uar *uar;
557 void __iomem *reg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700558};
559
560struct mlx4_cq {
561 void (*comp) (struct mlx4_cq *);
562 void (*event) (struct mlx4_cq *, enum mlx4_event);
563
564 struct mlx4_uar *uar;
565
566 u32 cons_index;
567
568 __be32 *set_ci_db;
569 __be32 *arm_db;
570 int arm_sn;
571
572 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800573 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700574
575 atomic_t refcount;
576 struct completion free;
577};
578
579struct mlx4_qp {
580 void (*event) (struct mlx4_qp *, enum mlx4_event);
581
582 int qpn;
583
584 atomic_t refcount;
585 struct completion free;
586};
587
588struct mlx4_srq {
589 void (*event) (struct mlx4_srq *, enum mlx4_event);
590
591 int srqn;
592 int max;
593 int max_gs;
594 int wqe_shift;
595
596 atomic_t refcount;
597 struct completion free;
598};
599
600struct mlx4_av {
601 __be32 port_pd;
602 u8 reserved1;
603 u8 g_slid;
604 __be16 dlid;
605 u8 reserved2;
606 u8 gid_index;
607 u8 stat_rate;
608 u8 hop_limit;
609 __be32 sl_tclass_flowlabel;
610 u8 dgid[16];
611};
612
Eli Cohenfa417f72010-10-24 21:08:52 -0700613struct mlx4_eth_av {
614 __be32 port_pd;
615 u8 reserved1;
616 u8 smac_idx;
617 u16 reserved2;
618 u8 reserved3;
619 u8 gid_index;
620 u8 stat_rate;
621 u8 hop_limit;
622 __be32 sl_tclass_flowlabel;
623 u8 dgid[16];
624 u32 reserved4[2];
625 __be16 vlan;
Joe Perches574e2af2013-08-01 16:17:48 -0700626 u8 mac[ETH_ALEN];
Eli Cohenfa417f72010-10-24 21:08:52 -0700627};
628
629union mlx4_ext_av {
630 struct mlx4_av ib;
631 struct mlx4_eth_av eth;
632};
633
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000634struct mlx4_counter {
635 u8 reserved1[3];
636 u8 counter_mode;
637 __be32 num_ifc;
638 u32 reserved2[2];
639 __be64 rx_frames;
640 __be64 rx_bytes;
641 __be64 tx_frames;
642 __be64 tx_bytes;
643};
644
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200645struct mlx4_quotas {
646 int qp;
647 int cq;
648 int srq;
649 int mpt;
650 int mtt;
651 int counter;
652 int xrcd;
653};
654
Roland Dreier225c7b12007-05-08 18:00:38 -0700655struct mlx4_dev {
656 struct pci_dev *pdev;
657 unsigned long flags;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000658 unsigned long num_slaves;
Roland Dreier225c7b12007-05-08 18:00:38 -0700659 struct mlx4_caps caps;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000660 struct mlx4_phys_caps phys_caps;
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200661 struct mlx4_quotas quotas;
Roland Dreier225c7b12007-05-08 18:00:38 -0700662 struct radix_tree_root qp_table_tree;
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000663 u8 rev_id;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200664 char board_id[MLX4_BOARD_ID_LEN];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000665 int num_vfs;
Eugenia Emantayev6e7136e2013-11-07 12:19:53 +0200666 int numa_node;
Jack Morgenstein3c439b52012-12-06 17:12:00 +0000667 int oper_log_mgm_entry_size;
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000668 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
669 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700670};
671
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300672struct mlx4_eqe {
673 u8 reserved1;
674 u8 type;
675 u8 reserved2;
676 u8 subtype;
677 union {
678 u32 raw[6];
679 struct {
680 __be32 cqn;
681 } __packed comp;
682 struct {
683 u16 reserved1;
684 __be16 token;
685 u32 reserved2;
686 u8 reserved3[3];
687 u8 status;
688 __be64 out_param;
689 } __packed cmd;
690 struct {
691 __be32 qpn;
692 } __packed qp;
693 struct {
694 __be32 srqn;
695 } __packed srq;
696 struct {
697 __be32 cqn;
698 u32 reserved1;
699 u8 reserved2[3];
700 u8 syndrome;
701 } __packed cq_err;
702 struct {
703 u32 reserved1[2];
704 __be32 port;
705 } __packed port_change;
706 struct {
707 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
708 u32 reserved;
709 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
710 } __packed comm_channel_arm;
711 struct {
712 u8 port;
713 u8 reserved[3];
714 __be64 mac;
715 } __packed mac_update;
716 struct {
717 __be32 slave_id;
718 } __packed flr_event;
719 struct {
720 __be16 current_temperature;
721 __be16 warning_threshold;
722 } __packed warming;
723 struct {
724 u8 reserved[3];
725 u8 port;
726 union {
727 struct {
728 __be16 mstr_sm_lid;
729 __be16 port_lid;
730 __be32 changed_attr;
731 u8 reserved[3];
732 u8 mstr_sm_sl;
733 __be64 gid_prefix;
734 } __packed port_info;
735 struct {
736 __be32 block_ptr;
737 __be32 tbl_entries_mask;
738 } __packed tbl_change_info;
739 } params;
740 } __packed port_mgmt_change;
741 } event;
742 u8 slave_id;
743 u8 reserved3[2];
744 u8 owner;
745} __packed;
746
Roland Dreier225c7b12007-05-08 18:00:38 -0700747struct mlx4_init_port_param {
748 int set_guid0;
749 int set_node_guid;
750 int set_si_guid;
751 u16 mtu;
752 int port_width_cap;
753 u16 vl_cap;
754 u16 max_gid;
755 u16 max_pkey;
756 u64 guid0;
757 u64 node_guid;
758 u64 si_guid;
759};
760
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700761#define mlx4_foreach_port(port, dev, type) \
762 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
Jack Morgenstein65dab252011-12-13 04:10:41 +0000763 if ((type) == (dev)->caps.port_mask[(port)])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700764
Jack Morgenstein026149c2012-08-03 08:40:55 +0000765#define mlx4_foreach_non_ib_transport_port(port, dev) \
766 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
767 if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
768
Jack Morgenstein65dab252011-12-13 04:10:41 +0000769#define mlx4_foreach_ib_transport_port(port, dev) \
770 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
771 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
772 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
Eli Cohenfa417f72010-10-24 21:08:52 -0700773
Jack Morgenstein752a50c2012-06-19 11:21:33 +0300774#define MLX4_INVALID_SLAVE_ID 0xFF
775
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300776void handle_port_mgmt_change_event(struct work_struct *work);
777
Jack Morgenstein2aca1172012-06-19 11:21:41 +0300778static inline int mlx4_master_func_num(struct mlx4_dev *dev)
779{
780 return dev->caps.function;
781}
782
Jack Morgenstein623ed842011-12-13 04:10:33 +0000783static inline int mlx4_is_master(struct mlx4_dev *dev)
784{
785 return dev->flags & MLX4_FLAG_MASTER;
786}
787
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200788static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
789{
790 return dev->phys_caps.base_sqpn + 8 +
791 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
792}
793
Jack Morgenstein623ed842011-12-13 04:10:33 +0000794static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
795{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000796 return (qpn < dev->phys_caps.base_sqpn + 8 +
Jack Morgensteine2c76822012-08-03 08:40:41 +0000797 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
798}
799
800static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
801{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000802 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
Jack Morgensteine2c76822012-08-03 08:40:41 +0000803
Jack Morgenstein47605df2012-08-03 08:40:57 +0000804 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
Jack Morgensteine2c76822012-08-03 08:40:41 +0000805 return 1;
806
807 return 0;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000808}
809
810static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
811{
812 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
813}
814
815static inline int mlx4_is_slave(struct mlx4_dev *dev)
816{
817 return dev->flags & MLX4_FLAG_SLAVE;
818}
Eli Cohenfa417f72010-10-24 21:08:52 -0700819
Roland Dreier225c7b12007-05-08 18:00:38 -0700820int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
821 struct mlx4_buf *buf);
822void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -0800823static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
824{
Jack Morgenstein313abe52008-01-28 10:40:51 +0200825 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -0800826 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -0800827 else
Roland Dreierb57aacf2008-02-06 21:17:59 -0800828 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -0800829 (offset & (PAGE_SIZE - 1));
830}
Roland Dreier225c7b12007-05-08 18:00:38 -0700831
832int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
833void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
Sean Hefty012a8ff2011-06-02 09:01:33 -0700834int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
835void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
Roland Dreier225c7b12007-05-08 18:00:38 -0700836
837int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
838void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
Eugenia Emantayev163561a2013-11-07 12:19:54 +0200839int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000840void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700841
842int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
843 struct mlx4_mtt *mtt);
844void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
845u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
846
847int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
848 int npages, int page_shift, struct mlx4_mr *mr);
Shani Michaeli61083722013-02-06 16:19:09 +0000849int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
Roland Dreier225c7b12007-05-08 18:00:38 -0700850int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
Shani Michaeli804d6a82013-02-06 16:19:14 +0000851int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
852 struct mlx4_mw *mw);
853void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
854int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
Roland Dreier225c7b12007-05-08 18:00:38 -0700855int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
856 int start_index, int npages, u64 *page_list);
857int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
858 struct mlx4_buf *buf);
859
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700860int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
861void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
862
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700863int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
864 int size, int max_direct);
865void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
866 int size);
867
Roland Dreier225c7b12007-05-08 18:00:38 -0700868int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -0700869 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Amir Vadaiec693d42013-04-23 06:06:49 +0000870 unsigned vector, int collapsed, int timestamp_en);
Roland Dreier225c7b12007-05-08 18:00:38 -0700871void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
872
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700873int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
874void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
875
876int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700877void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
878
Sean Hefty18abd5e2011-06-02 10:43:26 -0700879int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
880 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
Roland Dreier225c7b12007-05-08 18:00:38 -0700881void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
882int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +0300883int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -0700884
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700885int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -0700886int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
887
Eugenia Emantayevffe455a2011-12-13 04:16:21 +0000888int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
889 int block_mcast_loopback, enum mlx4_protocol prot);
890int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
891 enum mlx4_protocol prot);
Ron Livne521e5752008-07-14 23:48:48 -0700892int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000893 u8 port, int block_mcast_loopback,
894 enum mlx4_protocol protocol, u64 *reg_id);
Aleksey Seninda995a82010-12-02 11:44:49 +0000895int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000896 enum mlx4_protocol protocol, u64 reg_id);
897
898enum {
899 MLX4_DOMAIN_UVERBS = 0x1000,
900 MLX4_DOMAIN_ETHTOOL = 0x2000,
901 MLX4_DOMAIN_RFS = 0x3000,
902 MLX4_DOMAIN_NIC = 0x5000,
903};
904
905enum mlx4_net_trans_rule_id {
906 MLX4_NET_TRANS_RULE_ID_ETH = 0,
907 MLX4_NET_TRANS_RULE_ID_IB,
908 MLX4_NET_TRANS_RULE_ID_IPV6,
909 MLX4_NET_TRANS_RULE_ID_IPV4,
910 MLX4_NET_TRANS_RULE_ID_TCP,
911 MLX4_NET_TRANS_RULE_ID_UDP,
912 MLX4_NET_TRANS_RULE_NUM, /* should be last */
913};
914
Hadar Hen Ziona8edc3b2012-09-05 22:50:48 +0000915extern const u16 __sw_id_hw[];
916
Hadar Hen Zion7fb40f82012-09-05 22:50:49 +0000917static inline int map_hw_to_sw_id(u16 header_id)
918{
919
920 int i;
921 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
922 if (header_id == __sw_id_hw[i])
923 return i;
924 }
925 return -EINVAL;
926}
927
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000928enum mlx4_net_trans_promisc_mode {
Hadar Hen Zionf9162532013-04-24 13:58:45 +0000929 MLX4_FS_REGULAR = 1,
930 MLX4_FS_ALL_DEFAULT,
931 MLX4_FS_MC_DEFAULT,
932 MLX4_FS_UC_SNIFFER,
933 MLX4_FS_MC_SNIFFER,
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +0000934 MLX4_FS_MODE_NUM, /* should be last */
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000935};
936
937struct mlx4_spec_eth {
Joe Perches574e2af2013-08-01 16:17:48 -0700938 u8 dst_mac[ETH_ALEN];
939 u8 dst_mac_msk[ETH_ALEN];
940 u8 src_mac[ETH_ALEN];
941 u8 src_mac_msk[ETH_ALEN];
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000942 u8 ether_type_enable;
943 __be16 ether_type;
944 __be16 vlan_id_msk;
945 __be16 vlan_id;
946};
947
948struct mlx4_spec_tcp_udp {
949 __be16 dst_port;
950 __be16 dst_port_msk;
951 __be16 src_port;
952 __be16 src_port_msk;
953};
954
955struct mlx4_spec_ipv4 {
956 __be32 dst_ip;
957 __be32 dst_ip_msk;
958 __be32 src_ip;
959 __be32 src_ip_msk;
960};
961
962struct mlx4_spec_ib {
Hadar Hen Zionba60a352013-04-24 13:58:46 +0000963 __be32 l3_qpn;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000964 __be32 qpn_msk;
965 u8 dst_gid[16];
966 u8 dst_gid_msk[16];
967};
968
969struct mlx4_spec_list {
970 struct list_head list;
971 enum mlx4_net_trans_rule_id id;
972 union {
973 struct mlx4_spec_eth eth;
974 struct mlx4_spec_ib ib;
975 struct mlx4_spec_ipv4 ipv4;
976 struct mlx4_spec_tcp_udp tcp_udp;
977 };
978};
979
980enum mlx4_net_trans_hw_rule_queue {
981 MLX4_NET_TRANS_Q_FIFO,
982 MLX4_NET_TRANS_Q_LIFO,
983};
984
985struct mlx4_net_trans_rule {
986 struct list_head list;
987 enum mlx4_net_trans_hw_rule_queue queue_mode;
988 bool exclusive;
989 bool allow_loopback;
990 enum mlx4_net_trans_promisc_mode promisc_mode;
991 u8 port;
992 u16 priority;
993 u32 qpn;
994};
995
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +0000996struct mlx4_net_trans_rule_hw_ctrl {
Hadar Hen Zionbcf37292013-04-24 13:58:47 +0000997 __be16 prio;
998 u8 type;
999 u8 flags;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001000 u8 rsvd1;
1001 u8 funcid;
1002 u8 vep;
1003 u8 port;
1004 __be32 qpn;
1005 __be32 rsvd2;
1006};
1007
1008struct mlx4_net_trans_rule_hw_ib {
1009 u8 size;
1010 u8 rsvd1;
1011 __be16 id;
1012 u32 rsvd2;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001013 __be32 l3_qpn;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001014 __be32 qpn_mask;
1015 u8 dst_gid[16];
1016 u8 dst_gid_msk[16];
1017} __packed;
1018
1019struct mlx4_net_trans_rule_hw_eth {
1020 u8 size;
1021 u8 rsvd;
1022 __be16 id;
1023 u8 rsvd1[6];
1024 u8 dst_mac[6];
1025 u16 rsvd2;
1026 u8 dst_mac_msk[6];
1027 u16 rsvd3;
1028 u8 src_mac[6];
1029 u16 rsvd4;
1030 u8 src_mac_msk[6];
1031 u8 rsvd5;
1032 u8 ether_type_enable;
1033 __be16 ether_type;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001034 __be16 vlan_tag_msk;
1035 __be16 vlan_tag;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001036} __packed;
1037
1038struct mlx4_net_trans_rule_hw_tcp_udp {
1039 u8 size;
1040 u8 rsvd;
1041 __be16 id;
1042 __be16 rsvd1[3];
1043 __be16 dst_port;
1044 __be16 rsvd2;
1045 __be16 dst_port_msk;
1046 __be16 rsvd3;
1047 __be16 src_port;
1048 __be16 rsvd4;
1049 __be16 src_port_msk;
1050} __packed;
1051
1052struct mlx4_net_trans_rule_hw_ipv4 {
1053 u8 size;
1054 u8 rsvd;
1055 __be16 id;
1056 __be32 rsvd1;
1057 __be32 dst_ip;
1058 __be32 dst_ip_msk;
1059 __be32 src_ip;
1060 __be32 src_ip_msk;
1061} __packed;
1062
1063struct _rule_hw {
1064 union {
1065 struct {
1066 u8 size;
1067 u8 rsvd;
1068 __be16 id;
1069 };
1070 struct mlx4_net_trans_rule_hw_eth eth;
1071 struct mlx4_net_trans_rule_hw_ib ib;
1072 struct mlx4_net_trans_rule_hw_ipv4 ipv4;
1073 struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
1074 };
1075};
1076
Hadar Hen Zion592e49d2012-07-05 04:03:48 +00001077int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
1078 enum mlx4_net_trans_promisc_mode mode);
1079int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
1080 enum mlx4_net_trans_promisc_mode mode);
Yevgeny Petrilin16792002011-03-22 22:38:31 +00001081int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1082int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1083int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1084int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1085int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Roland Dreier225c7b12007-05-08 18:00:38 -07001086
Eugenia Emantayevffe455a2011-12-13 04:16:21 +00001087int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1088void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
Yan Burman16a10ff2013-02-07 02:25:22 +00001089int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
1090int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
Eugenia Emantayev93ece0c2012-01-19 09:45:05 +00001091void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
Yevgeny Petrilin9a9a2322012-03-06 04:04:47 +00001092int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
1093 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
1094int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
1095 u8 promisc);
Amir Vadaie5395e92012-04-04 21:33:25 +00001096int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
1097int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
1098 u8 *pg, u16 *ratelimit);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001099int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001100int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
Jack Morgenstein2009d002013-11-03 10:03:19 +02001101void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001102
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001103int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
1104 int npages, u64 iova, u32 *lkey, u32 *rkey);
1105int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1106 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
1107int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1108void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1109 u32 *lkey, u32 *rkey);
1110int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1111int mlx4_SYNC_TPT(struct mlx4_dev *dev);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +00001112int mlx4_test_interrupts(struct mlx4_dev *dev);
Amir Vadaid9236c32012-07-18 22:33:51 +00001113int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
1114 int *vector);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001115void mlx4_release_eq(struct mlx4_dev *dev, int vec);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001116
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00001117int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1118int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1119
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001120int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1121void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
1122
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001123int mlx4_flow_attach(struct mlx4_dev *dev,
1124 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1125int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +00001126int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
1127 enum mlx4_net_trans_promisc_mode flow_type);
1128int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
1129 enum mlx4_net_trans_rule_id id);
1130int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001131
Jack Morgenstein54679e12012-08-03 08:40:43 +00001132void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1133 int i, int val);
1134
Jack Morgenstein396f2fe2012-06-19 11:21:42 +03001135int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1136
Jack Morgenstein993c4012012-08-03 08:40:48 +00001137int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1138int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1139int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1140int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1141int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1142enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1143int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1144
Jack Morgensteinafa8fd12012-08-03 08:40:56 +00001145void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1146__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
Jack Morgenstein993c4012012-08-03 08:40:48 +00001147
Matan Barak4de65802013-11-07 15:25:14 +02001148int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
1149 u32 max_range_qpn);
1150
Amir Vadaiec693d42013-04-23 06:06:49 +00001151cycle_t mlx4_read_clock(struct mlx4_dev *dev);
1152
Roland Dreier225c7b12007-05-08 18:00:38 -07001153#endif /* MLX4_DEVICE_H */