blob: 8a167912902b6e13449a18343b21ebf9939a91d8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* $Id: tg3.h,v 1.37.2.32 2002/03/11 12:18:18 davem Exp $
2 * tg3.h: Definitions for Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
Matt Carlsonba5b0bf2010-01-12 10:11:40 +00007 * Copyright (C) 2007-2010 Broadcom Corporation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 */
9
10#ifndef _T3_H
11#define _T3_H
12
13#define TG3_64BIT_REG_HIGH 0x00UL
14#define TG3_64BIT_REG_LOW 0x04UL
15
16/* Descriptor block info. */
17#define TG3_BDINFO_HOST_ADDR 0x0UL /* 64-bit */
18#define TG3_BDINFO_MAXLEN_FLAGS 0x8UL /* 32-bit */
19#define BDINFO_FLAGS_USE_EXT_RECV 0x00000001 /* ext rx_buffer_desc */
20#define BDINFO_FLAGS_DISABLED 0x00000002
21#define BDINFO_FLAGS_MAXLEN_MASK 0xffff0000
22#define BDINFO_FLAGS_MAXLEN_SHIFT 16
23#define TG3_BDINFO_NIC_ADDR 0xcUL /* 32-bit */
24#define TG3_BDINFO_SIZE 0x10UL
25
26#define RX_COPY_THRESHOLD 256
27
Michael Chanb5d37722006-09-27 16:06:21 -070028#define TG3_RX_INTERNAL_RING_SZ_5906 32
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#define RX_STD_MAX_SIZE 1536
31#define RX_STD_MAX_SIZE_5705 512
32#define RX_JUMBO_MAX_SIZE 0xdeadbeef /* XXX */
33
34/* First 256 bytes are a mirror of PCI config space. */
35#define TG3PCI_VENDOR 0x00000000
36#define TG3PCI_VENDOR_BROADCOM 0x14e4
37#define TG3PCI_DEVICE 0x00000002
38#define TG3PCI_DEVICE_TIGON3_1 0x1644 /* BCM5700 */
39#define TG3PCI_DEVICE_TIGON3_2 0x1645 /* BCM5701 */
40#define TG3PCI_DEVICE_TIGON3_3 0x1646 /* BCM5702 */
41#define TG3PCI_DEVICE_TIGON3_4 0x1647 /* BCM5703 */
Matt Carlsonc88e6682008-11-03 16:49:18 -080042#define TG3PCI_DEVICE_TIGON3_5761S 0x1688
43#define TG3PCI_DEVICE_TIGON3_5761SE 0x1689
Matt Carlson321d32a2008-11-21 17:22:19 -080044#define TG3PCI_DEVICE_TIGON3_57780 0x1692
45#define TG3PCI_DEVICE_TIGON3_57760 0x1690
46#define TG3PCI_DEVICE_TIGON3_57790 0x1694
Matt Carlson5e7ccf22009-08-25 10:08:42 +000047#define TG3PCI_DEVICE_TIGON3_57788 0x1691
Matt Carlson2befdce2009-08-28 12:28:45 +000048#define TG3PCI_DEVICE_TIGON3_5785_G 0x1699 /* GPHY */
49#define TG3PCI_DEVICE_TIGON3_5785_F 0x16a0 /* 10/100 only */
Matt Carlson5001e2f2009-11-13 13:03:51 +000050#define TG3PCI_DEVICE_TIGON3_5717 0x1655
51#define TG3PCI_DEVICE_TIGON3_5718 0x1656
52#define TG3PCI_DEVICE_TIGON3_5724 0x165c
Matt Carlsonb703df62009-12-03 08:36:21 +000053#define TG3PCI_DEVICE_TIGON3_57781 0x16b1
54#define TG3PCI_DEVICE_TIGON3_57785 0x16b5
55#define TG3PCI_DEVICE_TIGON3_57761 0x16b0
56#define TG3PCI_DEVICE_TIGON3_57765 0x16b4
57#define TG3PCI_DEVICE_TIGON3_57791 0x16b2
58#define TG3PCI_DEVICE_TIGON3_57795 0x16b6
Matt Carlsonaa10f272008-12-21 20:21:18 -080059/* 0x04 --> 0x64 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#define TG3PCI_MSI_DATA 0x00000064
61/* 0x66 --> 0x68 unused */
62#define TG3PCI_MISC_HOST_CTRL 0x00000068
63#define MISC_HOST_CTRL_CLEAR_INT 0x00000001
64#define MISC_HOST_CTRL_MASK_PCI_INT 0x00000002
65#define MISC_HOST_CTRL_BYTE_SWAP 0x00000004
66#define MISC_HOST_CTRL_WORD_SWAP 0x00000008
67#define MISC_HOST_CTRL_PCISTATE_RW 0x00000010
68#define MISC_HOST_CTRL_CLKREG_RW 0x00000020
69#define MISC_HOST_CTRL_REGWORD_SWAP 0x00000040
70#define MISC_HOST_CTRL_INDIR_ACCESS 0x00000080
71#define MISC_HOST_CTRL_IRQ_MASK_MODE 0x00000100
72#define MISC_HOST_CTRL_TAGGED_STATUS 0x00000200
73#define MISC_HOST_CTRL_CHIPREV 0xffff0000
74#define MISC_HOST_CTRL_CHIPREV_SHIFT 16
75#define GET_CHIP_REV_ID(MISC_HOST_CTRL) \
76 (((MISC_HOST_CTRL) & MISC_HOST_CTRL_CHIPREV) >> \
77 MISC_HOST_CTRL_CHIPREV_SHIFT)
78#define CHIPREV_ID_5700_A0 0x7000
79#define CHIPREV_ID_5700_A1 0x7001
80#define CHIPREV_ID_5700_B0 0x7100
81#define CHIPREV_ID_5700_B1 0x7101
82#define CHIPREV_ID_5700_B3 0x7102
83#define CHIPREV_ID_5700_ALTIMA 0x7104
84#define CHIPREV_ID_5700_C0 0x7200
85#define CHIPREV_ID_5701_A0 0x0000
86#define CHIPREV_ID_5701_B0 0x0100
87#define CHIPREV_ID_5701_B2 0x0102
88#define CHIPREV_ID_5701_B5 0x0105
89#define CHIPREV_ID_5703_A0 0x1000
90#define CHIPREV_ID_5703_A1 0x1001
91#define CHIPREV_ID_5703_A2 0x1002
92#define CHIPREV_ID_5703_A3 0x1003
93#define CHIPREV_ID_5704_A0 0x2000
94#define CHIPREV_ID_5704_A1 0x2001
95#define CHIPREV_ID_5704_A2 0x2002
96#define CHIPREV_ID_5704_A3 0x2003
97#define CHIPREV_ID_5705_A0 0x3000
98#define CHIPREV_ID_5705_A1 0x3001
99#define CHIPREV_ID_5705_A2 0x3002
100#define CHIPREV_ID_5705_A3 0x3003
101#define CHIPREV_ID_5750_A0 0x4000
102#define CHIPREV_ID_5750_A1 0x4001
103#define CHIPREV_ID_5750_A3 0x4003
Michael Chan52c0fd82006-06-29 20:15:54 -0700104#define CHIPREV_ID_5750_C2 0x4202
Michael Chanff645be2005-04-21 17:09:53 -0700105#define CHIPREV_ID_5752_A0_HW 0x5000
106#define CHIPREV_ID_5752_A0 0x6000
John W. Linville053d7802005-04-21 17:03:52 -0700107#define CHIPREV_ID_5752_A1 0x6001
Michael Chan7544b092007-05-05 13:08:32 -0700108#define CHIPREV_ID_5714_A2 0x9002
Michael Chanb5d37722006-09-27 16:06:21 -0700109#define CHIPREV_ID_5906_A1 0xc001
Matt Carlson9cf74eb2009-04-20 06:58:27 +0000110#define CHIPREV_ID_57780_A0 0x57780000
111#define CHIPREV_ID_57780_A1 0x57780001
Matt Carlson615774f2009-11-13 13:03:39 +0000112#define CHIPREV_ID_5717_A0 0x05717000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113#define GET_ASIC_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 12)
114#define ASIC_REV_5700 0x07
115#define ASIC_REV_5701 0x00
116#define ASIC_REV_5703 0x01
117#define ASIC_REV_5704 0x02
118#define ASIC_REV_5705 0x03
119#define ASIC_REV_5750 0x04
Michael Chanff645be2005-04-21 17:09:53 -0700120#define ASIC_REV_5752 0x06
Michael Chan4cf78e42005-07-25 12:29:19 -0700121#define ASIC_REV_5780 0x08
Michael Chana4e2b342005-10-26 15:46:52 -0700122#define ASIC_REV_5714 0x09
Michael Chanaf36e6b2006-03-23 01:28:06 -0800123#define ASIC_REV_5755 0x0a
Michael Chand9ab5ad2006-03-20 22:27:35 -0800124#define ASIC_REV_5787 0x0b
Michael Chanb5d37722006-09-27 16:06:21 -0700125#define ASIC_REV_5906 0x0c
Matt Carlson795d01c2007-10-07 23:28:17 -0700126#define ASIC_REV_USE_PROD_ID_REG 0x0f
Matt Carlsond30cdd22007-10-07 23:28:35 -0700127#define ASIC_REV_5784 0x5784
Matt Carlson6b91fa02007-10-10 18:01:09 -0700128#define ASIC_REV_5761 0x5761
Matt Carlson57e69832008-05-25 23:48:31 -0700129#define ASIC_REV_5785 0x5785
Matt Carlson321d32a2008-11-21 17:22:19 -0800130#define ASIC_REV_57780 0x57780
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000131#define ASIC_REV_5717 0x5717
Matt Carlsonb703df62009-12-03 08:36:21 +0000132#define ASIC_REV_57765 0x57785
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133#define GET_CHIP_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 8)
134#define CHIPREV_5700_AX 0x70
135#define CHIPREV_5700_BX 0x71
136#define CHIPREV_5700_CX 0x72
137#define CHIPREV_5701_AX 0x00
138#define CHIPREV_5703_AX 0x10
139#define CHIPREV_5704_AX 0x20
140#define CHIPREV_5704_BX 0x21
141#define CHIPREV_5750_AX 0x40
142#define CHIPREV_5750_BX 0x41
Matt Carlsonb2a5c192008-04-03 21:44:44 -0700143#define CHIPREV_5784_AX 0x57840
144#define CHIPREV_5761_AX 0x57610
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145#define GET_METAL_REV(CHIP_REV_ID) ((CHIP_REV_ID) & 0xff)
146#define METAL_REV_A0 0x00
147#define METAL_REV_A1 0x01
148#define METAL_REV_B0 0x00
149#define METAL_REV_B1 0x01
150#define METAL_REV_B2 0x02
151#define TG3PCI_DMA_RW_CTRL 0x0000006c
Matt Carlsoncbf9ca62009-11-13 13:03:40 +0000152#define DMA_RWCTRL_DIS_CACHE_ALIGNMENT 0x00000001
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153#define DMA_RWCTRL_READ_BNDRY_MASK 0x00000700
154#define DMA_RWCTRL_READ_BNDRY_DISAB 0x00000000
155#define DMA_RWCTRL_READ_BNDRY_16 0x00000100
156#define DMA_RWCTRL_READ_BNDRY_128_PCIX 0x00000100
157#define DMA_RWCTRL_READ_BNDRY_32 0x00000200
158#define DMA_RWCTRL_READ_BNDRY_256_PCIX 0x00000200
159#define DMA_RWCTRL_READ_BNDRY_64 0x00000300
160#define DMA_RWCTRL_READ_BNDRY_384_PCIX 0x00000300
161#define DMA_RWCTRL_READ_BNDRY_128 0x00000400
162#define DMA_RWCTRL_READ_BNDRY_256 0x00000500
163#define DMA_RWCTRL_READ_BNDRY_512 0x00000600
164#define DMA_RWCTRL_READ_BNDRY_1024 0x00000700
165#define DMA_RWCTRL_WRITE_BNDRY_MASK 0x00003800
166#define DMA_RWCTRL_WRITE_BNDRY_DISAB 0x00000000
167#define DMA_RWCTRL_WRITE_BNDRY_16 0x00000800
168#define DMA_RWCTRL_WRITE_BNDRY_128_PCIX 0x00000800
169#define DMA_RWCTRL_WRITE_BNDRY_32 0x00001000
170#define DMA_RWCTRL_WRITE_BNDRY_256_PCIX 0x00001000
171#define DMA_RWCTRL_WRITE_BNDRY_64 0x00001800
172#define DMA_RWCTRL_WRITE_BNDRY_384_PCIX 0x00001800
173#define DMA_RWCTRL_WRITE_BNDRY_128 0x00002000
174#define DMA_RWCTRL_WRITE_BNDRY_256 0x00002800
175#define DMA_RWCTRL_WRITE_BNDRY_512 0x00003000
176#define DMA_RWCTRL_WRITE_BNDRY_1024 0x00003800
177#define DMA_RWCTRL_ONE_DMA 0x00004000
178#define DMA_RWCTRL_READ_WATER 0x00070000
179#define DMA_RWCTRL_READ_WATER_SHIFT 16
180#define DMA_RWCTRL_WRITE_WATER 0x00380000
181#define DMA_RWCTRL_WRITE_WATER_SHIFT 19
182#define DMA_RWCTRL_USE_MEM_READ_MULT 0x00400000
183#define DMA_RWCTRL_ASSERT_ALL_BE 0x00800000
184#define DMA_RWCTRL_PCI_READ_CMD 0x0f000000
185#define DMA_RWCTRL_PCI_READ_CMD_SHIFT 24
186#define DMA_RWCTRL_PCI_WRITE_CMD 0xf0000000
187#define DMA_RWCTRL_PCI_WRITE_CMD_SHIFT 28
188#define DMA_RWCTRL_WRITE_BNDRY_64_PCIE 0x10000000
189#define DMA_RWCTRL_WRITE_BNDRY_128_PCIE 0x30000000
190#define DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE 0x70000000
191#define TG3PCI_PCISTATE 0x00000070
192#define PCISTATE_FORCE_RESET 0x00000001
193#define PCISTATE_INT_NOT_ACTIVE 0x00000002
194#define PCISTATE_CONV_PCI_MODE 0x00000004
195#define PCISTATE_BUS_SPEED_HIGH 0x00000008
196#define PCISTATE_BUS_32BIT 0x00000010
197#define PCISTATE_ROM_ENABLE 0x00000020
198#define PCISTATE_ROM_RETRY_ENABLE 0x00000040
199#define PCISTATE_FLAT_VIEW 0x00000100
200#define PCISTATE_RETRY_SAME_DMA 0x00002000
Matt Carlson0d3031d2007-10-10 18:02:43 -0700201#define PCISTATE_ALLOW_APE_CTLSPC_WR 0x00010000
202#define PCISTATE_ALLOW_APE_SHMEM_WR 0x00020000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203#define TG3PCI_CLOCK_CTRL 0x00000074
204#define CLOCK_CTRL_CORECLK_DISABLE 0x00000200
205#define CLOCK_CTRL_RXCLK_DISABLE 0x00000400
206#define CLOCK_CTRL_TXCLK_DISABLE 0x00000800
207#define CLOCK_CTRL_ALTCLK 0x00001000
208#define CLOCK_CTRL_PWRDOWN_PLL133 0x00008000
209#define CLOCK_CTRL_44MHZ_CORE 0x00040000
210#define CLOCK_CTRL_625_CORE 0x00100000
211#define CLOCK_CTRL_FORCE_CLKRUN 0x00200000
212#define CLOCK_CTRL_CLKRUN_OENABLE 0x00400000
213#define CLOCK_CTRL_DELAY_PCI_GRANT 0x80000000
214#define TG3PCI_REG_BASE_ADDR 0x00000078
215#define TG3PCI_MEM_WIN_BASE_ADDR 0x0000007c
216#define TG3PCI_REG_DATA 0x00000080
217#define TG3PCI_MEM_WIN_DATA 0x00000084
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218#define TG3PCI_MISC_LOCAL_CTRL 0x00000090
219/* 0x94 --> 0x98 unused */
220#define TG3PCI_STD_RING_PROD_IDX 0x00000098 /* 64-bit */
221#define TG3PCI_RCV_RET_RING_CON_IDX 0x000000a0 /* 64-bit */
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000222/* 0xa0 --> 0xb8 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223#define TG3PCI_DUAL_MAC_CTRL 0x000000b8
224#define DUAL_MAC_CTRL_CH_MASK 0x00000003
225#define DUAL_MAC_CTRL_ID 0x00000004
Matt Carlson795d01c2007-10-07 23:28:17 -0700226#define TG3PCI_PRODID_ASICREV 0x000000bc
227#define PROD_ID_ASIC_REV_MASK 0x0fffffff
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000228/* 0xc0 --> 0xf4 unused */
229
230#define TG3PCI_GEN2_PRODID_ASICREV 0x000000f4
Matt Carlsonb703df62009-12-03 08:36:21 +0000231#define TG3PCI_GEN15_PRODID_ASICREV 0x000000fc
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000232/* 0xf8 --> 0x200 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
Matt Carlson521e6b92009-08-25 10:06:01 +0000234#define TG3_CORR_ERR_STAT 0x00000110
235#define TG3_CORR_ERR_STAT_CLEAR 0xffffffff
236/* 0x114 --> 0x200 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
238/* Mailbox registers */
239#define MAILBOX_INTERRUPT_0 0x00000200 /* 64-bit */
240#define MAILBOX_INTERRUPT_1 0x00000208 /* 64-bit */
241#define MAILBOX_INTERRUPT_2 0x00000210 /* 64-bit */
242#define MAILBOX_INTERRUPT_3 0x00000218 /* 64-bit */
243#define MAILBOX_GENERAL_0 0x00000220 /* 64-bit */
244#define MAILBOX_GENERAL_1 0x00000228 /* 64-bit */
245#define MAILBOX_GENERAL_2 0x00000230 /* 64-bit */
246#define MAILBOX_GENERAL_3 0x00000238 /* 64-bit */
247#define MAILBOX_GENERAL_4 0x00000240 /* 64-bit */
248#define MAILBOX_GENERAL_5 0x00000248 /* 64-bit */
249#define MAILBOX_GENERAL_6 0x00000250 /* 64-bit */
250#define MAILBOX_GENERAL_7 0x00000258 /* 64-bit */
251#define MAILBOX_RELOAD_STAT 0x00000260 /* 64-bit */
252#define MAILBOX_RCV_STD_PROD_IDX 0x00000268 /* 64-bit */
Matt Carlson66711e62009-11-13 13:03:49 +0000253#define TG3_RX_STD_PROD_IDX_REG (MAILBOX_RCV_STD_PROD_IDX + \
254 TG3_64BIT_REG_LOW)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255#define MAILBOX_RCV_JUMBO_PROD_IDX 0x00000270 /* 64-bit */
Matt Carlson66711e62009-11-13 13:03:49 +0000256#define TG3_RX_JMB_PROD_IDX_REG (MAILBOX_RCV_JUMBO_PROD_IDX + \
257 TG3_64BIT_REG_LOW)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258#define MAILBOX_RCV_MINI_PROD_IDX 0x00000278 /* 64-bit */
259#define MAILBOX_RCVRET_CON_IDX_0 0x00000280 /* 64-bit */
260#define MAILBOX_RCVRET_CON_IDX_1 0x00000288 /* 64-bit */
261#define MAILBOX_RCVRET_CON_IDX_2 0x00000290 /* 64-bit */
262#define MAILBOX_RCVRET_CON_IDX_3 0x00000298 /* 64-bit */
263#define MAILBOX_RCVRET_CON_IDX_4 0x000002a0 /* 64-bit */
264#define MAILBOX_RCVRET_CON_IDX_5 0x000002a8 /* 64-bit */
265#define MAILBOX_RCVRET_CON_IDX_6 0x000002b0 /* 64-bit */
266#define MAILBOX_RCVRET_CON_IDX_7 0x000002b8 /* 64-bit */
267#define MAILBOX_RCVRET_CON_IDX_8 0x000002c0 /* 64-bit */
268#define MAILBOX_RCVRET_CON_IDX_9 0x000002c8 /* 64-bit */
269#define MAILBOX_RCVRET_CON_IDX_10 0x000002d0 /* 64-bit */
270#define MAILBOX_RCVRET_CON_IDX_11 0x000002d8 /* 64-bit */
271#define MAILBOX_RCVRET_CON_IDX_12 0x000002e0 /* 64-bit */
272#define MAILBOX_RCVRET_CON_IDX_13 0x000002e8 /* 64-bit */
273#define MAILBOX_RCVRET_CON_IDX_14 0x000002f0 /* 64-bit */
274#define MAILBOX_RCVRET_CON_IDX_15 0x000002f8 /* 64-bit */
275#define MAILBOX_SNDHOST_PROD_IDX_0 0x00000300 /* 64-bit */
276#define MAILBOX_SNDHOST_PROD_IDX_1 0x00000308 /* 64-bit */
277#define MAILBOX_SNDHOST_PROD_IDX_2 0x00000310 /* 64-bit */
278#define MAILBOX_SNDHOST_PROD_IDX_3 0x00000318 /* 64-bit */
279#define MAILBOX_SNDHOST_PROD_IDX_4 0x00000320 /* 64-bit */
280#define MAILBOX_SNDHOST_PROD_IDX_5 0x00000328 /* 64-bit */
281#define MAILBOX_SNDHOST_PROD_IDX_6 0x00000330 /* 64-bit */
282#define MAILBOX_SNDHOST_PROD_IDX_7 0x00000338 /* 64-bit */
283#define MAILBOX_SNDHOST_PROD_IDX_8 0x00000340 /* 64-bit */
284#define MAILBOX_SNDHOST_PROD_IDX_9 0x00000348 /* 64-bit */
285#define MAILBOX_SNDHOST_PROD_IDX_10 0x00000350 /* 64-bit */
286#define MAILBOX_SNDHOST_PROD_IDX_11 0x00000358 /* 64-bit */
287#define MAILBOX_SNDHOST_PROD_IDX_12 0x00000360 /* 64-bit */
288#define MAILBOX_SNDHOST_PROD_IDX_13 0x00000368 /* 64-bit */
289#define MAILBOX_SNDHOST_PROD_IDX_14 0x00000370 /* 64-bit */
290#define MAILBOX_SNDHOST_PROD_IDX_15 0x00000378 /* 64-bit */
291#define MAILBOX_SNDNIC_PROD_IDX_0 0x00000380 /* 64-bit */
292#define MAILBOX_SNDNIC_PROD_IDX_1 0x00000388 /* 64-bit */
293#define MAILBOX_SNDNIC_PROD_IDX_2 0x00000390 /* 64-bit */
294#define MAILBOX_SNDNIC_PROD_IDX_3 0x00000398 /* 64-bit */
295#define MAILBOX_SNDNIC_PROD_IDX_4 0x000003a0 /* 64-bit */
296#define MAILBOX_SNDNIC_PROD_IDX_5 0x000003a8 /* 64-bit */
297#define MAILBOX_SNDNIC_PROD_IDX_6 0x000003b0 /* 64-bit */
298#define MAILBOX_SNDNIC_PROD_IDX_7 0x000003b8 /* 64-bit */
299#define MAILBOX_SNDNIC_PROD_IDX_8 0x000003c0 /* 64-bit */
300#define MAILBOX_SNDNIC_PROD_IDX_9 0x000003c8 /* 64-bit */
301#define MAILBOX_SNDNIC_PROD_IDX_10 0x000003d0 /* 64-bit */
302#define MAILBOX_SNDNIC_PROD_IDX_11 0x000003d8 /* 64-bit */
303#define MAILBOX_SNDNIC_PROD_IDX_12 0x000003e0 /* 64-bit */
304#define MAILBOX_SNDNIC_PROD_IDX_13 0x000003e8 /* 64-bit */
305#define MAILBOX_SNDNIC_PROD_IDX_14 0x000003f0 /* 64-bit */
306#define MAILBOX_SNDNIC_PROD_IDX_15 0x000003f8 /* 64-bit */
307
308/* MAC control registers */
309#define MAC_MODE 0x00000400
310#define MAC_MODE_RESET 0x00000001
311#define MAC_MODE_HALF_DUPLEX 0x00000002
312#define MAC_MODE_PORT_MODE_MASK 0x0000000c
313#define MAC_MODE_PORT_MODE_TBI 0x0000000c
314#define MAC_MODE_PORT_MODE_GMII 0x00000008
315#define MAC_MODE_PORT_MODE_MII 0x00000004
316#define MAC_MODE_PORT_MODE_NONE 0x00000000
317#define MAC_MODE_PORT_INT_LPBACK 0x00000010
318#define MAC_MODE_TAGGED_MAC_CTRL 0x00000080
319#define MAC_MODE_TX_BURSTING 0x00000100
320#define MAC_MODE_MAX_DEFER 0x00000200
321#define MAC_MODE_LINK_POLARITY 0x00000400
322#define MAC_MODE_RXSTAT_ENABLE 0x00000800
323#define MAC_MODE_RXSTAT_CLEAR 0x00001000
324#define MAC_MODE_RXSTAT_FLUSH 0x00002000
325#define MAC_MODE_TXSTAT_ENABLE 0x00004000
326#define MAC_MODE_TXSTAT_CLEAR 0x00008000
327#define MAC_MODE_TXSTAT_FLUSH 0x00010000
328#define MAC_MODE_SEND_CONFIGS 0x00020000
329#define MAC_MODE_MAGIC_PKT_ENABLE 0x00040000
330#define MAC_MODE_ACPI_ENABLE 0x00080000
331#define MAC_MODE_MIP_ENABLE 0x00100000
332#define MAC_MODE_TDE_ENABLE 0x00200000
333#define MAC_MODE_RDE_ENABLE 0x00400000
334#define MAC_MODE_FHDE_ENABLE 0x00800000
Matt Carlsonb2aee152008-11-03 16:51:11 -0800335#define MAC_MODE_KEEP_FRAME_IN_WOL 0x01000000
Matt Carlson3bda1252008-08-15 14:08:22 -0700336#define MAC_MODE_APE_RX_EN 0x08000000
337#define MAC_MODE_APE_TX_EN 0x10000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338#define MAC_STATUS 0x00000404
339#define MAC_STATUS_PCS_SYNCED 0x00000001
340#define MAC_STATUS_SIGNAL_DET 0x00000002
341#define MAC_STATUS_RCVD_CFG 0x00000004
342#define MAC_STATUS_CFG_CHANGED 0x00000008
343#define MAC_STATUS_SYNC_CHANGED 0x00000010
344#define MAC_STATUS_PORT_DEC_ERR 0x00000400
345#define MAC_STATUS_LNKSTATE_CHANGED 0x00001000
346#define MAC_STATUS_MI_COMPLETION 0x00400000
347#define MAC_STATUS_MI_INTERRUPT 0x00800000
348#define MAC_STATUS_AP_ERROR 0x01000000
349#define MAC_STATUS_ODI_ERROR 0x02000000
350#define MAC_STATUS_RXSTAT_OVERRUN 0x04000000
351#define MAC_STATUS_TXSTAT_OVERRUN 0x08000000
352#define MAC_EVENT 0x00000408
353#define MAC_EVENT_PORT_DECODE_ERR 0x00000400
354#define MAC_EVENT_LNKSTATE_CHANGED 0x00001000
355#define MAC_EVENT_MI_COMPLETION 0x00400000
356#define MAC_EVENT_MI_INTERRUPT 0x00800000
357#define MAC_EVENT_AP_ERROR 0x01000000
358#define MAC_EVENT_ODI_ERROR 0x02000000
359#define MAC_EVENT_RXSTAT_OVERRUN 0x04000000
360#define MAC_EVENT_TXSTAT_OVERRUN 0x08000000
361#define MAC_LED_CTRL 0x0000040c
362#define LED_CTRL_LNKLED_OVERRIDE 0x00000001
363#define LED_CTRL_1000MBPS_ON 0x00000002
364#define LED_CTRL_100MBPS_ON 0x00000004
365#define LED_CTRL_10MBPS_ON 0x00000008
366#define LED_CTRL_TRAFFIC_OVERRIDE 0x00000010
367#define LED_CTRL_TRAFFIC_BLINK 0x00000020
368#define LED_CTRL_TRAFFIC_LED 0x00000040
369#define LED_CTRL_1000MBPS_STATUS 0x00000080
370#define LED_CTRL_100MBPS_STATUS 0x00000100
371#define LED_CTRL_10MBPS_STATUS 0x00000200
372#define LED_CTRL_TRAFFIC_STATUS 0x00000400
373#define LED_CTRL_MODE_MAC 0x00000000
374#define LED_CTRL_MODE_PHY_1 0x00000800
375#define LED_CTRL_MODE_PHY_2 0x00001000
376#define LED_CTRL_MODE_SHASTA_MAC 0x00002000
377#define LED_CTRL_MODE_SHARED 0x00004000
378#define LED_CTRL_MODE_COMBO 0x00008000
379#define LED_CTRL_BLINK_RATE_MASK 0x7ff80000
380#define LED_CTRL_BLINK_RATE_SHIFT 19
381#define LED_CTRL_BLINK_PER_OVERRIDE 0x00080000
382#define LED_CTRL_BLINK_RATE_OVERRIDE 0x80000000
383#define MAC_ADDR_0_HIGH 0x00000410 /* upper 2 bytes */
384#define MAC_ADDR_0_LOW 0x00000414 /* lower 4 bytes */
385#define MAC_ADDR_1_HIGH 0x00000418 /* upper 2 bytes */
386#define MAC_ADDR_1_LOW 0x0000041c /* lower 4 bytes */
387#define MAC_ADDR_2_HIGH 0x00000420 /* upper 2 bytes */
388#define MAC_ADDR_2_LOW 0x00000424 /* lower 4 bytes */
389#define MAC_ADDR_3_HIGH 0x00000428 /* upper 2 bytes */
390#define MAC_ADDR_3_LOW 0x0000042c /* lower 4 bytes */
391#define MAC_ACPI_MBUF_PTR 0x00000430
392#define MAC_ACPI_LEN_OFFSET 0x00000434
393#define ACPI_LENOFF_LEN_MASK 0x0000ffff
394#define ACPI_LENOFF_LEN_SHIFT 0
395#define ACPI_LENOFF_OFF_MASK 0x0fff0000
396#define ACPI_LENOFF_OFF_SHIFT 16
397#define MAC_TX_BACKOFF_SEED 0x00000438
398#define TX_BACKOFF_SEED_MASK 0x000003ff
399#define MAC_RX_MTU_SIZE 0x0000043c
400#define RX_MTU_SIZE_MASK 0x0000ffff
401#define MAC_PCS_TEST 0x00000440
402#define PCS_TEST_PATTERN_MASK 0x000fffff
403#define PCS_TEST_PATTERN_SHIFT 0
404#define PCS_TEST_ENABLE 0x00100000
405#define MAC_TX_AUTO_NEG 0x00000444
406#define TX_AUTO_NEG_MASK 0x0000ffff
407#define TX_AUTO_NEG_SHIFT 0
408#define MAC_RX_AUTO_NEG 0x00000448
409#define RX_AUTO_NEG_MASK 0x0000ffff
410#define RX_AUTO_NEG_SHIFT 0
411#define MAC_MI_COM 0x0000044c
412#define MI_COM_CMD_MASK 0x0c000000
413#define MI_COM_CMD_WRITE 0x04000000
414#define MI_COM_CMD_READ 0x08000000
415#define MI_COM_READ_FAILED 0x10000000
416#define MI_COM_START 0x20000000
417#define MI_COM_BUSY 0x20000000
418#define MI_COM_PHY_ADDR_MASK 0x03e00000
419#define MI_COM_PHY_ADDR_SHIFT 21
420#define MI_COM_REG_ADDR_MASK 0x001f0000
421#define MI_COM_REG_ADDR_SHIFT 16
422#define MI_COM_DATA_MASK 0x0000ffff
423#define MAC_MI_STAT 0x00000450
424#define MAC_MI_STAT_LNKSTAT_ATTN_ENAB 0x00000001
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800425#define MAC_MI_STAT_10MBPS_MODE 0x00000002
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426#define MAC_MI_MODE 0x00000454
427#define MAC_MI_MODE_CLK_10MHZ 0x00000001
428#define MAC_MI_MODE_SHORT_PREAMBLE 0x00000002
429#define MAC_MI_MODE_AUTO_POLL 0x00000010
Matt Carlson8ef21422008-05-02 16:47:53 -0700430#define MAC_MI_MODE_500KHZ_CONST 0x00008000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431#define MAC_MI_MODE_BASE 0x000c0000 /* XXX magic values XXX */
432#define MAC_AUTO_POLL_STATUS 0x00000458
433#define MAC_AUTO_POLL_ERROR 0x00000001
434#define MAC_TX_MODE 0x0000045c
435#define TX_MODE_RESET 0x00000001
436#define TX_MODE_ENABLE 0x00000002
437#define TX_MODE_FLOW_CTRL_ENABLE 0x00000010
438#define TX_MODE_BIG_BCKOFF_ENABLE 0x00000020
439#define TX_MODE_LONG_PAUSE_ENABLE 0x00000040
440#define MAC_TX_STATUS 0x00000460
441#define TX_STATUS_XOFFED 0x00000001
442#define TX_STATUS_SENT_XOFF 0x00000002
443#define TX_STATUS_SENT_XON 0x00000004
444#define TX_STATUS_LINK_UP 0x00000008
445#define TX_STATUS_ODI_UNDERRUN 0x00000010
446#define TX_STATUS_ODI_OVERRUN 0x00000020
447#define MAC_TX_LENGTHS 0x00000464
448#define TX_LENGTHS_SLOT_TIME_MASK 0x000000ff
449#define TX_LENGTHS_SLOT_TIME_SHIFT 0
450#define TX_LENGTHS_IPG_MASK 0x00000f00
451#define TX_LENGTHS_IPG_SHIFT 8
452#define TX_LENGTHS_IPG_CRS_MASK 0x00003000
453#define TX_LENGTHS_IPG_CRS_SHIFT 12
454#define MAC_RX_MODE 0x00000468
455#define RX_MODE_RESET 0x00000001
456#define RX_MODE_ENABLE 0x00000002
457#define RX_MODE_FLOW_CTRL_ENABLE 0x00000004
458#define RX_MODE_KEEP_MAC_CTRL 0x00000008
459#define RX_MODE_KEEP_PAUSE 0x00000010
460#define RX_MODE_ACCEPT_OVERSIZED 0x00000020
461#define RX_MODE_ACCEPT_RUNTS 0x00000040
462#define RX_MODE_LEN_CHECK 0x00000080
463#define RX_MODE_PROMISC 0x00000100
464#define RX_MODE_NO_CRC_CHECK 0x00000200
465#define RX_MODE_KEEP_VLAN_TAG 0x00000400
Matt Carlsonbaf8a942009-09-01 13:13:00 +0000466#define RX_MODE_RSS_IPV4_HASH_EN 0x00010000
467#define RX_MODE_RSS_TCP_IPV4_HASH_EN 0x00020000
468#define RX_MODE_RSS_IPV6_HASH_EN 0x00040000
469#define RX_MODE_RSS_TCP_IPV6_HASH_EN 0x00080000
470#define RX_MODE_RSS_ITBL_HASH_BITS_7 0x00700000
471#define RX_MODE_RSS_ENABLE 0x00800000
Michael Chanaf36e6b2006-03-23 01:28:06 -0800472#define RX_MODE_IPV6_CSUM_ENABLE 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473#define MAC_RX_STATUS 0x0000046c
474#define RX_STATUS_REMOTE_TX_XOFFED 0x00000001
475#define RX_STATUS_XOFF_RCVD 0x00000002
476#define RX_STATUS_XON_RCVD 0x00000004
477#define MAC_HASH_REG_0 0x00000470
478#define MAC_HASH_REG_1 0x00000474
479#define MAC_HASH_REG_2 0x00000478
480#define MAC_HASH_REG_3 0x0000047c
481#define MAC_RCV_RULE_0 0x00000480
482#define MAC_RCV_VALUE_0 0x00000484
483#define MAC_RCV_RULE_1 0x00000488
484#define MAC_RCV_VALUE_1 0x0000048c
485#define MAC_RCV_RULE_2 0x00000490
486#define MAC_RCV_VALUE_2 0x00000494
487#define MAC_RCV_RULE_3 0x00000498
488#define MAC_RCV_VALUE_3 0x0000049c
489#define MAC_RCV_RULE_4 0x000004a0
490#define MAC_RCV_VALUE_4 0x000004a4
491#define MAC_RCV_RULE_5 0x000004a8
492#define MAC_RCV_VALUE_5 0x000004ac
493#define MAC_RCV_RULE_6 0x000004b0
494#define MAC_RCV_VALUE_6 0x000004b4
495#define MAC_RCV_RULE_7 0x000004b8
496#define MAC_RCV_VALUE_7 0x000004bc
497#define MAC_RCV_RULE_8 0x000004c0
498#define MAC_RCV_VALUE_8 0x000004c4
499#define MAC_RCV_RULE_9 0x000004c8
500#define MAC_RCV_VALUE_9 0x000004cc
501#define MAC_RCV_RULE_10 0x000004d0
502#define MAC_RCV_VALUE_10 0x000004d4
503#define MAC_RCV_RULE_11 0x000004d8
504#define MAC_RCV_VALUE_11 0x000004dc
505#define MAC_RCV_RULE_12 0x000004e0
506#define MAC_RCV_VALUE_12 0x000004e4
507#define MAC_RCV_RULE_13 0x000004e8
508#define MAC_RCV_VALUE_13 0x000004ec
509#define MAC_RCV_RULE_14 0x000004f0
510#define MAC_RCV_VALUE_14 0x000004f4
511#define MAC_RCV_RULE_15 0x000004f8
512#define MAC_RCV_VALUE_15 0x000004fc
513#define RCV_RULE_DISABLE_MASK 0x7fffffff
514#define MAC_RCV_RULE_CFG 0x00000500
515#define RCV_RULE_CFG_DEFAULT_CLASS 0x00000008
516#define MAC_LOW_WMARK_MAX_RX_FRAME 0x00000504
517/* 0x508 --> 0x520 unused */
518#define MAC_HASHREGU_0 0x00000520
519#define MAC_HASHREGU_1 0x00000524
520#define MAC_HASHREGU_2 0x00000528
521#define MAC_HASHREGU_3 0x0000052c
522#define MAC_EXTADDR_0_HIGH 0x00000530
523#define MAC_EXTADDR_0_LOW 0x00000534
524#define MAC_EXTADDR_1_HIGH 0x00000538
525#define MAC_EXTADDR_1_LOW 0x0000053c
526#define MAC_EXTADDR_2_HIGH 0x00000540
527#define MAC_EXTADDR_2_LOW 0x00000544
528#define MAC_EXTADDR_3_HIGH 0x00000548
529#define MAC_EXTADDR_3_LOW 0x0000054c
530#define MAC_EXTADDR_4_HIGH 0x00000550
531#define MAC_EXTADDR_4_LOW 0x00000554
532#define MAC_EXTADDR_5_HIGH 0x00000558
533#define MAC_EXTADDR_5_LOW 0x0000055c
534#define MAC_EXTADDR_6_HIGH 0x00000560
535#define MAC_EXTADDR_6_LOW 0x00000564
536#define MAC_EXTADDR_7_HIGH 0x00000568
537#define MAC_EXTADDR_7_LOW 0x0000056c
538#define MAC_EXTADDR_8_HIGH 0x00000570
539#define MAC_EXTADDR_8_LOW 0x00000574
540#define MAC_EXTADDR_9_HIGH 0x00000578
541#define MAC_EXTADDR_9_LOW 0x0000057c
542#define MAC_EXTADDR_10_HIGH 0x00000580
543#define MAC_EXTADDR_10_LOW 0x00000584
544#define MAC_EXTADDR_11_HIGH 0x00000588
545#define MAC_EXTADDR_11_LOW 0x0000058c
546#define MAC_SERDES_CFG 0x00000590
547#define MAC_SERDES_CFG_EDGE_SELECT 0x00001000
548#define MAC_SERDES_STAT 0x00000594
Matt Carlsona9daf362008-05-25 23:49:44 -0700549/* 0x598 --> 0x5a0 unused */
550#define MAC_PHYCFG1 0x000005a0
551#define MAC_PHYCFG1_RGMII_INT 0x00000001
Matt Carlsonbb85fbb2009-08-25 10:09:07 +0000552#define MAC_PHYCFG1_RXCLK_TO_MASK 0x00001ff0
553#define MAC_PHYCFG1_RXCLK_TIMEOUT 0x00001000
554#define MAC_PHYCFG1_TXCLK_TO_MASK 0x01ff0000
555#define MAC_PHYCFG1_TXCLK_TIMEOUT 0x01000000
Matt Carlsona9daf362008-05-25 23:49:44 -0700556#define MAC_PHYCFG1_RGMII_EXT_RX_DEC 0x02000000
557#define MAC_PHYCFG1_RGMII_SND_STAT_EN 0x04000000
558#define MAC_PHYCFG1_TXC_DRV 0x20000000
559#define MAC_PHYCFG2 0x000005a4
560#define MAC_PHYCFG2_INBAND_ENABLE 0x00000001
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800561#define MAC_PHYCFG2_EMODE_MASK_MASK 0x000001c0
562#define MAC_PHYCFG2_EMODE_MASK_AC131 0x000000c0
563#define MAC_PHYCFG2_EMODE_MASK_50610 0x00000100
564#define MAC_PHYCFG2_EMODE_MASK_RT8211 0x00000000
565#define MAC_PHYCFG2_EMODE_MASK_RT8201 0x000001c0
566#define MAC_PHYCFG2_EMODE_COMP_MASK 0x00000e00
567#define MAC_PHYCFG2_EMODE_COMP_AC131 0x00000600
568#define MAC_PHYCFG2_EMODE_COMP_50610 0x00000400
569#define MAC_PHYCFG2_EMODE_COMP_RT8211 0x00000800
570#define MAC_PHYCFG2_EMODE_COMP_RT8201 0x00000000
571#define MAC_PHYCFG2_FMODE_MASK_MASK 0x00007000
572#define MAC_PHYCFG2_FMODE_MASK_AC131 0x00006000
573#define MAC_PHYCFG2_FMODE_MASK_50610 0x00004000
574#define MAC_PHYCFG2_FMODE_MASK_RT8211 0x00000000
575#define MAC_PHYCFG2_FMODE_MASK_RT8201 0x00007000
576#define MAC_PHYCFG2_FMODE_COMP_MASK 0x00038000
577#define MAC_PHYCFG2_FMODE_COMP_AC131 0x00030000
578#define MAC_PHYCFG2_FMODE_COMP_50610 0x00008000
579#define MAC_PHYCFG2_FMODE_COMP_RT8211 0x00038000
580#define MAC_PHYCFG2_FMODE_COMP_RT8201 0x00000000
581#define MAC_PHYCFG2_GMODE_MASK_MASK 0x001c0000
582#define MAC_PHYCFG2_GMODE_MASK_AC131 0x001c0000
583#define MAC_PHYCFG2_GMODE_MASK_50610 0x00100000
584#define MAC_PHYCFG2_GMODE_MASK_RT8211 0x00000000
585#define MAC_PHYCFG2_GMODE_MASK_RT8201 0x001c0000
586#define MAC_PHYCFG2_GMODE_COMP_MASK 0x00e00000
587#define MAC_PHYCFG2_GMODE_COMP_AC131 0x00e00000
588#define MAC_PHYCFG2_GMODE_COMP_50610 0x00000000
589#define MAC_PHYCFG2_GMODE_COMP_RT8211 0x00200000
590#define MAC_PHYCFG2_GMODE_COMP_RT8201 0x00000000
591#define MAC_PHYCFG2_ACT_MASK_MASK 0x03000000
592#define MAC_PHYCFG2_ACT_MASK_AC131 0x03000000
593#define MAC_PHYCFG2_ACT_MASK_50610 0x01000000
594#define MAC_PHYCFG2_ACT_MASK_RT8211 0x03000000
595#define MAC_PHYCFG2_ACT_MASK_RT8201 0x01000000
596#define MAC_PHYCFG2_ACT_COMP_MASK 0x0c000000
597#define MAC_PHYCFG2_ACT_COMP_AC131 0x00000000
598#define MAC_PHYCFG2_ACT_COMP_50610 0x00000000
599#define MAC_PHYCFG2_ACT_COMP_RT8211 0x00000000
600#define MAC_PHYCFG2_ACT_COMP_RT8201 0x08000000
601#define MAC_PHYCFG2_QUAL_MASK_MASK 0x30000000
602#define MAC_PHYCFG2_QUAL_MASK_AC131 0x30000000
603#define MAC_PHYCFG2_QUAL_MASK_50610 0x30000000
604#define MAC_PHYCFG2_QUAL_MASK_RT8211 0x30000000
605#define MAC_PHYCFG2_QUAL_MASK_RT8201 0x30000000
606#define MAC_PHYCFG2_QUAL_COMP_MASK 0xc0000000
607#define MAC_PHYCFG2_QUAL_COMP_AC131 0x00000000
608#define MAC_PHYCFG2_QUAL_COMP_50610 0x00000000
609#define MAC_PHYCFG2_QUAL_COMP_RT8211 0x00000000
610#define MAC_PHYCFG2_QUAL_COMP_RT8201 0x00000000
611#define MAC_PHYCFG2_50610_LED_MODES \
612 (MAC_PHYCFG2_EMODE_MASK_50610 | \
613 MAC_PHYCFG2_EMODE_COMP_50610 | \
614 MAC_PHYCFG2_FMODE_MASK_50610 | \
615 MAC_PHYCFG2_FMODE_COMP_50610 | \
616 MAC_PHYCFG2_GMODE_MASK_50610 | \
617 MAC_PHYCFG2_GMODE_COMP_50610 | \
618 MAC_PHYCFG2_ACT_MASK_50610 | \
619 MAC_PHYCFG2_ACT_COMP_50610 | \
620 MAC_PHYCFG2_QUAL_MASK_50610 | \
621 MAC_PHYCFG2_QUAL_COMP_50610)
622#define MAC_PHYCFG2_AC131_LED_MODES \
623 (MAC_PHYCFG2_EMODE_MASK_AC131 | \
624 MAC_PHYCFG2_EMODE_COMP_AC131 | \
625 MAC_PHYCFG2_FMODE_MASK_AC131 | \
626 MAC_PHYCFG2_FMODE_COMP_AC131 | \
627 MAC_PHYCFG2_GMODE_MASK_AC131 | \
628 MAC_PHYCFG2_GMODE_COMP_AC131 | \
629 MAC_PHYCFG2_ACT_MASK_AC131 | \
630 MAC_PHYCFG2_ACT_COMP_AC131 | \
631 MAC_PHYCFG2_QUAL_MASK_AC131 | \
632 MAC_PHYCFG2_QUAL_COMP_AC131)
633#define MAC_PHYCFG2_RTL8211C_LED_MODES \
634 (MAC_PHYCFG2_EMODE_MASK_RT8211 | \
635 MAC_PHYCFG2_EMODE_COMP_RT8211 | \
636 MAC_PHYCFG2_FMODE_MASK_RT8211 | \
637 MAC_PHYCFG2_FMODE_COMP_RT8211 | \
638 MAC_PHYCFG2_GMODE_MASK_RT8211 | \
639 MAC_PHYCFG2_GMODE_COMP_RT8211 | \
640 MAC_PHYCFG2_ACT_MASK_RT8211 | \
641 MAC_PHYCFG2_ACT_COMP_RT8211 | \
642 MAC_PHYCFG2_QUAL_MASK_RT8211 | \
643 MAC_PHYCFG2_QUAL_COMP_RT8211)
644#define MAC_PHYCFG2_RTL8201E_LED_MODES \
645 (MAC_PHYCFG2_EMODE_MASK_RT8201 | \
646 MAC_PHYCFG2_EMODE_COMP_RT8201 | \
647 MAC_PHYCFG2_FMODE_MASK_RT8201 | \
648 MAC_PHYCFG2_FMODE_COMP_RT8201 | \
649 MAC_PHYCFG2_GMODE_MASK_RT8201 | \
650 MAC_PHYCFG2_GMODE_COMP_RT8201 | \
651 MAC_PHYCFG2_ACT_MASK_RT8201 | \
652 MAC_PHYCFG2_ACT_COMP_RT8201 | \
653 MAC_PHYCFG2_QUAL_MASK_RT8201 | \
654 MAC_PHYCFG2_QUAL_COMP_RT8201)
Matt Carlsona9daf362008-05-25 23:49:44 -0700655#define MAC_EXT_RGMII_MODE 0x000005a8
656#define MAC_RGMII_MODE_TX_ENABLE 0x00000001
657#define MAC_RGMII_MODE_TX_LOWPWR 0x00000002
658#define MAC_RGMII_MODE_TX_RESET 0x00000004
659#define MAC_RGMII_MODE_RX_INT_B 0x00000100
660#define MAC_RGMII_MODE_RX_QUALITY 0x00000200
661#define MAC_RGMII_MODE_RX_ACTIVITY 0x00000400
662#define MAC_RGMII_MODE_RX_ENG_DET 0x00000800
663/* 0x5ac --> 0x5b0 unused */
Michael Chana4e2b342005-10-26 15:46:52 -0700664#define SERDES_RX_CTRL 0x000005b0 /* 5780/5714 only */
665#define SERDES_RX_SIG_DETECT 0x00000400
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666#define SG_DIG_CTRL 0x000005b0
667#define SG_DIG_USING_HW_AUTONEG 0x80000000
668#define SG_DIG_SOFT_RESET 0x40000000
669#define SG_DIG_DISABLE_LINKRDY 0x20000000
670#define SG_DIG_CRC16_CLEAR_N 0x01000000
671#define SG_DIG_EN10B 0x00800000
672#define SG_DIG_CLEAR_STATUS 0x00400000
673#define SG_DIG_LOCAL_DUPLEX_STATUS 0x00200000
674#define SG_DIG_LOCAL_LINK_STATUS 0x00100000
675#define SG_DIG_SPEED_STATUS_MASK 0x000c0000
676#define SG_DIG_SPEED_STATUS_SHIFT 18
677#define SG_DIG_JUMBO_PACKET_DISABLE 0x00020000
678#define SG_DIG_RESTART_AUTONEG 0x00010000
679#define SG_DIG_FIBER_MODE 0x00008000
680#define SG_DIG_REMOTE_FAULT_MASK 0x00006000
681#define SG_DIG_PAUSE_MASK 0x00001800
Matt Carlsonc98f6e32007-12-20 20:08:32 -0800682#define SG_DIG_PAUSE_CAP 0x00000800
683#define SG_DIG_ASYM_PAUSE 0x00001000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684#define SG_DIG_GBIC_ENABLE 0x00000400
685#define SG_DIG_CHECK_END_ENABLE 0x00000200
686#define SG_DIG_SGMII_AUTONEG_TIMER 0x00000100
687#define SG_DIG_CLOCK_PHASE_SELECT 0x00000080
688#define SG_DIG_GMII_INPUT_SELECT 0x00000040
689#define SG_DIG_MRADV_CRC16_SELECT 0x00000020
690#define SG_DIG_COMMA_DETECT_ENABLE 0x00000010
691#define SG_DIG_AUTONEG_TIMER_REDUCE 0x00000008
692#define SG_DIG_AUTONEG_LOW_ENABLE 0x00000004
693#define SG_DIG_REMOTE_LOOPBACK 0x00000002
694#define SG_DIG_LOOPBACK 0x00000001
Matt Carlsonc98f6e32007-12-20 20:08:32 -0800695#define SG_DIG_COMMON_SETUP (SG_DIG_CRC16_CLEAR_N | \
696 SG_DIG_LOCAL_DUPLEX_STATUS | \
697 SG_DIG_LOCAL_LINK_STATUS | \
698 (0x2 << SG_DIG_SPEED_STATUS_SHIFT) | \
699 SG_DIG_FIBER_MODE | SG_DIG_GBIC_ENABLE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700#define SG_DIG_STATUS 0x000005b4
701#define SG_DIG_CRC16_BUS_MASK 0xffff0000
702#define SG_DIG_PARTNER_FAULT_MASK 0x00600000 /* If !MRADV_CRC16_SELECT */
703#define SG_DIG_PARTNER_ASYM_PAUSE 0x00100000 /* If !MRADV_CRC16_SELECT */
704#define SG_DIG_PARTNER_PAUSE_CAPABLE 0x00080000 /* If !MRADV_CRC16_SELECT */
705#define SG_DIG_PARTNER_HALF_DUPLEX 0x00040000 /* If !MRADV_CRC16_SELECT */
706#define SG_DIG_PARTNER_FULL_DUPLEX 0x00020000 /* If !MRADV_CRC16_SELECT */
707#define SG_DIG_PARTNER_NEXT_PAGE 0x00010000 /* If !MRADV_CRC16_SELECT */
708#define SG_DIG_AUTONEG_STATE_MASK 0x00000ff0
Matt Carlson882e9792009-09-01 13:21:36 +0000709#define SG_DIG_IS_SERDES 0x00000100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710#define SG_DIG_COMMA_DETECTOR 0x00000008
711#define SG_DIG_MAC_ACK_STATUS 0x00000004
712#define SG_DIG_AUTONEG_COMPLETE 0x00000002
713#define SG_DIG_AUTONEG_ERROR 0x00000001
714/* 0x5b8 --> 0x600 unused */
715#define MAC_TX_MAC_STATE_BASE 0x00000600 /* 16 bytes */
716#define MAC_RX_MAC_STATE_BASE 0x00000610 /* 20 bytes */
Matt Carlsonbaf8a942009-09-01 13:13:00 +0000717/* 0x624 --> 0x670 unused */
718
719#define MAC_RSS_INDIR_TBL_0 0x00000630
720
721#define MAC_RSS_HASH_KEY_0 0x00000670
722#define MAC_RSS_HASH_KEY_1 0x00000674
723#define MAC_RSS_HASH_KEY_2 0x00000678
724#define MAC_RSS_HASH_KEY_3 0x0000067c
725#define MAC_RSS_HASH_KEY_4 0x00000680
726#define MAC_RSS_HASH_KEY_5 0x00000684
727#define MAC_RSS_HASH_KEY_6 0x00000688
728#define MAC_RSS_HASH_KEY_7 0x0000068c
729#define MAC_RSS_HASH_KEY_8 0x00000690
730#define MAC_RSS_HASH_KEY_9 0x00000694
731/* 0x698 --> 0x800 unused */
732
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733#define MAC_TX_STATS_OCTETS 0x00000800
734#define MAC_TX_STATS_RESV1 0x00000804
735#define MAC_TX_STATS_COLLISIONS 0x00000808
736#define MAC_TX_STATS_XON_SENT 0x0000080c
737#define MAC_TX_STATS_XOFF_SENT 0x00000810
738#define MAC_TX_STATS_RESV2 0x00000814
739#define MAC_TX_STATS_MAC_ERRORS 0x00000818
740#define MAC_TX_STATS_SINGLE_COLLISIONS 0x0000081c
741#define MAC_TX_STATS_MULT_COLLISIONS 0x00000820
742#define MAC_TX_STATS_DEFERRED 0x00000824
743#define MAC_TX_STATS_RESV3 0x00000828
744#define MAC_TX_STATS_EXCESSIVE_COL 0x0000082c
745#define MAC_TX_STATS_LATE_COL 0x00000830
746#define MAC_TX_STATS_RESV4_1 0x00000834
747#define MAC_TX_STATS_RESV4_2 0x00000838
748#define MAC_TX_STATS_RESV4_3 0x0000083c
749#define MAC_TX_STATS_RESV4_4 0x00000840
750#define MAC_TX_STATS_RESV4_5 0x00000844
751#define MAC_TX_STATS_RESV4_6 0x00000848
752#define MAC_TX_STATS_RESV4_7 0x0000084c
753#define MAC_TX_STATS_RESV4_8 0x00000850
754#define MAC_TX_STATS_RESV4_9 0x00000854
755#define MAC_TX_STATS_RESV4_10 0x00000858
756#define MAC_TX_STATS_RESV4_11 0x0000085c
757#define MAC_TX_STATS_RESV4_12 0x00000860
758#define MAC_TX_STATS_RESV4_13 0x00000864
759#define MAC_TX_STATS_RESV4_14 0x00000868
760#define MAC_TX_STATS_UCAST 0x0000086c
761#define MAC_TX_STATS_MCAST 0x00000870
762#define MAC_TX_STATS_BCAST 0x00000874
763#define MAC_TX_STATS_RESV5_1 0x00000878
764#define MAC_TX_STATS_RESV5_2 0x0000087c
765#define MAC_RX_STATS_OCTETS 0x00000880
766#define MAC_RX_STATS_RESV1 0x00000884
767#define MAC_RX_STATS_FRAGMENTS 0x00000888
768#define MAC_RX_STATS_UCAST 0x0000088c
769#define MAC_RX_STATS_MCAST 0x00000890
770#define MAC_RX_STATS_BCAST 0x00000894
771#define MAC_RX_STATS_FCS_ERRORS 0x00000898
772#define MAC_RX_STATS_ALIGN_ERRORS 0x0000089c
773#define MAC_RX_STATS_XON_PAUSE_RECVD 0x000008a0
774#define MAC_RX_STATS_XOFF_PAUSE_RECVD 0x000008a4
775#define MAC_RX_STATS_MAC_CTRL_RECVD 0x000008a8
776#define MAC_RX_STATS_XOFF_ENTERED 0x000008ac
777#define MAC_RX_STATS_FRAME_TOO_LONG 0x000008b0
778#define MAC_RX_STATS_JABBERS 0x000008b4
779#define MAC_RX_STATS_UNDERSIZE 0x000008b8
780/* 0x8bc --> 0xc00 unused */
781
782/* Send data initiator control registers */
783#define SNDDATAI_MODE 0x00000c00
784#define SNDDATAI_MODE_RESET 0x00000001
785#define SNDDATAI_MODE_ENABLE 0x00000002
786#define SNDDATAI_MODE_STAT_OFLOW_ENAB 0x00000004
787#define SNDDATAI_STATUS 0x00000c04
788#define SNDDATAI_STATUS_STAT_OFLOW 0x00000004
789#define SNDDATAI_STATSCTRL 0x00000c08
790#define SNDDATAI_SCTRL_ENABLE 0x00000001
791#define SNDDATAI_SCTRL_FASTUPD 0x00000002
792#define SNDDATAI_SCTRL_CLEAR 0x00000004
793#define SNDDATAI_SCTRL_FLUSH 0x00000008
794#define SNDDATAI_SCTRL_FORCE_ZERO 0x00000010
795#define SNDDATAI_STATSENAB 0x00000c0c
796#define SNDDATAI_STATSINCMASK 0x00000c10
Michael Chanb5d37722006-09-27 16:06:21 -0700797#define ISO_PKT_TX 0x00000c20
798/* 0xc24 --> 0xc80 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799#define SNDDATAI_COS_CNT_0 0x00000c80
800#define SNDDATAI_COS_CNT_1 0x00000c84
801#define SNDDATAI_COS_CNT_2 0x00000c88
802#define SNDDATAI_COS_CNT_3 0x00000c8c
803#define SNDDATAI_COS_CNT_4 0x00000c90
804#define SNDDATAI_COS_CNT_5 0x00000c94
805#define SNDDATAI_COS_CNT_6 0x00000c98
806#define SNDDATAI_COS_CNT_7 0x00000c9c
807#define SNDDATAI_COS_CNT_8 0x00000ca0
808#define SNDDATAI_COS_CNT_9 0x00000ca4
809#define SNDDATAI_COS_CNT_10 0x00000ca8
810#define SNDDATAI_COS_CNT_11 0x00000cac
811#define SNDDATAI_COS_CNT_12 0x00000cb0
812#define SNDDATAI_COS_CNT_13 0x00000cb4
813#define SNDDATAI_COS_CNT_14 0x00000cb8
814#define SNDDATAI_COS_CNT_15 0x00000cbc
815#define SNDDATAI_DMA_RDQ_FULL_CNT 0x00000cc0
816#define SNDDATAI_DMA_PRIO_RDQ_FULL_CNT 0x00000cc4
817#define SNDDATAI_SDCQ_FULL_CNT 0x00000cc8
818#define SNDDATAI_NICRNG_SSND_PIDX_CNT 0x00000ccc
819#define SNDDATAI_STATS_UPDATED_CNT 0x00000cd0
820#define SNDDATAI_INTERRUPTS_CNT 0x00000cd4
821#define SNDDATAI_AVOID_INTERRUPTS_CNT 0x00000cd8
822#define SNDDATAI_SND_THRESH_HIT_CNT 0x00000cdc
823/* 0xce0 --> 0x1000 unused */
824
825/* Send data completion control registers */
826#define SNDDATAC_MODE 0x00001000
827#define SNDDATAC_MODE_RESET 0x00000001
828#define SNDDATAC_MODE_ENABLE 0x00000002
Matt Carlson9936bcf2007-10-10 18:03:07 -0700829#define SNDDATAC_MODE_CDELAY 0x00000010
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830/* 0x1004 --> 0x1400 unused */
831
832/* Send BD ring selector */
833#define SNDBDS_MODE 0x00001400
834#define SNDBDS_MODE_RESET 0x00000001
835#define SNDBDS_MODE_ENABLE 0x00000002
836#define SNDBDS_MODE_ATTN_ENABLE 0x00000004
837#define SNDBDS_STATUS 0x00001404
838#define SNDBDS_STATUS_ERROR_ATTN 0x00000004
839#define SNDBDS_HWDIAG 0x00001408
840/* 0x140c --> 0x1440 */
841#define SNDBDS_SEL_CON_IDX_0 0x00001440
842#define SNDBDS_SEL_CON_IDX_1 0x00001444
843#define SNDBDS_SEL_CON_IDX_2 0x00001448
844#define SNDBDS_SEL_CON_IDX_3 0x0000144c
845#define SNDBDS_SEL_CON_IDX_4 0x00001450
846#define SNDBDS_SEL_CON_IDX_5 0x00001454
847#define SNDBDS_SEL_CON_IDX_6 0x00001458
848#define SNDBDS_SEL_CON_IDX_7 0x0000145c
849#define SNDBDS_SEL_CON_IDX_8 0x00001460
850#define SNDBDS_SEL_CON_IDX_9 0x00001464
851#define SNDBDS_SEL_CON_IDX_10 0x00001468
852#define SNDBDS_SEL_CON_IDX_11 0x0000146c
853#define SNDBDS_SEL_CON_IDX_12 0x00001470
854#define SNDBDS_SEL_CON_IDX_13 0x00001474
855#define SNDBDS_SEL_CON_IDX_14 0x00001478
856#define SNDBDS_SEL_CON_IDX_15 0x0000147c
857/* 0x1480 --> 0x1800 unused */
858
859/* Send BD initiator control registers */
860#define SNDBDI_MODE 0x00001800
861#define SNDBDI_MODE_RESET 0x00000001
862#define SNDBDI_MODE_ENABLE 0x00000002
863#define SNDBDI_MODE_ATTN_ENABLE 0x00000004
Matt Carlsonfe5f5782009-09-01 13:09:39 +0000864#define SNDBDI_MODE_MULTI_TXQ_EN 0x00000020
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865#define SNDBDI_STATUS 0x00001804
866#define SNDBDI_STATUS_ERROR_ATTN 0x00000004
867#define SNDBDI_IN_PROD_IDX_0 0x00001808
868#define SNDBDI_IN_PROD_IDX_1 0x0000180c
869#define SNDBDI_IN_PROD_IDX_2 0x00001810
870#define SNDBDI_IN_PROD_IDX_3 0x00001814
871#define SNDBDI_IN_PROD_IDX_4 0x00001818
872#define SNDBDI_IN_PROD_IDX_5 0x0000181c
873#define SNDBDI_IN_PROD_IDX_6 0x00001820
874#define SNDBDI_IN_PROD_IDX_7 0x00001824
875#define SNDBDI_IN_PROD_IDX_8 0x00001828
876#define SNDBDI_IN_PROD_IDX_9 0x0000182c
877#define SNDBDI_IN_PROD_IDX_10 0x00001830
878#define SNDBDI_IN_PROD_IDX_11 0x00001834
879#define SNDBDI_IN_PROD_IDX_12 0x00001838
880#define SNDBDI_IN_PROD_IDX_13 0x0000183c
881#define SNDBDI_IN_PROD_IDX_14 0x00001840
882#define SNDBDI_IN_PROD_IDX_15 0x00001844
883/* 0x1848 --> 0x1c00 unused */
884
885/* Send BD completion control registers */
886#define SNDBDC_MODE 0x00001c00
887#define SNDBDC_MODE_RESET 0x00000001
888#define SNDBDC_MODE_ENABLE 0x00000002
889#define SNDBDC_MODE_ATTN_ENABLE 0x00000004
890/* 0x1c04 --> 0x2000 unused */
891
892/* Receive list placement control registers */
893#define RCVLPC_MODE 0x00002000
894#define RCVLPC_MODE_RESET 0x00000001
895#define RCVLPC_MODE_ENABLE 0x00000002
896#define RCVLPC_MODE_CLASS0_ATTN_ENAB 0x00000004
897#define RCVLPC_MODE_MAPOOR_AATTN_ENAB 0x00000008
898#define RCVLPC_MODE_STAT_OFLOW_ENAB 0x00000010
899#define RCVLPC_STATUS 0x00002004
900#define RCVLPC_STATUS_CLASS0 0x00000004
901#define RCVLPC_STATUS_MAPOOR 0x00000008
902#define RCVLPC_STATUS_STAT_OFLOW 0x00000010
903#define RCVLPC_LOCK 0x00002008
904#define RCVLPC_LOCK_REQ_MASK 0x0000ffff
905#define RCVLPC_LOCK_REQ_SHIFT 0
906#define RCVLPC_LOCK_GRANT_MASK 0xffff0000
907#define RCVLPC_LOCK_GRANT_SHIFT 16
908#define RCVLPC_NON_EMPTY_BITS 0x0000200c
909#define RCVLPC_NON_EMPTY_BITS_MASK 0x0000ffff
910#define RCVLPC_CONFIG 0x00002010
911#define RCVLPC_STATSCTRL 0x00002014
912#define RCVLPC_STATSCTRL_ENABLE 0x00000001
913#define RCVLPC_STATSCTRL_FASTUPD 0x00000002
914#define RCVLPC_STATS_ENABLE 0x00002018
Matt Carlson255ca312009-08-25 10:07:27 +0000915#define RCVLPC_STATSENAB_ASF_FIX 0x00000002
Michael Chan16613942006-06-29 20:15:13 -0700916#define RCVLPC_STATSENAB_DACK_FIX 0x00040000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917#define RCVLPC_STATSENAB_LNGBRST_RFIX 0x00400000
918#define RCVLPC_STATS_INCMASK 0x0000201c
919/* 0x2020 --> 0x2100 unused */
920#define RCVLPC_SELLST_BASE 0x00002100 /* 16 16-byte entries */
921#define SELLST_TAIL 0x00000004
922#define SELLST_CONT 0x00000008
923#define SELLST_UNUSED 0x0000000c
924#define RCVLPC_COS_CNTL_BASE 0x00002200 /* 16 4-byte entries */
925#define RCVLPC_DROP_FILTER_CNT 0x00002240
926#define RCVLPC_DMA_WQ_FULL_CNT 0x00002244
927#define RCVLPC_DMA_HIPRIO_WQ_FULL_CNT 0x00002248
928#define RCVLPC_NO_RCV_BD_CNT 0x0000224c
929#define RCVLPC_IN_DISCARDS_CNT 0x00002250
930#define RCVLPC_IN_ERRORS_CNT 0x00002254
931#define RCVLPC_RCV_THRESH_HIT_CNT 0x00002258
932/* 0x225c --> 0x2400 unused */
933
934/* Receive Data and Receive BD Initiator Control */
935#define RCVDBDI_MODE 0x00002400
936#define RCVDBDI_MODE_RESET 0x00000001
937#define RCVDBDI_MODE_ENABLE 0x00000002
938#define RCVDBDI_MODE_JUMBOBD_NEEDED 0x00000004
939#define RCVDBDI_MODE_FRM_TOO_BIG 0x00000008
940#define RCVDBDI_MODE_INV_RING_SZ 0x00000010
941#define RCVDBDI_STATUS 0x00002404
942#define RCVDBDI_STATUS_JUMBOBD_NEEDED 0x00000004
943#define RCVDBDI_STATUS_FRM_TOO_BIG 0x00000008
944#define RCVDBDI_STATUS_INV_RING_SZ 0x00000010
945#define RCVDBDI_SPLIT_FRAME_MINSZ 0x00002408
946/* 0x240c --> 0x2440 unused */
947#define RCVDBDI_JUMBO_BD 0x00002440 /* TG3_BDINFO_... */
948#define RCVDBDI_STD_BD 0x00002450 /* TG3_BDINFO_... */
949#define RCVDBDI_MINI_BD 0x00002460 /* TG3_BDINFO_... */
950#define RCVDBDI_JUMBO_CON_IDX 0x00002470
951#define RCVDBDI_STD_CON_IDX 0x00002474
952#define RCVDBDI_MINI_CON_IDX 0x00002478
953/* 0x247c --> 0x2480 unused */
954#define RCVDBDI_BD_PROD_IDX_0 0x00002480
955#define RCVDBDI_BD_PROD_IDX_1 0x00002484
956#define RCVDBDI_BD_PROD_IDX_2 0x00002488
957#define RCVDBDI_BD_PROD_IDX_3 0x0000248c
958#define RCVDBDI_BD_PROD_IDX_4 0x00002490
959#define RCVDBDI_BD_PROD_IDX_5 0x00002494
960#define RCVDBDI_BD_PROD_IDX_6 0x00002498
961#define RCVDBDI_BD_PROD_IDX_7 0x0000249c
962#define RCVDBDI_BD_PROD_IDX_8 0x000024a0
963#define RCVDBDI_BD_PROD_IDX_9 0x000024a4
964#define RCVDBDI_BD_PROD_IDX_10 0x000024a8
965#define RCVDBDI_BD_PROD_IDX_11 0x000024ac
966#define RCVDBDI_BD_PROD_IDX_12 0x000024b0
967#define RCVDBDI_BD_PROD_IDX_13 0x000024b4
968#define RCVDBDI_BD_PROD_IDX_14 0x000024b8
969#define RCVDBDI_BD_PROD_IDX_15 0x000024bc
970#define RCVDBDI_HWDIAG 0x000024c0
971/* 0x24c4 --> 0x2800 unused */
972
973/* Receive Data Completion Control */
974#define RCVDCC_MODE 0x00002800
975#define RCVDCC_MODE_RESET 0x00000001
976#define RCVDCC_MODE_ENABLE 0x00000002
977#define RCVDCC_MODE_ATTN_ENABLE 0x00000004
978/* 0x2804 --> 0x2c00 unused */
979
980/* Receive BD Initiator Control Registers */
981#define RCVBDI_MODE 0x00002c00
982#define RCVBDI_MODE_RESET 0x00000001
983#define RCVBDI_MODE_ENABLE 0x00000002
984#define RCVBDI_MODE_RCB_ATTN_ENAB 0x00000004
985#define RCVBDI_STATUS 0x00002c04
986#define RCVBDI_STATUS_RCB_ATTN 0x00000004
987#define RCVBDI_JUMBO_PROD_IDX 0x00002c08
988#define RCVBDI_STD_PROD_IDX 0x00002c0c
989#define RCVBDI_MINI_PROD_IDX 0x00002c10
990#define RCVBDI_MINI_THRESH 0x00002c14
991#define RCVBDI_STD_THRESH 0x00002c18
992#define RCVBDI_JUMBO_THRESH 0x00002c1c
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000993/* 0x2c20 --> 0x2d00 unused */
994
995#define STD_REPLENISH_LWM 0x00002d00
996#define JMB_REPLENISH_LWM 0x00002d04
997/* 0x2d08 --> 0x3000 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998
999/* Receive BD Completion Control Registers */
1000#define RCVCC_MODE 0x00003000
1001#define RCVCC_MODE_RESET 0x00000001
1002#define RCVCC_MODE_ENABLE 0x00000002
1003#define RCVCC_MODE_ATTN_ENABLE 0x00000004
1004#define RCVCC_STATUS 0x00003004
1005#define RCVCC_STATUS_ERROR_ATTN 0x00000004
1006#define RCVCC_JUMP_PROD_IDX 0x00003008
1007#define RCVCC_STD_PROD_IDX 0x0000300c
1008#define RCVCC_MINI_PROD_IDX 0x00003010
1009/* 0x3014 --> 0x3400 unused */
1010
1011/* Receive list selector control registers */
1012#define RCVLSC_MODE 0x00003400
1013#define RCVLSC_MODE_RESET 0x00000001
1014#define RCVLSC_MODE_ENABLE 0x00000002
1015#define RCVLSC_MODE_ATTN_ENABLE 0x00000004
1016#define RCVLSC_STATUS 0x00003404
1017#define RCVLSC_STATUS_ERROR_ATTN 0x00000004
Matt Carlsond30cdd22007-10-07 23:28:35 -07001018/* 0x3408 --> 0x3600 unused */
1019
1020/* CPMU registers */
1021#define TG3_CPMU_CTRL 0x00003600
1022#define CPMU_CTRL_LINK_IDLE_MODE 0x00000200
1023#define CPMU_CTRL_LINK_AWARE_MODE 0x00000400
Matt Carlson9936bcf2007-10-10 18:03:07 -07001024#define CPMU_CTRL_LINK_SPEED_MODE 0x00004000
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001025#define CPMU_CTRL_GPHY_10MB_RXONLY 0x00010000
Matt Carlson9acb9612007-11-12 21:10:06 -08001026#define TG3_CPMU_LSPD_10MB_CLK 0x00003604
1027#define CPMU_LSPD_10MB_MACCLK_MASK 0x001f0000
1028#define CPMU_LSPD_10MB_MACCLK_6_25 0x00130000
1029/* 0x3608 --> 0x360c unused */
Matt Carlsonce057f02007-11-12 21:08:03 -08001030
1031#define TG3_CPMU_LSPD_1000MB_CLK 0x0000360c
1032#define CPMU_LSPD_1000MB_MACCLK_62_5 0x00000000
1033#define CPMU_LSPD_1000MB_MACCLK_12_5 0x00110000
1034#define CPMU_LSPD_1000MB_MACCLK_MASK 0x001f0000
Matt Carlson9acb9612007-11-12 21:10:06 -08001035#define TG3_CPMU_LNK_AWARE_PWRMD 0x00003610
1036#define CPMU_LNK_AWARE_MACCLK_MASK 0x001f0000
1037#define CPMU_LNK_AWARE_MACCLK_6_25 0x00130000
1038/* 0x3614 --> 0x361c unused */
1039
1040#define TG3_CPMU_HST_ACC 0x0000361c
1041#define CPMU_HST_ACC_MACCLK_MASK 0x001f0000
1042#define CPMU_HST_ACC_MACCLK_6_25 0x00130000
Matt Carlsona1b950d2009-09-01 13:20:17 +00001043/* 0x3620 --> 0x362c unused */
Matt Carlsonaa6c91f2007-11-12 21:18:04 -08001044
Matt Carlsona1b950d2009-09-01 13:20:17 +00001045#define TG3_CPMU_STATUS 0x0000362c
1046#define TG3_CPMU_STATUS_PCIE_FUNC 0x20000000
Matt Carlsonaa6c91f2007-11-12 21:18:04 -08001047#define TG3_CPMU_CLCK_STAT 0x00003630
1048#define CPMU_CLCK_STAT_MAC_CLCK_MASK 0x001f0000
1049#define CPMU_CLCK_STAT_MAC_CLCK_62_5 0x00000000
1050#define CPMU_CLCK_STAT_MAC_CLCK_12_5 0x00110000
1051#define CPMU_CLCK_STAT_MAC_CLCK_6_25 0x00130000
1052/* 0x3634 --> 0x365c unused */
Matt Carlson9936bcf2007-10-10 18:03:07 -07001053
1054#define TG3_CPMU_MUTEX_REQ 0x0000365c
1055#define CPMU_MUTEX_REQ_DRIVER 0x00001000
1056#define TG3_CPMU_MUTEX_GNT 0x00003660
1057#define CPMU_MUTEX_GNT_DRIVER 0x00001000
Matt Carlsond1ec96a2010-01-12 10:11:38 +00001058#define TG3_CPMU_PHY_STRAP 0x00003664
1059#define TG3_CPMU_PHY_STRAP_IS_SERDES 0x00000020
Matt Carlson9936bcf2007-10-10 18:03:07 -07001060/* 0x3664 --> 0x3800 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061
1062/* Mbuf cluster free registers */
1063#define MBFREE_MODE 0x00003800
1064#define MBFREE_MODE_RESET 0x00000001
1065#define MBFREE_MODE_ENABLE 0x00000002
1066#define MBFREE_STATUS 0x00003804
1067/* 0x3808 --> 0x3c00 unused */
1068
1069/* Host coalescing control registers */
1070#define HOSTCC_MODE 0x00003c00
1071#define HOSTCC_MODE_RESET 0x00000001
1072#define HOSTCC_MODE_ENABLE 0x00000002
1073#define HOSTCC_MODE_ATTN 0x00000004
1074#define HOSTCC_MODE_NOW 0x00000008
1075#define HOSTCC_MODE_FULL_STATUS 0x00000000
1076#define HOSTCC_MODE_64BYTE 0x00000080
1077#define HOSTCC_MODE_32BYTE 0x00000100
1078#define HOSTCC_MODE_CLRTICK_RXBD 0x00000200
1079#define HOSTCC_MODE_CLRTICK_TXBD 0x00000400
1080#define HOSTCC_MODE_NOINT_ON_NOW 0x00000800
1081#define HOSTCC_MODE_NOINT_ON_FORCE 0x00001000
Matt Carlsonfd2ce372009-09-01 12:51:13 +00001082#define HOSTCC_MODE_COAL_VEC1_NOW 0x00002000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083#define HOSTCC_STATUS 0x00003c04
1084#define HOSTCC_STATUS_ERROR_ATTN 0x00000004
1085#define HOSTCC_RXCOL_TICKS 0x00003c08
1086#define LOW_RXCOL_TICKS 0x00000032
David S. Miller15f98502005-05-18 22:49:26 -07001087#define LOW_RXCOL_TICKS_CLRTCKS 0x00000014
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088#define DEFAULT_RXCOL_TICKS 0x00000048
1089#define HIGH_RXCOL_TICKS 0x00000096
Michael Chand244c892005-07-05 14:42:33 -07001090#define MAX_RXCOL_TICKS 0x000003ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091#define HOSTCC_TXCOL_TICKS 0x00003c0c
1092#define LOW_TXCOL_TICKS 0x00000096
David S. Miller15f98502005-05-18 22:49:26 -07001093#define LOW_TXCOL_TICKS_CLRTCKS 0x00000048
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094#define DEFAULT_TXCOL_TICKS 0x0000012c
1095#define HIGH_TXCOL_TICKS 0x00000145
Michael Chand244c892005-07-05 14:42:33 -07001096#define MAX_TXCOL_TICKS 0x000003ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097#define HOSTCC_RXMAX_FRAMES 0x00003c10
1098#define LOW_RXMAX_FRAMES 0x00000005
1099#define DEFAULT_RXMAX_FRAMES 0x00000008
1100#define HIGH_RXMAX_FRAMES 0x00000012
Michael Chand244c892005-07-05 14:42:33 -07001101#define MAX_RXMAX_FRAMES 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102#define HOSTCC_TXMAX_FRAMES 0x00003c14
1103#define LOW_TXMAX_FRAMES 0x00000035
1104#define DEFAULT_TXMAX_FRAMES 0x0000004b
1105#define HIGH_TXMAX_FRAMES 0x00000052
Michael Chand244c892005-07-05 14:42:33 -07001106#define MAX_TXMAX_FRAMES 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107#define HOSTCC_RXCOAL_TICK_INT 0x00003c18
1108#define DEFAULT_RXCOAL_TICK_INT 0x00000019
David S. Miller15f98502005-05-18 22:49:26 -07001109#define DEFAULT_RXCOAL_TICK_INT_CLRTCKS 0x00000014
Michael Chand244c892005-07-05 14:42:33 -07001110#define MAX_RXCOAL_TICK_INT 0x000003ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111#define HOSTCC_TXCOAL_TICK_INT 0x00003c1c
1112#define DEFAULT_TXCOAL_TICK_INT 0x00000019
David S. Miller15f98502005-05-18 22:49:26 -07001113#define DEFAULT_TXCOAL_TICK_INT_CLRTCKS 0x00000014
Michael Chand244c892005-07-05 14:42:33 -07001114#define MAX_TXCOAL_TICK_INT 0x000003ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115#define HOSTCC_RXCOAL_MAXF_INT 0x00003c20
1116#define DEFAULT_RXCOAL_MAXF_INT 0x00000005
Michael Chand244c892005-07-05 14:42:33 -07001117#define MAX_RXCOAL_MAXF_INT 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118#define HOSTCC_TXCOAL_MAXF_INT 0x00003c24
1119#define DEFAULT_TXCOAL_MAXF_INT 0x00000005
Michael Chand244c892005-07-05 14:42:33 -07001120#define MAX_TXCOAL_MAXF_INT 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121#define HOSTCC_STAT_COAL_TICKS 0x00003c28
1122#define DEFAULT_STAT_COAL_TICKS 0x000f4240
Michael Chand244c892005-07-05 14:42:33 -07001123#define MAX_STAT_COAL_TICKS 0xd693d400
1124#define MIN_STAT_COAL_TICKS 0x00000064
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125/* 0x3c2c --> 0x3c30 unused */
1126#define HOSTCC_STATS_BLK_HOST_ADDR 0x00003c30 /* 64-bit */
1127#define HOSTCC_STATUS_BLK_HOST_ADDR 0x00003c38 /* 64-bit */
1128#define HOSTCC_STATS_BLK_NIC_ADDR 0x00003c40
1129#define HOSTCC_STATUS_BLK_NIC_ADDR 0x00003c44
1130#define HOSTCC_FLOW_ATTN 0x00003c48
1131/* 0x3c4c --> 0x3c50 unused */
1132#define HOSTCC_JUMBO_CON_IDX 0x00003c50
1133#define HOSTCC_STD_CON_IDX 0x00003c54
1134#define HOSTCC_MINI_CON_IDX 0x00003c58
1135/* 0x3c5c --> 0x3c80 unused */
1136#define HOSTCC_RET_PROD_IDX_0 0x00003c80
1137#define HOSTCC_RET_PROD_IDX_1 0x00003c84
1138#define HOSTCC_RET_PROD_IDX_2 0x00003c88
1139#define HOSTCC_RET_PROD_IDX_3 0x00003c8c
1140#define HOSTCC_RET_PROD_IDX_4 0x00003c90
1141#define HOSTCC_RET_PROD_IDX_5 0x00003c94
1142#define HOSTCC_RET_PROD_IDX_6 0x00003c98
1143#define HOSTCC_RET_PROD_IDX_7 0x00003c9c
1144#define HOSTCC_RET_PROD_IDX_8 0x00003ca0
1145#define HOSTCC_RET_PROD_IDX_9 0x00003ca4
1146#define HOSTCC_RET_PROD_IDX_10 0x00003ca8
1147#define HOSTCC_RET_PROD_IDX_11 0x00003cac
1148#define HOSTCC_RET_PROD_IDX_12 0x00003cb0
1149#define HOSTCC_RET_PROD_IDX_13 0x00003cb4
1150#define HOSTCC_RET_PROD_IDX_14 0x00003cb8
1151#define HOSTCC_RET_PROD_IDX_15 0x00003cbc
1152#define HOSTCC_SND_CON_IDX_0 0x00003cc0
1153#define HOSTCC_SND_CON_IDX_1 0x00003cc4
1154#define HOSTCC_SND_CON_IDX_2 0x00003cc8
1155#define HOSTCC_SND_CON_IDX_3 0x00003ccc
1156#define HOSTCC_SND_CON_IDX_4 0x00003cd0
1157#define HOSTCC_SND_CON_IDX_5 0x00003cd4
1158#define HOSTCC_SND_CON_IDX_6 0x00003cd8
1159#define HOSTCC_SND_CON_IDX_7 0x00003cdc
1160#define HOSTCC_SND_CON_IDX_8 0x00003ce0
1161#define HOSTCC_SND_CON_IDX_9 0x00003ce4
1162#define HOSTCC_SND_CON_IDX_10 0x00003ce8
1163#define HOSTCC_SND_CON_IDX_11 0x00003cec
1164#define HOSTCC_SND_CON_IDX_12 0x00003cf0
1165#define HOSTCC_SND_CON_IDX_13 0x00003cf4
1166#define HOSTCC_SND_CON_IDX_14 0x00003cf8
1167#define HOSTCC_SND_CON_IDX_15 0x00003cfc
Matt Carlsonf77a6a82009-09-01 13:04:37 +00001168#define HOSTCC_STATBLCK_RING1 0x00003d00
Matt Carlsonb6080e12009-09-01 13:12:00 +00001169/* 0x3d00 --> 0x3d80 unused */
1170
1171#define HOSTCC_RXCOL_TICKS_VEC1 0x00003d80
1172#define HOSTCC_TXCOL_TICKS_VEC1 0x00003d84
1173#define HOSTCC_RXMAX_FRAMES_VEC1 0x00003d88
1174#define HOSTCC_TXMAX_FRAMES_VEC1 0x00003d8c
1175#define HOSTCC_RXCOAL_MAXF_INT_VEC1 0x00003d90
1176#define HOSTCC_TXCOAL_MAXF_INT_VEC1 0x00003d94
1177/* 0x3d98 --> 0x4000 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178
1179/* Memory arbiter control registers */
1180#define MEMARB_MODE 0x00004000
1181#define MEMARB_MODE_RESET 0x00000001
1182#define MEMARB_MODE_ENABLE 0x00000002
1183#define MEMARB_STATUS 0x00004004
1184#define MEMARB_TRAP_ADDR_LOW 0x00004008
1185#define MEMARB_TRAP_ADDR_HIGH 0x0000400c
1186/* 0x4010 --> 0x4400 unused */
1187
1188/* Buffer manager control registers */
1189#define BUFMGR_MODE 0x00004400
1190#define BUFMGR_MODE_RESET 0x00000001
1191#define BUFMGR_MODE_ENABLE 0x00000002
1192#define BUFMGR_MODE_ATTN_ENABLE 0x00000004
1193#define BUFMGR_MODE_BM_TEST 0x00000008
1194#define BUFMGR_MODE_MBLOW_ATTN_ENAB 0x00000010
1195#define BUFMGR_STATUS 0x00004404
1196#define BUFMGR_STATUS_ERROR 0x00000004
1197#define BUFMGR_STATUS_MBLOW 0x00000010
1198#define BUFMGR_MB_POOL_ADDR 0x00004408
1199#define BUFMGR_MB_POOL_SIZE 0x0000440c
1200#define BUFMGR_MB_RDMA_LOW_WATER 0x00004410
1201#define DEFAULT_MB_RDMA_LOW_WATER 0x00000050
1202#define DEFAULT_MB_RDMA_LOW_WATER_5705 0x00000000
1203#define DEFAULT_MB_RDMA_LOW_WATER_JUMBO 0x00000130
Michael Chanfdfec1722005-07-25 12:31:48 -07001204#define DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780 0x00000000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205#define BUFMGR_MB_MACRX_LOW_WATER 0x00004414
1206#define DEFAULT_MB_MACRX_LOW_WATER 0x00000020
1207#define DEFAULT_MB_MACRX_LOW_WATER_5705 0x00000010
Michael Chanb5d37722006-09-27 16:06:21 -07001208#define DEFAULT_MB_MACRX_LOW_WATER_5906 0x00000004
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209#define DEFAULT_MB_MACRX_LOW_WATER_JUMBO 0x00000098
Michael Chanfdfec1722005-07-25 12:31:48 -07001210#define DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780 0x0000004b
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211#define BUFMGR_MB_HIGH_WATER 0x00004418
1212#define DEFAULT_MB_HIGH_WATER 0x00000060
1213#define DEFAULT_MB_HIGH_WATER_5705 0x00000060
Michael Chanb5d37722006-09-27 16:06:21 -07001214#define DEFAULT_MB_HIGH_WATER_5906 0x00000010
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215#define DEFAULT_MB_HIGH_WATER_JUMBO 0x0000017c
Michael Chanfdfec1722005-07-25 12:31:48 -07001216#define DEFAULT_MB_HIGH_WATER_JUMBO_5780 0x00000096
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217#define BUFMGR_RX_MB_ALLOC_REQ 0x0000441c
1218#define BUFMGR_MB_ALLOC_BIT 0x10000000
1219#define BUFMGR_RX_MB_ALLOC_RESP 0x00004420
1220#define BUFMGR_TX_MB_ALLOC_REQ 0x00004424
1221#define BUFMGR_TX_MB_ALLOC_RESP 0x00004428
1222#define BUFMGR_DMA_DESC_POOL_ADDR 0x0000442c
1223#define BUFMGR_DMA_DESC_POOL_SIZE 0x00004430
1224#define BUFMGR_DMA_LOW_WATER 0x00004434
1225#define DEFAULT_DMA_LOW_WATER 0x00000005
1226#define BUFMGR_DMA_HIGH_WATER 0x00004438
1227#define DEFAULT_DMA_HIGH_WATER 0x0000000a
1228#define BUFMGR_RX_DMA_ALLOC_REQ 0x0000443c
1229#define BUFMGR_RX_DMA_ALLOC_RESP 0x00004440
1230#define BUFMGR_TX_DMA_ALLOC_REQ 0x00004444
1231#define BUFMGR_TX_DMA_ALLOC_RESP 0x00004448
1232#define BUFMGR_HWDIAG_0 0x0000444c
1233#define BUFMGR_HWDIAG_1 0x00004450
1234#define BUFMGR_HWDIAG_2 0x00004454
1235/* 0x4458 --> 0x4800 unused */
1236
1237/* Read DMA control registers */
1238#define RDMAC_MODE 0x00004800
1239#define RDMAC_MODE_RESET 0x00000001
1240#define RDMAC_MODE_ENABLE 0x00000002
1241#define RDMAC_MODE_TGTABORT_ENAB 0x00000004
1242#define RDMAC_MODE_MSTABORT_ENAB 0x00000008
1243#define RDMAC_MODE_PARITYERR_ENAB 0x00000010
1244#define RDMAC_MODE_ADDROFLOW_ENAB 0x00000020
1245#define RDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
1246#define RDMAC_MODE_FIFOURUN_ENAB 0x00000080
1247#define RDMAC_MODE_FIFOOREAD_ENAB 0x00000100
1248#define RDMAC_MODE_LNGREAD_ENAB 0x00000200
1249#define RDMAC_MODE_SPLIT_ENABLE 0x00000800
Matt Carlsond30cdd22007-10-07 23:28:35 -07001250#define RDMAC_MODE_BD_SBD_CRPT_ENAB 0x00000800
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251#define RDMAC_MODE_SPLIT_RESET 0x00001000
Matt Carlsond30cdd22007-10-07 23:28:35 -07001252#define RDMAC_MODE_MBUF_RBD_CRPT_ENAB 0x00001000
1253#define RDMAC_MODE_MBUF_SBD_CRPT_ENAB 0x00002000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254#define RDMAC_MODE_FIFO_SIZE_128 0x00020000
1255#define RDMAC_MODE_FIFO_LONG_BURST 0x00030000
Matt Carlson027455a2008-12-21 20:19:30 -08001256#define RDMAC_MODE_IPV4_LSO_EN 0x08000000
1257#define RDMAC_MODE_IPV6_LSO_EN 0x10000000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258#define RDMAC_STATUS 0x00004804
1259#define RDMAC_STATUS_TGTABORT 0x00000004
1260#define RDMAC_STATUS_MSTABORT 0x00000008
1261#define RDMAC_STATUS_PARITYERR 0x00000010
1262#define RDMAC_STATUS_ADDROFLOW 0x00000020
1263#define RDMAC_STATUS_FIFOOFLOW 0x00000040
1264#define RDMAC_STATUS_FIFOURUN 0x00000080
1265#define RDMAC_STATUS_FIFOOREAD 0x00000100
1266#define RDMAC_STATUS_LNGREAD 0x00000200
1267/* 0x4808 --> 0x4c00 unused */
1268
1269/* Write DMA control registers */
1270#define WDMAC_MODE 0x00004c00
1271#define WDMAC_MODE_RESET 0x00000001
1272#define WDMAC_MODE_ENABLE 0x00000002
1273#define WDMAC_MODE_TGTABORT_ENAB 0x00000004
1274#define WDMAC_MODE_MSTABORT_ENAB 0x00000008
1275#define WDMAC_MODE_PARITYERR_ENAB 0x00000010
1276#define WDMAC_MODE_ADDROFLOW_ENAB 0x00000020
1277#define WDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
1278#define WDMAC_MODE_FIFOURUN_ENAB 0x00000080
1279#define WDMAC_MODE_FIFOOREAD_ENAB 0x00000100
1280#define WDMAC_MODE_LNGREAD_ENAB 0x00000200
Matt Carlson788a0352009-11-02 14:26:03 +00001281#define WDMAC_MODE_RX_ACCEL 0x00000400
Matt Carlsonf51f3562008-05-25 23:45:08 -07001282#define WDMAC_MODE_STATUS_TAG_FIX 0x20000000
Matt Carlson788a0352009-11-02 14:26:03 +00001283#define WDMAC_MODE_BURST_ALL_DATA 0xc0000000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284#define WDMAC_STATUS 0x00004c04
1285#define WDMAC_STATUS_TGTABORT 0x00000004
1286#define WDMAC_STATUS_MSTABORT 0x00000008
1287#define WDMAC_STATUS_PARITYERR 0x00000010
1288#define WDMAC_STATUS_ADDROFLOW 0x00000020
1289#define WDMAC_STATUS_FIFOOFLOW 0x00000040
1290#define WDMAC_STATUS_FIFOURUN 0x00000080
1291#define WDMAC_STATUS_FIFOOREAD 0x00000100
1292#define WDMAC_STATUS_LNGREAD 0x00000200
1293/* 0x4c08 --> 0x5000 unused */
1294
1295/* Per-cpu register offsets (arm9) */
1296#define CPU_MODE 0x00000000
1297#define CPU_MODE_RESET 0x00000001
1298#define CPU_MODE_HALT 0x00000400
1299#define CPU_STATE 0x00000004
1300#define CPU_EVTMASK 0x00000008
1301/* 0xc --> 0x1c reserved */
1302#define CPU_PC 0x0000001c
1303#define CPU_INSN 0x00000020
1304#define CPU_SPAD_UFLOW 0x00000024
1305#define CPU_WDOG_CLEAR 0x00000028
1306#define CPU_WDOG_VECTOR 0x0000002c
1307#define CPU_WDOG_PC 0x00000030
1308#define CPU_HW_BP 0x00000034
1309/* 0x38 --> 0x44 unused */
1310#define CPU_WDOG_SAVED_STATE 0x00000044
1311#define CPU_LAST_BRANCH_ADDR 0x00000048
1312#define CPU_SPAD_UFLOW_SET 0x0000004c
1313/* 0x50 --> 0x200 unused */
1314#define CPU_R0 0x00000200
1315#define CPU_R1 0x00000204
1316#define CPU_R2 0x00000208
1317#define CPU_R3 0x0000020c
1318#define CPU_R4 0x00000210
1319#define CPU_R5 0x00000214
1320#define CPU_R6 0x00000218
1321#define CPU_R7 0x0000021c
1322#define CPU_R8 0x00000220
1323#define CPU_R9 0x00000224
1324#define CPU_R10 0x00000228
1325#define CPU_R11 0x0000022c
1326#define CPU_R12 0x00000230
1327#define CPU_R13 0x00000234
1328#define CPU_R14 0x00000238
1329#define CPU_R15 0x0000023c
1330#define CPU_R16 0x00000240
1331#define CPU_R17 0x00000244
1332#define CPU_R18 0x00000248
1333#define CPU_R19 0x0000024c
1334#define CPU_R20 0x00000250
1335#define CPU_R21 0x00000254
1336#define CPU_R22 0x00000258
1337#define CPU_R23 0x0000025c
1338#define CPU_R24 0x00000260
1339#define CPU_R25 0x00000264
1340#define CPU_R26 0x00000268
1341#define CPU_R27 0x0000026c
1342#define CPU_R28 0x00000270
1343#define CPU_R29 0x00000274
1344#define CPU_R30 0x00000278
1345#define CPU_R31 0x0000027c
1346/* 0x280 --> 0x400 unused */
1347
1348#define RX_CPU_BASE 0x00005000
Chris Elmquist091465d2005-12-20 13:25:19 -08001349#define RX_CPU_MODE 0x00005000
1350#define RX_CPU_STATE 0x00005004
1351#define RX_CPU_PGMCTR 0x0000501c
1352#define RX_CPU_HWBKPT 0x00005034
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353#define TX_CPU_BASE 0x00005400
Chris Elmquist091465d2005-12-20 13:25:19 -08001354#define TX_CPU_MODE 0x00005400
1355#define TX_CPU_STATE 0x00005404
1356#define TX_CPU_PGMCTR 0x0000541c
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357
Michael Chanb5d37722006-09-27 16:06:21 -07001358#define VCPU_STATUS 0x00005100
1359#define VCPU_STATUS_INIT_DONE 0x04000000
1360#define VCPU_STATUS_DRV_RESET 0x08000000
1361
Matt Carlson8ed5d972007-05-07 00:25:49 -07001362#define VCPU_CFGSHDW 0x00005104
Matt Carlson0527ba32007-10-10 18:03:30 -07001363#define VCPU_CFGSHDW_WOL_ENABLE 0x00000001
1364#define VCPU_CFGSHDW_WOL_MAGPKT 0x00000004
Matt Carlson8ed5d972007-05-07 00:25:49 -07001365#define VCPU_CFGSHDW_ASPM_DBNC 0x00001000
1366
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367/* Mailboxes */
Michael Chanb5d37722006-09-27 16:06:21 -07001368#define GRCMBOX_BASE 0x00005600
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369#define GRCMBOX_INTERRUPT_0 0x00005800 /* 64-bit */
1370#define GRCMBOX_INTERRUPT_1 0x00005808 /* 64-bit */
1371#define GRCMBOX_INTERRUPT_2 0x00005810 /* 64-bit */
1372#define GRCMBOX_INTERRUPT_3 0x00005818 /* 64-bit */
1373#define GRCMBOX_GENERAL_0 0x00005820 /* 64-bit */
1374#define GRCMBOX_GENERAL_1 0x00005828 /* 64-bit */
1375#define GRCMBOX_GENERAL_2 0x00005830 /* 64-bit */
1376#define GRCMBOX_GENERAL_3 0x00005838 /* 64-bit */
1377#define GRCMBOX_GENERAL_4 0x00005840 /* 64-bit */
1378#define GRCMBOX_GENERAL_5 0x00005848 /* 64-bit */
1379#define GRCMBOX_GENERAL_6 0x00005850 /* 64-bit */
1380#define GRCMBOX_GENERAL_7 0x00005858 /* 64-bit */
1381#define GRCMBOX_RELOAD_STAT 0x00005860 /* 64-bit */
1382#define GRCMBOX_RCVSTD_PROD_IDX 0x00005868 /* 64-bit */
1383#define GRCMBOX_RCVJUMBO_PROD_IDX 0x00005870 /* 64-bit */
1384#define GRCMBOX_RCVMINI_PROD_IDX 0x00005878 /* 64-bit */
1385#define GRCMBOX_RCVRET_CON_IDX_0 0x00005880 /* 64-bit */
1386#define GRCMBOX_RCVRET_CON_IDX_1 0x00005888 /* 64-bit */
1387#define GRCMBOX_RCVRET_CON_IDX_2 0x00005890 /* 64-bit */
1388#define GRCMBOX_RCVRET_CON_IDX_3 0x00005898 /* 64-bit */
1389#define GRCMBOX_RCVRET_CON_IDX_4 0x000058a0 /* 64-bit */
1390#define GRCMBOX_RCVRET_CON_IDX_5 0x000058a8 /* 64-bit */
1391#define GRCMBOX_RCVRET_CON_IDX_6 0x000058b0 /* 64-bit */
1392#define GRCMBOX_RCVRET_CON_IDX_7 0x000058b8 /* 64-bit */
1393#define GRCMBOX_RCVRET_CON_IDX_8 0x000058c0 /* 64-bit */
1394#define GRCMBOX_RCVRET_CON_IDX_9 0x000058c8 /* 64-bit */
1395#define GRCMBOX_RCVRET_CON_IDX_10 0x000058d0 /* 64-bit */
1396#define GRCMBOX_RCVRET_CON_IDX_11 0x000058d8 /* 64-bit */
1397#define GRCMBOX_RCVRET_CON_IDX_12 0x000058e0 /* 64-bit */
1398#define GRCMBOX_RCVRET_CON_IDX_13 0x000058e8 /* 64-bit */
1399#define GRCMBOX_RCVRET_CON_IDX_14 0x000058f0 /* 64-bit */
1400#define GRCMBOX_RCVRET_CON_IDX_15 0x000058f8 /* 64-bit */
1401#define GRCMBOX_SNDHOST_PROD_IDX_0 0x00005900 /* 64-bit */
1402#define GRCMBOX_SNDHOST_PROD_IDX_1 0x00005908 /* 64-bit */
1403#define GRCMBOX_SNDHOST_PROD_IDX_2 0x00005910 /* 64-bit */
1404#define GRCMBOX_SNDHOST_PROD_IDX_3 0x00005918 /* 64-bit */
1405#define GRCMBOX_SNDHOST_PROD_IDX_4 0x00005920 /* 64-bit */
1406#define GRCMBOX_SNDHOST_PROD_IDX_5 0x00005928 /* 64-bit */
1407#define GRCMBOX_SNDHOST_PROD_IDX_6 0x00005930 /* 64-bit */
1408#define GRCMBOX_SNDHOST_PROD_IDX_7 0x00005938 /* 64-bit */
1409#define GRCMBOX_SNDHOST_PROD_IDX_8 0x00005940 /* 64-bit */
1410#define GRCMBOX_SNDHOST_PROD_IDX_9 0x00005948 /* 64-bit */
1411#define GRCMBOX_SNDHOST_PROD_IDX_10 0x00005950 /* 64-bit */
1412#define GRCMBOX_SNDHOST_PROD_IDX_11 0x00005958 /* 64-bit */
1413#define GRCMBOX_SNDHOST_PROD_IDX_12 0x00005960 /* 64-bit */
1414#define GRCMBOX_SNDHOST_PROD_IDX_13 0x00005968 /* 64-bit */
1415#define GRCMBOX_SNDHOST_PROD_IDX_14 0x00005970 /* 64-bit */
1416#define GRCMBOX_SNDHOST_PROD_IDX_15 0x00005978 /* 64-bit */
1417#define GRCMBOX_SNDNIC_PROD_IDX_0 0x00005980 /* 64-bit */
1418#define GRCMBOX_SNDNIC_PROD_IDX_1 0x00005988 /* 64-bit */
1419#define GRCMBOX_SNDNIC_PROD_IDX_2 0x00005990 /* 64-bit */
1420#define GRCMBOX_SNDNIC_PROD_IDX_3 0x00005998 /* 64-bit */
1421#define GRCMBOX_SNDNIC_PROD_IDX_4 0x000059a0 /* 64-bit */
1422#define GRCMBOX_SNDNIC_PROD_IDX_5 0x000059a8 /* 64-bit */
1423#define GRCMBOX_SNDNIC_PROD_IDX_6 0x000059b0 /* 64-bit */
1424#define GRCMBOX_SNDNIC_PROD_IDX_7 0x000059b8 /* 64-bit */
1425#define GRCMBOX_SNDNIC_PROD_IDX_8 0x000059c0 /* 64-bit */
1426#define GRCMBOX_SNDNIC_PROD_IDX_9 0x000059c8 /* 64-bit */
1427#define GRCMBOX_SNDNIC_PROD_IDX_10 0x000059d0 /* 64-bit */
1428#define GRCMBOX_SNDNIC_PROD_IDX_11 0x000059d8 /* 64-bit */
1429#define GRCMBOX_SNDNIC_PROD_IDX_12 0x000059e0 /* 64-bit */
1430#define GRCMBOX_SNDNIC_PROD_IDX_13 0x000059e8 /* 64-bit */
1431#define GRCMBOX_SNDNIC_PROD_IDX_14 0x000059f0 /* 64-bit */
1432#define GRCMBOX_SNDNIC_PROD_IDX_15 0x000059f8 /* 64-bit */
1433#define GRCMBOX_HIGH_PRIO_EV_VECTOR 0x00005a00
1434#define GRCMBOX_HIGH_PRIO_EV_MASK 0x00005a04
1435#define GRCMBOX_LOW_PRIO_EV_VEC 0x00005a08
1436#define GRCMBOX_LOW_PRIO_EV_MASK 0x00005a0c
1437/* 0x5a10 --> 0x5c00 */
1438
1439/* Flow Through queues */
1440#define FTQ_RESET 0x00005c00
1441/* 0x5c04 --> 0x5c10 unused */
1442#define FTQ_DMA_NORM_READ_CTL 0x00005c10
1443#define FTQ_DMA_NORM_READ_FULL_CNT 0x00005c14
1444#define FTQ_DMA_NORM_READ_FIFO_ENQDEQ 0x00005c18
1445#define FTQ_DMA_NORM_READ_WRITE_PEEK 0x00005c1c
1446#define FTQ_DMA_HIGH_READ_CTL 0x00005c20
1447#define FTQ_DMA_HIGH_READ_FULL_CNT 0x00005c24
1448#define FTQ_DMA_HIGH_READ_FIFO_ENQDEQ 0x00005c28
1449#define FTQ_DMA_HIGH_READ_WRITE_PEEK 0x00005c2c
1450#define FTQ_DMA_COMP_DISC_CTL 0x00005c30
1451#define FTQ_DMA_COMP_DISC_FULL_CNT 0x00005c34
1452#define FTQ_DMA_COMP_DISC_FIFO_ENQDEQ 0x00005c38
1453#define FTQ_DMA_COMP_DISC_WRITE_PEEK 0x00005c3c
1454#define FTQ_SEND_BD_COMP_CTL 0x00005c40
1455#define FTQ_SEND_BD_COMP_FULL_CNT 0x00005c44
1456#define FTQ_SEND_BD_COMP_FIFO_ENQDEQ 0x00005c48
1457#define FTQ_SEND_BD_COMP_WRITE_PEEK 0x00005c4c
1458#define FTQ_SEND_DATA_INIT_CTL 0x00005c50
1459#define FTQ_SEND_DATA_INIT_FULL_CNT 0x00005c54
1460#define FTQ_SEND_DATA_INIT_FIFO_ENQDEQ 0x00005c58
1461#define FTQ_SEND_DATA_INIT_WRITE_PEEK 0x00005c5c
1462#define FTQ_DMA_NORM_WRITE_CTL 0x00005c60
1463#define FTQ_DMA_NORM_WRITE_FULL_CNT 0x00005c64
1464#define FTQ_DMA_NORM_WRITE_FIFO_ENQDEQ 0x00005c68
1465#define FTQ_DMA_NORM_WRITE_WRITE_PEEK 0x00005c6c
1466#define FTQ_DMA_HIGH_WRITE_CTL 0x00005c70
1467#define FTQ_DMA_HIGH_WRITE_FULL_CNT 0x00005c74
1468#define FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ 0x00005c78
1469#define FTQ_DMA_HIGH_WRITE_WRITE_PEEK 0x00005c7c
1470#define FTQ_SWTYPE1_CTL 0x00005c80
1471#define FTQ_SWTYPE1_FULL_CNT 0x00005c84
1472#define FTQ_SWTYPE1_FIFO_ENQDEQ 0x00005c88
1473#define FTQ_SWTYPE1_WRITE_PEEK 0x00005c8c
1474#define FTQ_SEND_DATA_COMP_CTL 0x00005c90
1475#define FTQ_SEND_DATA_COMP_FULL_CNT 0x00005c94
1476#define FTQ_SEND_DATA_COMP_FIFO_ENQDEQ 0x00005c98
1477#define FTQ_SEND_DATA_COMP_WRITE_PEEK 0x00005c9c
1478#define FTQ_HOST_COAL_CTL 0x00005ca0
1479#define FTQ_HOST_COAL_FULL_CNT 0x00005ca4
1480#define FTQ_HOST_COAL_FIFO_ENQDEQ 0x00005ca8
1481#define FTQ_HOST_COAL_WRITE_PEEK 0x00005cac
1482#define FTQ_MAC_TX_CTL 0x00005cb0
1483#define FTQ_MAC_TX_FULL_CNT 0x00005cb4
1484#define FTQ_MAC_TX_FIFO_ENQDEQ 0x00005cb8
1485#define FTQ_MAC_TX_WRITE_PEEK 0x00005cbc
1486#define FTQ_MB_FREE_CTL 0x00005cc0
1487#define FTQ_MB_FREE_FULL_CNT 0x00005cc4
1488#define FTQ_MB_FREE_FIFO_ENQDEQ 0x00005cc8
1489#define FTQ_MB_FREE_WRITE_PEEK 0x00005ccc
1490#define FTQ_RCVBD_COMP_CTL 0x00005cd0
1491#define FTQ_RCVBD_COMP_FULL_CNT 0x00005cd4
1492#define FTQ_RCVBD_COMP_FIFO_ENQDEQ 0x00005cd8
1493#define FTQ_RCVBD_COMP_WRITE_PEEK 0x00005cdc
1494#define FTQ_RCVLST_PLMT_CTL 0x00005ce0
1495#define FTQ_RCVLST_PLMT_FULL_CNT 0x00005ce4
1496#define FTQ_RCVLST_PLMT_FIFO_ENQDEQ 0x00005ce8
1497#define FTQ_RCVLST_PLMT_WRITE_PEEK 0x00005cec
1498#define FTQ_RCVDATA_INI_CTL 0x00005cf0
1499#define FTQ_RCVDATA_INI_FULL_CNT 0x00005cf4
1500#define FTQ_RCVDATA_INI_FIFO_ENQDEQ 0x00005cf8
1501#define FTQ_RCVDATA_INI_WRITE_PEEK 0x00005cfc
1502#define FTQ_RCVDATA_COMP_CTL 0x00005d00
1503#define FTQ_RCVDATA_COMP_FULL_CNT 0x00005d04
1504#define FTQ_RCVDATA_COMP_FIFO_ENQDEQ 0x00005d08
1505#define FTQ_RCVDATA_COMP_WRITE_PEEK 0x00005d0c
1506#define FTQ_SWTYPE2_CTL 0x00005d10
1507#define FTQ_SWTYPE2_FULL_CNT 0x00005d14
1508#define FTQ_SWTYPE2_FIFO_ENQDEQ 0x00005d18
1509#define FTQ_SWTYPE2_WRITE_PEEK 0x00005d1c
1510/* 0x5d20 --> 0x6000 unused */
1511
1512/* Message signaled interrupt registers */
1513#define MSGINT_MODE 0x00006000
1514#define MSGINT_MODE_RESET 0x00000001
1515#define MSGINT_MODE_ENABLE 0x00000002
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00001516#define MSGINT_MODE_ONE_SHOT_DISABLE 0x00000020
Matt Carlsonbaf8a942009-09-01 13:13:00 +00001517#define MSGINT_MODE_MULTIVEC_EN 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518#define MSGINT_STATUS 0x00006004
1519#define MSGINT_FIFO 0x00006008
1520/* 0x600c --> 0x6400 unused */
1521
1522/* DMA completion registers */
1523#define DMAC_MODE 0x00006400
1524#define DMAC_MODE_RESET 0x00000001
1525#define DMAC_MODE_ENABLE 0x00000002
1526/* 0x6404 --> 0x6800 unused */
1527
1528/* GRC registers */
1529#define GRC_MODE 0x00006800
1530#define GRC_MODE_UPD_ON_COAL 0x00000001
1531#define GRC_MODE_BSWAP_NONFRM_DATA 0x00000002
1532#define GRC_MODE_WSWAP_NONFRM_DATA 0x00000004
1533#define GRC_MODE_BSWAP_DATA 0x00000010
1534#define GRC_MODE_WSWAP_DATA 0x00000020
1535#define GRC_MODE_SPLITHDR 0x00000100
1536#define GRC_MODE_NOFRM_CRACKING 0x00000200
1537#define GRC_MODE_INCL_CRC 0x00000400
1538#define GRC_MODE_ALLOW_BAD_FRMS 0x00000800
1539#define GRC_MODE_NOIRQ_ON_SENDS 0x00002000
1540#define GRC_MODE_NOIRQ_ON_RCV 0x00004000
1541#define GRC_MODE_FORCE_PCI32BIT 0x00008000
1542#define GRC_MODE_HOST_STACKUP 0x00010000
1543#define GRC_MODE_HOST_SENDBDS 0x00020000
1544#define GRC_MODE_NO_TX_PHDR_CSUM 0x00100000
1545#define GRC_MODE_NVRAM_WR_ENABLE 0x00200000
1546#define GRC_MODE_NO_RX_PHDR_CSUM 0x00800000
1547#define GRC_MODE_IRQ_ON_TX_CPU_ATTN 0x01000000
1548#define GRC_MODE_IRQ_ON_RX_CPU_ATTN 0x02000000
1549#define GRC_MODE_IRQ_ON_MAC_ATTN 0x04000000
1550#define GRC_MODE_IRQ_ON_DMA_ATTN 0x08000000
1551#define GRC_MODE_IRQ_ON_FLOW_ATTN 0x10000000
1552#define GRC_MODE_4X_NIC_SEND_RINGS 0x20000000
1553#define GRC_MODE_MCAST_FRM_ENABLE 0x40000000
1554#define GRC_MISC_CFG 0x00006804
1555#define GRC_MISC_CFG_CORECLK_RESET 0x00000001
1556#define GRC_MISC_CFG_PRESCALAR_MASK 0x000000fe
1557#define GRC_MISC_CFG_PRESCALAR_SHIFT 1
1558#define GRC_MISC_CFG_BOARD_ID_MASK 0x0001e000
1559#define GRC_MISC_CFG_BOARD_ID_5700 0x0001e000
1560#define GRC_MISC_CFG_BOARD_ID_5701 0x00000000
1561#define GRC_MISC_CFG_BOARD_ID_5702FE 0x00004000
1562#define GRC_MISC_CFG_BOARD_ID_5703 0x00000000
1563#define GRC_MISC_CFG_BOARD_ID_5703S 0x00002000
1564#define GRC_MISC_CFG_BOARD_ID_5704 0x00000000
1565#define GRC_MISC_CFG_BOARD_ID_5704CIOBE 0x00004000
1566#define GRC_MISC_CFG_BOARD_ID_5704_A2 0x00008000
1567#define GRC_MISC_CFG_BOARD_ID_5788 0x00010000
1568#define GRC_MISC_CFG_BOARD_ID_5788M 0x00018000
1569#define GRC_MISC_CFG_BOARD_ID_AC91002A1 0x00018000
Michael Chan60189dd2006-12-17 17:08:07 -08001570#define GRC_MISC_CFG_EPHY_IDDQ 0x00200000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571#define GRC_MISC_CFG_KEEP_GPHY_POWER 0x04000000
1572#define GRC_LOCAL_CTRL 0x00006808
1573#define GRC_LCLCTRL_INT_ACTIVE 0x00000001
1574#define GRC_LCLCTRL_CLEARINT 0x00000002
1575#define GRC_LCLCTRL_SETINT 0x00000004
1576#define GRC_LCLCTRL_INT_ON_ATTN 0x00000008
Michael Chanaf36e6b2006-03-23 01:28:06 -08001577#define GRC_LCLCTRL_GPIO_UART_SEL 0x00000010 /* 5755 only */
Michael Chana4e2b342005-10-26 15:46:52 -07001578#define GRC_LCLCTRL_USE_SIG_DETECT 0x00000010 /* 5714/5780 only */
1579#define GRC_LCLCTRL_USE_EXT_SIG_DETECT 0x00000020 /* 5714/5780 only */
Michael Chan3e7d83b2005-04-21 17:10:36 -07001580#define GRC_LCLCTRL_GPIO_INPUT3 0x00000020
1581#define GRC_LCLCTRL_GPIO_OE3 0x00000040
1582#define GRC_LCLCTRL_GPIO_OUTPUT3 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583#define GRC_LCLCTRL_GPIO_INPUT0 0x00000100
1584#define GRC_LCLCTRL_GPIO_INPUT1 0x00000200
1585#define GRC_LCLCTRL_GPIO_INPUT2 0x00000400
1586#define GRC_LCLCTRL_GPIO_OE0 0x00000800
1587#define GRC_LCLCTRL_GPIO_OE1 0x00001000
1588#define GRC_LCLCTRL_GPIO_OE2 0x00002000
1589#define GRC_LCLCTRL_GPIO_OUTPUT0 0x00004000
1590#define GRC_LCLCTRL_GPIO_OUTPUT1 0x00008000
1591#define GRC_LCLCTRL_GPIO_OUTPUT2 0x00010000
1592#define GRC_LCLCTRL_EXTMEM_ENABLE 0x00020000
1593#define GRC_LCLCTRL_MEMSZ_MASK 0x001c0000
1594#define GRC_LCLCTRL_MEMSZ_256K 0x00000000
1595#define GRC_LCLCTRL_MEMSZ_512K 0x00040000
1596#define GRC_LCLCTRL_MEMSZ_1M 0x00080000
1597#define GRC_LCLCTRL_MEMSZ_2M 0x000c0000
1598#define GRC_LCLCTRL_MEMSZ_4M 0x00100000
1599#define GRC_LCLCTRL_MEMSZ_8M 0x00140000
1600#define GRC_LCLCTRL_MEMSZ_16M 0x00180000
1601#define GRC_LCLCTRL_BANK_SELECT 0x00200000
1602#define GRC_LCLCTRL_SSRAM_TYPE 0x00400000
1603#define GRC_LCLCTRL_AUTO_SEEPROM 0x01000000
1604#define GRC_TIMER 0x0000680c
1605#define GRC_RX_CPU_EVENT 0x00006810
Matt Carlson7c5026a2008-05-02 16:49:29 -07001606#define GRC_RX_CPU_DRIVER_EVENT 0x00004000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607#define GRC_RX_TIMER_REF 0x00006814
1608#define GRC_RX_CPU_SEM 0x00006818
1609#define GRC_REMOTE_RX_CPU_ATTN 0x0000681c
1610#define GRC_TX_CPU_EVENT 0x00006820
1611#define GRC_TX_TIMER_REF 0x00006824
1612#define GRC_TX_CPU_SEM 0x00006828
1613#define GRC_REMOTE_TX_CPU_ATTN 0x0000682c
1614#define GRC_MEM_POWER_UP 0x00006830 /* 64-bit */
1615#define GRC_EEPROM_ADDR 0x00006838
1616#define EEPROM_ADDR_WRITE 0x00000000
1617#define EEPROM_ADDR_READ 0x80000000
1618#define EEPROM_ADDR_COMPLETE 0x40000000
1619#define EEPROM_ADDR_FSM_RESET 0x20000000
1620#define EEPROM_ADDR_DEVID_MASK 0x1c000000
1621#define EEPROM_ADDR_DEVID_SHIFT 26
1622#define EEPROM_ADDR_START 0x02000000
1623#define EEPROM_ADDR_CLKPERD_SHIFT 16
1624#define EEPROM_ADDR_ADDR_MASK 0x0000ffff
1625#define EEPROM_ADDR_ADDR_SHIFT 0
1626#define EEPROM_DEFAULT_CLOCK_PERIOD 0x60
1627#define EEPROM_CHIP_SIZE (64 * 1024)
1628#define GRC_EEPROM_DATA 0x0000683c
1629#define GRC_EEPROM_CTRL 0x00006840
1630#define GRC_MDI_CTRL 0x00006844
1631#define GRC_SEEPROM_DELAY 0x00006848
Michael Chanb5d37722006-09-27 16:06:21 -07001632/* 0x684c --> 0x6890 unused */
1633#define GRC_VCPU_EXT_CTRL 0x00006890
1634#define GRC_VCPU_EXT_CTRL_HALT_CPU 0x00400000
1635#define GRC_VCPU_EXT_CTRL_DISABLE_WOL 0x20000000
Michael Chand9ab5ad2006-03-20 22:27:35 -08001636#define GRC_FASTBOOT_PC 0x00006894 /* 5752, 5755, 5787 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637
1638/* 0x6c00 --> 0x7000 unused */
1639
1640/* NVRAM Control registers */
1641#define NVRAM_CMD 0x00007000
1642#define NVRAM_CMD_RESET 0x00000001
1643#define NVRAM_CMD_DONE 0x00000008
1644#define NVRAM_CMD_GO 0x00000010
1645#define NVRAM_CMD_WR 0x00000020
1646#define NVRAM_CMD_RD 0x00000000
1647#define NVRAM_CMD_ERASE 0x00000040
1648#define NVRAM_CMD_FIRST 0x00000080
1649#define NVRAM_CMD_LAST 0x00000100
1650#define NVRAM_CMD_WREN 0x00010000
1651#define NVRAM_CMD_WRDI 0x00020000
1652#define NVRAM_STAT 0x00007004
1653#define NVRAM_WRDATA 0x00007008
1654#define NVRAM_ADDR 0x0000700c
1655#define NVRAM_ADDR_MSK 0x00ffffff
1656#define NVRAM_RDDATA 0x00007010
1657#define NVRAM_CFG1 0x00007014
1658#define NVRAM_CFG1_FLASHIF_ENAB 0x00000001
1659#define NVRAM_CFG1_BUFFERED_MODE 0x00000002
1660#define NVRAM_CFG1_PASS_THRU 0x00000004
1661#define NVRAM_CFG1_STATUS_BITS 0x00000070
1662#define NVRAM_CFG1_BIT_BANG 0x00000008
1663#define NVRAM_CFG1_FLASH_SIZE 0x02000000
1664#define NVRAM_CFG1_COMPAT_BYPASS 0x80000000
1665#define NVRAM_CFG1_VENDOR_MASK 0x03000003
1666#define FLASH_VENDOR_ATMEL_EEPROM 0x02000000
1667#define FLASH_VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
1668#define FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED 0x00000003
1669#define FLASH_VENDOR_ST 0x03000001
1670#define FLASH_VENDOR_SAIFUN 0x01000003
1671#define FLASH_VENDOR_SST_SMALL 0x00000001
1672#define FLASH_VENDOR_SST_LARGE 0x02000001
Michael Chan361b4ac2005-04-21 17:11:21 -07001673#define NVRAM_CFG1_5752VENDOR_MASK 0x03c00003
1674#define FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ 0x00000000
1675#define FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ 0x02000000
1676#define FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
1677#define FLASH_5752VENDOR_ST_M45PE10 0x02400000
1678#define FLASH_5752VENDOR_ST_M45PE20 0x02400002
1679#define FLASH_5752VENDOR_ST_M45PE40 0x02400001
Michael Chan1b277772006-03-20 22:27:48 -08001680#define FLASH_5755VENDOR_ATMEL_FLASH_1 0x03400001
1681#define FLASH_5755VENDOR_ATMEL_FLASH_2 0x03400002
1682#define FLASH_5755VENDOR_ATMEL_FLASH_3 0x03400000
Michael Chand3c7b882006-03-23 01:28:25 -08001683#define FLASH_5755VENDOR_ATMEL_FLASH_4 0x00000003
Matt Carlson70b65a22007-07-11 19:48:50 -07001684#define FLASH_5755VENDOR_ATMEL_FLASH_5 0x02000003
Michael Chand3c7b882006-03-23 01:28:25 -08001685#define FLASH_5755VENDOR_ATMEL_EEPROM_64KHZ 0x03c00003
1686#define FLASH_5755VENDOR_ATMEL_EEPROM_376KHZ 0x03c00002
Michael Chan1b277772006-03-20 22:27:48 -08001687#define FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ 0x03000003
1688#define FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ 0x03000002
1689#define FLASH_5787VENDOR_MICRO_EEPROM_64KHZ 0x03000000
1690#define FLASH_5787VENDOR_MICRO_EEPROM_376KHZ 0x02000000
Matt Carlson6b91fa02007-10-10 18:01:09 -07001691#define FLASH_5761VENDOR_ATMEL_MDB021D 0x00800003
1692#define FLASH_5761VENDOR_ATMEL_MDB041D 0x00800000
1693#define FLASH_5761VENDOR_ATMEL_MDB081D 0x00800002
1694#define FLASH_5761VENDOR_ATMEL_MDB161D 0x00800001
1695#define FLASH_5761VENDOR_ATMEL_ADB021D 0x00000003
1696#define FLASH_5761VENDOR_ATMEL_ADB041D 0x00000000
1697#define FLASH_5761VENDOR_ATMEL_ADB081D 0x00000002
1698#define FLASH_5761VENDOR_ATMEL_ADB161D 0x00000001
1699#define FLASH_5761VENDOR_ST_M_M45PE20 0x02800001
1700#define FLASH_5761VENDOR_ST_M_M45PE40 0x02800000
1701#define FLASH_5761VENDOR_ST_M_M45PE80 0x02800002
1702#define FLASH_5761VENDOR_ST_M_M45PE16 0x02800003
1703#define FLASH_5761VENDOR_ST_A_M45PE20 0x02000001
1704#define FLASH_5761VENDOR_ST_A_M45PE40 0x02000000
1705#define FLASH_5761VENDOR_ST_A_M45PE80 0x02000002
1706#define FLASH_5761VENDOR_ST_A_M45PE16 0x02000003
Matt Carlson321d32a2008-11-21 17:22:19 -08001707#define FLASH_57780VENDOR_ATMEL_AT45DB011D 0x00400000
1708#define FLASH_57780VENDOR_ATMEL_AT45DB011B 0x03400000
1709#define FLASH_57780VENDOR_ATMEL_AT45DB021D 0x00400002
1710#define FLASH_57780VENDOR_ATMEL_AT45DB021B 0x03400002
1711#define FLASH_57780VENDOR_ATMEL_AT45DB041D 0x00400001
1712#define FLASH_57780VENDOR_ATMEL_AT45DB041B 0x03400001
Matt Carlsona1b950d2009-09-01 13:20:17 +00001713#define FLASH_5717VENDOR_ATMEL_EEPROM 0x02000001
1714#define FLASH_5717VENDOR_MICRO_EEPROM 0x02000003
1715#define FLASH_5717VENDOR_ATMEL_MDB011D 0x01000001
1716#define FLASH_5717VENDOR_ATMEL_MDB021D 0x01000003
1717#define FLASH_5717VENDOR_ST_M_M25PE10 0x02000000
1718#define FLASH_5717VENDOR_ST_M_M25PE20 0x02000002
1719#define FLASH_5717VENDOR_ST_M_M45PE10 0x00000001
1720#define FLASH_5717VENDOR_ST_M_M45PE20 0x00000003
1721#define FLASH_5717VENDOR_ATMEL_ADB011B 0x01400000
1722#define FLASH_5717VENDOR_ATMEL_ADB021B 0x01400002
1723#define FLASH_5717VENDOR_ATMEL_ADB011D 0x01400001
1724#define FLASH_5717VENDOR_ATMEL_ADB021D 0x01400003
1725#define FLASH_5717VENDOR_ST_A_M25PE10 0x02400000
1726#define FLASH_5717VENDOR_ST_A_M25PE20 0x02400002
1727#define FLASH_5717VENDOR_ST_A_M45PE10 0x02400001
1728#define FLASH_5717VENDOR_ST_A_M45PE20 0x02400003
1729#define FLASH_5717VENDOR_ATMEL_45USPT 0x03400000
1730#define FLASH_5717VENDOR_ST_25USPT 0x03400002
1731#define FLASH_5717VENDOR_ST_45USPT 0x03400001
Michael Chan361b4ac2005-04-21 17:11:21 -07001732#define NVRAM_CFG1_5752PAGE_SIZE_MASK 0x70000000
1733#define FLASH_5752PAGE_SIZE_256 0x00000000
1734#define FLASH_5752PAGE_SIZE_512 0x10000000
1735#define FLASH_5752PAGE_SIZE_1K 0x20000000
1736#define FLASH_5752PAGE_SIZE_2K 0x30000000
1737#define FLASH_5752PAGE_SIZE_4K 0x40000000
1738#define FLASH_5752PAGE_SIZE_264 0x50000000
Matt Carlson321d32a2008-11-21 17:22:19 -08001739#define FLASH_5752PAGE_SIZE_528 0x60000000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740#define NVRAM_CFG2 0x00007018
1741#define NVRAM_CFG3 0x0000701c
1742#define NVRAM_SWARB 0x00007020
1743#define SWARB_REQ_SET0 0x00000001
1744#define SWARB_REQ_SET1 0x00000002
1745#define SWARB_REQ_SET2 0x00000004
1746#define SWARB_REQ_SET3 0x00000008
1747#define SWARB_REQ_CLR0 0x00000010
1748#define SWARB_REQ_CLR1 0x00000020
1749#define SWARB_REQ_CLR2 0x00000040
1750#define SWARB_REQ_CLR3 0x00000080
1751#define SWARB_GNT0 0x00000100
1752#define SWARB_GNT1 0x00000200
1753#define SWARB_GNT2 0x00000400
1754#define SWARB_GNT3 0x00000800
1755#define SWARB_REQ0 0x00001000
1756#define SWARB_REQ1 0x00002000
1757#define SWARB_REQ2 0x00004000
1758#define SWARB_REQ3 0x00008000
1759#define NVRAM_ACCESS 0x00007024
1760#define ACCESS_ENABLE 0x00000001
1761#define ACCESS_WR_ENABLE 0x00000002
1762#define NVRAM_WRITE1 0x00007028
Matt Carlson6b91fa02007-10-10 18:01:09 -07001763/* 0x702c unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764
Matt Carlson6b91fa02007-10-10 18:01:09 -07001765#define NVRAM_ADDR_LOCKOUT 0x00007030
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001766/* 0x7034 --> 0x7500 unused */
1767
1768#define OTP_MODE 0x00007500
1769#define OTP_MODE_OTP_THRU_GRC 0x00000001
1770#define OTP_CTRL 0x00007504
1771#define OTP_CTRL_OTP_PROG_ENABLE 0x00200000
1772#define OTP_CTRL_OTP_CMD_READ 0x00000000
1773#define OTP_CTRL_OTP_CMD_INIT 0x00000008
1774#define OTP_CTRL_OTP_CMD_START 0x00000001
1775#define OTP_STATUS 0x00007508
1776#define OTP_STATUS_CMD_DONE 0x00000001
1777#define OTP_ADDRESS 0x0000750c
1778#define OTP_ADDRESS_MAGIC1 0x000000a0
1779#define OTP_ADDRESS_MAGIC2 0x00000080
1780/* 0x7510 unused */
1781
1782#define OTP_READ_DATA 0x00007514
1783/* 0x7518 --> 0x7c04 unused */
Matt Carlson6b91fa02007-10-10 18:01:09 -07001784
Michael Chanb5d37722006-09-27 16:06:21 -07001785#define PCIE_TRANSACTION_CFG 0x00007c04
1786#define PCIE_TRANS_CFG_1SHOT_MSI 0x20000000
1787#define PCIE_TRANS_CFG_LOM 0x00000020
Matt Carlson521e6b92009-08-25 10:06:01 +00001788/* 0x7c08 --> 0x7d28 unused */
Michael Chanb5d37722006-09-27 16:06:21 -07001789
Matt Carlson8ed5d972007-05-07 00:25:49 -07001790#define PCIE_PWR_MGMT_THRESH 0x00007d28
1791#define PCIE_PWR_MGMT_L1_THRESH_MSK 0x0000ff00
Matt Carlson33466d92009-04-20 06:57:41 +00001792#define PCIE_PWR_MGMT_L1_THRESH_4MS 0x0000ff00
1793#define PCIE_PWR_MGMT_EXT_ASPM_TMR_EN 0x01000000
Matt Carlson255ca312009-08-25 10:07:27 +00001794/* 0x7d2c --> 0x7d54 unused */
1795
1796#define TG3_PCIE_LNKCTL 0x00007d54
1797#define TG3_PCIE_LNKCTL_L1_PLL_PD_EN 0x00000008
1798#define TG3_PCIE_LNKCTL_L1_PLL_PD_DIS 0x00000080
1799/* 0x7d58 --> 0x7e70 unused */
Matt Carlson521e6b92009-08-25 10:06:01 +00001800
1801#define TG3_PCIE_EIDLE_DELAY 0x00007e70
1802#define TG3_PCIE_EIDLE_DELAY_MASK 0x0000001f
1803#define TG3_PCIE_EIDLE_DELAY_13_CLKS 0x0000000c
1804/* 0x7e74 --> 0x8000 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001806
1807/* OTP bit definitions */
1808#define TG3_OTP_AGCTGT_MASK 0x000000e0
1809#define TG3_OTP_AGCTGT_SHIFT 1
1810#define TG3_OTP_HPFFLTR_MASK 0x00000300
1811#define TG3_OTP_HPFFLTR_SHIFT 1
1812#define TG3_OTP_HPFOVER_MASK 0x00000400
1813#define TG3_OTP_HPFOVER_SHIFT 1
1814#define TG3_OTP_LPFDIS_MASK 0x00000800
1815#define TG3_OTP_LPFDIS_SHIFT 11
1816#define TG3_OTP_VDAC_MASK 0xff000000
1817#define TG3_OTP_VDAC_SHIFT 24
1818#define TG3_OTP_10BTAMP_MASK 0x0000f000
1819#define TG3_OTP_10BTAMP_SHIFT 8
1820#define TG3_OTP_ROFF_MASK 0x00e00000
1821#define TG3_OTP_ROFF_SHIFT 11
1822#define TG3_OTP_RCOFF_MASK 0x001c0000
1823#define TG3_OTP_RCOFF_SHIFT 16
1824
1825#define TG3_OTP_DEFAULT 0x286c1640
1826
Matt Carlson141518c2009-12-03 08:36:22 +00001827
1828/* Hardware Legacy NVRAM layout */
1829#define TG3_NVM_VPD_OFF 0x100
1830#define TG3_NVM_VPD_LEN 256
1831
Matt Carlsona6f6cb12009-02-25 14:27:43 +00001832/* Hardware Selfboot NVRAM layout */
1833#define TG3_NVM_HWSB_CFG1 0x00000004
1834#define TG3_NVM_HWSB_CFG1_MAJMSK 0xf8000000
1835#define TG3_NVM_HWSB_CFG1_MAJSFT 27
1836#define TG3_NVM_HWSB_CFG1_MINMSK 0x07c00000
1837#define TG3_NVM_HWSB_CFG1_MINSFT 22
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001838
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839#define TG3_EEPROM_MAGIC 0x669955aa
Michael Chanb16250e2006-09-27 16:10:14 -07001840#define TG3_EEPROM_MAGIC_FW 0xa5000000
1841#define TG3_EEPROM_MAGIC_FW_MSK 0xff000000
Matt Carlsona5767de2007-11-12 21:10:58 -08001842#define TG3_EEPROM_SB_FORMAT_MASK 0x00e00000
1843#define TG3_EEPROM_SB_FORMAT_1 0x00200000
1844#define TG3_EEPROM_SB_REVISION_MASK 0x001f0000
1845#define TG3_EEPROM_SB_REVISION_0 0x00000000
1846#define TG3_EEPROM_SB_REVISION_2 0x00020000
1847#define TG3_EEPROM_SB_REVISION_3 0x00030000
Michael Chanb16250e2006-09-27 16:10:14 -07001848#define TG3_EEPROM_MAGIC_HW 0xabcd
1849#define TG3_EEPROM_MAGIC_HW_MSK 0xffff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850
Matt Carlson9c8a6202007-10-21 16:16:08 -07001851#define TG3_NVM_DIR_START 0x18
1852#define TG3_NVM_DIR_END 0x78
1853#define TG3_NVM_DIRENT_SIZE 0xc
1854#define TG3_NVM_DIRTYPE_SHIFT 24
1855#define TG3_NVM_DIRTYPE_ASFINI 1
Matt Carlsonff3a7cb2009-02-25 14:26:58 +00001856#define TG3_NVM_PTREV_BCVER 0x94
1857#define TG3_NVM_BCVER_MAJMSK 0x0000ff00
1858#define TG3_NVM_BCVER_MAJSFT 8
1859#define TG3_NVM_BCVER_MINMSK 0x000000ff
Matt Carlson9c8a6202007-10-21 16:16:08 -07001860
Matt Carlsondfe00d72008-11-21 17:19:41 -08001861#define TG3_EEPROM_SB_F1R0_EDH_OFF 0x10
1862#define TG3_EEPROM_SB_F1R2_EDH_OFF 0x14
1863#define TG3_EEPROM_SB_F1R2_MBA_OFF 0x10
1864#define TG3_EEPROM_SB_F1R3_EDH_OFF 0x18
1865#define TG3_EEPROM_SB_EDH_MAJ_MASK 0x00000700
1866#define TG3_EEPROM_SB_EDH_MAJ_SHFT 8
1867#define TG3_EEPROM_SB_EDH_MIN_MASK 0x000000ff
1868#define TG3_EEPROM_SB_EDH_BLD_MASK 0x0000f800
1869#define TG3_EEPROM_SB_EDH_BLD_SHFT 11
1870
1871
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872/* 32K Window into NIC internal memory */
1873#define NIC_SRAM_WIN_BASE 0x00008000
1874
1875/* Offsets into first 32k of NIC internal memory. */
1876#define NIC_SRAM_PAGE_ZERO 0x00000000
1877#define NIC_SRAM_SEND_RCB 0x00000100 /* 16 * TG3_BDINFO_... */
1878#define NIC_SRAM_RCV_RET_RCB 0x00000200 /* 16 * TG3_BDINFO_... */
1879#define NIC_SRAM_STATS_BLK 0x00000300
1880#define NIC_SRAM_STATUS_BLK 0x00000b00
1881
1882#define NIC_SRAM_FIRMWARE_MBOX 0x00000b50
1883#define NIC_SRAM_FIRMWARE_MBOX_MAGIC1 0x4B657654
1884#define NIC_SRAM_FIRMWARE_MBOX_MAGIC2 0x4861764b /* !dma on linkchg */
1885
1886#define NIC_SRAM_DATA_SIG 0x00000b54
1887#define NIC_SRAM_DATA_SIG_MAGIC 0x4b657654 /* ascii for 'KevT' */
1888
1889#define NIC_SRAM_DATA_CFG 0x00000b58
1890#define NIC_SRAM_DATA_CFG_LED_MODE_MASK 0x0000000c
1891#define NIC_SRAM_DATA_CFG_LED_MODE_MAC 0x00000000
1892#define NIC_SRAM_DATA_CFG_LED_MODE_PHY_1 0x00000004
1893#define NIC_SRAM_DATA_CFG_LED_MODE_PHY_2 0x00000008
1894#define NIC_SRAM_DATA_CFG_PHY_TYPE_MASK 0x00000030
1895#define NIC_SRAM_DATA_CFG_PHY_TYPE_UNKNOWN 0x00000000
1896#define NIC_SRAM_DATA_CFG_PHY_TYPE_COPPER 0x00000010
1897#define NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER 0x00000020
1898#define NIC_SRAM_DATA_CFG_WOL_ENABLE 0x00000040
1899#define NIC_SRAM_DATA_CFG_ASF_ENABLE 0x00000080
1900#define NIC_SRAM_DATA_CFG_EEPROM_WP 0x00000100
1901#define NIC_SRAM_DATA_CFG_MINI_PCI 0x00001000
1902#define NIC_SRAM_DATA_CFG_FIBER_WOL 0x00004000
1903#define NIC_SRAM_DATA_CFG_NO_GPIO2 0x00100000
Matt Carlson0d3031d2007-10-10 18:02:43 -07001904#define NIC_SRAM_DATA_CFG_APE_ENABLE 0x00200000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905
1906#define NIC_SRAM_DATA_VER 0x00000b5c
1907#define NIC_SRAM_DATA_VER_SHIFT 16
1908
1909#define NIC_SRAM_DATA_PHY_ID 0x00000b74
1910#define NIC_SRAM_DATA_PHY_ID1_MASK 0xffff0000
1911#define NIC_SRAM_DATA_PHY_ID2_MASK 0x0000ffff
1912
1913#define NIC_SRAM_FW_CMD_MBOX 0x00000b78
1914#define FWCMD_NICDRV_ALIVE 0x00000001
1915#define FWCMD_NICDRV_PAUSE_FW 0x00000002
1916#define FWCMD_NICDRV_IPV4ADDR_CHG 0x00000003
1917#define FWCMD_NICDRV_IPV6ADDR_CHG 0x00000004
1918#define FWCMD_NICDRV_FIX_DMAR 0x00000005
1919#define FWCMD_NICDRV_FIX_DMAW 0x00000006
Matt Carlson7c5026a2008-05-02 16:49:29 -07001920#define FWCMD_NICDRV_LINK_UPDATE 0x0000000c
Michael Chan28fbef72005-10-26 15:48:35 -07001921#define FWCMD_NICDRV_ALIVE2 0x0000000d
Michael Chan130b8e42006-09-27 16:00:40 -07001922#define FWCMD_NICDRV_ALIVE3 0x0000000e
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923#define NIC_SRAM_FW_CMD_LEN_MBOX 0x00000b7c
1924#define NIC_SRAM_FW_CMD_DATA_MBOX 0x00000b80
1925#define NIC_SRAM_FW_ASF_STATUS_MBOX 0x00000c00
1926#define NIC_SRAM_FW_DRV_STATE_MBOX 0x00000c04
1927#define DRV_STATE_START 0x00000001
1928#define DRV_STATE_START_DONE 0x80000001
1929#define DRV_STATE_UNLOAD 0x00000002
1930#define DRV_STATE_UNLOAD_DONE 0x80000002
1931#define DRV_STATE_WOL 0x00000003
1932#define DRV_STATE_SUSPEND 0x00000004
1933
1934#define NIC_SRAM_FW_RESET_TYPE_MBOX 0x00000c08
1935
1936#define NIC_SRAM_MAC_ADDR_HIGH_MBOX 0x00000c14
1937#define NIC_SRAM_MAC_ADDR_LOW_MBOX 0x00000c18
1938
Michael Chan6921d202005-12-13 21:15:53 -08001939#define NIC_SRAM_WOL_MBOX 0x00000d30
1940#define WOL_SIGNATURE 0x474c0000
1941#define WOL_DRV_STATE_SHUTDOWN 0x00000001
1942#define WOL_DRV_WOL 0x00000002
1943#define WOL_SET_MAGIC_PKT 0x00000004
1944
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945#define NIC_SRAM_DATA_CFG_2 0x00000d38
1946
Matt Carlson6833c042008-11-21 17:18:59 -08001947#define NIC_SRAM_DATA_CFG_2_APD_EN 0x00000400
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948#define SHASTA_EXT_LED_MODE_MASK 0x00018000
1949#define SHASTA_EXT_LED_LEGACY 0x00000000
1950#define SHASTA_EXT_LED_SHARED 0x00008000
1951#define SHASTA_EXT_LED_MAC 0x00010000
1952#define SHASTA_EXT_LED_COMBO 0x00018000
1953
Matt Carlson8ed5d972007-05-07 00:25:49 -07001954#define NIC_SRAM_DATA_CFG_3 0x00000d3c
1955#define NIC_SRAM_ASPM_DEBOUNCE 0x00000002
1956
Matt Carlsona9daf362008-05-25 23:49:44 -07001957#define NIC_SRAM_DATA_CFG_4 0x00000d60
1958#define NIC_SRAM_GMII_MODE 0x00000002
1959#define NIC_SRAM_RGMII_STD_IBND_DISABLE 0x00000004
1960#define NIC_SRAM_RGMII_EXT_IBND_RX_EN 0x00000008
1961#define NIC_SRAM_RGMII_EXT_IBND_TX_EN 0x00000010
1962
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963#define NIC_SRAM_RX_MINI_BUFFER_DESC 0x00001000
1964
1965#define NIC_SRAM_DMA_DESC_POOL_BASE 0x00002000
1966#define NIC_SRAM_DMA_DESC_POOL_SIZE 0x00002000
1967#define NIC_SRAM_TX_BUFFER_DESC 0x00004000 /* 512 entries */
1968#define NIC_SRAM_RX_BUFFER_DESC 0x00006000 /* 256 entries */
1969#define NIC_SRAM_RX_JUMBO_BUFFER_DESC 0x00007000 /* 256 entries */
1970#define NIC_SRAM_MBUF_POOL_BASE 0x00008000
1971#define NIC_SRAM_MBUF_POOL_SIZE96 0x00018000
1972#define NIC_SRAM_MBUF_POOL_SIZE64 0x00010000
1973#define NIC_SRAM_MBUF_POOL_BASE5705 0x00010000
1974#define NIC_SRAM_MBUF_POOL_SIZE5705 0x0000e000
1975
Matt Carlson52cdf852009-11-02 14:25:06 +00001976
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977/* Currently this is fixed. */
Matt Carlson52cdf852009-11-02 14:25:06 +00001978#define TG3_PHY_PCIE_ADDR 0x00
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001979#define TG3_PHY_MII_ADDR 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980
Matt Carlson52cdf852009-11-02 14:25:06 +00001981
1982/*** Tigon3 specific PHY PCIE registers. ***/
1983
1984#define TG3_PCIEPHY_BLOCK_ADDR 0x1f
1985#define TG3_PCIEPHY_XGXS_BLK1 0x0801
1986#define TG3_PCIEPHY_TXB_BLK 0x0861
1987#define TG3_PCIEPHY_BLOCK_SHIFT 4
1988
1989/* TG3_PCIEPHY_TXB_BLK */
1990#define TG3_PCIEPHY_TX0CTRL1 0x15
1991#define TG3_PCIEPHY_TX0CTRL1_TXOCM 0x0003
1992#define TG3_PCIEPHY_TX0CTRL1_RDCTL 0x0008
1993#define TG3_PCIEPHY_TX0CTRL1_TXCMV 0x0030
1994#define TG3_PCIEPHY_TX0CTRL1_TKSEL 0x0040
1995#define TG3_PCIEPHY_TX0CTRL1_NB_EN 0x0400
1996
1997/* TG3_PCIEPHY_XGXS_BLK1 */
1998#define TG3_PCIEPHY_PWRMGMT4 0x1a
1999#define TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN 0x0038
2000#define TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN 0x4000
2001
2002
2003/*** Tigon3 specific PHY MII registers. ***/
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004#define TG3_BMCR_SPEED1000 0x0040
2005
2006#define MII_TG3_CTRL 0x09 /* 1000-baseT control register */
2007#define MII_TG3_CTRL_ADV_1000_HALF 0x0100
2008#define MII_TG3_CTRL_ADV_1000_FULL 0x0200
2009#define MII_TG3_CTRL_AS_MASTER 0x0800
2010#define MII_TG3_CTRL_ENABLE_AS_MASTER 0x1000
2011
2012#define MII_TG3_EXT_CTRL 0x10 /* Extended control register */
2013#define MII_TG3_EXT_CTRL_FIFO_ELASTIC 0x0001
2014#define MII_TG3_EXT_CTRL_LNK3_LED_MODE 0x0002
Michael Chan6921d202005-12-13 21:15:53 -08002015#define MII_TG3_EXT_CTRL_FORCE_LED_OFF 0x0008
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016#define MII_TG3_EXT_CTRL_TBI 0x8000
2017
2018#define MII_TG3_EXT_STAT 0x11 /* Extended status register */
2019#define MII_TG3_EXT_STAT_LPASS 0x0100
2020
2021#define MII_TG3_DSP_RW_PORT 0x15 /* DSP coefficient read/write port */
2022
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002023#define MII_TG3_DSP_ADDRESS 0x17 /* DSP address register */
2024
2025#define MII_TG3_DSP_TAP1 0x0001
2026#define MII_TG3_DSP_TAP1_AGCTGT_DFLT 0x0007
2027#define MII_TG3_DSP_AADJ1CH0 0x001f
2028#define MII_TG3_DSP_AADJ1CH3 0x601f
2029#define MII_TG3_DSP_AADJ1CH3_ADCCKADJ 0x0002
2030#define MII_TG3_DSP_EXP8 0x0708
2031#define MII_TG3_DSP_EXP8_REJ2MHz 0x0001
2032#define MII_TG3_DSP_EXP8_AEDW 0x0200
2033#define MII_TG3_DSP_EXP75 0x0f75
2034#define MII_TG3_DSP_EXP96 0x0f96
2035#define MII_TG3_DSP_EXP97 0x0f97
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036
2037#define MII_TG3_AUX_CTRL 0x18 /* auxilliary control register */
2038
Matt Carlson0a459aa2008-11-03 16:54:15 -08002039#define MII_TG3_AUXCTL_PCTL_100TX_LPWR 0x0010
2040#define MII_TG3_AUXCTL_PCTL_SPR_ISOLATE 0x0020
2041#define MII_TG3_AUXCTL_PCTL_VREG_11V 0x0180
2042#define MII_TG3_AUXCTL_SHDWSEL_PWRCTL 0x0002
2043
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002044#define MII_TG3_AUXCTL_MISC_WREN 0x8000
2045#define MII_TG3_AUXCTL_MISC_FORCE_AMDIX 0x0200
2046#define MII_TG3_AUXCTL_MISC_RDSEL_MISC 0x7000
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002047#define MII_TG3_AUXCTL_SHDWSEL_MISC 0x0007
2048
2049#define MII_TG3_AUXCTL_ACTL_SMDSP_ENA 0x0800
2050#define MII_TG3_AUXCTL_ACTL_TX_6DB 0x0400
2051#define MII_TG3_AUXCTL_SHDWSEL_AUXCTL 0x0000
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002052
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053#define MII_TG3_AUX_STAT 0x19 /* auxilliary status register */
2054#define MII_TG3_AUX_STAT_LPASS 0x0004
2055#define MII_TG3_AUX_STAT_SPDMASK 0x0700
2056#define MII_TG3_AUX_STAT_10HALF 0x0100
2057#define MII_TG3_AUX_STAT_10FULL 0x0200
2058#define MII_TG3_AUX_STAT_100HALF 0x0300
2059#define MII_TG3_AUX_STAT_100_4 0x0400
2060#define MII_TG3_AUX_STAT_100FULL 0x0500
2061#define MII_TG3_AUX_STAT_1000HALF 0x0600
2062#define MII_TG3_AUX_STAT_1000FULL 0x0700
Michael Chan715116a2006-09-27 16:09:25 -07002063#define MII_TG3_AUX_STAT_100 0x0008
2064#define MII_TG3_AUX_STAT_FULL 0x0001
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065
2066#define MII_TG3_ISTAT 0x1a /* IRQ status register */
2067#define MII_TG3_IMASK 0x1b /* IRQ mask register */
2068
2069/* ISTAT/IMASK event bits */
2070#define MII_TG3_INT_LINKCHG 0x0002
2071#define MII_TG3_INT_SPEEDCHG 0x0004
2072#define MII_TG3_INT_DUPLEXCHG 0x0008
2073#define MII_TG3_INT_ANEG_PAGE_RX 0x0400
2074
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002075#define MII_TG3_MISC_SHDW 0x1c
2076#define MII_TG3_MISC_SHDW_WREN 0x8000
Matt Carlsonaa10f272008-12-21 20:21:18 -08002077
2078#define MII_TG3_MISC_SHDW_APD_WKTM_84MS 0x0001
2079#define MII_TG3_MISC_SHDW_APD_ENABLE 0x0020
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002080#define MII_TG3_MISC_SHDW_APD_SEL 0x2800
2081
2082#define MII_TG3_MISC_SHDW_SCR5_C125OE 0x0001
2083#define MII_TG3_MISC_SHDW_SCR5_DLLAPD 0x0002
2084#define MII_TG3_MISC_SHDW_SCR5_SDTL 0x0004
2085#define MII_TG3_MISC_SHDW_SCR5_DLPTLM 0x0008
2086#define MII_TG3_MISC_SHDW_SCR5_LPED 0x0010
Matt Carlsonaa10f272008-12-21 20:21:18 -08002087#define MII_TG3_MISC_SHDW_SCR5_SEL 0x1400
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002088
Michael Chanc1d2a192007-01-08 19:57:20 -08002089#define MII_TG3_TEST1 0x1e
2090#define MII_TG3_TEST1_TRIM_EN 0x0010
Michael Chan569a5df2007-02-13 12:18:15 -08002091#define MII_TG3_TEST1_CRC_EN 0x8000
Michael Chanc1d2a192007-01-08 19:57:20 -08002092
Matt Carlson535ef6e2009-08-25 10:09:36 +00002093
2094/* Fast Ethernet Tranceiver definitions */
2095#define MII_TG3_FET_PTEST 0x17
2096#define MII_TG3_FET_TEST 0x1f
2097#define MII_TG3_FET_SHADOW_EN 0x0080
2098
2099#define MII_TG3_FET_SHDW_MISCCTRL 0x10
2100#define MII_TG3_FET_SHDW_MISCCTRL_MDIX 0x4000
2101
Matt Carlson0e5f7842009-11-02 14:26:38 +00002102#define MII_TG3_FET_SHDW_AUXMODE4 0x1a
2103#define MII_TG3_FET_SHDW_AUXMODE4_SBPD 0x0008
2104
Matt Carlson535ef6e2009-08-25 10:09:36 +00002105#define MII_TG3_FET_SHDW_AUXSTAT2 0x1b
2106#define MII_TG3_FET_SHDW_AUXSTAT2_APD 0x0020
2107
2108
Matt Carlson0d3031d2007-10-10 18:02:43 -07002109/* APE registers. Accessible through BAR1 */
2110#define TG3_APE_EVENT 0x000c
2111#define APE_EVENT_1 0x00000001
2112#define TG3_APE_LOCK_REQ 0x002c
2113#define APE_LOCK_REQ_DRIVER 0x00001000
2114#define TG3_APE_LOCK_GRANT 0x004c
2115#define APE_LOCK_GRANT_DRIVER 0x00001000
2116#define TG3_APE_SEG_SIG 0x4000
2117#define APE_SEG_SIG_MAGIC 0x41504521
2118
2119/* APE shared memory. Accessible through BAR1 */
2120#define TG3_APE_FW_STATUS 0x400c
2121#define APE_FW_STATUS_READY 0x00000100
Matt Carlson7fd76442009-02-25 14:27:20 +00002122#define TG3_APE_FW_VERSION 0x4018
2123#define APE_FW_VERSION_MAJMSK 0xff000000
2124#define APE_FW_VERSION_MAJSFT 24
2125#define APE_FW_VERSION_MINMSK 0x00ff0000
2126#define APE_FW_VERSION_MINSFT 16
2127#define APE_FW_VERSION_REVMSK 0x0000ff00
2128#define APE_FW_VERSION_REVSFT 8
2129#define APE_FW_VERSION_BLDMSK 0x000000ff
Matt Carlson0d3031d2007-10-10 18:02:43 -07002130#define TG3_APE_HOST_SEG_SIG 0x4200
2131#define APE_HOST_SEG_SIG_MAGIC 0x484f5354
2132#define TG3_APE_HOST_SEG_LEN 0x4204
2133#define APE_HOST_SEG_LEN_MAGIC 0x0000001c
2134#define TG3_APE_HOST_INIT_COUNT 0x4208
2135#define TG3_APE_HOST_DRIVER_ID 0x420c
2136#define APE_HOST_DRIVER_ID_MAGIC 0xf0035100
2137#define TG3_APE_HOST_BEHAVIOR 0x4210
2138#define APE_HOST_BEHAV_NO_PHYLOCK 0x00000001
2139#define TG3_APE_HOST_HEARTBEAT_INT_MS 0x4214
2140#define APE_HOST_HEARTBEAT_INT_DISABLE 0
2141#define APE_HOST_HEARTBEAT_INT_5SEC 5000
2142#define TG3_APE_HOST_HEARTBEAT_COUNT 0x4218
2143
2144#define TG3_APE_EVENT_STATUS 0x4300
2145
2146#define APE_EVENT_STATUS_DRIVER_EVNT 0x00000010
2147#define APE_EVENT_STATUS_STATE_CHNGE 0x00000500
2148#define APE_EVENT_STATUS_STATE_START 0x00010000
2149#define APE_EVENT_STATUS_STATE_UNLOAD 0x00020000
2150#define APE_EVENT_STATUS_STATE_WOL 0x00030000
2151#define APE_EVENT_STATUS_STATE_SUSPEND 0x00040000
2152#define APE_EVENT_STATUS_EVENT_PENDING 0x80000000
2153
2154/* APE convenience enumerations. */
Matt Carlson77b483f2008-08-15 14:07:24 -07002155#define TG3_APE_LOCK_GRC 1
Matt Carlson0d3031d2007-10-10 18:02:43 -07002156#define TG3_APE_LOCK_MEM 4
2157
Matt Carlsona5767de2007-11-12 21:10:58 -08002158#define TG3_EEPROM_SB_F1R2_MBA_OFF 0x10
2159
Matt Carlson0d3031d2007-10-10 18:02:43 -07002160
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161/* There are two ways to manage the TX descriptors on the tigon3.
2162 * Either the descriptors are in host DMA'able memory, or they
2163 * exist only in the cards on-chip SRAM. All 16 send bds are under
2164 * the same mode, they may not be configured individually.
2165 *
2166 * This driver always uses host memory TX descriptors.
2167 *
2168 * To use host memory TX descriptors:
2169 * 1) Set GRC_MODE_HOST_SENDBDS in GRC_MODE register.
2170 * Make sure GRC_MODE_4X_NIC_SEND_RINGS is clear.
2171 * 2) Allocate DMA'able memory.
2172 * 3) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
2173 * a) Set TG3_BDINFO_HOST_ADDR to DMA address of memory
2174 * obtained in step 2
2175 * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC.
2176 * c) Set len field of TG3_BDINFO_MAXLEN_FLAGS to number
2177 * of TX descriptors. Leave flags field clear.
2178 * 4) Access TX descriptors via host memory. The chip
2179 * will refetch into local SRAM as needed when producer
2180 * index mailboxes are updated.
2181 *
2182 * To use on-chip TX descriptors:
2183 * 1) Set GRC_MODE_4X_NIC_SEND_RINGS in GRC_MODE register.
2184 * Make sure GRC_MODE_HOST_SENDBDS is clear.
2185 * 2) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
2186 * a) Set TG3_BDINFO_HOST_ADDR to zero.
2187 * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC
2188 * c) TG3_BDINFO_MAXLEN_FLAGS is don't care.
2189 * 3) Access TX descriptors directly in on-chip SRAM
2190 * using normal {read,write}l(). (and not using
2191 * pointer dereferencing of ioremap()'d memory like
2192 * the broken Broadcom driver does)
2193 *
2194 * Note that BDINFO_FLAGS_DISABLED should be set in the flags field of
2195 * TG3_BDINFO_MAXLEN_FLAGS of all unused SEND_RCB indices.
2196 */
2197struct tg3_tx_buffer_desc {
2198 u32 addr_hi;
2199 u32 addr_lo;
2200
2201 u32 len_flags;
2202#define TXD_FLAG_TCPUDP_CSUM 0x0001
2203#define TXD_FLAG_IP_CSUM 0x0002
2204#define TXD_FLAG_END 0x0004
2205#define TXD_FLAG_IP_FRAG 0x0008
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00002206#define TXD_FLAG_JMB_PKT 0x0008
Linus Torvalds1da177e2005-04-16 15:20:36 -07002207#define TXD_FLAG_IP_FRAG_END 0x0010
2208#define TXD_FLAG_VLAN 0x0040
2209#define TXD_FLAG_COAL_NOW 0x0080
2210#define TXD_FLAG_CPU_PRE_DMA 0x0100
2211#define TXD_FLAG_CPU_POST_DMA 0x0200
2212#define TXD_FLAG_ADD_SRC_ADDR 0x1000
2213#define TXD_FLAG_CHOOSE_SRC_ADDR 0x6000
2214#define TXD_FLAG_NO_CRC 0x8000
2215#define TXD_LEN_SHIFT 16
2216
2217 u32 vlan_tag;
2218#define TXD_VLAN_TAG_SHIFT 0
2219#define TXD_MSS_SHIFT 16
2220};
2221
2222#define TXD_ADDR 0x00UL /* 64-bit */
2223#define TXD_LEN_FLAGS 0x08UL /* 32-bit (upper 16-bits are len) */
2224#define TXD_VLAN_TAG 0x0cUL /* 32-bit (upper 16-bits are tag) */
2225#define TXD_SIZE 0x10UL
2226
2227struct tg3_rx_buffer_desc {
2228 u32 addr_hi;
2229 u32 addr_lo;
2230
2231 u32 idx_len;
2232#define RXD_IDX_MASK 0xffff0000
2233#define RXD_IDX_SHIFT 16
2234#define RXD_LEN_MASK 0x0000ffff
2235#define RXD_LEN_SHIFT 0
2236
2237 u32 type_flags;
2238#define RXD_TYPE_SHIFT 16
2239#define RXD_FLAGS_SHIFT 0
2240
2241#define RXD_FLAG_END 0x0004
2242#define RXD_FLAG_MINI 0x0800
2243#define RXD_FLAG_JUMBO 0x0020
2244#define RXD_FLAG_VLAN 0x0040
2245#define RXD_FLAG_ERROR 0x0400
2246#define RXD_FLAG_IP_CSUM 0x1000
2247#define RXD_FLAG_TCPUDP_CSUM 0x2000
2248#define RXD_FLAG_IS_TCP 0x4000
2249
2250 u32 ip_tcp_csum;
2251#define RXD_IPCSUM_MASK 0xffff0000
2252#define RXD_IPCSUM_SHIFT 16
2253#define RXD_TCPCSUM_MASK 0x0000ffff
2254#define RXD_TCPCSUM_SHIFT 0
2255
2256 u32 err_vlan;
2257
2258#define RXD_VLAN_MASK 0x0000ffff
2259
2260#define RXD_ERR_BAD_CRC 0x00010000
2261#define RXD_ERR_COLLISION 0x00020000
2262#define RXD_ERR_LINK_LOST 0x00040000
2263#define RXD_ERR_PHY_DECODE 0x00080000
2264#define RXD_ERR_ODD_NIBBLE_RCVD_MII 0x00100000
2265#define RXD_ERR_MAC_ABRT 0x00200000
2266#define RXD_ERR_TOO_SMALL 0x00400000
2267#define RXD_ERR_NO_RESOURCES 0x00800000
2268#define RXD_ERR_HUGE_FRAME 0x01000000
2269#define RXD_ERR_MASK 0xffff0000
2270
2271 u32 reserved;
2272 u32 opaque;
2273#define RXD_OPAQUE_INDEX_MASK 0x0000ffff
2274#define RXD_OPAQUE_INDEX_SHIFT 0
2275#define RXD_OPAQUE_RING_STD 0x00010000
2276#define RXD_OPAQUE_RING_JUMBO 0x00020000
2277#define RXD_OPAQUE_RING_MINI 0x00040000
2278#define RXD_OPAQUE_RING_MASK 0x00070000
2279};
2280
2281struct tg3_ext_rx_buffer_desc {
2282 struct {
2283 u32 addr_hi;
2284 u32 addr_lo;
2285 } addrlist[3];
2286 u32 len2_len1;
2287 u32 resv_len3;
2288 struct tg3_rx_buffer_desc std;
2289};
2290
2291/* We only use this when testing out the DMA engine
2292 * at probe time. This is the internal format of buffer
2293 * descriptors used by the chip at NIC_SRAM_DMA_DESCS.
2294 */
2295struct tg3_internal_buffer_desc {
2296 u32 addr_hi;
2297 u32 addr_lo;
2298 u32 nic_mbuf;
2299 /* XXX FIX THIS */
2300#ifdef __BIG_ENDIAN
2301 u16 cqid_sqid;
2302 u16 len;
2303#else
2304 u16 len;
2305 u16 cqid_sqid;
2306#endif
2307 u32 flags;
2308 u32 __cookie1;
2309 u32 __cookie2;
2310 u32 __cookie3;
2311};
2312
2313#define TG3_HW_STATUS_SIZE 0x50
2314struct tg3_hw_status {
2315 u32 status;
2316#define SD_STATUS_UPDATED 0x00000001
2317#define SD_STATUS_LINK_CHG 0x00000002
2318#define SD_STATUS_ERROR 0x00000004
2319
2320 u32 status_tag;
2321
2322#ifdef __BIG_ENDIAN
2323 u16 rx_consumer;
2324 u16 rx_jumbo_consumer;
2325#else
2326 u16 rx_jumbo_consumer;
2327 u16 rx_consumer;
2328#endif
2329
2330#ifdef __BIG_ENDIAN
2331 u16 reserved;
2332 u16 rx_mini_consumer;
2333#else
2334 u16 rx_mini_consumer;
2335 u16 reserved;
2336#endif
2337 struct {
2338#ifdef __BIG_ENDIAN
2339 u16 tx_consumer;
2340 u16 rx_producer;
2341#else
2342 u16 rx_producer;
2343 u16 tx_consumer;
2344#endif
2345 } idx[16];
2346};
2347
2348typedef struct {
2349 u32 high, low;
2350} tg3_stat64_t;
2351
2352struct tg3_hw_stats {
2353 u8 __reserved0[0x400-0x300];
2354
2355 /* Statistics maintained by Receive MAC. */
2356 tg3_stat64_t rx_octets;
2357 u64 __reserved1;
2358 tg3_stat64_t rx_fragments;
2359 tg3_stat64_t rx_ucast_packets;
2360 tg3_stat64_t rx_mcast_packets;
2361 tg3_stat64_t rx_bcast_packets;
2362 tg3_stat64_t rx_fcs_errors;
2363 tg3_stat64_t rx_align_errors;
2364 tg3_stat64_t rx_xon_pause_rcvd;
2365 tg3_stat64_t rx_xoff_pause_rcvd;
2366 tg3_stat64_t rx_mac_ctrl_rcvd;
2367 tg3_stat64_t rx_xoff_entered;
2368 tg3_stat64_t rx_frame_too_long_errors;
2369 tg3_stat64_t rx_jabbers;
2370 tg3_stat64_t rx_undersize_packets;
2371 tg3_stat64_t rx_in_length_errors;
2372 tg3_stat64_t rx_out_length_errors;
2373 tg3_stat64_t rx_64_or_less_octet_packets;
2374 tg3_stat64_t rx_65_to_127_octet_packets;
2375 tg3_stat64_t rx_128_to_255_octet_packets;
2376 tg3_stat64_t rx_256_to_511_octet_packets;
2377 tg3_stat64_t rx_512_to_1023_octet_packets;
2378 tg3_stat64_t rx_1024_to_1522_octet_packets;
2379 tg3_stat64_t rx_1523_to_2047_octet_packets;
2380 tg3_stat64_t rx_2048_to_4095_octet_packets;
2381 tg3_stat64_t rx_4096_to_8191_octet_packets;
2382 tg3_stat64_t rx_8192_to_9022_octet_packets;
2383
2384 u64 __unused0[37];
2385
2386 /* Statistics maintained by Transmit MAC. */
2387 tg3_stat64_t tx_octets;
2388 u64 __reserved2;
2389 tg3_stat64_t tx_collisions;
2390 tg3_stat64_t tx_xon_sent;
2391 tg3_stat64_t tx_xoff_sent;
2392 tg3_stat64_t tx_flow_control;
2393 tg3_stat64_t tx_mac_errors;
2394 tg3_stat64_t tx_single_collisions;
2395 tg3_stat64_t tx_mult_collisions;
2396 tg3_stat64_t tx_deferred;
2397 u64 __reserved3;
2398 tg3_stat64_t tx_excessive_collisions;
2399 tg3_stat64_t tx_late_collisions;
2400 tg3_stat64_t tx_collide_2times;
2401 tg3_stat64_t tx_collide_3times;
2402 tg3_stat64_t tx_collide_4times;
2403 tg3_stat64_t tx_collide_5times;
2404 tg3_stat64_t tx_collide_6times;
2405 tg3_stat64_t tx_collide_7times;
2406 tg3_stat64_t tx_collide_8times;
2407 tg3_stat64_t tx_collide_9times;
2408 tg3_stat64_t tx_collide_10times;
2409 tg3_stat64_t tx_collide_11times;
2410 tg3_stat64_t tx_collide_12times;
2411 tg3_stat64_t tx_collide_13times;
2412 tg3_stat64_t tx_collide_14times;
2413 tg3_stat64_t tx_collide_15times;
2414 tg3_stat64_t tx_ucast_packets;
2415 tg3_stat64_t tx_mcast_packets;
2416 tg3_stat64_t tx_bcast_packets;
2417 tg3_stat64_t tx_carrier_sense_errors;
2418 tg3_stat64_t tx_discards;
2419 tg3_stat64_t tx_errors;
2420
2421 u64 __unused1[31];
2422
2423 /* Statistics maintained by Receive List Placement. */
2424 tg3_stat64_t COS_rx_packets[16];
2425 tg3_stat64_t COS_rx_filter_dropped;
2426 tg3_stat64_t dma_writeq_full;
2427 tg3_stat64_t dma_write_prioq_full;
2428 tg3_stat64_t rxbds_empty;
2429 tg3_stat64_t rx_discards;
2430 tg3_stat64_t rx_errors;
2431 tg3_stat64_t rx_threshold_hit;
2432
2433 u64 __unused2[9];
2434
2435 /* Statistics maintained by Send Data Initiator. */
2436 tg3_stat64_t COS_out_packets[16];
2437 tg3_stat64_t dma_readq_full;
2438 tg3_stat64_t dma_read_prioq_full;
2439 tg3_stat64_t tx_comp_queue_full;
2440
2441 /* Statistics maintained by Host Coalescing. */
2442 tg3_stat64_t ring_set_send_prod_index;
2443 tg3_stat64_t ring_status_update;
2444 tg3_stat64_t nic_irqs;
2445 tg3_stat64_t nic_avoided_irqs;
2446 tg3_stat64_t nic_tx_threshold_hit;
2447
2448 u8 __reserved4[0xb00-0x9c0];
2449};
2450
2451/* 'mapping' is superfluous as the chip does not write into
2452 * the tx/rx post rings so we could just fetch it from there.
2453 * But the cache behavior is better how we are doing it now.
2454 */
2455struct ring_info {
2456 struct sk_buff *skb;
2457 DECLARE_PCI_UNMAP_ADDR(mapping)
2458};
2459
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460struct tg3_config_info {
2461 u32 flags;
2462};
2463
2464struct tg3_link_config {
2465 /* Describes what we're trying to get. */
2466 u32 advertising;
2467 u16 speed;
2468 u8 duplex;
2469 u8 autoneg;
Matt Carlson8d018622007-12-20 20:05:44 -08002470 u8 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002471
2472 /* Describes what we actually have. */
Matt Carlson8d018622007-12-20 20:05:44 -08002473 u8 active_flowctrl;
2474
Linus Torvalds1da177e2005-04-16 15:20:36 -07002475 u8 active_duplex;
2476#define SPEED_INVALID 0xffff
2477#define DUPLEX_INVALID 0xff
2478#define AUTONEG_INVALID 0xff
Matt Carlson8d018622007-12-20 20:05:44 -08002479 u16 active_speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480
2481 /* When we go in and out of low power mode we need
2482 * to swap with this state.
2483 */
2484 int phy_is_low_power;
2485 u16 orig_speed;
2486 u8 orig_duplex;
2487 u8 orig_autoneg;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002488 u32 orig_advertising;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002489};
2490
2491struct tg3_bufmgr_config {
2492 u32 mbuf_read_dma_low_water;
2493 u32 mbuf_mac_rx_low_water;
2494 u32 mbuf_high_water;
2495
2496 u32 mbuf_read_dma_low_water_jumbo;
2497 u32 mbuf_mac_rx_low_water_jumbo;
2498 u32 mbuf_high_water_jumbo;
2499
2500 u32 dma_low_water;
2501 u32 dma_high_water;
2502};
2503
2504struct tg3_ethtool_stats {
2505 /* Statistics maintained by Receive MAC. */
2506 u64 rx_octets;
2507 u64 rx_fragments;
2508 u64 rx_ucast_packets;
2509 u64 rx_mcast_packets;
2510 u64 rx_bcast_packets;
2511 u64 rx_fcs_errors;
2512 u64 rx_align_errors;
2513 u64 rx_xon_pause_rcvd;
2514 u64 rx_xoff_pause_rcvd;
2515 u64 rx_mac_ctrl_rcvd;
2516 u64 rx_xoff_entered;
2517 u64 rx_frame_too_long_errors;
2518 u64 rx_jabbers;
2519 u64 rx_undersize_packets;
2520 u64 rx_in_length_errors;
2521 u64 rx_out_length_errors;
2522 u64 rx_64_or_less_octet_packets;
2523 u64 rx_65_to_127_octet_packets;
2524 u64 rx_128_to_255_octet_packets;
2525 u64 rx_256_to_511_octet_packets;
2526 u64 rx_512_to_1023_octet_packets;
2527 u64 rx_1024_to_1522_octet_packets;
2528 u64 rx_1523_to_2047_octet_packets;
2529 u64 rx_2048_to_4095_octet_packets;
2530 u64 rx_4096_to_8191_octet_packets;
2531 u64 rx_8192_to_9022_octet_packets;
2532
2533 /* Statistics maintained by Transmit MAC. */
2534 u64 tx_octets;
2535 u64 tx_collisions;
2536 u64 tx_xon_sent;
2537 u64 tx_xoff_sent;
2538 u64 tx_flow_control;
2539 u64 tx_mac_errors;
2540 u64 tx_single_collisions;
2541 u64 tx_mult_collisions;
2542 u64 tx_deferred;
2543 u64 tx_excessive_collisions;
2544 u64 tx_late_collisions;
2545 u64 tx_collide_2times;
2546 u64 tx_collide_3times;
2547 u64 tx_collide_4times;
2548 u64 tx_collide_5times;
2549 u64 tx_collide_6times;
2550 u64 tx_collide_7times;
2551 u64 tx_collide_8times;
2552 u64 tx_collide_9times;
2553 u64 tx_collide_10times;
2554 u64 tx_collide_11times;
2555 u64 tx_collide_12times;
2556 u64 tx_collide_13times;
2557 u64 tx_collide_14times;
2558 u64 tx_collide_15times;
2559 u64 tx_ucast_packets;
2560 u64 tx_mcast_packets;
2561 u64 tx_bcast_packets;
2562 u64 tx_carrier_sense_errors;
2563 u64 tx_discards;
2564 u64 tx_errors;
2565
2566 /* Statistics maintained by Receive List Placement. */
2567 u64 dma_writeq_full;
2568 u64 dma_write_prioq_full;
2569 u64 rxbds_empty;
2570 u64 rx_discards;
2571 u64 rx_errors;
2572 u64 rx_threshold_hit;
2573
2574 /* Statistics maintained by Send Data Initiator. */
2575 u64 dma_readq_full;
2576 u64 dma_read_prioq_full;
2577 u64 tx_comp_queue_full;
2578
2579 /* Statistics maintained by Host Coalescing. */
2580 u64 ring_set_send_prod_index;
2581 u64 ring_status_update;
2582 u64 nic_irqs;
2583 u64 nic_avoided_irqs;
2584 u64 nic_tx_threshold_hit;
2585};
2586
Matt Carlson21f581a2009-08-28 14:00:25 +00002587struct tg3_rx_prodring_set {
Matt Carlson411da642009-11-13 13:03:46 +00002588 u32 rx_std_prod_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00002589 u32 rx_std_cons_idx;
Matt Carlson411da642009-11-13 13:03:46 +00002590 u32 rx_jmb_prod_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00002591 u32 rx_jmb_cons_idx;
Matt Carlson21f581a2009-08-28 14:00:25 +00002592 struct tg3_rx_buffer_desc *rx_std;
Matt Carlson79ed5ac2009-08-28 14:00:55 +00002593 struct tg3_ext_rx_buffer_desc *rx_jmb;
Matt Carlson21f581a2009-08-28 14:00:25 +00002594 struct ring_info *rx_std_buffers;
2595 struct ring_info *rx_jmb_buffers;
2596 dma_addr_t rx_std_mapping;
2597 dma_addr_t rx_jmb_mapping;
2598};
2599
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00002600#define TG3_IRQ_MAX_VECS 5
Matt Carlson8ef04422009-08-28 14:01:37 +00002601
2602struct tg3_napi {
2603 struct napi_struct napi ____cacheline_aligned;
2604 struct tg3 *tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00002605 struct tg3_hw_status *hw_status;
2606
2607 u32 last_tag;
2608 u32 last_irq_tag;
2609 u32 int_mbox;
Matt Carlsonfd2ce372009-09-01 12:51:13 +00002610 u32 coal_now;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00002611 u32 tx_prod;
2612 u32 tx_cons;
2613 u32 tx_pending;
2614 u32 prodmbox;
2615
Matt Carlson72334482009-08-28 14:03:01 +00002616 u32 consmbox;
2617 u32 rx_rcb_ptr;
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00002618 u16 *rx_rcb_prod_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00002619 struct tg3_rx_prodring_set *prodring;
Matt Carlson72334482009-08-28 14:03:01 +00002620
2621 struct tg3_rx_buffer_desc *rx_rcb;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00002622 struct tg3_tx_buffer_desc *tx_ring;
Alexander Duyckf4188d82009-12-02 16:48:38 +00002623 struct ring_info *tx_buffers;
Matt Carlson898a56f2009-08-28 14:02:40 +00002624
2625 dma_addr_t status_mapping;
Matt Carlson72334482009-08-28 14:03:01 +00002626 dma_addr_t rx_rcb_mapping;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00002627 dma_addr_t tx_desc_mapping;
Matt Carlson4f125f42009-09-01 12:55:02 +00002628
2629 char irq_lbl[IFNAMSIZ];
2630 unsigned int irq_vec;
Matt Carlson8ef04422009-08-28 14:01:37 +00002631};
2632
Linus Torvalds1da177e2005-04-16 15:20:36 -07002633struct tg3 {
2634 /* begin "general, frequently-used members" cacheline section */
2635
David S. Millerf47c11e2005-06-24 20:18:35 -07002636 /* If the IRQ handler (which runs lockless) needs to be
2637 * quiesced, the following bitmask state is used. The
2638 * SYNC flag is set by non-IRQ context code to initiate
2639 * the quiescence.
2640 *
2641 * When the IRQ handler notices that SYNC is set, it
2642 * disables interrupts and returns.
2643 *
2644 * When all outstanding IRQ handlers have returned after
2645 * the SYNC flag has been set, the setter can be assured
2646 * that interrupts will no longer get run.
2647 *
2648 * In this way all SMP driver locks are never acquired
2649 * in hw IRQ context, only sw IRQ context or lower.
2650 */
2651 unsigned int irq_sync;
2652
Linus Torvalds1da177e2005-04-16 15:20:36 -07002653 /* SMP locking strategy:
2654 *
Michael Chan00b70502006-06-17 21:58:45 -07002655 * lock: Held during reset, PHY access, timer, and when
2656 * updating tg3_flags and tg3_flags2.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002657 *
Michael Chan1b2a7202006-08-07 21:46:02 -07002658 * netif_tx_lock: Held during tg3_start_xmit. tg3_tx holds
2659 * netif_tx_lock when it needs to call
2660 * netif_wake_queue.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002661 *
David S. Millerf47c11e2005-06-24 20:18:35 -07002662 * Both of these locks are to be held with BH safety.
Michael Chan00b70502006-06-17 21:58:45 -07002663 *
2664 * Because the IRQ handler, tg3_poll, and tg3_start_xmit
2665 * are running lockless, it is necessary to completely
2666 * quiesce the chip with tg3_netif_stop and tg3_full_lock
2667 * before reconfiguring the device.
2668 *
2669 * indirect_lock: Held when accessing registers indirectly
2670 * with IRQ disabling.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002671 */
2672 spinlock_t lock;
2673 spinlock_t indirect_lock;
2674
Michael Chan20094932005-08-09 20:16:32 -07002675 u32 (*read32) (struct tg3 *, u32);
2676 void (*write32) (struct tg3 *, u32, u32);
Michael Chan09ee9292005-08-09 20:17:00 -07002677 u32 (*read32_mbox) (struct tg3 *, u32);
Michael Chan20094932005-08-09 20:16:32 -07002678 void (*write32_mbox) (struct tg3 *, u32,
2679 u32);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002680 void __iomem *regs;
Matt Carlson0d3031d2007-10-10 18:02:43 -07002681 void __iomem *aperegs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002682 struct net_device *dev;
2683 struct pci_dev *pdev;
2684
Linus Torvalds1da177e2005-04-16 15:20:36 -07002685 u32 msg_enable;
2686
2687 /* begin "tx thread" cacheline section */
Michael Chan20094932005-08-09 20:16:32 -07002688 void (*write32_tx_mbox) (struct tg3 *, u32,
2689 u32);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002690
2691 /* begin "rx thread" cacheline section */
Matt Carlson8ef04422009-08-28 14:01:37 +00002692 struct tg3_napi napi[TG3_IRQ_MAX_VECS];
Michael Chan20094932005-08-09 20:16:32 -07002693 void (*write32_rx_mbox) (struct tg3 *, u32,
2694 u32);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002695 u32 rx_pending;
2696 u32 rx_jumbo_pending;
Matt Carlson21f581a2009-08-28 14:00:25 +00002697 u32 rx_std_max_post;
2698 u32 rx_pkt_map_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002699#if TG3_VLAN_TAG_USED
2700 struct vlan_group *vlgrp;
2701#endif
2702
Matt Carlson2b2cdb62009-11-13 13:03:48 +00002703 struct tg3_rx_prodring_set prodring[TG3_IRQ_MAX_VECS - 1];
Matt Carlson21f581a2009-08-28 14:00:25 +00002704
Michael Chan7e72aad2005-07-25 12:31:17 -07002705
Linus Torvalds1da177e2005-04-16 15:20:36 -07002706 /* begin "everything else" cacheline(s) section */
2707 struct net_device_stats net_stats;
2708 struct net_device_stats net_stats_prev;
2709 struct tg3_ethtool_stats estats;
2710 struct tg3_ethtool_stats estats_prev;
2711
Matt Carlson4ba526c2008-08-15 14:10:04 -07002712 union {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002713 unsigned long phy_crc_errors;
Matt Carlson4ba526c2008-08-15 14:10:04 -07002714 unsigned long last_event_jiffies;
2715 };
Linus Torvalds1da177e2005-04-16 15:20:36 -07002716
2717 u32 rx_offset;
2718 u32 tg3_flags;
David S. Millerfac9b832005-05-18 22:46:34 -07002719#define TG3_FLAG_TAGGED_STATUS 0x00000001
Linus Torvalds1da177e2005-04-16 15:20:36 -07002720#define TG3_FLAG_TXD_MBOX_HWBUG 0x00000002
2721#define TG3_FLAG_RX_CHECKSUMS 0x00000004
2722#define TG3_FLAG_USE_LINKCHG_REG 0x00000008
2723#define TG3_FLAG_USE_MI_INTERRUPT 0x00000010
2724#define TG3_FLAG_ENABLE_ASF 0x00000020
Matt Carlson8ed5d972007-05-07 00:25:49 -07002725#define TG3_FLAG_ASPM_WORKAROUND 0x00000040
Linus Torvalds1da177e2005-04-16 15:20:36 -07002726#define TG3_FLAG_POLL_SERDES 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -07002727#define TG3_FLAG_MBOX_WRITE_REORDER 0x00000100
Linus Torvalds1da177e2005-04-16 15:20:36 -07002728#define TG3_FLAG_PCIX_TARGET_HWBUG 0x00000200
2729#define TG3_FLAG_WOL_SPEED_100MB 0x00000400
2730#define TG3_FLAG_WOL_ENABLE 0x00000800
2731#define TG3_FLAG_EEPROM_WRITE_PROT 0x00001000
2732#define TG3_FLAG_NVRAM 0x00002000
2733#define TG3_FLAG_NVRAM_BUFFERED 0x00004000
Matt Carlson8f666b02009-08-28 13:58:24 +00002734#define TG3_FLAG_SUPPORT_MSI 0x00008000
Matt Carlson679563f2009-09-01 12:55:46 +00002735#define TG3_FLAG_SUPPORT_MSIX 0x00010000
2736#define TG3_FLAG_SUPPORT_MSI_OR_MSIX (TG3_FLAG_SUPPORT_MSI | \
2737 TG3_FLAG_SUPPORT_MSIX)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002738#define TG3_FLAG_PCIX_MODE 0x00020000
2739#define TG3_FLAG_PCI_HIGH_SPEED 0x00040000
2740#define TG3_FLAG_PCI_32BIT 0x00080000
Michael Chanbbadf502006-04-06 21:46:34 -07002741#define TG3_FLAG_SRAM_USE_CONFIG 0x00100000
Michael Chandf3e6542006-05-26 17:48:07 -07002742#define TG3_FLAG_TX_RECOVERY_PENDING 0x00200000
Gary Zambranoa85feb82007-05-05 11:52:19 -07002743#define TG3_FLAG_WOL_CAP 0x00400000
Michael Chan0f893dc2005-07-25 12:30:38 -07002744#define TG3_FLAG_JUMBO_RING_ENABLE 0x00800000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002745#define TG3_FLAG_10_100_ONLY 0x01000000
2746#define TG3_FLAG_PAUSE_AUTONEG 0x02000000
Matt Carlson795d01c2007-10-07 23:28:17 -07002747#define TG3_FLAG_CPMU_PRESENT 0x04000000
Michael Chan4a29cc22006-03-19 13:21:12 -08002748#define TG3_FLAG_40BIT_DMA_BUG 0x08000000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002749#define TG3_FLAG_BROKEN_CHECKSUMS 0x10000000
Matt Carlson8f666b02009-08-28 13:58:24 +00002750#define TG3_FLAG_JUMBO_CAPABLE 0x20000000
Michael Chand18edcb2007-03-24 20:57:11 -07002751#define TG3_FLAG_CHIP_RESETTING 0x40000000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002752#define TG3_FLAG_INIT_COMPLETE 0x80000000
2753 u32 tg3_flags2;
2754#define TG3_FLG2_RESTART_TIMER 0x00000001
Michael Chan7f62ad52007-02-20 23:25:40 -08002755#define TG3_FLG2_TSO_BUG 0x00000002
Linus Torvalds1da177e2005-04-16 15:20:36 -07002756#define TG3_FLG2_NO_ETH_WIRE_SPEED 0x00000004
2757#define TG3_FLG2_IS_5788 0x00000008
2758#define TG3_FLG2_MAX_RXPEND_64 0x00000010
2759#define TG3_FLG2_TSO_CAPABLE 0x00000020
2760#define TG3_FLG2_PHY_ADC_BUG 0x00000040
2761#define TG3_FLG2_PHY_5704_A0_BUG 0x00000080
2762#define TG3_FLG2_PHY_BER_BUG 0x00000100
2763#define TG3_FLG2_PCI_EXPRESS 0x00000200
2764#define TG3_FLG2_ASF_NEW_HANDSHAKE 0x00000400
2765#define TG3_FLG2_HW_AUTONEG 0x00000800
Michael Chan9d26e212006-12-07 00:21:14 -08002766#define TG3_FLG2_IS_NIC 0x00001000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002767#define TG3_FLG2_PHY_SERDES 0x00002000
2768#define TG3_FLG2_CAPACITIVE_COUPLING 0x00004000
2769#define TG3_FLG2_FLASH 0x00008000
Michael Chan5a6f3072006-03-20 22:28:05 -08002770#define TG3_FLG2_HW_TSO_1 0x00010000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002771#define TG3_FLG2_SERDES_PREEMPHASIS 0x00020000
2772#define TG3_FLG2_5705_PLUS 0x00040000
John W. Linville6708e5c2005-04-21 17:00:52 -07002773#define TG3_FLG2_5750_PLUS 0x00080000
Matt Carlsone849cdc2009-11-13 13:03:38 +00002774#define TG3_FLG2_HW_TSO_3 0x00100000
Michael Chan88b06bc22005-04-21 17:13:25 -07002775#define TG3_FLG2_USING_MSI 0x00200000
Matt Carlson679563f2009-09-01 12:55:46 +00002776#define TG3_FLG2_USING_MSIX 0x00400000
2777#define TG3_FLG2_USING_MSI_OR_MSIX (TG3_FLG2_USING_MSI | \
2778 TG3_FLG2_USING_MSIX)
Michael Chan747e8f82005-07-25 12:33:22 -07002779#define TG3_FLG2_MII_SERDES 0x00800000
2780#define TG3_FLG2_ANY_SERDES (TG3_FLG2_PHY_SERDES | \
2781 TG3_FLG2_MII_SERDES)
2782#define TG3_FLG2_PARALLEL_DETECT 0x01000000
Michael Chan68929142005-08-09 20:17:14 -07002783#define TG3_FLG2_ICH_WORKAROUND 0x02000000
Michael Chana4e2b342005-10-26 15:46:52 -07002784#define TG3_FLG2_5780_CLASS 0x04000000
Michael Chan5a6f3072006-03-20 22:28:05 -08002785#define TG3_FLG2_HW_TSO_2 0x08000000
Matt Carlsone849cdc2009-11-13 13:03:38 +00002786#define TG3_FLG2_HW_TSO (TG3_FLG2_HW_TSO_1 | \
2787 TG3_FLG2_HW_TSO_2 | \
2788 TG3_FLG2_HW_TSO_3)
Michael Chanfcfa0a32006-03-20 22:28:41 -08002789#define TG3_FLG2_1SHOT_MSI 0x10000000
Michael Chanc424cb22006-04-29 18:56:34 -07002790#define TG3_FLG2_PHY_JITTER_BUG 0x20000000
David S. Millerf49639e2006-06-09 11:58:36 -07002791#define TG3_FLG2_NO_FWARE_REPORTED 0x40000000
Michael Chanc1d2a192007-01-08 19:57:20 -08002792#define TG3_FLG2_PHY_ADJUST_TRIM 0x80000000
Matt Carlson6b91fa02007-10-10 18:01:09 -07002793 u32 tg3_flags3;
2794#define TG3_FLG3_NO_NVRAM_ADDR_TRANS 0x00000001
Matt Carlson0d3031d2007-10-10 18:02:43 -07002795#define TG3_FLG3_ENABLE_APE 0x00000002
Matt Carlsonf66a29b2009-11-13 13:03:36 +00002796#define TG3_FLG3_PROTECTED_NVRAM 0x00000004
Matt Carlson41588ba2008-04-19 18:12:33 -07002797#define TG3_FLG3_5701_DMA_BUG 0x00000008
Matt Carlsondd477002008-05-25 23:45:58 -07002798#define TG3_FLG3_USE_PHYLIB 0x00000010
Matt Carlson158d7ab2008-05-29 01:37:54 -07002799#define TG3_FLG3_MDIOBUS_INITED 0x00000020
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002800#define TG3_FLG3_PHY_CONNECTED 0x00000080
Matt Carlsona9daf362008-05-25 23:49:44 -07002801#define TG3_FLG3_RGMII_STD_IBND_DISABLE 0x00000100
2802#define TG3_FLG3_RGMII_EXT_IBND_RX_EN 0x00000200
2803#define TG3_FLG3_RGMII_EXT_IBND_TX_EN 0x00000400
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002804#define TG3_FLG3_CLKREQ_BUG 0x00000800
Matt Carlson6833c042008-11-21 17:18:59 -08002805#define TG3_FLG3_PHY_ENABLE_APD 0x00001000
Matt Carlson321d32a2008-11-21 17:22:19 -08002806#define TG3_FLG3_5755_PLUS 0x00002000
Matt Carlsondf259d82009-04-20 06:57:14 +00002807#define TG3_FLG3_NO_NVRAM 0x00004000
Matt Carlson7f97a4b2009-08-25 10:10:03 +00002808#define TG3_FLG3_PHY_IS_FET 0x00010000
Matt Carlsonbaf8a942009-09-01 13:13:00 +00002809#define TG3_FLG3_ENABLE_RSS 0x00020000
Matt Carlson19cfaec2009-12-03 08:36:20 +00002810#define TG3_FLG3_ENABLE_TSS 0x00040000
Matt Carlson0e1406d2009-11-02 12:33:33 +00002811#define TG3_FLG3_4G_DMA_BNDRY_BUG 0x00080000
2812#define TG3_FLG3_40BIT_DMA_LIMIT_BUG 0x00100000
Matt Carlson92c6b8d2009-11-02 14:23:27 +00002813#define TG3_FLG3_SHORT_DMA_BUG 0x00200000
Matt Carlsonb703df62009-12-03 08:36:21 +00002814#define TG3_FLG3_USE_JUMBO_BDFLAG 0x00400000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002815
Linus Torvalds1da177e2005-04-16 15:20:36 -07002816 struct timer_list timer;
2817 u16 timer_counter;
2818 u16 timer_multiplier;
2819 u32 timer_offset;
2820 u16 asf_counter;
2821 u16 asf_multiplier;
2822
Michael Chan3d3ebe72006-09-27 15:59:15 -07002823 /* 1 second counter for transient serdes link events */
2824 u32 serdes_counter;
2825#define SERDES_AN_TIMEOUT_5704S 2
2826#define SERDES_PARALLEL_DET_TIMEOUT 1
2827#define SERDES_AN_TIMEOUT_5714S 1
2828
Linus Torvalds1da177e2005-04-16 15:20:36 -07002829 struct tg3_link_config link_config;
2830 struct tg3_bufmgr_config bufmgr_config;
2831
2832 /* cache h/w values, often passed straight to h/w */
2833 u32 rx_mode;
2834 u32 tx_mode;
2835 u32 mac_mode;
2836 u32 mi_mode;
2837 u32 misc_host_ctrl;
2838 u32 grc_mode;
2839 u32 grc_local_ctrl;
2840 u32 dma_rwctrl;
2841 u32 coalesce_mode;
Matt Carlson8ed5d972007-05-07 00:25:49 -07002842 u32 pwrmgmt_thresh;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002843
2844 /* PCI block */
Matt Carlson795d01c2007-10-07 23:28:17 -07002845 u32 pci_chip_rev_id;
Matt Carlson69fc4052008-12-21 20:19:57 -08002846 u16 pci_cmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002847 u8 pci_cacheline_sz;
2848 u8 pci_lat_timer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002849
2850 int pm_cap;
Michael Chan4cf78e42005-07-25 12:29:19 -07002851 int msi_cap;
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002852 union {
Matt Carlson9974a352007-10-07 23:27:28 -07002853 int pcix_cap;
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002854 int pcie_cap;
2855 };
Linus Torvalds1da177e2005-04-16 15:20:36 -07002856
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07002857 struct mii_bus *mdio_bus;
Matt Carlson158d7ab2008-05-29 01:37:54 -07002858 int mdio_irq[PHY_MAX_ADDR];
2859
Matt Carlson882e9792009-09-01 13:21:36 +00002860 u8 phy_addr;
2861
Linus Torvalds1da177e2005-04-16 15:20:36 -07002862 /* PHY info */
2863 u32 phy_id;
2864#define PHY_ID_MASK 0xfffffff0
2865#define PHY_ID_BCM5400 0x60008040
2866#define PHY_ID_BCM5401 0x60008050
2867#define PHY_ID_BCM5411 0x60008070
2868#define PHY_ID_BCM5701 0x60008110
2869#define PHY_ID_BCM5703 0x60008160
2870#define PHY_ID_BCM5704 0x60008190
2871#define PHY_ID_BCM5705 0x600081a0
2872#define PHY_ID_BCM5750 0x60008180
Michael Chan85e94ce2005-04-21 17:05:28 -07002873#define PHY_ID_BCM5752 0x60008100
Michael Chana4e2b342005-10-26 15:46:52 -07002874#define PHY_ID_BCM5714 0x60008340
Michael Chan4cf78e42005-07-25 12:29:19 -07002875#define PHY_ID_BCM5780 0x60008350
Michael Chanaf36e6b2006-03-23 01:28:06 -08002876#define PHY_ID_BCM5755 0xbc050cc0
Michael Chand9ab5ad2006-03-20 22:27:35 -08002877#define PHY_ID_BCM5787 0xbc050ce0
Michael Chan126a3362006-09-27 16:03:07 -07002878#define PHY_ID_BCM5756 0xbc050ed0
Matt Carlsond30cdd22007-10-07 23:28:35 -07002879#define PHY_ID_BCM5784 0xbc050fa0
Matt Carlson9936bcf2007-10-10 18:03:07 -07002880#define PHY_ID_BCM5761 0xbc050fd0
Matt Carlsonc2060fe2009-11-13 13:03:33 +00002881#define PHY_ID_BCM5717 0x5c0d8a00
Michael Chanb5d37722006-09-27 16:06:21 -07002882#define PHY_ID_BCM5906 0xdc00ac40
Linus Torvalds1da177e2005-04-16 15:20:36 -07002883#define PHY_ID_BCM8002 0x60010140
2884#define PHY_ID_INVALID 0xffffffff
2885#define PHY_ID_REV_MASK 0x0000000f
2886#define PHY_REV_BCM5401_B0 0x1
2887#define PHY_REV_BCM5401_B2 0x3
2888#define PHY_REV_BCM5401_C0 0x6
2889#define PHY_REV_BCM5411_X0 0x1 /* Found on Netgear GA302T */
Matt Carlsona9daf362008-05-25 23:49:44 -07002890#define TG3_PHY_ID_BCM50610 0x143bd60
Matt Carlsonc73430d2009-11-02 14:29:34 +00002891#define TG3_PHY_ID_BCM50610M 0x143bd70
Matt Carlsona9daf362008-05-25 23:49:44 -07002892#define TG3_PHY_ID_BCMAC131 0x143bc70
Matt Carlsonfcb389d2008-11-03 16:55:44 -08002893#define TG3_PHY_ID_RTL8211C 0x001cc910
2894#define TG3_PHY_ID_RTL8201E 0x00008200
Matt Carlson321d32a2008-11-21 17:22:19 -08002895#define TG3_PHY_ID_BCM57780 0x03625d90
Matt Carlson0a459aa2008-11-03 16:54:15 -08002896#define TG3_PHY_OUI_MASK 0xfffffc00
2897#define TG3_PHY_OUI_1 0x00206000
2898#define TG3_PHY_OUI_2 0x0143bc00
2899#define TG3_PHY_OUI_3 0x03625c00
Linus Torvalds1da177e2005-04-16 15:20:36 -07002900
2901 u32 led_ctrl;
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002902 u32 phy_otp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002903
Matt Carlson141518c2009-12-03 08:36:22 +00002904#define TG3_BPN_SIZE 24
2905 char board_part_number[TG3_BPN_SIZE];
2906#define TG3_VER_SIZE ETHTOOL_FWVERS_LEN
Matt Carlson9c8a6202007-10-21 16:16:08 -07002907 char fw_ver[TG3_VER_SIZE];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002908 u32 nic_sram_data_cfg;
2909 u32 pci_clock_ctrl;
2910 struct pci_dev *pdev_peer;
2911
2912 /* This macro assumes the passed PHY ID is already masked
2913 * with PHY_ID_MASK.
2914 */
2915#define KNOWN_PHY_ID(X) \
2916 ((X) == PHY_ID_BCM5400 || (X) == PHY_ID_BCM5401 || \
2917 (X) == PHY_ID_BCM5411 || (X) == PHY_ID_BCM5701 || \
2918 (X) == PHY_ID_BCM5703 || (X) == PHY_ID_BCM5704 || \
2919 (X) == PHY_ID_BCM5705 || (X) == PHY_ID_BCM5750 || \
Michael Chana4e2b342005-10-26 15:46:52 -07002920 (X) == PHY_ID_BCM5752 || (X) == PHY_ID_BCM5714 || \
Michael Chand9ab5ad2006-03-20 22:27:35 -08002921 (X) == PHY_ID_BCM5780 || (X) == PHY_ID_BCM5787 || \
Michael Chan126a3362006-09-27 16:03:07 -07002922 (X) == PHY_ID_BCM5755 || (X) == PHY_ID_BCM5756 || \
Matt Carlson9936bcf2007-10-10 18:03:07 -07002923 (X) == PHY_ID_BCM5906 || (X) == PHY_ID_BCM5761 || \
Matt Carlsonc2060fe2009-11-13 13:03:33 +00002924 (X) == PHY_ID_BCM5717 || (X) == PHY_ID_BCM8002)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002925
2926 struct tg3_hw_stats *hw_stats;
2927 dma_addr_t stats_mapping;
2928 struct work_struct reset_task;
2929
Michael Chanec41c7d2006-01-17 02:40:55 -08002930 int nvram_lock_cnt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002931 u32 nvram_size;
Matt Carlsonfd1122a2008-05-02 16:48:36 -07002932#define TG3_NVRAM_SIZE_64KB 0x00010000
2933#define TG3_NVRAM_SIZE_128KB 0x00020000
2934#define TG3_NVRAM_SIZE_256KB 0x00040000
2935#define TG3_NVRAM_SIZE_512KB 0x00080000
2936#define TG3_NVRAM_SIZE_1MB 0x00100000
2937#define TG3_NVRAM_SIZE_2MB 0x00200000
2938
Linus Torvalds1da177e2005-04-16 15:20:36 -07002939 u32 nvram_pagesize;
2940 u32 nvram_jedecnum;
2941
2942#define JEDEC_ATMEL 0x1f
2943#define JEDEC_ST 0x20
2944#define JEDEC_SAIFUN 0x4f
2945#define JEDEC_SST 0xbf
2946
Matt Carlsonfd1122a2008-05-02 16:48:36 -07002947#define ATMEL_AT24C64_CHIP_SIZE TG3_NVRAM_SIZE_64KB
Linus Torvalds1da177e2005-04-16 15:20:36 -07002948#define ATMEL_AT24C64_PAGE_SIZE (32)
2949
Matt Carlsonfd1122a2008-05-02 16:48:36 -07002950#define ATMEL_AT24C512_CHIP_SIZE TG3_NVRAM_SIZE_512KB
Linus Torvalds1da177e2005-04-16 15:20:36 -07002951#define ATMEL_AT24C512_PAGE_SIZE (128)
2952
2953#define ATMEL_AT45DB0X1B_PAGE_POS 9
2954#define ATMEL_AT45DB0X1B_PAGE_SIZE 264
2955
2956#define ATMEL_AT25F512_PAGE_SIZE 256
2957
2958#define ST_M45PEX0_PAGE_SIZE 256
2959
2960#define SAIFUN_SA25F0XX_PAGE_SIZE 256
2961
2962#define SST_25VF0X0_PAGE_SIZE 4098
2963
Matt Carlson4f125f42009-09-01 12:55:02 +00002964 unsigned int irq_max;
2965 unsigned int irq_cnt;
2966
David S. Miller15f98502005-05-18 22:49:26 -07002967 struct ethtool_coalesce coal;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08002968
2969 /* firmware info */
Matt Carlson9e9fd122009-01-19 16:57:45 -08002970 const char *fw_needed;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08002971 const struct firmware *fw;
2972 u32 fw_len; /* includes BSS */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002973};
2974
2975#endif /* !(_T3_H) */