blob: 540613e5560ad73f75253ee489e937e31924712a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040013#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
16#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070017#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070018#include <linux/smp.h>
Hidetoshi Seto500559a2009-08-10 10:14:15 +090019#include <linux/errno.h>
20#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Jiang Liu3878eae2014-11-11 21:02:18 +080022#include <linux/irqdomain.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
24#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Linus Torvalds1da177e2005-04-16 15:20:36 -070026static int pci_msi_enable = 1;
Yijing Wang38737d82014-10-27 10:44:36 +080027int pci_msi_ignore_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Bjorn Helgaas527eee22013-04-17 17:44:48 -060029#define msix_table_size(flags) ((flags & PCI_MSIX_FLAGS_QSIZE) + 1)
30
Jiang Liu8e047ad2014-11-15 22:24:07 +080031#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
32static struct irq_domain *pci_msi_default_domain;
33static DEFINE_MUTEX(pci_msi_domain_lock);
34
35struct irq_domain * __weak arch_get_pci_msi_domain(struct pci_dev *dev)
36{
37 return pci_msi_default_domain;
38}
39
Marc Zyngier020c3122014-11-15 10:49:12 +000040static struct irq_domain *pci_msi_get_domain(struct pci_dev *dev)
41{
42 struct irq_domain *domain = NULL;
43
44 if (dev->bus->msi)
45 domain = dev->bus->msi->domain;
46 if (!domain)
47 domain = arch_get_pci_msi_domain(dev);
48
49 return domain;
50}
51
Jiang Liu8e047ad2014-11-15 22:24:07 +080052static int pci_msi_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
53{
54 struct irq_domain *domain;
55
Marc Zyngier020c3122014-11-15 10:49:12 +000056 domain = pci_msi_get_domain(dev);
Jiang Liu8e047ad2014-11-15 22:24:07 +080057 if (domain)
58 return pci_msi_domain_alloc_irqs(domain, dev, nvec, type);
59
60 return arch_setup_msi_irqs(dev, nvec, type);
61}
62
63static void pci_msi_teardown_msi_irqs(struct pci_dev *dev)
64{
65 struct irq_domain *domain;
66
Marc Zyngier020c3122014-11-15 10:49:12 +000067 domain = pci_msi_get_domain(dev);
Jiang Liu8e047ad2014-11-15 22:24:07 +080068 if (domain)
69 pci_msi_domain_free_irqs(domain, dev);
70 else
71 arch_teardown_msi_irqs(dev);
72}
73#else
74#define pci_msi_setup_msi_irqs arch_setup_msi_irqs
75#define pci_msi_teardown_msi_irqs arch_teardown_msi_irqs
76#endif
Bjorn Helgaas527eee22013-04-17 17:44:48 -060077
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010078/* Arch hooks */
79
Yijing Wang262a2ba2014-11-11 15:22:45 -070080struct msi_controller * __weak pcibios_msi_controller(struct pci_dev *dev)
81{
82 return NULL;
83}
84
85static struct msi_controller *pci_msi_controller(struct pci_dev *dev)
86{
87 struct msi_controller *msi_ctrl = dev->bus->msi;
88
89 if (msi_ctrl)
90 return msi_ctrl;
91
92 return pcibios_msi_controller(dev);
93}
94
Thomas Petazzoni4287d822013-08-09 22:27:06 +020095int __weak arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
96{
Yijing Wang262a2ba2014-11-11 15:22:45 -070097 struct msi_controller *chip = pci_msi_controller(dev);
Thierry Reding0cbdcfc2013-08-09 22:27:08 +020098 int err;
99
100 if (!chip || !chip->setup_irq)
101 return -EINVAL;
102
103 err = chip->setup_irq(chip, dev, desc);
104 if (err < 0)
105 return err;
106
107 irq_set_chip_data(desc->irq, chip);
108
109 return 0;
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200110}
111
112void __weak arch_teardown_msi_irq(unsigned int irq)
113{
Yijing Wangc2791b82014-11-11 17:45:45 -0700114 struct msi_controller *chip = irq_get_chip_data(irq);
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200115
116 if (!chip || !chip->teardown_irq)
117 return;
118
119 chip->teardown_irq(chip, irq);
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200120}
121
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200122int __weak arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100123{
124 struct msi_desc *entry;
125 int ret;
126
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400127 /*
128 * If an architecture wants to support multiple MSI, it needs to
129 * override arch_setup_msi_irqs()
130 */
131 if (type == PCI_CAP_ID_MSI && nvec > 1)
132 return 1;
133
Jiang Liu5004e982015-07-09 16:00:41 +0800134 for_each_pci_msi_entry(entry, dev) {
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100135 ret = arch_setup_msi_irq(dev, entry);
Michael Ellermanb5fbf532009-02-11 22:27:02 +1100136 if (ret < 0)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100137 return ret;
Michael Ellermanb5fbf532009-02-11 22:27:02 +1100138 if (ret > 0)
139 return -ENOSPC;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100140 }
141
142 return 0;
143}
144
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200145/*
146 * We have a default implementation available as a separate non-weak
147 * function, as it is used by the Xen x86 PCI code
148 */
Thomas Gleixner1525bf02010-10-06 16:05:35 -0400149void default_teardown_msi_irqs(struct pci_dev *dev)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100150{
Jiang Liu63a7b172014-11-06 22:20:32 +0800151 int i;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100152 struct msi_desc *entry;
153
Jiang Liu5004e982015-07-09 16:00:41 +0800154 for_each_pci_msi_entry(entry, dev)
Jiang Liu63a7b172014-11-06 22:20:32 +0800155 if (entry->irq)
156 for (i = 0; i < entry->nvec_used; i++)
157 arch_teardown_msi_irq(entry->irq + i);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100158}
159
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200160void __weak arch_teardown_msi_irqs(struct pci_dev *dev)
161{
162 return default_teardown_msi_irqs(dev);
163}
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500164
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800165static void default_restore_msi_irq(struct pci_dev *dev, int irq)
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500166{
167 struct msi_desc *entry;
168
169 entry = NULL;
170 if (dev->msix_enabled) {
Jiang Liu5004e982015-07-09 16:00:41 +0800171 for_each_pci_msi_entry(entry, dev) {
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500172 if (irq == entry->irq)
173 break;
174 }
175 } else if (dev->msi_enabled) {
176 entry = irq_get_msi_desc(irq);
177 }
178
179 if (entry)
Jiang Liu83a18912014-11-09 23:10:34 +0800180 __pci_write_msi_msg(entry, &entry->msg);
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500181}
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200182
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800183void __weak arch_restore_msi_irqs(struct pci_dev *dev)
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200184{
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800185 return default_restore_msi_irqs(dev);
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200186}
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500187
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500188static inline __attribute_const__ u32 msi_mask(unsigned x)
189{
Matthew Wilcox0b49ec32009-02-08 20:27:47 -0700190 /* Don't shift by >= width of type */
191 if (x >= 5)
192 return 0xffffffff;
193 return (1 << (1 << x)) - 1;
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500194}
195
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600196/*
197 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
198 * mask all MSI interrupts by clearing the MSI enable bit does not work
199 * reliably as devices without an INTx disable bit will then generate a
200 * level IRQ which will never be cleared.
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600201 */
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100202u32 __pci_msi_desc_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400204 u32 mask_bits = desc->masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205
Yijing Wang38737d82014-10-27 10:44:36 +0800206 if (pci_msi_ignore_mask || !desc->msi_attrib.maskbit)
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900207 return 0;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400208
209 mask_bits &= ~mask;
210 mask_bits |= flag;
211 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900212
213 return mask_bits;
214}
215
216static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
217{
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100218 desc->masked = __pci_msi_desc_mask_irq(desc, mask, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400219}
220
221/*
222 * This internal function does not flush PCI writes to the device.
223 * All users must ensure that they read from the device before either
224 * assuming that the device state is up to date, or returning out of this
225 * file. This saves a few milliseconds when initialising devices with lots
226 * of MSI-X interrupts.
227 */
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100228u32 __pci_msix_desc_mask_irq(struct msi_desc *desc, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400229{
230 u32 mask_bits = desc->masked;
231 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900232 PCI_MSIX_ENTRY_VECTOR_CTRL;
Yijing Wang38737d82014-10-27 10:44:36 +0800233
234 if (pci_msi_ignore_mask)
235 return 0;
236
Sheng Yang8d805282010-11-11 15:46:55 +0800237 mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
238 if (flag)
239 mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400240 writel(mask_bits, desc->mask_base + offset);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900241
242 return mask_bits;
243}
244
245static void msix_mask_irq(struct msi_desc *desc, u32 flag)
246{
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100247 desc->masked = __pci_msix_desc_mask_irq(desc, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400248}
249
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200250static void msi_set_mask_bit(struct irq_data *data, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400251{
Jiang Liuc391f262015-06-01 16:05:41 +0800252 struct msi_desc *desc = irq_data_get_msi_desc(data);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400253
254 if (desc->msi_attrib.is_msix) {
255 msix_mask_irq(desc, flag);
256 readl(desc->mask_base); /* Flush write to device */
Matthew Wilcox24d27552009-03-17 08:54:06 -0400257 } else {
Yijing Wanga281b782014-07-08 10:08:55 +0800258 unsigned offset = data->irq - desc->irq;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400259 msi_mask_irq(desc, 1 << offset, flag << offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 }
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400261}
262
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100263/**
264 * pci_msi_mask_irq - Generic irq chip callback to mask PCI/MSI interrupts
265 * @data: pointer to irqdata associated to that interrupt
266 */
267void pci_msi_mask_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400268{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200269 msi_set_mask_bit(data, 1);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400270}
271
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100272/**
273 * pci_msi_unmask_irq - Generic irq chip callback to unmask PCI/MSI interrupts
274 * @data: pointer to irqdata associated to that interrupt
275 */
276void pci_msi_unmask_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400277{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200278 msi_set_mask_bit(data, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279}
280
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800281void default_restore_msi_irqs(struct pci_dev *dev)
282{
283 struct msi_desc *entry;
284
Jiang Liu5004e982015-07-09 16:00:41 +0800285 for_each_pci_msi_entry(entry, dev)
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800286 default_restore_msi_irq(dev, entry->irq);
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800287}
288
Jiang Liu891d4a42014-11-09 23:10:33 +0800289void __pci_read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700290{
Ben Hutchings30da5522010-07-23 14:56:28 +0100291 BUG_ON(entry->dev->current_state != PCI_D0);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700292
Ben Hutchings30da5522010-07-23 14:56:28 +0100293 if (entry->msi_attrib.is_msix) {
294 void __iomem *base = entry->mask_base +
295 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
296
297 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
298 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
299 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
300 } else {
301 struct pci_dev *dev = entry->dev;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600302 int pos = dev->msi_cap;
Ben Hutchings30da5522010-07-23 14:56:28 +0100303 u16 data;
304
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600305 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
306 &msg->address_lo);
Ben Hutchings30da5522010-07-23 14:56:28 +0100307 if (entry->msi_attrib.is_64) {
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600308 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
309 &msg->address_hi);
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600310 pci_read_config_word(dev, pos + PCI_MSI_DATA_64, &data);
Ben Hutchings30da5522010-07-23 14:56:28 +0100311 } else {
312 msg->address_hi = 0;
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600313 pci_read_config_word(dev, pos + PCI_MSI_DATA_32, &data);
Ben Hutchings30da5522010-07-23 14:56:28 +0100314 }
315 msg->data = data;
316 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700317}
318
Jiang Liu83a18912014-11-09 23:10:34 +0800319void __pci_write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Yinghai Lu3145e942008-12-05 18:58:34 -0800320{
Ben Hutchingsfcd097f2010-06-17 20:16:36 +0100321 if (entry->dev->current_state != PCI_D0) {
322 /* Don't touch the hardware now */
323 } else if (entry->msi_attrib.is_msix) {
Matthew Wilcox24d27552009-03-17 08:54:06 -0400324 void __iomem *base;
325 base = entry->mask_base +
326 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
327
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900328 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
329 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
330 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400331 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700332 struct pci_dev *dev = entry->dev;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600333 int pos = dev->msi_cap;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400334 u16 msgctl;
335
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600336 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400337 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
338 msgctl |= entry->msi_attrib.multiple << 4;
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600339 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, msgctl);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700340
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600341 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
342 msg->address_lo);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700343 if (entry->msi_attrib.is_64) {
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600344 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
345 msg->address_hi);
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600346 pci_write_config_word(dev, pos + PCI_MSI_DATA_64,
347 msg->data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700348 } else {
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600349 pci_write_config_word(dev, pos + PCI_MSI_DATA_32,
350 msg->data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700351 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700352 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700353 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700354}
355
Jiang Liu83a18912014-11-09 23:10:34 +0800356void pci_write_msi_msg(unsigned int irq, struct msi_msg *msg)
Yinghai Lu3145e942008-12-05 18:58:34 -0800357{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200358 struct msi_desc *entry = irq_get_msi_desc(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800359
Jiang Liu83a18912014-11-09 23:10:34 +0800360 __pci_write_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800361}
Jiang Liu83a18912014-11-09 23:10:34 +0800362EXPORT_SYMBOL_GPL(pci_write_msi_msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800363
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900364static void free_msi_irqs(struct pci_dev *dev)
365{
Jiang Liu5004e982015-07-09 16:00:41 +0800366 struct list_head *msi_list = dev_to_msi_list(&dev->dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900367 struct msi_desc *entry, *tmp;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800368 struct attribute **msi_attrs;
369 struct device_attribute *dev_attr;
Jiang Liu63a7b172014-11-06 22:20:32 +0800370 int i, count = 0;
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900371
Jiang Liu5004e982015-07-09 16:00:41 +0800372 for_each_pci_msi_entry(entry, dev)
Jiang Liu63a7b172014-11-06 22:20:32 +0800373 if (entry->irq)
374 for (i = 0; i < entry->nvec_used; i++)
375 BUG_ON(irq_has_action(entry->irq + i));
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900376
Jiang Liu8e047ad2014-11-15 22:24:07 +0800377 pci_msi_teardown_msi_irqs(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900378
Jiang Liu5004e982015-07-09 16:00:41 +0800379 list_for_each_entry_safe(entry, tmp, msi_list, list) {
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900380 if (entry->msi_attrib.is_msix) {
Jiang Liu5004e982015-07-09 16:00:41 +0800381 if (list_is_last(&entry->list, msi_list))
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900382 iounmap(entry->mask_base);
383 }
Neil Horman424eb392012-01-03 10:29:54 -0500384
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900385 list_del(&entry->list);
386 kfree(entry);
387 }
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800388
389 if (dev->msi_irq_groups) {
390 sysfs_remove_groups(&dev->dev.kobj, dev->msi_irq_groups);
391 msi_attrs = dev->msi_irq_groups[0]->attrs;
Alexei Starovoitovb701c0b2014-06-04 15:49:50 -0700392 while (msi_attrs[count]) {
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800393 dev_attr = container_of(msi_attrs[count],
394 struct device_attribute, attr);
395 kfree(dev_attr->attr.name);
396 kfree(dev_attr);
397 ++count;
398 }
399 kfree(msi_attrs);
400 kfree(dev->msi_irq_groups[0]);
401 kfree(dev->msi_irq_groups);
402 dev->msi_irq_groups = NULL;
403 }
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900404}
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900405
Matthew Wilcox379f5322009-03-17 08:54:07 -0400406static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407{
Matthew Wilcox379f5322009-03-17 08:54:07 -0400408 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
409 if (!desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 return NULL;
411
Matthew Wilcox379f5322009-03-17 08:54:07 -0400412 INIT_LIST_HEAD(&desc->list);
413 desc->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Matthew Wilcox379f5322009-03-17 08:54:07 -0400415 return desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416}
417
David Millerba698ad2007-10-25 01:16:30 -0700418static void pci_intx_for_msi(struct pci_dev *dev, int enable)
419{
420 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
421 pci_intx(dev, enable);
422}
423
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100424static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800425{
Shaohua Li41017f02006-02-08 17:11:38 +0800426 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700427 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800428
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800429 if (!dev->msi_enabled)
430 return;
431
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200432 entry = irq_get_msi_desc(dev->irq);
Shaohua Li41017f02006-02-08 17:11:38 +0800433
David Millerba698ad2007-10-25 01:16:30 -0700434 pci_intx_for_msi(dev, 0);
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500435 pci_msi_set_enable(dev, 0);
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800436 arch_restore_msi_irqs(dev);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700437
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600438 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Yijing Wang31ea5d42014-06-19 16:30:30 +0800439 msi_mask_irq(entry, msi_mask(entry->msi_attrib.multi_cap),
440 entry->masked);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700441 control &= ~PCI_MSI_FLAGS_QSIZE;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400442 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600443 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100444}
445
446static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800447{
Shaohua Li41017f02006-02-08 17:11:38 +0800448 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800449
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700450 if (!dev->msix_enabled)
451 return;
Jiang Liu5004e982015-07-09 16:00:41 +0800452 BUG_ON(list_empty(dev_to_msi_list(&dev->dev)));
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700453
Shaohua Li41017f02006-02-08 17:11:38 +0800454 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700455 pci_intx_for_msi(dev, 0);
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500456 pci_msix_clear_and_set_ctrl(dev, 0,
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800457 PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL);
Shaohua Li41017f02006-02-08 17:11:38 +0800458
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800459 arch_restore_msi_irqs(dev);
Jiang Liu5004e982015-07-09 16:00:41 +0800460 for_each_pci_msi_entry(entry, dev)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400461 msix_mask_irq(entry, entry->masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800462
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500463 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
Shaohua Li41017f02006-02-08 17:11:38 +0800464}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100465
466void pci_restore_msi_state(struct pci_dev *dev)
467{
468 __pci_restore_msi_state(dev);
469 __pci_restore_msix_state(dev);
470}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600471EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800472
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800473static ssize_t msi_mode_show(struct device *dev, struct device_attribute *attr,
Neil Hormanda8d1c82011-10-06 14:08:18 -0400474 char *buf)
475{
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800476 struct msi_desc *entry;
477 unsigned long irq;
478 int retval;
479
480 retval = kstrtoul(attr->attr.name, 10, &irq);
481 if (retval)
482 return retval;
483
Yijing Wange11ece52014-07-08 10:09:19 +0800484 entry = irq_get_msi_desc(irq);
485 if (entry)
486 return sprintf(buf, "%s\n",
487 entry->msi_attrib.is_msix ? "msix" : "msi");
488
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800489 return -ENODEV;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400490}
491
Neil Hormanda8d1c82011-10-06 14:08:18 -0400492static int populate_msi_sysfs(struct pci_dev *pdev)
493{
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800494 struct attribute **msi_attrs;
495 struct attribute *msi_attr;
496 struct device_attribute *msi_dev_attr;
497 struct attribute_group *msi_irq_group;
498 const struct attribute_group **msi_irq_groups;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400499 struct msi_desc *entry;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800500 int ret = -ENOMEM;
501 int num_msi = 0;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400502 int count = 0;
503
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800504 /* Determine how many msi entries we have */
Jiang Liu5004e982015-07-09 16:00:41 +0800505 for_each_pci_msi_entry(entry, pdev)
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800506 ++num_msi;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800507 if (!num_msi)
508 return 0;
509
510 /* Dynamically create the MSI attributes for the PCI device */
511 msi_attrs = kzalloc(sizeof(void *) * (num_msi + 1), GFP_KERNEL);
512 if (!msi_attrs)
513 return -ENOMEM;
Jiang Liu5004e982015-07-09 16:00:41 +0800514 for_each_pci_msi_entry(entry, pdev) {
Greg Kroah-Hartman86bb4f62014-02-13 10:47:20 -0700515 msi_dev_attr = kzalloc(sizeof(*msi_dev_attr), GFP_KERNEL);
Jan Beulich14062762014-04-14 14:59:50 -0600516 if (!msi_dev_attr)
Greg Kroah-Hartman86bb4f62014-02-13 10:47:20 -0700517 goto error_attrs;
Jan Beulich14062762014-04-14 14:59:50 -0600518 msi_attrs[count] = &msi_dev_attr->attr;
Greg Kroah-Hartman86bb4f62014-02-13 10:47:20 -0700519
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800520 sysfs_attr_init(&msi_dev_attr->attr);
Jan Beulich14062762014-04-14 14:59:50 -0600521 msi_dev_attr->attr.name = kasprintf(GFP_KERNEL, "%d",
522 entry->irq);
523 if (!msi_dev_attr->attr.name)
524 goto error_attrs;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800525 msi_dev_attr->attr.mode = S_IRUGO;
526 msi_dev_attr->show = msi_mode_show;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800527 ++count;
528 }
529
530 msi_irq_group = kzalloc(sizeof(*msi_irq_group), GFP_KERNEL);
531 if (!msi_irq_group)
532 goto error_attrs;
533 msi_irq_group->name = "msi_irqs";
534 msi_irq_group->attrs = msi_attrs;
535
536 msi_irq_groups = kzalloc(sizeof(void *) * 2, GFP_KERNEL);
537 if (!msi_irq_groups)
538 goto error_irq_group;
539 msi_irq_groups[0] = msi_irq_group;
540
541 ret = sysfs_create_groups(&pdev->dev.kobj, msi_irq_groups);
542 if (ret)
543 goto error_irq_groups;
544 pdev->msi_irq_groups = msi_irq_groups;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400545
546 return 0;
547
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800548error_irq_groups:
549 kfree(msi_irq_groups);
550error_irq_group:
551 kfree(msi_irq_group);
552error_attrs:
553 count = 0;
554 msi_attr = msi_attrs[count];
555 while (msi_attr) {
556 msi_dev_attr = container_of(msi_attr, struct device_attribute, attr);
557 kfree(msi_attr->name);
558 kfree(msi_dev_attr);
559 ++count;
560 msi_attr = msi_attrs[count];
Neil Hormanda8d1c82011-10-06 14:08:18 -0400561 }
Greg Kroah-Hartman29237752014-02-13 10:47:35 -0700562 kfree(msi_attrs);
Neil Hormanda8d1c82011-10-06 14:08:18 -0400563 return ret;
564}
565
Jiang Liu63a7b172014-11-06 22:20:32 +0800566static struct msi_desc *msi_setup_entry(struct pci_dev *dev, int nvec)
Yijing Wangd873b4d2014-07-08 10:07:23 +0800567{
568 u16 control;
569 struct msi_desc *entry;
570
571 /* MSI Entry Initialization */
572 entry = alloc_msi_entry(dev);
573 if (!entry)
574 return NULL;
575
576 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
577
578 entry->msi_attrib.is_msix = 0;
579 entry->msi_attrib.is_64 = !!(control & PCI_MSI_FLAGS_64BIT);
580 entry->msi_attrib.entry_nr = 0;
581 entry->msi_attrib.maskbit = !!(control & PCI_MSI_FLAGS_MASKBIT);
582 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
Yijing Wangd873b4d2014-07-08 10:07:23 +0800583 entry->msi_attrib.multi_cap = (control & PCI_MSI_FLAGS_QMASK) >> 1;
Jiang Liu63a7b172014-11-06 22:20:32 +0800584 entry->msi_attrib.multiple = ilog2(__roundup_pow_of_two(nvec));
585 entry->nvec_used = nvec;
Yijing Wangd873b4d2014-07-08 10:07:23 +0800586
587 if (control & PCI_MSI_FLAGS_64BIT)
588 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_64;
589 else
590 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_32;
591
592 /* Save the initial mask status */
593 if (entry->msi_attrib.maskbit)
594 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
595
596 return entry;
597}
598
Benjamin Herrenschmidtf144d142014-10-03 15:13:24 +1000599static int msi_verify_entries(struct pci_dev *dev)
600{
601 struct msi_desc *entry;
602
Jiang Liu5004e982015-07-09 16:00:41 +0800603 for_each_pci_msi_entry(entry, dev) {
Benjamin Herrenschmidtf144d142014-10-03 15:13:24 +1000604 if (!dev->no_64bit_msi || !entry->msg.address_hi)
605 continue;
606 dev_err(&dev->dev, "Device has broken 64-bit MSI but arch"
607 " tried to assign one above 4G\n");
608 return -EIO;
609 }
610 return 0;
611}
612
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613/**
614 * msi_capability_init - configure device's MSI capability structure
615 * @dev: pointer to the pci_dev data structure of MSI device function
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400616 * @nvec: number of interrupts to allocate
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400618 * Setup the MSI capability structure of the device with the requested
619 * number of interrupts. A return value of zero indicates the successful
620 * setup of an entry with the new MSI irq. A negative return value indicates
621 * an error, and a positive return value indicates the number of interrupts
622 * which could have been allocated.
623 */
624static int msi_capability_init(struct pci_dev *dev, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625{
626 struct msi_desc *entry;
Gavin Shanf4651362013-04-04 16:54:32 +0000627 int ret;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400628 unsigned mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500630 pci_msi_set_enable(dev, 0); /* Disable MSI during set up */
Matthew Wilcox110828c2009-06-16 06:31:45 -0600631
Jiang Liu63a7b172014-11-06 22:20:32 +0800632 entry = msi_setup_entry(dev, nvec);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700633 if (!entry)
634 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700635
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400636 /* All MSIs are unmasked by default, Mask them all */
Yijing Wang31ea5d42014-06-19 16:30:30 +0800637 mask = msi_mask(entry->msi_attrib.multi_cap);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400638 msi_mask_irq(entry, mask, mask);
639
Jiang Liu5004e982015-07-09 16:00:41 +0800640 list_add_tail(&entry->list, dev_to_msi_list(&dev->dev));
Michael Ellerman9c831332007-04-18 19:39:21 +1000641
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 /* Configure MSI capability structure */
Jiang Liu8e047ad2014-11-15 22:24:07 +0800643 ret = pci_msi_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000644 if (ret) {
Hidetoshi Seto7ba19302009-06-23 17:39:27 +0900645 msi_mask_irq(entry, mask, ~mask);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900646 free_msi_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000647 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500648 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700649
Benjamin Herrenschmidtf144d142014-10-03 15:13:24 +1000650 ret = msi_verify_entries(dev);
651 if (ret) {
652 msi_mask_irq(entry, mask, ~mask);
653 free_msi_irqs(dev);
654 return ret;
655 }
656
Neil Hormanda8d1c82011-10-06 14:08:18 -0400657 ret = populate_msi_sysfs(dev);
658 if (ret) {
659 msi_mask_irq(entry, mask, ~mask);
660 free_msi_irqs(dev);
661 return ret;
662 }
663
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700665 pci_intx_for_msi(dev, 0);
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500666 pci_msi_set_enable(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800667 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668
Michael Ellerman7fe37302007-04-18 19:39:21 +1000669 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 return 0;
671}
672
Gavin Shan520fe9d2013-04-04 16:54:33 +0000673static void __iomem *msix_map_region(struct pci_dev *dev, unsigned nr_entries)
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900674{
Kenji Kaneshige4302e0f2010-06-17 10:42:44 +0900675 resource_size_t phys_addr;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900676 u32 table_offset;
Yijing Wang6a878e52015-01-28 09:52:17 +0800677 unsigned long flags;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900678 u8 bir;
679
Bjorn Helgaas909094c2013-04-17 17:43:40 -0600680 pci_read_config_dword(dev, dev->msix_cap + PCI_MSIX_TABLE,
681 &table_offset);
Bjorn Helgaas4d187602013-04-17 18:10:07 -0600682 bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR);
Yijing Wang6a878e52015-01-28 09:52:17 +0800683 flags = pci_resource_flags(dev, bir);
684 if (!flags || (flags & IORESOURCE_UNSET))
685 return NULL;
686
Bjorn Helgaas4d187602013-04-17 18:10:07 -0600687 table_offset &= PCI_MSIX_TABLE_OFFSET;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900688 phys_addr = pci_resource_start(dev, bir) + table_offset;
689
690 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
691}
692
Gavin Shan520fe9d2013-04-04 16:54:33 +0000693static int msix_setup_entries(struct pci_dev *dev, void __iomem *base,
694 struct msix_entry *entries, int nvec)
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900695{
696 struct msi_desc *entry;
697 int i;
698
699 for (i = 0; i < nvec; i++) {
700 entry = alloc_msi_entry(dev);
701 if (!entry) {
702 if (!i)
703 iounmap(base);
704 else
705 free_msi_irqs(dev);
706 /* No enough memory. Don't try again */
707 return -ENOMEM;
708 }
709
710 entry->msi_attrib.is_msix = 1;
711 entry->msi_attrib.is_64 = 1;
712 entry->msi_attrib.entry_nr = entries[i].entry;
713 entry->msi_attrib.default_irq = dev->irq;
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900714 entry->mask_base = base;
Jiang Liu63a7b172014-11-06 22:20:32 +0800715 entry->nvec_used = 1;
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900716
Jiang Liu5004e982015-07-09 16:00:41 +0800717 list_add_tail(&entry->list, dev_to_msi_list(&dev->dev));
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900718 }
719
720 return 0;
721}
722
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900723static void msix_program_entries(struct pci_dev *dev,
Gavin Shan520fe9d2013-04-04 16:54:33 +0000724 struct msix_entry *entries)
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900725{
726 struct msi_desc *entry;
727 int i = 0;
728
Jiang Liu5004e982015-07-09 16:00:41 +0800729 for_each_pci_msi_entry(entry, dev) {
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900730 int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
731 PCI_MSIX_ENTRY_VECTOR_CTRL;
732
733 entries[i].vector = entry->irq;
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900734 entry->masked = readl(entry->mask_base + offset);
735 msix_mask_irq(entry, 1);
736 i++;
737 }
738}
739
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740/**
741 * msix_capability_init - configure device's MSI-X capability
742 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700743 * @entries: pointer to an array of struct msix_entry entries
744 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600746 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700747 * single MSI-X irq. A return of zero indicates the successful setup of
748 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 **/
750static int msix_capability_init(struct pci_dev *dev,
751 struct msix_entry *entries, int nvec)
752{
Gavin Shan520fe9d2013-04-04 16:54:33 +0000753 int ret;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900754 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 void __iomem *base;
756
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700757 /* Ensure MSI-X is disabled while it is set up */
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500758 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700759
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800760 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 /* Request & Map MSI-X table region */
Bjorn Helgaas527eee22013-04-17 17:44:48 -0600762 base = msix_map_region(dev, msix_table_size(control));
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900763 if (!base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 return -ENOMEM;
765
Gavin Shan520fe9d2013-04-04 16:54:33 +0000766 ret = msix_setup_entries(dev, base, entries, nvec);
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900767 if (ret)
768 return ret;
Michael Ellerman9c831332007-04-18 19:39:21 +1000769
Jiang Liu8e047ad2014-11-15 22:24:07 +0800770 ret = pci_msi_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900771 if (ret)
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100772 goto out_avail;
Michael Ellerman9c831332007-04-18 19:39:21 +1000773
Benjamin Herrenschmidtf144d142014-10-03 15:13:24 +1000774 /* Check if all MSI entries honor device restrictions */
775 ret = msi_verify_entries(dev);
776 if (ret)
777 goto out_free;
778
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700779 /*
780 * Some devices require MSI-X to be enabled before we can touch the
781 * MSI-X registers. We need to mask all the vectors to prevent
782 * interrupts coming in before they're fully set up.
783 */
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500784 pci_msix_clear_and_set_ctrl(dev, 0,
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800785 PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700786
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900787 msix_program_entries(dev, entries);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700788
Neil Hormanda8d1c82011-10-06 14:08:18 -0400789 ret = populate_msi_sysfs(dev);
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100790 if (ret)
791 goto out_free;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400792
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700793 /* Set MSI-X enabled bits and unmask the function */
David Millerba698ad2007-10-25 01:16:30 -0700794 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800795 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500797 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
Matthew Wilcox8d181012009-05-08 07:13:33 -0600798
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 return 0;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900800
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100801out_avail:
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900802 if (ret < 0) {
803 /*
804 * If we had some success, report the number of irqs
805 * we succeeded in setting up.
806 */
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900807 struct msi_desc *entry;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900808 int avail = 0;
809
Jiang Liu5004e982015-07-09 16:00:41 +0800810 for_each_pci_msi_entry(entry, dev) {
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900811 if (entry->irq != 0)
812 avail++;
813 }
814 if (avail != 0)
815 ret = avail;
816 }
817
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100818out_free:
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900819 free_msi_irqs(dev);
820
821 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822}
823
824/**
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600825 * pci_msi_supported - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400826 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000827 * @nvec: how many MSIs have been requested ?
Brice Goglin24334a12006-08-31 01:55:07 -0400828 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700829 * Look at global flags, the device itself, and its parent buses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000830 * to determine if MSI/-X are supported for the device. If MSI/-X is
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600831 * supported return 1, else return 0.
Brice Goglin24334a12006-08-31 01:55:07 -0400832 **/
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600833static int pci_msi_supported(struct pci_dev *dev, int nvec)
Brice Goglin24334a12006-08-31 01:55:07 -0400834{
835 struct pci_bus *bus;
836
Brice Goglin0306ebf2006-10-05 10:24:31 +0200837 /* MSI must be globally enabled and supported by the device */
Alexander Gordeev27e20602014-09-23 14:25:11 -0600838 if (!pci_msi_enable)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600839 return 0;
Alexander Gordeev27e20602014-09-23 14:25:11 -0600840
841 if (!dev || dev->no_msi || dev->current_state != PCI_D0)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600842 return 0;
Brice Goglin24334a12006-08-31 01:55:07 -0400843
Michael Ellerman314e77b2007-04-05 17:19:12 +1000844 /*
845 * You can't ask to have 0 or less MSIs configured.
846 * a) it's stupid ..
847 * b) the list manipulation code assumes nvec >= 1.
848 */
849 if (nvec < 1)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600850 return 0;
Michael Ellerman314e77b2007-04-05 17:19:12 +1000851
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900852 /*
853 * Any bridge which does NOT route MSI transactions from its
854 * secondary bus to its primary bus must set NO_MSI flag on
Brice Goglin0306ebf2006-10-05 10:24:31 +0200855 * the secondary pci_bus.
856 * We expect only arch-specific PCI host bus controller driver
857 * or quirks for specific PCI bridges to be setting NO_MSI.
858 */
Brice Goglin24334a12006-08-31 01:55:07 -0400859 for (bus = dev->bus; bus; bus = bus->parent)
860 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600861 return 0;
Brice Goglin24334a12006-08-31 01:55:07 -0400862
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600863 return 1;
Brice Goglin24334a12006-08-31 01:55:07 -0400864}
865
866/**
Alexander Gordeevd1ac1d22013-12-30 08:28:13 +0100867 * pci_msi_vec_count - Return the number of MSI vectors a device can send
868 * @dev: device to report about
869 *
870 * This function returns the number of MSI vectors a device requested via
871 * Multiple Message Capable register. It returns a negative errno if the
872 * device is not capable sending MSI interrupts. Otherwise, the call succeeds
873 * and returns a power of two, up to a maximum of 2^5 (32), according to the
874 * MSI specification.
875 **/
876int pci_msi_vec_count(struct pci_dev *dev)
877{
878 int ret;
879 u16 msgctl;
880
881 if (!dev->msi_cap)
882 return -EINVAL;
883
884 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
885 ret = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
886
887 return ret;
888}
889EXPORT_SYMBOL(pci_msi_vec_count);
890
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400891void pci_msi_shutdown(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400893 struct msi_desc *desc;
894 u32 mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100896 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700897 return;
898
Jiang Liu5004e982015-07-09 16:00:41 +0800899 BUG_ON(list_empty(dev_to_msi_list(&dev->dev)));
900 desc = first_msi_entry(dev);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600901
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500902 pci_msi_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700903 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800904 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700905
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900906 /* Return the device with MSI unmasked as initial states */
Yijing Wang31ea5d42014-06-19 16:30:30 +0800907 mask = msi_mask(desc->msi_attrib.multi_cap);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900908 /* Keep cached state to be restored */
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100909 __pci_msi_desc_mask_irq(desc, mask, ~mask);
Michael Ellermane387b9e2007-03-22 21:51:27 +1100910
911 /* Restore dev->irq to its default pin-assertion irq */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400912 dev->irq = desc->msi_attrib.default_irq;
Yinghai Lud52877c2008-04-23 14:58:09 -0700913}
Matthew Wilcox24d27552009-03-17 08:54:06 -0400914
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900915void pci_disable_msi(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700916{
Yinghai Lud52877c2008-04-23 14:58:09 -0700917 if (!pci_msi_enable || !dev || !dev->msi_enabled)
918 return;
919
920 pci_msi_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900921 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100923EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925/**
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100926 * pci_msix_vec_count - return the number of device's MSI-X table entries
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100927 * @dev: pointer to the pci_dev data structure of MSI-X device function
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100928 * This function returns the number of device's MSI-X table entries and
929 * therefore the number of MSI-X vectors device is capable of sending.
930 * It returns a negative errno if the device is not capable of sending MSI-X
931 * interrupts.
932 **/
933int pci_msix_vec_count(struct pci_dev *dev)
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100934{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100935 u16 control;
936
Gavin Shan520fe9d2013-04-04 16:54:33 +0000937 if (!dev->msix_cap)
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100938 return -EINVAL;
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100939
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600940 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Bjorn Helgaas527eee22013-04-17 17:44:48 -0600941 return msix_table_size(control);
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100942}
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100943EXPORT_SYMBOL(pci_msix_vec_count);
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100944
945/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 * pci_enable_msix - configure device's MSI-X capability structure
947 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700948 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700949 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 *
951 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700952 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 * MSI-X mode enabled on its hardware device function. A return of zero
954 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700955 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 * Or a return of > 0 indicates that driver request is exceeding the number
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300957 * of irqs or MSI-X vectors available. Driver should use the returned value to
958 * re-send its request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900960int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961{
Bjorn Helgaas5ec09402014-09-23 14:38:28 -0600962 int nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700963 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600965 if (!pci_msi_supported(dev, nvec))
966 return -EINVAL;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000967
Alexander Gordeev27e20602014-09-23 14:25:11 -0600968 if (!entries)
969 return -EINVAL;
970
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100971 nr_entries = pci_msix_vec_count(dev);
972 if (nr_entries < 0)
973 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 if (nvec > nr_entries)
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300975 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976
977 /* Check for any invalid entries */
978 for (i = 0; i < nvec; i++) {
979 if (entries[i].entry >= nr_entries)
980 return -EINVAL; /* invalid entry */
981 for (j = i + 1; j < nvec; j++) {
982 if (entries[i].entry == entries[j].entry)
983 return -EINVAL; /* duplicate entry */
984 }
985 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700986 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700987
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700988 /* Check whether driver already requested for MSI irq */
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900989 if (dev->msi_enabled) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400990 dev_info(&dev->dev, "can't enable MSI-X (MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 return -EINVAL;
992 }
Bjorn Helgaas5ec09402014-09-23 14:38:28 -0600993 return msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100995EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900997void pci_msix_shutdown(struct pci_dev *dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100998{
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900999 struct msi_desc *entry;
1000
Michael Ellerman128bc5f2007-03-22 21:51:39 +11001001 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -07001002 return;
1003
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +09001004 /* Return the device with MSI-X masked as initial states */
Jiang Liu5004e982015-07-09 16:00:41 +08001005 for_each_pci_msi_entry(entry, dev) {
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +09001006 /* Keep cached states to be restored */
Thomas Gleixner23ed8d52014-11-23 11:55:58 +01001007 __pci_msix_desc_mask_irq(entry, 1);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +09001008 }
1009
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -05001010 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
David Millerba698ad2007-10-25 01:16:30 -07001011 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -08001012 dev->msix_enabled = 0;
Yinghai Lud52877c2008-04-23 14:58:09 -07001013}
Hidetoshi Setoc9018512009-08-06 11:31:27 +09001014
Hidetoshi Seto500559a2009-08-10 10:14:15 +09001015void pci_disable_msix(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -07001016{
1017 if (!pci_msi_enable || !dev || !dev->msix_enabled)
1018 return;
1019
1020 pci_msix_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +09001021 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022}
Michael Ellerman4cc086f2007-03-22 21:51:34 +11001023EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024
Matthew Wilcox309e57d2006-03-05 22:33:34 -07001025void pci_no_msi(void)
1026{
1027 pci_msi_enable = 0;
1028}
Michael Ellermanc9953a72007-04-05 17:19:08 +10001029
Andrew Patterson07ae95f2008-11-10 15:31:05 -07001030/**
1031 * pci_msi_enabled - is MSI enabled?
1032 *
1033 * Returns true if MSI has not been disabled by the command-line option
1034 * pci=nomsi.
1035 **/
1036int pci_msi_enabled(void)
1037{
1038 return pci_msi_enable;
1039}
1040EXPORT_SYMBOL(pci_msi_enabled);
1041
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10001042void pci_msi_init_pci_dev(struct pci_dev *dev)
1043{
1044 INIT_LIST_HEAD(&dev->msi_list);
1045}
Alexander Gordeev302a2522013-12-30 08:28:16 +01001046
1047/**
1048 * pci_enable_msi_range - configure device's MSI capability structure
1049 * @dev: device to configure
1050 * @minvec: minimal number of interrupts to configure
1051 * @maxvec: maximum number of interrupts to configure
1052 *
1053 * This function tries to allocate a maximum possible number of interrupts in a
1054 * range between @minvec and @maxvec. It returns a negative errno if an error
1055 * occurs. If it succeeds, it returns the actual number of interrupts allocated
1056 * and updates the @dev's irq member to the lowest new interrupt number;
1057 * the other interrupt numbers allocated to this device are consecutive.
1058 **/
1059int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec)
1060{
Alexander Gordeev034cd972014-04-14 15:28:35 +02001061 int nvec;
Alexander Gordeev302a2522013-12-30 08:28:16 +01001062 int rc;
1063
Alexander Gordeeva06cd742014-09-23 12:45:58 -06001064 if (!pci_msi_supported(dev, minvec))
1065 return -EINVAL;
Alexander Gordeev034cd972014-04-14 15:28:35 +02001066
1067 WARN_ON(!!dev->msi_enabled);
1068
1069 /* Check whether driver already requested MSI-X irqs */
1070 if (dev->msix_enabled) {
1071 dev_info(&dev->dev,
1072 "can't enable MSI (MSI-X already enabled)\n");
1073 return -EINVAL;
1074 }
1075
Alexander Gordeev302a2522013-12-30 08:28:16 +01001076 if (maxvec < minvec)
1077 return -ERANGE;
1078
Alexander Gordeev034cd972014-04-14 15:28:35 +02001079 nvec = pci_msi_vec_count(dev);
1080 if (nvec < 0)
1081 return nvec;
1082 else if (nvec < minvec)
1083 return -EINVAL;
1084 else if (nvec > maxvec)
1085 nvec = maxvec;
1086
Alexander Gordeev302a2522013-12-30 08:28:16 +01001087 do {
Alexander Gordeev034cd972014-04-14 15:28:35 +02001088 rc = msi_capability_init(dev, nvec);
Alexander Gordeev302a2522013-12-30 08:28:16 +01001089 if (rc < 0) {
1090 return rc;
1091 } else if (rc > 0) {
1092 if (rc < minvec)
1093 return -ENOSPC;
1094 nvec = rc;
1095 }
1096 } while (rc);
1097
1098 return nvec;
1099}
1100EXPORT_SYMBOL(pci_enable_msi_range);
1101
1102/**
1103 * pci_enable_msix_range - configure device's MSI-X capability structure
1104 * @dev: pointer to the pci_dev data structure of MSI-X device function
1105 * @entries: pointer to an array of MSI-X entries
1106 * @minvec: minimum number of MSI-X irqs requested
1107 * @maxvec: maximum number of MSI-X irqs requested
1108 *
1109 * Setup the MSI-X capability structure of device function with a maximum
1110 * possible number of interrupts in the range between @minvec and @maxvec
1111 * upon its software driver call to request for MSI-X mode enabled on its
1112 * hardware device function. It returns a negative errno if an error occurs.
1113 * If it succeeds, it returns the actual number of interrupts allocated and
1114 * indicates the successful configuration of MSI-X capability structure
1115 * with new allocated MSI-X interrupts.
1116 **/
1117int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1118 int minvec, int maxvec)
1119{
1120 int nvec = maxvec;
1121 int rc;
1122
1123 if (maxvec < minvec)
1124 return -ERANGE;
1125
1126 do {
1127 rc = pci_enable_msix(dev, entries, nvec);
1128 if (rc < 0) {
1129 return rc;
1130 } else if (rc > 0) {
1131 if (rc < minvec)
1132 return -ENOSPC;
1133 nvec = rc;
1134 }
1135 } while (rc);
1136
1137 return nvec;
1138}
1139EXPORT_SYMBOL(pci_enable_msix_range);
Jiang Liu3878eae2014-11-11 21:02:18 +08001140
Jiang Liuc179c9b2015-07-09 16:00:36 +08001141void *msi_desc_to_pci_sysdata(struct msi_desc *desc)
1142{
1143 struct pci_dev *dev = msi_desc_to_pci_dev(desc);
1144
1145 return dev->bus->sysdata;
1146}
1147EXPORT_SYMBOL_GPL(msi_desc_to_pci_sysdata);
1148
Jiang Liu3878eae2014-11-11 21:02:18 +08001149#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
1150/**
1151 * pci_msi_domain_write_msg - Helper to write MSI message to PCI config space
1152 * @irq_data: Pointer to interrupt data of the MSI interrupt
1153 * @msg: Pointer to the message
1154 */
1155void pci_msi_domain_write_msg(struct irq_data *irq_data, struct msi_msg *msg)
1156{
Jiang Liu507a8832015-06-01 16:05:42 +08001157 struct msi_desc *desc = irq_data_get_msi_desc(irq_data);
Jiang Liu3878eae2014-11-11 21:02:18 +08001158
1159 /*
1160 * For MSI-X desc->irq is always equal to irq_data->irq. For
1161 * MSI only the first interrupt of MULTI MSI passes the test.
1162 */
1163 if (desc->irq == irq_data->irq)
1164 __pci_write_msi_msg(desc, msg);
1165}
1166
1167/**
1168 * pci_msi_domain_calc_hwirq - Generate a unique ID for an MSI source
1169 * @dev: Pointer to the PCI device
1170 * @desc: Pointer to the msi descriptor
1171 *
1172 * The ID number is only used within the irqdomain.
1173 */
1174irq_hw_number_t pci_msi_domain_calc_hwirq(struct pci_dev *dev,
1175 struct msi_desc *desc)
1176{
1177 return (irq_hw_number_t)desc->msi_attrib.entry_nr |
1178 PCI_DEVID(dev->bus->number, dev->devfn) << 11 |
1179 (pci_domain_nr(dev->bus) & 0xFFFFFFFF) << 27;
1180}
1181
1182static inline bool pci_msi_desc_is_multi_msi(struct msi_desc *desc)
1183{
1184 return !desc->msi_attrib.is_msix && desc->nvec_used > 1;
1185}
1186
1187/**
1188 * pci_msi_domain_check_cap - Verify that @domain supports the capabilities for @dev
1189 * @domain: The interrupt domain to check
1190 * @info: The domain info for verification
1191 * @dev: The device to check
1192 *
1193 * Returns:
1194 * 0 if the functionality is supported
1195 * 1 if Multi MSI is requested, but the domain does not support it
1196 * -ENOTSUPP otherwise
1197 */
1198int pci_msi_domain_check_cap(struct irq_domain *domain,
1199 struct msi_domain_info *info, struct device *dev)
1200{
1201 struct msi_desc *desc = first_pci_msi_entry(to_pci_dev(dev));
1202
1203 /* Special handling to support pci_enable_msi_range() */
1204 if (pci_msi_desc_is_multi_msi(desc) &&
1205 !(info->flags & MSI_FLAG_MULTI_PCI_MSI))
1206 return 1;
1207 else if (desc->msi_attrib.is_msix && !(info->flags & MSI_FLAG_PCI_MSIX))
1208 return -ENOTSUPP;
1209
1210 return 0;
1211}
1212
1213static int pci_msi_domain_handle_error(struct irq_domain *domain,
1214 struct msi_desc *desc, int error)
1215{
1216 /* Special handling to support pci_enable_msi_range() */
1217 if (pci_msi_desc_is_multi_msi(desc) && error == -ENOSPC)
1218 return 1;
1219
1220 return error;
1221}
1222
1223#ifdef GENERIC_MSI_DOMAIN_OPS
1224static void pci_msi_domain_set_desc(msi_alloc_info_t *arg,
1225 struct msi_desc *desc)
1226{
1227 arg->desc = desc;
1228 arg->hwirq = pci_msi_domain_calc_hwirq(msi_desc_to_pci_dev(desc),
1229 desc);
1230}
1231#else
1232#define pci_msi_domain_set_desc NULL
1233#endif
1234
1235static struct msi_domain_ops pci_msi_domain_ops_default = {
1236 .set_desc = pci_msi_domain_set_desc,
1237 .msi_check = pci_msi_domain_check_cap,
1238 .handle_error = pci_msi_domain_handle_error,
1239};
1240
1241static void pci_msi_domain_update_dom_ops(struct msi_domain_info *info)
1242{
1243 struct msi_domain_ops *ops = info->ops;
1244
1245 if (ops == NULL) {
1246 info->ops = &pci_msi_domain_ops_default;
1247 } else {
1248 if (ops->set_desc == NULL)
1249 ops->set_desc = pci_msi_domain_set_desc;
1250 if (ops->msi_check == NULL)
1251 ops->msi_check = pci_msi_domain_check_cap;
1252 if (ops->handle_error == NULL)
1253 ops->handle_error = pci_msi_domain_handle_error;
1254 }
1255}
1256
1257static void pci_msi_domain_update_chip_ops(struct msi_domain_info *info)
1258{
1259 struct irq_chip *chip = info->chip;
1260
1261 BUG_ON(!chip);
1262 if (!chip->irq_write_msi_msg)
1263 chip->irq_write_msi_msg = pci_msi_domain_write_msg;
1264}
1265
1266/**
1267 * pci_msi_create_irq_domain - Creat a MSI interrupt domain
1268 * @node: Optional device-tree node of the interrupt controller
1269 * @info: MSI domain info
1270 * @parent: Parent irq domain
1271 *
1272 * Updates the domain and chip ops and creates a MSI interrupt domain.
1273 *
1274 * Returns:
1275 * A domain pointer or NULL in case of failure.
1276 */
1277struct irq_domain *pci_msi_create_irq_domain(struct device_node *node,
1278 struct msi_domain_info *info,
1279 struct irq_domain *parent)
1280{
1281 if (info->flags & MSI_FLAG_USE_DEF_DOM_OPS)
1282 pci_msi_domain_update_dom_ops(info);
1283 if (info->flags & MSI_FLAG_USE_DEF_CHIP_OPS)
1284 pci_msi_domain_update_chip_ops(info);
1285
1286 return msi_create_irq_domain(node, info, parent);
1287}
1288
1289/**
1290 * pci_msi_domain_alloc_irqs - Allocate interrupts for @dev in @domain
1291 * @domain: The interrupt domain to allocate from
1292 * @dev: The device for which to allocate
1293 * @nvec: The number of interrupts to allocate
1294 * @type: Unused to allow simpler migration from the arch_XXX interfaces
1295 *
1296 * Returns:
1297 * A virtual interrupt number or an error code in case of failure
1298 */
1299int pci_msi_domain_alloc_irqs(struct irq_domain *domain, struct pci_dev *dev,
1300 int nvec, int type)
1301{
1302 return msi_domain_alloc_irqs(domain, &dev->dev, nvec);
1303}
1304
1305/**
1306 * pci_msi_domain_free_irqs - Free interrupts for @dev in @domain
1307 * @domain: The interrupt domain
1308 * @dev: The device for which to free interrupts
1309 */
1310void pci_msi_domain_free_irqs(struct irq_domain *domain, struct pci_dev *dev)
1311{
1312 msi_domain_free_irqs(domain, &dev->dev);
1313}
Jiang Liu8e047ad2014-11-15 22:24:07 +08001314
1315/**
1316 * pci_msi_create_default_irq_domain - Create a default MSI interrupt domain
1317 * @node: Optional device-tree node of the interrupt controller
1318 * @info: MSI domain info
1319 * @parent: Parent irq domain
1320 *
1321 * Returns: A domain pointer or NULL in case of failure. If successful
1322 * the default PCI/MSI irqdomain pointer is updated.
1323 */
1324struct irq_domain *pci_msi_create_default_irq_domain(struct device_node *node,
1325 struct msi_domain_info *info, struct irq_domain *parent)
1326{
1327 struct irq_domain *domain;
1328
1329 mutex_lock(&pci_msi_domain_lock);
1330 if (pci_msi_default_domain) {
1331 pr_err("PCI: default irq domain for PCI MSI has already been created.\n");
1332 domain = NULL;
1333 } else {
1334 domain = pci_msi_create_irq_domain(node, info, parent);
1335 pci_msi_default_domain = domain;
1336 }
1337 mutex_unlock(&pci_msi_domain_lock);
1338
1339 return domain;
1340}
Jiang Liu3878eae2014-11-11 21:02:18 +08001341#endif /* CONFIG_PCI_MSI_IRQ_DOMAIN */