blob: df0a09b81ba20ac482abe6fa0e1f6b0c71cee261 [file] [log] [blame]
R Sricharan6b5de092012-05-10 19:46:00 +05301/*
2 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 * Based on "omap4.dtsi"
8 */
9
Florian Vaussard6d624ea2013-05-31 14:32:56 +020010#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020011#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020012#include <dt-bindings/pinctrl/omap.h>
R Sricharan6b5de092012-05-10 19:46:00 +053013
Florian Vaussard98ef79572013-05-31 14:32:55 +020014#include "skeleton.dtsi"
R Sricharan6b5de092012-05-10 19:46:00 +053015
16/ {
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053017 #address-cells = <1>;
18 #size-cells = <1>;
19
R Sricharan6b5de092012-05-10 19:46:00 +053020 compatible = "ti,omap5";
21 interrupt-parent = <&gic>;
22
23 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050024 i2c0 = &i2c1;
25 i2c1 = &i2c2;
26 i2c2 = &i2c3;
27 i2c3 = &i2c4;
28 i2c4 = &i2c5;
R Sricharan6b5de092012-05-10 19:46:00 +053029 serial0 = &uart1;
30 serial1 = &uart2;
31 serial2 = &uart3;
32 serial3 = &uart4;
33 serial4 = &uart5;
34 serial5 = &uart6;
35 };
36
37 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010038 #address-cells = <1>;
39 #size-cells = <0>;
40
Nishanth Menonb8981d72013-10-16 10:39:04 -050041 cpu0: cpu@0 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010042 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053043 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010044 reg = <0x0>;
J Keerthy6c248942013-10-16 10:39:06 -050045
46 operating-points = <
47 /* kHz uV */
J Keerthy6c248942013-10-16 10:39:06 -050048 1000000 1060000
49 1500000 1250000
50 >;
Nishanth Menon8d766fa2014-01-29 12:19:17 -060051
52 clocks = <&dpll_mpu_ck>;
53 clock-names = "cpu";
54
55 clock-latency = <300000>; /* From omap-cpufreq driver */
56
Eduardo Valentin2cd29f62013-08-16 11:30:47 -040057 /* cooling options */
58 cooling-min-level = <0>;
59 cooling-max-level = <2>;
60 #cooling-cells = <2>; /* min followed by max */
R Sricharan6b5de092012-05-10 19:46:00 +053061 };
62 cpu@1 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010063 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053064 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010065 reg = <0x1>;
R Sricharan6b5de092012-05-10 19:46:00 +053066 };
67 };
68
Eduardo Valentin1b761fc2013-08-16 12:01:02 -040069 thermal-zones {
70 #include "omap4-cpu-thermal.dtsi"
71 #include "omap5-gpu-thermal.dtsi"
72 #include "omap5-core-thermal.dtsi"
73 };
74
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053075 timer {
76 compatible = "arm,armv7-timer";
Florian Vaussard8fea7d52013-05-31 14:32:57 +020077 /* PPI secure/nonsecure IRQ */
78 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
79 <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
80 <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
81 <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053082 };
83
Nathan Lynch69a126c2014-03-19 10:45:53 -050084 pmu {
85 compatible = "arm,cortex-a15-pmu";
86 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
87 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
88 };
89
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053090 gic: interrupt-controller@48211000 {
91 compatible = "arm,cortex-a15-gic";
92 interrupt-controller;
93 #interrupt-cells = <3>;
94 reg = <0x48211000 0x1000>,
Santosh Shilimkar0129c162013-02-19 17:29:24 +053095 <0x48212000 0x1000>,
96 <0x48214000 0x2000>,
97 <0x48216000 0x2000>;
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053098 };
99
R Sricharan6b5de092012-05-10 19:46:00 +0530100 /*
Geert Uytterhoeven5c5be9d2014-03-28 11:11:37 +0100101 * The soc node represents the soc top level view. It is used for IPs
R Sricharan6b5de092012-05-10 19:46:00 +0530102 * that are not memory mapped in the MPU view or for the MPU itself.
103 */
104 soc {
105 compatible = "ti,omap-infra";
106 mpu {
107 compatible = "ti,omap5-mpu";
108 ti,hwmods = "mpu";
109 };
110 };
111
112 /*
113 * XXX: Use a flat representation of the OMAP3 interconnect.
114 * The real OMAP interconnect network is quite complex.
Geert Uytterhoevenb7ab5242014-03-28 11:11:39 +0100115 * Since it will not bring real advantage to represent that in DT for
R Sricharan6b5de092012-05-10 19:46:00 +0530116 * the moment, just use a fake OCP bus entry to represent the whole bus
117 * hierarchy.
118 */
119 ocp {
120 compatible = "ti,omap4-l3-noc", "simple-bus";
121 #address-cells = <1>;
122 #size-cells = <1>;
123 ranges;
124 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530125 reg = <0x44000000 0x2000>,
126 <0x44800000 0x3000>,
127 <0x45000000 0x4000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200128 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
129 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530130
Tero Kristo85dc74e2013-07-18 17:09:29 +0300131 prm: prm@4ae06000 {
132 compatible = "ti,omap5-prm";
133 reg = <0x4ae06000 0x3000>;
Nishanth Menon5081ce62014-08-22 09:03:50 -0500134 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300135
136 prm_clocks: clocks {
137 #address-cells = <1>;
138 #size-cells = <0>;
139 };
140
141 prm_clockdomains: clockdomains {
142 };
143 };
144
145 cm_core_aon: cm_core_aon@4a004000 {
146 compatible = "ti,omap5-cm-core-aon";
147 reg = <0x4a004000 0x2000>;
148
149 cm_core_aon_clocks: clocks {
150 #address-cells = <1>;
151 #size-cells = <0>;
152 };
153
154 cm_core_aon_clockdomains: clockdomains {
155 };
156 };
157
158 scrm: scrm@4ae0a000 {
159 compatible = "ti,omap5-scrm";
160 reg = <0x4ae0a000 0x2000>;
161
162 scrm_clocks: clocks {
163 #address-cells = <1>;
164 #size-cells = <0>;
165 };
166
167 scrm_clockdomains: clockdomains {
168 };
169 };
170
171 cm_core: cm_core@4a008000 {
172 compatible = "ti,omap5-cm-core";
173 reg = <0x4a008000 0x3000>;
174
175 cm_core_clocks: clocks {
176 #address-cells = <1>;
177 #size-cells = <0>;
178 };
179
180 cm_core_clockdomains: clockdomains {
181 };
182 };
183
Jon Hunter3b3132f2012-11-01 09:12:23 -0500184 counter32k: counter@4ae04000 {
185 compatible = "ti,omap-counter32k";
186 reg = <0x4ae04000 0x40>;
187 ti,hwmods = "counter_32k";
188 };
189
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300190 omap5_pmx_core: pinmux@4a002840 {
191 compatible = "ti,omap4-padconf", "pinctrl-single";
192 reg = <0x4a002840 0x01b6>;
193 #address-cells = <1>;
194 #size-cells = <0>;
195 pinctrl-single,register-width = <16>;
196 pinctrl-single,function-mask = <0x7fff>;
197 };
198 omap5_pmx_wkup: pinmux@4ae0c840 {
199 compatible = "ti,omap4-padconf", "pinctrl-single";
200 reg = <0x4ae0c840 0x0038>;
201 #address-cells = <1>;
202 #size-cells = <0>;
203 pinctrl-single,register-width = <16>;
204 pinctrl-single,function-mask = <0x7fff>;
205 };
206
Balaji T Kcd042fe2014-02-19 20:26:40 +0530207 omap5_padconf_global: tisyscon@4a002da0 {
208 compatible = "syscon";
209 reg = <0x4A002da0 0xec>;
210 };
211
212 pbias_regulator: pbias_regulator {
213 compatible = "ti,pbias-omap";
214 reg = <0x60 0x4>;
215 syscon = <&omap5_padconf_global>;
216 pbias_mmc_reg: pbias_mmc_omap5 {
217 regulator-name = "pbias_mmc_omap5";
218 regulator-min-microvolt = <1800000>;
219 regulator-max-microvolt = <3000000>;
220 };
221 };
222
Jon Hunter2c2dc542012-04-26 13:47:59 -0500223 sdma: dma-controller@4a056000 {
224 compatible = "ti,omap4430-sdma";
225 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200226 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
227 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
228 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
229 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500230 #dma-cells = <1>;
231 #dma-channels = <32>;
232 #dma-requests = <127>;
233 };
234
R Sricharan6b5de092012-05-10 19:46:00 +0530235 gpio1: gpio@4ae10000 {
236 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200237 reg = <0x4ae10000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200238 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530239 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500240 ti,gpio-always-on;
R Sricharan6b5de092012-05-10 19:46:00 +0530241 gpio-controller;
242 #gpio-cells = <2>;
243 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600244 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530245 };
246
247 gpio2: gpio@48055000 {
248 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200249 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200250 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530251 ti,hwmods = "gpio2";
252 gpio-controller;
253 #gpio-cells = <2>;
254 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600255 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530256 };
257
258 gpio3: gpio@48057000 {
259 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200260 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200261 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530262 ti,hwmods = "gpio3";
263 gpio-controller;
264 #gpio-cells = <2>;
265 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600266 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530267 };
268
269 gpio4: gpio@48059000 {
270 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200271 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200272 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530273 ti,hwmods = "gpio4";
274 gpio-controller;
275 #gpio-cells = <2>;
276 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600277 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530278 };
279
280 gpio5: gpio@4805b000 {
281 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200282 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200283 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530284 ti,hwmods = "gpio5";
285 gpio-controller;
286 #gpio-cells = <2>;
287 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600288 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530289 };
290
291 gpio6: gpio@4805d000 {
292 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200293 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200294 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530295 ti,hwmods = "gpio6";
296 gpio-controller;
297 #gpio-cells = <2>;
298 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600299 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530300 };
301
302 gpio7: gpio@48051000 {
303 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200304 reg = <0x48051000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200305 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530306 ti,hwmods = "gpio7";
307 gpio-controller;
308 #gpio-cells = <2>;
309 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600310 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530311 };
312
313 gpio8: gpio@48053000 {
314 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200315 reg = <0x48053000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200316 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530317 ti,hwmods = "gpio8";
318 gpio-controller;
319 #gpio-cells = <2>;
320 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600321 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530322 };
323
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600324 gpmc: gpmc@50000000 {
325 compatible = "ti,omap4430-gpmc";
326 reg = <0x50000000 0x1000>;
327 #address-cells = <2>;
328 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200329 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600330 gpmc,num-cs = <8>;
331 gpmc,num-waitpins = <4>;
332 ti,hwmods = "gpmc";
Florian Vaussard7b8b6af2014-02-26 11:38:09 +0100333 clocks = <&l3_iclk_div>;
334 clock-names = "fck";
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600335 };
336
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530337 i2c1: i2c@48070000 {
338 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200339 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200340 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530341 #address-cells = <1>;
342 #size-cells = <0>;
343 ti,hwmods = "i2c1";
344 };
345
346 i2c2: i2c@48072000 {
347 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200348 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200349 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530350 #address-cells = <1>;
351 #size-cells = <0>;
352 ti,hwmods = "i2c2";
353 };
354
355 i2c3: i2c@48060000 {
356 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200357 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200358 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530359 #address-cells = <1>;
360 #size-cells = <0>;
361 ti,hwmods = "i2c3";
362 };
363
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200364 i2c4: i2c@4807a000 {
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530365 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200366 reg = <0x4807a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200367 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530368 #address-cells = <1>;
369 #size-cells = <0>;
370 ti,hwmods = "i2c4";
371 };
372
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200373 i2c5: i2c@4807c000 {
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530374 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200375 reg = <0x4807c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200376 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530377 #address-cells = <1>;
378 #size-cells = <0>;
379 ti,hwmods = "i2c5";
380 };
381
Suman Annafe0e09e2013-10-10 16:15:34 -0500382 hwspinlock: spinlock@4a0f6000 {
383 compatible = "ti,omap4-hwspinlock";
384 reg = <0x4a0f6000 0x1000>;
385 ti,hwmods = "spinlock";
Suman Anna34054212014-01-13 18:26:45 -0600386 #hwlock-cells = <1>;
Suman Annafe0e09e2013-10-10 16:15:34 -0500387 };
388
Felipe Balbi43286b12013-02-13 14:58:36 +0530389 mcspi1: spi@48098000 {
390 compatible = "ti,omap4-mcspi";
391 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200392 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530393 #address-cells = <1>;
394 #size-cells = <0>;
395 ti,hwmods = "mcspi1";
396 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500397 dmas = <&sdma 35>,
398 <&sdma 36>,
399 <&sdma 37>,
400 <&sdma 38>,
401 <&sdma 39>,
402 <&sdma 40>,
403 <&sdma 41>,
404 <&sdma 42>;
405 dma-names = "tx0", "rx0", "tx1", "rx1",
406 "tx2", "rx2", "tx3", "rx3";
Felipe Balbi43286b12013-02-13 14:58:36 +0530407 };
408
409 mcspi2: spi@4809a000 {
410 compatible = "ti,omap4-mcspi";
411 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200412 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530413 #address-cells = <1>;
414 #size-cells = <0>;
415 ti,hwmods = "mcspi2";
416 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500417 dmas = <&sdma 43>,
418 <&sdma 44>,
419 <&sdma 45>,
420 <&sdma 46>;
421 dma-names = "tx0", "rx0", "tx1", "rx1";
Felipe Balbi43286b12013-02-13 14:58:36 +0530422 };
423
424 mcspi3: spi@480b8000 {
425 compatible = "ti,omap4-mcspi";
426 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200427 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530428 #address-cells = <1>;
429 #size-cells = <0>;
430 ti,hwmods = "mcspi3";
431 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500432 dmas = <&sdma 15>, <&sdma 16>;
433 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530434 };
435
436 mcspi4: spi@480ba000 {
437 compatible = "ti,omap4-mcspi";
438 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200439 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530440 #address-cells = <1>;
441 #size-cells = <0>;
442 ti,hwmods = "mcspi4";
443 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500444 dmas = <&sdma 70>, <&sdma 71>;
445 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530446 };
447
R Sricharan6b5de092012-05-10 19:46:00 +0530448 uart1: serial@4806a000 {
449 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200450 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200451 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530452 ti,hwmods = "uart1";
453 clock-frequency = <48000000>;
454 };
455
456 uart2: serial@4806c000 {
457 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200458 reg = <0x4806c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200459 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530460 ti,hwmods = "uart2";
461 clock-frequency = <48000000>;
462 };
463
464 uart3: serial@48020000 {
465 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200466 reg = <0x48020000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200467 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530468 ti,hwmods = "uart3";
469 clock-frequency = <48000000>;
470 };
471
472 uart4: serial@4806e000 {
473 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200474 reg = <0x4806e000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200475 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530476 ti,hwmods = "uart4";
477 clock-frequency = <48000000>;
478 };
479
480 uart5: serial@48066000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200481 compatible = "ti,omap4-uart";
482 reg = <0x48066000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200483 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530484 ti,hwmods = "uart5";
485 clock-frequency = <48000000>;
486 };
487
488 uart6: serial@48068000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200489 compatible = "ti,omap4-uart";
490 reg = <0x48068000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200491 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530492 ti,hwmods = "uart6";
493 clock-frequency = <48000000>;
494 };
Balaji T K5dd18b02012-08-07 12:48:21 +0530495
496 mmc1: mmc@4809c000 {
497 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200498 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200499 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530500 ti,hwmods = "mmc1";
501 ti,dual-volt;
502 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500503 dmas = <&sdma 61>, <&sdma 62>;
504 dma-names = "tx", "rx";
Balaji T Kcd042fe2014-02-19 20:26:40 +0530505 pbias-supply = <&pbias_mmc_reg>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530506 };
507
508 mmc2: mmc@480b4000 {
509 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200510 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200511 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530512 ti,hwmods = "mmc2";
513 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500514 dmas = <&sdma 47>, <&sdma 48>;
515 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530516 };
517
518 mmc3: mmc@480ad000 {
519 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200520 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200521 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530522 ti,hwmods = "mmc3";
523 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500524 dmas = <&sdma 77>, <&sdma 78>;
525 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530526 };
527
528 mmc4: mmc@480d1000 {
529 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200530 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200531 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530532 ti,hwmods = "mmc4";
533 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500534 dmas = <&sdma 57>, <&sdma 58>;
535 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530536 };
537
538 mmc5: mmc@480d5000 {
539 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200540 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200541 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530542 ti,hwmods = "mmc5";
543 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500544 dmas = <&sdma 59>, <&sdma 60>;
545 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530546 };
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530547
Suman Anna2dcfa562014-03-05 18:24:19 -0600548 mmu_dsp: mmu@4a066000 {
549 compatible = "ti,omap4-iommu";
550 reg = <0x4a066000 0x100>;
551 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
552 ti,hwmods = "mmu_dsp";
553 };
554
555 mmu_ipu: mmu@55082000 {
556 compatible = "ti,omap4-iommu";
557 reg = <0x55082000 0x100>;
558 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
559 ti,hwmods = "mmu_ipu";
560 ti,iommu-bus-err-back;
561 };
562
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530563 keypad: keypad@4ae1c000 {
564 compatible = "ti,omap4-keypad";
Santosh Shilimkar8cc8b892013-01-23 19:53:30 +0530565 reg = <0x4ae1c000 0x400>;
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530566 ti,hwmods = "kbd";
567 };
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300568
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300569 mcpdm: mcpdm@40132000 {
570 compatible = "ti,omap4-mcpdm";
571 reg = <0x40132000 0x7f>, /* MPU private access */
572 <0x49032000 0x7f>; /* L3 Interconnect */
573 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200574 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300575 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100576 dmas = <&sdma 65>,
577 <&sdma 66>;
578 dma-names = "up_link", "dn_link";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200579 status = "disabled";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300580 };
581
582 dmic: dmic@4012e000 {
583 compatible = "ti,omap4-dmic";
584 reg = <0x4012e000 0x7f>, /* MPU private access */
585 <0x4902e000 0x7f>; /* L3 Interconnect */
586 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200587 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300588 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100589 dmas = <&sdma 67>;
590 dma-names = "up_link";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200591 status = "disabled";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300592 };
593
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300594 mcbsp1: mcbsp@40122000 {
595 compatible = "ti,omap4-mcbsp";
596 reg = <0x40122000 0xff>, /* MPU private access */
597 <0x49022000 0xff>; /* L3 Interconnect */
598 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200599 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300600 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300601 ti,buffer-size = <128>;
602 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100603 dmas = <&sdma 33>,
604 <&sdma 34>;
605 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200606 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300607 };
608
609 mcbsp2: mcbsp@40124000 {
610 compatible = "ti,omap4-mcbsp";
611 reg = <0x40124000 0xff>, /* MPU private access */
612 <0x49024000 0xff>; /* L3 Interconnect */
613 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200614 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300615 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300616 ti,buffer-size = <128>;
617 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100618 dmas = <&sdma 17>,
619 <&sdma 18>;
620 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200621 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300622 };
623
624 mcbsp3: mcbsp@40126000 {
625 compatible = "ti,omap4-mcbsp";
626 reg = <0x40126000 0xff>, /* MPU private access */
627 <0x49026000 0xff>; /* L3 Interconnect */
628 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200629 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300630 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300631 ti,buffer-size = <128>;
632 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100633 dmas = <&sdma 19>,
634 <&sdma 20>;
635 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200636 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300637 };
Jon Hunterdf692a92012-11-01 09:09:51 -0500638
Suman Anna84d89c32014-04-22 17:23:35 -0500639 mailbox: mailbox@4a0f4000 {
640 compatible = "ti,omap4-mailbox";
641 reg = <0x4a0f4000 0x200>;
642 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
643 ti,hwmods = "mailbox";
Suman Anna41ffada2014-07-11 16:44:34 -0500644 ti,mbox-num-users = <3>;
645 ti,mbox-num-fifos = <8>;
Suman Anna84d89c32014-04-22 17:23:35 -0500646 };
647
Jon Hunterdf692a92012-11-01 09:09:51 -0500648 timer1: timer@4ae18000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500649 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500650 reg = <0x4ae18000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200651 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500652 ti,hwmods = "timer1";
653 ti,timer-alwon;
654 };
655
656 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500657 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500658 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200659 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500660 ti,hwmods = "timer2";
661 };
662
663 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500664 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500665 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200666 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500667 ti,hwmods = "timer3";
668 };
669
670 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500671 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500672 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200673 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500674 ti,hwmods = "timer4";
675 };
676
677 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500678 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500679 reg = <0x40138000 0x80>,
680 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200681 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500682 ti,hwmods = "timer5";
683 ti,timer-dsp;
Suman Anna83416132013-04-17 18:23:15 -0500684 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500685 };
686
687 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500688 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500689 reg = <0x4013a000 0x80>,
690 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200691 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500692 ti,hwmods = "timer6";
693 ti,timer-dsp;
694 ti,timer-pwm;
695 };
696
697 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500698 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500699 reg = <0x4013c000 0x80>,
700 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200701 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500702 ti,hwmods = "timer7";
703 ti,timer-dsp;
704 };
705
706 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500707 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500708 reg = <0x4013e000 0x80>,
709 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200710 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500711 ti,hwmods = "timer8";
712 ti,timer-dsp;
713 ti,timer-pwm;
714 };
715
716 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500717 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500718 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200719 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500720 ti,hwmods = "timer9";
Suman Anna83416132013-04-17 18:23:15 -0500721 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500722 };
723
724 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500725 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500726 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200727 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500728 ti,hwmods = "timer10";
Suman Anna83416132013-04-17 18:23:15 -0500729 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500730 };
731
732 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500733 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500734 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200735 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500736 ti,hwmods = "timer11";
737 ti,timer-pwm;
738 };
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530739
Lokesh Vutla55452192013-02-27 11:54:45 +0530740 wdt2: wdt@4ae14000 {
741 compatible = "ti,omap5-wdt", "ti,omap3-wdt";
742 reg = <0x4ae14000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200743 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutla55452192013-02-27 11:54:45 +0530744 ti,hwmods = "wd_timer2";
745 };
746
Archit Taneja1a5fe3c2013-12-17 15:32:21 +0530747 dmm@4e000000 {
748 compatible = "ti,omap5-dmm";
749 reg = <0x4e000000 0x800>;
750 interrupts = <0 113 0x4>;
751 ti,hwmods = "dmm";
752 };
753
Lee Jones8906d652013-07-22 11:52:37 +0100754 emif1: emif@4c000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530755 compatible = "ti,emif-4d5";
756 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530757 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530758 phy-type = <2>; /* DDR PHY type: Intelli PHY */
759 reg = <0x4c000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200760 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530761 hw-caps-read-idle-ctrl;
762 hw-caps-ll-interface;
763 hw-caps-temp-alert;
764 };
765
Lee Jones8906d652013-07-22 11:52:37 +0100766 emif2: emif@4d000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530767 compatible = "ti,emif-4d5";
768 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530769 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530770 phy-type = <2>; /* DDR PHY type: Intelli PHY */
771 reg = <0x4d000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200772 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530773 hw-caps-read-idle-ctrl;
774 hw-caps-ll-interface;
775 hw-caps-temp-alert;
776 };
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530777
Roger Quadrosb297c292013-10-03 18:12:37 +0300778 omap_control_usb2phy: control-phy@4a002300 {
779 compatible = "ti,control-phy-usb2";
780 reg = <0x4a002300 0x4>;
781 reg-names = "power";
782 };
783
784 omap_control_usb3phy: control-phy@4a002370 {
785 compatible = "ti,control-phy-pipe3";
786 reg = <0x4a002370 0x4>;
787 reg-names = "power";
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530788 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530789
Felipe Balbie3a412c2013-08-21 20:01:32 +0530790 usb3: omap_dwc3@4a020000 {
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530791 compatible = "ti,dwc3";
792 ti,hwmods = "usb_otg_ss";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530793 reg = <0x4a020000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200794 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530795 #address-cells = <1>;
796 #size-cells = <1>;
797 utmi-mode = <2>;
798 ranges;
799 dwc3@4a030000 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +0300800 compatible = "snps,dwc3";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530801 reg = <0x4a030000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200802 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530803 phys = <&usb2_phy>, <&usb3_phy>;
804 phy-names = "usb2-phy", "usb3-phy";
George Cherianc47ee6e2013-10-10 16:19:54 +0530805 dr_mode = "peripheral";
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530806 tx-fifo-resize;
807 };
808 };
809
Felipe Balbib6731f72013-08-21 20:01:31 +0530810 ocp2scp@4a080000 {
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530811 compatible = "ti,omap-ocp2scp";
812 #address-cells = <1>;
813 #size-cells = <1>;
Felipe Balbib6731f72013-08-21 20:01:31 +0530814 reg = <0x4a080000 0x20>;
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530815 ranges;
816 ti,hwmods = "ocp2scp1";
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530817 usb2_phy: usb2phy@4a084000 {
818 compatible = "ti,omap-usb2";
819 reg = <0x4a084000 0x7c>;
Roger Quadrosb297c292013-10-03 18:12:37 +0300820 ctrl-module = <&omap_control_usb2phy>;
Roger Quadrosc65d0ad2014-05-05 12:54:42 +0300821 clocks = <&usb_phy_cm_clk32k>, <&usb_otg_ss_refclk960m>;
822 clock-names = "wkupclk", "refclk";
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530823 #phy-cells = <0>;
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530824 };
825
826 usb3_phy: usb3phy@4a084400 {
827 compatible = "ti,omap-usb3";
828 reg = <0x4a084400 0x80>,
829 <0x4a084800 0x64>,
830 <0x4a084c00 0x40>;
831 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
Roger Quadrosb297c292013-10-03 18:12:37 +0300832 ctrl-module = <&omap_control_usb3phy>;
Roger Quadrosada76572014-04-01 13:37:27 +0300833 clocks = <&usb_phy_cm_clk32k>,
834 <&sys_clkin>,
835 <&usb_otg_ss_refclk960m>;
836 clock-names = "wkupclk",
837 "sysclk",
838 "refclk";
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530839 #phy-cells = <0>;
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530840 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530841 };
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530842
843 usbhstll: usbhstll@4a062000 {
844 compatible = "ti,usbhs-tll";
845 reg = <0x4a062000 0x1000>;
846 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
847 ti,hwmods = "usb_tll_hs";
848 };
849
850 usbhshost: usbhshost@4a064000 {
851 compatible = "ti,usbhs-host";
852 reg = <0x4a064000 0x800>;
853 ti,hwmods = "usb_host_hs";
854 #address-cells = <1>;
855 #size-cells = <1>;
856 ranges;
Roger Quadros051fc062014-02-27 16:18:26 +0200857 clocks = <&l3init_60m_fclk>,
858 <&xclk60mhsp1_ck>,
859 <&xclk60mhsp2_ck>;
860 clock-names = "refclk_60m_int",
861 "refclk_60m_ext_p1",
862 "refclk_60m_ext_p2";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530863
864 usbhsohci: ohci@4a064800 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200865 compatible = "ti,ohci-omap3";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530866 reg = <0x4a064800 0x400>;
867 interrupt-parent = <&gic>;
868 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
869 };
870
871 usbhsehci: ehci@4a064c00 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200872 compatible = "ti,ehci-omap";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530873 reg = <0x4a064c00 0x400>;
874 interrupt-parent = <&gic>;
875 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
876 };
877 };
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400878
Eduardo Valentin1b761fc2013-08-16 12:01:02 -0400879 bandgap: bandgap@4a0021e0 {
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400880 reg = <0x4a0021e0 0xc
881 0x4a00232c 0xc
882 0x4a002380 0x2c
883 0x4a0023C0 0x3c>;
884 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
885 compatible = "ti,omap5430-bandgap";
Eduardo Valentin1b761fc2013-08-16 12:01:02 -0400886
887 #thermal-sensor-cells = <1>;
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400888 };
Balaji T K4f829522014-04-23 20:35:33 +0300889
890 omap_control_sata: control-phy@4a002374 {
891 compatible = "ti,control-phy-pipe3";
892 reg = <0x4a002374 0x4>;
893 reg-names = "power";
894 clocks = <&sys_clkin>;
895 clock-names = "sysclk";
896 };
897
898 /* OCP2SCP3 */
899 ocp2scp@4a090000 {
900 compatible = "ti,omap-ocp2scp";
901 #address-cells = <1>;
902 #size-cells = <1>;
903 reg = <0x4a090000 0x20>;
904 ranges;
905 ti,hwmods = "ocp2scp3";
906 sata_phy: phy@4a096000 {
907 compatible = "ti,phy-pipe3-sata";
908 reg = <0x4A096000 0x80>, /* phy_rx */
909 <0x4A096400 0x64>, /* phy_tx */
910 <0x4A096800 0x40>; /* pll_ctrl */
911 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
912 ctrl-module = <&omap_control_sata>;
913 clocks = <&sys_clkin>;
914 clock-names = "sysclk";
915 #phy-cells = <0>;
916 };
917 };
918
919 sata: sata@4a141100 {
920 compatible = "snps,dwc-ahci";
921 reg = <0x4a140000 0x1100>, <0x4a141100 0x7>;
922 interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
923 phys = <&sata_phy>;
924 phy-names = "sata-phy";
925 clocks = <&sata_ref_clk>;
926 ti,hwmods = "sata";
927 };
928
Tomi Valkeinene7585c42014-03-07 12:45:54 +0200929 dss: dss@58000000 {
930 compatible = "ti,omap5-dss";
931 reg = <0x58000000 0x80>;
932 status = "disabled";
933 ti,hwmods = "dss_core";
934 clocks = <&dss_dss_clk>;
935 clock-names = "fck";
936 #address-cells = <1>;
937 #size-cells = <1>;
938 ranges;
939
940 dispc@58001000 {
941 compatible = "ti,omap5-dispc";
942 reg = <0x58001000 0x1000>;
943 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
944 ti,hwmods = "dss_dispc";
945 clocks = <&dss_dss_clk>;
946 clock-names = "fck";
947 };
948
949 dsi1: encoder@58004000 {
950 compatible = "ti,omap5-dsi";
951 reg = <0x58004000 0x200>,
952 <0x58004200 0x40>,
953 <0x58004300 0x40>;
954 reg-names = "proto", "phy", "pll";
955 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
956 status = "disabled";
957 ti,hwmods = "dss_dsi1";
958 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
959 clock-names = "fck", "sys_clk";
960 };
961
962 dsi2: encoder@58005000 {
963 compatible = "ti,omap5-dsi";
964 reg = <0x58009000 0x200>,
965 <0x58009200 0x40>,
966 <0x58009300 0x40>;
967 reg-names = "proto", "phy", "pll";
968 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
969 status = "disabled";
970 ti,hwmods = "dss_dsi2";
971 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
972 clock-names = "fck", "sys_clk";
973 };
974
975 hdmi: encoder@58060000 {
976 compatible = "ti,omap5-hdmi";
977 reg = <0x58040000 0x200>,
978 <0x58040200 0x80>,
979 <0x58040300 0x80>,
980 <0x58060000 0x19000>;
981 reg-names = "wp", "pll", "phy", "core";
982 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
983 status = "disabled";
984 ti,hwmods = "dss_hdmi";
985 clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
986 clock-names = "fck", "sys_clk";
Jyri Sarha7d0fde32014-05-12 12:12:26 +0300987 dmas = <&sdma 76>;
988 dma-names = "audio_tx";
Tomi Valkeinene7585c42014-03-07 12:45:54 +0200989 };
990 };
Andrii.Tseglytskyi07b9b3d2014-06-05 20:11:12 -0500991
992 abb_mpu: regulator-abb-mpu {
993 compatible = "ti,abb-v2";
994 regulator-name = "abb_mpu";
995 #address-cells = <0>;
996 #size-cells = <0>;
997 clocks = <&sys_clkin>;
998 ti,settling-time = <50>;
999 ti,clock-cycles = <16>;
1000
1001 reg = <0x4ae07cdc 0x8>, <0x4ae06014 0x4>,
1002 <0x4a0021c4 0x8>, <0x4ae0c318 0x4>;
1003 reg-names = "base-address", "int-address",
1004 "efuse-address", "ldo-address";
1005 ti,tranxdone-status-mask = <0x80>;
1006 /* LDOVBBMPU_MUX_CTRL */
1007 ti,ldovbb-override-mask = <0x400>;
1008 /* LDOVBBMPU_VSET_OUT */
1009 ti,ldovbb-vset-mask = <0x1F>;
1010
1011 /*
1012 * NOTE: only FBB mode used but actual vset will
1013 * determine final biasing
1014 */
1015 ti,abb_info = <
1016 /*uV ABB efuse rbb_m fbb_m vset_m*/
1017 1060000 0 0x0 0 0x02000000 0x01F00000
1018 1250000 0 0x4 0 0x02000000 0x01F00000
1019 >;
1020 };
1021
1022 abb_mm: regulator-abb-mm {
1023 compatible = "ti,abb-v2";
1024 regulator-name = "abb_mm";
1025 #address-cells = <0>;
1026 #size-cells = <0>;
1027 clocks = <&sys_clkin>;
1028 ti,settling-time = <50>;
1029 ti,clock-cycles = <16>;
1030
1031 reg = <0x4ae07ce4 0x8>, <0x4ae06010 0x4>,
1032 <0x4a0021a4 0x8>, <0x4ae0c314 0x4>;
1033 reg-names = "base-address", "int-address",
1034 "efuse-address", "ldo-address";
1035 ti,tranxdone-status-mask = <0x80000000>;
1036 /* LDOVBBMM_MUX_CTRL */
1037 ti,ldovbb-override-mask = <0x400>;
1038 /* LDOVBBMM_VSET_OUT */
1039 ti,ldovbb-vset-mask = <0x1F>;
1040
1041 /*
1042 * NOTE: only FBB mode used but actual vset will
1043 * determine final biasing
1044 */
1045 ti,abb_info = <
1046 /*uV ABB efuse rbb_m fbb_m vset_m*/
1047 1025000 0 0x0 0 0x02000000 0x01F00000
1048 1120000 0 0x4 0 0x02000000 0x01F00000
1049 >;
1050 };
R Sricharan6b5de092012-05-10 19:46:00 +05301051 };
1052};
Tero Kristo85dc74e2013-07-18 17:09:29 +03001053
1054/include/ "omap54xx-clocks.dtsi"