blob: 32bc4121c965c921990b4b5c848821c622c4771e [file] [log] [blame]
Yusuke Godafdc50a92010-05-26 14:41:59 -07001/*
2 * MMCIF eMMC driver.
3 *
4 * Copyright (C) 2010 Renesas Solutions Corp.
5 * Yusuke Goda <yusuke.goda.sx@renesas.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License.
10 *
11 *
12 * TODO
13 * 1. DMA
14 * 2. Power management
15 * 3. Handle MMC errors better
16 *
17 */
18
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +010019/*
20 * The MMCIF driver is now processing MMC requests asynchronously, according
21 * to the Linux MMC API requirement.
22 *
23 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
24 * data, and optional stop. To achieve asynchronous processing each of these
25 * stages is split into two halves: a top and a bottom half. The top half
26 * initialises the hardware, installs a timeout handler to handle completion
27 * timeouts, and returns. In case of the command stage this immediately returns
28 * control to the caller, leaving all further processing to run asynchronously.
29 * All further request processing is performed by the bottom halves.
30 *
31 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
32 * thread, a DMA completion callback, if DMA is used, a timeout work, and
33 * request- and stage-specific handler methods.
34 *
35 * Each bottom half run begins with either a hardware interrupt, a DMA callback
36 * invocation, or a timeout work run. In case of an error or a successful
37 * processing completion, the MMC core is informed and the request processing is
38 * finished. In case processing has to continue, i.e., if data has to be read
39 * from or written to the card, or if a stop command has to be sent, the next
40 * top half is called, which performs the necessary hardware handling and
41 * reschedules the timeout work. This returns the driver state machine into the
42 * bottom half waiting state.
43 */
44
Guennadi Liakhovetski86df1742011-11-23 15:52:30 +010045#include <linux/bitops.h>
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +000046#include <linux/clk.h>
47#include <linux/completion.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000048#include <linux/delay.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070049#include <linux/dma-mapping.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000050#include <linux/dmaengine.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070051#include <linux/mmc/card.h>
52#include <linux/mmc/core.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000053#include <linux/mmc/host.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070054#include <linux/mmc/mmc.h>
55#include <linux/mmc/sdio.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070056#include <linux/mmc/sh_mmcif.h>
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +020057#include <linux/mmc/slot-gpio.h>
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +020058#include <linux/mod_devicetable.h>
Guennadi Liakhovetski80473102012-12-12 15:38:14 +010059#include <linux/mutex.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000060#include <linux/pagemap.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000061#include <linux/platform_device.h>
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +010062#include <linux/pm_qos.h>
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +000063#include <linux/pm_runtime.h>
Guennadi Liakhovetskid00cada2013-08-02 14:48:02 +020064#include <linux/sh_dma.h>
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +000065#include <linux/spinlock.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040066#include <linux/module.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070067
68#define DRIVER_NAME "sh_mmcif"
69#define DRIVER_VERSION "2010-04-28"
70
Yusuke Godafdc50a92010-05-26 14:41:59 -070071/* CE_CMD_SET */
72#define CMD_MASK 0x3f000000
73#define CMD_SET_RTYP_NO ((0 << 23) | (0 << 22))
74#define CMD_SET_RTYP_6B ((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
75#define CMD_SET_RTYP_17B ((1 << 23) | (0 << 22)) /* R2 */
76#define CMD_SET_RBSY (1 << 21) /* R1b */
77#define CMD_SET_CCSEN (1 << 20)
78#define CMD_SET_WDAT (1 << 19) /* 1: on data, 0: no data */
79#define CMD_SET_DWEN (1 << 18) /* 1: write, 0: read */
80#define CMD_SET_CMLTE (1 << 17) /* 1: multi block trans, 0: single */
81#define CMD_SET_CMD12EN (1 << 16) /* 1: CMD12 auto issue */
82#define CMD_SET_RIDXC_INDEX ((0 << 15) | (0 << 14)) /* index check */
83#define CMD_SET_RIDXC_BITS ((0 << 15) | (1 << 14)) /* check bits check */
84#define CMD_SET_RIDXC_NO ((1 << 15) | (0 << 14)) /* no check */
85#define CMD_SET_CRC7C ((0 << 13) | (0 << 12)) /* CRC7 check*/
86#define CMD_SET_CRC7C_BITS ((0 << 13) | (1 << 12)) /* check bits check*/
87#define CMD_SET_CRC7C_INTERNAL ((1 << 13) | (0 << 12)) /* internal CRC7 check*/
88#define CMD_SET_CRC16C (1 << 10) /* 0: CRC16 check*/
89#define CMD_SET_CRCSTE (1 << 8) /* 1: not receive CRC status */
90#define CMD_SET_TBIT (1 << 7) /* 1: tran mission bit "Low" */
91#define CMD_SET_OPDM (1 << 6) /* 1: open/drain */
92#define CMD_SET_CCSH (1 << 5)
Teppei Kamijou555061f2012-12-12 15:38:08 +010093#define CMD_SET_DARS (1 << 2) /* Dual Data Rate */
Yusuke Godafdc50a92010-05-26 14:41:59 -070094#define CMD_SET_DATW_1 ((0 << 1) | (0 << 0)) /* 1bit */
95#define CMD_SET_DATW_4 ((0 << 1) | (1 << 0)) /* 4bit */
96#define CMD_SET_DATW_8 ((1 << 1) | (0 << 0)) /* 8bit */
97
98/* CE_CMD_CTRL */
99#define CMD_CTRL_BREAK (1 << 0)
100
101/* CE_BLOCK_SET */
102#define BLOCK_SIZE_MASK 0x0000ffff
103
Yusuke Godafdc50a92010-05-26 14:41:59 -0700104/* CE_INT */
105#define INT_CCSDE (1 << 29)
106#define INT_CMD12DRE (1 << 26)
107#define INT_CMD12RBE (1 << 25)
108#define INT_CMD12CRE (1 << 24)
109#define INT_DTRANE (1 << 23)
110#define INT_BUFRE (1 << 22)
111#define INT_BUFWEN (1 << 21)
112#define INT_BUFREN (1 << 20)
113#define INT_CCSRCV (1 << 19)
114#define INT_RBSYE (1 << 17)
115#define INT_CRSPE (1 << 16)
116#define INT_CMDVIO (1 << 15)
117#define INT_BUFVIO (1 << 14)
118#define INT_WDATERR (1 << 11)
119#define INT_RDATERR (1 << 10)
120#define INT_RIDXERR (1 << 9)
121#define INT_RSPERR (1 << 8)
122#define INT_CCSTO (1 << 5)
123#define INT_CRCSTO (1 << 4)
124#define INT_WDATTO (1 << 3)
125#define INT_RDATTO (1 << 2)
126#define INT_RBSYTO (1 << 1)
127#define INT_RSPTO (1 << 0)
128#define INT_ERR_STS (INT_CMDVIO | INT_BUFVIO | INT_WDATERR | \
129 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
130 INT_CCSTO | INT_CRCSTO | INT_WDATTO | \
131 INT_RDATTO | INT_RBSYTO | INT_RSPTO)
132
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +0100133#define INT_ALL (INT_RBSYE | INT_CRSPE | INT_BUFREN | \
134 INT_BUFWEN | INT_CMD12DRE | INT_BUFRE | \
135 INT_DTRANE | INT_CMD12RBE | INT_CMD12CRE)
136
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200137#define INT_CCS (INT_CCSTO | INT_CCSRCV | INT_CCSDE)
138
Yusuke Godafdc50a92010-05-26 14:41:59 -0700139/* CE_INT_MASK */
140#define MASK_ALL 0x00000000
141#define MASK_MCCSDE (1 << 29)
142#define MASK_MCMD12DRE (1 << 26)
143#define MASK_MCMD12RBE (1 << 25)
144#define MASK_MCMD12CRE (1 << 24)
145#define MASK_MDTRANE (1 << 23)
146#define MASK_MBUFRE (1 << 22)
147#define MASK_MBUFWEN (1 << 21)
148#define MASK_MBUFREN (1 << 20)
149#define MASK_MCCSRCV (1 << 19)
150#define MASK_MRBSYE (1 << 17)
151#define MASK_MCRSPE (1 << 16)
152#define MASK_MCMDVIO (1 << 15)
153#define MASK_MBUFVIO (1 << 14)
154#define MASK_MWDATERR (1 << 11)
155#define MASK_MRDATERR (1 << 10)
156#define MASK_MRIDXERR (1 << 9)
157#define MASK_MRSPERR (1 << 8)
158#define MASK_MCCSTO (1 << 5)
159#define MASK_MCRCSTO (1 << 4)
160#define MASK_MWDATTO (1 << 3)
161#define MASK_MRDATTO (1 << 2)
162#define MASK_MRBSYTO (1 << 1)
163#define MASK_MRSPTO (1 << 0)
164
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100165#define MASK_START_CMD (MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
166 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200167 MASK_MCRCSTO | MASK_MWDATTO | \
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100168 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)
169
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +0100170#define MASK_CLEAN (INT_ERR_STS | MASK_MRBSYE | MASK_MCRSPE | \
171 MASK_MBUFREN | MASK_MBUFWEN | \
172 MASK_MCMD12DRE | MASK_MBUFRE | MASK_MDTRANE | \
173 MASK_MCMD12RBE | MASK_MCMD12CRE)
174
Yusuke Godafdc50a92010-05-26 14:41:59 -0700175/* CE_HOST_STS1 */
176#define STS1_CMDSEQ (1 << 31)
177
178/* CE_HOST_STS2 */
179#define STS2_CRCSTE (1 << 31)
180#define STS2_CRC16E (1 << 30)
181#define STS2_AC12CRCE (1 << 29)
182#define STS2_RSPCRC7E (1 << 28)
183#define STS2_CRCSTEBE (1 << 27)
184#define STS2_RDATEBE (1 << 26)
185#define STS2_AC12REBE (1 << 25)
186#define STS2_RSPEBE (1 << 24)
187#define STS2_AC12IDXE (1 << 23)
188#define STS2_RSPIDXE (1 << 22)
189#define STS2_CCSTO (1 << 15)
190#define STS2_RDATTO (1 << 14)
191#define STS2_DATBSYTO (1 << 13)
192#define STS2_CRCSTTO (1 << 12)
193#define STS2_AC12BSYTO (1 << 11)
194#define STS2_RSPBSYTO (1 << 10)
195#define STS2_AC12RSPTO (1 << 9)
196#define STS2_RSPTO (1 << 8)
197#define STS2_CRC_ERR (STS2_CRCSTE | STS2_CRC16E | \
198 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
199#define STS2_TIMEOUT_ERR (STS2_CCSTO | STS2_RDATTO | \
200 STS2_DATBSYTO | STS2_CRCSTTO | \
201 STS2_AC12BSYTO | STS2_RSPBSYTO | \
202 STS2_AC12RSPTO | STS2_RSPTO)
203
Yusuke Godafdc50a92010-05-26 14:41:59 -0700204#define CLKDEV_EMMC_DATA 52000000 /* 52MHz */
205#define CLKDEV_MMC_DATA 20000000 /* 20MHz */
206#define CLKDEV_INIT 400000 /* 400 KHz */
207
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000208enum mmcif_state {
209 STATE_IDLE,
210 STATE_REQUEST,
211 STATE_IOS,
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100212 STATE_TIMEOUT,
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000213};
214
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100215enum mmcif_wait_for {
216 MMCIF_WAIT_FOR_REQUEST,
217 MMCIF_WAIT_FOR_CMD,
218 MMCIF_WAIT_FOR_MREAD,
219 MMCIF_WAIT_FOR_MWRITE,
220 MMCIF_WAIT_FOR_READ,
221 MMCIF_WAIT_FOR_WRITE,
222 MMCIF_WAIT_FOR_READ_END,
223 MMCIF_WAIT_FOR_WRITE_END,
224 MMCIF_WAIT_FOR_STOP,
225};
226
Yusuke Godafdc50a92010-05-26 14:41:59 -0700227struct sh_mmcif_host {
228 struct mmc_host *mmc;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100229 struct mmc_request *mrq;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700230 struct platform_device *pd;
231 struct clk *hclk;
232 unsigned int clk;
233 int bus_width;
Teppei Kamijou555061f2012-12-12 15:38:08 +0100234 unsigned char timing;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000235 bool sd_error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100236 bool dying;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700237 long timeout;
238 void __iomem *addr;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100239 u32 *pio_ptr;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100240 spinlock_t lock; /* protect sh_mmcif_host::state */
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000241 enum mmcif_state state;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100242 enum mmcif_wait_for wait_for;
243 struct delayed_work timeout_work;
244 size_t blocksize;
245 int sg_idx;
246 int sg_blkidx;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000247 bool power;
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200248 bool card_present;
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200249 bool ccs_enable; /* Command Completion Signal support */
Guennadi Liakhovetski6d6fd362013-07-10 21:21:13 +0200250 bool clk_ctrl2_enable;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100251 struct mutex thread_lock;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700252
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000253 /* DMA support */
254 struct dma_chan *chan_rx;
255 struct dma_chan *chan_tx;
256 struct completion dma_complete;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100257 bool dma_active;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000258};
Yusuke Godafdc50a92010-05-26 14:41:59 -0700259
260static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
261 unsigned int reg, u32 val)
262{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000263 writel(val | readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700264}
265
266static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
267 unsigned int reg, u32 val)
268{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000269 writel(~val & readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700270}
271
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000272static void mmcif_dma_complete(void *arg)
273{
274 struct sh_mmcif_host *host = arg;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100275 struct mmc_request *mrq = host->mrq;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500276
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000277 dev_dbg(&host->pd->dev, "Command completed\n");
278
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100279 if (WARN(!mrq || !mrq->data, "%s: NULL data in DMA completion!\n",
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000280 dev_name(&host->pd->dev)))
281 return;
282
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000283 complete(&host->dma_complete);
284}
285
286static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
287{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500288 struct mmc_data *data = host->mrq->data;
289 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000290 struct dma_async_tx_descriptor *desc = NULL;
291 struct dma_chan *chan = host->chan_rx;
292 dma_cookie_t cookie = -EINVAL;
293 int ret;
294
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500295 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100296 DMA_FROM_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000297 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100298 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500299 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530300 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000301 }
302
303 if (desc) {
304 desc->callback = mmcif_dma_complete;
305 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100306 cookie = dmaengine_submit(desc);
307 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
308 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000309 }
310 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500311 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000312
313 if (!desc) {
314 /* DMA failed, fall back to PIO */
315 if (ret >= 0)
316 ret = -EIO;
317 host->chan_rx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100318 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000319 dma_release_channel(chan);
320 /* Free the Tx channel too */
321 chan = host->chan_tx;
322 if (chan) {
323 host->chan_tx = NULL;
324 dma_release_channel(chan);
325 }
326 dev_warn(&host->pd->dev,
327 "DMA failed: %d, falling back to PIO\n", ret);
328 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
329 }
330
331 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500332 desc, cookie, data->sg_len);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000333}
334
335static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
336{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500337 struct mmc_data *data = host->mrq->data;
338 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000339 struct dma_async_tx_descriptor *desc = NULL;
340 struct dma_chan *chan = host->chan_tx;
341 dma_cookie_t cookie = -EINVAL;
342 int ret;
343
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500344 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100345 DMA_TO_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000346 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100347 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500348 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530349 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000350 }
351
352 if (desc) {
353 desc->callback = mmcif_dma_complete;
354 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100355 cookie = dmaengine_submit(desc);
356 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
357 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000358 }
359 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500360 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000361
362 if (!desc) {
363 /* DMA failed, fall back to PIO */
364 if (ret >= 0)
365 ret = -EIO;
366 host->chan_tx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100367 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000368 dma_release_channel(chan);
369 /* Free the Rx channel too */
370 chan = host->chan_rx;
371 if (chan) {
372 host->chan_rx = NULL;
373 dma_release_channel(chan);
374 }
375 dev_warn(&host->pd->dev,
376 "DMA failed: %d, falling back to PIO\n", ret);
377 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
378 }
379
380 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d\n", __func__,
381 desc, cookie);
382}
383
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000384static void sh_mmcif_request_dma(struct sh_mmcif_host *host,
385 struct sh_mmcif_plat_data *pdata)
386{
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200387 struct resource *res = platform_get_resource(host->pd, IORESOURCE_MEM, 0);
388 struct dma_slave_config cfg;
389 dma_cap_mask_t mask;
390 int ret;
391
Linus Walleijf38f94c2011-02-10 16:09:50 +0100392 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000393
Guennadi Liakhovetskiacd6d772013-06-24 14:36:34 +0200394 if (pdata) {
395 if (pdata->slave_id_tx <= 0 || pdata->slave_id_rx <= 0)
396 return;
397 } else if (!host->pd->dev.of_node) {
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200398 return;
Guennadi Liakhovetskiacd6d772013-06-24 14:36:34 +0200399 }
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200400
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000401 /* We can only either use DMA for both Tx and Rx or not use it at all */
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200402 dma_cap_zero(mask);
403 dma_cap_set(DMA_SLAVE, mask);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000404
Guennadi Liakhovetskiacd6d772013-06-24 14:36:34 +0200405 host->chan_tx = dma_request_slave_channel_compat(mask, shdma_chan_filter,
406 pdata ? (void *)pdata->slave_id_tx : NULL,
407 &host->pd->dev, "tx");
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200408 dev_dbg(&host->pd->dev, "%s: TX: got channel %p\n", __func__,
409 host->chan_tx);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000410
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200411 if (!host->chan_tx)
412 return;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000413
Guennadi Liakhovetskiacd6d772013-06-24 14:36:34 +0200414 /* In the OF case the driver will get the slave ID from the DT */
415 if (pdata)
416 cfg.slave_id = pdata->slave_id_tx;
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200417 cfg.direction = DMA_MEM_TO_DEV;
418 cfg.dst_addr = res->start + MMCIF_CE_DATA;
419 cfg.src_addr = 0;
420 ret = dmaengine_slave_config(host->chan_tx, &cfg);
421 if (ret < 0)
422 goto ecfgtx;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000423
Guennadi Liakhovetskiacd6d772013-06-24 14:36:34 +0200424 host->chan_rx = dma_request_slave_channel_compat(mask, shdma_chan_filter,
425 pdata ? (void *)pdata->slave_id_rx : NULL,
426 &host->pd->dev, "rx");
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200427 dev_dbg(&host->pd->dev, "%s: RX: got channel %p\n", __func__,
428 host->chan_rx);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000429
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200430 if (!host->chan_rx)
431 goto erqrx;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000432
Guennadi Liakhovetskiacd6d772013-06-24 14:36:34 +0200433 if (pdata)
434 cfg.slave_id = pdata->slave_id_rx;
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200435 cfg.direction = DMA_DEV_TO_MEM;
436 cfg.dst_addr = 0;
437 cfg.src_addr = res->start + MMCIF_CE_DATA;
438 ret = dmaengine_slave_config(host->chan_rx, &cfg);
439 if (ret < 0)
440 goto ecfgrx;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000441
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200442 return;
443
444ecfgrx:
445 dma_release_channel(host->chan_rx);
446 host->chan_rx = NULL;
447erqrx:
448ecfgtx:
449 dma_release_channel(host->chan_tx);
450 host->chan_tx = NULL;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000451}
452
453static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
454{
455 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
456 /* Descriptors are freed automatically */
457 if (host->chan_tx) {
458 struct dma_chan *chan = host->chan_tx;
459 host->chan_tx = NULL;
460 dma_release_channel(chan);
461 }
462 if (host->chan_rx) {
463 struct dma_chan *chan = host->chan_rx;
464 host->chan_rx = NULL;
465 dma_release_channel(chan);
466 }
467
Linus Walleijf38f94c2011-02-10 16:09:50 +0100468 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000469}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700470
471static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
472{
473 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200474 bool sup_pclk = p ? p->sup_pclk : false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700475
476 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
477 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);
478
479 if (!clk)
480 return;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200481 if (sup_pclk && clk == host->clk)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700482 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_SUP_PCLK);
483 else
484 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR &
Simon Hormanf9388252012-03-28 18:01:09 +0900485 ((fls(DIV_ROUND_UP(host->clk,
486 clk) - 1) - 1) << 16));
Yusuke Godafdc50a92010-05-26 14:41:59 -0700487
488 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
489}
490
491static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
492{
493 u32 tmp;
494
Magnus Damm487d9fc2010-05-18 14:42:51 +0000495 tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700496
Magnus Damm487d9fc2010-05-18 14:42:51 +0000497 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
498 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200499 if (host->ccs_enable)
500 tmp |= SCCSTO_29;
Guennadi Liakhovetski6d6fd362013-07-10 21:21:13 +0200501 if (host->clk_ctrl2_enable)
502 sh_mmcif_writel(host->addr, MMCIF_CE_CLK_CTRL2, 0x0F0F0000);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700503 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200504 SRSPTO_256 | SRBSYTO_29 | SRWDTO_29);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700505 /* byte swap on */
506 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
507}
508
509static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
510{
511 u32 state1, state2;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100512 int ret, timeout;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700513
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000514 host->sd_error = false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700515
Magnus Damm487d9fc2010-05-18 14:42:51 +0000516 state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
517 state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000518 dev_dbg(&host->pd->dev, "ERR HOST_STS1 = %08x\n", state1);
519 dev_dbg(&host->pd->dev, "ERR HOST_STS2 = %08x\n", state2);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700520
521 if (state1 & STS1_CMDSEQ) {
522 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
523 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100524 for (timeout = 10000000; timeout; timeout--) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000525 if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100526 & STS1_CMDSEQ))
Yusuke Godafdc50a92010-05-26 14:41:59 -0700527 break;
528 mdelay(1);
529 }
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100530 if (!timeout) {
531 dev_err(&host->pd->dev,
532 "Forced end of command sequence timeout err\n");
533 return -EIO;
534 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700535 sh_mmcif_sync_reset(host);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000536 dev_dbg(&host->pd->dev, "Forced end of command sequence\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700537 return -EIO;
538 }
539
540 if (state2 & STS2_CRC_ERR) {
Teppei Kamijoue475b272012-12-12 15:38:18 +0100541 dev_err(&host->pd->dev, " CRC error: state %u, wait %u\n",
542 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700543 ret = -EIO;
544 } else if (state2 & STS2_TIMEOUT_ERR) {
Teppei Kamijoue475b272012-12-12 15:38:18 +0100545 dev_err(&host->pd->dev, " Timeout: state %u, wait %u\n",
546 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700547 ret = -ETIMEDOUT;
548 } else {
Teppei Kamijoue475b272012-12-12 15:38:18 +0100549 dev_dbg(&host->pd->dev, " End/Index error: state %u, wait %u\n",
550 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700551 ret = -EIO;
552 }
553 return ret;
554}
555
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100556static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700557{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100558 struct mmc_data *data = host->mrq->data;
559
560 host->sg_blkidx += host->blocksize;
561
562 /* data->sg->length must be a multiple of host->blocksize? */
563 BUG_ON(host->sg_blkidx > data->sg->length);
564
565 if (host->sg_blkidx == data->sg->length) {
566 host->sg_blkidx = 0;
567 if (++host->sg_idx < data->sg_len)
568 host->pio_ptr = sg_virt(++data->sg);
569 } else {
570 host->pio_ptr = p;
571 }
572
Guennadi Liakhovetski99eb9d82012-12-12 15:38:13 +0100573 return host->sg_idx != data->sg_len;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100574}
575
576static void sh_mmcif_single_read(struct sh_mmcif_host *host,
577 struct mmc_request *mrq)
578{
579 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
580 BLOCK_SIZE_MASK) + 3;
581
582 host->wait_for = MMCIF_WAIT_FOR_READ;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700583
Yusuke Godafdc50a92010-05-26 14:41:59 -0700584 /* buf read enable */
585 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100586}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700587
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100588static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
589{
590 struct mmc_data *data = host->mrq->data;
591 u32 *p = sg_virt(data->sg);
592 int i;
593
594 if (host->sd_error) {
595 data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +0100596 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100597 return false;
598 }
599
600 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000601 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700602
603 /* buffer read end */
604 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100605 host->wait_for = MMCIF_WAIT_FOR_READ_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700606
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100607 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700608}
609
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100610static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
611 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700612{
613 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700614
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100615 if (!data->sg_len || !data->sg->length)
616 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700617
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100618 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
619 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700620
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100621 host->wait_for = MMCIF_WAIT_FOR_MREAD;
622 host->sg_idx = 0;
623 host->sg_blkidx = 0;
624 host->pio_ptr = sg_virt(data->sg);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +0100625
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100626 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
627}
628
629static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
630{
631 struct mmc_data *data = host->mrq->data;
632 u32 *p = host->pio_ptr;
633 int i;
634
635 if (host->sd_error) {
636 data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +0100637 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100638 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700639 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100640
641 BUG_ON(!data->sg->length);
642
643 for (i = 0; i < host->blocksize / 4; i++)
644 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
645
646 if (!sh_mmcif_next_block(host, p))
647 return false;
648
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100649 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
650
651 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700652}
653
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100654static void sh_mmcif_single_write(struct sh_mmcif_host *host,
Yusuke Godafdc50a92010-05-26 14:41:59 -0700655 struct mmc_request *mrq)
656{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100657 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
658 BLOCK_SIZE_MASK) + 3;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700659
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100660 host->wait_for = MMCIF_WAIT_FOR_WRITE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700661
662 /* buf write enable */
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100663 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
664}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700665
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100666static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
667{
668 struct mmc_data *data = host->mrq->data;
669 u32 *p = sg_virt(data->sg);
670 int i;
671
672 if (host->sd_error) {
673 data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +0100674 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100675 return false;
676 }
677
678 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000679 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700680
681 /* buffer write end */
682 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100683 host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700684
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100685 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700686}
687
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100688static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
689 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700690{
691 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700692
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100693 if (!data->sg_len || !data->sg->length)
694 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700695
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100696 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
697 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700698
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100699 host->wait_for = MMCIF_WAIT_FOR_MWRITE;
700 host->sg_idx = 0;
701 host->sg_blkidx = 0;
702 host->pio_ptr = sg_virt(data->sg);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +0100703
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100704 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
705}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700706
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100707static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
708{
709 struct mmc_data *data = host->mrq->data;
710 u32 *p = host->pio_ptr;
711 int i;
712
713 if (host->sd_error) {
714 data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +0100715 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100716 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700717 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100718
719 BUG_ON(!data->sg->length);
720
721 for (i = 0; i < host->blocksize / 4; i++)
722 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
723
724 if (!sh_mmcif_next_block(host, p))
725 return false;
726
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100727 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
728
729 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700730}
731
732static void sh_mmcif_get_response(struct sh_mmcif_host *host,
733 struct mmc_command *cmd)
734{
735 if (cmd->flags & MMC_RSP_136) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000736 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
737 cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
738 cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
739 cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700740 } else
Magnus Damm487d9fc2010-05-18 14:42:51 +0000741 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700742}
743
744static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
745 struct mmc_command *cmd)
746{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000747 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700748}
749
750static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500751 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700752{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500753 struct mmc_data *data = mrq->data;
754 struct mmc_command *cmd = mrq->cmd;
755 u32 opc = cmd->opcode;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700756 u32 tmp = 0;
757
758 /* Response Type check */
759 switch (mmc_resp_type(cmd)) {
760 case MMC_RSP_NONE:
761 tmp |= CMD_SET_RTYP_NO;
762 break;
763 case MMC_RSP_R1:
764 case MMC_RSP_R1B:
765 case MMC_RSP_R3:
766 tmp |= CMD_SET_RTYP_6B;
767 break;
768 case MMC_RSP_R2:
769 tmp |= CMD_SET_RTYP_17B;
770 break;
771 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000772 dev_err(&host->pd->dev, "Unsupported response type.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700773 break;
774 }
775 switch (opc) {
776 /* RBSY */
Teppei Kamijoua812ba02012-12-12 15:38:10 +0100777 case MMC_SLEEP_AWAKE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700778 case MMC_SWITCH:
779 case MMC_STOP_TRANSMISSION:
780 case MMC_SET_WRITE_PROT:
781 case MMC_CLR_WRITE_PROT:
782 case MMC_ERASE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700783 tmp |= CMD_SET_RBSY;
784 break;
785 }
786 /* WDAT / DATW */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500787 if (data) {
Yusuke Godafdc50a92010-05-26 14:41:59 -0700788 tmp |= CMD_SET_WDAT;
789 switch (host->bus_width) {
790 case MMC_BUS_WIDTH_1:
791 tmp |= CMD_SET_DATW_1;
792 break;
793 case MMC_BUS_WIDTH_4:
794 tmp |= CMD_SET_DATW_4;
795 break;
796 case MMC_BUS_WIDTH_8:
797 tmp |= CMD_SET_DATW_8;
798 break;
799 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000800 dev_err(&host->pd->dev, "Unsupported bus width.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700801 break;
802 }
Teppei Kamijou555061f2012-12-12 15:38:08 +0100803 switch (host->timing) {
804 case MMC_TIMING_UHS_DDR50:
805 /*
806 * MMC core will only set this timing, if the host
807 * advertises the MMC_CAP_UHS_DDR50 capability. MMCIF
808 * implementations with this capability, e.g. sh73a0,
809 * will have to set it in their platform data.
810 */
811 tmp |= CMD_SET_DARS;
812 break;
813 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700814 }
815 /* DWEN */
816 if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
817 tmp |= CMD_SET_DWEN;
818 /* CMLTE/CMD12EN */
819 if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
820 tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
821 sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500822 data->blocks << 16);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700823 }
824 /* RIDXC[1:0] check bits */
825 if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
826 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
827 tmp |= CMD_SET_RIDXC_BITS;
828 /* RCRC7C[1:0] check bits */
829 if (opc == MMC_SEND_OP_COND)
830 tmp |= CMD_SET_CRC7C_BITS;
831 /* RCRC7C[1:0] internal CRC7 */
832 if (opc == MMC_ALL_SEND_CID ||
833 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
834 tmp |= CMD_SET_CRC7C_INTERNAL;
835
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500836 return (opc << 24) | tmp;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700837}
838
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000839static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100840 struct mmc_request *mrq, u32 opc)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700841{
Yusuke Godafdc50a92010-05-26 14:41:59 -0700842 switch (opc) {
843 case MMC_READ_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100844 sh_mmcif_multi_read(host, mrq);
845 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700846 case MMC_WRITE_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100847 sh_mmcif_multi_write(host, mrq);
848 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700849 case MMC_WRITE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100850 sh_mmcif_single_write(host, mrq);
851 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700852 case MMC_READ_SINGLE_BLOCK:
853 case MMC_SEND_EXT_CSD:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100854 sh_mmcif_single_read(host, mrq);
855 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700856 default:
Teppei Kamijoue475b272012-12-12 15:38:18 +0100857 dev_err(&host->pd->dev, "Unsupported CMD%d\n", opc);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100858 return -EINVAL;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700859 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700860}
861
862static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100863 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700864{
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100865 struct mmc_command *cmd = mrq->cmd;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100866 u32 opc = cmd->opcode;
867 u32 mask;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700868
Yusuke Godafdc50a92010-05-26 14:41:59 -0700869 switch (opc) {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100870 /* response busy check */
Teppei Kamijoua812ba02012-12-12 15:38:10 +0100871 case MMC_SLEEP_AWAKE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700872 case MMC_SWITCH:
873 case MMC_STOP_TRANSMISSION:
874 case MMC_SET_WRITE_PROT:
875 case MMC_CLR_WRITE_PROT:
876 case MMC_ERASE:
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100877 mask = MASK_START_CMD | MASK_MRBSYE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700878 break;
879 default:
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100880 mask = MASK_START_CMD | MASK_MCRSPE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700881 break;
882 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700883
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200884 if (host->ccs_enable)
885 mask |= MASK_MCCSTO;
886
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500887 if (mrq->data) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000888 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
889 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
890 mrq->data->blksz);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700891 }
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500892 opc = sh_mmcif_set_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700893
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200894 if (host->ccs_enable)
895 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
896 else
897 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0 | INT_CCS);
Magnus Damm487d9fc2010-05-18 14:42:51 +0000898 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700899 /* set arg */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000900 sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700901 /* set cmd */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000902 sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700903
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100904 host->wait_for = MMCIF_WAIT_FOR_CMD;
905 schedule_delayed_work(&host->timeout_work, host->timeout);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700906}
907
908static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100909 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700910{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500911 switch (mrq->cmd->opcode) {
912 case MMC_READ_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700913 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500914 break;
915 case MMC_WRITE_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700916 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500917 break;
918 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000919 dev_err(&host->pd->dev, "unsupported stop cmd\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500920 mrq->stop->error = sh_mmcif_error_manage(host);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700921 return;
922 }
923
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100924 host->wait_for = MMCIF_WAIT_FOR_STOP;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700925}
926
927static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
928{
929 struct sh_mmcif_host *host = mmc_priv(mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000930 unsigned long flags;
931
932 spin_lock_irqsave(&host->lock, flags);
933 if (host->state != STATE_IDLE) {
Teppei Kamijoue475b272012-12-12 15:38:18 +0100934 dev_dbg(&host->pd->dev, "%s() rejected, state %u\n", __func__, host->state);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000935 spin_unlock_irqrestore(&host->lock, flags);
936 mrq->cmd->error = -EAGAIN;
937 mmc_request_done(mmc, mrq);
938 return;
939 }
940
941 host->state = STATE_REQUEST;
942 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700943
944 switch (mrq->cmd->opcode) {
945 /* MMCIF does not support SD/SDIO command */
Laurent Pinchart7541ca92012-06-12 22:56:09 +0200946 case MMC_SLEEP_AWAKE: /* = SD_IO_SEND_OP_COND (5) */
947 case MMC_SEND_EXT_CSD: /* = SD_SEND_IF_COND (8) */
948 if ((mrq->cmd->flags & MMC_CMD_MASK) != MMC_CMD_BCR)
949 break;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700950 case MMC_APP_CMD:
Teppei Kamijou92ff0c52012-12-12 15:38:05 +0100951 case SD_IO_RW_DIRECT:
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000952 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700953 mrq->cmd->error = -ETIMEDOUT;
954 mmc_request_done(mmc, mrq);
955 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700956 default:
957 break;
958 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700959
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100960 host->mrq = mrq;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100961
962 sh_mmcif_start_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700963}
964
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +0200965static int sh_mmcif_clk_update(struct sh_mmcif_host *host)
966{
967 int ret = clk_enable(host->hclk);
968
969 if (!ret) {
970 host->clk = clk_get_rate(host->hclk);
971 host->mmc->f_max = host->clk / 2;
972 host->mmc->f_min = host->clk / 512;
973 }
974
975 return ret;
976}
977
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200978static void sh_mmcif_set_power(struct sh_mmcif_host *host, struct mmc_ios *ios)
979{
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200980 struct mmc_host *mmc = host->mmc;
981
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200982 if (!IS_ERR(mmc->supply.vmmc))
983 /* Errors ignored... */
984 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
985 ios->power_mode ? ios->vdd : 0);
986}
987
Yusuke Godafdc50a92010-05-26 14:41:59 -0700988static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
989{
990 struct sh_mmcif_host *host = mmc_priv(mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000991 unsigned long flags;
992
993 spin_lock_irqsave(&host->lock, flags);
994 if (host->state != STATE_IDLE) {
Teppei Kamijoue475b272012-12-12 15:38:18 +0100995 dev_dbg(&host->pd->dev, "%s() rejected, state %u\n", __func__, host->state);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000996 spin_unlock_irqrestore(&host->lock, flags);
997 return;
998 }
999
1000 host->state = STATE_IOS;
1001 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001002
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +01001003 if (ios->power_mode == MMC_POWER_UP) {
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001004 if (!host->card_present) {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001005 /* See if we also get DMA */
1006 sh_mmcif_request_dma(host, host->pd->dev.platform_data);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001007 host->card_present = true;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001008 }
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001009 sh_mmcif_set_power(host, ios);
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +01001010 } else if (ios->power_mode == MMC_POWER_OFF || !ios->clock) {
1011 /* clock stop */
1012 sh_mmcif_clock_control(host, 0);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001013 if (ios->power_mode == MMC_POWER_OFF) {
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001014 if (host->card_present) {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001015 sh_mmcif_release_dma(host);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001016 host->card_present = false;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001017 }
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001018 }
1019 if (host->power) {
Teppei Kamijouf8a8ced2012-12-12 15:38:06 +01001020 pm_runtime_put_sync(&host->pd->dev);
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001021 clk_disable(host->hclk);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001022 host->power = false;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001023 if (ios->power_mode == MMC_POWER_OFF)
1024 sh_mmcif_set_power(host, ios);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001025 }
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001026 host->state = STATE_IDLE;
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +01001027 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001028 }
1029
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001030 if (ios->clock) {
1031 if (!host->power) {
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001032 sh_mmcif_clk_update(host);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001033 pm_runtime_get_sync(&host->pd->dev);
1034 host->power = true;
1035 sh_mmcif_sync_reset(host);
1036 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001037 sh_mmcif_clock_control(host, ios->clock);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001038 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001039
Teppei Kamijou555061f2012-12-12 15:38:08 +01001040 host->timing = ios->timing;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001041 host->bus_width = ios->bus_width;
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001042 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001043}
1044
Arnd Hannemann777271d2010-08-24 17:27:01 +02001045static int sh_mmcif_get_cd(struct mmc_host *mmc)
1046{
1047 struct sh_mmcif_host *host = mmc_priv(mmc);
1048 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001049 int ret = mmc_gpio_get_cd(mmc);
1050
1051 if (ret >= 0)
1052 return ret;
Arnd Hannemann777271d2010-08-24 17:27:01 +02001053
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001054 if (!p || !p->get_cd)
Arnd Hannemann777271d2010-08-24 17:27:01 +02001055 return -ENOSYS;
1056 else
1057 return p->get_cd(host->pd);
1058}
1059
Yusuke Godafdc50a92010-05-26 14:41:59 -07001060static struct mmc_host_ops sh_mmcif_ops = {
1061 .request = sh_mmcif_request,
1062 .set_ios = sh_mmcif_set_ios,
Arnd Hannemann777271d2010-08-24 17:27:01 +02001063 .get_cd = sh_mmcif_get_cd,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001064};
1065
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001066static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
1067{
1068 struct mmc_command *cmd = host->mrq->cmd;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001069 struct mmc_data *data = host->mrq->data;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001070 long time;
1071
1072 if (host->sd_error) {
1073 switch (cmd->opcode) {
1074 case MMC_ALL_SEND_CID:
1075 case MMC_SELECT_CARD:
1076 case MMC_APP_CMD:
1077 cmd->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001078 break;
1079 default:
1080 cmd->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001081 break;
1082 }
Teppei Kamijoue475b272012-12-12 15:38:18 +01001083 dev_dbg(&host->pd->dev, "CMD%d error %d\n",
1084 cmd->opcode, cmd->error);
Guennadi Liakhovetskiaba9d642012-12-12 15:38:15 +01001085 host->sd_error = false;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001086 return false;
1087 }
1088 if (!(cmd->flags & MMC_RSP_PRESENT)) {
1089 cmd->error = 0;
1090 return false;
1091 }
1092
1093 sh_mmcif_get_response(host, cmd);
1094
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001095 if (!data)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001096 return false;
1097
Guennadi Liakhovetski90f1cb42012-12-12 15:38:16 +01001098 /*
1099 * Completion can be signalled from DMA callback and error, so, have to
1100 * reset here, before setting .dma_active
1101 */
1102 init_completion(&host->dma_complete);
1103
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001104 if (data->flags & MMC_DATA_READ) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001105 if (host->chan_rx)
1106 sh_mmcif_start_dma_rx(host);
1107 } else {
1108 if (host->chan_tx)
1109 sh_mmcif_start_dma_tx(host);
1110 }
1111
1112 if (!host->dma_active) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001113 data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
Guennadi Liakhovetski99eb9d82012-12-12 15:38:13 +01001114 return !data->error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001115 }
1116
1117 /* Running in the IRQ thread, can sleep */
1118 time = wait_for_completion_interruptible_timeout(&host->dma_complete,
1119 host->timeout);
Teppei Kamijoueae30982012-12-12 15:38:12 +01001120
1121 if (data->flags & MMC_DATA_READ)
1122 dma_unmap_sg(host->chan_rx->device->dev,
1123 data->sg, data->sg_len,
1124 DMA_FROM_DEVICE);
1125 else
1126 dma_unmap_sg(host->chan_tx->device->dev,
1127 data->sg, data->sg_len,
1128 DMA_TO_DEVICE);
1129
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001130 if (host->sd_error) {
1131 dev_err(host->mmc->parent,
1132 "Error IRQ while waiting for DMA completion!\n");
1133 /* Woken up by an error IRQ: abort DMA */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001134 data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001135 } else if (!time) {
Teppei Kamijoue475b272012-12-12 15:38:18 +01001136 dev_err(host->mmc->parent, "DMA timeout!\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001137 data->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001138 } else if (time < 0) {
Teppei Kamijoue475b272012-12-12 15:38:18 +01001139 dev_err(host->mmc->parent,
1140 "wait_for_completion_...() error %ld!\n", time);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001141 data->error = time;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001142 }
1143 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
1144 BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
1145 host->dma_active = false;
1146
Teppei Kamijoueae30982012-12-12 15:38:12 +01001147 if (data->error) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001148 data->bytes_xfered = 0;
Teppei Kamijoueae30982012-12-12 15:38:12 +01001149 /* Abort DMA */
1150 if (data->flags & MMC_DATA_READ)
1151 dmaengine_terminate_all(host->chan_rx);
1152 else
1153 dmaengine_terminate_all(host->chan_tx);
1154 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001155
1156 return false;
1157}
1158
1159static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
1160{
1161 struct sh_mmcif_host *host = dev_id;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001162 struct mmc_request *mrq;
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001163 bool wait = false;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001164
1165 cancel_delayed_work_sync(&host->timeout_work);
1166
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001167 mutex_lock(&host->thread_lock);
1168
1169 mrq = host->mrq;
1170 if (!mrq) {
1171 dev_dbg(&host->pd->dev, "IRQ thread state %u, wait %u: NULL mrq!\n",
1172 host->state, host->wait_for);
1173 mutex_unlock(&host->thread_lock);
1174 return IRQ_HANDLED;
1175 }
1176
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001177 /*
1178 * All handlers return true, if processing continues, and false, if the
1179 * request has to be completed - successfully or not
1180 */
1181 switch (host->wait_for) {
1182 case MMCIF_WAIT_FOR_REQUEST:
1183 /* We're too late, the timeout has already kicked in */
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001184 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001185 return IRQ_HANDLED;
1186 case MMCIF_WAIT_FOR_CMD:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001187 /* Wait for data? */
1188 wait = sh_mmcif_end_cmd(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001189 break;
1190 case MMCIF_WAIT_FOR_MREAD:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001191 /* Wait for more data? */
1192 wait = sh_mmcif_mread_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001193 break;
1194 case MMCIF_WAIT_FOR_READ:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001195 /* Wait for data end? */
1196 wait = sh_mmcif_read_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001197 break;
1198 case MMCIF_WAIT_FOR_MWRITE:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001199 /* Wait data to write? */
1200 wait = sh_mmcif_mwrite_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001201 break;
1202 case MMCIF_WAIT_FOR_WRITE:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001203 /* Wait for data end? */
1204 wait = sh_mmcif_write_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001205 break;
1206 case MMCIF_WAIT_FOR_STOP:
1207 if (host->sd_error) {
1208 mrq->stop->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +01001209 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, mrq->stop->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001210 break;
1211 }
1212 sh_mmcif_get_cmd12response(host, mrq->stop);
1213 mrq->stop->error = 0;
1214 break;
1215 case MMCIF_WAIT_FOR_READ_END:
1216 case MMCIF_WAIT_FOR_WRITE_END:
Teppei Kamijoue475b272012-12-12 15:38:18 +01001217 if (host->sd_error) {
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001218 mrq->data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +01001219 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, mrq->data->error);
1220 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001221 break;
1222 default:
1223 BUG();
1224 }
1225
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001226 if (wait) {
1227 schedule_delayed_work(&host->timeout_work, host->timeout);
1228 /* Wait for more data */
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001229 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001230 return IRQ_HANDLED;
1231 }
1232
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001233 if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001234 struct mmc_data *data = mrq->data;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001235 if (!mrq->cmd->error && data && !data->error)
1236 data->bytes_xfered =
1237 data->blocks * data->blksz;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001238
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001239 if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001240 sh_mmcif_stop_cmd(host, mrq);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001241 if (!mrq->stop->error) {
1242 schedule_delayed_work(&host->timeout_work, host->timeout);
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001243 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001244 return IRQ_HANDLED;
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001245 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001246 }
1247 }
1248
1249 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
1250 host->state = STATE_IDLE;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001251 host->mrq = NULL;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001252 mmc_request_done(host->mmc, mrq);
1253
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001254 mutex_unlock(&host->thread_lock);
1255
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001256 return IRQ_HANDLED;
1257}
1258
Yusuke Godafdc50a92010-05-26 14:41:59 -07001259static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
1260{
1261 struct sh_mmcif_host *host = dev_id;
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +02001262 u32 state, mask;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001263
Magnus Damm487d9fc2010-05-18 14:42:51 +00001264 state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +02001265 mask = sh_mmcif_readl(host->addr, MMCIF_CE_INT_MASK);
1266 if (host->ccs_enable)
1267 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~(state & mask));
1268 else
1269 sh_mmcif_writel(host->addr, MMCIF_CE_INT, INT_CCS | ~(state & mask));
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001270 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state & MASK_CLEAN);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001271
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001272 if (state & ~MASK_CLEAN)
1273 dev_dbg(&host->pd->dev, "IRQ state = 0x%08x incompletely cleared\n",
1274 state);
1275
1276 if (state & INT_ERR_STS || state & ~INT_ALL) {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001277 host->sd_error = true;
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001278 dev_dbg(&host->pd->dev, "int err state = 0x%08x\n", state);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001279 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001280 if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001281 if (!host->mrq)
1282 dev_dbg(&host->pd->dev, "NULL IRQ state = 0x%08x\n", state);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001283 if (!host->dma_active)
1284 return IRQ_WAKE_THREAD;
1285 else if (host->sd_error)
1286 mmcif_dma_complete(host);
1287 } else {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001288 dev_dbg(&host->pd->dev, "Unexpected IRQ 0x%x\n", state);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001289 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001290
1291 return IRQ_HANDLED;
1292}
1293
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001294static void mmcif_timeout_work(struct work_struct *work)
1295{
1296 struct delayed_work *d = container_of(work, struct delayed_work, work);
1297 struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
1298 struct mmc_request *mrq = host->mrq;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001299 unsigned long flags;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001300
1301 if (host->dying)
1302 /* Don't run after mmc_remove_host() */
1303 return;
1304
Teppei Kamijoue475b272012-12-12 15:38:18 +01001305 dev_err(&host->pd->dev, "Timeout waiting for %u on CMD%u\n",
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001306 host->wait_for, mrq->cmd->opcode);
1307
1308 spin_lock_irqsave(&host->lock, flags);
1309 if (host->state == STATE_IDLE) {
1310 spin_unlock_irqrestore(&host->lock, flags);
1311 return;
1312 }
1313
1314 host->state = STATE_TIMEOUT;
1315 spin_unlock_irqrestore(&host->lock, flags);
1316
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001317 /*
1318 * Handle races with cancel_delayed_work(), unless
1319 * cancel_delayed_work_sync() is used
1320 */
1321 switch (host->wait_for) {
1322 case MMCIF_WAIT_FOR_CMD:
1323 mrq->cmd->error = sh_mmcif_error_manage(host);
1324 break;
1325 case MMCIF_WAIT_FOR_STOP:
1326 mrq->stop->error = sh_mmcif_error_manage(host);
1327 break;
1328 case MMCIF_WAIT_FOR_MREAD:
1329 case MMCIF_WAIT_FOR_MWRITE:
1330 case MMCIF_WAIT_FOR_READ:
1331 case MMCIF_WAIT_FOR_WRITE:
1332 case MMCIF_WAIT_FOR_READ_END:
1333 case MMCIF_WAIT_FOR_WRITE_END:
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001334 mrq->data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001335 break;
1336 default:
1337 BUG();
1338 }
1339
1340 host->state = STATE_IDLE;
1341 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001342 host->mrq = NULL;
1343 mmc_request_done(host->mmc, mrq);
1344}
1345
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001346static void sh_mmcif_init_ocr(struct sh_mmcif_host *host)
1347{
1348 struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
1349 struct mmc_host *mmc = host->mmc;
1350
1351 mmc_regulator_get_supply(mmc);
1352
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001353 if (!pd)
1354 return;
1355
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001356 if (!mmc->ocr_avail)
1357 mmc->ocr_avail = pd->ocr;
1358 else if (pd->ocr)
1359 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1360}
1361
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001362static int sh_mmcif_probe(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001363{
1364 int ret = 0, irq[2];
1365 struct mmc_host *mmc;
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001366 struct sh_mmcif_host *host;
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001367 struct sh_mmcif_plat_data *pd = pdev->dev.platform_data;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001368 struct resource *res;
1369 void __iomem *reg;
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001370 const char *name;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001371
1372 irq[0] = platform_get_irq(pdev, 0);
1373 irq[1] = platform_get_irq(pdev, 1);
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001374 if (irq[0] < 0) {
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001375 dev_err(&pdev->dev, "Get irq error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -07001376 return -ENXIO;
1377 }
1378 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1379 if (!res) {
1380 dev_err(&pdev->dev, "platform_get_resource error.\n");
1381 return -ENXIO;
1382 }
1383 reg = ioremap(res->start, resource_size(res));
1384 if (!reg) {
1385 dev_err(&pdev->dev, "ioremap error.\n");
1386 return -ENOMEM;
1387 }
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001388
Yusuke Godafdc50a92010-05-26 14:41:59 -07001389 mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), &pdev->dev);
1390 if (!mmc) {
1391 ret = -ENOMEM;
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001392 goto ealloch;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001393 }
Simon Baatz2c9054d2013-06-09 22:14:12 +02001394
1395 ret = mmc_of_parse(mmc);
1396 if (ret < 0)
1397 goto eofparse;
1398
Yusuke Godafdc50a92010-05-26 14:41:59 -07001399 host = mmc_priv(mmc);
1400 host->mmc = mmc;
1401 host->addr = reg;
Teppei Kamijouf9fd54f2012-12-12 15:38:09 +01001402 host->timeout = msecs_to_jiffies(1000);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +02001403 host->ccs_enable = !pd || !pd->ccs_unsupported;
Guennadi Liakhovetski6d6fd362013-07-10 21:21:13 +02001404 host->clk_ctrl2_enable = pd && pd->clk_ctrl2_present;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001405
Yusuke Godafdc50a92010-05-26 14:41:59 -07001406 host->pd = pdev;
1407
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001408 spin_lock_init(&host->lock);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001409
1410 mmc->ops = &sh_mmcif_ops;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001411 sh_mmcif_init_ocr(host);
1412
Guennadi Liakhovetskieca889f2013-02-15 16:13:54 +01001413 mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_WAIT_WHILE_BUSY;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001414 if (pd && pd->caps)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001415 mmc->caps |= pd->caps;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001416 mmc->max_segs = 32;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001417 mmc->max_blk_size = 512;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001418 mmc->max_req_size = PAGE_CACHE_SIZE * mmc->max_segs;
1419 mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001420 mmc->max_seg_size = mmc->max_req_size;
1421
Yusuke Godafdc50a92010-05-26 14:41:59 -07001422 platform_set_drvdata(pdev, host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001423
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001424 pm_runtime_enable(&pdev->dev);
1425 host->power = false;
1426
Guennadi Liakhovetski047a9ce2012-11-28 10:24:27 +01001427 host->hclk = clk_get(&pdev->dev, NULL);
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001428 if (IS_ERR(host->hclk)) {
1429 ret = PTR_ERR(host->hclk);
Guennadi Liakhovetski047a9ce2012-11-28 10:24:27 +01001430 dev_err(&pdev->dev, "cannot get clock: %d\n", ret);
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001431 goto eclkget;
1432 }
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001433 ret = sh_mmcif_clk_update(host);
1434 if (ret < 0)
1435 goto eclkupdate;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001436
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001437 ret = pm_runtime_resume(&pdev->dev);
1438 if (ret < 0)
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001439 goto eresume;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001440
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001441 INIT_DELAYED_WORK(&host->timeout_work, mmcif_timeout_work);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001442
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001443 sh_mmcif_sync_reset(host);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001444 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1445
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001446 name = irq[1] < 0 ? dev_name(&pdev->dev) : "sh_mmc:error";
1447 ret = request_threaded_irq(irq[0], sh_mmcif_intr, sh_mmcif_irqt, 0, name, host);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001448 if (ret) {
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001449 dev_err(&pdev->dev, "request_irq error (%s)\n", name);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001450 goto ereqirq0;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001451 }
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001452 if (irq[1] >= 0) {
1453 ret = request_threaded_irq(irq[1], sh_mmcif_intr, sh_mmcif_irqt,
1454 0, "sh_mmc:int", host);
1455 if (ret) {
1456 dev_err(&pdev->dev, "request_irq error (sh_mmc:int)\n");
1457 goto ereqirq1;
1458 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001459 }
1460
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001461 if (pd && pd->use_cd_gpio) {
Laurent Pinchart214fc302013-08-08 12:38:31 +02001462 ret = mmc_gpio_request_cd(mmc, pd->cd_gpio, 0);
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001463 if (ret < 0)
1464 goto erqcd;
1465 }
1466
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001467 mutex_init(&host->thread_lock);
1468
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001469 clk_disable(host->hclk);
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001470 ret = mmc_add_host(mmc);
1471 if (ret < 0)
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001472 goto emmcaddh;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001473
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001474 dev_pm_qos_expose_latency_limit(&pdev->dev, 100);
1475
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001476 dev_info(&pdev->dev, "driver version %s\n", DRIVER_VERSION);
1477 dev_dbg(&pdev->dev, "chip ver H'%04x\n",
Magnus Damm487d9fc2010-05-18 14:42:51 +00001478 sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0x0000ffff);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001479 return ret;
1480
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001481emmcaddh:
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001482erqcd:
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001483 if (irq[1] >= 0)
1484 free_irq(irq[1], host);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001485ereqirq1:
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001486 free_irq(irq[0], host);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001487ereqirq0:
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001488 pm_runtime_suspend(&pdev->dev);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001489eresume:
Yusuke Godafdc50a92010-05-26 14:41:59 -07001490 clk_disable(host->hclk);
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001491eclkupdate:
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001492 clk_put(host->hclk);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001493eclkget:
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001494 pm_runtime_disable(&pdev->dev);
Simon Baatz2c9054d2013-06-09 22:14:12 +02001495eofparse:
Yusuke Godafdc50a92010-05-26 14:41:59 -07001496 mmc_free_host(mmc);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001497ealloch:
1498 iounmap(reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001499 return ret;
1500}
1501
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001502static int sh_mmcif_remove(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001503{
1504 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
1505 int irq[2];
1506
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001507 host->dying = true;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001508 clk_enable(host->hclk);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001509 pm_runtime_get_sync(&pdev->dev);
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001510
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001511 dev_pm_qos_hide_latency_limit(&pdev->dev);
1512
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001513 mmc_remove_host(host->mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001514 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1515
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001516 /*
1517 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
1518 * mmc_remove_host() call above. But swapping order doesn't help either
1519 * (a query on the linux-mmc mailing list didn't bring any replies).
1520 */
1521 cancel_delayed_work_sync(&host->timeout_work);
1522
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001523 if (host->addr)
1524 iounmap(host->addr);
1525
Yusuke Godafdc50a92010-05-26 14:41:59 -07001526 irq[0] = platform_get_irq(pdev, 0);
1527 irq[1] = platform_get_irq(pdev, 1);
1528
Yusuke Godafdc50a92010-05-26 14:41:59 -07001529 free_irq(irq[0], host);
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001530 if (irq[1] >= 0)
1531 free_irq(irq[1], host);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001532
Guennadi Liakhovetskia0d28ba2012-10-23 14:08:52 +02001533 clk_disable(host->hclk);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001534 mmc_free_host(host->mmc);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001535 pm_runtime_put_sync(&pdev->dev);
1536 pm_runtime_disable(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001537
1538 return 0;
1539}
1540
Ulf Hansson51129f32013-10-01 14:01:46 +02001541#ifdef CONFIG_PM_SLEEP
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001542static int sh_mmcif_suspend(struct device *dev)
1543{
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001544 struct sh_mmcif_host *host = dev_get_drvdata(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001545
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001546 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001547
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001548 return 0;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001549}
1550
1551static int sh_mmcif_resume(struct device *dev)
1552{
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001553 return 0;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001554}
Ulf Hansson51129f32013-10-01 14:01:46 +02001555#endif
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001556
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001557static const struct of_device_id mmcif_of_match[] = {
1558 { .compatible = "renesas,sh-mmcif" },
1559 { }
1560};
1561MODULE_DEVICE_TABLE(of, mmcif_of_match);
1562
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001563static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
Ulf Hansson51129f32013-10-01 14:01:46 +02001564 SET_SYSTEM_SLEEP_PM_OPS(sh_mmcif_suspend, sh_mmcif_resume)
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001565};
1566
Yusuke Godafdc50a92010-05-26 14:41:59 -07001567static struct platform_driver sh_mmcif_driver = {
1568 .probe = sh_mmcif_probe,
1569 .remove = sh_mmcif_remove,
1570 .driver = {
1571 .name = DRIVER_NAME,
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001572 .pm = &sh_mmcif_dev_pm_ops,
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001573 .owner = THIS_MODULE,
1574 .of_match_table = mmcif_of_match,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001575 },
1576};
1577
Axel Lind1f81a62011-11-26 12:55:43 +08001578module_platform_driver(sh_mmcif_driver);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001579
1580MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
1581MODULE_LICENSE("GPL");
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001582MODULE_ALIAS("platform:" DRIVER_NAME);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001583MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");