blob: a8ab81bf74c4dd7be1d6ba63af1d135eece066dd [file] [log] [blame]
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2010-2011 Atheros Communications Inc.
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Paul Gortmakeree40fa02011-05-27 16:14:23 -040017#include <linux/export.h>
Luis R. Rodriguez8525f282010-04-15 17:38:19 -040018#include "hw.h"
Felix Fietkauda6f1d72010-04-15 17:38:31 -040019#include "ar9003_phy.h"
Luis R. Rodriguez8525f282010-04-15 17:38:19 -040020
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040021static const int firstep_table[] =
22/* level: 0 1 2 3 4 5 6 7 8 */
23 { -4, -2, 0, 2, 4, 6, 8, 10, 12 }; /* lvl 0-8, default 2 */
24
25static const int cycpwrThr1_table[] =
26/* level: 0 1 2 3 4 5 6 7 8 */
27 { -6, -4, -2, 0, 2, 4, 6, 8 }; /* lvl 0-7, default 3 */
28
29/*
30 * register values to turn OFDM weak signal detection OFF
31 */
32static const int m1ThreshLow_off = 127;
33static const int m2ThreshLow_off = 127;
34static const int m1Thresh_off = 127;
35static const int m2Thresh_off = 127;
36static const int m2CountThr_off = 31;
37static const int m2CountThrLow_off = 63;
38static const int m1ThreshLowExt_off = 127;
39static const int m2ThreshLowExt_off = 127;
40static const int m1ThreshExt_off = 127;
41static const int m2ThreshExt_off = 127;
42
Luis R. Rodriguez8525f282010-04-15 17:38:19 -040043/**
44 * ar9003_hw_set_channel - set channel on single-chip device
45 * @ah: atheros hardware structure
46 * @chan:
47 *
48 * This is the function to change channel on single-chip devices, that is
Mohammed Shafi Shajakhane4922f22012-01-07 21:06:02 +053049 * for AR9300 family of chipsets.
Luis R. Rodriguez8525f282010-04-15 17:38:19 -040050 *
51 * This function takes the channel value in MHz and sets
52 * hardware channel value. Assumes writes have been enabled to analog bus.
53 *
54 * Actual Expression,
55 *
56 * For 2GHz channel,
57 * Channel Frequency = (3/4) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^17)
58 * (freq_ref = 40MHz)
59 *
60 * For 5GHz channel,
61 * Channel Frequency = (3/2) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^10)
62 * (freq_ref = 40MHz/(24>>amodeRefSel))
63 *
64 * For 5GHz channels which are 5MHz spaced,
65 * Channel Frequency = (3/2) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^17)
66 * (freq_ref = 40MHz)
67 */
68static int ar9003_hw_set_channel(struct ath_hw *ah, struct ath9k_channel *chan)
69{
Felix Fietkauf7abf0c2010-04-15 17:38:33 -040070 u16 bMode, fracMode = 0, aModeRefSel = 0;
71 u32 freq, channelSel = 0, reg32 = 0;
72 struct chan_centers centers;
73 int loadSynthChannel;
74
75 ath9k_hw_get_channel_centers(ah, chan, &centers);
76 freq = centers.synth_center;
77
78 if (freq < 4800) { /* 2 GHz, fractional mode */
Gabor Juhos5acb4b92011-06-21 11:23:34 +020079 if (AR_SREV_9330(ah)) {
80 u32 chan_frac;
81 u32 div;
82
83 if (ah->is_clk_25mhz)
84 div = 75;
85 else
86 div = 120;
87
88 channelSel = (freq * 4) / div;
89 chan_frac = (((freq * 4) % div) * 0x20000) / div;
90 channelSel = (channelSel << 17) | chan_frac;
Sujith Manoharana4a29542012-09-10 09:20:03 +053091 } else if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +053092 u32 chan_frac;
93
94 /*
95 * freq_ref = 40 / (refdiva >> amoderefsel); where refdiva=1 and amoderefsel=0
96 * ndiv = ((chan_mhz * 4) / 3) / freq_ref;
97 * chansel = int(ndiv), chanfrac = (ndiv - chansel) * 0x20000
98 */
99 channelSel = (freq * 4) / 120;
100 chan_frac = (((freq * 4) % 120) * 0x20000) / 120;
101 channelSel = (channelSel << 17) | chan_frac;
Gabor Juhosdb4a3de2012-07-03 19:13:28 +0200102 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan17869f42011-04-19 19:29:08 +0530103 if (ah->is_clk_25mhz) {
104 u32 chan_frac;
105
106 channelSel = (freq * 2) / 75;
107 chan_frac = (((freq * 2) % 75) * 0x20000) / 75;
108 channelSel = (channelSel << 17) | chan_frac;
109 } else
110 channelSel = CHANSEL_2G(freq) >> 1;
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530111 } else
Vasanthakumar Thiagarajan85dd0922010-12-06 04:27:45 -0800112 channelSel = CHANSEL_2G(freq);
Felix Fietkauf7abf0c2010-04-15 17:38:33 -0400113 /* Set to 2G mode */
114 bMode = 1;
115 } else {
Gabor Juhosdb4a3de2012-07-03 19:13:28 +0200116 if ((AR_SREV_9340(ah) || AR_SREV_9550(ah)) &&
117 ah->is_clk_25mhz) {
Vasanthakumar Thiagarajan17869f42011-04-19 19:29:08 +0530118 u32 chan_frac;
119
Felix Fietkau530275e2012-07-14 01:26:54 +0200120 channelSel = freq / 75;
121 chan_frac = ((freq % 75) * 0x20000) / 75;
Vasanthakumar Thiagarajan17869f42011-04-19 19:29:08 +0530122 channelSel = (channelSel << 17) | chan_frac;
123 } else {
124 channelSel = CHANSEL_5G(freq);
125 /* Doubler is ON, so, divide channelSel by 2. */
126 channelSel >>= 1;
127 }
Felix Fietkauf7abf0c2010-04-15 17:38:33 -0400128 /* Set to 5G mode */
129 bMode = 0;
130 }
131
132 /* Enable fractional mode for all channels */
133 fracMode = 1;
134 aModeRefSel = 0;
135 loadSynthChannel = 0;
136
137 reg32 = (bMode << 29);
138 REG_WRITE(ah, AR_PHY_SYNTH_CONTROL, reg32);
139
140 /* Enable Long shift Select for Synthesizer */
141 REG_RMW_FIELD(ah, AR_PHY_65NM_CH0_SYNTH4,
142 AR_PHY_SYNTH4_LONG_SHIFT_SELECT, 1);
143
144 /* Program Synth. setting */
145 reg32 = (channelSel << 2) | (fracMode << 30) |
146 (aModeRefSel << 28) | (loadSynthChannel << 31);
147 REG_WRITE(ah, AR_PHY_65NM_CH0_SYNTH7, reg32);
148
149 /* Toggle Load Synth channel bit */
150 loadSynthChannel = 1;
151 reg32 = (channelSel << 2) | (fracMode << 30) |
152 (aModeRefSel << 28) | (loadSynthChannel << 31);
153 REG_WRITE(ah, AR_PHY_65NM_CH0_SYNTH7, reg32);
154
155 ah->curchan = chan;
Felix Fietkauf7abf0c2010-04-15 17:38:33 -0400156
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400157 return 0;
158}
159
160/**
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400161 * ar9003_hw_spur_mitigate_mrc_cck - convert baseband spur frequency
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400162 * @ah: atheros hardware structure
163 * @chan:
164 *
165 * For single-chip solutions. Converts to baseband spur frequency given the
166 * input channel frequency and compute register settings below.
167 *
168 * Spur mitigation for MRC CCK
169 */
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400170static void ar9003_hw_spur_mitigate_mrc_cck(struct ath_hw *ah,
171 struct ath9k_channel *chan)
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400172{
Joe Perches07b2fa52010-11-20 18:38:53 -0800173 static const u32 spur_freq[4] = { 2420, 2440, 2464, 2480 };
Felix Fietkauca375552010-04-15 17:38:35 -0400174 int cur_bb_spur, negative = 0, cck_spur_freq;
175 int i;
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800176 int range, max_spur_cnts, synth_freq;
Rajkumar Manoharan4b5237c2012-06-21 20:34:00 +0530177 u8 *spur_fbin_ptr = ar9003_get_spur_chan_ptr(ah, IS_CHAN_2GHZ(chan));
Felix Fietkauca375552010-04-15 17:38:35 -0400178
179 /*
180 * Need to verify range +/- 10 MHz in control channel, otherwise spur
181 * is out-of-band and can be ignored.
182 */
183
Gabor Juhos8528f122012-07-03 19:13:24 +0200184 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
185 AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800186 if (spur_fbin_ptr[0] == 0) /* No spur */
187 return;
188 max_spur_cnts = 5;
189 if (IS_CHAN_HT40(chan)) {
190 range = 19;
191 if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
192 AR_PHY_GC_DYN2040_PRI_CH) == 0)
193 synth_freq = chan->channel + 10;
194 else
195 synth_freq = chan->channel - 10;
196 } else {
197 range = 10;
198 synth_freq = chan->channel;
199 }
200 } else {
Rajkumar Manoharan38df2f02011-10-24 18:14:39 +0530201 range = AR_SREV_9462(ah) ? 5 : 10;
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800202 max_spur_cnts = 4;
203 synth_freq = chan->channel;
204 }
205
206 for (i = 0; i < max_spur_cnts; i++) {
Rajkumar Manoharan38df2f02011-10-24 18:14:39 +0530207 if (AR_SREV_9462(ah) && (i == 0 || i == 3))
208 continue;
Sujith Manoharand43d04a2012-09-10 09:20:20 +0530209
Felix Fietkauca375552010-04-15 17:38:35 -0400210 negative = 0;
Gabor Juhos8528f122012-07-03 19:13:24 +0200211 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
212 AR_SREV_9550(ah))
Gabor Juhos8edb2542012-04-16 22:46:32 +0200213 cur_bb_spur = ath9k_hw_fbin2freq(spur_fbin_ptr[i],
214 IS_CHAN_2GHZ(chan));
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800215 else
Gabor Juhos8edb2542012-04-16 22:46:32 +0200216 cur_bb_spur = spur_freq[i];
Felix Fietkauca375552010-04-15 17:38:35 -0400217
Gabor Juhos8edb2542012-04-16 22:46:32 +0200218 cur_bb_spur -= synth_freq;
Felix Fietkauca375552010-04-15 17:38:35 -0400219 if (cur_bb_spur < 0) {
220 negative = 1;
221 cur_bb_spur = -cur_bb_spur;
222 }
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800223 if (cur_bb_spur < range) {
Felix Fietkauca375552010-04-15 17:38:35 -0400224 cck_spur_freq = (int)((cur_bb_spur << 19) / 11);
225
226 if (negative == 1)
227 cck_spur_freq = -cck_spur_freq;
228
229 cck_spur_freq = cck_spur_freq & 0xfffff;
230
231 REG_RMW_FIELD(ah, AR_PHY_AGC_CONTROL,
232 AR_PHY_AGC_CONTROL_YCOK_MAX, 0x7);
233 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
234 AR_PHY_CCK_SPUR_MIT_SPUR_RSSI_THR, 0x7f);
235 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
236 AR_PHY_CCK_SPUR_MIT_SPUR_FILTER_TYPE,
237 0x2);
238 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
239 AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT,
240 0x1);
241 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
242 AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ,
243 cck_spur_freq);
244
245 return;
246 }
247 }
248
249 REG_RMW_FIELD(ah, AR_PHY_AGC_CONTROL,
250 AR_PHY_AGC_CONTROL_YCOK_MAX, 0x5);
251 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
252 AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT, 0x0);
253 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
254 AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ, 0x0);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400255}
256
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400257/* Clean all spur register fields */
258static void ar9003_hw_spur_ofdm_clear(struct ath_hw *ah)
259{
260 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
261 AR_PHY_TIMING4_ENABLE_SPUR_FILTER, 0);
262 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
263 AR_PHY_TIMING11_SPUR_FREQ_SD, 0);
264 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
265 AR_PHY_TIMING11_SPUR_DELTA_PHASE, 0);
266 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
267 AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD, 0);
268 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
269 AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC, 0);
270 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
271 AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR, 0);
272 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
273 AR_PHY_TIMING4_ENABLE_SPUR_RSSI, 0);
274 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
275 AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI, 0);
276 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
277 AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT, 0);
278
279 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
280 AR_PHY_SPUR_REG_ENABLE_MASK_PPM, 0);
281 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
282 AR_PHY_TIMING4_ENABLE_PILOT_MASK, 0);
283 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
284 AR_PHY_TIMING4_ENABLE_CHAN_MASK, 0);
285 REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
286 AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A, 0);
287 REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
288 AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A, 0);
289 REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
290 AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A, 0);
291 REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
292 AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A, 0);
293 REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
294 AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A, 0);
295 REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
296 AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A, 0);
297 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
298 AR_PHY_SPUR_REG_MASK_RATE_CNTL, 0);
299}
300
301static void ar9003_hw_spur_ofdm(struct ath_hw *ah,
302 int freq_offset,
303 int spur_freq_sd,
304 int spur_delta_phase,
Sujith Manoharand43d04a2012-09-10 09:20:20 +0530305 int spur_subchannel_sd,
306 int range,
307 int synth_freq)
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400308{
309 int mask_index = 0;
310
311 /* OFDM Spur mitigation */
312 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
313 AR_PHY_TIMING4_ENABLE_SPUR_FILTER, 0x1);
314 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
315 AR_PHY_TIMING11_SPUR_FREQ_SD, spur_freq_sd);
316 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
317 AR_PHY_TIMING11_SPUR_DELTA_PHASE, spur_delta_phase);
318 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
319 AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD, spur_subchannel_sd);
320 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
321 AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC, 0x1);
Sujith Manoharand43d04a2012-09-10 09:20:20 +0530322
323 if (!(AR_SREV_9565(ah) && range == 10 && synth_freq == 2437))
324 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
325 AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR, 0x1);
326
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400327 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
328 AR_PHY_TIMING4_ENABLE_SPUR_RSSI, 0x1);
329 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
330 AR_PHY_SPUR_REG_SPUR_RSSI_THRESH, 34);
331 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
332 AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI, 1);
333
334 if (REG_READ_FIELD(ah, AR_PHY_MODE,
335 AR_PHY_MODE_DYNAMIC) == 0x1)
336 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
337 AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT, 1);
338
339 mask_index = (freq_offset << 4) / 5;
340 if (mask_index < 0)
341 mask_index = mask_index - 1;
342
343 mask_index = mask_index & 0x7f;
344
345 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
346 AR_PHY_SPUR_REG_ENABLE_MASK_PPM, 0x1);
347 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
348 AR_PHY_TIMING4_ENABLE_PILOT_MASK, 0x1);
349 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
350 AR_PHY_TIMING4_ENABLE_CHAN_MASK, 0x1);
351 REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
352 AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A, mask_index);
353 REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
354 AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A, mask_index);
355 REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
356 AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A, mask_index);
357 REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
358 AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A, 0xc);
359 REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
360 AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A, 0xc);
361 REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
362 AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A, 0xa0);
363 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
364 AR_PHY_SPUR_REG_MASK_RATE_CNTL, 0xff);
365}
366
Sujith Manoharand43d04a2012-09-10 09:20:20 +0530367static void ar9003_hw_spur_ofdm_9565(struct ath_hw *ah,
368 int freq_offset)
369{
370 int mask_index = 0;
371
372 mask_index = (freq_offset << 4) / 5;
373 if (mask_index < 0)
374 mask_index = mask_index - 1;
375
376 mask_index = mask_index & 0x7f;
377
378 REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
379 AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_B,
380 mask_index);
381
382 /* A == B */
383 REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_B,
384 AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A,
385 mask_index);
386
387 REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
388 AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_B,
389 mask_index);
390 REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
391 AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_B, 0xe);
392 REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
393 AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_B, 0xe);
394
395 /* A == B */
396 REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_B,
397 AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A, 0xa0);
398}
399
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400400static void ar9003_hw_spur_ofdm_work(struct ath_hw *ah,
401 struct ath9k_channel *chan,
Sujith Manoharand43d04a2012-09-10 09:20:20 +0530402 int freq_offset,
403 int range,
404 int synth_freq)
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400405{
406 int spur_freq_sd = 0;
407 int spur_subchannel_sd = 0;
408 int spur_delta_phase = 0;
409
410 if (IS_CHAN_HT40(chan)) {
411 if (freq_offset < 0) {
412 if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
413 AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
414 spur_subchannel_sd = 1;
415 else
416 spur_subchannel_sd = 0;
417
Rajkumar Manoharan9d1ceac2012-05-01 09:12:24 +0530418 spur_freq_sd = ((freq_offset + 10) << 9) / 11;
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400419
420 } else {
421 if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
422 AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
423 spur_subchannel_sd = 0;
424 else
425 spur_subchannel_sd = 1;
426
Rajkumar Manoharan9d1ceac2012-05-01 09:12:24 +0530427 spur_freq_sd = ((freq_offset - 10) << 9) / 11;
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400428
429 }
430
431 spur_delta_phase = (freq_offset << 17) / 5;
432
433 } else {
434 spur_subchannel_sd = 0;
435 spur_freq_sd = (freq_offset << 9) /11;
436 spur_delta_phase = (freq_offset << 18) / 5;
437 }
438
439 spur_freq_sd = spur_freq_sd & 0x3ff;
440 spur_delta_phase = spur_delta_phase & 0xfffff;
441
442 ar9003_hw_spur_ofdm(ah,
443 freq_offset,
444 spur_freq_sd,
445 spur_delta_phase,
Sujith Manoharand43d04a2012-09-10 09:20:20 +0530446 spur_subchannel_sd,
447 range, synth_freq);
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400448}
449
450/* Spur mitigation for OFDM */
451static void ar9003_hw_spur_mitigate_ofdm(struct ath_hw *ah,
452 struct ath9k_channel *chan)
453{
454 int synth_freq;
455 int range = 10;
456 int freq_offset = 0;
457 int mode;
458 u8* spurChansPtr;
459 unsigned int i;
460 struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
461
462 if (IS_CHAN_5GHZ(chan)) {
463 spurChansPtr = &(eep->modalHeader5G.spurChans[0]);
464 mode = 0;
465 }
466 else {
467 spurChansPtr = &(eep->modalHeader2G.spurChans[0]);
468 mode = 1;
469 }
470
471 if (spurChansPtr[0] == 0)
472 return; /* No spur in the mode */
473
474 if (IS_CHAN_HT40(chan)) {
475 range = 19;
476 if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
477 AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
478 synth_freq = chan->channel - 10;
479 else
480 synth_freq = chan->channel + 10;
481 } else {
482 range = 10;
483 synth_freq = chan->channel;
484 }
485
486 ar9003_hw_spur_ofdm_clear(ah);
487
roel0f8e94d2011-04-10 21:09:50 +0200488 for (i = 0; i < AR_EEPROM_MODAL_SPURS && spurChansPtr[i]; i++) {
Gabor Juhos8edb2542012-04-16 22:46:32 +0200489 freq_offset = ath9k_hw_fbin2freq(spurChansPtr[i], mode);
490 freq_offset -= synth_freq;
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400491 if (abs(freq_offset) < range) {
Sujith Manoharand43d04a2012-09-10 09:20:20 +0530492 ar9003_hw_spur_ofdm_work(ah, chan, freq_offset,
493 range, synth_freq);
494
495 if (AR_SREV_9565(ah) && (i < 4)) {
496 freq_offset = ath9k_hw_fbin2freq(spurChansPtr[i + 1],
497 mode);
498 freq_offset -= synth_freq;
499 if (abs(freq_offset) < range)
500 ar9003_hw_spur_ofdm_9565(ah, freq_offset);
501 }
502
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400503 break;
504 }
505 }
506}
507
508static void ar9003_hw_spur_mitigate(struct ath_hw *ah,
509 struct ath9k_channel *chan)
510{
Sujith Manoharand43d04a2012-09-10 09:20:20 +0530511 if (!AR_SREV_9565(ah))
512 ar9003_hw_spur_mitigate_mrc_cck(ah, chan);
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400513 ar9003_hw_spur_mitigate_ofdm(ah, chan);
514}
515
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400516static u32 ar9003_hw_compute_pll_control(struct ath_hw *ah,
517 struct ath9k_channel *chan)
518{
Felix Fietkau317d3322010-04-15 17:38:34 -0400519 u32 pll;
520
521 pll = SM(0x5, AR_RTC_9300_PLL_REFDIV);
522
523 if (chan && IS_CHAN_HALF_RATE(chan))
524 pll |= SM(0x1, AR_RTC_9300_PLL_CLKSEL);
525 else if (chan && IS_CHAN_QUARTER_RATE(chan))
526 pll |= SM(0x2, AR_RTC_9300_PLL_CLKSEL);
527
Felix Fietkau14bc1102010-04-26 15:04:30 -0400528 pll |= SM(0x2c, AR_RTC_9300_PLL_DIV);
Felix Fietkau317d3322010-04-15 17:38:34 -0400529
530 return pll;
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400531}
532
533static void ar9003_hw_set_channel_regs(struct ath_hw *ah,
534 struct ath9k_channel *chan)
535{
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400536 u32 phymode;
537 u32 enableDacFifo = 0;
538
539 enableDacFifo =
540 (REG_READ(ah, AR_PHY_GEN_CTRL) & AR_PHY_GC_ENABLE_DAC_FIFO);
541
542 /* Enable 11n HT, 20 MHz */
Rajkumar Manoharan8ad38d22011-08-20 17:34:19 +0530543 phymode = AR_PHY_GC_HT_EN | AR_PHY_GC_SINGLE_HT_LTF1 |
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400544 AR_PHY_GC_SHORT_GI_40 | enableDacFifo;
545
546 /* Configure baseband for dynamic 20/40 operation */
547 if (IS_CHAN_HT40(chan)) {
548 phymode |= AR_PHY_GC_DYN2040_EN;
549 /* Configure control (primary) channel at +-10MHz */
550 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
551 (chan->chanmode == CHANNEL_G_HT40PLUS))
552 phymode |= AR_PHY_GC_DYN2040_PRI_CH;
553
554 }
555
556 /* make sure we preserve INI settings */
557 phymode |= REG_READ(ah, AR_PHY_GEN_CTRL);
558 /* turn off Green Field detection for STA for now */
559 phymode &= ~AR_PHY_GC_GF_DETECT_EN;
560
561 REG_WRITE(ah, AR_PHY_GEN_CTRL, phymode);
562
563 /* Configure MAC for 20/40 operation */
564 ath9k_hw_set11nmac2040(ah);
565
566 /* global transmit timeout (25 TUs default)*/
567 REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
568 /* carrier sense timeout */
569 REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400570}
571
572static void ar9003_hw_init_bb(struct ath_hw *ah,
573 struct ath9k_channel *chan)
574{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400575 u32 synthDelay;
576
577 /*
578 * Wait for the frequency synth to settle (synth goes on
579 * via AR_PHY_ACTIVE_EN). Read the phy active delay register.
580 * Value is in 100ns increments.
581 */
582 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400583
584 /* Activate the PHY (includes baseband activate + synthesizer on) */
585 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200586 ath9k_hw_synth_delay(ah, chan, synthDelay);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400587}
588
Rajkumar Manoharan56266bf2011-08-13 10:28:13 +0530589static void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx)
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400590{
591 switch (rx) {
592 case 0x5:
593 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
594 AR_PHY_SWAP_ALT_CHAIN);
595 case 0x3:
596 case 0x1:
597 case 0x2:
598 case 0x7:
599 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx);
600 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx);
601 break;
602 default:
603 break;
604 }
605
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530606 if ((ah->caps.hw_caps & ATH9K_HW_CAP_APM) && (tx == 0x7))
607 REG_WRITE(ah, AR_SELFGEN_MASK, 0x3);
608 else
609 REG_WRITE(ah, AR_SELFGEN_MASK, tx);
610
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400611 if (tx == 0x5) {
612 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
613 AR_PHY_SWAP_ALT_CHAIN);
614 }
615}
616
617/*
618 * Override INI values with chip specific configuration.
619 */
620static void ar9003_hw_override_ini(struct ath_hw *ah)
621{
622 u32 val;
623
624 /*
625 * Set the RX_ABORT and RX_DIS and clear it only after
626 * RXE is set for MAC. This prevents frames with
627 * corrupted descriptor status.
628 */
629 REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
630
631 /*
632 * For AR9280 and above, there is a new feature that allows
633 * Multicast search based on both MAC Address and Key ID. By default,
634 * this feature is enabled. But since the driver is not using this
635 * feature, we switch it off; otherwise multicast search based on
636 * MAC addr only will fail.
637 */
638 val = REG_READ(ah, AR_PCU_MISC_MODE2) & (~AR_ADHOC_MCAST_KEYID_ENABLE);
639 REG_WRITE(ah, AR_PCU_MISC_MODE2,
640 val | AR_AGG_WEP_ENABLE_FIX | AR_AGG_WEP_ENABLE);
Felix Fietkaubf3f2042011-09-15 14:25:37 +0200641
642 REG_SET_BIT(ah, AR_PHY_CCK_DETECT,
643 AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV);
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400644}
645
646static void ar9003_hw_prog_ini(struct ath_hw *ah,
647 struct ar5416IniArray *iniArr,
648 int column)
649{
650 unsigned int i, regWrites = 0;
651
652 /* New INI format: Array may be undefined (pre, core, post arrays) */
653 if (!iniArr->ia_array)
654 return;
655
656 /*
657 * New INI format: Pre, core, and post arrays for a given subsystem
658 * may be modal (> 2 columns) or non-modal (2 columns). Determine if
659 * the array is non-modal and force the column to 1.
660 */
661 if (column >= iniArr->ia_columns)
662 column = 1;
663
664 for (i = 0; i < iniArr->ia_rows; i++) {
665 u32 reg = INI_RA(iniArr, i, 0);
666 u32 val = INI_RA(iniArr, i, column);
667
Vasanthakumar Thiagarajan7e68b742010-12-15 07:30:47 -0800668 REG_WRITE(ah, reg, val);
Felix Fietkaub2ccc502010-07-30 21:02:12 +0200669
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400670 DO_DELAY(regWrites);
671 }
672}
673
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200674static int ar9550_hw_get_modes_txgain_index(struct ath_hw *ah,
675 struct ath9k_channel *chan)
676{
677 int ret;
678
679 switch (chan->chanmode) {
680 case CHANNEL_A:
681 case CHANNEL_A_HT20:
682 if (chan->channel <= 5350)
683 ret = 1;
684 else if ((chan->channel > 5350) && (chan->channel <= 5600))
685 ret = 3;
686 else
687 ret = 5;
688 break;
689
690 case CHANNEL_A_HT40PLUS:
691 case CHANNEL_A_HT40MINUS:
692 if (chan->channel <= 5350)
693 ret = 2;
694 else if ((chan->channel > 5350) && (chan->channel <= 5600))
695 ret = 4;
696 else
697 ret = 6;
698 break;
699
700 case CHANNEL_G:
701 case CHANNEL_G_HT20:
702 case CHANNEL_B:
703 ret = 8;
704 break;
705
706 case CHANNEL_G_HT40PLUS:
707 case CHANNEL_G_HT40MINUS:
708 ret = 7;
709 break;
710
711 default:
712 ret = -EINVAL;
713 }
714
715 return ret;
716}
717
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400718static int ar9003_hw_process_ini(struct ath_hw *ah,
719 struct ath9k_channel *chan)
720{
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400721 unsigned int regWrites = 0, i;
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +0530722 u32 modesIndex;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400723
724 switch (chan->chanmode) {
725 case CHANNEL_A:
726 case CHANNEL_A_HT20:
727 modesIndex = 1;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400728 break;
729 case CHANNEL_A_HT40PLUS:
730 case CHANNEL_A_HT40MINUS:
731 modesIndex = 2;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400732 break;
733 case CHANNEL_G:
734 case CHANNEL_G_HT20:
735 case CHANNEL_B:
736 modesIndex = 4;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400737 break;
738 case CHANNEL_G_HT40PLUS:
739 case CHANNEL_G_HT40MINUS:
740 modesIndex = 3;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400741 break;
742
743 default:
744 return -EINVAL;
745 }
746
747 for (i = 0; i < ATH_INI_NUM_SPLIT; i++) {
748 ar9003_hw_prog_ini(ah, &ah->iniSOC[i], modesIndex);
749 ar9003_hw_prog_ini(ah, &ah->iniMac[i], modesIndex);
750 ar9003_hw_prog_ini(ah, &ah->iniBB[i], modesIndex);
751 ar9003_hw_prog_ini(ah, &ah->iniRadio[i], modesIndex);
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530752 if (i == ATH_INI_POST && AR_SREV_9462_20(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530753 ar9003_hw_prog_ini(ah,
754 &ah->ini_radio_post_sys2ant,
755 modesIndex);
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400756 }
757
758 REG_WRITE_ARRAY(&ah->iniModesRxGain, 1, regWrites);
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200759 if (AR_SREV_9550(ah))
760 REG_WRITE_ARRAY(&ah->ini_modes_rx_gain_bounds, modesIndex,
761 regWrites);
762
763 if (AR_SREV_9550(ah)) {
764 int modes_txgain_index;
765
766 modes_txgain_index = ar9550_hw_get_modes_txgain_index(ah, chan);
767 if (modes_txgain_index < 0)
768 return -EINVAL;
769
770 REG_WRITE_ARRAY(&ah->iniModesTxGain, modes_txgain_index,
771 regWrites);
772 } else {
773 REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
774 }
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400775
776 /*
777 * For 5GHz channels requiring Fast Clock, apply
778 * different modal values.
779 */
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400780 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
Felix Fietkauc7d36f92012-03-14 16:40:31 +0100781 REG_WRITE_ARRAY(&ah->iniModesFastClock,
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400782 modesIndex, regWrites);
783
Felix Fietkauc7d36f92012-03-14 16:40:31 +0100784 REG_WRITE_ARRAY(&ah->iniAdditional, 1, regWrites);
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530785
Felix Fietkau9951c4d2012-03-14 16:40:30 +0100786 if (chan->channel == 2484)
787 ar9003_hw_prog_ini(ah, &ah->ini_japan2484, 1);
788
Sujith Manoharana4a29542012-09-10 09:20:03 +0530789 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Rajkumar Manoharanc8b6fbe2012-06-04 16:28:25 +0530790 REG_WRITE(ah, AR_GLB_SWREG_DISCONT_MODE,
791 AR_GLB_SWREG_DISCONT_EN_BT_WLAN);
792
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530793 ah->modes_index = modesIndex;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400794 ar9003_hw_override_ini(ah);
795 ar9003_hw_set_channel_regs(ah, chan);
796 ar9003_hw_set_chain_masks(ah, ah->rxchainmask, ah->txchainmask);
Gabor Juhos64ea57d2012-04-15 20:38:05 +0200797 ath9k_hw_apply_txpower(ah, chan, false);
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400798
Sujith Manoharana4a29542012-09-10 09:20:03 +0530799 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +0530800 if (REG_READ_FIELD(ah, AR_PHY_TX_IQCAL_CONTROL_0,
Sujith Manoharana4a29542012-09-10 09:20:03 +0530801 AR_PHY_TX_IQCAL_CONTROL_0_ENABLE_TXIQ_CAL))
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +0530802 ah->enabled_cals |= TX_IQ_CAL;
803 else
804 ah->enabled_cals &= ~TX_IQ_CAL;
805
806 if (REG_READ(ah, AR_PHY_CL_CAL_CTL) & AR_PHY_CL_CAL_ENABLE)
807 ah->enabled_cals |= TX_CL_CAL;
808 else
809 ah->enabled_cals &= ~TX_CL_CAL;
810 }
811
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400812 return 0;
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400813}
814
815static void ar9003_hw_set_rfmode(struct ath_hw *ah,
816 struct ath9k_channel *chan)
817{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400818 u32 rfMode = 0;
819
820 if (chan == NULL)
821 return;
822
823 rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
824 ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
825
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400826 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400827 rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
Felix Fietkau08685ce2012-04-19 21:18:24 +0200828 if (IS_CHAN_QUARTER_RATE(chan))
829 rfMode |= AR_PHY_MODE_QUARTER;
830 if (IS_CHAN_HALF_RATE(chan))
831 rfMode |= AR_PHY_MODE_HALF;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400832
Felix Fietkau3e61d3f2012-04-19 21:18:25 +0200833 if (rfMode & (AR_PHY_MODE_QUARTER | AR_PHY_MODE_HALF))
834 REG_RMW_FIELD(ah, AR_PHY_FRAME_CTL,
835 AR_PHY_FRAME_CTL_CF_OVERLAP_WINDOW, 3);
836
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400837 REG_WRITE(ah, AR_PHY_MODE, rfMode);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400838}
839
840static void ar9003_hw_mark_phy_inactive(struct ath_hw *ah)
841{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400842 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400843}
844
845static void ar9003_hw_set_delta_slope(struct ath_hw *ah,
846 struct ath9k_channel *chan)
847{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400848 u32 coef_scaled, ds_coef_exp, ds_coef_man;
849 u32 clockMhzScaled = 0x64000000;
850 struct chan_centers centers;
851
852 /*
853 * half and quarter rate can divide the scaled clock by 2 or 4
854 * scale for selected channel bandwidth
855 */
856 if (IS_CHAN_HALF_RATE(chan))
857 clockMhzScaled = clockMhzScaled >> 1;
858 else if (IS_CHAN_QUARTER_RATE(chan))
859 clockMhzScaled = clockMhzScaled >> 2;
860
861 /*
862 * ALGO -> coef = 1e8/fcarrier*fclock/40;
863 * scaled coef to provide precision for this floating calculation
864 */
865 ath9k_hw_get_channel_centers(ah, chan, &centers);
866 coef_scaled = clockMhzScaled / centers.synth_center;
867
868 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
869 &ds_coef_exp);
870
871 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
872 AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
873 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
874 AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
875
876 /*
877 * For Short GI,
878 * scaled coeff is 9/10 that of normal coeff
879 */
880 coef_scaled = (9 * coef_scaled) / 10;
881
882 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
883 &ds_coef_exp);
884
885 /* for short gi */
886 REG_RMW_FIELD(ah, AR_PHY_SGI_DELTA,
887 AR_PHY_SGI_DSC_MAN, ds_coef_man);
888 REG_RMW_FIELD(ah, AR_PHY_SGI_DELTA,
889 AR_PHY_SGI_DSC_EXP, ds_coef_exp);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400890}
891
892static bool ar9003_hw_rfbus_req(struct ath_hw *ah)
893{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400894 REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
895 return ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
896 AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400897}
898
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400899/*
900 * Wait for the frequency synth to settle (synth goes on via PHY_ACTIVE_EN).
901 * Read the phy active delay register. Value is in 100ns increments.
902 */
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400903static void ar9003_hw_rfbus_done(struct ath_hw *ah)
904{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400905 u32 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400906
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200907 ath9k_hw_synth_delay(ah, ah->curchan, synthDelay);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400908
909 REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400910}
911
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400912static bool ar9003_hw_ani_control(struct ath_hw *ah,
913 enum ath9k_ani_cmd cmd, int param)
914{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400915 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400916 struct ath9k_channel *chan = ah->curchan;
Felix Fietkau093115b2010-10-04 20:09:47 +0200917 struct ar5416AniState *aniState = &chan->ani;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400918 s32 value, value2;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400919
920 switch (cmd & ah->ani_function) {
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400921 case ATH9K_ANI_OFDM_WEAK_SIGNAL_DETECTION:{
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400922 /*
923 * on == 1 means ofdm weak signal detection is ON
924 * on == 1 is the default, for less noise immunity
925 *
926 * on == 0 means ofdm weak signal detection is OFF
927 * on == 0 means more noise imm
928 */
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400929 u32 on = param ? 1 : 0;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400930
931 if (on)
932 REG_SET_BIT(ah, AR_PHY_SFCORR_LOW,
933 AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
934 else
935 REG_CLR_BIT(ah, AR_PHY_SFCORR_LOW,
936 AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
937
Felix Fietkau7067e702012-06-15 15:25:21 +0200938 if (on != aniState->ofdmWeakSigDetect) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800939 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -0800940 "** ch %d: ofdm weak signal: %s=>%s\n",
941 chan->channel,
Felix Fietkau7067e702012-06-15 15:25:21 +0200942 aniState->ofdmWeakSigDetect ?
Joe Perches226afe62010-12-02 19:12:37 -0800943 "on" : "off",
944 on ? "on" : "off");
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400945 if (on)
946 ah->stats.ast_ani_ofdmon++;
947 else
948 ah->stats.ast_ani_ofdmoff++;
Felix Fietkau7067e702012-06-15 15:25:21 +0200949 aniState->ofdmWeakSigDetect = on;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400950 }
951 break;
952 }
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400953 case ATH9K_ANI_FIRSTEP_LEVEL:{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400954 u32 level = param;
955
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400956 if (level >= ARRAY_SIZE(firstep_table)) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800957 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -0800958 "ATH9K_ANI_FIRSTEP_LEVEL: level out of range (%u > %zu)\n",
959 level, ARRAY_SIZE(firstep_table));
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400960 return false;
961 }
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400962
963 /*
964 * make register setting relative to default
965 * from INI file & cap value
966 */
967 value = firstep_table[level] -
Felix Fietkau465dce62012-06-15 15:25:24 +0200968 firstep_table[ATH9K_ANI_FIRSTEP_LVL] +
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400969 aniState->iniDef.firstep;
970 if (value < ATH9K_SIG_FIRSTEP_SETTING_MIN)
971 value = ATH9K_SIG_FIRSTEP_SETTING_MIN;
972 if (value > ATH9K_SIG_FIRSTEP_SETTING_MAX)
973 value = ATH9K_SIG_FIRSTEP_SETTING_MAX;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400974 REG_RMW_FIELD(ah, AR_PHY_FIND_SIG,
975 AR_PHY_FIND_SIG_FIRSTEP,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400976 value);
977 /*
978 * we need to set first step low register too
979 * make register setting relative to default
980 * from INI file & cap value
981 */
982 value2 = firstep_table[level] -
Felix Fietkau465dce62012-06-15 15:25:24 +0200983 firstep_table[ATH9K_ANI_FIRSTEP_LVL] +
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400984 aniState->iniDef.firstepLow;
985 if (value2 < ATH9K_SIG_FIRSTEP_SETTING_MIN)
986 value2 = ATH9K_SIG_FIRSTEP_SETTING_MIN;
987 if (value2 > ATH9K_SIG_FIRSTEP_SETTING_MAX)
988 value2 = ATH9K_SIG_FIRSTEP_SETTING_MAX;
989
990 REG_RMW_FIELD(ah, AR_PHY_FIND_SIG_LOW,
991 AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW, value2);
992
993 if (level != aniState->firstepLevel) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800994 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -0800995 "** ch %d: level %d=>%d[def:%d] firstep[level]=%d ini=%d\n",
996 chan->channel,
997 aniState->firstepLevel,
998 level,
Felix Fietkau465dce62012-06-15 15:25:24 +0200999 ATH9K_ANI_FIRSTEP_LVL,
Joe Perches226afe62010-12-02 19:12:37 -08001000 value,
1001 aniState->iniDef.firstep);
Joe Perchesd2182b62011-12-15 14:55:53 -08001002 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -08001003 "** ch %d: level %d=>%d[def:%d] firstep_low[level]=%d ini=%d\n",
1004 chan->channel,
1005 aniState->firstepLevel,
1006 level,
Felix Fietkau465dce62012-06-15 15:25:24 +02001007 ATH9K_ANI_FIRSTEP_LVL,
Joe Perches226afe62010-12-02 19:12:37 -08001008 value2,
1009 aniState->iniDef.firstepLow);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001010 if (level > aniState->firstepLevel)
1011 ah->stats.ast_ani_stepup++;
1012 else if (level < aniState->firstepLevel)
1013 ah->stats.ast_ani_stepdown++;
1014 aniState->firstepLevel = level;
1015 }
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -04001016 break;
1017 }
1018 case ATH9K_ANI_SPUR_IMMUNITY_LEVEL:{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -04001019 u32 level = param;
1020
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001021 if (level >= ARRAY_SIZE(cycpwrThr1_table)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001022 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -08001023 "ATH9K_ANI_SPUR_IMMUNITY_LEVEL: level out of range (%u > %zu)\n",
1024 level, ARRAY_SIZE(cycpwrThr1_table));
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -04001025 return false;
1026 }
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001027 /*
1028 * make register setting relative to default
1029 * from INI file & cap value
1030 */
1031 value = cycpwrThr1_table[level] -
Felix Fietkau465dce62012-06-15 15:25:24 +02001032 cycpwrThr1_table[ATH9K_ANI_SPUR_IMMUNE_LVL] +
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001033 aniState->iniDef.cycpwrThr1;
1034 if (value < ATH9K_SIG_SPUR_IMM_SETTING_MIN)
1035 value = ATH9K_SIG_SPUR_IMM_SETTING_MIN;
1036 if (value > ATH9K_SIG_SPUR_IMM_SETTING_MAX)
1037 value = ATH9K_SIG_SPUR_IMM_SETTING_MAX;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -04001038 REG_RMW_FIELD(ah, AR_PHY_TIMING5,
1039 AR_PHY_TIMING5_CYCPWR_THR1,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001040 value);
1041
1042 /*
1043 * set AR_PHY_EXT_CCA for extension channel
1044 * make register setting relative to default
1045 * from INI file & cap value
1046 */
1047 value2 = cycpwrThr1_table[level] -
Felix Fietkau465dce62012-06-15 15:25:24 +02001048 cycpwrThr1_table[ATH9K_ANI_SPUR_IMMUNE_LVL] +
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001049 aniState->iniDef.cycpwrThr1Ext;
1050 if (value2 < ATH9K_SIG_SPUR_IMM_SETTING_MIN)
1051 value2 = ATH9K_SIG_SPUR_IMM_SETTING_MIN;
1052 if (value2 > ATH9K_SIG_SPUR_IMM_SETTING_MAX)
1053 value2 = ATH9K_SIG_SPUR_IMM_SETTING_MAX;
1054 REG_RMW_FIELD(ah, AR_PHY_EXT_CCA,
1055 AR_PHY_EXT_CYCPWR_THR1, value2);
1056
1057 if (level != aniState->spurImmunityLevel) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001058 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -08001059 "** ch %d: level %d=>%d[def:%d] cycpwrThr1[level]=%d ini=%d\n",
1060 chan->channel,
1061 aniState->spurImmunityLevel,
1062 level,
Felix Fietkau465dce62012-06-15 15:25:24 +02001063 ATH9K_ANI_SPUR_IMMUNE_LVL,
Joe Perches226afe62010-12-02 19:12:37 -08001064 value,
1065 aniState->iniDef.cycpwrThr1);
Joe Perchesd2182b62011-12-15 14:55:53 -08001066 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -08001067 "** ch %d: level %d=>%d[def:%d] cycpwrThr1Ext[level]=%d ini=%d\n",
1068 chan->channel,
1069 aniState->spurImmunityLevel,
1070 level,
Felix Fietkau465dce62012-06-15 15:25:24 +02001071 ATH9K_ANI_SPUR_IMMUNE_LVL,
Joe Perches226afe62010-12-02 19:12:37 -08001072 value2,
1073 aniState->iniDef.cycpwrThr1Ext);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001074 if (level > aniState->spurImmunityLevel)
1075 ah->stats.ast_ani_spurup++;
1076 else if (level < aniState->spurImmunityLevel)
1077 ah->stats.ast_ani_spurdown++;
1078 aniState->spurImmunityLevel = level;
1079 }
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -04001080 break;
1081 }
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001082 case ATH9K_ANI_MRC_CCK:{
1083 /*
1084 * is_on == 1 means MRC CCK ON (default, less noise imm)
1085 * is_on == 0 means MRC CCK is OFF (more noise imm)
1086 */
1087 bool is_on = param ? 1 : 0;
1088 REG_RMW_FIELD(ah, AR_PHY_MRC_CCK_CTRL,
1089 AR_PHY_MRC_CCK_ENABLE, is_on);
1090 REG_RMW_FIELD(ah, AR_PHY_MRC_CCK_CTRL,
1091 AR_PHY_MRC_CCK_MUX_REG, is_on);
Rajkumar Manoharan81b67fd62012-06-21 20:33:59 +05301092 if (is_on != aniState->mrcCCK) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001093 ath_dbg(common, ANI, "** ch %d: MRC CCK: %s=>%s\n",
Joe Perches226afe62010-12-02 19:12:37 -08001094 chan->channel,
Rajkumar Manoharan81b67fd62012-06-21 20:33:59 +05301095 aniState->mrcCCK ? "on" : "off",
Joe Perches226afe62010-12-02 19:12:37 -08001096 is_on ? "on" : "off");
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001097 if (is_on)
1098 ah->stats.ast_ani_ccklow++;
1099 else
1100 ah->stats.ast_ani_cckhigh++;
Rajkumar Manoharan81b67fd62012-06-21 20:33:59 +05301101 aniState->mrcCCK = is_on;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001102 }
1103 break;
1104 }
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -04001105 case ATH9K_ANI_PRESENT:
1106 break;
1107 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08001108 ath_dbg(common, ANI, "invalid cmd %u\n", cmd);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -04001109 return false;
1110 }
1111
Joe Perchesd2182b62011-12-15 14:55:53 -08001112 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -08001113 "ANI parameters: SI=%d, ofdmWS=%s FS=%d MRCcck=%s listenTime=%d ofdmErrs=%d cckErrs=%d\n",
1114 aniState->spurImmunityLevel,
Felix Fietkau7067e702012-06-15 15:25:21 +02001115 aniState->ofdmWeakSigDetect ? "on" : "off",
Joe Perches226afe62010-12-02 19:12:37 -08001116 aniState->firstepLevel,
Rajkumar Manoharan81b67fd62012-06-21 20:33:59 +05301117 aniState->mrcCCK ? "on" : "off",
Joe Perches226afe62010-12-02 19:12:37 -08001118 aniState->listenTime,
1119 aniState->ofdmPhyErrCount,
1120 aniState->cckPhyErrCount);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -04001121 return true;
Felix Fietkauc16fcb42010-04-15 17:38:39 -04001122}
1123
Felix Fietkau641d9922010-04-15 17:38:49 -04001124static void ar9003_hw_do_getnf(struct ath_hw *ah,
1125 int16_t nfarray[NUM_NF_READINGS])
1126{
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001127#define AR_PHY_CH_MINCCA_PWR 0x1FF00000
1128#define AR_PHY_CH_MINCCA_PWR_S 20
1129#define AR_PHY_CH_EXT_MINCCA_PWR 0x01FF0000
1130#define AR_PHY_CH_EXT_MINCCA_PWR_S 16
1131
Felix Fietkau641d9922010-04-15 17:38:49 -04001132 int16_t nf;
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001133 int i;
Felix Fietkau641d9922010-04-15 17:38:49 -04001134
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001135 for (i = 0; i < AR9300_MAX_CHAINS; i++) {
1136 if (ah->rxchainmask & BIT(i)) {
1137 nf = MS(REG_READ(ah, ah->nf_regs[i]),
1138 AR_PHY_CH_MINCCA_PWR);
1139 nfarray[i] = sign_extend32(nf, 8);
Felix Fietkau641d9922010-04-15 17:38:49 -04001140
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001141 if (IS_CHAN_HT40(ah->curchan)) {
1142 u8 ext_idx = AR9300_MAX_CHAINS + i;
Felix Fietkau641d9922010-04-15 17:38:49 -04001143
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001144 nf = MS(REG_READ(ah, ah->nf_regs[ext_idx]),
1145 AR_PHY_CH_EXT_MINCCA_PWR);
1146 nfarray[ext_idx] = sign_extend32(nf, 8);
1147 }
1148 }
1149 }
Felix Fietkau641d9922010-04-15 17:38:49 -04001150}
1151
Felix Fietkauf2552e22010-07-02 00:09:50 +02001152static void ar9003_hw_set_nf_limits(struct ath_hw *ah)
Felix Fietkau641d9922010-04-15 17:38:49 -04001153{
Felix Fietkauf2552e22010-07-02 00:09:50 +02001154 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_2GHZ;
1155 ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_9300_2GHZ;
Sujith Manoharanae245cd2012-02-16 11:52:44 +05301156 ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9300_2GHZ;
Felix Fietkauf2552e22010-07-02 00:09:50 +02001157 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_5GHZ;
1158 ah->nf_5g.min = AR_PHY_CCA_MIN_GOOD_VAL_9300_5GHZ;
1159 ah->nf_5g.nominal = AR_PHY_CCA_NOM_VAL_9300_5GHZ;
Sujith Manoharanae245cd2012-02-16 11:52:44 +05301160
1161 if (AR_SREV_9330(ah))
1162 ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9330_2GHZ;
1163
Sujith Manoharana4a29542012-09-10 09:20:03 +05301164 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Sujith Manoharanae245cd2012-02-16 11:52:44 +05301165 ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_9462_2GHZ;
1166 ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9462_2GHZ;
1167 ah->nf_5g.min = AR_PHY_CCA_MIN_GOOD_VAL_9462_5GHZ;
1168 ah->nf_5g.nominal = AR_PHY_CCA_NOM_VAL_9462_5GHZ;
1169 }
Felix Fietkau641d9922010-04-15 17:38:49 -04001170}
1171
Luis R. Rodriguezdf23aca2010-04-15 17:39:11 -04001172/*
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001173 * Initialize the ANI register values with default (ini) values.
1174 * This routine is called during a (full) hardware reset after
1175 * all the registers are initialised from the INI.
1176 */
1177static void ar9003_hw_ani_cache_ini_regs(struct ath_hw *ah)
1178{
1179 struct ar5416AniState *aniState;
1180 struct ath_common *common = ath9k_hw_common(ah);
1181 struct ath9k_channel *chan = ah->curchan;
1182 struct ath9k_ani_default *iniDef;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001183 u32 val;
1184
Felix Fietkau093115b2010-10-04 20:09:47 +02001185 aniState = &ah->curchan->ani;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001186 iniDef = &aniState->iniDef;
1187
Joe Perchesd2182b62011-12-15 14:55:53 -08001188 ath_dbg(common, ANI, "ver %d.%d opmode %u chan %d Mhz/0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001189 ah->hw_version.macVersion,
1190 ah->hw_version.macRev,
1191 ah->opmode,
1192 chan->channel,
1193 chan->channelFlags);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001194
1195 val = REG_READ(ah, AR_PHY_SFCORR);
1196 iniDef->m1Thresh = MS(val, AR_PHY_SFCORR_M1_THRESH);
1197 iniDef->m2Thresh = MS(val, AR_PHY_SFCORR_M2_THRESH);
1198 iniDef->m2CountThr = MS(val, AR_PHY_SFCORR_M2COUNT_THR);
1199
1200 val = REG_READ(ah, AR_PHY_SFCORR_LOW);
1201 iniDef->m1ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M1_THRESH_LOW);
1202 iniDef->m2ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M2_THRESH_LOW);
1203 iniDef->m2CountThrLow = MS(val, AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW);
1204
1205 val = REG_READ(ah, AR_PHY_SFCORR_EXT);
1206 iniDef->m1ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH);
1207 iniDef->m2ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH);
1208 iniDef->m1ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH_LOW);
1209 iniDef->m2ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH_LOW);
1210 iniDef->firstep = REG_READ_FIELD(ah,
1211 AR_PHY_FIND_SIG,
1212 AR_PHY_FIND_SIG_FIRSTEP);
1213 iniDef->firstepLow = REG_READ_FIELD(ah,
1214 AR_PHY_FIND_SIG_LOW,
1215 AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW);
1216 iniDef->cycpwrThr1 = REG_READ_FIELD(ah,
1217 AR_PHY_TIMING5,
1218 AR_PHY_TIMING5_CYCPWR_THR1);
1219 iniDef->cycpwrThr1Ext = REG_READ_FIELD(ah,
1220 AR_PHY_EXT_CCA,
1221 AR_PHY_EXT_CYCPWR_THR1);
1222
1223 /* these levels just got reset to defaults by the INI */
Felix Fietkau465dce62012-06-15 15:25:24 +02001224 aniState->spurImmunityLevel = ATH9K_ANI_SPUR_IMMUNE_LVL;
1225 aniState->firstepLevel = ATH9K_ANI_FIRSTEP_LVL;
Felix Fietkau7067e702012-06-15 15:25:21 +02001226 aniState->ofdmWeakSigDetect = ATH9K_ANI_USE_OFDM_WEAK_SIG;
Rajkumar Manoharan81b67fd62012-06-21 20:33:59 +05301227 aniState->mrcCCK = true;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001228}
1229
Felix Fietkau4e8c14e2010-11-11 03:18:38 +01001230static void ar9003_hw_set_radar_params(struct ath_hw *ah,
1231 struct ath_hw_radar_conf *conf)
1232{
1233 u32 radar_0 = 0, radar_1 = 0;
1234
1235 if (!conf) {
1236 REG_CLR_BIT(ah, AR_PHY_RADAR_0, AR_PHY_RADAR_0_ENA);
1237 return;
1238 }
1239
1240 radar_0 |= AR_PHY_RADAR_0_ENA | AR_PHY_RADAR_0_FFT_ENA;
1241 radar_0 |= SM(conf->fir_power, AR_PHY_RADAR_0_FIRPWR);
1242 radar_0 |= SM(conf->radar_rssi, AR_PHY_RADAR_0_RRSSI);
1243 radar_0 |= SM(conf->pulse_height, AR_PHY_RADAR_0_HEIGHT);
1244 radar_0 |= SM(conf->pulse_rssi, AR_PHY_RADAR_0_PRSSI);
1245 radar_0 |= SM(conf->pulse_inband, AR_PHY_RADAR_0_INBAND);
1246
1247 radar_1 |= AR_PHY_RADAR_1_MAX_RRSSI;
1248 radar_1 |= AR_PHY_RADAR_1_BLOCK_CHECK;
1249 radar_1 |= SM(conf->pulse_maxlen, AR_PHY_RADAR_1_MAXLEN);
1250 radar_1 |= SM(conf->pulse_inband_step, AR_PHY_RADAR_1_RELSTEP_THRESH);
1251 radar_1 |= SM(conf->radar_inband, AR_PHY_RADAR_1_RELPWR_THRESH);
1252
1253 REG_WRITE(ah, AR_PHY_RADAR_0, radar_0);
1254 REG_WRITE(ah, AR_PHY_RADAR_1, radar_1);
1255 if (conf->ext_channel)
1256 REG_SET_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
1257 else
1258 REG_CLR_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
1259}
1260
Felix Fietkauc5d08552010-11-13 20:22:41 +01001261static void ar9003_hw_set_radar_conf(struct ath_hw *ah)
1262{
1263 struct ath_hw_radar_conf *conf = &ah->radar_conf;
1264
1265 conf->fir_power = -28;
1266 conf->radar_rssi = 0;
1267 conf->pulse_height = 10;
1268 conf->pulse_rssi = 24;
1269 conf->pulse_inband = 8;
1270 conf->pulse_maxlen = 255;
1271 conf->pulse_inband_step = 12;
1272 conf->radar_inband = 8;
1273}
1274
Mohammed Shafi Shajakhan6bcbc062011-05-13 20:30:41 +05301275static void ar9003_hw_antdiv_comb_conf_get(struct ath_hw *ah,
Sujith Manoharan9aa49ea2012-09-11 10:46:38 +05301276 struct ath_hw_antcomb_conf *antconf)
Mohammed Shafi Shajakhan6bcbc062011-05-13 20:30:41 +05301277{
1278 u32 regval;
1279
1280 regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
Sujith Manoharan9aa49ea2012-09-11 10:46:38 +05301281 antconf->main_lna_conf = (regval & AR_PHY_ANT_DIV_MAIN_LNACONF) >>
1282 AR_PHY_ANT_DIV_MAIN_LNACONF_S;
1283 antconf->alt_lna_conf = (regval & AR_PHY_ANT_DIV_ALT_LNACONF) >>
1284 AR_PHY_ANT_DIV_ALT_LNACONF_S;
1285 antconf->fast_div_bias = (regval & AR_PHY_ANT_FAST_DIV_BIAS) >>
1286 AR_PHY_ANT_FAST_DIV_BIAS_S;
Gabor Juhoscd0ed1b2011-06-21 11:23:44 +02001287
Gabor Juhosc4cf2c52011-06-21 11:23:47 +02001288 if (AR_SREV_9330_11(ah)) {
1289 antconf->lna1_lna2_delta = -9;
1290 antconf->div_group = 1;
1291 } else if (AR_SREV_9485(ah)) {
Gabor Juhoscd0ed1b2011-06-21 11:23:44 +02001292 antconf->lna1_lna2_delta = -9;
1293 antconf->div_group = 2;
Sujith Manoharan5317c9c2012-09-16 08:06:08 +05301294 } else if (AR_SREV_9565(ah)) {
1295 antconf->lna1_lna2_delta = -3;
1296 antconf->div_group = 3;
Gabor Juhoscd0ed1b2011-06-21 11:23:44 +02001297 } else {
1298 antconf->lna1_lna2_delta = -3;
1299 antconf->div_group = 0;
1300 }
Mohammed Shafi Shajakhan6bcbc062011-05-13 20:30:41 +05301301}
1302
1303static void ar9003_hw_antdiv_comb_conf_set(struct ath_hw *ah,
1304 struct ath_hw_antcomb_conf *antconf)
1305{
1306 u32 regval;
1307
1308 regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
Sujith Manoharan9aa49ea2012-09-11 10:46:38 +05301309 regval &= ~(AR_PHY_ANT_DIV_MAIN_LNACONF |
1310 AR_PHY_ANT_DIV_ALT_LNACONF |
1311 AR_PHY_ANT_FAST_DIV_BIAS |
1312 AR_PHY_ANT_DIV_MAIN_GAINTB |
1313 AR_PHY_ANT_DIV_ALT_GAINTB);
1314 regval |= ((antconf->main_lna_conf << AR_PHY_ANT_DIV_MAIN_LNACONF_S)
1315 & AR_PHY_ANT_DIV_MAIN_LNACONF);
1316 regval |= ((antconf->alt_lna_conf << AR_PHY_ANT_DIV_ALT_LNACONF_S)
1317 & AR_PHY_ANT_DIV_ALT_LNACONF);
1318 regval |= ((antconf->fast_div_bias << AR_PHY_ANT_FAST_DIV_BIAS_S)
1319 & AR_PHY_ANT_FAST_DIV_BIAS);
1320 regval |= ((antconf->main_gaintb << AR_PHY_ANT_DIV_MAIN_GAINTB_S)
1321 & AR_PHY_ANT_DIV_MAIN_GAINTB);
1322 regval |= ((antconf->alt_gaintb << AR_PHY_ANT_DIV_ALT_GAINTB_S)
1323 & AR_PHY_ANT_DIV_ALT_GAINTB);
Mohammed Shafi Shajakhan6bcbc062011-05-13 20:30:41 +05301324
1325 REG_WRITE(ah, AR_PHY_MC_GAIN_CTRL, regval);
1326}
1327
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301328static int ar9003_hw_fast_chan_change(struct ath_hw *ah,
1329 struct ath9k_channel *chan,
1330 u8 *ini_reloaded)
1331{
1332 unsigned int regWrites = 0;
1333 u32 modesIndex;
1334
1335 switch (chan->chanmode) {
1336 case CHANNEL_A:
1337 case CHANNEL_A_HT20:
1338 modesIndex = 1;
1339 break;
1340 case CHANNEL_A_HT40PLUS:
1341 case CHANNEL_A_HT40MINUS:
1342 modesIndex = 2;
1343 break;
1344 case CHANNEL_G:
1345 case CHANNEL_G_HT20:
1346 case CHANNEL_B:
1347 modesIndex = 4;
1348 break;
1349 case CHANNEL_G_HT40PLUS:
1350 case CHANNEL_G_HT40MINUS:
1351 modesIndex = 3;
1352 break;
1353
1354 default:
1355 return -EINVAL;
1356 }
1357
1358 if (modesIndex == ah->modes_index) {
1359 *ini_reloaded = false;
1360 goto set_rfmode;
1361 }
1362
1363 ar9003_hw_prog_ini(ah, &ah->iniSOC[ATH_INI_POST], modesIndex);
1364 ar9003_hw_prog_ini(ah, &ah->iniMac[ATH_INI_POST], modesIndex);
1365 ar9003_hw_prog_ini(ah, &ah->iniBB[ATH_INI_POST], modesIndex);
1366 ar9003_hw_prog_ini(ah, &ah->iniRadio[ATH_INI_POST], modesIndex);
Sujith Manoharanaaa53ee2012-09-10 09:19:54 +05301367
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05301368 if (AR_SREV_9462_20(ah))
Sujith Manoharanaaa53ee2012-09-10 09:19:54 +05301369 ar9003_hw_prog_ini(ah, &ah->ini_radio_post_sys2ant,
1370 modesIndex);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301371
1372 REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
1373
1374 /*
1375 * For 5GHz channels requiring Fast Clock, apply
1376 * different modal values.
1377 */
1378 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
Felix Fietkauc7d36f92012-03-14 16:40:31 +01001379 REG_WRITE_ARRAY(&ah->iniModesFastClock, modesIndex, regWrites);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301380
Sujith Manoharanaaa53ee2012-09-10 09:19:54 +05301381 if (AR_SREV_9565(ah))
1382 REG_WRITE_ARRAY(&ah->iniModesFastClock, 1, regWrites);
1383
Felix Fietkauc7d36f92012-03-14 16:40:31 +01001384 REG_WRITE_ARRAY(&ah->iniAdditional, 1, regWrites);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301385
1386 ah->modes_index = modesIndex;
1387 *ini_reloaded = true;
1388
1389set_rfmode:
1390 ar9003_hw_set_rfmode(ah, chan);
1391 return 0;
1392}
1393
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001394void ar9003_hw_attach_phy_ops(struct ath_hw *ah)
1395{
1396 struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
Mohammed Shafi Shajakhan6bcbc062011-05-13 20:30:41 +05301397 struct ath_hw_ops *ops = ath9k_hw_ops(ah);
Joe Perches07b2fa52010-11-20 18:38:53 -08001398 static const u32 ar9300_cca_regs[6] = {
Felix Fietkaubbacee12010-07-11 15:44:42 +02001399 AR_PHY_CCA_0,
1400 AR_PHY_CCA_1,
1401 AR_PHY_CCA_2,
1402 AR_PHY_EXT_CCA,
1403 AR_PHY_EXT_CCA_1,
1404 AR_PHY_EXT_CCA_2,
1405 };
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001406
1407 priv_ops->rf_set_freq = ar9003_hw_set_channel;
1408 priv_ops->spur_mitigate_freq = ar9003_hw_spur_mitigate;
1409 priv_ops->compute_pll_control = ar9003_hw_compute_pll_control;
1410 priv_ops->set_channel_regs = ar9003_hw_set_channel_regs;
1411 priv_ops->init_bb = ar9003_hw_init_bb;
1412 priv_ops->process_ini = ar9003_hw_process_ini;
1413 priv_ops->set_rfmode = ar9003_hw_set_rfmode;
1414 priv_ops->mark_phy_inactive = ar9003_hw_mark_phy_inactive;
1415 priv_ops->set_delta_slope = ar9003_hw_set_delta_slope;
1416 priv_ops->rfbus_req = ar9003_hw_rfbus_req;
1417 priv_ops->rfbus_done = ar9003_hw_rfbus_done;
Felix Fietkauc16fcb42010-04-15 17:38:39 -04001418 priv_ops->ani_control = ar9003_hw_ani_control;
Felix Fietkau641d9922010-04-15 17:38:49 -04001419 priv_ops->do_getnf = ar9003_hw_do_getnf;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001420 priv_ops->ani_cache_ini_regs = ar9003_hw_ani_cache_ini_regs;
Felix Fietkau4e8c14e2010-11-11 03:18:38 +01001421 priv_ops->set_radar_params = ar9003_hw_set_radar_params;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301422 priv_ops->fast_chan_change = ar9003_hw_fast_chan_change;
Felix Fietkauf2552e22010-07-02 00:09:50 +02001423
Mohammed Shafi Shajakhan6bcbc062011-05-13 20:30:41 +05301424 ops->antdiv_comb_conf_get = ar9003_hw_antdiv_comb_conf_get;
1425 ops->antdiv_comb_conf_set = ar9003_hw_antdiv_comb_conf_set;
1426
Felix Fietkauf2552e22010-07-02 00:09:50 +02001427 ar9003_hw_set_nf_limits(ah);
Felix Fietkauc5d08552010-11-13 20:22:41 +01001428 ar9003_hw_set_radar_conf(ah);
Felix Fietkaubbacee12010-07-11 15:44:42 +02001429 memcpy(ah->nf_regs, ar9300_cca_regs, sizeof(ah->nf_regs));
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001430}
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001431
1432void ar9003_hw_bb_watchdog_config(struct ath_hw *ah)
1433{
1434 struct ath_common *common = ath9k_hw_common(ah);
1435 u32 idle_tmo_ms = ah->bb_watchdog_timeout_ms;
1436 u32 val, idle_count;
1437
1438 if (!idle_tmo_ms) {
1439 /* disable IRQ, disable chip-reset for BB panic */
1440 REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_2,
1441 REG_READ(ah, AR_PHY_WATCHDOG_CTL_2) &
1442 ~(AR_PHY_WATCHDOG_RST_ENABLE |
1443 AR_PHY_WATCHDOG_IRQ_ENABLE));
1444
1445 /* disable watchdog in non-IDLE mode, disable in IDLE mode */
1446 REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_1,
1447 REG_READ(ah, AR_PHY_WATCHDOG_CTL_1) &
1448 ~(AR_PHY_WATCHDOG_NON_IDLE_ENABLE |
1449 AR_PHY_WATCHDOG_IDLE_ENABLE));
1450
Joe Perchesd2182b62011-12-15 14:55:53 -08001451 ath_dbg(common, RESET, "Disabled BB Watchdog\n");
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001452 return;
1453 }
1454
1455 /* enable IRQ, disable chip-reset for BB watchdog */
1456 val = REG_READ(ah, AR_PHY_WATCHDOG_CTL_2) & AR_PHY_WATCHDOG_CNTL2_MASK;
1457 REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_2,
1458 (val | AR_PHY_WATCHDOG_IRQ_ENABLE) &
1459 ~AR_PHY_WATCHDOG_RST_ENABLE);
1460
1461 /* bound limit to 10 secs */
1462 if (idle_tmo_ms > 10000)
1463 idle_tmo_ms = 10000;
1464
1465 /*
1466 * The time unit for watchdog event is 2^15 44/88MHz cycles.
1467 *
1468 * For HT20 we have a time unit of 2^15/44 MHz = .74 ms per tick
1469 * For HT40 we have a time unit of 2^15/88 MHz = .37 ms per tick
1470 *
1471 * Given we use fast clock now in 5 GHz, these time units should
1472 * be common for both 2 GHz and 5 GHz.
1473 */
1474 idle_count = (100 * idle_tmo_ms) / 74;
1475 if (ah->curchan && IS_CHAN_HT40(ah->curchan))
1476 idle_count = (100 * idle_tmo_ms) / 37;
1477
1478 /*
1479 * enable watchdog in non-IDLE mode, disable in IDLE mode,
1480 * set idle time-out.
1481 */
1482 REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_1,
1483 AR_PHY_WATCHDOG_NON_IDLE_ENABLE |
1484 AR_PHY_WATCHDOG_IDLE_MASK |
1485 (AR_PHY_WATCHDOG_NON_IDLE_MASK & (idle_count << 2)));
1486
Joe Perchesd2182b62011-12-15 14:55:53 -08001487 ath_dbg(common, RESET, "Enabled BB Watchdog timeout (%u ms)\n",
Joe Perches226afe62010-12-02 19:12:37 -08001488 idle_tmo_ms);
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001489}
1490
1491void ar9003_hw_bb_watchdog_read(struct ath_hw *ah)
1492{
1493 /*
1494 * we want to avoid printing in ISR context so we save the
1495 * watchdog status to be printed later in bottom half context.
1496 */
1497 ah->bb_watchdog_last_status = REG_READ(ah, AR_PHY_WATCHDOG_STATUS);
1498
1499 /*
1500 * the watchdog timer should reset on status read but to be sure
1501 * sure we write 0 to the watchdog status bit.
1502 */
1503 REG_WRITE(ah, AR_PHY_WATCHDOG_STATUS,
1504 ah->bb_watchdog_last_status & ~AR_PHY_WATCHDOG_STATUS_CLR);
1505}
1506
1507void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah)
1508{
1509 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau9dbebc72010-10-03 19:07:17 +02001510 u32 status;
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001511
1512 if (likely(!(common->debug_mask & ATH_DBG_RESET)))
1513 return;
1514
1515 status = ah->bb_watchdog_last_status;
Joe Perchesd2182b62011-12-15 14:55:53 -08001516 ath_dbg(common, RESET,
Joe Perches226afe62010-12-02 19:12:37 -08001517 "\n==== BB update: BB status=0x%08x ====\n", status);
Joe Perchesd2182b62011-12-15 14:55:53 -08001518 ath_dbg(common, RESET,
Joe Perches226afe62010-12-02 19:12:37 -08001519 "** BB state: wd=%u det=%u rdar=%u rOFDM=%d rCCK=%u tOFDM=%u tCCK=%u agc=%u src=%u **\n",
1520 MS(status, AR_PHY_WATCHDOG_INFO),
1521 MS(status, AR_PHY_WATCHDOG_DET_HANG),
1522 MS(status, AR_PHY_WATCHDOG_RADAR_SM),
1523 MS(status, AR_PHY_WATCHDOG_RX_OFDM_SM),
1524 MS(status, AR_PHY_WATCHDOG_RX_CCK_SM),
1525 MS(status, AR_PHY_WATCHDOG_TX_OFDM_SM),
1526 MS(status, AR_PHY_WATCHDOG_TX_CCK_SM),
1527 MS(status, AR_PHY_WATCHDOG_AGC_SM),
1528 MS(status, AR_PHY_WATCHDOG_SRCH_SM));
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001529
Joe Perchesd2182b62011-12-15 14:55:53 -08001530 ath_dbg(common, RESET, "** BB WD cntl: cntl1=0x%08x cntl2=0x%08x **\n",
Joe Perches226afe62010-12-02 19:12:37 -08001531 REG_READ(ah, AR_PHY_WATCHDOG_CTL_1),
1532 REG_READ(ah, AR_PHY_WATCHDOG_CTL_2));
Joe Perchesd2182b62011-12-15 14:55:53 -08001533 ath_dbg(common, RESET, "** BB mode: BB_gen_controls=0x%08x **\n",
Joe Perches226afe62010-12-02 19:12:37 -08001534 REG_READ(ah, AR_PHY_GEN_CTRL));
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001535
Felix Fietkaub5bfc562010-10-08 22:13:53 +02001536#define PCT(_field) (common->cc_survey._field * 100 / common->cc_survey.cycles)
1537 if (common->cc_survey.cycles)
Joe Perchesd2182b62011-12-15 14:55:53 -08001538 ath_dbg(common, RESET,
Joe Perches226afe62010-12-02 19:12:37 -08001539 "** BB busy times: rx_clear=%d%%, rx_frame=%d%%, tx_frame=%d%% **\n",
1540 PCT(rx_busy), PCT(rx_frame), PCT(tx_frame));
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001541
Joe Perchesd2182b62011-12-15 14:55:53 -08001542 ath_dbg(common, RESET, "==== BB update: done ====\n\n");
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001543}
1544EXPORT_SYMBOL(ar9003_hw_bb_watchdog_dbg_info);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301545
1546void ar9003_hw_disable_phy_restart(struct ath_hw *ah)
1547{
1548 u32 val;
1549
1550 /* While receiving unsupported rate frame rx state machine
1551 * gets into a state 0xb and if phy_restart happens in that
1552 * state, BB would go hang. If RXSM is in 0xb state after
1553 * first bb panic, ensure to disable the phy_restart.
1554 */
1555 if (!((MS(ah->bb_watchdog_last_status,
1556 AR_PHY_WATCHDOG_RX_OFDM_SM) == 0xb) ||
1557 ah->bb_hang_rx_ofdm))
1558 return;
1559
1560 ah->bb_hang_rx_ofdm = true;
1561 val = REG_READ(ah, AR_PHY_RESTART);
1562 val &= ~AR_PHY_RESTART_ENA;
1563
1564 REG_WRITE(ah, AR_PHY_RESTART, val);
1565}
1566EXPORT_SYMBOL(ar9003_hw_disable_phy_restart);