blob: a03a485205c787c74812f14337096b2831223cbc [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
Felipe Balbi457e84b2012-01-18 18:04:09 +0200148/**
149 * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
150 * @dwc: pointer to our context structure
151 *
152 * This function will a best effort FIFO allocation in order
153 * to improve FIFO usage and throughput, while still allowing
154 * us to enable as many endpoints as possible.
155 *
156 * Keep in mind that this operation will be highly dependent
157 * on the configured size for RAM1 - which contains TxFifo -,
158 * the amount of endpoints enabled on coreConsultant tool, and
159 * the width of the Master Bus.
160 *
161 * In the ideal world, we would always be able to satisfy the
162 * following equation:
163 *
164 * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
165 * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
166 *
167 * Unfortunately, due to many variables that's not always the case.
168 */
169int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
170{
171 int last_fifo_depth = 0;
172 int ram1_depth;
173 int fifo_size;
174 int mdwidth;
175 int num;
176
177 if (!dwc->needs_fifo_resize)
178 return 0;
179
180 ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
181 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
182
183 /* MDWIDTH is represented in bits, we need it in bytes */
184 mdwidth >>= 3;
185
186 /*
187 * FIXME For now we will only allocate 1 wMaxPacketSize space
188 * for each enabled endpoint, later patches will come to
189 * improve this algorithm so that we better use the internal
190 * FIFO space
191 */
Jack Pham32702e92014-03-26 10:31:44 -0700192 for (num = 0; num < dwc->num_in_eps; num++) {
193 /* bit0 indicates direction; 1 means IN ep */
194 struct dwc3_ep *dep = dwc->eps[(num << 1) | 1];
Felipe Balbi2e81c362012-02-02 13:01:12 +0200195 int mult = 1;
Felipe Balbi457e84b2012-01-18 18:04:09 +0200196 int tmp;
197
Felipe Balbi457e84b2012-01-18 18:04:09 +0200198 if (!(dep->flags & DWC3_EP_ENABLED))
199 continue;
200
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200201 if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
202 || usb_endpoint_xfer_isoc(dep->endpoint.desc))
Felipe Balbi2e81c362012-02-02 13:01:12 +0200203 mult = 3;
204
205 /*
206 * REVISIT: the following assumes we will always have enough
207 * space available on the FIFO RAM for all possible use cases.
208 * Make sure that's true somehow and change FIFO allocation
209 * accordingly.
210 *
211 * If we have Bulk or Isochronous endpoints, we want
212 * them to be able to be very, very fast. So we're giving
213 * those endpoints a fifo_size which is enough for 3 full
214 * packets
215 */
216 tmp = mult * (dep->endpoint.maxpacket + mdwidth);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200217 tmp += mdwidth;
218
219 fifo_size = DIV_ROUND_UP(tmp, mdwidth);
Felipe Balbi2e81c362012-02-02 13:01:12 +0200220
Felipe Balbi457e84b2012-01-18 18:04:09 +0200221 fifo_size |= (last_fifo_depth << 16);
222
Felipe Balbi73815282015-01-27 13:48:14 -0600223 dwc3_trace(trace_dwc3_gadget, "%s: Fifo Addr %04x Size %d",
Felipe Balbi457e84b2012-01-18 18:04:09 +0200224 dep->name, last_fifo_depth, fifo_size & 0xffff);
225
Jack Pham32702e92014-03-26 10:31:44 -0700226 dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(num), fifo_size);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200227
228 last_fifo_depth += (fifo_size & 0xffff);
229 }
230
231 return 0;
232}
233
Felipe Balbi72246da2011-08-19 18:10:58 +0300234void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
235 int status)
236{
237 struct dwc3 *dwc = dep->dwc;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530238 int i;
Felipe Balbi72246da2011-08-19 18:10:58 +0300239
240 if (req->queued) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530241 i = 0;
242 do {
Felipe Balbieeb720f2011-11-28 12:46:59 +0200243 dep->busy_slot++;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530244 /*
245 * Skip LINK TRB. We can't use req->trb and check for
246 * DWC3_TRBCTL_LINK_TRB because it points the TRB we
247 * just completed (not the LINK TRB).
248 */
249 if (((dep->busy_slot & DWC3_TRB_MASK) ==
250 DWC3_TRB_NUM- 1) &&
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200251 usb_endpoint_xfer_isoc(dep->endpoint.desc))
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530252 dep->busy_slot++;
253 } while(++i < req->request.num_mapped_sgs);
Pratyush Anandc9fda7d2013-01-14 15:59:38 +0530254 req->queued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300255 }
256 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200257 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300258
259 if (req->request.status == -EINPROGRESS)
260 req->request.status = status;
261
Pratyush Anand0416e492012-08-10 13:42:16 +0530262 if (dwc->ep0_bounced && dep->number == 0)
263 dwc->ep0_bounced = false;
264 else
265 usb_gadget_unmap_request(&dwc->gadget, &req->request,
266 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300267
268 dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
269 req, dep->name, req->request.actual,
270 req->request.length, status);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500271 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300272
273 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200274 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300275 spin_lock(&dwc->lock);
276}
277
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500278int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300279{
280 u32 timeout = 500;
281 u32 reg;
282
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500283 trace_dwc3_gadget_generic_cmd(cmd, param);
Felipe Balbi427c3df2014-04-25 14:14:14 -0500284
Felipe Balbib09bb642012-04-24 16:19:11 +0300285 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
286 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
287
288 do {
289 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
290 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi73815282015-01-27 13:48:14 -0600291 dwc3_trace(trace_dwc3_gadget,
292 "Command Complete --> %d",
Felipe Balbib09bb642012-04-24 16:19:11 +0300293 DWC3_DGCMD_STATUS(reg));
294 return 0;
295 }
296
297 /*
298 * We can't sleep here, because it's also called from
299 * interrupt context.
300 */
301 timeout--;
Felipe Balbi73815282015-01-27 13:48:14 -0600302 if (!timeout) {
303 dwc3_trace(trace_dwc3_gadget,
304 "Command Timed Out");
Felipe Balbib09bb642012-04-24 16:19:11 +0300305 return -ETIMEDOUT;
Felipe Balbi73815282015-01-27 13:48:14 -0600306 }
Felipe Balbib09bb642012-04-24 16:19:11 +0300307 udelay(1);
308 } while (1);
309}
310
Felipe Balbi72246da2011-08-19 18:10:58 +0300311int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
312 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
313{
314 struct dwc3_ep *dep = dwc->eps[ep];
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200315 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300316 u32 reg;
317
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500318 trace_dwc3_gadget_ep_cmd(dep, cmd, params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300319
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300320 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
321 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
322 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300323
324 dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
325 do {
326 reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
327 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi73815282015-01-27 13:48:14 -0600328 dwc3_trace(trace_dwc3_gadget,
329 "Command Complete --> %d",
Felipe Balbi164f6e12011-08-27 20:29:58 +0300330 DWC3_DEPCMD_STATUS(reg));
Felipe Balbi72246da2011-08-19 18:10:58 +0300331 return 0;
332 }
333
334 /*
Felipe Balbi72246da2011-08-19 18:10:58 +0300335 * We can't sleep here, because it is also called from
336 * interrupt context.
337 */
338 timeout--;
Felipe Balbi73815282015-01-27 13:48:14 -0600339 if (!timeout) {
340 dwc3_trace(trace_dwc3_gadget,
341 "Command Timed Out");
Felipe Balbi72246da2011-08-19 18:10:58 +0300342 return -ETIMEDOUT;
Felipe Balbi73815282015-01-27 13:48:14 -0600343 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300344
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200345 udelay(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300346 } while (1);
347}
348
349static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200350 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300351{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300352 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300353
354 return dep->trb_pool_dma + offset;
355}
356
357static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
358{
359 struct dwc3 *dwc = dep->dwc;
360
361 if (dep->trb_pool)
362 return 0;
363
Felipe Balbi72246da2011-08-19 18:10:58 +0300364 dep->trb_pool = dma_alloc_coherent(dwc->dev,
365 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
366 &dep->trb_pool_dma, GFP_KERNEL);
367 if (!dep->trb_pool) {
368 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
369 dep->name);
370 return -ENOMEM;
371 }
372
373 return 0;
374}
375
376static void dwc3_free_trb_pool(struct dwc3_ep *dep)
377{
378 struct dwc3 *dwc = dep->dwc;
379
380 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
381 dep->trb_pool, dep->trb_pool_dma);
382
383 dep->trb_pool = NULL;
384 dep->trb_pool_dma = 0;
385}
386
387static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
388{
389 struct dwc3_gadget_ep_cmd_params params;
390 u32 cmd;
391
392 memset(&params, 0x00, sizeof(params));
393
394 if (dep->number != 1) {
395 cmd = DWC3_DEPCMD_DEPSTARTCFG;
396 /* XferRscIdx == 0 for ep0 and 2 for the remaining */
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300397 if (dep->number > 1) {
398 if (dwc->start_config_issued)
399 return 0;
400 dwc->start_config_issued = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300401 cmd |= DWC3_DEPCMD_PARAM(2);
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300402 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300403
404 return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
405 }
406
407 return 0;
408}
409
410static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200411 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300412 const struct usb_ss_ep_comp_descriptor *comp_desc,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600413 bool ignore, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300414{
415 struct dwc3_gadget_ep_cmd_params params;
416
417 memset(&params, 0x00, sizeof(params));
418
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300419 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900420 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
421
422 /* Burst size is only needed in SuperSpeed mode */
423 if (dwc->gadget.speed == USB_SPEED_SUPER) {
424 u32 burst = dep->endpoint.maxburst - 1;
425
426 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst);
427 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300428
Felipe Balbi4b345c92012-07-16 14:08:16 +0300429 if (ignore)
430 params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
431
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600432 if (restore) {
433 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
434 params.param2 |= dep->saved_state;
435 }
436
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300437 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
438 | DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300439
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200440 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300441 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
442 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300443 dep->stream_capable = true;
444 }
445
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500446 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300447 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300448
449 /*
450 * We are doing 1:1 mapping for endpoints, meaning
451 * Physical Endpoints 2 maps to Logical Endpoint 2 and
452 * so on. We consider the direction bit as part of the physical
453 * endpoint number. So USB endpoint 0x81 is 0x03.
454 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300455 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300456
457 /*
458 * We must use the lower 16 TX FIFOs even though
459 * HW might have more
460 */
461 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300462 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300463
464 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300465 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300466 dep->interval = 1 << (desc->bInterval - 1);
467 }
468
469 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
470 DWC3_DEPCMD_SETEPCONFIG, &params);
471}
472
473static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
474{
475 struct dwc3_gadget_ep_cmd_params params;
476
477 memset(&params, 0x00, sizeof(params));
478
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300479 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300480
481 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
482 DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
483}
484
485/**
486 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
487 * @dep: endpoint to be initialized
488 * @desc: USB Endpoint Descriptor
489 *
490 * Caller should take care of locking
491 */
492static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200493 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300494 const struct usb_ss_ep_comp_descriptor *comp_desc,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600495 bool ignore, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300496{
497 struct dwc3 *dwc = dep->dwc;
498 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300499 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300500
Felipe Balbi73815282015-01-27 13:48:14 -0600501 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300502
Felipe Balbi72246da2011-08-19 18:10:58 +0300503 if (!(dep->flags & DWC3_EP_ENABLED)) {
504 ret = dwc3_gadget_start_config(dwc, dep);
505 if (ret)
506 return ret;
507 }
508
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600509 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
510 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300511 if (ret)
512 return ret;
513
514 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200515 struct dwc3_trb *trb_st_hw;
516 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300517
518 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
519 if (ret)
520 return ret;
521
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200522 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200523 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300524 dep->type = usb_endpoint_type(desc);
525 dep->flags |= DWC3_EP_ENABLED;
526
527 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
528 reg |= DWC3_DALEPENA_EP(dep->number);
529 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
530
531 if (!usb_endpoint_xfer_isoc(desc))
532 return 0;
533
Paul Zimmerman1d046792012-02-15 18:56:56 -0800534 /* Link TRB for ISOC. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300535 trb_st_hw = &dep->trb_pool[0];
536
Felipe Balbif6bafc62012-02-06 11:04:53 +0200537 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Jack Pham1200a822014-10-21 16:31:10 -0700538 memset(trb_link, 0, sizeof(*trb_link));
Felipe Balbi72246da2011-08-19 18:10:58 +0300539
Felipe Balbif6bafc62012-02-06 11:04:53 +0200540 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
541 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
542 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
543 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300544 }
545
546 return 0;
547}
548
Paul Zimmermanb992e682012-04-27 14:17:35 +0300549static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200550static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300551{
552 struct dwc3_request *req;
553
Felipe Balbiea53b882012-02-17 12:10:04 +0200554 if (!list_empty(&dep->req_queued)) {
Paul Zimmermanb992e682012-04-27 14:17:35 +0300555 dwc3_stop_active_transfer(dwc, dep->number, true);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200556
Pratyush Anand57911502012-07-06 15:19:10 +0530557 /* - giveback all requests to gadget driver */
Pratyush Anand15916332012-06-15 11:54:36 +0530558 while (!list_empty(&dep->req_queued)) {
559 req = next_request(&dep->req_queued);
560
561 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
562 }
Felipe Balbiea53b882012-02-17 12:10:04 +0200563 }
564
Felipe Balbi72246da2011-08-19 18:10:58 +0300565 while (!list_empty(&dep->request_list)) {
566 req = next_request(&dep->request_list);
567
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200568 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300569 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300570}
571
572/**
573 * __dwc3_gadget_ep_disable - Disables a HW endpoint
574 * @dep: the endpoint to disable
575 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200576 * This function also removes requests which are currently processed ny the
577 * hardware and those which are not yet scheduled.
578 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300579 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300580static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
581{
582 struct dwc3 *dwc = dep->dwc;
583 u32 reg;
584
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200585 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300586
Felipe Balbi687ef982014-04-16 10:30:33 -0500587 /* make sure HW endpoint isn't stalled */
588 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500589 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500590
Felipe Balbi72246da2011-08-19 18:10:58 +0300591 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
592 reg &= ~DWC3_DALEPENA_EP(dep->number);
593 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
594
Felipe Balbi879631a2011-09-30 10:58:47 +0300595 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200596 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200597 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300598 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300599 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300600
601 return 0;
602}
603
604/* -------------------------------------------------------------------------- */
605
606static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
607 const struct usb_endpoint_descriptor *desc)
608{
609 return -EINVAL;
610}
611
612static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
613{
614 return -EINVAL;
615}
616
617/* -------------------------------------------------------------------------- */
618
619static int dwc3_gadget_ep_enable(struct usb_ep *ep,
620 const struct usb_endpoint_descriptor *desc)
621{
622 struct dwc3_ep *dep;
623 struct dwc3 *dwc;
624 unsigned long flags;
625 int ret;
626
627 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
628 pr_debug("dwc3: invalid parameters\n");
629 return -EINVAL;
630 }
631
632 if (!desc->wMaxPacketSize) {
633 pr_debug("dwc3: missing wMaxPacketSize\n");
634 return -EINVAL;
635 }
636
637 dep = to_dwc3_ep(ep);
638 dwc = dep->dwc;
639
Felipe Balbic6f83f32012-08-15 12:28:29 +0300640 if (dep->flags & DWC3_EP_ENABLED) {
641 dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
642 dep->name);
643 return 0;
644 }
645
Felipe Balbi72246da2011-08-19 18:10:58 +0300646 switch (usb_endpoint_type(desc)) {
647 case USB_ENDPOINT_XFER_CONTROL:
Anton Tikhomirov27a78d62012-02-23 15:38:46 +0900648 strlcat(dep->name, "-control", sizeof(dep->name));
Felipe Balbi72246da2011-08-19 18:10:58 +0300649 break;
650 case USB_ENDPOINT_XFER_ISOC:
Anton Tikhomirov27a78d62012-02-23 15:38:46 +0900651 strlcat(dep->name, "-isoc", sizeof(dep->name));
Felipe Balbi72246da2011-08-19 18:10:58 +0300652 break;
653 case USB_ENDPOINT_XFER_BULK:
Anton Tikhomirov27a78d62012-02-23 15:38:46 +0900654 strlcat(dep->name, "-bulk", sizeof(dep->name));
Felipe Balbi72246da2011-08-19 18:10:58 +0300655 break;
656 case USB_ENDPOINT_XFER_INT:
Anton Tikhomirov27a78d62012-02-23 15:38:46 +0900657 strlcat(dep->name, "-int", sizeof(dep->name));
Felipe Balbi72246da2011-08-19 18:10:58 +0300658 break;
659 default:
660 dev_err(dwc->dev, "invalid endpoint transfer type\n");
661 }
662
Felipe Balbi72246da2011-08-19 18:10:58 +0300663 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600664 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300665 spin_unlock_irqrestore(&dwc->lock, flags);
666
667 return ret;
668}
669
670static int dwc3_gadget_ep_disable(struct usb_ep *ep)
671{
672 struct dwc3_ep *dep;
673 struct dwc3 *dwc;
674 unsigned long flags;
675 int ret;
676
677 if (!ep) {
678 pr_debug("dwc3: invalid parameters\n");
679 return -EINVAL;
680 }
681
682 dep = to_dwc3_ep(ep);
683 dwc = dep->dwc;
684
685 if (!(dep->flags & DWC3_EP_ENABLED)) {
686 dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
687 dep->name);
688 return 0;
689 }
690
691 snprintf(dep->name, sizeof(dep->name), "ep%d%s",
692 dep->number >> 1,
693 (dep->number & 1) ? "in" : "out");
694
695 spin_lock_irqsave(&dwc->lock, flags);
696 ret = __dwc3_gadget_ep_disable(dep);
697 spin_unlock_irqrestore(&dwc->lock, flags);
698
699 return ret;
700}
701
702static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
703 gfp_t gfp_flags)
704{
705 struct dwc3_request *req;
706 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300707
708 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900709 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300710 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300711
712 req->epnum = dep->number;
713 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300714
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500715 trace_dwc3_alloc_request(req);
716
Felipe Balbi72246da2011-08-19 18:10:58 +0300717 return &req->request;
718}
719
720static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
721 struct usb_request *request)
722{
723 struct dwc3_request *req = to_dwc3_request(request);
724
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500725 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300726 kfree(req);
727}
728
Felipe Balbic71fc372011-11-22 11:37:34 +0200729/**
730 * dwc3_prepare_one_trb - setup one TRB from one request
731 * @dep: endpoint for which this request is prepared
732 * @req: dwc3_request pointer
733 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200734static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200735 struct dwc3_request *req, dma_addr_t dma,
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530736 unsigned length, unsigned last, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200737{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200738 struct dwc3_trb *trb;
Felipe Balbic71fc372011-11-22 11:37:34 +0200739
Felipe Balbi73815282015-01-27 13:48:14 -0600740 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s%s",
Felipe Balbieeb720f2011-11-28 12:46:59 +0200741 dep->name, req, (unsigned long long) dma,
742 length, last ? " last" : "",
743 chain ? " chain" : "");
744
Pratyush Anand915e2022013-01-14 15:59:35 +0530745
746 trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
Felipe Balbic71fc372011-11-22 11:37:34 +0200747
Felipe Balbieeb720f2011-11-28 12:46:59 +0200748 if (!req->trb) {
749 dwc3_gadget_move_request_queued(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200750 req->trb = trb;
751 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530752 req->start_slot = dep->free_slot & DWC3_TRB_MASK;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200753 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200754
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530755 dep->free_slot++;
Zhuang Jin Can5cd8c482014-05-16 05:57:57 +0800756 /* Skip the LINK-TRB on ISOC */
757 if (((dep->free_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
758 usb_endpoint_xfer_isoc(dep->endpoint.desc))
759 dep->free_slot++;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530760
Felipe Balbif6bafc62012-02-06 11:04:53 +0200761 trb->size = DWC3_TRB_SIZE_LENGTH(length);
762 trb->bpl = lower_32_bits(dma);
763 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200764
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200765 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200766 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200767 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200768 break;
769
770 case USB_ENDPOINT_XFER_ISOC:
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530771 if (!node)
772 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
773 else
774 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbic71fc372011-11-22 11:37:34 +0200775 break;
776
777 case USB_ENDPOINT_XFER_BULK:
778 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200779 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200780 break;
781 default:
782 /*
783 * This is only possible with faulty memory because we
784 * checked it already :)
785 */
786 BUG();
787 }
788
Felipe Balbif3af3652013-12-13 14:19:33 -0600789 if (!req->request.no_interrupt && !chain)
790 trb->ctrl |= DWC3_TRB_CTRL_IOC;
791
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200792 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200793 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
794 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530795 } else if (last) {
796 trb->ctrl |= DWC3_TRB_CTRL_LST;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200797 }
798
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530799 if (chain)
800 trb->ctrl |= DWC3_TRB_CTRL_CHN;
801
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200802 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200803 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
804
805 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500806
807 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200808}
809
Felipe Balbi72246da2011-08-19 18:10:58 +0300810/*
811 * dwc3_prepare_trbs - setup TRBs from requests
812 * @dep: endpoint for which requests are being prepared
813 * @starting: true if the endpoint is idle and no requests are queued.
814 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800815 * The function goes through the requests list and sets up TRBs for the
816 * transfers. The function returns once there are no more TRBs available or
817 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300818 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200819static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
Felipe Balbi72246da2011-08-19 18:10:58 +0300820{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200821 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +0300822 u32 trbs_left;
Paul Zimmerman8d62cd62012-02-15 13:35:06 +0200823 u32 max;
Felipe Balbic71fc372011-11-22 11:37:34 +0200824 unsigned int last_one = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300825
826 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
827
828 /* the first request must not be queued */
829 trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
Felipe Balbic71fc372011-11-22 11:37:34 +0200830
Paul Zimmerman8d62cd62012-02-15 13:35:06 +0200831 /* Can't wrap around on a non-isoc EP since there's no link TRB */
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200832 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Paul Zimmerman8d62cd62012-02-15 13:35:06 +0200833 max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
834 if (trbs_left > max)
835 trbs_left = max;
836 }
837
Felipe Balbi72246da2011-08-19 18:10:58 +0300838 /*
Paul Zimmerman1d046792012-02-15 18:56:56 -0800839 * If busy & slot are equal than it is either full or empty. If we are
840 * starting to process requests then we are empty. Otherwise we are
Felipe Balbi72246da2011-08-19 18:10:58 +0300841 * full and don't do anything
842 */
843 if (!trbs_left) {
844 if (!starting)
Felipe Balbi68e823e2011-11-28 12:25:01 +0200845 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300846 trbs_left = DWC3_TRB_NUM;
847 /*
848 * In case we start from scratch, we queue the ISOC requests
849 * starting from slot 1. This is done because we use ring
850 * buffer and have no LST bit to stop us. Instead, we place
Paul Zimmerman1d046792012-02-15 18:56:56 -0800851 * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
Felipe Balbi72246da2011-08-19 18:10:58 +0300852 * after the first request so we start at slot 1 and have
853 * 7 requests proceed before we hit the first IOC.
854 * Other transfer types don't use the ring buffer and are
855 * processed from the first TRB until the last one. Since we
856 * don't wrap around we have to start at the beginning.
857 */
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200858 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300859 dep->busy_slot = 1;
860 dep->free_slot = 1;
861 } else {
862 dep->busy_slot = 0;
863 dep->free_slot = 0;
864 }
865 }
866
867 /* The last TRB is a link TRB, not used for xfer */
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200868 if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
Felipe Balbi68e823e2011-11-28 12:25:01 +0200869 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300870
871 list_for_each_entry_safe(req, n, &dep->request_list, list) {
Felipe Balbieeb720f2011-11-28 12:46:59 +0200872 unsigned length;
873 dma_addr_t dma;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530874 last_one = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300875
Felipe Balbieeb720f2011-11-28 12:46:59 +0200876 if (req->request.num_mapped_sgs > 0) {
877 struct usb_request *request = &req->request;
878 struct scatterlist *sg = request->sg;
879 struct scatterlist *s;
880 int i;
Felipe Balbi72246da2011-08-19 18:10:58 +0300881
Felipe Balbieeb720f2011-11-28 12:46:59 +0200882 for_each_sg(sg, s, request->num_mapped_sgs, i) {
883 unsigned chain = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300884
Felipe Balbieeb720f2011-11-28 12:46:59 +0200885 length = sg_dma_len(s);
886 dma = sg_dma_address(s);
Felipe Balbi72246da2011-08-19 18:10:58 +0300887
Paul Zimmerman1d046792012-02-15 18:56:56 -0800888 if (i == (request->num_mapped_sgs - 1) ||
889 sg_is_last(s)) {
Amit Virdiec512fb2015-01-13 14:27:20 +0530890 if (list_empty(&dep->request_list))
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530891 last_one = true;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200892 chain = false;
893 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300894
Felipe Balbieeb720f2011-11-28 12:46:59 +0200895 trbs_left--;
896 if (!trbs_left)
897 last_one = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300898
Felipe Balbieeb720f2011-11-28 12:46:59 +0200899 if (last_one)
900 chain = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300901
Felipe Balbieeb720f2011-11-28 12:46:59 +0200902 dwc3_prepare_one_trb(dep, req, dma, length,
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530903 last_one, chain, i);
Felipe Balbi72246da2011-08-19 18:10:58 +0300904
Felipe Balbieeb720f2011-11-28 12:46:59 +0200905 if (last_one)
906 break;
907 }
Amit Virdi39e60632015-01-13 14:27:21 +0530908
909 if (last_one)
910 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300911 } else {
Felipe Balbieeb720f2011-11-28 12:46:59 +0200912 dma = req->request.dma;
913 length = req->request.length;
914 trbs_left--;
915
916 if (!trbs_left)
917 last_one = 1;
918
919 /* Is this the last request? */
920 if (list_is_last(&req->list, &dep->request_list))
921 last_one = 1;
922
923 dwc3_prepare_one_trb(dep, req, dma, length,
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530924 last_one, false, 0);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200925
926 if (last_one)
927 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300928 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300929 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300930}
931
932static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
933 int start_new)
934{
935 struct dwc3_gadget_ep_cmd_params params;
936 struct dwc3_request *req;
937 struct dwc3 *dwc = dep->dwc;
938 int ret;
939 u32 cmd;
940
941 if (start_new && (dep->flags & DWC3_EP_BUSY)) {
Felipe Balbi73815282015-01-27 13:48:14 -0600942 dwc3_trace(trace_dwc3_gadget, "%s: endpoint busy", dep->name);
Felipe Balbi72246da2011-08-19 18:10:58 +0300943 return -EBUSY;
944 }
945 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
946
947 /*
948 * If we are getting here after a short-out-packet we don't enqueue any
949 * new requests as we try to set the IOC bit only on the last request.
950 */
951 if (start_new) {
952 if (list_empty(&dep->req_queued))
953 dwc3_prepare_trbs(dep, start_new);
954
955 /* req points to the first request which will be sent */
956 req = next_request(&dep->req_queued);
957 } else {
Felipe Balbi68e823e2011-11-28 12:25:01 +0200958 dwc3_prepare_trbs(dep, start_new);
959
Felipe Balbi72246da2011-08-19 18:10:58 +0300960 /*
Paul Zimmerman1d046792012-02-15 18:56:56 -0800961 * req points to the first request where HWO changed from 0 to 1
Felipe Balbi72246da2011-08-19 18:10:58 +0300962 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200963 req = next_request(&dep->req_queued);
Felipe Balbi72246da2011-08-19 18:10:58 +0300964 }
965 if (!req) {
966 dep->flags |= DWC3_EP_PENDING_REQUEST;
967 return 0;
968 }
969
970 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +0300971
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530972 if (start_new) {
973 params.param0 = upper_32_bits(req->trb_dma);
974 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300975 cmd = DWC3_DEPCMD_STARTTRANSFER;
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530976 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +0300977 cmd = DWC3_DEPCMD_UPDATETRANSFER;
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530978 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300979
980 cmd |= DWC3_DEPCMD_PARAM(cmd_param);
981 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
982 if (ret < 0) {
983 dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
984
985 /*
986 * FIXME we need to iterate over the list of requests
987 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -0800988 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +0300989 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200990 usb_gadget_unmap_request(&dwc->gadget, &req->request,
991 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300992 list_del(&req->list);
993 return ret;
994 }
995
996 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +0200997
Paul Zimmermanf898ae02012-03-29 18:16:54 +0000998 if (start_new) {
Felipe Balbib4996a82012-06-06 12:04:13 +0300999 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001000 dep->number);
Felipe Balbib4996a82012-06-06 12:04:13 +03001001 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001002 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001003
Felipe Balbi72246da2011-08-19 18:10:58 +03001004 return 0;
1005}
1006
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301007static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1008 struct dwc3_ep *dep, u32 cur_uf)
1009{
1010 u32 uf;
1011
1012 if (list_empty(&dep->request_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001013 dwc3_trace(trace_dwc3_gadget,
1014 "ISOC ep %s run out for requests",
1015 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301016 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301017 return;
1018 }
1019
1020 /* 4 micro frames in the future */
1021 uf = cur_uf + dep->interval * 4;
1022
1023 __dwc3_gadget_kick_transfer(dep, uf, 1);
1024}
1025
1026static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1027 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1028{
1029 u32 cur_uf, mask;
1030
1031 mask = ~(dep->interval - 1);
1032 cur_uf = event->parameters & mask;
1033
1034 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1035}
1036
Felipe Balbi72246da2011-08-19 18:10:58 +03001037static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1038{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001039 struct dwc3 *dwc = dep->dwc;
1040 int ret;
1041
Felipe Balbi72246da2011-08-19 18:10:58 +03001042 req->request.actual = 0;
1043 req->request.status = -EINPROGRESS;
1044 req->direction = dep->direction;
1045 req->epnum = dep->number;
1046
1047 /*
1048 * We only add to our list of requests now and
1049 * start consuming the list once we get XferNotReady
1050 * IRQ.
1051 *
1052 * That way, we avoid doing anything that we don't need
1053 * to do now and defer it until the point we receive a
1054 * particular token from the Host side.
1055 *
1056 * This will also avoid Host cancelling URBs due to too
Paul Zimmerman1d046792012-02-15 18:56:56 -08001057 * many NAKs.
Felipe Balbi72246da2011-08-19 18:10:58 +03001058 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001059 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1060 dep->direction);
1061 if (ret)
1062 return ret;
1063
Felipe Balbi72246da2011-08-19 18:10:58 +03001064 list_add_tail(&req->list, &dep->request_list);
1065
1066 /*
Felipe Balbib511e5e2012-06-06 12:00:50 +03001067 * There are a few special cases:
Felipe Balbi72246da2011-08-19 18:10:58 +03001068 *
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001069 * 1. XferNotReady with empty list of requests. We need to kick the
1070 * transfer here in that situation, otherwise we will be NAKing
1071 * forever. If we get XferNotReady before gadget driver has a
1072 * chance to queue a request, we will ACK the IRQ but won't be
1073 * able to receive the data until the next request is queued.
1074 * The following code is handling exactly that.
1075 *
Felipe Balbi72246da2011-08-19 18:10:58 +03001076 */
1077 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301078 /*
1079 * If xfernotready is already elapsed and it is a case
1080 * of isoc transfer, then issue END TRANSFER, so that
1081 * you can receive xfernotready again and can have
1082 * notion of current microframe.
1083 */
1084 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301085 if (list_empty(&dep->req_queued)) {
Paul Zimmermanb992e682012-04-27 14:17:35 +03001086 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301087 dep->flags = DWC3_EP_ENABLED;
1088 }
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301089 return 0;
1090 }
1091
Felipe Balbib511e5e2012-06-06 12:00:50 +03001092 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
Moiz Sonasath348e0262012-08-01 14:08:30 -05001093 if (ret && ret != -EBUSY)
Felipe Balbi72246da2011-08-19 18:10:58 +03001094 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1095 dep->name);
Pratyush Anand15f86bd2013-01-14 15:59:33 +05301096 return ret;
Felipe Balbia0925322012-05-22 10:24:11 +03001097 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001098
Felipe Balbib511e5e2012-06-06 12:00:50 +03001099 /*
1100 * 2. XferInProgress on Isoc EP with an active transfer. We need to
1101 * kick the transfer here after queuing a request, otherwise the
1102 * core may not see the modified TRB(s).
1103 */
1104 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Pratyush Anand79c90462012-08-07 16:54:18 +05301105 (dep->flags & DWC3_EP_BUSY) &&
1106 !(dep->flags & DWC3_EP_MISSED_ISOC)) {
Felipe Balbib4996a82012-06-06 12:04:13 +03001107 WARN_ON_ONCE(!dep->resource_index);
1108 ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index,
Felipe Balbib511e5e2012-06-06 12:00:50 +03001109 false);
Moiz Sonasath348e0262012-08-01 14:08:30 -05001110 if (ret && ret != -EBUSY)
Felipe Balbib511e5e2012-06-06 12:00:50 +03001111 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1112 dep->name);
Pratyush Anand15f86bd2013-01-14 15:59:33 +05301113 return ret;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001114 }
1115
Felipe Balbib997ada2012-07-26 13:26:50 +03001116 /*
1117 * 4. Stream Capable Bulk Endpoints. We need to start the transfer
1118 * right away, otherwise host will not know we have streams to be
1119 * handled.
1120 */
1121 if (dep->stream_capable) {
Felipe Balbib997ada2012-07-26 13:26:50 +03001122 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
Felipe Balbi4cd8f6d2015-01-27 13:24:26 -06001123 if (ret && ret != -EBUSY)
Felipe Balbib997ada2012-07-26 13:26:50 +03001124 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1125 dep->name);
Felipe Balbib997ada2012-07-26 13:26:50 +03001126 }
1127
Felipe Balbi72246da2011-08-19 18:10:58 +03001128 return 0;
1129}
1130
1131static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1132 gfp_t gfp_flags)
1133{
1134 struct dwc3_request *req = to_dwc3_request(request);
1135 struct dwc3_ep *dep = to_dwc3_ep(ep);
1136 struct dwc3 *dwc = dep->dwc;
1137
1138 unsigned long flags;
1139
1140 int ret;
1141
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001142 spin_lock_irqsave(&dwc->lock, flags);
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001143 if (!dep->endpoint.desc) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001144 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
1145 request, ep->name);
Felipe Balbi73359ce2014-10-13 15:36:16 -05001146 ret = -ESHUTDOWN;
1147 goto out;
1148 }
1149
1150 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1151 request, req->dep->name)) {
1152 ret = -EINVAL;
1153 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +03001154 }
1155
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001156 trace_dwc3_ep_queue(req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001157
Felipe Balbi72246da2011-08-19 18:10:58 +03001158 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi73359ce2014-10-13 15:36:16 -05001159
1160out:
Felipe Balbi72246da2011-08-19 18:10:58 +03001161 spin_unlock_irqrestore(&dwc->lock, flags);
1162
1163 return ret;
1164}
1165
1166static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1167 struct usb_request *request)
1168{
1169 struct dwc3_request *req = to_dwc3_request(request);
1170 struct dwc3_request *r = NULL;
1171
1172 struct dwc3_ep *dep = to_dwc3_ep(ep);
1173 struct dwc3 *dwc = dep->dwc;
1174
1175 unsigned long flags;
1176 int ret = 0;
1177
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001178 trace_dwc3_ep_dequeue(req);
1179
Felipe Balbi72246da2011-08-19 18:10:58 +03001180 spin_lock_irqsave(&dwc->lock, flags);
1181
1182 list_for_each_entry(r, &dep->request_list, list) {
1183 if (r == req)
1184 break;
1185 }
1186
1187 if (r != req) {
1188 list_for_each_entry(r, &dep->req_queued, list) {
1189 if (r == req)
1190 break;
1191 }
1192 if (r == req) {
1193 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001194 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301195 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001196 }
1197 dev_err(dwc->dev, "request %p was not queued to %s\n",
1198 request, ep->name);
1199 ret = -EINVAL;
1200 goto out0;
1201 }
1202
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301203out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001204 /* giveback the request */
1205 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1206
1207out0:
1208 spin_unlock_irqrestore(&dwc->lock, flags);
1209
1210 return ret;
1211}
1212
Felipe Balbi7a608552014-09-24 14:19:52 -05001213int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001214{
1215 struct dwc3_gadget_ep_cmd_params params;
1216 struct dwc3 *dwc = dep->dwc;
1217 int ret;
1218
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001219 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1220 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1221 return -EINVAL;
1222 }
1223
Felipe Balbi72246da2011-08-19 18:10:58 +03001224 memset(&params, 0x00, sizeof(params));
1225
1226 if (value) {
Felipe Balbi7a608552014-09-24 14:19:52 -05001227 if (!protocol && ((dep->direction && dep->flags & DWC3_EP_BUSY) ||
1228 (!list_empty(&dep->req_queued) ||
1229 !list_empty(&dep->request_list)))) {
1230 dev_dbg(dwc->dev, "%s: pending request, cannot halt\n",
1231 dep->name);
1232 return -EAGAIN;
1233 }
1234
Felipe Balbi72246da2011-08-19 18:10:58 +03001235 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1236 DWC3_DEPCMD_SETSTALL, &params);
1237 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001238 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001239 dep->name);
1240 else
1241 dep->flags |= DWC3_EP_STALL;
1242 } else {
1243 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1244 DWC3_DEPCMD_CLEARSTALL, &params);
1245 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001246 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001247 dep->name);
1248 else
Alan Sterna535d812013-11-01 12:05:12 -04001249 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001250 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001251
Felipe Balbi72246da2011-08-19 18:10:58 +03001252 return ret;
1253}
1254
1255static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1256{
1257 struct dwc3_ep *dep = to_dwc3_ep(ep);
1258 struct dwc3 *dwc = dep->dwc;
1259
1260 unsigned long flags;
1261
1262 int ret;
1263
1264 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001265 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001266 spin_unlock_irqrestore(&dwc->lock, flags);
1267
1268 return ret;
1269}
1270
1271static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1272{
1273 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001274 struct dwc3 *dwc = dep->dwc;
1275 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001276 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001277
Paul Zimmerman249a4562012-02-24 17:32:16 -08001278 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001279 dep->flags |= DWC3_EP_WEDGE;
1280
Pratyush Anand08f0d962012-06-25 22:40:43 +05301281 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001282 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301283 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001284 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001285 spin_unlock_irqrestore(&dwc->lock, flags);
1286
1287 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001288}
1289
1290/* -------------------------------------------------------------------------- */
1291
1292static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1293 .bLength = USB_DT_ENDPOINT_SIZE,
1294 .bDescriptorType = USB_DT_ENDPOINT,
1295 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1296};
1297
1298static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1299 .enable = dwc3_gadget_ep0_enable,
1300 .disable = dwc3_gadget_ep0_disable,
1301 .alloc_request = dwc3_gadget_ep_alloc_request,
1302 .free_request = dwc3_gadget_ep_free_request,
1303 .queue = dwc3_gadget_ep0_queue,
1304 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301305 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001306 .set_wedge = dwc3_gadget_ep_set_wedge,
1307};
1308
1309static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1310 .enable = dwc3_gadget_ep_enable,
1311 .disable = dwc3_gadget_ep_disable,
1312 .alloc_request = dwc3_gadget_ep_alloc_request,
1313 .free_request = dwc3_gadget_ep_free_request,
1314 .queue = dwc3_gadget_ep_queue,
1315 .dequeue = dwc3_gadget_ep_dequeue,
1316 .set_halt = dwc3_gadget_ep_set_halt,
1317 .set_wedge = dwc3_gadget_ep_set_wedge,
1318};
1319
1320/* -------------------------------------------------------------------------- */
1321
1322static int dwc3_gadget_get_frame(struct usb_gadget *g)
1323{
1324 struct dwc3 *dwc = gadget_to_dwc(g);
1325 u32 reg;
1326
1327 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1328 return DWC3_DSTS_SOFFN(reg);
1329}
1330
1331static int dwc3_gadget_wakeup(struct usb_gadget *g)
1332{
1333 struct dwc3 *dwc = gadget_to_dwc(g);
1334
1335 unsigned long timeout;
1336 unsigned long flags;
1337
1338 u32 reg;
1339
1340 int ret = 0;
1341
1342 u8 link_state;
1343 u8 speed;
1344
1345 spin_lock_irqsave(&dwc->lock, flags);
1346
1347 /*
1348 * According to the Databook Remote wakeup request should
1349 * be issued only when the device is in early suspend state.
1350 *
1351 * We can check that via USB Link State bits in DSTS register.
1352 */
1353 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1354
1355 speed = reg & DWC3_DSTS_CONNECTSPD;
1356 if (speed == DWC3_DSTS_SUPERSPEED) {
1357 dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
1358 ret = -EINVAL;
1359 goto out;
1360 }
1361
1362 link_state = DWC3_DSTS_USBLNKST(reg);
1363
1364 switch (link_state) {
1365 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1366 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1367 break;
1368 default:
1369 dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
1370 link_state);
1371 ret = -EINVAL;
1372 goto out;
1373 }
1374
Felipe Balbi8598bde2012-01-02 18:55:57 +02001375 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1376 if (ret < 0) {
1377 dev_err(dwc->dev, "failed to put link in Recovery\n");
1378 goto out;
1379 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001380
Paul Zimmerman802fde92012-04-27 13:10:52 +03001381 /* Recent versions do this automatically */
1382 if (dwc->revision < DWC3_REVISION_194A) {
1383 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001384 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001385 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1386 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1387 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001388
Paul Zimmerman1d046792012-02-15 18:56:56 -08001389 /* poll until Link State changes to ON */
Felipe Balbi72246da2011-08-19 18:10:58 +03001390 timeout = jiffies + msecs_to_jiffies(100);
1391
Paul Zimmerman1d046792012-02-15 18:56:56 -08001392 while (!time_after(jiffies, timeout)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001393 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1394
1395 /* in HS, means ON */
1396 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1397 break;
1398 }
1399
1400 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1401 dev_err(dwc->dev, "failed to send remote wakeup\n");
1402 ret = -EINVAL;
1403 }
1404
1405out:
1406 spin_unlock_irqrestore(&dwc->lock, flags);
1407
1408 return ret;
1409}
1410
1411static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1412 int is_selfpowered)
1413{
1414 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001415 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001416
Paul Zimmerman249a4562012-02-24 17:32:16 -08001417 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001418 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001419 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001420
1421 return 0;
1422}
1423
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001424static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001425{
1426 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001427 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001428
1429 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001430 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001431 if (dwc->revision <= DWC3_REVISION_187A) {
1432 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1433 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1434 }
1435
1436 if (dwc->revision >= DWC3_REVISION_194A)
1437 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1438 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001439
1440 if (dwc->has_hibernation)
1441 reg |= DWC3_DCTL_KEEP_CONNECT;
1442
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001443 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001444 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001445 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001446
1447 if (dwc->has_hibernation && !suspend)
1448 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1449
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001450 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001451 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001452
1453 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1454
1455 do {
1456 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1457 if (is_on) {
1458 if (!(reg & DWC3_DSTS_DEVCTRLHLT))
1459 break;
1460 } else {
1461 if (reg & DWC3_DSTS_DEVCTRLHLT)
1462 break;
1463 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001464 timeout--;
1465 if (!timeout)
Pratyush Anand6f17f742012-07-02 10:21:55 +05301466 return -ETIMEDOUT;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001467 udelay(1);
Felipe Balbi72246da2011-08-19 18:10:58 +03001468 } while (1);
1469
Felipe Balbi73815282015-01-27 13:48:14 -06001470 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001471 dwc->gadget_driver
1472 ? dwc->gadget_driver->function : "no-function",
1473 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301474
1475 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001476}
1477
1478static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1479{
1480 struct dwc3 *dwc = gadget_to_dwc(g);
1481 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301482 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001483
1484 is_on = !!is_on;
1485
1486 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001487 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001488 spin_unlock_irqrestore(&dwc->lock, flags);
1489
Pratyush Anand6f17f742012-07-02 10:21:55 +05301490 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001491}
1492
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001493static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1494{
1495 u32 reg;
1496
1497 /* Enable all but Start and End of Frame IRQs */
1498 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1499 DWC3_DEVTEN_EVNTOVERFLOWEN |
1500 DWC3_DEVTEN_CMDCMPLTEN |
1501 DWC3_DEVTEN_ERRTICERREN |
1502 DWC3_DEVTEN_WKUPEVTEN |
1503 DWC3_DEVTEN_ULSTCNGEN |
1504 DWC3_DEVTEN_CONNECTDONEEN |
1505 DWC3_DEVTEN_USBRSTEN |
1506 DWC3_DEVTEN_DISCONNEVTEN);
1507
1508 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1509}
1510
1511static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1512{
1513 /* mask all interrupts */
1514 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1515}
1516
1517static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001518static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001519
Felipe Balbi72246da2011-08-19 18:10:58 +03001520static int dwc3_gadget_start(struct usb_gadget *g,
1521 struct usb_gadget_driver *driver)
1522{
1523 struct dwc3 *dwc = gadget_to_dwc(g);
1524 struct dwc3_ep *dep;
1525 unsigned long flags;
1526 int ret = 0;
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001527 int irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03001528 u32 reg;
1529
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001530 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1531 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
Felipe Balbie8adfc32013-06-12 21:11:14 +03001532 IRQF_SHARED, "dwc3", dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001533 if (ret) {
1534 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1535 irq, ret);
1536 goto err0;
1537 }
1538
Felipe Balbi72246da2011-08-19 18:10:58 +03001539 spin_lock_irqsave(&dwc->lock, flags);
1540
1541 if (dwc->gadget_driver) {
1542 dev_err(dwc->dev, "%s is already bound to %s\n",
1543 dwc->gadget.name,
1544 dwc->gadget_driver->driver.name);
1545 ret = -EBUSY;
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001546 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001547 }
1548
1549 dwc->gadget_driver = driver;
Felipe Balbi72246da2011-08-19 18:10:58 +03001550
Felipe Balbi72246da2011-08-19 18:10:58 +03001551 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1552 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001553
1554 /**
1555 * WORKAROUND: DWC3 revision < 2.20a have an issue
1556 * which would cause metastability state on Run/Stop
1557 * bit if we try to force the IP to USB2-only mode.
1558 *
1559 * Because of that, we cannot configure the IP to any
1560 * speed other than the SuperSpeed
1561 *
1562 * Refers to:
1563 *
1564 * STAR#9000525659: Clock Domain Crossing on DCTL in
1565 * USB 2.0 Mode
1566 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001567 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001568 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001569 } else {
1570 switch (dwc->maximum_speed) {
1571 case USB_SPEED_LOW:
1572 reg |= DWC3_DSTS_LOWSPEED;
1573 break;
1574 case USB_SPEED_FULL:
1575 reg |= DWC3_DSTS_FULLSPEED1;
1576 break;
1577 case USB_SPEED_HIGH:
1578 reg |= DWC3_DSTS_HIGHSPEED;
1579 break;
1580 case USB_SPEED_SUPER: /* FALLTHROUGH */
1581 case USB_SPEED_UNKNOWN: /* FALTHROUGH */
1582 default:
1583 reg |= DWC3_DSTS_SUPERSPEED;
1584 }
1585 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001586 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1587
Paul Zimmermanb23c8432011-09-30 10:58:42 +03001588 dwc->start_config_issued = false;
1589
Felipe Balbi72246da2011-08-19 18:10:58 +03001590 /* Start with SuperSpeed Default */
1591 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1592
1593 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001594 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1595 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001596 if (ret) {
1597 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001598 goto err2;
Felipe Balbi72246da2011-08-19 18:10:58 +03001599 }
1600
1601 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001602 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1603 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001604 if (ret) {
1605 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001606 goto err3;
Felipe Balbi72246da2011-08-19 18:10:58 +03001607 }
1608
1609 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001610 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001611 dwc3_ep0_out_start(dwc);
1612
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001613 dwc3_gadget_enable_irq(dwc);
1614
Felipe Balbi72246da2011-08-19 18:10:58 +03001615 spin_unlock_irqrestore(&dwc->lock, flags);
1616
1617 return 0;
1618
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001619err3:
Felipe Balbi72246da2011-08-19 18:10:58 +03001620 __dwc3_gadget_ep_disable(dwc->eps[0]);
1621
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001622err2:
Felipe Balbicdcedd62013-07-15 12:36:35 +03001623 dwc->gadget_driver = NULL;
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001624
1625err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001626 spin_unlock_irqrestore(&dwc->lock, flags);
1627
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001628 free_irq(irq, dwc);
1629
1630err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001631 return ret;
1632}
1633
Felipe Balbi22835b82014-10-17 12:05:12 -05001634static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001635{
1636 struct dwc3 *dwc = gadget_to_dwc(g);
1637 unsigned long flags;
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001638 int irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03001639
1640 spin_lock_irqsave(&dwc->lock, flags);
1641
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001642 dwc3_gadget_disable_irq(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001643 __dwc3_gadget_ep_disable(dwc->eps[0]);
1644 __dwc3_gadget_ep_disable(dwc->eps[1]);
1645
1646 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001647
1648 spin_unlock_irqrestore(&dwc->lock, flags);
1649
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001650 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1651 free_irq(irq, dwc);
1652
Felipe Balbi72246da2011-08-19 18:10:58 +03001653 return 0;
1654}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001655
Felipe Balbi72246da2011-08-19 18:10:58 +03001656static const struct usb_gadget_ops dwc3_gadget_ops = {
1657 .get_frame = dwc3_gadget_get_frame,
1658 .wakeup = dwc3_gadget_wakeup,
1659 .set_selfpowered = dwc3_gadget_set_selfpowered,
1660 .pullup = dwc3_gadget_pullup,
1661 .udc_start = dwc3_gadget_start,
1662 .udc_stop = dwc3_gadget_stop,
1663};
1664
1665/* -------------------------------------------------------------------------- */
1666
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001667static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1668 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001669{
1670 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001671 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001672
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001673 for (i = 0; i < num; i++) {
1674 u8 epnum = (i << 1) | (!!direction);
Felipe Balbi72246da2011-08-19 18:10:58 +03001675
Felipe Balbi72246da2011-08-19 18:10:58 +03001676 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001677 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001678 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001679
1680 dep->dwc = dwc;
1681 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001682 dep->direction = !!direction;
Felipe Balbi72246da2011-08-19 18:10:58 +03001683 dwc->eps[epnum] = dep;
1684
1685 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1686 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001687
Felipe Balbi72246da2011-08-19 18:10:58 +03001688 dep->endpoint.name = dep->name;
Felipe Balbi72246da2011-08-19 18:10:58 +03001689
Felipe Balbi73815282015-01-27 13:48:14 -06001690 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001691
Felipe Balbi72246da2011-08-19 18:10:58 +03001692 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001693 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301694 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001695 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1696 if (!epnum)
1697 dwc->gadget.ep0 = &dep->endpoint;
1698 } else {
1699 int ret;
1700
Robert Baldygae117e742013-12-13 12:23:38 +01001701 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001702 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001703 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1704 list_add_tail(&dep->endpoint.ep_list,
1705 &dwc->gadget.ep_list);
1706
1707 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001708 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001709 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001710 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001711
Felipe Balbi72246da2011-08-19 18:10:58 +03001712 INIT_LIST_HEAD(&dep->request_list);
1713 INIT_LIST_HEAD(&dep->req_queued);
1714 }
1715
1716 return 0;
1717}
1718
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001719static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1720{
1721 int ret;
1722
1723 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1724
1725 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1726 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001727 dwc3_trace(trace_dwc3_gadget,
1728 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001729 return ret;
1730 }
1731
1732 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1733 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001734 dwc3_trace(trace_dwc3_gadget,
1735 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001736 return ret;
1737 }
1738
1739 return 0;
1740}
1741
Felipe Balbi72246da2011-08-19 18:10:58 +03001742static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1743{
1744 struct dwc3_ep *dep;
1745 u8 epnum;
1746
1747 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1748 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001749 if (!dep)
1750 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301751 /*
1752 * Physical endpoints 0 and 1 are special; they form the
1753 * bi-directional USB endpoint 0.
1754 *
1755 * For those two physical endpoints, we don't allocate a TRB
1756 * pool nor do we add them the endpoints list. Due to that, we
1757 * shouldn't do these two operations otherwise we would end up
1758 * with all sorts of bugs when removing dwc3.ko.
1759 */
1760 if (epnum != 0 && epnum != 1) {
1761 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001762 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301763 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001764
1765 kfree(dep);
1766 }
1767}
1768
Felipe Balbi72246da2011-08-19 18:10:58 +03001769/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001770
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301771static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1772 struct dwc3_request *req, struct dwc3_trb *trb,
1773 const struct dwc3_event_depevt *event, int status)
1774{
1775 unsigned int count;
1776 unsigned int s_pkt = 0;
1777 unsigned int trb_status;
1778
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001779 trace_dwc3_complete_trb(dep, trb);
1780
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301781 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
1782 /*
1783 * We continue despite the error. There is not much we
1784 * can do. If we don't clean it up we loop forever. If
1785 * we skip the TRB then it gets overwritten after a
1786 * while since we use them in a ring buffer. A BUG()
1787 * would help. Lets hope that if this occurs, someone
1788 * fixes the root cause instead of looking away :)
1789 */
1790 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
1791 dep->name, trb);
1792 count = trb->size & DWC3_TRB_SIZE_MASK;
1793
1794 if (dep->direction) {
1795 if (count) {
1796 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1797 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
1798 dev_dbg(dwc->dev, "incomplete IN transfer %s\n",
1799 dep->name);
1800 /*
1801 * If missed isoc occurred and there is
1802 * no request queued then issue END
1803 * TRANSFER, so that core generates
1804 * next xfernotready and we will issue
1805 * a fresh START TRANSFER.
1806 * If there are still queued request
1807 * then wait, do not issue either END
1808 * or UPDATE TRANSFER, just attach next
1809 * request in request_list during
1810 * giveback.If any future queued request
1811 * is successfully transferred then we
1812 * will issue UPDATE TRANSFER for all
1813 * request in the request_list.
1814 */
1815 dep->flags |= DWC3_EP_MISSED_ISOC;
1816 } else {
1817 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1818 dep->name);
1819 status = -ECONNRESET;
1820 }
1821 } else {
1822 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1823 }
1824 } else {
1825 if (count && (event->status & DEPEVT_STATUS_SHORT))
1826 s_pkt = 1;
1827 }
1828
1829 /*
1830 * We assume here we will always receive the entire data block
1831 * which we should receive. Meaning, if we program RX to
1832 * receive 4K but we receive only 2K, we assume that's all we
1833 * should receive and we simply bounce the request back to the
1834 * gadget driver for further processing.
1835 */
1836 req->request.actual += req->request.length - count;
1837 if (s_pkt)
1838 return 1;
1839 if ((event->status & DEPEVT_STATUS_LST) &&
1840 (trb->ctrl & (DWC3_TRB_CTRL_LST |
1841 DWC3_TRB_CTRL_HWO)))
1842 return 1;
1843 if ((event->status & DEPEVT_STATUS_IOC) &&
1844 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1845 return 1;
1846 return 0;
1847}
1848
Felipe Balbi72246da2011-08-19 18:10:58 +03001849static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1850 const struct dwc3_event_depevt *event, int status)
1851{
1852 struct dwc3_request *req;
Felipe Balbif6bafc62012-02-06 11:04:53 +02001853 struct dwc3_trb *trb;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301854 unsigned int slot;
1855 unsigned int i;
1856 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001857
1858 do {
1859 req = next_request(&dep->req_queued);
Sebastian Andrzej Siewiord39ee7b2011-11-03 10:32:20 +01001860 if (!req) {
1861 WARN_ON_ONCE(1);
1862 return 1;
1863 }
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301864 i = 0;
1865 do {
1866 slot = req->start_slot + i;
1867 if ((slot == DWC3_TRB_NUM - 1) &&
1868 usb_endpoint_xfer_isoc(dep->endpoint.desc))
1869 slot++;
1870 slot %= DWC3_TRB_NUM;
1871 trb = &dep->trb_pool[slot];
Felipe Balbi72246da2011-08-19 18:10:58 +03001872
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301873 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
1874 event, status);
1875 if (ret)
1876 break;
1877 }while (++i < req->request.num_mapped_sgs);
Felipe Balbi72246da2011-08-19 18:10:58 +03001878
Felipe Balbi72246da2011-08-19 18:10:58 +03001879 dwc3_gadget_giveback(dep, req, status);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301880
1881 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001882 break;
1883 } while (1);
1884
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301885 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1886 list_empty(&dep->req_queued)) {
1887 if (list_empty(&dep->request_list)) {
1888 /*
1889 * If there is no entry in request list then do
1890 * not issue END TRANSFER now. Just set PENDING
1891 * flag, so that END TRANSFER is issued when an
1892 * entry is added into request list.
1893 */
1894 dep->flags = DWC3_EP_PENDING_REQUEST;
1895 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03001896 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301897 dep->flags = DWC3_EP_ENABLED;
1898 }
Pratyush Anand7efea862013-01-14 15:59:32 +05301899 return 1;
1900 }
1901
Felipe Balbi72246da2011-08-19 18:10:58 +03001902 return 1;
1903}
1904
1905static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09001906 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03001907{
1908 unsigned status = 0;
1909 int clean_busy;
1910
1911 if (event->status & DEPEVT_STATUS_BUSERR)
1912 status = -ECONNRESET;
1913
Paul Zimmerman1d046792012-02-15 18:56:56 -08001914 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08001915 if (clean_busy)
Felipe Balbi72246da2011-08-19 18:10:58 +03001916 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03001917
1918 /*
1919 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
1920 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
1921 */
1922 if (dwc->revision < DWC3_REVISION_183A) {
1923 u32 reg;
1924 int i;
1925
1926 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05001927 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03001928
1929 if (!(dep->flags & DWC3_EP_ENABLED))
1930 continue;
1931
1932 if (!list_empty(&dep->req_queued))
1933 return;
1934 }
1935
1936 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1937 reg |= dwc->u1u2;
1938 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1939
1940 dwc->u1u2 = 0;
1941 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001942}
1943
Felipe Balbi72246da2011-08-19 18:10:58 +03001944static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
1945 const struct dwc3_event_depevt *event)
1946{
1947 struct dwc3_ep *dep;
1948 u8 epnum = event->endpoint_number;
1949
1950 dep = dwc->eps[epnum];
1951
Felipe Balbi3336abb2012-06-06 09:19:35 +03001952 if (!(dep->flags & DWC3_EP_ENABLED))
1953 return;
1954
Felipe Balbi72246da2011-08-19 18:10:58 +03001955 if (epnum == 0 || epnum == 1) {
1956 dwc3_ep0_interrupt(dwc, event);
1957 return;
1958 }
1959
1960 switch (event->endpoint_event) {
1961 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03001962 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08001963
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001964 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001965 dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
1966 dep->name);
1967 return;
1968 }
1969
Jingoo Han029d97f2014-07-04 15:00:51 +09001970 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03001971 break;
1972 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09001973 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03001974 break;
1975 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001976 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001977 dwc3_gadget_start_isoc(dwc, dep, event);
1978 } else {
1979 int ret;
1980
Felipe Balbi73815282015-01-27 13:48:14 -06001981 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
Felipe Balbi40aa41fb2012-01-18 17:06:03 +02001982 dep->name, event->status &
1983 DEPEVT_STATUS_TRANSFER_ACTIVE
Felipe Balbi72246da2011-08-19 18:10:58 +03001984 ? "Transfer Active"
1985 : "Transfer Not Active");
1986
1987 ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
1988 if (!ret || ret == -EBUSY)
1989 return;
1990
1991 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1992 dep->name);
1993 }
1994
1995 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03001996 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001997 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03001998 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
1999 dep->name);
2000 return;
2001 }
2002
2003 switch (event->status) {
2004 case DEPEVT_STREAMEVT_FOUND:
Felipe Balbi73815282015-01-27 13:48:14 -06002005 dwc3_trace(trace_dwc3_gadget,
2006 "Stream %d found and started",
Felipe Balbi879631a2011-09-30 10:58:47 +03002007 event->parameters);
2008
2009 break;
2010 case DEPEVT_STREAMEVT_NOTFOUND:
2011 /* FALLTHROUGH */
2012 default:
2013 dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
2014 }
2015 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002016 case DWC3_DEPEVT_RXTXFIFOEVT:
2017 dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
2018 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002019 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbi73815282015-01-27 13:48:14 -06002020 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002021 break;
2022 }
2023}
2024
2025static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2026{
2027 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2028 spin_unlock(&dwc->lock);
2029 dwc->gadget_driver->disconnect(&dwc->gadget);
2030 spin_lock(&dwc->lock);
2031 }
2032}
2033
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002034static void dwc3_suspend_gadget(struct dwc3 *dwc)
2035{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002036 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002037 spin_unlock(&dwc->lock);
2038 dwc->gadget_driver->suspend(&dwc->gadget);
2039 spin_lock(&dwc->lock);
2040 }
2041}
2042
2043static void dwc3_resume_gadget(struct dwc3 *dwc)
2044{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002045 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002046 spin_unlock(&dwc->lock);
2047 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002048 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002049 }
2050}
2051
2052static void dwc3_reset_gadget(struct dwc3 *dwc)
2053{
2054 if (!dwc->gadget_driver)
2055 return;
2056
2057 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2058 spin_unlock(&dwc->lock);
2059 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002060 spin_lock(&dwc->lock);
2061 }
2062}
2063
Paul Zimmermanb992e682012-04-27 14:17:35 +03002064static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002065{
2066 struct dwc3_ep *dep;
2067 struct dwc3_gadget_ep_cmd_params params;
2068 u32 cmd;
2069 int ret;
2070
2071 dep = dwc->eps[epnum];
2072
Felipe Balbib4996a82012-06-06 12:04:13 +03002073 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302074 return;
2075
Pratyush Anand57911502012-07-06 15:19:10 +05302076 /*
2077 * NOTICE: We are violating what the Databook says about the
2078 * EndTransfer command. Ideally we would _always_ wait for the
2079 * EndTransfer Command Completion IRQ, but that's causing too
2080 * much trouble synchronizing between us and gadget driver.
2081 *
2082 * We have discussed this with the IP Provider and it was
2083 * suggested to giveback all requests here, but give HW some
2084 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002085 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302086 *
2087 * Note also that a similar handling was tested by Synopsys
2088 * (thanks a lot Paul) and nothing bad has come out of it.
2089 * In short, what we're doing is:
2090 *
2091 * - Issue EndTransfer WITH CMDIOC bit set
2092 * - Wait 100us
2093 */
2094
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302095 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002096 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2097 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002098 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302099 memset(&params, 0, sizeof(params));
2100 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
2101 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002102 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002103 dep->flags &= ~DWC3_EP_BUSY;
Pratyush Anand57911502012-07-06 15:19:10 +05302104 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002105}
2106
2107static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2108{
2109 u32 epnum;
2110
2111 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2112 struct dwc3_ep *dep;
2113
2114 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002115 if (!dep)
2116 continue;
2117
Felipe Balbi72246da2011-08-19 18:10:58 +03002118 if (!(dep->flags & DWC3_EP_ENABLED))
2119 continue;
2120
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02002121 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002122 }
2123}
2124
2125static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2126{
2127 u32 epnum;
2128
2129 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2130 struct dwc3_ep *dep;
2131 struct dwc3_gadget_ep_cmd_params params;
2132 int ret;
2133
2134 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002135 if (!dep)
2136 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002137
2138 if (!(dep->flags & DWC3_EP_STALL))
2139 continue;
2140
2141 dep->flags &= ~DWC3_EP_STALL;
2142
2143 memset(&params, 0, sizeof(params));
2144 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
2145 DWC3_DEPCMD_CLEARSTALL, &params);
2146 WARN_ON_ONCE(ret);
2147 }
2148}
2149
2150static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2151{
Felipe Balbic4430a22012-05-24 10:30:01 +03002152 int reg;
2153
Felipe Balbi72246da2011-08-19 18:10:58 +03002154 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2155 reg &= ~DWC3_DCTL_INITU1ENA;
2156 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2157
2158 reg &= ~DWC3_DCTL_INITU2ENA;
2159 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002160
Felipe Balbi72246da2011-08-19 18:10:58 +03002161 dwc3_disconnect_gadget(dwc);
Paul Zimmermanb23c8432011-09-30 10:58:42 +03002162 dwc->start_config_issued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002163
2164 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002165 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002166 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbi72246da2011-08-19 18:10:58 +03002167}
2168
Felipe Balbi72246da2011-08-19 18:10:58 +03002169static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2170{
2171 u32 reg;
2172
Felipe Balbidf62df52011-10-14 15:11:49 +03002173 /*
2174 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2175 * would cause a missing Disconnect Event if there's a
2176 * pending Setup Packet in the FIFO.
2177 *
2178 * There's no suggested workaround on the official Bug
2179 * report, which states that "unless the driver/application
2180 * is doing any special handling of a disconnect event,
2181 * there is no functional issue".
2182 *
2183 * Unfortunately, it turns out that we _do_ some special
2184 * handling of a disconnect event, namely complete all
2185 * pending transfers, notify gadget driver of the
2186 * disconnection, and so on.
2187 *
2188 * Our suggested workaround is to follow the Disconnect
2189 * Event steps here, instead, based on a setup_packet_pending
2190 * flag. Such flag gets set whenever we have a XferNotReady
2191 * event on EP0 and gets cleared on XferComplete for the
2192 * same endpoint.
2193 *
2194 * Refers to:
2195 *
2196 * STAR#9000466709: RTL: Device : Disconnect event not
2197 * generated if setup packet pending in FIFO
2198 */
2199 if (dwc->revision < DWC3_REVISION_188A) {
2200 if (dwc->setup_packet_pending)
2201 dwc3_gadget_disconnect_interrupt(dwc);
2202 }
2203
Felipe Balbi8e744752014-11-06 14:27:53 +08002204 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002205
2206 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2207 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2208 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002209 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002210
2211 dwc3_stop_active_transfers(dwc);
2212 dwc3_clear_stall_all_ep(dwc);
Paul Zimmermanb23c8432011-09-30 10:58:42 +03002213 dwc->start_config_issued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002214
2215 /* Reset device address to zero */
2216 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2217 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2218 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002219}
2220
2221static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2222{
2223 u32 reg;
2224 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2225
2226 /*
2227 * We change the clock only at SS but I dunno why I would want to do
2228 * this. Maybe it becomes part of the power saving plan.
2229 */
2230
2231 if (speed != DWC3_DSTS_SUPERSPEED)
2232 return;
2233
2234 /*
2235 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2236 * each time on Connect Done.
2237 */
2238 if (!usb30_clock)
2239 return;
2240
2241 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2242 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2243 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2244}
2245
Felipe Balbi72246da2011-08-19 18:10:58 +03002246static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2247{
Felipe Balbi72246da2011-08-19 18:10:58 +03002248 struct dwc3_ep *dep;
2249 int ret;
2250 u32 reg;
2251 u8 speed;
2252
Felipe Balbi72246da2011-08-19 18:10:58 +03002253 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2254 speed = reg & DWC3_DSTS_CONNECTSPD;
2255 dwc->speed = speed;
2256
2257 dwc3_update_ram_clk_sel(dwc, speed);
2258
2259 switch (speed) {
2260 case DWC3_DCFG_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002261 /*
2262 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2263 * would cause a missing USB3 Reset event.
2264 *
2265 * In such situations, we should force a USB3 Reset
2266 * event by calling our dwc3_gadget_reset_interrupt()
2267 * routine.
2268 *
2269 * Refers to:
2270 *
2271 * STAR#9000483510: RTL: SS : USB3 reset event may
2272 * not be generated always when the link enters poll
2273 */
2274 if (dwc->revision < DWC3_REVISION_190A)
2275 dwc3_gadget_reset_interrupt(dwc);
2276
Felipe Balbi72246da2011-08-19 18:10:58 +03002277 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2278 dwc->gadget.ep0->maxpacket = 512;
2279 dwc->gadget.speed = USB_SPEED_SUPER;
2280 break;
2281 case DWC3_DCFG_HIGHSPEED:
2282 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2283 dwc->gadget.ep0->maxpacket = 64;
2284 dwc->gadget.speed = USB_SPEED_HIGH;
2285 break;
2286 case DWC3_DCFG_FULLSPEED2:
2287 case DWC3_DCFG_FULLSPEED1:
2288 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2289 dwc->gadget.ep0->maxpacket = 64;
2290 dwc->gadget.speed = USB_SPEED_FULL;
2291 break;
2292 case DWC3_DCFG_LOWSPEED:
2293 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2294 dwc->gadget.ep0->maxpacket = 8;
2295 dwc->gadget.speed = USB_SPEED_LOW;
2296 break;
2297 }
2298
Pratyush Anand2b758352013-01-14 15:59:31 +05302299 /* Enable USB2 LPM Capability */
2300
2301 if ((dwc->revision > DWC3_REVISION_194A)
2302 && (speed != DWC3_DCFG_SUPERSPEED)) {
2303 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2304 reg |= DWC3_DCFG_LPM_CAP;
2305 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2306
2307 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2308 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2309
Huang Rui460d0982014-10-31 11:11:18 +08002310 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302311
Huang Rui80caf7d2014-10-28 19:54:26 +08002312 /*
2313 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2314 * DCFG.LPMCap is set, core responses with an ACK and the
2315 * BESL value in the LPM token is less than or equal to LPM
2316 * NYET threshold.
2317 */
2318 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2319 && dwc->has_lpm_erratum,
2320 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2321
2322 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2323 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2324
Pratyush Anand2b758352013-01-14 15:59:31 +05302325 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002326 } else {
2327 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2328 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2329 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302330 }
2331
Felipe Balbi72246da2011-08-19 18:10:58 +03002332 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002333 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2334 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002335 if (ret) {
2336 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2337 return;
2338 }
2339
2340 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002341 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2342 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002343 if (ret) {
2344 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2345 return;
2346 }
2347
2348 /*
2349 * Configure PHY via GUSB3PIPECTLn if required.
2350 *
2351 * Update GTXFIFOSIZn
2352 *
2353 * In both cases reset values should be sufficient.
2354 */
2355}
2356
2357static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2358{
Felipe Balbi72246da2011-08-19 18:10:58 +03002359 /*
2360 * TODO take core out of low power mode when that's
2361 * implemented.
2362 */
2363
2364 dwc->gadget_driver->resume(&dwc->gadget);
2365}
2366
2367static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2368 unsigned int evtinfo)
2369{
Felipe Balbifae2b902011-10-14 13:00:30 +03002370 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002371 unsigned int pwropt;
2372
2373 /*
2374 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2375 * Hibernation mode enabled which would show up when device detects
2376 * host-initiated U3 exit.
2377 *
2378 * In that case, device will generate a Link State Change Interrupt
2379 * from U3 to RESUME which is only necessary if Hibernation is
2380 * configured in.
2381 *
2382 * There are no functional changes due to such spurious event and we
2383 * just need to ignore it.
2384 *
2385 * Refers to:
2386 *
2387 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2388 * operational mode
2389 */
2390 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2391 if ((dwc->revision < DWC3_REVISION_250A) &&
2392 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2393 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2394 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002395 dwc3_trace(trace_dwc3_gadget,
2396 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002397 return;
2398 }
2399 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002400
2401 /*
2402 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2403 * on the link partner, the USB session might do multiple entry/exit
2404 * of low power states before a transfer takes place.
2405 *
2406 * Due to this problem, we might experience lower throughput. The
2407 * suggested workaround is to disable DCTL[12:9] bits if we're
2408 * transitioning from U1/U2 to U0 and enable those bits again
2409 * after a transfer completes and there are no pending transfers
2410 * on any of the enabled endpoints.
2411 *
2412 * This is the first half of that workaround.
2413 *
2414 * Refers to:
2415 *
2416 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2417 * core send LGO_Ux entering U0
2418 */
2419 if (dwc->revision < DWC3_REVISION_183A) {
2420 if (next == DWC3_LINK_STATE_U0) {
2421 u32 u1u2;
2422 u32 reg;
2423
2424 switch (dwc->link_state) {
2425 case DWC3_LINK_STATE_U1:
2426 case DWC3_LINK_STATE_U2:
2427 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2428 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2429 | DWC3_DCTL_ACCEPTU2ENA
2430 | DWC3_DCTL_INITU1ENA
2431 | DWC3_DCTL_ACCEPTU1ENA);
2432
2433 if (!dwc->u1u2)
2434 dwc->u1u2 = reg & u1u2;
2435
2436 reg &= ~u1u2;
2437
2438 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2439 break;
2440 default:
2441 /* do nothing */
2442 break;
2443 }
2444 }
2445 }
2446
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002447 switch (next) {
2448 case DWC3_LINK_STATE_U1:
2449 if (dwc->speed == USB_SPEED_SUPER)
2450 dwc3_suspend_gadget(dwc);
2451 break;
2452 case DWC3_LINK_STATE_U2:
2453 case DWC3_LINK_STATE_U3:
2454 dwc3_suspend_gadget(dwc);
2455 break;
2456 case DWC3_LINK_STATE_RESUME:
2457 dwc3_resume_gadget(dwc);
2458 break;
2459 default:
2460 /* do nothing */
2461 break;
2462 }
2463
Felipe Balbie57ebc12014-04-22 13:20:12 -05002464 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002465}
2466
Felipe Balbie1dadd32014-02-25 14:47:54 -06002467static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2468 unsigned int evtinfo)
2469{
2470 unsigned int is_ss = evtinfo & BIT(4);
2471
2472 /**
2473 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2474 * have a known issue which can cause USB CV TD.9.23 to fail
2475 * randomly.
2476 *
2477 * Because of this issue, core could generate bogus hibernation
2478 * events which SW needs to ignore.
2479 *
2480 * Refers to:
2481 *
2482 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2483 * Device Fallback from SuperSpeed
2484 */
2485 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2486 return;
2487
2488 /* enter hibernation here */
2489}
2490
Felipe Balbi72246da2011-08-19 18:10:58 +03002491static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2492 const struct dwc3_event_devt *event)
2493{
2494 switch (event->type) {
2495 case DWC3_DEVICE_EVENT_DISCONNECT:
2496 dwc3_gadget_disconnect_interrupt(dwc);
2497 break;
2498 case DWC3_DEVICE_EVENT_RESET:
2499 dwc3_gadget_reset_interrupt(dwc);
2500 break;
2501 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2502 dwc3_gadget_conndone_interrupt(dwc);
2503 break;
2504 case DWC3_DEVICE_EVENT_WAKEUP:
2505 dwc3_gadget_wakeup_interrupt(dwc);
2506 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002507 case DWC3_DEVICE_EVENT_HIBER_REQ:
2508 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2509 "unexpected hibernation event\n"))
2510 break;
2511
2512 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2513 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002514 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2515 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2516 break;
2517 case DWC3_DEVICE_EVENT_EOPF:
Felipe Balbi73815282015-01-27 13:48:14 -06002518 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
Felipe Balbi72246da2011-08-19 18:10:58 +03002519 break;
2520 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi73815282015-01-27 13:48:14 -06002521 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
Felipe Balbi72246da2011-08-19 18:10:58 +03002522 break;
2523 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi73815282015-01-27 13:48:14 -06002524 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
Felipe Balbi72246da2011-08-19 18:10:58 +03002525 break;
2526 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi73815282015-01-27 13:48:14 -06002527 dwc3_trace(trace_dwc3_gadget, "Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002528 break;
2529 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi73815282015-01-27 13:48:14 -06002530 dwc3_trace(trace_dwc3_gadget, "Overflow");
Felipe Balbi72246da2011-08-19 18:10:58 +03002531 break;
2532 default:
Felipe Balbie9f2aa872015-01-27 13:49:28 -06002533 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002534 }
2535}
2536
2537static void dwc3_process_event_entry(struct dwc3 *dwc,
2538 const union dwc3_event *event)
2539{
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002540 trace_dwc3_event(event->raw);
2541
Felipe Balbi72246da2011-08-19 18:10:58 +03002542 /* Endpoint IRQ, handle it and return early */
2543 if (event->type.is_devspec == 0) {
2544 /* depevt */
2545 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2546 }
2547
2548 switch (event->type.type) {
2549 case DWC3_EVENT_TYPE_DEV:
2550 dwc3_gadget_interrupt(dwc, &event->devt);
2551 break;
2552 /* REVISIT what to do with Carkit and I2C events ? */
2553 default:
2554 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2555 }
2556}
2557
Felipe Balbif42f2442013-06-12 21:25:08 +03002558static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
2559{
2560 struct dwc3_event_buffer *evt;
2561 irqreturn_t ret = IRQ_NONE;
2562 int left;
2563 u32 reg;
2564
2565 evt = dwc->ev_buffs[buf];
2566 left = evt->count;
2567
2568 if (!(evt->flags & DWC3_EVENT_PENDING))
2569 return IRQ_NONE;
2570
2571 while (left > 0) {
2572 union dwc3_event event;
2573
2574 event.raw = *(u32 *) (evt->buf + evt->lpos);
2575
2576 dwc3_process_event_entry(dwc, &event);
2577
2578 /*
2579 * FIXME we wrap around correctly to the next entry as
2580 * almost all entries are 4 bytes in size. There is one
2581 * entry which has 12 bytes which is a regular entry
2582 * followed by 8 bytes data. ATM I don't know how
2583 * things are organized if we get next to the a
2584 * boundary so I worry about that once we try to handle
2585 * that.
2586 */
2587 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2588 left -= 4;
2589
2590 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
2591 }
2592
2593 evt->count = 0;
2594 evt->flags &= ~DWC3_EVENT_PENDING;
2595 ret = IRQ_HANDLED;
2596
2597 /* Unmask interrupt */
2598 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
2599 reg &= ~DWC3_GEVNTSIZ_INTMASK;
2600 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
2601
2602 return ret;
2603}
2604
Felipe Balbib15a7622011-06-30 16:57:15 +03002605static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc)
2606{
2607 struct dwc3 *dwc = _dwc;
2608 unsigned long flags;
2609 irqreturn_t ret = IRQ_NONE;
2610 int i;
2611
2612 spin_lock_irqsave(&dwc->lock, flags);
2613
Felipe Balbif42f2442013-06-12 21:25:08 +03002614 for (i = 0; i < dwc->num_event_buffers; i++)
2615 ret |= dwc3_process_event_buf(dwc, i);
Felipe Balbib15a7622011-06-30 16:57:15 +03002616
2617 spin_unlock_irqrestore(&dwc->lock, flags);
2618
2619 return ret;
2620}
2621
Felipe Balbi7f97aa92013-06-12 21:16:11 +03002622static irqreturn_t dwc3_check_event_buf(struct dwc3 *dwc, u32 buf)
Felipe Balbi72246da2011-08-19 18:10:58 +03002623{
2624 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002625 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002626 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002627
Felipe Balbib15a7622011-06-30 16:57:15 +03002628 evt = dwc->ev_buffs[buf];
2629
Felipe Balbi72246da2011-08-19 18:10:58 +03002630 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
2631 count &= DWC3_GEVNTCOUNT_MASK;
2632 if (!count)
2633 return IRQ_NONE;
2634
Felipe Balbib15a7622011-06-30 16:57:15 +03002635 evt->count = count;
2636 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002637
Felipe Balbie8adfc32013-06-12 21:11:14 +03002638 /* Mask interrupt */
2639 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
2640 reg |= DWC3_GEVNTSIZ_INTMASK;
2641 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
2642
Felipe Balbib15a7622011-06-30 16:57:15 +03002643 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002644}
2645
2646static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
2647{
2648 struct dwc3 *dwc = _dwc;
2649 int i;
2650 irqreturn_t ret = IRQ_NONE;
2651
2652 spin_lock(&dwc->lock);
2653
Felipe Balbi9f622b22011-10-12 10:31:04 +03002654 for (i = 0; i < dwc->num_event_buffers; i++) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002655 irqreturn_t status;
2656
Felipe Balbi7f97aa92013-06-12 21:16:11 +03002657 status = dwc3_check_event_buf(dwc, i);
Felipe Balbib15a7622011-06-30 16:57:15 +03002658 if (status == IRQ_WAKE_THREAD)
Felipe Balbi72246da2011-08-19 18:10:58 +03002659 ret = status;
2660 }
2661
2662 spin_unlock(&dwc->lock);
2663
2664 return ret;
2665}
2666
2667/**
2668 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002669 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002670 *
2671 * Returns 0 on success otherwise negative errno.
2672 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002673int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002674{
Felipe Balbi72246da2011-08-19 18:10:58 +03002675 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002676
2677 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2678 &dwc->ctrl_req_addr, GFP_KERNEL);
2679 if (!dwc->ctrl_req) {
2680 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2681 ret = -ENOMEM;
2682 goto err0;
2683 }
2684
2685 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2686 &dwc->ep0_trb_addr, GFP_KERNEL);
2687 if (!dwc->ep0_trb) {
2688 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2689 ret = -ENOMEM;
2690 goto err1;
2691 }
2692
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002693 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002694 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002695 ret = -ENOMEM;
2696 goto err2;
2697 }
2698
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002699 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002700 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2701 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002702 if (!dwc->ep0_bounce) {
2703 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2704 ret = -ENOMEM;
2705 goto err3;
2706 }
2707
Felipe Balbi72246da2011-08-19 18:10:58 +03002708 dwc->gadget.ops = &dwc3_gadget_ops;
Michal Nazarewiczd327ab52011-11-19 18:27:37 +01002709 dwc->gadget.max_speed = USB_SPEED_SUPER;
Felipe Balbi72246da2011-08-19 18:10:58 +03002710 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02002711 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002712 dwc->gadget.name = "dwc3-gadget";
2713
2714 /*
David Cohena4b9d942013-12-09 15:55:38 -08002715 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2716 * on ep out.
2717 */
2718 dwc->gadget.quirk_ep_out_aligned_size = true;
2719
2720 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03002721 * REVISIT: Here we should clear all pending IRQs to be
2722 * sure we're starting from a well known location.
2723 */
2724
2725 ret = dwc3_gadget_init_endpoints(dwc);
2726 if (ret)
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002727 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03002728
Felipe Balbi72246da2011-08-19 18:10:58 +03002729 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2730 if (ret) {
2731 dev_err(dwc->dev, "failed to register udc\n");
David Cohene1f80462013-09-11 17:42:47 -07002732 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03002733 }
2734
2735 return 0;
2736
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002737err4:
David Cohene1f80462013-09-11 17:42:47 -07002738 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002739 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2740 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002741
Felipe Balbi72246da2011-08-19 18:10:58 +03002742err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02002743 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03002744
2745err2:
2746 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2747 dwc->ep0_trb, dwc->ep0_trb_addr);
2748
2749err1:
2750 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2751 dwc->ctrl_req, dwc->ctrl_req_addr);
2752
2753err0:
2754 return ret;
2755}
2756
Felipe Balbi7415f172012-04-30 14:56:33 +03002757/* -------------------------------------------------------------------------- */
2758
Felipe Balbi72246da2011-08-19 18:10:58 +03002759void dwc3_gadget_exit(struct dwc3 *dwc)
2760{
Felipe Balbi72246da2011-08-19 18:10:58 +03002761 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03002762
Felipe Balbi72246da2011-08-19 18:10:58 +03002763 dwc3_gadget_free_endpoints(dwc);
2764
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002765 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2766 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002767
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02002768 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03002769
2770 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2771 dwc->ep0_trb, dwc->ep0_trb_addr);
2772
2773 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2774 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03002775}
Felipe Balbi7415f172012-04-30 14:56:33 +03002776
Felipe Balbi0b0231a2014-10-07 10:19:23 -05002777int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03002778{
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002779 if (dwc->pullups_connected) {
Felipe Balbi7415f172012-04-30 14:56:33 +03002780 dwc3_gadget_disable_irq(dwc);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002781 dwc3_gadget_run_stop(dwc, true, true);
2782 }
Felipe Balbi7415f172012-04-30 14:56:33 +03002783
Felipe Balbi7415f172012-04-30 14:56:33 +03002784 __dwc3_gadget_ep_disable(dwc->eps[0]);
2785 __dwc3_gadget_ep_disable(dwc->eps[1]);
2786
2787 dwc->dcfg = dwc3_readl(dwc->regs, DWC3_DCFG);
2788
2789 return 0;
2790}
2791
2792int dwc3_gadget_resume(struct dwc3 *dwc)
2793{
2794 struct dwc3_ep *dep;
2795 int ret;
2796
2797 /* Start with SuperSpeed Default */
2798 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2799
2800 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002801 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2802 false);
Felipe Balbi7415f172012-04-30 14:56:33 +03002803 if (ret)
2804 goto err0;
2805
2806 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002807 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2808 false);
Felipe Balbi7415f172012-04-30 14:56:33 +03002809 if (ret)
2810 goto err1;
2811
2812 /* begin to receive SETUP packets */
2813 dwc->ep0state = EP0_SETUP_PHASE;
2814 dwc3_ep0_out_start(dwc);
2815
2816 dwc3_writel(dwc->regs, DWC3_DCFG, dwc->dcfg);
2817
Felipe Balbi0b0231a2014-10-07 10:19:23 -05002818 if (dwc->pullups_connected) {
2819 dwc3_gadget_enable_irq(dwc);
2820 dwc3_gadget_run_stop(dwc, true, false);
2821 }
2822
Felipe Balbi7415f172012-04-30 14:56:33 +03002823 return 0;
2824
2825err1:
2826 __dwc3_gadget_ep_disable(dwc->eps[0]);
2827
2828err0:
2829 return ret;
2830}