blob: 63ed92d56c8fafaf2014cf734b1de2091c5e4356 [file] [log] [blame]
Magnus Damm9570ef22009-05-01 06:51:00 +00001/*
2 * SuperH Timer Support - TMU
3 *
4 * Copyright (C) 2009 Magnus Damm
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/init.h>
21#include <linux/platform_device.h>
22#include <linux/spinlock.h>
23#include <linux/interrupt.h>
24#include <linux/ioport.h>
25#include <linux/delay.h>
26#include <linux/io.h>
27#include <linux/clk.h>
28#include <linux/irq.h>
29#include <linux/err.h>
30#include <linux/clocksource.h>
31#include <linux/clockchips.h>
Paul Mundt46a12f72009-05-03 17:57:17 +090032#include <linux/sh_timer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker7deeab52011-07-03 13:36:22 -040034#include <linux/module.h>
Rafael J. Wysocki2ee619f2012-03-13 22:40:00 +010035#include <linux/pm_domain.h>
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +020036#include <linux/pm_runtime.h>
Magnus Damm9570ef22009-05-01 06:51:00 +000037
Laurent Pinchart0a72aa32014-01-27 22:04:17 +010038struct sh_tmu_device;
Laurent Pinchartde2d12c2014-01-27 15:29:19 +010039
40struct sh_tmu_channel {
Laurent Pinchart0a72aa32014-01-27 22:04:17 +010041 struct sh_tmu_device *tmu;
Laurent Pinchartfe68eb82014-01-27 22:04:17 +010042 unsigned int index;
Laurent Pinchartde2d12c2014-01-27 15:29:19 +010043
Laurent Pinchartde693462014-01-27 22:04:17 +010044 void __iomem *base;
Laurent Pinchart1c56cf62014-02-17 11:27:49 +010045 int irq;
Laurent Pinchartde2d12c2014-01-27 15:29:19 +010046
Magnus Damm9570ef22009-05-01 06:51:00 +000047 unsigned long rate;
48 unsigned long periodic;
49 struct clock_event_device ced;
50 struct clocksource cs;
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +020051 bool cs_enabled;
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +020052 unsigned int enable_count;
Magnus Damm9570ef22009-05-01 06:51:00 +000053};
54
Laurent Pinchart0a72aa32014-01-27 22:04:17 +010055struct sh_tmu_device {
Laurent Pinchartde2d12c2014-01-27 15:29:19 +010056 struct platform_device *pdev;
57
58 void __iomem *mapbase;
59 struct clk *clk;
60
Laurent Pincharta5de49f2014-01-27 22:04:17 +010061 struct sh_tmu_channel *channels;
62 unsigned int num_channels;
Laurent Pinchartde2d12c2014-01-27 15:29:19 +010063};
64
Paul Mundtc2225a52012-05-25 13:39:09 +090065static DEFINE_RAW_SPINLOCK(sh_tmu_lock);
Magnus Damm9570ef22009-05-01 06:51:00 +000066
67#define TSTR -1 /* shared register */
68#define TCOR 0 /* channel register */
69#define TCNT 1 /* channel register */
70#define TCR 2 /* channel register */
71
Laurent Pinchart5cfe2d12014-01-29 00:33:08 +010072#define TCR_UNF (1 << 8)
73#define TCR_UNIE (1 << 5)
74#define TCR_TPSC_CLK4 (0 << 0)
75#define TCR_TPSC_CLK16 (1 << 0)
76#define TCR_TPSC_CLK64 (2 << 0)
77#define TCR_TPSC_CLK256 (3 << 0)
78#define TCR_TPSC_CLK1024 (4 << 0)
79#define TCR_TPSC_MASK (7 << 0)
80
Laurent Pinchartde2d12c2014-01-27 15:29:19 +010081static inline unsigned long sh_tmu_read(struct sh_tmu_channel *ch, int reg_nr)
Magnus Damm9570ef22009-05-01 06:51:00 +000082{
Magnus Damm9570ef22009-05-01 06:51:00 +000083 unsigned long offs;
84
85 if (reg_nr == TSTR)
Laurent Pinchartde693462014-01-27 22:04:17 +010086 return ioread8(ch->tmu->mapbase);
Magnus Damm9570ef22009-05-01 06:51:00 +000087
88 offs = reg_nr << 2;
89
90 if (reg_nr == TCR)
Laurent Pinchartde693462014-01-27 22:04:17 +010091 return ioread16(ch->base + offs);
Magnus Damm9570ef22009-05-01 06:51:00 +000092 else
Laurent Pinchartde693462014-01-27 22:04:17 +010093 return ioread32(ch->base + offs);
Magnus Damm9570ef22009-05-01 06:51:00 +000094}
95
Laurent Pinchartde2d12c2014-01-27 15:29:19 +010096static inline void sh_tmu_write(struct sh_tmu_channel *ch, int reg_nr,
Magnus Damm9570ef22009-05-01 06:51:00 +000097 unsigned long value)
98{
Magnus Damm9570ef22009-05-01 06:51:00 +000099 unsigned long offs;
100
101 if (reg_nr == TSTR) {
Laurent Pinchartde693462014-01-27 22:04:17 +0100102 iowrite8(value, ch->tmu->mapbase);
Magnus Damm9570ef22009-05-01 06:51:00 +0000103 return;
104 }
105
106 offs = reg_nr << 2;
107
108 if (reg_nr == TCR)
Laurent Pinchartde693462014-01-27 22:04:17 +0100109 iowrite16(value, ch->base + offs);
Magnus Damm9570ef22009-05-01 06:51:00 +0000110 else
Laurent Pinchartde693462014-01-27 22:04:17 +0100111 iowrite32(value, ch->base + offs);
Magnus Damm9570ef22009-05-01 06:51:00 +0000112}
113
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100114static void sh_tmu_start_stop_ch(struct sh_tmu_channel *ch, int start)
Magnus Damm9570ef22009-05-01 06:51:00 +0000115{
Magnus Damm9570ef22009-05-01 06:51:00 +0000116 unsigned long flags, value;
117
118 /* start stop register shared by multiple timer channels */
Paul Mundtc2225a52012-05-25 13:39:09 +0900119 raw_spin_lock_irqsave(&sh_tmu_lock, flags);
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100120 value = sh_tmu_read(ch, TSTR);
Magnus Damm9570ef22009-05-01 06:51:00 +0000121
122 if (start)
Laurent Pinchartfe68eb82014-01-27 22:04:17 +0100123 value |= 1 << ch->index;
Magnus Damm9570ef22009-05-01 06:51:00 +0000124 else
Laurent Pinchartfe68eb82014-01-27 22:04:17 +0100125 value &= ~(1 << ch->index);
Magnus Damm9570ef22009-05-01 06:51:00 +0000126
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100127 sh_tmu_write(ch, TSTR, value);
Paul Mundtc2225a52012-05-25 13:39:09 +0900128 raw_spin_unlock_irqrestore(&sh_tmu_lock, flags);
Magnus Damm9570ef22009-05-01 06:51:00 +0000129}
130
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100131static int __sh_tmu_enable(struct sh_tmu_channel *ch)
Magnus Damm9570ef22009-05-01 06:51:00 +0000132{
Magnus Damm9570ef22009-05-01 06:51:00 +0000133 int ret;
134
Paul Mundtd4905ce2011-05-31 15:23:20 +0900135 /* enable clock */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100136 ret = clk_enable(ch->tmu->clk);
Magnus Damm9570ef22009-05-01 06:51:00 +0000137 if (ret) {
Laurent Pinchartfe68eb82014-01-27 22:04:17 +0100138 dev_err(&ch->tmu->pdev->dev, "ch%u: cannot enable clock\n",
139 ch->index);
Magnus Damm9570ef22009-05-01 06:51:00 +0000140 return ret;
141 }
142
143 /* make sure channel is disabled */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100144 sh_tmu_start_stop_ch(ch, 0);
Magnus Damm9570ef22009-05-01 06:51:00 +0000145
146 /* maximum timeout */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100147 sh_tmu_write(ch, TCOR, 0xffffffff);
148 sh_tmu_write(ch, TCNT, 0xffffffff);
Magnus Damm9570ef22009-05-01 06:51:00 +0000149
150 /* configure channel to parent clock / 4, irq off */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100151 ch->rate = clk_get_rate(ch->tmu->clk) / 4;
Laurent Pinchart5cfe2d12014-01-29 00:33:08 +0100152 sh_tmu_write(ch, TCR, TCR_TPSC_CLK4);
Magnus Damm9570ef22009-05-01 06:51:00 +0000153
154 /* enable channel */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100155 sh_tmu_start_stop_ch(ch, 1);
Magnus Damm9570ef22009-05-01 06:51:00 +0000156
157 return 0;
158}
159
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100160static int sh_tmu_enable(struct sh_tmu_channel *ch)
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200161{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100162 if (ch->enable_count++ > 0)
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200163 return 0;
164
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100165 pm_runtime_get_sync(&ch->tmu->pdev->dev);
166 dev_pm_syscore_device(&ch->tmu->pdev->dev, true);
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200167
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100168 return __sh_tmu_enable(ch);
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200169}
170
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100171static void __sh_tmu_disable(struct sh_tmu_channel *ch)
Magnus Damm9570ef22009-05-01 06:51:00 +0000172{
173 /* disable channel */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100174 sh_tmu_start_stop_ch(ch, 0);
Magnus Damm9570ef22009-05-01 06:51:00 +0000175
Magnus Dammbe890a12009-06-17 05:04:04 +0000176 /* disable interrupts in TMU block */
Laurent Pinchart5cfe2d12014-01-29 00:33:08 +0100177 sh_tmu_write(ch, TCR, TCR_TPSC_CLK4);
Magnus Dammbe890a12009-06-17 05:04:04 +0000178
Paul Mundtd4905ce2011-05-31 15:23:20 +0900179 /* stop clock */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100180 clk_disable(ch->tmu->clk);
Magnus Damm9570ef22009-05-01 06:51:00 +0000181}
182
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100183static void sh_tmu_disable(struct sh_tmu_channel *ch)
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200184{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100185 if (WARN_ON(ch->enable_count == 0))
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200186 return;
187
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100188 if (--ch->enable_count > 0)
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200189 return;
190
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100191 __sh_tmu_disable(ch);
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200192
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100193 dev_pm_syscore_device(&ch->tmu->pdev->dev, false);
194 pm_runtime_put(&ch->tmu->pdev->dev);
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200195}
196
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100197static void sh_tmu_set_next(struct sh_tmu_channel *ch, unsigned long delta,
Magnus Damm9570ef22009-05-01 06:51:00 +0000198 int periodic)
199{
200 /* stop timer */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100201 sh_tmu_start_stop_ch(ch, 0);
Magnus Damm9570ef22009-05-01 06:51:00 +0000202
203 /* acknowledge interrupt */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100204 sh_tmu_read(ch, TCR);
Magnus Damm9570ef22009-05-01 06:51:00 +0000205
206 /* enable interrupt */
Laurent Pinchart5cfe2d12014-01-29 00:33:08 +0100207 sh_tmu_write(ch, TCR, TCR_UNIE | TCR_TPSC_CLK4);
Magnus Damm9570ef22009-05-01 06:51:00 +0000208
209 /* reload delta value in case of periodic timer */
210 if (periodic)
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100211 sh_tmu_write(ch, TCOR, delta);
Magnus Damm9570ef22009-05-01 06:51:00 +0000212 else
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100213 sh_tmu_write(ch, TCOR, 0xffffffff);
Magnus Damm9570ef22009-05-01 06:51:00 +0000214
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100215 sh_tmu_write(ch, TCNT, delta);
Magnus Damm9570ef22009-05-01 06:51:00 +0000216
217 /* start timer */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100218 sh_tmu_start_stop_ch(ch, 1);
Magnus Damm9570ef22009-05-01 06:51:00 +0000219}
220
221static irqreturn_t sh_tmu_interrupt(int irq, void *dev_id)
222{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100223 struct sh_tmu_channel *ch = dev_id;
Magnus Damm9570ef22009-05-01 06:51:00 +0000224
225 /* disable or acknowledge interrupt */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100226 if (ch->ced.mode == CLOCK_EVT_MODE_ONESHOT)
Laurent Pinchart5cfe2d12014-01-29 00:33:08 +0100227 sh_tmu_write(ch, TCR, TCR_TPSC_CLK4);
Magnus Damm9570ef22009-05-01 06:51:00 +0000228 else
Laurent Pinchart5cfe2d12014-01-29 00:33:08 +0100229 sh_tmu_write(ch, TCR, TCR_UNIE | TCR_TPSC_CLK4);
Magnus Damm9570ef22009-05-01 06:51:00 +0000230
231 /* notify clockevent layer */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100232 ch->ced.event_handler(&ch->ced);
Magnus Damm9570ef22009-05-01 06:51:00 +0000233 return IRQ_HANDLED;
234}
235
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100236static struct sh_tmu_channel *cs_to_sh_tmu(struct clocksource *cs)
Magnus Damm9570ef22009-05-01 06:51:00 +0000237{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100238 return container_of(cs, struct sh_tmu_channel, cs);
Magnus Damm9570ef22009-05-01 06:51:00 +0000239}
240
241static cycle_t sh_tmu_clocksource_read(struct clocksource *cs)
242{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100243 struct sh_tmu_channel *ch = cs_to_sh_tmu(cs);
Magnus Damm9570ef22009-05-01 06:51:00 +0000244
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100245 return sh_tmu_read(ch, TCNT) ^ 0xffffffff;
Magnus Damm9570ef22009-05-01 06:51:00 +0000246}
247
248static int sh_tmu_clocksource_enable(struct clocksource *cs)
249{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100250 struct sh_tmu_channel *ch = cs_to_sh_tmu(cs);
Magnus Damm0aeac452011-04-25 22:38:37 +0900251 int ret;
Magnus Damm9570ef22009-05-01 06:51:00 +0000252
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100253 if (WARN_ON(ch->cs_enabled))
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200254 return 0;
255
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100256 ret = sh_tmu_enable(ch);
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200257 if (!ret) {
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100258 __clocksource_updatefreq_hz(cs, ch->rate);
259 ch->cs_enabled = true;
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200260 }
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200261
Magnus Damm0aeac452011-04-25 22:38:37 +0900262 return ret;
Magnus Damm9570ef22009-05-01 06:51:00 +0000263}
264
265static void sh_tmu_clocksource_disable(struct clocksource *cs)
266{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100267 struct sh_tmu_channel *ch = cs_to_sh_tmu(cs);
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200268
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100269 if (WARN_ON(!ch->cs_enabled))
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200270 return;
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200271
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100272 sh_tmu_disable(ch);
273 ch->cs_enabled = false;
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200274}
275
276static void sh_tmu_clocksource_suspend(struct clocksource *cs)
277{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100278 struct sh_tmu_channel *ch = cs_to_sh_tmu(cs);
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200279
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100280 if (!ch->cs_enabled)
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200281 return;
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200282
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100283 if (--ch->enable_count == 0) {
284 __sh_tmu_disable(ch);
285 pm_genpd_syscore_poweroff(&ch->tmu->pdev->dev);
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200286 }
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200287}
288
289static void sh_tmu_clocksource_resume(struct clocksource *cs)
290{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100291 struct sh_tmu_channel *ch = cs_to_sh_tmu(cs);
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200292
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100293 if (!ch->cs_enabled)
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200294 return;
295
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100296 if (ch->enable_count++ == 0) {
297 pm_genpd_syscore_poweron(&ch->tmu->pdev->dev);
298 __sh_tmu_enable(ch);
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200299 }
Magnus Damm9570ef22009-05-01 06:51:00 +0000300}
301
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100302static int sh_tmu_register_clocksource(struct sh_tmu_channel *ch,
Laurent Pinchart84876d02014-02-17 16:04:16 +0100303 const char *name, unsigned long rating)
Magnus Damm9570ef22009-05-01 06:51:00 +0000304{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100305 struct clocksource *cs = &ch->cs;
Magnus Damm9570ef22009-05-01 06:51:00 +0000306
307 cs->name = name;
308 cs->rating = rating;
309 cs->read = sh_tmu_clocksource_read;
310 cs->enable = sh_tmu_clocksource_enable;
311 cs->disable = sh_tmu_clocksource_disable;
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200312 cs->suspend = sh_tmu_clocksource_suspend;
313 cs->resume = sh_tmu_clocksource_resume;
Magnus Damm9570ef22009-05-01 06:51:00 +0000314 cs->mask = CLOCKSOURCE_MASK(32);
315 cs->flags = CLOCK_SOURCE_IS_CONTINUOUS;
Aurelien Jarno66f49122010-05-31 21:45:48 +0000316
Laurent Pinchartfe68eb82014-01-27 22:04:17 +0100317 dev_info(&ch->tmu->pdev->dev, "ch%u: used as clock source\n",
318 ch->index);
Magnus Damm0aeac452011-04-25 22:38:37 +0900319
320 /* Register with dummy 1 Hz value, gets updated in ->enable() */
321 clocksource_register_hz(cs, 1);
Magnus Damm9570ef22009-05-01 06:51:00 +0000322 return 0;
323}
324
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100325static struct sh_tmu_channel *ced_to_sh_tmu(struct clock_event_device *ced)
Magnus Damm9570ef22009-05-01 06:51:00 +0000326{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100327 return container_of(ced, struct sh_tmu_channel, ced);
Magnus Damm9570ef22009-05-01 06:51:00 +0000328}
329
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100330static void sh_tmu_clock_event_start(struct sh_tmu_channel *ch, int periodic)
Magnus Damm9570ef22009-05-01 06:51:00 +0000331{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100332 struct clock_event_device *ced = &ch->ced;
Magnus Damm9570ef22009-05-01 06:51:00 +0000333
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100334 sh_tmu_enable(ch);
Magnus Damm9570ef22009-05-01 06:51:00 +0000335
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100336 clockevents_config(ced, ch->rate);
Magnus Damm9570ef22009-05-01 06:51:00 +0000337
338 if (periodic) {
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100339 ch->periodic = (ch->rate + HZ/2) / HZ;
340 sh_tmu_set_next(ch, ch->periodic, 1);
Magnus Damm9570ef22009-05-01 06:51:00 +0000341 }
342}
343
344static void sh_tmu_clock_event_mode(enum clock_event_mode mode,
345 struct clock_event_device *ced)
346{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100347 struct sh_tmu_channel *ch = ced_to_sh_tmu(ced);
Magnus Damm9570ef22009-05-01 06:51:00 +0000348 int disabled = 0;
349
350 /* deal with old setting first */
351 switch (ced->mode) {
352 case CLOCK_EVT_MODE_PERIODIC:
353 case CLOCK_EVT_MODE_ONESHOT:
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100354 sh_tmu_disable(ch);
Magnus Damm9570ef22009-05-01 06:51:00 +0000355 disabled = 1;
356 break;
357 default:
358 break;
359 }
360
361 switch (mode) {
362 case CLOCK_EVT_MODE_PERIODIC:
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100363 dev_info(&ch->tmu->pdev->dev,
Laurent Pinchartfe68eb82014-01-27 22:04:17 +0100364 "ch%u: used for periodic clock events\n", ch->index);
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100365 sh_tmu_clock_event_start(ch, 1);
Magnus Damm9570ef22009-05-01 06:51:00 +0000366 break;
367 case CLOCK_EVT_MODE_ONESHOT:
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100368 dev_info(&ch->tmu->pdev->dev,
Laurent Pinchartfe68eb82014-01-27 22:04:17 +0100369 "ch%u: used for oneshot clock events\n", ch->index);
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100370 sh_tmu_clock_event_start(ch, 0);
Magnus Damm9570ef22009-05-01 06:51:00 +0000371 break;
372 case CLOCK_EVT_MODE_UNUSED:
373 if (!disabled)
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100374 sh_tmu_disable(ch);
Magnus Damm9570ef22009-05-01 06:51:00 +0000375 break;
376 case CLOCK_EVT_MODE_SHUTDOWN:
377 default:
378 break;
379 }
380}
381
382static int sh_tmu_clock_event_next(unsigned long delta,
383 struct clock_event_device *ced)
384{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100385 struct sh_tmu_channel *ch = ced_to_sh_tmu(ced);
Magnus Damm9570ef22009-05-01 06:51:00 +0000386
387 BUG_ON(ced->mode != CLOCK_EVT_MODE_ONESHOT);
388
389 /* program new delta value */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100390 sh_tmu_set_next(ch, delta, 0);
Magnus Damm9570ef22009-05-01 06:51:00 +0000391 return 0;
392}
393
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200394static void sh_tmu_clock_event_suspend(struct clock_event_device *ced)
395{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100396 pm_genpd_syscore_poweroff(&ced_to_sh_tmu(ced)->tmu->pdev->dev);
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200397}
398
399static void sh_tmu_clock_event_resume(struct clock_event_device *ced)
400{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100401 pm_genpd_syscore_poweron(&ced_to_sh_tmu(ced)->tmu->pdev->dev);
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200402}
403
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100404static void sh_tmu_register_clockevent(struct sh_tmu_channel *ch,
Laurent Pinchart84876d02014-02-17 16:04:16 +0100405 const char *name, unsigned long rating)
Magnus Damm9570ef22009-05-01 06:51:00 +0000406{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100407 struct clock_event_device *ced = &ch->ced;
Magnus Damm9570ef22009-05-01 06:51:00 +0000408 int ret;
409
Magnus Damm9570ef22009-05-01 06:51:00 +0000410 ced->name = name;
411 ced->features = CLOCK_EVT_FEAT_PERIODIC;
412 ced->features |= CLOCK_EVT_FEAT_ONESHOT;
413 ced->rating = rating;
414 ced->cpumask = cpumask_of(0);
415 ced->set_next_event = sh_tmu_clock_event_next;
416 ced->set_mode = sh_tmu_clock_event_mode;
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200417 ced->suspend = sh_tmu_clock_event_suspend;
418 ced->resume = sh_tmu_clock_event_resume;
Magnus Damm9570ef22009-05-01 06:51:00 +0000419
Laurent Pinchartfe68eb82014-01-27 22:04:17 +0100420 dev_info(&ch->tmu->pdev->dev, "ch%u: used for clock events\n",
421 ch->index);
Paul Mundt39774072012-06-11 17:10:16 +0900422
423 clockevents_config_and_register(ced, 1, 0x300, 0xffffffff);
Paul Mundtda64c2a2010-02-25 16:37:46 +0900424
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100425 ret = request_irq(ch->irq, sh_tmu_interrupt,
Laurent Pinchart1c56cf62014-02-17 11:27:49 +0100426 IRQF_TIMER | IRQF_IRQPOLL | IRQF_NOBALANCING,
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100427 dev_name(&ch->tmu->pdev->dev), ch);
Magnus Damm9570ef22009-05-01 06:51:00 +0000428 if (ret) {
Laurent Pinchartfe68eb82014-01-27 22:04:17 +0100429 dev_err(&ch->tmu->pdev->dev, "ch%u: failed to request irq %d\n",
430 ch->index, ch->irq);
Magnus Damm9570ef22009-05-01 06:51:00 +0000431 return;
432 }
Magnus Damm9570ef22009-05-01 06:51:00 +0000433}
434
Laurent Pinchart84876d02014-02-17 16:04:16 +0100435static int sh_tmu_register(struct sh_tmu_channel *ch, const char *name,
Magnus Damm9570ef22009-05-01 06:51:00 +0000436 unsigned long clockevent_rating,
437 unsigned long clocksource_rating)
438{
439 if (clockevent_rating)
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100440 sh_tmu_register_clockevent(ch, name, clockevent_rating);
Magnus Damm9570ef22009-05-01 06:51:00 +0000441 else if (clocksource_rating)
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100442 sh_tmu_register_clocksource(ch, name, clocksource_rating);
Magnus Damm9570ef22009-05-01 06:51:00 +0000443
444 return 0;
445}
446
Laurent Pincharta94ddaa2014-01-27 22:04:17 +0100447static int sh_tmu_channel_setup(struct sh_tmu_channel *ch,
448 struct sh_tmu_device *tmu)
449{
450 struct sh_timer_config *cfg = tmu->pdev->dev.platform_data;
451
Laurent Pincharta94ddaa2014-01-27 22:04:17 +0100452 ch->tmu = tmu;
453
Laurent Pinchartfe68eb82014-01-27 22:04:17 +0100454 /*
455 * The SH3 variant (SH770x, SH7705, SH7710 and SH7720) maps channel
456 * registers blocks at base + 2 + 12 * index, while all other variants
457 * map them at base + 4 + 12 * index. We can compute the index by just
458 * dividing by 12, the 2 bytes or 4 bytes offset being hidden by the
459 * integer division.
460 */
461 ch->index = cfg->channel_offset / 12;
462
Laurent Pincharta94ddaa2014-01-27 22:04:17 +0100463 ch->irq = platform_get_irq(tmu->pdev, 0);
464 if (ch->irq < 0) {
Laurent Pinchartfe68eb82014-01-27 22:04:17 +0100465 dev_err(&tmu->pdev->dev, "ch%u: failed to get irq\n",
466 ch->index);
Laurent Pincharta94ddaa2014-01-27 22:04:17 +0100467 return ch->irq;
468 }
469
470 ch->cs_enabled = false;
471 ch->enable_count = 0;
472
Laurent Pinchart84876d02014-02-17 16:04:16 +0100473 return sh_tmu_register(ch, dev_name(&tmu->pdev->dev),
Laurent Pincharta94ddaa2014-01-27 22:04:17 +0100474 cfg->clockevent_rating,
475 cfg->clocksource_rating);
476}
477
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100478static int sh_tmu_setup(struct sh_tmu_device *tmu, struct platform_device *pdev)
Magnus Damm9570ef22009-05-01 06:51:00 +0000479{
Paul Mundt46a12f72009-05-03 17:57:17 +0900480 struct sh_timer_config *cfg = pdev->dev.platform_data;
Magnus Damm9570ef22009-05-01 06:51:00 +0000481 struct resource *res;
Laurent Pincharta5de49f2014-01-27 22:04:17 +0100482 void __iomem *base;
Laurent Pinchart1c56cf62014-02-17 11:27:49 +0100483 int ret;
Magnus Damm9570ef22009-05-01 06:51:00 +0000484 ret = -ENXIO;
485
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100486 tmu->pdev = pdev;
Magnus Damm9570ef22009-05-01 06:51:00 +0000487
488 if (!cfg) {
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100489 dev_err(&tmu->pdev->dev, "missing platform data\n");
Magnus Damm9570ef22009-05-01 06:51:00 +0000490 goto err0;
491 }
492
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100493 platform_set_drvdata(pdev, tmu);
Magnus Damm9570ef22009-05-01 06:51:00 +0000494
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100495 res = platform_get_resource(tmu->pdev, IORESOURCE_MEM, 0);
Magnus Damm9570ef22009-05-01 06:51:00 +0000496 if (!res) {
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100497 dev_err(&tmu->pdev->dev, "failed to get I/O memory\n");
Magnus Damm9570ef22009-05-01 06:51:00 +0000498 goto err0;
499 }
500
Laurent Pinchartde693462014-01-27 22:04:17 +0100501 /*
Laurent Pincharta5de49f2014-01-27 22:04:17 +0100502 * Map memory, let base point to our channel and mapbase to the
Laurent Pinchartde693462014-01-27 22:04:17 +0100503 * start/stop shared register.
504 */
Laurent Pincharta5de49f2014-01-27 22:04:17 +0100505 base = ioremap_nocache(res->start, resource_size(res));
506 if (base == NULL) {
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100507 dev_err(&tmu->pdev->dev, "failed to remap I/O memory\n");
Magnus Damm9570ef22009-05-01 06:51:00 +0000508 goto err0;
509 }
510
Laurent Pincharta5de49f2014-01-27 22:04:17 +0100511 tmu->mapbase = base - cfg->channel_offset;
Laurent Pinchartde693462014-01-27 22:04:17 +0100512
Magnus Damm9570ef22009-05-01 06:51:00 +0000513 /* get hold of clock */
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100514 tmu->clk = clk_get(&tmu->pdev->dev, "tmu_fck");
515 if (IS_ERR(tmu->clk)) {
516 dev_err(&tmu->pdev->dev, "cannot get clock\n");
517 ret = PTR_ERR(tmu->clk);
Magnus Damm03ff8582010-10-13 07:36:38 +0000518 goto err1;
Magnus Damm9570ef22009-05-01 06:51:00 +0000519 }
Laurent Pinchart1c09eb32013-11-08 11:08:00 +0100520
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100521 ret = clk_prepare(tmu->clk);
Laurent Pinchart1c09eb32013-11-08 11:08:00 +0100522 if (ret < 0)
523 goto err2;
524
Laurent Pincharta5de49f2014-01-27 22:04:17 +0100525 tmu->channels = kzalloc(sizeof(*tmu->channels), GFP_KERNEL);
526 if (tmu->channels == NULL) {
527 ret = -ENOMEM;
528 goto err3;
529 }
530
531 tmu->num_channels = 1;
532
533 tmu->channels[0].base = base;
534
535 ret = sh_tmu_channel_setup(&tmu->channels[0], tmu);
Laurent Pinchart394a4482013-11-08 11:07:59 +0100536 if (ret < 0)
Laurent Pinchart1c09eb32013-11-08 11:08:00 +0100537 goto err3;
Laurent Pinchart394a4482013-11-08 11:07:59 +0100538
539 return 0;
540
Laurent Pinchart1c09eb32013-11-08 11:08:00 +0100541 err3:
Laurent Pincharta5de49f2014-01-27 22:04:17 +0100542 kfree(tmu->channels);
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100543 clk_unprepare(tmu->clk);
Laurent Pinchart394a4482013-11-08 11:07:59 +0100544 err2:
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100545 clk_put(tmu->clk);
Magnus Damm9570ef22009-05-01 06:51:00 +0000546 err1:
Laurent Pincharta5de49f2014-01-27 22:04:17 +0100547 iounmap(base);
Magnus Damm9570ef22009-05-01 06:51:00 +0000548 err0:
549 return ret;
550}
551
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800552static int sh_tmu_probe(struct platform_device *pdev)
Magnus Damm9570ef22009-05-01 06:51:00 +0000553{
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100554 struct sh_tmu_device *tmu = platform_get_drvdata(pdev);
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200555 struct sh_timer_config *cfg = pdev->dev.platform_data;
Magnus Damm9570ef22009-05-01 06:51:00 +0000556 int ret;
557
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200558 if (!is_early_platform_device(pdev)) {
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200559 pm_runtime_set_active(&pdev->dev);
560 pm_runtime_enable(&pdev->dev);
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200561 }
Rafael J. Wysocki2ee619f2012-03-13 22:40:00 +0100562
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100563 if (tmu) {
Paul Mundt214a6072010-03-10 16:26:25 +0900564 dev_info(&pdev->dev, "kept as earlytimer\n");
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200565 goto out;
Magnus Damm9570ef22009-05-01 06:51:00 +0000566 }
567
Laurent Pinchart3b77a832014-01-27 22:04:17 +0100568 tmu = kzalloc(sizeof(*tmu), GFP_KERNEL);
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100569 if (tmu == NULL) {
Magnus Damm9570ef22009-05-01 06:51:00 +0000570 dev_err(&pdev->dev, "failed to allocate driver data\n");
571 return -ENOMEM;
572 }
573
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100574 ret = sh_tmu_setup(tmu, pdev);
Magnus Damm9570ef22009-05-01 06:51:00 +0000575 if (ret) {
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100576 kfree(tmu);
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200577 pm_runtime_idle(&pdev->dev);
578 return ret;
Magnus Damm9570ef22009-05-01 06:51:00 +0000579 }
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200580 if (is_early_platform_device(pdev))
581 return 0;
582
583 out:
584 if (cfg->clockevent_rating || cfg->clocksource_rating)
585 pm_runtime_irq_safe(&pdev->dev);
586 else
587 pm_runtime_idle(&pdev->dev);
588
589 return 0;
Magnus Damm9570ef22009-05-01 06:51:00 +0000590}
591
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800592static int sh_tmu_remove(struct platform_device *pdev)
Magnus Damm9570ef22009-05-01 06:51:00 +0000593{
594 return -EBUSY; /* cannot unregister clockevent and clocksource */
595}
596
597static struct platform_driver sh_tmu_device_driver = {
598 .probe = sh_tmu_probe,
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800599 .remove = sh_tmu_remove,
Magnus Damm9570ef22009-05-01 06:51:00 +0000600 .driver = {
601 .name = "sh_tmu",
602 }
603};
604
605static int __init sh_tmu_init(void)
606{
607 return platform_driver_register(&sh_tmu_device_driver);
608}
609
610static void __exit sh_tmu_exit(void)
611{
612 platform_driver_unregister(&sh_tmu_device_driver);
613}
614
615early_platform_init("earlytimer", &sh_tmu_device_driver);
Simon Hormanb9773c32013-03-05 15:40:42 +0900616subsys_initcall(sh_tmu_init);
Magnus Damm9570ef22009-05-01 06:51:00 +0000617module_exit(sh_tmu_exit);
618
619MODULE_AUTHOR("Magnus Damm");
620MODULE_DESCRIPTION("SuperH TMU Timer Driver");
621MODULE_LICENSE("GPL v2");