blob: 074b34c3b38385ab3854b282a1450ab534e195c2 [file] [log] [blame]
Michael Buesch424047e2008-01-09 16:13:56 +01001/*
2
3 Broadcom B43 wireless driver
4 IEEE 802.11n PHY support
5
6 Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program; see the file COPYING. If not, write to
20 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
21 Boston, MA 02110-1301, USA.
22
23*/
24
John W. Linville819d7722008-01-17 16:57:10 -050025#include <linux/delay.h>
26#include <linux/types.h>
27
Michael Buesch424047e2008-01-09 16:13:56 +010028#include "b43.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020029#include "phy_n.h"
Michael Buesch53a6e232008-01-13 21:23:44 +010030#include "tables_nphy.h"
Rafał Miłeckibbec3982010-01-15 14:31:39 +010031#include "main.h"
Michael Buesch424047e2008-01-09 16:13:56 +010032
Rafał Miłeckif8187b52010-01-15 12:34:21 +010033struct nphy_txgains {
34 u16 txgm[2];
35 u16 pga[2];
36 u16 pad[2];
37 u16 ipa[2];
38};
39
40struct nphy_iqcal_params {
41 u16 txgm;
42 u16 pga;
43 u16 pad;
44 u16 ipa;
45 u16 cal_gain;
46 u16 ncorr[5];
47};
48
49struct nphy_iq_est {
50 s32 iq0_prod;
51 u32 i0_pwr;
52 u32 q0_pwr;
53 s32 iq1_prod;
54 u32 i1_pwr;
55 u32 q1_pwr;
56};
Michael Buesch424047e2008-01-09 16:13:56 +010057
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +010058enum b43_nphy_rf_sequence {
59 B43_RFSEQ_RX2TX,
60 B43_RFSEQ_TX2RX,
61 B43_RFSEQ_RESET2RX,
62 B43_RFSEQ_UPDATE_GAINH,
63 B43_RFSEQ_UPDATE_GAINL,
64 B43_RFSEQ_UPDATE_GAINU,
65};
66
Rafał Miłecki9501fef2010-01-30 20:18:07 +010067static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
68 u8 *events, u8 *delays, u8 length);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +010069static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
70 enum b43_nphy_rf_sequence seq);
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +010071static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
72 u16 value, u8 core, bool off);
73static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
74 u16 value, u8 core);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +010075
Michael Buesch53a6e232008-01-13 21:23:44 +010076void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
77{//TODO
78}
79
Michael Buesch18c8ade2008-08-28 19:33:40 +020080static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
Michael Buesch53a6e232008-01-13 21:23:44 +010081{//TODO
82}
83
Michael Buesch18c8ade2008-08-28 19:33:40 +020084static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
85 bool ignore_tssi)
86{//TODO
87 return B43_TXPWR_RES_DONE;
88}
89
Michael Bueschd1591312008-01-14 00:05:57 +010090static void b43_chantab_radio_upload(struct b43_wldev *dev,
91 const struct b43_nphy_channeltab_entry *e)
92{
93 b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref);
94 b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
95 b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
96 b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
97 b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
98 b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
99 b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
100 b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
101 b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
102 b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
103 b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
104 b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
105 b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
106 b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
107 b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
108 b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
109 b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
110 b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
111 b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
112 b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
113 b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
114 b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
115}
116
117static void b43_chantab_phy_upload(struct b43_wldev *dev,
118 const struct b43_nphy_channeltab_entry *e)
119{
120 b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
121 b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
122 b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
123 b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
124 b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
125 b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
126}
127
128static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
129{
130 //TODO
131}
132
Michael Bueschef1a6282008-08-27 18:53:02 +0200133/* Tune the hardware to a new channel. */
134static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
Michael Buesch53a6e232008-01-13 21:23:44 +0100135{
Michael Bueschd1591312008-01-14 00:05:57 +0100136 const struct b43_nphy_channeltab_entry *tabent;
Michael Buesch53a6e232008-01-13 21:23:44 +0100137
Michael Bueschd1591312008-01-14 00:05:57 +0100138 tabent = b43_nphy_get_chantabent(dev, channel);
139 if (!tabent)
140 return -ESRCH;
141
142 //FIXME enable/disable band select upper20 in RXCTL
143 if (0 /*FIXME 5Ghz*/)
144 b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
145 else
146 b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
147 b43_chantab_radio_upload(dev, tabent);
148 udelay(50);
149 b43_radio_write16(dev, B2055_VCO_CAL10, 5);
150 b43_radio_write16(dev, B2055_VCO_CAL10, 45);
151 b43_radio_write16(dev, B2055_VCO_CAL10, 65);
152 udelay(300);
153 if (0 /*FIXME 5Ghz*/)
154 b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
155 else
156 b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
157 b43_chantab_phy_upload(dev, tabent);
158 b43_nphy_tx_power_fix(dev);
159
160 return 0;
Michael Buesch53a6e232008-01-13 21:23:44 +0100161}
162
163static void b43_radio_init2055_pre(struct b43_wldev *dev)
164{
165 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
166 ~B43_NPHY_RFCTL_CMD_PORFORCE);
167 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
168 B43_NPHY_RFCTL_CMD_CHIP0PU |
169 B43_NPHY_RFCTL_CMD_OEPORFORCE);
170 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
171 B43_NPHY_RFCTL_CMD_PORFORCE);
172}
173
174static void b43_radio_init2055_post(struct b43_wldev *dev)
175{
176 struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
177 struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
178 int i;
179 u16 val;
180
181 b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
182 msleep(1);
Gábor Stefanik738f0f42009-08-03 01:28:12 +0200183 if ((sprom->revision != 4) ||
184 !(sprom->boardflags_hi & B43_BFH_RSSIINV)) {
Michael Buesch53a6e232008-01-13 21:23:44 +0100185 if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
186 (binfo->type != 0x46D) ||
187 (binfo->rev < 0x41)) {
188 b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
189 b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
190 msleep(1);
191 }
192 }
193 b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
194 msleep(1);
195 b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
196 msleep(1);
197 b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
198 msleep(1);
199 b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
200 msleep(1);
201 b43_radio_set(dev, B2055_CAL_MISC, 0x1);
202 msleep(1);
203 b43_radio_set(dev, B2055_CAL_MISC, 0x40);
204 msleep(1);
205 for (i = 0; i < 100; i++) {
206 val = b43_radio_read16(dev, B2055_CAL_COUT2);
207 if (val & 0x80)
208 break;
209 udelay(10);
210 }
211 msleep(1);
212 b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
213 msleep(1);
Michael Bueschef1a6282008-08-27 18:53:02 +0200214 nphy_channel_switch(dev, dev->phy.channel);
Michael Buesch53a6e232008-01-13 21:23:44 +0100215 b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
216 b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
217 b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
218 b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
219}
220
221/* Initialize a Broadcom 2055 N-radio */
222static void b43_radio_init2055(struct b43_wldev *dev)
223{
224 b43_radio_init2055_pre(dev);
225 if (b43_status(dev) < B43_STAT_INITIALIZED)
226 b2055_upload_inittab(dev, 0, 1);
227 else
228 b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
229 b43_radio_init2055_post(dev);
230}
231
232void b43_nphy_radio_turn_on(struct b43_wldev *dev)
233{
234 b43_radio_init2055(dev);
235}
236
237void b43_nphy_radio_turn_off(struct b43_wldev *dev)
238{
239 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
240 ~B43_NPHY_RFCTL_CMD_EN);
241}
242
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100243/*
244 * Upload the N-PHY tables.
245 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
246 */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100247static void b43_nphy_tables_init(struct b43_wldev *dev)
248{
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100249 if (dev->phy.rev < 3)
250 b43_nphy_rev0_1_2_tables_init(dev);
251 else
252 b43_nphy_rev3plus_tables_init(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100253}
254
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +0100255/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
256static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
257{
258 struct b43_phy_n *nphy = dev->phy.n;
259 enum ieee80211_band band;
260 u16 tmp;
261
262 if (!enable) {
263 nphy->rfctrl_intc1_save = b43_phy_read(dev,
264 B43_NPHY_RFCTL_INTC1);
265 nphy->rfctrl_intc2_save = b43_phy_read(dev,
266 B43_NPHY_RFCTL_INTC2);
267 band = b43_current_band(dev->wl);
268 if (dev->phy.rev >= 3) {
269 if (band == IEEE80211_BAND_5GHZ)
270 tmp = 0x600;
271 else
272 tmp = 0x480;
273 } else {
274 if (band == IEEE80211_BAND_5GHZ)
275 tmp = 0x180;
276 else
277 tmp = 0x120;
278 }
279 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
280 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
281 } else {
282 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
283 nphy->rfctrl_intc1_save);
284 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
285 nphy->rfctrl_intc2_save);
286 }
287}
288
Rafał Miłeckife3e46e2010-01-15 15:51:55 +0100289/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
290static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
291{
292 struct b43_phy_n *nphy = dev->phy.n;
293 u16 tmp;
294 enum ieee80211_band band = b43_current_band(dev->wl);
295 bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
296 (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
297
298 if (dev->phy.rev >= 3) {
299 if (ipa) {
300 tmp = 4;
301 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
302 (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
303 }
304
305 tmp = 1;
306 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
307 (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
308 }
309}
310
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100311/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
312static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
313{
314 u32 tmslow;
315
316 if (dev->phy.type != B43_PHYTYPE_N)
317 return;
318
319 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
320 if (force)
321 tmslow |= SSB_TMSLOW_FGC;
322 else
323 tmslow &= ~SSB_TMSLOW_FGC;
324 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
325}
326
327/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100328static void b43_nphy_reset_cca(struct b43_wldev *dev)
329{
330 u16 bbcfg;
331
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100332 b43_nphy_bmac_clock_fgc(dev, 1);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100333 bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100334 b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
335 udelay(1);
336 b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
337 b43_nphy_bmac_clock_fgc(dev, 0);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +0100338 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100339}
340
Rafał Miłeckiad9716e2010-01-17 13:03:40 +0100341/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
342static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
343{
344 u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
345
346 mimocfg |= B43_NPHY_MIMOCFG_AUTO;
347 if (preamble == 1)
348 mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
349 else
350 mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
351
352 b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
353}
354
Rafał Miłecki4f4ab6c2010-01-17 13:03:55 +0100355/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
356static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
357{
358 struct b43_phy_n *nphy = dev->phy.n;
359
360 bool override = false;
361 u16 chain = 0x33;
362
363 if (nphy->txrx_chain == 0) {
364 chain = 0x11;
365 override = true;
366 } else if (nphy->txrx_chain == 1) {
367 chain = 0x22;
368 override = true;
369 }
370
371 b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
372 ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
373 chain);
374
375 if (override)
376 b43_phy_set(dev, B43_NPHY_RFSEQMODE,
377 B43_NPHY_RFSEQMODE_CAOVER);
378 else
379 b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
380 ~B43_NPHY_RFSEQMODE_CAOVER);
381}
382
Rafał Miłecki2faa6b82010-01-15 15:26:12 +0100383/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
384static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
385 u16 samps, u8 time, bool wait)
386{
387 int i;
388 u16 tmp;
389
390 b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
391 b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
392 if (wait)
393 b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
394 else
395 b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
396
397 b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
398
399 for (i = 1000; i; i--) {
400 tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
401 if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
402 est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
403 b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
404 est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
405 b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
406 est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
407 b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
408
409 est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
410 b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
411 est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
412 b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
413 est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
414 b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
415 return;
416 }
417 udelay(10);
418 }
419 memset(est, 0, sizeof(*est));
420}
421
Rafał Miłeckia67162a2010-01-15 15:16:25 +0100422/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
423static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
424 struct b43_phy_n_iq_comp *pcomp)
425{
426 if (write) {
427 b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
428 b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
429 b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
430 b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
431 } else {
432 pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
433 pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
434 pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
435 pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
436 }
437}
438
Rafał Miłecki026816f2010-01-17 13:03:28 +0100439/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
440static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
441{
442 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
443
444 b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
445 if (core == 0) {
446 b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
447 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
448 } else {
449 b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
450 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
451 }
452 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
453 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
454 b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
455 b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
456 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
457 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
458 b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
459 b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
460}
461
462/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
463static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
464{
465 u8 rxval, txval;
466 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
467
468 regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
469 if (core == 0) {
470 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
471 regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
472 } else {
473 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
474 regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
475 }
476 regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
477 regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
478 regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
479 regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
480 regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
481 regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
482 regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
483 regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
484
485 b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
486 b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
487
488 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, (u16)~B43_NPHY_RFSEQCA_RXDIS,
489 ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
490 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
491 ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
492 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
493 (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
494 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
495 (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
496
497 if (core == 0) {
498 b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
499 b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
500 } else {
501 b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
502 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
503 }
504
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +0100505 b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
506 b43_nphy_rf_control_override(dev, 8, 0, 3, false);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +0100507 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
Rafał Miłecki026816f2010-01-17 13:03:28 +0100508
509 if (core == 0) {
510 rxval = 1;
511 txval = 8;
512 } else {
513 rxval = 4;
514 txval = 2;
515 }
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +0100516 b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
517 b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
Rafał Miłecki026816f2010-01-17 13:03:28 +0100518}
519
Rafał Miłecki34a56f22010-01-15 15:29:05 +0100520/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
521static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
522{
523 int i;
524 s32 iq;
525 u32 ii;
526 u32 qq;
527 int iq_nbits, qq_nbits;
528 int arsh, brsh;
529 u16 tmp, a, b;
530
531 struct nphy_iq_est est;
532 struct b43_phy_n_iq_comp old;
533 struct b43_phy_n_iq_comp new = { };
534 bool error = false;
535
536 if (mask == 0)
537 return;
538
539 b43_nphy_rx_iq_coeffs(dev, false, &old);
540 b43_nphy_rx_iq_coeffs(dev, true, &new);
541 b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
542 new = old;
543
544 for (i = 0; i < 2; i++) {
545 if (i == 0 && (mask & 1)) {
546 iq = est.iq0_prod;
547 ii = est.i0_pwr;
548 qq = est.q0_pwr;
549 } else if (i == 1 && (mask & 2)) {
550 iq = est.iq1_prod;
551 ii = est.i1_pwr;
552 qq = est.q1_pwr;
553 } else {
554 B43_WARN_ON(1);
555 continue;
556 }
557
558 if (ii + qq < 2) {
559 error = true;
560 break;
561 }
562
563 iq_nbits = fls(abs(iq));
564 qq_nbits = fls(qq);
565
566 arsh = iq_nbits - 20;
567 if (arsh >= 0) {
568 a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
569 tmp = ii >> arsh;
570 } else {
571 a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
572 tmp = ii << -arsh;
573 }
574 if (tmp == 0) {
575 error = true;
576 break;
577 }
578 a /= tmp;
579
580 brsh = qq_nbits - 11;
581 if (brsh >= 0) {
582 b = (qq << (31 - qq_nbits));
583 tmp = ii >> brsh;
584 } else {
585 b = (qq << (31 - qq_nbits));
586 tmp = ii << -brsh;
587 }
588 if (tmp == 0) {
589 error = true;
590 break;
591 }
592 b = int_sqrt(b / tmp - a * a) - (1 << 10);
593
594 if (i == 0 && (mask & 0x1)) {
595 if (dev->phy.rev >= 3) {
596 new.a0 = a & 0x3FF;
597 new.b0 = b & 0x3FF;
598 } else {
599 new.a0 = b & 0x3FF;
600 new.b0 = a & 0x3FF;
601 }
602 } else if (i == 1 && (mask & 0x2)) {
603 if (dev->phy.rev >= 3) {
604 new.a1 = a & 0x3FF;
605 new.b1 = b & 0x3FF;
606 } else {
607 new.a1 = b & 0x3FF;
608 new.b1 = a & 0x3FF;
609 }
610 }
611 }
612
613 if (error)
614 new = old;
615
616 b43_nphy_rx_iq_coeffs(dev, true, &new);
617}
618
Rafał Miłecki09146402010-01-15 15:17:10 +0100619/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
620static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
621{
622 u16 array[4];
623 int i;
624
625 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
626 for (i = 0; i < 4; i++)
627 array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
628
629 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
630 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
631 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
632 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
633}
634
Rafał Miłeckibbec3982010-01-15 14:31:39 +0100635/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
636static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
637{
638 b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
639 b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
640}
641
642/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
643static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
644{
645 clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
646 clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
647}
648
649/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
650static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
651{
652 u16 tmp;
653
654 if (dev->dev->id.revision == 16)
655 b43_mac_suspend(dev);
656
657 tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
658 tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
659 B43_NPHY_CLASSCTL_WAITEDEN);
660 tmp &= ~mask;
661 tmp |= (val & mask);
662 b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
663
664 if (dev->dev->id.revision == 16)
665 b43_mac_enable(dev);
666
667 return tmp;
668}
669
Rafał Miłecki5c1a1402010-01-15 15:10:54 +0100670/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
671static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
672{
673 struct b43_phy *phy = &dev->phy;
674 struct b43_phy_n *nphy = phy->n;
675
676 if (enable) {
677 u16 clip[] = { 0xFFFF, 0xFFFF };
678 if (nphy->deaf_count++ == 0) {
679 nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
680 b43_nphy_classifier(dev, 0x7, 0);
681 b43_nphy_read_clip_detection(dev, nphy->clip_state);
682 b43_nphy_write_clip_detection(dev, clip);
683 }
684 b43_nphy_reset_cca(dev);
685 } else {
686 if (--nphy->deaf_count == 0) {
687 b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
688 b43_nphy_write_clip_detection(dev, nphy->clip_state);
689 }
690 }
691}
692
Rafał Miłecki53ae8e82010-01-17 13:03:48 +0100693/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
694static void b43_nphy_stop_playback(struct b43_wldev *dev)
695{
696 struct b43_phy_n *nphy = dev->phy.n;
697 u16 tmp;
698
699 if (nphy->hang_avoid)
700 b43_nphy_stay_in_carrier_search(dev, 1);
701
702 tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
703 if (tmp & 0x1)
704 b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
705 else if (tmp & 0x2)
706 b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, (u16)~0x8000);
707
708 b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
709
710 if (nphy->bb_mult_save & 0x80000000) {
711 tmp = nphy->bb_mult_save & 0xFFFF;
Rafał Miłeckid41a3552010-01-18 00:21:17 +0100712 b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
Rafał Miłecki53ae8e82010-01-17 13:03:48 +0100713 nphy->bb_mult_save = 0;
714 }
715
716 if (nphy->hang_avoid)
717 b43_nphy_stay_in_carrier_search(dev, 0);
718}
719
Rafał Miłecki9442e5b2010-02-04 12:23:12 +0100720/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
721static void b43_nphy_spur_workaround(struct b43_wldev *dev)
722{
723 struct b43_phy_n *nphy = dev->phy.n;
724
725 unsigned int channel;
726 int tone[2] = { 57, 58 };
727 u32 noise[2] = { 0x3FF, 0x3FF };
728
729 B43_WARN_ON(dev->phy.rev < 3);
730
731 if (nphy->hang_avoid)
732 b43_nphy_stay_in_carrier_search(dev, 1);
733
734 /* FIXME: channel = radio_chanspec */
735
736 if (nphy->gband_spurwar_en) {
737 /* TODO: N PHY Adjust Analog Pfbw (7) */
738 if (channel == 11 && dev->phy.is_40mhz)
739 ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
740 else
741 ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
742 /* TODO: N PHY Adjust CRS Min Power (0x1E) */
743 }
744
745 if (nphy->aband_spurwar_en) {
746 if (channel == 54) {
747 tone[0] = 0x20;
748 noise[0] = 0x25F;
749 } else if (channel == 38 || channel == 102 || channel == 118) {
750 if (0 /* FIXME */) {
751 tone[0] = 0x20;
752 noise[0] = 0x21F;
753 } else {
754 tone[0] = 0;
755 noise[0] = 0;
756 }
757 } else if (channel == 134) {
758 tone[0] = 0x20;
759 noise[0] = 0x21F;
760 } else if (channel == 151) {
761 tone[0] = 0x10;
762 noise[0] = 0x23F;
763 } else if (channel == 153 || channel == 161) {
764 tone[0] = 0x30;
765 noise[0] = 0x23F;
766 } else {
767 tone[0] = 0;
768 noise[0] = 0;
769 }
770
771 if (!tone[0] && !noise[0])
772 ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
773 else
774 ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
775 }
776
777 if (nphy->hang_avoid)
778 b43_nphy_stay_in_carrier_search(dev, 0);
779}
780
Rafał Miłeckief5127a2010-01-30 00:12:20 +0100781/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
782static void b43_nphy_gain_crtl_workarounds(struct b43_wldev *dev)
783{
784 struct b43_phy_n *nphy = dev->phy.n;
785 u8 i, j;
786 u8 code;
787
788 /* TODO: for PHY >= 3
789 s8 *lna1_gain, *lna2_gain;
790 u8 *gain_db, *gain_bits;
791 u16 *rfseq_init;
792 u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
793 u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
794 */
795
796 u8 rfseq_events[3] = { 6, 8, 7 };
797 u8 rfseq_delays[3] = { 10, 30, 1 };
798
799 if (dev->phy.rev >= 3) {
800 /* TODO */
801 } else {
802 /* Set Clip 2 detect */
803 b43_phy_set(dev, B43_NPHY_C1_CGAINI,
804 B43_NPHY_C1_CGAINI_CL2DETECT);
805 b43_phy_set(dev, B43_NPHY_C2_CGAINI,
806 B43_NPHY_C2_CGAINI_CL2DETECT);
807
808 /* Set narrowband clip threshold */
809 b43_phy_set(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
810 b43_phy_set(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
811
812 if (!dev->phy.is_40mhz) {
813 /* Set dwell lengths */
814 b43_phy_set(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
815 b43_phy_set(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
816 b43_phy_set(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
817 b43_phy_set(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
818 }
819
820 /* Set wideband clip 2 threshold */
821 b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
822 ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
823 21);
824 b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
825 ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
826 21);
827
828 if (!dev->phy.is_40mhz) {
829 b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
830 ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
831 b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
832 ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
833 b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
834 ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
835 b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
836 ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
837 }
838
839 b43_phy_set(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
840
841 if (nphy->gain_boost) {
842 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
843 dev->phy.is_40mhz)
844 code = 4;
845 else
846 code = 5;
847 } else {
848 code = dev->phy.is_40mhz ? 6 : 7;
849 }
850
851 /* Set HPVGA2 index */
852 b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
853 ~B43_NPHY_C1_INITGAIN_HPVGA2,
854 code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
855 b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
856 ~B43_NPHY_C2_INITGAIN_HPVGA2,
857 code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
858
859 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
860 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
861 (code << 8 | 0x7C));
862 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
863 (code << 8 | 0x7C));
864
865 /* TODO: b43_nphy_adjust_lna_gain_table(dev); */
866
867 if (nphy->elna_gain_config) {
868 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
869 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
870 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
871 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
872 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
873
874 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
875 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
876 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
877 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
878 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
879
880 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
881 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
882 (code << 8 | 0x74));
883 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
884 (code << 8 | 0x74));
885 }
886
887 if (dev->phy.rev == 2) {
888 for (i = 0; i < 4; i++) {
889 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
890 (0x0400 * i) + 0x0020);
891 for (j = 0; j < 21; j++)
892 b43_phy_write(dev,
893 B43_NPHY_TABLE_DATALO, 3 * j);
894 }
895
Rafał Miłecki9501fef2010-01-30 20:18:07 +0100896 b43_nphy_set_rf_sequence(dev, 5,
897 rfseq_events, rfseq_delays, 3);
Rafał Miłeckief5127a2010-01-30 00:12:20 +0100898 b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
899 (u16)~B43_NPHY_OVER_DGAIN_CCKDGECV,
900 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
901
902 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
903 b43_phy_maskset(dev, B43_PHY_N(0xC5D),
904 0xFF80, 4);
905 }
906 }
907}
908
Rafał Miłecki28fd7da2010-01-30 00:12:19 +0100909/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
910static void b43_nphy_workarounds(struct b43_wldev *dev)
911{
912 struct ssb_bus *bus = dev->dev->bus;
913 struct b43_phy *phy = &dev->phy;
914 struct b43_phy_n *nphy = phy->n;
915
916 u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
917 u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
918
919 u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
920 u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
921
922 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
923 b43_nphy_classifier(dev, 1, 0);
924 else
925 b43_nphy_classifier(dev, 1, 1);
926
927 if (nphy->hang_avoid)
928 b43_nphy_stay_in_carrier_search(dev, 1);
929
930 b43_phy_set(dev, B43_NPHY_IQFLIP,
931 B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
932
933 if (dev->phy.rev >= 3) {
934 /* TODO */
935 } else {
936 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
937 nphy->band5g_pwrgain) {
938 b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
939 b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
940 } else {
941 b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
942 b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
943 }
944
945 /* TODO: convert to b43_ntab_write? */
946 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2000);
947 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
948 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2010);
949 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
950 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2002);
951 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
952 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2012);
953 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
954
955 if (dev->phy.rev < 2) {
956 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2008);
957 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
958 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2018);
959 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
960 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2007);
961 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
962 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2017);
963 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
964 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2006);
965 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
966 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2016);
967 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
968 }
969
970 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
971 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
972 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
973 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
974
975 if (bus->sprom.boardflags2_lo & 0x100 &&
976 bus->boardinfo.type == 0x8B) {
977 delays1[0] = 0x1;
978 delays1[5] = 0x14;
979 }
Rafał Miłecki9501fef2010-01-30 20:18:07 +0100980 b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
981 b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
Rafał Miłecki28fd7da2010-01-30 00:12:19 +0100982
Rafał Miłeckief5127a2010-01-30 00:12:20 +0100983 b43_nphy_gain_crtl_workarounds(dev);
Rafał Miłecki28fd7da2010-01-30 00:12:19 +0100984
985 if (dev->phy.rev < 2) {
986 if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
987 ; /*TODO: b43_mhf(dev, 2, 0x0010, 0x0010, 3);*/
988 } else if (dev->phy.rev == 2) {
989 b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
990 b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
991 }
992
993 if (dev->phy.rev < 2)
994 b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
995 ~B43_NPHY_SCRAM_SIGCTL_SCM);
996
997 /* Set phase track alpha and beta */
998 b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
999 b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
1000 b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
1001 b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
1002 b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
1003 b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
1004
1005 b43_phy_mask(dev, B43_NPHY_PIL_DW1,
1006 (u16)~B43_NPHY_PIL_DW_64QAM);
1007 b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
1008 b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
1009 b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
1010
1011 if (dev->phy.rev == 2)
1012 b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
1013 B43_NPHY_FINERX2_CGC_DECGC);
1014 }
1015
1016 if (nphy->hang_avoid)
1017 b43_nphy_stay_in_carrier_search(dev, 0);
1018}
1019
Rafał Miłecki5f6393e2010-02-04 13:08:08 +01001020/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
1021static int b43_nphy_load_samples(struct b43_wldev *dev,
1022 struct b43_c32 *samples, u16 len) {
1023 struct b43_phy_n *nphy = dev->phy.n;
1024 u16 i;
1025 u32 *data;
1026
1027 data = kzalloc(len * sizeof(u32), GFP_KERNEL);
1028 if (!data) {
1029 b43err(dev->wl, "allocation for samples loading failed\n");
1030 return -ENOMEM;
1031 }
1032 if (nphy->hang_avoid)
1033 b43_nphy_stay_in_carrier_search(dev, 1);
1034
1035 for (i = 0; i < len; i++) {
1036 data[i] = (samples[i].i & 0x3FF << 10);
1037 data[i] |= samples[i].q & 0x3FF;
1038 }
1039 b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
1040
1041 kfree(data);
1042 if (nphy->hang_avoid)
1043 b43_nphy_stay_in_carrier_search(dev, 0);
1044 return 0;
1045}
1046
Rafał Miłecki59af0992010-01-22 01:53:16 +01001047/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
1048static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
1049 bool test)
1050{
1051 int i;
Rafał Miłeckif2982182010-01-25 19:00:01 +01001052 u16 bw, len, rot, angle;
Larry Fingerda860472010-01-26 16:42:02 -06001053 struct b43_c32 *samples;
Rafał Miłeckif2982182010-01-25 19:00:01 +01001054
Rafał Miłecki59af0992010-01-22 01:53:16 +01001055
1056 bw = (dev->phy.is_40mhz) ? 40 : 20;
1057 len = bw << 3;
1058
1059 if (test) {
1060 if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
1061 bw = 82;
1062 else
1063 bw = 80;
1064
1065 if (dev->phy.is_40mhz)
1066 bw <<= 1;
1067
1068 len = bw << 1;
1069 }
1070
Larry Fingerda860472010-01-26 16:42:02 -06001071 samples = kzalloc(len * sizeof(struct b43_c32), GFP_KERNEL);
Rafał Miłecki59af0992010-01-22 01:53:16 +01001072 rot = (((freq * 36) / bw) << 16) / 100;
1073 angle = 0;
1074
Rafał Miłeckif2982182010-01-25 19:00:01 +01001075 for (i = 0; i < len; i++) {
1076 samples[i] = b43_cordic(angle);
1077 angle += rot;
1078 samples[i].q = CORDIC_CONVERT(samples[i].q * max);
1079 samples[i].i = CORDIC_CONVERT(samples[i].i * max);
Rafał Miłecki59af0992010-01-22 01:53:16 +01001080 }
1081
Rafał Miłecki5f6393e2010-02-04 13:08:08 +01001082 i = b43_nphy_load_samples(dev, samples, len);
Rafał Miłeckif2982182010-01-25 19:00:01 +01001083 kfree(samples);
Rafał Miłecki5f6393e2010-02-04 13:08:08 +01001084 return (i < 0) ? 0 : len;
Rafał Miłecki59af0992010-01-22 01:53:16 +01001085}
1086
Rafał Miłecki10a79872010-01-22 01:53:14 +01001087/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
1088static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
1089 u16 wait, bool iqmode, bool dac_test)
1090{
1091 struct b43_phy_n *nphy = dev->phy.n;
1092 int i;
1093 u16 seq_mode;
1094 u32 tmp;
1095
1096 if (nphy->hang_avoid)
1097 b43_nphy_stay_in_carrier_search(dev, true);
1098
1099 if ((nphy->bb_mult_save & 0x80000000) == 0) {
1100 tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
1101 nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
1102 }
1103
1104 if (!dev->phy.is_40mhz)
1105 tmp = 0x6464;
1106 else
1107 tmp = 0x4747;
1108 b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
1109
1110 if (nphy->hang_avoid)
1111 b43_nphy_stay_in_carrier_search(dev, false);
1112
1113 b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
1114
1115 if (loops != 0xFFFF)
1116 b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
1117 else
1118 b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
1119
1120 b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
1121
1122 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
1123
1124 b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
1125 if (iqmode) {
1126 b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
1127 b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
1128 } else {
1129 if (dac_test)
1130 b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
1131 else
1132 b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
1133 }
1134 for (i = 0; i < 100; i++) {
1135 if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
1136 i = 0;
1137 break;
1138 }
1139 udelay(10);
1140 }
1141 if (i)
1142 b43err(dev->wl, "run samples timeout\n");
1143
1144 b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
1145}
1146
Rafał Miłecki59af0992010-01-22 01:53:16 +01001147/*
1148 * Transmits a known value for LO calibration
1149 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
1150 */
1151static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
1152 bool iqmode, bool dac_test)
1153{
1154 u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
1155 if (samp == 0)
1156 return -1;
1157 b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
1158 return 0;
1159}
1160
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +01001161/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
1162static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
1163{
1164 struct b43_phy_n *nphy = dev->phy.n;
1165 int i, j;
1166 u32 tmp;
1167 u32 cur_real, cur_imag, real_part, imag_part;
1168
1169 u16 buffer[7];
1170
1171 if (nphy->hang_avoid)
1172 b43_nphy_stay_in_carrier_search(dev, true);
1173
Rafał Miłecki91458342010-01-18 00:21:35 +01001174 b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +01001175
1176 for (i = 0; i < 2; i++) {
1177 tmp = ((buffer[i * 2] & 0x3FF) << 10) |
1178 (buffer[i * 2 + 1] & 0x3FF);
1179 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
1180 (((i + 26) << 10) | 320));
1181 for (j = 0; j < 128; j++) {
1182 b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
1183 ((tmp >> 16) & 0xFFFF));
1184 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
1185 (tmp & 0xFFFF));
1186 }
1187 }
1188
1189 for (i = 0; i < 2; i++) {
1190 tmp = buffer[5 + i];
1191 real_part = (tmp >> 8) & 0xFF;
1192 imag_part = (tmp & 0xFF);
1193 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
1194 (((i + 26) << 10) | 448));
1195
1196 if (dev->phy.rev >= 3) {
1197 cur_real = real_part;
1198 cur_imag = imag_part;
1199 tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
1200 }
1201
1202 for (j = 0; j < 128; j++) {
1203 if (dev->phy.rev < 3) {
1204 cur_real = (real_part * loscale[j] + 128) >> 8;
1205 cur_imag = (imag_part * loscale[j] + 128) >> 8;
1206 tmp = ((cur_real & 0xFF) << 8) |
1207 (cur_imag & 0xFF);
1208 }
1209 b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
1210 ((tmp >> 16) & 0xFFFF));
1211 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
1212 (tmp & 0xFFFF));
1213 }
1214 }
1215
1216 if (dev->phy.rev >= 3) {
1217 b43_shm_write16(dev, B43_SHM_SHARED,
1218 B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
1219 b43_shm_write16(dev, B43_SHM_SHARED,
1220 B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
1221 }
1222
1223 if (nphy->hang_avoid)
1224 b43_nphy_stay_in_carrier_search(dev, false);
1225}
1226
Rafał Miłecki9501fef2010-01-30 20:18:07 +01001227/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
1228static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
1229 u8 *events, u8 *delays, u8 length)
1230{
1231 struct b43_phy_n *nphy = dev->phy.n;
1232 u8 i;
1233 u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
1234 u16 offset1 = cmd << 4;
1235 u16 offset2 = offset1 + 0x80;
1236
1237 if (nphy->hang_avoid)
1238 b43_nphy_stay_in_carrier_search(dev, true);
1239
1240 b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
1241 b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
1242
1243 for (i = length; i < 16; i++) {
1244 b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
1245 b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
1246 }
1247
1248 if (nphy->hang_avoid)
1249 b43_nphy_stay_in_carrier_search(dev, false);
1250}
1251
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +01001252/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
Michael Buesch95b66ba2008-01-18 01:09:25 +01001253static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
1254 enum b43_nphy_rf_sequence seq)
1255{
1256 static const u16 trigger[] = {
1257 [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
1258 [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
1259 [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
1260 [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
1261 [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
1262 [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
1263 };
1264 int i;
Rafał Miłeckic57199b2010-01-17 13:04:08 +01001265 u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
Michael Buesch95b66ba2008-01-18 01:09:25 +01001266
1267 B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
1268
1269 b43_phy_set(dev, B43_NPHY_RFSEQMODE,
1270 B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
1271 b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
1272 for (i = 0; i < 200; i++) {
1273 if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
1274 goto ok;
1275 msleep(1);
1276 }
1277 b43err(dev->wl, "RF sequence status timeout\n");
1278ok:
Rafał Miłeckic57199b2010-01-17 13:04:08 +01001279 b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
Michael Buesch95b66ba2008-01-18 01:09:25 +01001280}
1281
Rafał Miłecki75377b22010-01-22 01:53:13 +01001282/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
1283static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
1284 u16 value, u8 core, bool off)
1285{
1286 int i;
1287 u8 index = fls(field);
1288 u8 addr, en_addr, val_addr;
1289 /* we expect only one bit set */
Rafał Miłecki3ed0fac2010-01-25 18:59:58 +01001290 B43_WARN_ON(field & (~(1 << (index - 1))));
Rafał Miłecki75377b22010-01-22 01:53:13 +01001291
1292 if (dev->phy.rev >= 3) {
1293 const struct nphy_rf_control_override_rev3 *rf_ctrl;
1294 for (i = 0; i < 2; i++) {
1295 if (index == 0 || index == 16) {
1296 b43err(dev->wl,
1297 "Unsupported RF Ctrl Override call\n");
1298 return;
1299 }
1300
1301 rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
1302 en_addr = B43_PHY_N((i == 0) ?
1303 rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
1304 val_addr = B43_PHY_N((i == 0) ?
1305 rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
1306
1307 if (off) {
1308 b43_phy_mask(dev, en_addr, ~(field));
1309 b43_phy_mask(dev, val_addr,
1310 ~(rf_ctrl->val_mask));
1311 } else {
1312 if (core == 0 || ((1 << core) & i) != 0) {
1313 b43_phy_set(dev, en_addr, field);
1314 b43_phy_maskset(dev, val_addr,
1315 ~(rf_ctrl->val_mask),
1316 (value << rf_ctrl->val_shift));
1317 }
1318 }
1319 }
1320 } else {
1321 const struct nphy_rf_control_override_rev2 *rf_ctrl;
1322 if (off) {
1323 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
1324 value = 0;
1325 } else {
1326 b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
1327 }
1328
1329 for (i = 0; i < 2; i++) {
1330 if (index <= 1 || index == 16) {
1331 b43err(dev->wl,
1332 "Unsupported RF Ctrl Override call\n");
1333 return;
1334 }
1335
1336 if (index == 2 || index == 10 ||
1337 (index >= 13 && index <= 15)) {
1338 core = 1;
1339 }
1340
1341 rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
1342 addr = B43_PHY_N((i == 0) ?
1343 rf_ctrl->addr0 : rf_ctrl->addr1);
1344
1345 if ((core & (1 << i)) != 0)
1346 b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
1347 (value << rf_ctrl->shift));
1348
1349 b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
1350 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1351 B43_NPHY_RFCTL_CMD_START);
1352 udelay(1);
1353 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
1354 }
1355 }
1356}
1357
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +01001358/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
1359static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
1360 u16 value, u8 core)
1361{
1362 u8 i, j;
1363 u16 reg, tmp, val;
1364
1365 B43_WARN_ON(dev->phy.rev < 3);
1366 B43_WARN_ON(field > 4);
1367
1368 for (i = 0; i < 2; i++) {
1369 if ((core == 1 && i == 1) || (core == 2 && !i))
1370 continue;
1371
1372 reg = (i == 0) ?
1373 B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
1374 b43_phy_mask(dev, reg, 0xFBFF);
1375
1376 switch (field) {
1377 case 0:
1378 b43_phy_write(dev, reg, 0);
1379 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
1380 break;
1381 case 1:
1382 if (!i) {
1383 b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
1384 0xFC3F, (value << 6));
1385 b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
1386 0xFFFE, 1);
1387 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1388 B43_NPHY_RFCTL_CMD_START);
1389 for (j = 0; j < 100; j++) {
1390 if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
1391 j = 0;
1392 break;
1393 }
1394 udelay(10);
1395 }
1396 if (j)
1397 b43err(dev->wl,
1398 "intc override timeout\n");
1399 b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
1400 0xFFFE);
1401 } else {
1402 b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
1403 0xFC3F, (value << 6));
1404 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
1405 0xFFFE, 1);
1406 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1407 B43_NPHY_RFCTL_CMD_RXTX);
1408 for (j = 0; j < 100; j++) {
1409 if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
1410 j = 0;
1411 break;
1412 }
1413 udelay(10);
1414 }
1415 if (j)
1416 b43err(dev->wl,
1417 "intc override timeout\n");
1418 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
1419 0xFFFE);
1420 }
1421 break;
1422 case 2:
1423 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
1424 tmp = 0x0020;
1425 val = value << 5;
1426 } else {
1427 tmp = 0x0010;
1428 val = value << 4;
1429 }
1430 b43_phy_maskset(dev, reg, ~tmp, val);
1431 break;
1432 case 3:
1433 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
1434 tmp = 0x0001;
1435 val = value;
1436 } else {
1437 tmp = 0x0004;
1438 val = value << 2;
1439 }
1440 b43_phy_maskset(dev, reg, ~tmp, val);
1441 break;
1442 case 4:
1443 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
1444 tmp = 0x0002;
1445 val = value << 1;
1446 } else {
1447 tmp = 0x0008;
1448 val = value << 3;
1449 }
1450 b43_phy_maskset(dev, reg, ~tmp, val);
1451 break;
1452 }
1453 }
1454}
1455
Michael Buesch95b66ba2008-01-18 01:09:25 +01001456static void b43_nphy_bphy_init(struct b43_wldev *dev)
1457{
1458 unsigned int i;
1459 u16 val;
1460
1461 val = 0x1E1F;
1462 for (i = 0; i < 14; i++) {
1463 b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
1464 val -= 0x202;
1465 }
1466 val = 0x3E3F;
1467 for (i = 0; i < 16; i++) {
1468 b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
1469 val -= 0x202;
1470 }
1471 b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
1472}
1473
Rafał Miłecki3c956272010-01-15 14:38:32 +01001474/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
1475static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
1476 s8 offset, u8 core, u8 rail, u8 type)
1477{
1478 u16 tmp;
1479 bool core1or5 = (core == 1) || (core == 5);
1480 bool core2or5 = (core == 2) || (core == 5);
1481
1482 offset = clamp_val(offset, -32, 31);
1483 tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
1484
1485 if (core1or5 && (rail == 0) && (type == 2))
1486 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
1487 if (core1or5 && (rail == 1) && (type == 2))
1488 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
1489 if (core2or5 && (rail == 0) && (type == 2))
1490 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
1491 if (core2or5 && (rail == 1) && (type == 2))
1492 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
1493 if (core1or5 && (rail == 0) && (type == 0))
1494 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
1495 if (core1or5 && (rail == 1) && (type == 0))
1496 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
1497 if (core2or5 && (rail == 0) && (type == 0))
1498 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
1499 if (core2or5 && (rail == 1) && (type == 0))
1500 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
1501 if (core1or5 && (rail == 0) && (type == 1))
1502 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
1503 if (core1or5 && (rail == 1) && (type == 1))
1504 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
1505 if (core2or5 && (rail == 0) && (type == 1))
1506 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
1507 if (core2or5 && (rail == 1) && (type == 1))
1508 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
1509 if (core1or5 && (rail == 0) && (type == 6))
1510 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
1511 if (core1or5 && (rail == 1) && (type == 6))
1512 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
1513 if (core2or5 && (rail == 0) && (type == 6))
1514 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
1515 if (core2or5 && (rail == 1) && (type == 6))
1516 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
1517 if (core1or5 && (rail == 0) && (type == 3))
1518 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
1519 if (core1or5 && (rail == 1) && (type == 3))
1520 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
1521 if (core2or5 && (rail == 0) && (type == 3))
1522 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
1523 if (core2or5 && (rail == 1) && (type == 3))
1524 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
1525 if (core1or5 && (type == 4))
1526 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
1527 if (core2or5 && (type == 4))
1528 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
1529 if (core1or5 && (type == 5))
1530 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
1531 if (core2or5 && (type == 5))
1532 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
1533}
1534
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001535static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
Rafał Miłecki3c956272010-01-15 14:38:32 +01001536{
1537 u16 val;
1538
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001539 if (type < 3)
1540 val = 0;
1541 else if (type == 6)
1542 val = 1;
1543 else if (type == 3)
1544 val = 2;
1545 else
1546 val = 3;
Rafał Miłecki3c956272010-01-15 14:38:32 +01001547
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001548 val = (val << 12) | (val << 14);
1549 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
1550 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
Rafał Miłecki3c956272010-01-15 14:38:32 +01001551
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001552 if (type < 3) {
1553 b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
1554 (type + 1) << 4);
1555 b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
1556 (type + 1) << 4);
1557 }
1558
1559 /* TODO use some definitions */
1560 if (code == 0) {
1561 b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
Rafał Miłecki3c956272010-01-15 14:38:32 +01001562 if (type < 3) {
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001563 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFEC7, 0);
1564 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xEFDC, 0);
1565 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0);
1566 udelay(20);
1567 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
Rafał Miłecki3c956272010-01-15 14:38:32 +01001568 }
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001569 } else {
1570 b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
1571 0x3000);
1572 if (type < 3) {
1573 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
1574 0xFEC7, 0x0180);
1575 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
1576 0xEFDC, (code << 1 | 0x1021));
1577 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0x1);
1578 udelay(20);
1579 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
Rafał Miłecki3c956272010-01-15 14:38:32 +01001580 }
1581 }
1582}
1583
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001584static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
1585{
Rafał Miłecki6e3b15a2010-01-30 20:18:04 +01001586 struct b43_phy_n *nphy = dev->phy.n;
1587 u8 i;
1588 u16 reg, val;
1589
1590 if (code == 0) {
1591 b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
1592 b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
1593 b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
1594 b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
1595 b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
1596 b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
1597 b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
1598 b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
1599 } else {
1600 for (i = 0; i < 2; i++) {
1601 if ((code == 1 && i == 1) || (code == 2 && !i))
1602 continue;
1603
1604 reg = (i == 0) ?
1605 B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
1606 b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
1607
1608 if (type < 3) {
1609 reg = (i == 0) ?
1610 B43_NPHY_AFECTL_C1 :
1611 B43_NPHY_AFECTL_C2;
1612 b43_phy_maskset(dev, reg, 0xFCFF, 0);
1613
1614 reg = (i == 0) ?
1615 B43_NPHY_RFCTL_LUT_TRSW_UP1 :
1616 B43_NPHY_RFCTL_LUT_TRSW_UP2;
1617 b43_phy_maskset(dev, reg, 0xFFC3, 0);
1618
1619 if (type == 0)
1620 val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
1621 else if (type == 1)
1622 val = 16;
1623 else
1624 val = 32;
1625 b43_phy_set(dev, reg, val);
1626
1627 reg = (i == 0) ?
1628 B43_NPHY_TXF_40CO_B1S0 :
1629 B43_NPHY_TXF_40CO_B32S1;
1630 b43_phy_set(dev, reg, 0x0020);
1631 } else {
1632 if (type == 6)
1633 val = 0x0100;
1634 else if (type == 3)
1635 val = 0x0200;
1636 else
1637 val = 0x0300;
1638
1639 reg = (i == 0) ?
1640 B43_NPHY_AFECTL_C1 :
1641 B43_NPHY_AFECTL_C2;
1642
1643 b43_phy_maskset(dev, reg, 0xFCFF, val);
1644 b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
1645
1646 if (type != 3 && type != 6) {
1647 enum ieee80211_band band =
1648 b43_current_band(dev->wl);
1649
1650 if ((nphy->ipa2g_on &&
1651 band == IEEE80211_BAND_2GHZ) ||
1652 (nphy->ipa5g_on &&
1653 band == IEEE80211_BAND_5GHZ))
1654 val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
1655 else
1656 val = 0x11;
1657 reg = (i == 0) ? 0x2000 : 0x3000;
1658 reg |= B2055_PADDRV;
1659 b43_radio_write16(dev, reg, val);
1660
1661 reg = (i == 0) ?
1662 B43_NPHY_AFECTL_OVER1 :
1663 B43_NPHY_AFECTL_OVER;
1664 b43_phy_set(dev, reg, 0x0200);
1665 }
1666 }
1667 }
1668 }
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001669}
1670
1671/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
1672static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
1673{
1674 if (dev->phy.rev >= 3)
1675 b43_nphy_rev3_rssi_select(dev, code, type);
1676 else
1677 b43_nphy_rev2_rssi_select(dev, code, type);
1678}
1679
Rafał Miłeckidfb4aa52010-01-15 14:45:13 +01001680/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
1681static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
1682{
1683 int i;
1684 for (i = 0; i < 2; i++) {
1685 if (type == 2) {
1686 if (i == 0) {
1687 b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
1688 0xFC, buf[0]);
1689 b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
1690 0xFC, buf[1]);
1691 } else {
1692 b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
1693 0xFC, buf[2 * i]);
1694 b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
1695 0xFC, buf[2 * i + 1]);
1696 }
1697 } else {
1698 if (i == 0)
1699 b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
1700 0xF3, buf[0] << 2);
1701 else
1702 b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
1703 0xF3, buf[2 * i + 1] << 2);
1704 }
1705 }
1706}
1707
1708/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
1709static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
1710 u8 nsamp)
1711{
1712 int i;
1713 int out;
1714 u16 save_regs_phy[9];
1715 u16 s[2];
1716
1717 if (dev->phy.rev >= 3) {
1718 save_regs_phy[0] = b43_phy_read(dev,
1719 B43_NPHY_RFCTL_LUT_TRSW_UP1);
1720 save_regs_phy[1] = b43_phy_read(dev,
1721 B43_NPHY_RFCTL_LUT_TRSW_UP2);
1722 save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
1723 save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
1724 save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
1725 save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
1726 save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
1727 save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
1728 }
1729
1730 b43_nphy_rssi_select(dev, 5, type);
1731
1732 if (dev->phy.rev < 2) {
1733 save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
1734 b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
1735 }
1736
1737 for (i = 0; i < 4; i++)
1738 buf[i] = 0;
1739
1740 for (i = 0; i < nsamp; i++) {
1741 if (dev->phy.rev < 2) {
1742 s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
1743 s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
1744 } else {
1745 s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
1746 s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
1747 }
1748
1749 buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
1750 buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
1751 buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
1752 buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
1753 }
1754 out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
1755 (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
1756
1757 if (dev->phy.rev < 2)
1758 b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
1759
1760 if (dev->phy.rev >= 3) {
1761 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
1762 save_regs_phy[0]);
1763 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
1764 save_regs_phy[1]);
1765 b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
1766 b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
1767 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
1768 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
1769 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
1770 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
1771 }
1772
1773 return out;
1774}
1775
Rafał Miłecki4cb99772010-01-15 13:40:58 +01001776/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
1777static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
Michael Buesch95b66ba2008-01-18 01:09:25 +01001778{
Rafał Miłecki90b97382010-01-15 14:48:21 +01001779 int i, j;
1780 u8 state[4];
1781 u8 code, val;
1782 u16 class, override;
1783 u8 regs_save_radio[2];
1784 u16 regs_save_phy[2];
1785 s8 offset[4];
1786
1787 u16 clip_state[2];
1788 u16 clip_off[2] = { 0xFFFF, 0xFFFF };
1789 s32 results_min[4] = { };
1790 u8 vcm_final[4] = { };
1791 s32 results[4][4] = { };
1792 s32 miniq[4][2] = { };
1793
1794 if (type == 2) {
1795 code = 0;
1796 val = 6;
1797 } else if (type < 2) {
1798 code = 25;
1799 val = 4;
1800 } else {
1801 B43_WARN_ON(1);
1802 return;
1803 }
1804
1805 class = b43_nphy_classifier(dev, 0, 0);
1806 b43_nphy_classifier(dev, 7, 4);
1807 b43_nphy_read_clip_detection(dev, clip_state);
1808 b43_nphy_write_clip_detection(dev, clip_off);
1809
1810 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
1811 override = 0x140;
1812 else
1813 override = 0x110;
1814
1815 regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
1816 regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
1817 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
1818 b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
1819
1820 regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
1821 regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
1822 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
1823 b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
1824
1825 state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
1826 state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
1827 b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
1828 b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
1829 state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
1830 state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
1831
1832 b43_nphy_rssi_select(dev, 5, type);
1833 b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
1834 b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
1835
1836 for (i = 0; i < 4; i++) {
1837 u8 tmp[4];
1838 for (j = 0; j < 4; j++)
1839 tmp[j] = i;
1840 if (type != 1)
1841 b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
1842 b43_nphy_poll_rssi(dev, type, results[i], 8);
1843 if (type < 2)
1844 for (j = 0; j < 2; j++)
1845 miniq[i][j] = min(results[i][2 * j],
1846 results[i][2 * j + 1]);
1847 }
1848
1849 for (i = 0; i < 4; i++) {
1850 s32 mind = 40;
1851 u8 minvcm = 0;
1852 s32 minpoll = 249;
1853 s32 curr;
1854 for (j = 0; j < 4; j++) {
1855 if (type == 2)
1856 curr = abs(results[j][i]);
1857 else
1858 curr = abs(miniq[j][i / 2] - code * 8);
1859
1860 if (curr < mind) {
1861 mind = curr;
1862 minvcm = j;
1863 }
1864
1865 if (results[j][i] < minpoll)
1866 minpoll = results[j][i];
1867 }
1868 results_min[i] = minpoll;
1869 vcm_final[i] = minvcm;
1870 }
1871
1872 if (type != 1)
1873 b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
1874
1875 for (i = 0; i < 4; i++) {
1876 offset[i] = (code * 8) - results[vcm_final[i]][i];
1877
1878 if (offset[i] < 0)
1879 offset[i] = -((abs(offset[i]) + 4) / 8);
1880 else
1881 offset[i] = (offset[i] + 4) / 8;
1882
1883 if (results_min[i] == 248)
1884 offset[i] = code - 32;
1885
1886 if (i % 2 == 0)
1887 b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
1888 type);
1889 else
1890 b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
1891 type);
1892 }
1893
1894 b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
1895 b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
1896
1897 switch (state[2]) {
1898 case 1:
1899 b43_nphy_rssi_select(dev, 1, 2);
1900 break;
1901 case 4:
1902 b43_nphy_rssi_select(dev, 1, 0);
1903 break;
1904 case 2:
1905 b43_nphy_rssi_select(dev, 1, 1);
1906 break;
1907 default:
1908 b43_nphy_rssi_select(dev, 1, 1);
1909 break;
1910 }
1911
1912 switch (state[3]) {
1913 case 1:
1914 b43_nphy_rssi_select(dev, 2, 2);
1915 break;
1916 case 4:
1917 b43_nphy_rssi_select(dev, 2, 0);
1918 break;
1919 default:
1920 b43_nphy_rssi_select(dev, 2, 1);
1921 break;
1922 }
1923
1924 b43_nphy_rssi_select(dev, 0, type);
1925
1926 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
1927 b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
1928 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
1929 b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
1930
1931 b43_nphy_classifier(dev, 7, class);
1932 b43_nphy_write_clip_detection(dev, clip_state);
Rafał Miłecki4cb99772010-01-15 13:40:58 +01001933}
1934
1935/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
1936static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
1937{
1938 /* TODO */
1939}
1940
1941/*
1942 * RSSI Calibration
1943 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
1944 */
1945static void b43_nphy_rssi_cal(struct b43_wldev *dev)
1946{
1947 if (dev->phy.rev >= 3) {
1948 b43_nphy_rev3_rssi_cal(dev);
1949 } else {
1950 b43_nphy_rev2_rssi_cal(dev, 2);
1951 b43_nphy_rev2_rssi_cal(dev, 0);
1952 b43_nphy_rev2_rssi_cal(dev, 1);
1953 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01001954}
1955
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01001956/*
Rafał Miłecki42e15472010-01-15 15:06:47 +01001957 * Restore RSSI Calibration
1958 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
1959 */
1960static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
1961{
1962 struct b43_phy_n *nphy = dev->phy.n;
1963
1964 u16 *rssical_radio_regs = NULL;
1965 u16 *rssical_phy_regs = NULL;
1966
1967 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
1968 if (!nphy->rssical_chanspec_2G)
1969 return;
1970 rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
1971 rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
1972 } else {
1973 if (!nphy->rssical_chanspec_5G)
1974 return;
1975 rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
1976 rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
1977 }
1978
1979 /* TODO use some definitions */
1980 b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
1981 b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
1982
1983 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
1984 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
1985 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
1986 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
1987
1988 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
1989 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
1990 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
1991 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
1992
1993 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
1994 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
1995 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
1996 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
1997}
1998
Rafał Miłecki2f258b72010-01-15 15:18:35 +01001999/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
2000static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
2001{
2002 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
2003 if (dev->phy.rev >= 6) {
2004 /* TODO If the chip is 47162
2005 return txpwrctrl_tx_gain_ipa_rev5 */
2006 return txpwrctrl_tx_gain_ipa_rev6;
2007 } else if (dev->phy.rev >= 5) {
2008 return txpwrctrl_tx_gain_ipa_rev5;
2009 } else {
2010 return txpwrctrl_tx_gain_ipa;
2011 }
2012 } else {
2013 return txpwrctrl_tx_gain_ipa_5g;
2014 }
2015}
2016
Rafał Miłeckic4a92002010-01-15 15:55:18 +01002017/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
2018static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
2019{
2020 struct b43_phy_n *nphy = dev->phy.n;
2021 u16 *save = nphy->tx_rx_cal_radio_saveregs;
Rafał Miłecki52cb5e92010-01-30 20:18:06 +01002022 u16 tmp;
2023 u8 offset, i;
Rafał Miłeckic4a92002010-01-15 15:55:18 +01002024
2025 if (dev->phy.rev >= 3) {
Rafał Miłecki52cb5e92010-01-30 20:18:06 +01002026 for (i = 0; i < 2; i++) {
2027 tmp = (i == 0) ? 0x2000 : 0x3000;
2028 offset = i * 11;
2029
2030 save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
2031 save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
2032 save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
2033 save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
2034 save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
2035 save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
2036 save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
2037 save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
2038 save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
2039 save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
2040 save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
2041
2042 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
2043 b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
2044 b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
2045 b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
2046 b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
2047 b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
2048 if (nphy->ipa5g_on) {
2049 b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
2050 b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
2051 } else {
2052 b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
2053 b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
2054 }
2055 b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
2056 } else {
2057 b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
2058 b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
2059 b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
2060 b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
2061 b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
2062 b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
2063 if (nphy->ipa2g_on) {
2064 b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
2065 b43_radio_write16(dev, tmp | B2055_XOCTL2,
2066 (dev->phy.rev < 5) ? 0x11 : 0x01);
2067 } else {
2068 b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
2069 b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
2070 }
2071 }
2072 b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
2073 b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
2074 b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
2075 }
Rafał Miłeckic4a92002010-01-15 15:55:18 +01002076 } else {
2077 save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
2078 b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
2079
2080 save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
2081 b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
2082
2083 save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
2084 b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
2085
2086 save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
2087 b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
2088
2089 save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
2090 save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
2091
2092 if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
2093 B43_NPHY_BANDCTL_5GHZ)) {
2094 b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
2095 b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
2096 } else {
2097 b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
2098 b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
2099 }
2100
2101 if (dev->phy.rev < 2) {
2102 b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
2103 b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
2104 } else {
2105 b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
2106 b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
2107 }
2108 }
2109}
2110
Rafał Miłeckie9762492010-01-15 16:08:25 +01002111/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
2112static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
2113 struct nphy_txgains target,
2114 struct nphy_iqcal_params *params)
2115{
2116 int i, j, indx;
2117 u16 gain;
2118
2119 if (dev->phy.rev >= 3) {
2120 params->txgm = target.txgm[core];
2121 params->pga = target.pga[core];
2122 params->pad = target.pad[core];
2123 params->ipa = target.ipa[core];
2124 params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
2125 (params->pad << 4) | (params->ipa);
2126 for (j = 0; j < 5; j++)
2127 params->ncorr[j] = 0x79;
2128 } else {
2129 gain = (target.pad[core]) | (target.pga[core] << 4) |
2130 (target.txgm[core] << 8);
2131
2132 indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
2133 1 : 0;
2134 for (i = 0; i < 9; i++)
2135 if (tbl_iqcal_gainparams[indx][i][0] == gain)
2136 break;
2137 i = min(i, 8);
2138
2139 params->txgm = tbl_iqcal_gainparams[indx][i][1];
2140 params->pga = tbl_iqcal_gainparams[indx][i][2];
2141 params->pad = tbl_iqcal_gainparams[indx][i][3];
2142 params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
2143 (params->pad << 2);
2144 for (j = 0; j < 4; j++)
2145 params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
2146 }
2147}
2148
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01002149/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
2150static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
2151{
2152 struct b43_phy_n *nphy = dev->phy.n;
2153 int i;
2154 u16 scale, entry;
2155
2156 u16 tmp = nphy->txcal_bbmult;
2157 if (core == 0)
2158 tmp >>= 8;
2159 tmp &= 0xff;
2160
2161 for (i = 0; i < 18; i++) {
2162 scale = (ladder_lo[i].percent * tmp) / 100;
2163 entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002164 b43_ntab_write(dev, B43_NTAB16(15, i), entry);
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01002165
2166 scale = (ladder_iq[i].percent * tmp) / 100;
2167 entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002168 b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01002169 }
2170}
2171
Rafał Miłecki45ca6972010-01-22 01:53:15 +01002172/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
2173static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
2174{
2175 int i;
2176 for (i = 0; i < 15; i++)
2177 b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
2178 tbl_tx_filter_coef_rev4[2][i]);
2179}
2180
2181/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
2182static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
2183{
2184 int i, j;
2185 /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
2186 u16 offset[] = { 0x186, 0x195, 0x2C5 };
2187
2188 for (i = 0; i < 3; i++)
2189 for (j = 0; j < 15; j++)
2190 b43_phy_write(dev, B43_PHY_N(offset[i] + j),
2191 tbl_tx_filter_coef_rev4[i][j]);
2192
2193 if (dev->phy.is_40mhz) {
2194 for (j = 0; j < 15; j++)
2195 b43_phy_write(dev, B43_PHY_N(offset[0] + j),
2196 tbl_tx_filter_coef_rev4[3][j]);
2197 } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
2198 for (j = 0; j < 15; j++)
2199 b43_phy_write(dev, B43_PHY_N(offset[0] + j),
2200 tbl_tx_filter_coef_rev4[5][j]);
2201 }
2202
2203 if (dev->phy.channel == 14)
2204 for (j = 0; j < 15; j++)
2205 b43_phy_write(dev, B43_PHY_N(offset[0] + j),
2206 tbl_tx_filter_coef_rev4[6][j]);
2207}
2208
Rafał Miłeckib0022e12010-01-15 15:40:50 +01002209/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
2210static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
2211{
2212 struct b43_phy_n *nphy = dev->phy.n;
2213
2214 u16 curr_gain[2];
2215 struct nphy_txgains target;
2216 const u32 *table = NULL;
2217
2218 if (nphy->txpwrctrl == 0) {
2219 int i;
2220
2221 if (nphy->hang_avoid)
2222 b43_nphy_stay_in_carrier_search(dev, true);
Rafał Miłecki91458342010-01-18 00:21:35 +01002223 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
Rafał Miłeckib0022e12010-01-15 15:40:50 +01002224 if (nphy->hang_avoid)
2225 b43_nphy_stay_in_carrier_search(dev, false);
2226
2227 for (i = 0; i < 2; ++i) {
2228 if (dev->phy.rev >= 3) {
2229 target.ipa[i] = curr_gain[i] & 0x000F;
2230 target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
2231 target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
2232 target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
2233 } else {
2234 target.ipa[i] = curr_gain[i] & 0x0003;
2235 target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
2236 target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
2237 target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
2238 }
2239 }
2240 } else {
2241 int i;
2242 u16 index[2];
2243 index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
2244 B43_NPHY_TXPCTL_STAT_BIDX) >>
2245 B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
2246 index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
2247 B43_NPHY_TXPCTL_STAT_BIDX) >>
2248 B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
2249
2250 for (i = 0; i < 2; ++i) {
2251 if (dev->phy.rev >= 3) {
2252 enum ieee80211_band band =
2253 b43_current_band(dev->wl);
2254
2255 if ((nphy->ipa2g_on &&
2256 band == IEEE80211_BAND_2GHZ) ||
2257 (nphy->ipa5g_on &&
2258 band == IEEE80211_BAND_5GHZ)) {
2259 table = b43_nphy_get_ipa_gain_table(dev);
2260 } else {
2261 if (band == IEEE80211_BAND_5GHZ) {
2262 if (dev->phy.rev == 3)
2263 table = b43_ntab_tx_gain_rev3_5ghz;
2264 else if (dev->phy.rev == 4)
2265 table = b43_ntab_tx_gain_rev4_5ghz;
2266 else
2267 table = b43_ntab_tx_gain_rev5plus_5ghz;
2268 } else {
2269 table = b43_ntab_tx_gain_rev3plus_2ghz;
2270 }
2271 }
2272
2273 target.ipa[i] = (table[index[i]] >> 16) & 0xF;
2274 target.pad[i] = (table[index[i]] >> 20) & 0xF;
2275 target.pga[i] = (table[index[i]] >> 24) & 0xF;
2276 target.txgm[i] = (table[index[i]] >> 28) & 0xF;
2277 } else {
2278 table = b43_ntab_tx_gain_rev0_1_2;
2279
2280 target.ipa[i] = (table[index[i]] >> 16) & 0x3;
2281 target.pad[i] = (table[index[i]] >> 18) & 0x3;
2282 target.pga[i] = (table[index[i]] >> 20) & 0x7;
2283 target.txgm[i] = (table[index[i]] >> 23) & 0x7;
2284 }
2285 }
2286 }
2287
2288 return target;
2289}
2290
Rafał Miłeckie53de672010-01-17 13:03:32 +01002291/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
2292static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
2293{
2294 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
2295
2296 if (dev->phy.rev >= 3) {
2297 b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
2298 b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
2299 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
2300 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
2301 b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002302 b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
2303 b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002304 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
2305 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
2306 b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
2307 b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
2308 b43_nphy_reset_cca(dev);
2309 } else {
2310 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
2311 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
2312 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002313 b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
2314 b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002315 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
2316 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
2317 }
2318}
2319
2320/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
2321static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
2322{
2323 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
2324 u16 tmp;
2325
2326 regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
2327 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
2328 if (dev->phy.rev >= 3) {
2329 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
2330 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
2331
2332 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
2333 regs[2] = tmp;
2334 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
2335
2336 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
2337 regs[3] = tmp;
2338 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
2339
2340 regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
Rafał Miłeckide9a47f2010-01-18 00:21:49 +01002341 b43_phy_mask(dev, B43_NPHY_BBCFG, (u16)~B43_NPHY_BBCFG_RSTRX);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002342
Rafał Miłeckic643a662010-01-18 00:21:27 +01002343 tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
Rafał Miłeckie53de672010-01-17 13:03:32 +01002344 regs[5] = tmp;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002345 b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
Rafał Miłeckic643a662010-01-18 00:21:27 +01002346
2347 tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
Rafał Miłeckie53de672010-01-17 13:03:32 +01002348 regs[6] = tmp;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002349 b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002350 regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
2351 regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
2352
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +01002353 b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
2354 b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
2355 b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002356
2357 regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
2358 regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
2359 b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
2360 b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
2361 } else {
2362 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
2363 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
2364 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
2365 regs[2] = tmp;
2366 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
Rafał Miłeckic643a662010-01-18 00:21:27 +01002367 tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
Rafał Miłeckie53de672010-01-17 13:03:32 +01002368 regs[3] = tmp;
2369 tmp |= 0x2000;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002370 b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
Rafał Miłeckic643a662010-01-18 00:21:27 +01002371 tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
Rafał Miłeckie53de672010-01-17 13:03:32 +01002372 regs[4] = tmp;
2373 tmp |= 0x2000;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002374 b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002375 regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
2376 regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
2377 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
2378 tmp = 0x0180;
2379 else
2380 tmp = 0x0120;
2381 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
2382 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
2383 }
2384}
2385
Rafał Miłeckibbc6dc12010-02-04 12:23:11 +01002386/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
2387static void b43_nphy_save_cal(struct b43_wldev *dev)
2388{
2389 struct b43_phy_n *nphy = dev->phy.n;
2390
2391 struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
2392 u16 *txcal_radio_regs = NULL;
2393 u8 *iqcal_chanspec;
2394 u16 *table = NULL;
2395
2396 if (nphy->hang_avoid)
2397 b43_nphy_stay_in_carrier_search(dev, 1);
2398
2399 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
2400 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
2401 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
2402 iqcal_chanspec = &nphy->iqcal_chanspec_2G;
2403 table = nphy->cal_cache.txcal_coeffs_2G;
2404 } else {
2405 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
2406 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
2407 iqcal_chanspec = &nphy->iqcal_chanspec_5G;
2408 table = nphy->cal_cache.txcal_coeffs_5G;
2409 }
2410
2411 b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
2412 /* TODO use some definitions */
2413 if (dev->phy.rev >= 3) {
2414 txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
2415 txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
2416 txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
2417 txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
2418 txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
2419 txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
2420 txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
2421 txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
2422 } else {
2423 txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
2424 txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
2425 txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
2426 txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
2427 }
2428 *iqcal_chanspec = nphy->radio_chanspec;
2429 b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 8, table);
2430
2431 if (nphy->hang_avoid)
2432 b43_nphy_stay_in_carrier_search(dev, 0);
2433}
2434
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002435/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
2436static void b43_nphy_restore_cal(struct b43_wldev *dev)
2437{
2438 struct b43_phy_n *nphy = dev->phy.n;
2439
2440 u16 coef[4];
2441 u16 *loft = NULL;
2442 u16 *table = NULL;
2443
2444 int i;
2445 u16 *txcal_radio_regs = NULL;
2446 struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
2447
2448 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
2449 if (nphy->iqcal_chanspec_2G == 0)
2450 return;
2451 table = nphy->cal_cache.txcal_coeffs_2G;
2452 loft = &nphy->cal_cache.txcal_coeffs_2G[5];
2453 } else {
2454 if (nphy->iqcal_chanspec_5G == 0)
2455 return;
2456 table = nphy->cal_cache.txcal_coeffs_5G;
2457 loft = &nphy->cal_cache.txcal_coeffs_5G[5];
2458 }
2459
Rafał Miłecki2581b142010-01-18 00:21:21 +01002460 b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002461
2462 for (i = 0; i < 4; i++) {
2463 if (dev->phy.rev >= 3)
2464 table[i] = coef[i];
2465 else
2466 coef[i] = 0;
2467 }
2468
Rafał Miłecki2581b142010-01-18 00:21:21 +01002469 b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
2470 b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
2471 b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002472
2473 if (dev->phy.rev < 2)
2474 b43_nphy_tx_iq_workaround(dev);
2475
2476 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
2477 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
2478 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
2479 } else {
2480 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
2481 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
2482 }
2483
2484 /* TODO use some definitions */
2485 if (dev->phy.rev >= 3) {
2486 b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
2487 b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
2488 b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
2489 b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
2490 b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
2491 b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
2492 b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
2493 b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
2494 } else {
2495 b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
2496 b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
2497 b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
2498 b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
2499 }
2500 b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
2501}
2502
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002503/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
2504static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
2505 struct nphy_txgains target,
2506 bool full, bool mphase)
2507{
2508 struct b43_phy_n *nphy = dev->phy.n;
2509 int i;
2510 int error = 0;
2511 int freq;
2512 bool avoid = false;
2513 u8 length;
2514 u16 tmp, core, type, count, max, numb, last, cmd;
2515 const u16 *table;
2516 bool phy6or5x;
2517
2518 u16 buffer[11];
2519 u16 diq_start = 0;
2520 u16 save[2];
2521 u16 gain[2];
2522 struct nphy_iqcal_params params[2];
2523 bool updated[2] = { };
2524
2525 b43_nphy_stay_in_carrier_search(dev, true);
2526
2527 if (dev->phy.rev >= 4) {
2528 avoid = nphy->hang_avoid;
2529 nphy->hang_avoid = 0;
2530 }
2531
Rafał Miłecki91458342010-01-18 00:21:35 +01002532 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002533
2534 for (i = 0; i < 2; i++) {
2535 b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
2536 gain[i] = params[i].cal_gain;
2537 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01002538
2539 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002540
2541 b43_nphy_tx_cal_radio_setup(dev);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002542 b43_nphy_tx_cal_phy_setup(dev);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002543
2544 phy6or5x = dev->phy.rev >= 6 ||
2545 (dev->phy.rev == 5 && nphy->ipa2g_on &&
2546 b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
2547 if (phy6or5x) {
Rafał Miłecki38bb9022010-01-30 20:18:05 +01002548 if (dev->phy.is_40mhz) {
2549 b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
2550 tbl_tx_iqlo_cal_loft_ladder_40);
2551 b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
2552 tbl_tx_iqlo_cal_iqimb_ladder_40);
2553 } else {
2554 b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
2555 tbl_tx_iqlo_cal_loft_ladder_20);
2556 b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
2557 tbl_tx_iqlo_cal_iqimb_ladder_20);
2558 }
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002559 }
2560
2561 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
2562
Rafał Miłeckiaa4c7b22010-01-22 01:53:12 +01002563 if (!dev->phy.is_40mhz)
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002564 freq = 2500;
2565 else
2566 freq = 5000;
2567
2568 if (nphy->mphase_cal_phase_id > 2)
Rafał Miłecki10a79872010-01-22 01:53:14 +01002569 b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
2570 0xFFFF, 0, true, false);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002571 else
Rafał Miłecki59af0992010-01-22 01:53:16 +01002572 error = b43_nphy_tx_tone(dev, freq, 250, true, false);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002573
2574 if (error == 0) {
2575 if (nphy->mphase_cal_phase_id > 2) {
2576 table = nphy->mphase_txcal_bestcoeffs;
2577 length = 11;
2578 if (dev->phy.rev < 3)
2579 length -= 2;
2580 } else {
2581 if (!full && nphy->txiqlocal_coeffsvalid) {
2582 table = nphy->txiqlocal_bestc;
2583 length = 11;
2584 if (dev->phy.rev < 3)
2585 length -= 2;
2586 } else {
2587 full = true;
2588 if (dev->phy.rev >= 3) {
2589 table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
2590 length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
2591 } else {
2592 table = tbl_tx_iqlo_cal_startcoefs;
2593 length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
2594 }
2595 }
2596 }
2597
Rafał Miłecki2581b142010-01-18 00:21:21 +01002598 b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002599
2600 if (full) {
2601 if (dev->phy.rev >= 3)
2602 max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
2603 else
2604 max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
2605 } else {
2606 if (dev->phy.rev >= 3)
2607 max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
2608 else
2609 max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
2610 }
2611
2612 if (mphase) {
2613 count = nphy->mphase_txcal_cmdidx;
2614 numb = min(max,
2615 (u16)(count + nphy->mphase_txcal_numcmds));
2616 } else {
2617 count = 0;
2618 numb = max;
2619 }
2620
2621 for (; count < numb; count++) {
2622 if (full) {
2623 if (dev->phy.rev >= 3)
2624 cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
2625 else
2626 cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
2627 } else {
2628 if (dev->phy.rev >= 3)
2629 cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
2630 else
2631 cmd = tbl_tx_iqlo_cal_cmds_recal[count];
2632 }
2633
2634 core = (cmd & 0x3000) >> 12;
2635 type = (cmd & 0x0F00) >> 8;
2636
2637 if (phy6or5x && updated[core] == 0) {
2638 b43_nphy_update_tx_cal_ladder(dev, core);
2639 updated[core] = 1;
2640 }
2641
2642 tmp = (params[core].ncorr[type] << 8) | 0x66;
2643 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
2644
2645 if (type == 1 || type == 3 || type == 4) {
Rafał Miłeckic643a662010-01-18 00:21:27 +01002646 buffer[0] = b43_ntab_read(dev,
2647 B43_NTAB16(15, 69 + core));
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002648 diq_start = buffer[0];
2649 buffer[0] = 0;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002650 b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
2651 0);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002652 }
2653
2654 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
2655 for (i = 0; i < 2000; i++) {
2656 tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
2657 if (tmp & 0xC000)
2658 break;
2659 udelay(10);
2660 }
2661
Rafał Miłecki91458342010-01-18 00:21:35 +01002662 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
2663 buffer);
Rafał Miłecki2581b142010-01-18 00:21:21 +01002664 b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
2665 buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002666
2667 if (type == 1 || type == 3 || type == 4)
2668 buffer[0] = diq_start;
2669 }
2670
2671 if (mphase)
2672 nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
2673
2674 last = (dev->phy.rev < 3) ? 6 : 7;
2675
2676 if (!mphase || nphy->mphase_cal_phase_id == last) {
Rafał Miłecki2581b142010-01-18 00:21:21 +01002677 b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
Rafał Miłecki91458342010-01-18 00:21:35 +01002678 b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002679 if (dev->phy.rev < 3) {
2680 buffer[0] = 0;
2681 buffer[1] = 0;
2682 buffer[2] = 0;
2683 buffer[3] = 0;
2684 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01002685 b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
2686 buffer);
2687 b43_ntab_write_bulk(dev, B43_NTAB16(15, 101), 2,
2688 buffer);
2689 b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
2690 buffer);
2691 b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
2692 buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002693 length = 11;
2694 if (dev->phy.rev < 3)
2695 length -= 2;
Rafał Miłecki91458342010-01-18 00:21:35 +01002696 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
2697 nphy->txiqlocal_bestc);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002698 nphy->txiqlocal_coeffsvalid = true;
2699 /* TODO: Set nphy->txiqlocal_chanspec to
2700 the current channel */
2701 } else {
2702 length = 11;
2703 if (dev->phy.rev < 3)
2704 length -= 2;
Rafał Miłecki91458342010-01-18 00:21:35 +01002705 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
2706 nphy->mphase_txcal_bestcoeffs);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002707 }
2708
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01002709 b43_nphy_stop_playback(dev);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002710 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
2711 }
2712
Rafał Miłeckie53de672010-01-17 13:03:32 +01002713 b43_nphy_tx_cal_phy_cleanup(dev);
Rafał Miłecki2581b142010-01-18 00:21:21 +01002714 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002715
2716 if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
2717 b43_nphy_tx_iq_workaround(dev);
2718
2719 if (dev->phy.rev >= 4)
2720 nphy->hang_avoid = avoid;
2721
2722 b43_nphy_stay_in_carrier_search(dev, false);
2723
2724 return error;
2725}
2726
Rafał Miłecki984ff4f2010-02-04 12:23:10 +01002727/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
2728static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
2729{
2730 struct b43_phy_n *nphy = dev->phy.n;
2731 u8 i;
2732 u16 buffer[7];
2733 bool equal = true;
2734
2735 if (!nphy->txiqlocal_coeffsvalid || 1 /* FIXME */)
2736 return;
2737
2738 b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
2739 for (i = 0; i < 4; i++) {
2740 if (buffer[i] != nphy->txiqlocal_bestc[i]) {
2741 equal = false;
2742 break;
2743 }
2744 }
2745
2746 if (!equal) {
2747 b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
2748 nphy->txiqlocal_bestc);
2749 for (i = 0; i < 4; i++)
2750 buffer[i] = 0;
2751 b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
2752 buffer);
2753 b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
2754 &nphy->txiqlocal_bestc[5]);
2755 b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
2756 &nphy->txiqlocal_bestc[5]);
2757 }
2758}
2759
Rafał Miłecki15931e32010-01-15 16:20:56 +01002760/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
2761static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
2762 struct nphy_txgains target, u8 type, bool debug)
2763{
2764 struct b43_phy_n *nphy = dev->phy.n;
2765 int i, j, index;
2766 u8 rfctl[2];
2767 u8 afectl_core;
2768 u16 tmp[6];
2769 u16 cur_hpf1, cur_hpf2, cur_lna;
2770 u32 real, imag;
2771 enum ieee80211_band band;
2772
2773 u8 use;
2774 u16 cur_hpf;
2775 u16 lna[3] = { 3, 3, 1 };
2776 u16 hpf1[3] = { 7, 2, 0 };
2777 u16 hpf2[3] = { 2, 0, 0 };
Rafał Miłeckide9a47f2010-01-18 00:21:49 +01002778 u32 power[3] = { };
Rafał Miłecki15931e32010-01-15 16:20:56 +01002779 u16 gain_save[2];
2780 u16 cal_gain[2];
2781 struct nphy_iqcal_params cal_params[2];
2782 struct nphy_iq_est est;
2783 int ret = 0;
2784 bool playtone = true;
2785 int desired = 13;
2786
2787 b43_nphy_stay_in_carrier_search(dev, 1);
2788
2789 if (dev->phy.rev < 2)
Rafał Miłecki984ff4f2010-02-04 12:23:10 +01002790 b43_nphy_reapply_tx_cal_coeffs(dev);
Rafał Miłecki91458342010-01-18 00:21:35 +01002791 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002792 for (i = 0; i < 2; i++) {
2793 b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
2794 cal_gain[i] = cal_params[i].cal_gain;
2795 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01002796 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002797
2798 for (i = 0; i < 2; i++) {
2799 if (i == 0) {
2800 rfctl[0] = B43_NPHY_RFCTL_INTC1;
2801 rfctl[1] = B43_NPHY_RFCTL_INTC2;
2802 afectl_core = B43_NPHY_AFECTL_C1;
2803 } else {
2804 rfctl[0] = B43_NPHY_RFCTL_INTC2;
2805 rfctl[1] = B43_NPHY_RFCTL_INTC1;
2806 afectl_core = B43_NPHY_AFECTL_C2;
2807 }
2808
2809 tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
2810 tmp[2] = b43_phy_read(dev, afectl_core);
2811 tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
2812 tmp[4] = b43_phy_read(dev, rfctl[0]);
2813 tmp[5] = b43_phy_read(dev, rfctl[1]);
2814
2815 b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
2816 (u16)~B43_NPHY_RFSEQCA_RXDIS,
2817 ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
2818 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
2819 (1 - i));
2820 b43_phy_set(dev, afectl_core, 0x0006);
2821 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
2822
2823 band = b43_current_band(dev->wl);
2824
2825 if (nphy->rxcalparams & 0xFF000000) {
2826 if (band == IEEE80211_BAND_5GHZ)
2827 b43_phy_write(dev, rfctl[0], 0x140);
2828 else
2829 b43_phy_write(dev, rfctl[0], 0x110);
2830 } else {
2831 if (band == IEEE80211_BAND_5GHZ)
2832 b43_phy_write(dev, rfctl[0], 0x180);
2833 else
2834 b43_phy_write(dev, rfctl[0], 0x120);
2835 }
2836
2837 if (band == IEEE80211_BAND_5GHZ)
2838 b43_phy_write(dev, rfctl[1], 0x148);
2839 else
2840 b43_phy_write(dev, rfctl[1], 0x114);
2841
2842 if (nphy->rxcalparams & 0x10000) {
2843 b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
2844 (i + 1));
2845 b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
2846 (2 - i));
2847 }
2848
2849 for (j = 0; i < 4; j++) {
2850 if (j < 3) {
2851 cur_lna = lna[j];
2852 cur_hpf1 = hpf1[j];
2853 cur_hpf2 = hpf2[j];
2854 } else {
2855 if (power[1] > 10000) {
2856 use = 1;
2857 cur_hpf = cur_hpf1;
2858 index = 2;
2859 } else {
2860 if (power[0] > 10000) {
2861 use = 1;
2862 cur_hpf = cur_hpf1;
2863 index = 1;
2864 } else {
2865 index = 0;
2866 use = 2;
2867 cur_hpf = cur_hpf2;
2868 }
2869 }
2870 cur_lna = lna[index];
2871 cur_hpf1 = hpf1[index];
2872 cur_hpf2 = hpf2[index];
2873 cur_hpf += desired - hweight32(power[index]);
2874 cur_hpf = clamp_val(cur_hpf, 0, 10);
2875 if (use == 1)
2876 cur_hpf1 = cur_hpf;
2877 else
2878 cur_hpf2 = cur_hpf;
2879 }
2880
2881 tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
2882 (cur_lna << 2));
Rafał Miłecki75377b22010-01-22 01:53:13 +01002883 b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
2884 false);
Rafał Miłeckide9a47f2010-01-18 00:21:49 +01002885 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01002886 b43_nphy_stop_playback(dev);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002887
2888 if (playtone) {
Rafał Miłecki59af0992010-01-22 01:53:16 +01002889 ret = b43_nphy_tx_tone(dev, 4000,
2890 (nphy->rxcalparams & 0xFFFF),
2891 false, false);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002892 playtone = false;
2893 } else {
Rafał Miłecki10a79872010-01-22 01:53:14 +01002894 b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
2895 false, false);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002896 }
2897
2898 if (ret == 0) {
2899 if (j < 3) {
2900 b43_nphy_rx_iq_est(dev, &est, 1024, 32,
2901 false);
2902 if (i == 0) {
2903 real = est.i0_pwr;
2904 imag = est.q0_pwr;
2905 } else {
2906 real = est.i1_pwr;
2907 imag = est.q1_pwr;
2908 }
2909 power[i] = ((real + imag) / 1024) + 1;
2910 } else {
2911 b43_nphy_calc_rx_iq_comp(dev, 1 << i);
2912 }
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01002913 b43_nphy_stop_playback(dev);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002914 }
2915
2916 if (ret != 0)
2917 break;
2918 }
2919
2920 b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
2921 b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
2922 b43_phy_write(dev, rfctl[1], tmp[5]);
2923 b43_phy_write(dev, rfctl[0], tmp[4]);
2924 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
2925 b43_phy_write(dev, afectl_core, tmp[2]);
2926 b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
2927
2928 if (ret != 0)
2929 break;
2930 }
2931
Rafał Miłecki75377b22010-01-22 01:53:13 +01002932 b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +01002933 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłecki2581b142010-01-18 00:21:21 +01002934 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002935
2936 b43_nphy_stay_in_carrier_search(dev, 0);
2937
2938 return ret;
2939}
2940
2941static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
2942 struct nphy_txgains target, u8 type, bool debug)
2943{
2944 return -1;
2945}
2946
2947/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
2948static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
2949 struct nphy_txgains target, u8 type, bool debug)
2950{
2951 if (dev->phy.rev >= 3)
2952 return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
2953 else
2954 return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
2955}
2956
Rafał Miłecki42e15472010-01-15 15:06:47 +01002957/*
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002958 * Init N-PHY
2959 * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
2960 */
Michael Buesch424047e2008-01-09 16:13:56 +01002961int b43_phy_initn(struct b43_wldev *dev)
2962{
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002963 struct ssb_bus *bus = dev->dev->bus;
Michael Buesch95b66ba2008-01-18 01:09:25 +01002964 struct b43_phy *phy = &dev->phy;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002965 struct b43_phy_n *nphy = phy->n;
2966 u8 tx_pwr_state;
2967 struct nphy_txgains target;
Michael Buesch95b66ba2008-01-18 01:09:25 +01002968 u16 tmp;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002969 enum ieee80211_band tmp2;
2970 bool do_rssi_cal;
Michael Buesch424047e2008-01-09 16:13:56 +01002971
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002972 u16 clip[2];
2973 bool do_cal = false;
2974
2975 if ((dev->phy.rev >= 3) &&
2976 (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
2977 (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
2978 chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
2979 }
2980 nphy->deaf_count = 0;
Michael Buesch95b66ba2008-01-18 01:09:25 +01002981 b43_nphy_tables_init(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002982 nphy->crsminpwr_adjusted = false;
2983 nphy->noisevars_adjusted = false;
Michael Buesch95b66ba2008-01-18 01:09:25 +01002984
2985 /* Clear all overrides */
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002986 if (dev->phy.rev >= 3) {
2987 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
2988 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
2989 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
2990 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
2991 } else {
2992 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
2993 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01002994 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
2995 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002996 if (dev->phy.rev < 6) {
2997 b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
2998 b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
2999 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01003000 b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
3001 ~(B43_NPHY_RFSEQMODE_CAOVER |
3002 B43_NPHY_RFSEQMODE_TROVER));
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003003 if (dev->phy.rev >= 3)
3004 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003005 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
3006
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003007 if (dev->phy.rev <= 2) {
3008 tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
3009 b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
3010 ~B43_NPHY_BPHY_CTL3_SCALE,
3011 tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
3012 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01003013 b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
3014 b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
3015
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003016 if (bus->sprom.boardflags2_lo & 0x100 ||
3017 (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
3018 bus->boardinfo.type == 0x8B))
3019 b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
3020 else
3021 b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
3022 b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
3023 b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
3024 b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003025
Rafał Miłeckiad9716e2010-01-17 13:03:40 +01003026 b43_nphy_update_mimo_config(dev, nphy->preamble_override);
Rafał Miłecki4f4ab6c2010-01-17 13:03:55 +01003027 b43_nphy_update_txrx_chain(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003028
3029 if (phy->rev < 2) {
3030 b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
3031 b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
3032 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01003033
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003034 tmp2 = b43_current_band(dev->wl);
3035 if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
3036 (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
3037 b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
3038 b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
3039 nphy->papd_epsilon_offset[0] << 7);
3040 b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
3041 b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
3042 nphy->papd_epsilon_offset[1] << 7);
Rafał Miłecki45ca6972010-01-22 01:53:15 +01003043 b43_nphy_int_pa_set_tx_dig_filters(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003044 } else if (phy->rev >= 5) {
Rafał Miłecki45ca6972010-01-22 01:53:15 +01003045 b43_nphy_ext_pa_set_tx_dig_filters(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003046 }
3047
3048 b43_nphy_workarounds(dev);
3049
3050 /* Reset CCA, in init code it differs a little from standard way */
Rafał Miłecki730dd702010-01-15 16:38:07 +01003051 b43_nphy_bmac_clock_fgc(dev, 1);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003052 tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
3053 b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
3054 b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
Rafał Miłecki730dd702010-01-15 16:38:07 +01003055 b43_nphy_bmac_clock_fgc(dev, 0);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003056
3057 /* TODO N PHY MAC PHY Clock Set with argument 1 */
3058
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +01003059 b43_nphy_pa_override(dev, false);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003060 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
3061 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +01003062 b43_nphy_pa_override(dev, true);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003063
Rafał Miłeckibbec3982010-01-15 14:31:39 +01003064 b43_nphy_classifier(dev, 0, 0);
3065 b43_nphy_read_clip_detection(dev, clip);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003066 tx_pwr_state = nphy->txpwrctrl;
3067 /* TODO N PHY TX power control with argument 0
3068 (turning off power control) */
3069 /* TODO Fix the TX Power Settings */
3070 /* TODO N PHY TX Power Control Idle TSSI */
3071 /* TODO N PHY TX Power Control Setup */
Michael Buesch95b66ba2008-01-18 01:09:25 +01003072
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003073 if (phy->rev >= 3) {
3074 /* TODO */
3075 } else {
Rafał Miłecki2581b142010-01-18 00:21:21 +01003076 b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
3077 b43_ntab_tx_gain_rev0_1_2);
3078 b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
3079 b43_ntab_tx_gain_rev0_1_2);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003080 }
3081
3082 if (nphy->phyrxchain != 3)
3083 ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
3084 if (nphy->mphase_cal_phase_id > 0)
3085 ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
3086
3087 do_rssi_cal = false;
3088 if (phy->rev >= 3) {
3089 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
3090 do_rssi_cal = (nphy->rssical_chanspec_2G == 0);
3091 else
3092 do_rssi_cal = (nphy->rssical_chanspec_5G == 0);
3093
3094 if (do_rssi_cal)
Rafał Miłecki4cb99772010-01-15 13:40:58 +01003095 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003096 else
Rafał Miłecki42e15472010-01-15 15:06:47 +01003097 b43_nphy_restore_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003098 } else {
Rafał Miłecki4cb99772010-01-15 13:40:58 +01003099 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003100 }
3101
3102 if (!((nphy->measure_hold & 0x6) != 0)) {
3103 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
3104 do_cal = (nphy->iqcal_chanspec_2G == 0);
3105 else
3106 do_cal = (nphy->iqcal_chanspec_5G == 0);
3107
3108 if (nphy->mute)
3109 do_cal = false;
3110
3111 if (do_cal) {
Rafał Miłeckib0022e12010-01-15 15:40:50 +01003112 target = b43_nphy_get_tx_gains(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003113
3114 if (nphy->antsel_type == 2)
3115 ;/*TODO NPHY Superswitch Init with argument 1*/
3116 if (nphy->perical != 2) {
Rafał Miłecki90b97382010-01-15 14:48:21 +01003117 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003118 if (phy->rev >= 3) {
3119 nphy->cal_orig_pwr_idx[0] =
3120 nphy->txpwrindex[0].index_internal;
3121 nphy->cal_orig_pwr_idx[1] =
3122 nphy->txpwrindex[1].index_internal;
3123 /* TODO N PHY Pre Calibrate TX Gain */
Rafał Miłeckib0022e12010-01-15 15:40:50 +01003124 target = b43_nphy_get_tx_gains(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003125 }
3126 }
3127 }
3128 }
3129
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003130 if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
3131 if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
Rafał Miłeckibbc6dc12010-02-04 12:23:11 +01003132 b43_nphy_save_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003133 else if (nphy->mphase_cal_phase_id == 0)
Rafał Miłecki15931e32010-01-15 16:20:56 +01003134 ;/* N PHY Periodic Calibration with argument 3 */
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003135 } else {
3136 b43_nphy_restore_cal(dev);
3137 }
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003138
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +01003139 b43_nphy_tx_pwr_ctrl_coef_setup(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003140 /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
3141 b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
3142 b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
3143 if (phy->rev >= 3 && phy->rev <= 6)
3144 b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
Rafał Miłeckife3e46e2010-01-15 15:51:55 +01003145 b43_nphy_tx_lp_fbw(dev);
Rafał Miłecki9442e5b2010-02-04 12:23:12 +01003146 if (phy->rev >= 3)
3147 b43_nphy_spur_workaround(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003148
3149 b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
Michael Buesch53a6e232008-01-13 21:23:44 +01003150 return 0;
Michael Buesch424047e2008-01-09 16:13:56 +01003151}
Michael Bueschef1a6282008-08-27 18:53:02 +02003152
3153static int b43_nphy_op_allocate(struct b43_wldev *dev)
3154{
3155 struct b43_phy_n *nphy;
3156
3157 nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
3158 if (!nphy)
3159 return -ENOMEM;
3160 dev->phy.n = nphy;
3161
Michael Bueschef1a6282008-08-27 18:53:02 +02003162 return 0;
3163}
3164
Michael Bueschfb111372008-09-02 13:00:34 +02003165static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
3166{
3167 struct b43_phy *phy = &dev->phy;
3168 struct b43_phy_n *nphy = phy->n;
3169
3170 memset(nphy, 0, sizeof(*nphy));
3171
3172 //TODO init struct b43_phy_n
3173}
3174
3175static void b43_nphy_op_free(struct b43_wldev *dev)
3176{
3177 struct b43_phy *phy = &dev->phy;
3178 struct b43_phy_n *nphy = phy->n;
3179
3180 kfree(nphy);
3181 phy->n = NULL;
3182}
3183
Michael Bueschef1a6282008-08-27 18:53:02 +02003184static int b43_nphy_op_init(struct b43_wldev *dev)
3185{
Michael Bueschfb111372008-09-02 13:00:34 +02003186 return b43_phy_initn(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02003187}
3188
3189static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
3190{
3191#if B43_DEBUG
3192 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
3193 /* OFDM registers are onnly available on A/G-PHYs */
3194 b43err(dev->wl, "Invalid OFDM PHY access at "
3195 "0x%04X on N-PHY\n", offset);
3196 dump_stack();
3197 }
3198 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
3199 /* Ext-G registers are only available on G-PHYs */
3200 b43err(dev->wl, "Invalid EXT-G PHY access at "
3201 "0x%04X on N-PHY\n", offset);
3202 dump_stack();
3203 }
3204#endif /* B43_DEBUG */
3205}
3206
3207static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
3208{
3209 check_phyreg(dev, reg);
3210 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
3211 return b43_read16(dev, B43_MMIO_PHY_DATA);
3212}
3213
3214static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
3215{
3216 check_phyreg(dev, reg);
3217 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
3218 b43_write16(dev, B43_MMIO_PHY_DATA, value);
3219}
3220
3221static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
3222{
3223 /* Register 1 is a 32-bit register. */
3224 B43_WARN_ON(reg == 1);
3225 /* N-PHY needs 0x100 for read access */
3226 reg |= 0x100;
3227
3228 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
3229 return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
3230}
3231
3232static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
3233{
3234 /* Register 1 is a 32-bit register. */
3235 B43_WARN_ON(reg == 1);
3236
3237 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
3238 b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
3239}
3240
3241static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
Johannes Berg19d337d2009-06-02 13:01:37 +02003242 bool blocked)
Michael Bueschef1a6282008-08-27 18:53:02 +02003243{//TODO
3244}
3245
Michael Bueschcb24f572008-09-03 12:12:20 +02003246static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
3247{
3248 b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
3249 on ? 0 : 0x7FFF);
3250}
3251
Michael Bueschef1a6282008-08-27 18:53:02 +02003252static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
3253 unsigned int new_channel)
3254{
3255 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
3256 if ((new_channel < 1) || (new_channel > 14))
3257 return -EINVAL;
3258 } else {
3259 if (new_channel > 200)
3260 return -EINVAL;
3261 }
3262
3263 return nphy_channel_switch(dev, new_channel);
3264}
3265
3266static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
3267{
3268 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
3269 return 1;
3270 return 36;
3271}
3272
Michael Bueschef1a6282008-08-27 18:53:02 +02003273const struct b43_phy_operations b43_phyops_n = {
3274 .allocate = b43_nphy_op_allocate,
Michael Bueschfb111372008-09-02 13:00:34 +02003275 .free = b43_nphy_op_free,
3276 .prepare_structs = b43_nphy_op_prepare_structs,
Michael Bueschef1a6282008-08-27 18:53:02 +02003277 .init = b43_nphy_op_init,
Michael Bueschef1a6282008-08-27 18:53:02 +02003278 .phy_read = b43_nphy_op_read,
3279 .phy_write = b43_nphy_op_write,
3280 .radio_read = b43_nphy_op_radio_read,
3281 .radio_write = b43_nphy_op_radio_write,
3282 .software_rfkill = b43_nphy_op_software_rfkill,
Michael Bueschcb24f572008-09-03 12:12:20 +02003283 .switch_analog = b43_nphy_op_switch_analog,
Michael Bueschef1a6282008-08-27 18:53:02 +02003284 .switch_channel = b43_nphy_op_switch_channel,
3285 .get_default_chan = b43_nphy_op_get_default_chan,
Michael Buesch18c8ade2008-08-28 19:33:40 +02003286 .recalc_txpower = b43_nphy_op_recalc_txpower,
3287 .adjust_txpower = b43_nphy_op_adjust_txpower,
Michael Bueschef1a6282008-08-27 18:53:02 +02003288};