blob: 5571374f72b168c3bd4a936d18df0f47f57da0e0 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
Mayank Ranaa99689a2016-08-10 17:39:47 -070025#include <linux/ratelimit.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030026#include <linux/interrupt.h>
27#include <linux/io.h>
28#include <linux/list.h>
29#include <linux/dma-mapping.h>
30
31#include <linux/usb/ch9.h>
Mayank Ranaa99689a2016-08-10 17:39:47 -070032#include <linux/usb/composite.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030033#include <linux/usb/gadget.h>
34
Felipe Balbi80977dc2014-08-19 16:37:22 -050035#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030036#include "core.h"
37#include "gadget.h"
38#include "io.h"
39
Mayank Ranaa99689a2016-08-10 17:39:47 -070040static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc, bool remote_wakeup);
41static int dwc3_gadget_wakeup_int(struct dwc3 *dwc);
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020042/**
43 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
44 * @dwc: pointer to our context structure
45 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
46 *
47 * Caller should take care of locking. This function will
48 * return 0 on success or -EINVAL if wrong Test Selector
49 * is passed
50 */
51int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
52{
53 u32 reg;
54
55 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
56 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
57
58 switch (mode) {
59 case TEST_J:
60 case TEST_K:
61 case TEST_SE0_NAK:
62 case TEST_PACKET:
63 case TEST_FORCE_EN:
64 reg |= mode << 1;
65 break;
66 default:
67 return -EINVAL;
68 }
69
70 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
71
72 return 0;
73}
74
Felipe Balbi8598bde2012-01-02 18:55:57 +020075/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030076 * dwc3_gadget_get_link_state - Gets current state of USB Link
77 * @dwc: pointer to our context structure
78 *
79 * Caller should take care of locking. This function will
80 * return the link state on success (>= 0) or -ETIMEDOUT.
81 */
82int dwc3_gadget_get_link_state(struct dwc3 *dwc)
83{
84 u32 reg;
85
86 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
87
88 return DWC3_DSTS_USBLNKST(reg);
89}
90
91/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020092 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
93 * @dwc: pointer to our context structure
94 * @state: the state to put link into
95 *
96 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 */
99int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
100{
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800101 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200102 u32 reg;
103
Paul Zimmerman802fde92012-04-27 13:10:52 +0300104 /*
105 * Wait until device controller is ready. Only applies to 1.94a and
106 * later RTL.
107 */
108 if (dwc->revision >= DWC3_REVISION_194A) {
109 while (--retries) {
110 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
111 if (reg & DWC3_DSTS_DCNRD)
112 udelay(5);
113 else
114 break;
115 }
116
117 if (retries <= 0)
118 return -ETIMEDOUT;
119 }
120
Felipe Balbi8598bde2012-01-02 18:55:57 +0200121 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
122 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
123
124 /* set requested state */
125 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
126 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
127
Paul Zimmerman802fde92012-04-27 13:10:52 +0300128 /*
129 * The following code is racy when called from dwc3_gadget_wakeup,
130 * and is not needed, at least on newer versions
131 */
132 if (dwc->revision >= DWC3_REVISION_194A)
133 return 0;
134
Felipe Balbi8598bde2012-01-02 18:55:57 +0200135 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300136 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200137 while (--retries) {
138 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
139
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 if (DWC3_DSTS_USBLNKST(reg) == state)
141 return 0;
142
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800143 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144 }
145
Felipe Balbi73815282015-01-27 13:48:14 -0600146 dwc3_trace(trace_dwc3_gadget,
147 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200148
149 return -ETIMEDOUT;
150}
151
John Youndca01192016-05-19 17:26:05 -0700152/**
153 * dwc3_ep_inc_trb() - Increment a TRB index.
154 * @index - Pointer to the TRB index to increment.
155 *
156 * The index should never point to the link TRB. After incrementing,
157 * if it is point to the link TRB, wrap around to the beginning. The
158 * link TRB is always at the last TRB entry.
159 */
160static void dwc3_ep_inc_trb(u8 *index)
161{
162 (*index)++;
163 if (*index == (DWC3_TRB_NUM - 1))
164 *index = 0;
165}
166
Mayank Rana9ca186c2017-06-19 17:57:21 -0700167void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200168{
John Youndca01192016-05-19 17:26:05 -0700169 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300170}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200171
Mayank Rana9ca186c2017-06-19 17:57:21 -0700172void dwc3_ep_inc_deq(struct dwc3_ep *dep)
Felipe Balbief966b92016-04-05 13:09:51 +0300173{
John Youndca01192016-05-19 17:26:05 -0700174 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200175}
176
Mayank Ranaa8e4de62016-12-13 17:11:15 -0800177/*
178 * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
179 * @dwc: pointer to our context structure
180 *
181 * This function will a best effort FIFO allocation in order
182 * to improve FIFO usage and throughput, while still allowing
183 * us to enable as many endpoints as possible.
184 *
185 * Keep in mind that this operation will be highly dependent
186 * on the configured size for RAM1 - which contains TxFifo -,
187 * the amount of endpoints enabled on coreConsultant tool, and
188 * the width of the Master Bus.
189 *
190 * In the ideal world, we would always be able to satisfy the
191 * following equation:
192 *
193 * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
194 * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
195 *
196 * Unfortunately, due to many variables that's not always the case.
197 */
Mayank Ranaac1200c2017-04-25 13:48:46 -0700198int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc, struct dwc3_ep *dep)
Mayank Ranaa8e4de62016-12-13 17:11:15 -0800199{
Mayank Ranaac1200c2017-04-25 13:48:46 -0700200 int fifo_size, mdwidth, max_packet = 1024;
201 int tmp, mult = 1;
Mayank Ranaa8e4de62016-12-13 17:11:15 -0800202
Mayank Ranaac1200c2017-04-25 13:48:46 -0700203 if (!dwc->needs_fifo_resize)
Mayank Ranaa8e4de62016-12-13 17:11:15 -0800204 return 0;
205
Mayank Ranaac1200c2017-04-25 13:48:46 -0700206 /* resize IN endpoints excepts ep0 */
207 if (!usb_endpoint_dir_in(dep->endpoint.desc) ||
208 dep->endpoint.ep_num == 0)
209 return 0;
Mayank Ranaa8e4de62016-12-13 17:11:15 -0800210
Mayank Ranaac1200c2017-04-25 13:48:46 -0700211 /* Don't resize already resized IN endpoint */
212 if (dep->fifo_depth) {
213 dev_dbg(dwc->dev, "%s fifo_depth:%d is already set\n",
214 dep->endpoint.name, dep->fifo_depth);
215 return 0;
Mayank Ranaa8e4de62016-12-13 17:11:15 -0800216 }
217
Mayank Ranaac1200c2017-04-25 13:48:46 -0700218 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
219 /* MDWIDTH is represented in bits, we need it in bytes */
220 mdwidth >>= 3;
221
222 if (dep->endpoint.ep_type == EP_TYPE_GSI || dep->endpoint.endless)
223 mult = 3;
224
225 if (((dep->endpoint.maxburst > 1) &&
226 usb_endpoint_xfer_bulk(dep->endpoint.desc))
227 || usb_endpoint_xfer_isoc(dep->endpoint.desc))
228 mult = 3;
229
230 tmp = ((max_packet + mdwidth) * mult) + mdwidth;
231 fifo_size = DIV_ROUND_UP(tmp, mdwidth);
232 dep->fifo_depth = fifo_size;
Ajay Agarwal8df9b9d2017-11-01 11:20:03 +0530233 fifo_size |= (dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(0)) & 0xffff0000)
234 + (dwc->last_fifo_depth << 16);
Mayank Ranaac1200c2017-04-25 13:48:46 -0700235 dwc->last_fifo_depth += (fifo_size & 0xffff);
236
237 dev_dbg(dwc->dev, "%s ep_num:%d last_fifo_depth:%04x fifo_depth:%d\n",
238 dep->endpoint.name, dep->endpoint.ep_num, dwc->last_fifo_depth,
239 dep->fifo_depth);
240
241 dbg_event(0xFF, "resize_fifo", dep->number);
242 dbg_event(0xFF, "fifo_depth", dep->fifo_depth);
243 /* Check fifo size allocation doesn't exceed available RAM size. */
244 if (dwc->tx_fifo_size &&
245 ((dwc->last_fifo_depth * mdwidth) >= dwc->tx_fifo_size)) {
246 dev_err(dwc->dev, "Fifosize(%d) > RAM size(%d) %s depth:%d\n",
247 (dwc->last_fifo_depth * mdwidth), dwc->tx_fifo_size,
248 dep->endpoint.name, fifo_size);
249 dwc->last_fifo_depth -= (fifo_size & 0xffff);
250 dep->fifo_depth = 0;
251 WARN_ON(1);
252 return -ENOMEM;
253 }
254
255 dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(dep->endpoint.ep_num),
256 fifo_size);
Mayank Ranaa8e4de62016-12-13 17:11:15 -0800257 return 0;
258}
259
Felipe Balbi72246da2011-08-19 18:10:58 +0300260void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
261 int status)
262{
263 struct dwc3 *dwc = dep->dwc;
Janusz Dziedzicd9a97dc2017-03-13 14:11:32 +0200264 unsigned int unmap_after_complete = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300265
Felipe Balbi737f1ae2016-08-11 12:24:27 +0300266 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300267 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200268 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300269
270 if (req->request.status == -EINPROGRESS)
271 req->request.status = status;
272
Janusz Dziedzicd9a97dc2017-03-13 14:11:32 +0200273 /*
274 * NOTICE we don't want to unmap before calling ->complete() if we're
275 * dealing with a bounced ep0 request. If we unmap it here, we would end
276 * up overwritting the contents of req->buf and this could confuse the
277 * gadget driver.
278 */
279 if (dwc->ep0_bounced && dep->number <= 1) {
Pratyush Anand0416e492012-08-10 13:42:16 +0530280 dwc->ep0_bounced = false;
Janusz Dziedzicd9a97dc2017-03-13 14:11:32 +0200281 unmap_after_complete = true;
282 } else {
Mayank Ranabd17b852017-08-25 10:38:30 -0700283 usb_gadget_unmap_request_by_dev(dwc->sysdev,
Janusz Dziedzicd9a97dc2017-03-13 14:11:32 +0200284 &req->request, req->direction);
285 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300286
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500287 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300288
289 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200290 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300291 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300292
Janusz Dziedzicd9a97dc2017-03-13 14:11:32 +0200293 if (unmap_after_complete)
Mayank Ranabd17b852017-08-25 10:38:30 -0700294 usb_gadget_unmap_request_by_dev(dwc->sysdev,
Janusz Dziedzicd9a97dc2017-03-13 14:11:32 +0200295 &req->request, req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300296}
297
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500298int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300299{
300 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300301 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300302 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300303 u32 reg;
304
305 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
306 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
307
308 do {
309 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
310 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300311 status = DWC3_DGCMD_STATUS(reg);
312 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300313 ret = -EINVAL;
314 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300315 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300316 } while (timeout--);
317
318 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300319 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300320 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300321 }
322
Felipe Balbi71f7e702016-05-23 14:16:19 +0300323 trace_dwc3_gadget_generic_cmd(cmd, param, status);
324
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300325 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300326}
327
Felipe Balbic36d8e92016-04-04 12:46:33 +0300328static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
329
Felipe Balbi2cd47182016-04-12 16:42:43 +0300330int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
331 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300332{
Felipe Balbi2cd47182016-04-12 16:42:43 +0300333 struct dwc3 *dwc = dep->dwc;
Hemant Kumar43874172016-08-25 16:17:48 -0700334 u32 timeout = 3000;
Felipe Balbi72246da2011-08-19 18:10:58 +0300335 u32 reg;
336
Felipe Balbi0933df12016-05-23 14:02:33 +0300337 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300338 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300339 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300340
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300341 /*
342 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
343 * we're issuing an endpoint command, we must check if
344 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
345 *
346 * We will also set SUSPHY bit to what it was before returning as stated
347 * by the same section on Synopsys databook.
348 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300349 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
350 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
351 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
352 susphy = true;
353 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
354 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
355 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300356 }
357
Felipe Balbia81d6b72016-09-22 12:25:28 +0300358 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300359 int needs_wakeup;
360
361 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
362 dwc->link_state == DWC3_LINK_STATE_U2 ||
363 dwc->link_state == DWC3_LINK_STATE_U3);
364
365 if (unlikely(needs_wakeup)) {
366 ret = __dwc3_gadget_wakeup(dwc);
367 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
368 ret);
369 }
370 }
371
Felipe Balbi2eb88012016-04-12 16:53:39 +0300372 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
373 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
374 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300375
Felipe Balbi2eb88012016-04-12 16:53:39 +0300376 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd | DWC3_DEPCMD_CMDACT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300377 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300378 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300379 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300380 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000381
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000382 switch (cmd_status) {
383 case 0:
384 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300385 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000386 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000387 ret = -EINVAL;
388 break;
389 case DEPEVT_TRANSFER_BUS_EXPIRY:
390 /*
391 * SW issues START TRANSFER command to
392 * isochronous ep with future frame interval. If
393 * future interval time has already passed when
394 * core receives the command, it will respond
395 * with an error status of 'Bus Expiry'.
396 *
397 * Instead of always returning -EINVAL, let's
398 * give a hint to the gadget driver that this is
399 * the case by returning -EAGAIN.
400 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000401 ret = -EAGAIN;
402 break;
403 default:
404 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
405 }
406
Felipe Balbic0ca3242016-04-04 09:11:51 +0300407 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300408 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300409 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300410
Felipe Balbif6bb2252016-05-23 13:53:34 +0300411 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300412 ret = -ETIMEDOUT;
Mayank Ranaa99689a2016-08-10 17:39:47 -0700413 dwc3_trace(trace_dwc3_gadget, "Command Timed Out");
414 dev_err(dwc->dev, "%s command timeout for %s\n",
415 dwc3_gadget_ep_cmd_string(cmd), dep->name);
Hemant Kumar43874172016-08-25 16:17:48 -0700416 if (!(cmd & DWC3_DEPCMD_ENDTRANSFER)) {
417 dwc->ep_cmd_timeout_cnt++;
418 dwc3_notify_event(dwc,
419 DWC3_CONTROLLER_RESTART_USB_SESSION);
420 }
Felipe Balbi0933df12016-05-23 14:02:33 +0300421 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300422 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300423
Felipe Balbi0933df12016-05-23 14:02:33 +0300424 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
425
Felipe Balbicf23b5b2016-10-21 13:07:09 +0300426 if (ret == 0) {
427 switch (DWC3_DEPCMD_CMD(cmd)) {
428 case DWC3_DEPCMD_STARTTRANSFER:
429 dep->flags |= DWC3_EP_TRANSFER_STARTED;
430 break;
431 case DWC3_DEPCMD_ENDTRANSFER:
432 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
433 break;
434 default:
435 /* nothing */
436 break;
437 }
438 }
439
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300440 if (unlikely(susphy)) {
441 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
442 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
443 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
444 }
445
Felipe Balbic0ca3242016-04-04 09:11:51 +0300446 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300447}
448
John Youn50c763f2016-05-31 17:49:56 -0700449static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
450{
451 struct dwc3 *dwc = dep->dwc;
452 struct dwc3_gadget_ep_cmd_params params;
453 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
454
455 /*
456 * As of core revision 2.60a the recommended programming model
457 * is to set the ClearPendIN bit when issuing a Clear Stall EP
458 * command for IN endpoints. This is to prevent an issue where
459 * some (non-compliant) hosts may not send ACK TPs for pending
460 * IN transfers due to a mishandled error condition. Synopsys
461 * STAR 9000614252.
462 */
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800463 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
464 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700465 cmd |= DWC3_DEPCMD_CLEARPENDIN;
466
467 memset(&params, 0, sizeof(params));
468
Felipe Balbi2cd47182016-04-12 16:42:43 +0300469 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700470}
471
Felipe Balbi72246da2011-08-19 18:10:58 +0300472static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
473{
474 struct dwc3 *dwc = dep->dwc;
Mayank Ranaa99689a2016-08-10 17:39:47 -0700475 u32 num_trbs = DWC3_TRB_NUM;
Felipe Balbi72246da2011-08-19 18:10:58 +0300476
477 if (dep->trb_pool)
478 return 0;
479
Arnd Bergmann42695fc2016-11-17 17:13:47 +0530480 dep->trb_pool = dma_zalloc_coherent(dwc->sysdev,
Mayank Ranaa99689a2016-08-10 17:39:47 -0700481 sizeof(struct dwc3_trb) * num_trbs,
Felipe Balbi72246da2011-08-19 18:10:58 +0300482 &dep->trb_pool_dma, GFP_KERNEL);
483 if (!dep->trb_pool) {
484 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
485 dep->name);
486 return -ENOMEM;
487 }
Mayank Ranaa99689a2016-08-10 17:39:47 -0700488 dep->num_trbs = num_trbs;
Felipe Balbi72246da2011-08-19 18:10:58 +0300489
490 return 0;
491}
492
493static void dwc3_free_trb_pool(struct dwc3_ep *dep)
494{
495 struct dwc3 *dwc = dep->dwc;
496
Mayank Ranaa99689a2016-08-10 17:39:47 -0700497 /* Freeing of GSI EP TRBs are handled by GSI EP ops. */
498 if (dep->endpoint.ep_type == EP_TYPE_GSI)
499 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300500
Mayank Rana4dd882c2016-10-05 09:43:05 -0700501 /*
502 * Clean up ep ring to avoid getting xferInProgress due to stale trbs
503 * with HWO bit set from previous composition when update transfer cmd
504 * is issued.
505 */
506 if (dep->number > 1 && dep->trb_pool && dep->trb_pool_dma) {
507 memset(&dep->trb_pool[0], 0,
508 sizeof(struct dwc3_trb) * dep->num_trbs);
Mayank Rana558baca2017-02-17 11:46:38 -0800509 dbg_event(dep->number, "Clr_TRB", 0);
Mayank Rana4dd882c2016-10-05 09:43:05 -0700510 dev_dbg(dwc->dev, "Clr_TRB ring of %s\n", dep->name);
511
Arnd Bergmann42695fc2016-11-17 17:13:47 +0530512 dma_free_coherent(dwc->sysdev,
Mayank Ranaa99689a2016-08-10 17:39:47 -0700513 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
514 dep->trb_pool, dep->trb_pool_dma);
515 dep->trb_pool = NULL;
516 dep->trb_pool_dma = 0;
517 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300518}
519
John Younc4509602016-02-16 20:10:53 -0800520static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
521
522/**
523 * dwc3_gadget_start_config - Configure EP resources
524 * @dwc: pointer to our controller context structure
525 * @dep: endpoint that is being enabled
526 *
527 * The assignment of transfer resources cannot perfectly follow the
528 * data book due to the fact that the controller driver does not have
529 * all knowledge of the configuration in advance. It is given this
530 * information piecemeal by the composite gadget framework after every
531 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
532 * programming model in this scenario can cause errors. For two
533 * reasons:
534 *
535 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
536 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
537 * multiple interfaces.
538 *
539 * 2) The databook does not mention doing more DEPXFERCFG for new
540 * endpoint on alt setting (8.1.6).
541 *
542 * The following simplified method is used instead:
543 *
544 * All hardware endpoints can be assigned a transfer resource and this
545 * setting will stay persistent until either a core reset or
546 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
547 * do DEPXFERCFG for every hardware endpoint as well. We are
548 * guaranteed that there are as many transfer resources as endpoints.
549 *
550 * This function is called for each endpoint when it is being enabled
551 * but is triggered only when called for EP0-out, which always happens
552 * first, and which should only happen in one of the above conditions.
553 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300554static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
555{
556 struct dwc3_gadget_ep_cmd_params params;
557 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800558 int i;
559 int ret;
560
561 if (dep->number)
562 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300563
564 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800565 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300566
Felipe Balbi2cd47182016-04-12 16:42:43 +0300567 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800568 if (ret)
569 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300570
John Younc4509602016-02-16 20:10:53 -0800571 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
572 struct dwc3_ep *dep = dwc->eps[i];
573
574 if (!dep)
575 continue;
576
577 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
578 if (ret)
579 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300580 }
581
582 return 0;
583}
584
585static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200586 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300587 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300588 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300589{
590 struct dwc3_gadget_ep_cmd_params params;
591
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300592 if (dev_WARN_ONCE(dwc->dev, modify && restore,
593 "Can't modify and restore\n"))
594 return -EINVAL;
595
Felipe Balbi72246da2011-08-19 18:10:58 +0300596 memset(&params, 0x00, sizeof(params));
597
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300598 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900599 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
600
601 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800602 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300603 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300604 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900605 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300606
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300607 if (modify) {
608 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
609 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600610 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
611 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300612 } else {
613 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600614 }
615
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300616 if (usb_endpoint_xfer_control(desc))
617 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300618
619 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
620 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300621
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200622 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300623 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
624 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300625 dep->stream_capable = true;
626 }
627
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500628 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300629 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300630
631 /*
632 * We are doing 1:1 mapping for endpoints, meaning
633 * Physical Endpoints 2 maps to Logical Endpoint 2 and
634 * so on. We consider the direction bit as part of the physical
635 * endpoint number. So USB endpoint 0x81 is 0x03.
636 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300637 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300638
639 /*
640 * We must use the lower 16 TX FIFOs even though
641 * HW might have more
642 */
643 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300644 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300645
646 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300647 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300648 dep->interval = 1 << (desc->bInterval - 1);
649 }
650
Felipe Balbi2cd47182016-04-12 16:42:43 +0300651 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300652}
653
654static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
655{
656 struct dwc3_gadget_ep_cmd_params params;
657
658 memset(&params, 0x00, sizeof(params));
659
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300660 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300661
Felipe Balbi2cd47182016-04-12 16:42:43 +0300662 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
663 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300664}
665
666/**
667 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
668 * @dep: endpoint to be initialized
669 * @desc: USB Endpoint Descriptor
670 *
671 * Caller should take care of locking
672 */
673static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200674 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300675 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300676 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300677{
678 struct dwc3 *dwc = dep->dwc;
679 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300680 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300681
Felipe Balbi73815282015-01-27 13:48:14 -0600682 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300683
Felipe Balbi72246da2011-08-19 18:10:58 +0300684 if (!(dep->flags & DWC3_EP_ENABLED)) {
Mayank Ranaac1200c2017-04-25 13:48:46 -0700685 dep->endpoint.desc = desc;
686 dep->comp_desc = comp_desc;
687 dep->type = usb_endpoint_type(desc);
688 ret = dwc3_gadget_resize_tx_fifos(dwc, dep);
689 if (ret) {
690 dep->endpoint.desc = NULL;
691 dep->comp_desc = NULL;
692 dep->type = 0;
693 return ret;
694 }
695
Felipe Balbi72246da2011-08-19 18:10:58 +0300696 ret = dwc3_gadget_start_config(dwc, dep);
Mayank Ranaa99689a2016-08-10 17:39:47 -0700697 if (ret) {
698 dev_err(dwc->dev, "start_config() failed for %s\n",
699 dep->name);
Felipe Balbi72246da2011-08-19 18:10:58 +0300700 return ret;
Mayank Ranaa99689a2016-08-10 17:39:47 -0700701 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300702 }
703
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300704 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600705 restore);
Mayank Ranaa99689a2016-08-10 17:39:47 -0700706 if (ret) {
707 dev_err(dwc->dev, "set_ep_config() failed for %s\n", dep->name);
Felipe Balbi72246da2011-08-19 18:10:58 +0300708 return ret;
Mayank Ranaa99689a2016-08-10 17:39:47 -0700709 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300710
711 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200712 struct dwc3_trb *trb_st_hw;
713 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300714
Felipe Balbi72246da2011-08-19 18:10:58 +0300715 dep->flags |= DWC3_EP_ENABLED;
716
717 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
718 reg |= DWC3_DALEPENA_EP(dep->number);
719 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
720
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300721 if (usb_endpoint_xfer_control(desc))
Felipe Balbi7ab373a2016-05-23 11:27:26 +0300722 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300723
John Youn0d257442016-05-19 17:26:08 -0700724 /* Initialize the TRB ring */
725 dep->trb_dequeue = 0;
726 dep->trb_enqueue = 0;
727 memset(dep->trb_pool, 0,
728 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
729
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300730 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300731 trb_st_hw = &dep->trb_pool[0];
732
Felipe Balbif6bafc62012-02-06 11:04:53 +0200733 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200734 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
735 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
736 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
737 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300738 }
739
740 return 0;
741}
742
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200743static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300744{
745 struct dwc3_request *req;
746
Felipe Balbi0e146022016-06-21 10:32:02 +0300747 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300748
Felipe Balbi0e146022016-06-21 10:32:02 +0300749 /* - giveback all requests to gadget driver */
750 while (!list_empty(&dep->started_list)) {
751 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200752
Felipe Balbi0e146022016-06-21 10:32:02 +0300753 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200754 }
755
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200756 while (!list_empty(&dep->pending_list)) {
757 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300758
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200759 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300760 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300761}
762
763/**
764 * __dwc3_gadget_ep_disable - Disables a HW endpoint
765 * @dep: the endpoint to disable
766 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200767 * This function also removes requests which are currently processed ny the
768 * hardware and those which are not yet scheduled.
769 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300770 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300771static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
772{
773 struct dwc3 *dwc = dep->dwc;
774 u32 reg;
775
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500776 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
777
Mayank Ranaa99689a2016-08-10 17:39:47 -0700778 if (dep->endpoint.ep_type == EP_TYPE_NORMAL)
779 dwc3_remove_requests(dwc, dep);
780 else if (dep->endpoint.ep_type == EP_TYPE_GSI)
781 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi72246da2011-08-19 18:10:58 +0300782
Felipe Balbi687ef982014-04-16 10:30:33 -0500783 /* make sure HW endpoint isn't stalled */
784 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500785 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500786
Felipe Balbi72246da2011-08-19 18:10:58 +0300787 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
788 reg &= ~DWC3_DALEPENA_EP(dep->number);
789 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
790
Felipe Balbi879631a2011-09-30 10:58:47 +0300791 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200792 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200793 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300794 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300795 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300796
Mayank Ranaa99689a2016-08-10 17:39:47 -0700797 /* Keep GSI ep names with "-gsi" suffix */
798 if (!strnstr(dep->name, "gsi", 10)) {
799 snprintf(dep->name, sizeof(dep->name), "ep%d%s",
800 dep->number >> 1,
801 (dep->number & 1) ? "in" : "out");
802 }
803
Felipe Balbi72246da2011-08-19 18:10:58 +0300804 return 0;
805}
806
807/* -------------------------------------------------------------------------- */
808
809static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
810 const struct usb_endpoint_descriptor *desc)
811{
812 return -EINVAL;
813}
814
815static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
816{
817 return -EINVAL;
818}
819
820/* -------------------------------------------------------------------------- */
821
822static int dwc3_gadget_ep_enable(struct usb_ep *ep,
823 const struct usb_endpoint_descriptor *desc)
824{
825 struct dwc3_ep *dep;
826 struct dwc3 *dwc;
827 unsigned long flags;
828 int ret;
829
830 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
831 pr_debug("dwc3: invalid parameters\n");
832 return -EINVAL;
833 }
834
835 if (!desc->wMaxPacketSize) {
836 pr_debug("dwc3: missing wMaxPacketSize\n");
837 return -EINVAL;
838 }
839
840 dep = to_dwc3_ep(ep);
841 dwc = dep->dwc;
842
Felipe Balbi95ca9612015-12-10 13:08:20 -0600843 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
844 "%s is already enabled\n",
845 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300846 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300847
Felipe Balbi72246da2011-08-19 18:10:58 +0300848 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600849 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Mayank Rana558baca2017-02-17 11:46:38 -0800850 dbg_event(dep->number, "ENABLE", ret);
Felipe Balbi72246da2011-08-19 18:10:58 +0300851 spin_unlock_irqrestore(&dwc->lock, flags);
852
853 return ret;
854}
855
856static int dwc3_gadget_ep_disable(struct usb_ep *ep)
857{
858 struct dwc3_ep *dep;
859 struct dwc3 *dwc;
860 unsigned long flags;
861 int ret;
862
863 if (!ep) {
864 pr_debug("dwc3: invalid parameters\n");
865 return -EINVAL;
866 }
867
868 dep = to_dwc3_ep(ep);
869 dwc = dep->dwc;
870
Felipe Balbi95ca9612015-12-10 13:08:20 -0600871 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
872 "%s is already disabled\n",
873 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300874 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300875
Devdutt Patnaik9b7ea1b2016-01-25 12:50:22 -0800876 /* Keep GSI ep names with "-gsi" suffix */
877 if (!strnstr(dep->name, "gsi", 10)) {
878 snprintf(dep->name, sizeof(dep->name), "ep%d%s",
879 dep->number >> 1,
880 (dep->number & 1) ? "in" : "out");
881 }
882
Felipe Balbi72246da2011-08-19 18:10:58 +0300883 spin_lock_irqsave(&dwc->lock, flags);
884 ret = __dwc3_gadget_ep_disable(dep);
Mayank Rana558baca2017-02-17 11:46:38 -0800885 dbg_event(dep->number, "DISABLE", ret);
Felipe Balbi72246da2011-08-19 18:10:58 +0300886 spin_unlock_irqrestore(&dwc->lock, flags);
887
888 return ret;
889}
890
891static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
892 gfp_t gfp_flags)
893{
894 struct dwc3_request *req;
895 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300896
897 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900898 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300899 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300900
901 req->epnum = dep->number;
902 req->dep = dep;
Mayank Rana7877b272017-06-19 18:03:22 -0700903 req->request.dma = DMA_ERROR_CODE;
Felipe Balbi72246da2011-08-19 18:10:58 +0300904
Felipe Balbi68d34c82016-05-30 13:34:58 +0300905 dep->allocated_requests++;
906
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500907 trace_dwc3_alloc_request(req);
908
Felipe Balbi72246da2011-08-19 18:10:58 +0300909 return &req->request;
910}
911
912static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
913 struct usb_request *request)
914{
915 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300916 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300917
Felipe Balbi68d34c82016-05-30 13:34:58 +0300918 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500919 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300920 kfree(req);
921}
922
Felipe Balbi2c78c022016-08-12 13:13:10 +0300923static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
924
Felipe Balbic71fc372011-11-22 11:37:34 +0200925/**
926 * dwc3_prepare_one_trb - setup one TRB from one request
927 * @dep: endpoint for which this request is prepared
928 * @req: dwc3_request pointer
929 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200930static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200931 struct dwc3_request *req, dma_addr_t dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300932 unsigned length, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200933{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200934 struct dwc3_trb *trb;
Felipe Balbi3666b622016-09-22 11:01:01 +0300935 struct dwc3 *dwc = dep->dwc;
936 struct usb_gadget *gadget = &dwc->gadget;
937 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200938
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300939 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s",
Felipe Balbieeb720f2011-11-28 12:46:59 +0200940 dep->name, req, (unsigned long long) dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300941 length, chain ? " chain" : "");
Pratyush Anand915e2022013-01-14 15:59:35 +0530942
Felipe Balbi4faf7552016-04-05 13:14:31 +0300943 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200944
Felipe Balbieeb720f2011-11-28 12:46:59 +0200945 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200946 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200947 req->trb = trb;
948 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbi4faf7552016-04-05 13:14:31 +0300949 req->first_trb_index = dep->trb_enqueue;
Felipe Balbia9c3ca52016-10-05 14:24:37 +0300950 dep->queued_requests++;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200951 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200952
Felipe Balbief966b92016-04-05 13:09:51 +0300953 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530954
Felipe Balbif6bafc62012-02-06 11:04:53 +0200955 trb->size = DWC3_TRB_SIZE_LENGTH(length);
956 trb->bpl = lower_32_bits(dma);
957 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200958
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200959 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200960 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200961 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200962 break;
963
964 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi3666b622016-09-22 11:01:01 +0300965 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530966 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi3666b622016-09-22 11:01:01 +0300967
Manu Gautam480fd4f2017-07-19 17:07:10 +0530968 /*
969 * USB Specification 2.0 Section 5.9.2 states that: "If
970 * there is only a single transaction in the microframe,
971 * only a DATA0 data packet PID is used. If there are
972 * two transactions per microframe, DATA1 is used for
973 * the first transaction data packet and DATA0 is used
974 * for the second transaction data packet. If there are
975 * three transactions per microframe, DATA2 is used for
976 * the first transaction data packet, DATA1 is used for
977 * the second, and DATA0 is used for the third."
978 *
979 * IOW, we should satisfy the following cases:
980 *
981 * 1) length <= maxpacket
982 * - DATA0
983 *
984 * 2) maxpacket < length <= (2 * maxpacket)
985 * - DATA1, DATA0
986 *
987 * 3) (2 * maxpacket) < length <= (3 * maxpacket)
988 * - DATA2, DATA1, DATA0
989 */
Felipe Balbi3666b622016-09-22 11:01:01 +0300990 if (speed == USB_SPEED_HIGH) {
991 struct usb_ep *ep = &dep->endpoint;
Manu Gautam480fd4f2017-07-19 17:07:10 +0530992 unsigned int mult = ep->mult - 1;
993 unsigned int maxp;
994
995 maxp = usb_endpoint_maxp(ep->desc) & 0x07ff;
996
997 if (length <= (2 * maxp))
998 mult--;
999
1000 if (length <= maxp)
1001 mult--;
1002
1003 trb->size |= DWC3_TRB_SIZE_PCM1(mult);
Felipe Balbi3666b622016-09-22 11:01:01 +03001004 }
1005 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301006 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi3666b622016-09-22 11:01:01 +03001007 }
Felipe Balbica4d44e2016-03-10 13:53:27 +02001008
1009 /* always enable Interrupt on Missed ISOC */
1010 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +02001011 break;
1012
1013 case USB_ENDPOINT_XFER_BULK:
1014 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +02001015 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +02001016 break;
1017 default:
1018 /*
1019 * This is only possible with faulty memory because we
1020 * checked it already :)
1021 */
1022 BUG();
1023 }
1024
Felipe Balbica4d44e2016-03-10 13:53:27 +02001025 /* always enable Continue on Short Packet */
Felipe Balbi66f37a92016-10-05 14:26:23 +03001026 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
Felipe Balbi2e37cdd2016-10-06 17:10:39 +03001027 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -06001028
Felipe Balbi66f37a92016-10-05 14:26:23 +03001029 if (req->request.short_not_ok)
1030 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
1031 }
1032
Felipe Balbi2c78c022016-08-12 13:13:10 +03001033 if ((!req->request.no_interrupt && !chain) ||
1034 (dwc3_calc_trbs_left(dep) == 0))
Felipe Balbi66f37a92016-10-05 14:26:23 +03001035 trb->ctrl |= DWC3_TRB_CTRL_IOC;
Felipe Balbica4d44e2016-03-10 13:53:27 +02001036
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301037 if (chain)
1038 trb->ctrl |= DWC3_TRB_CTRL_CHN;
1039
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001040 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +02001041 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
1042
1043 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001044
1045 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +02001046}
1047
John Youn361572b2016-05-19 17:26:17 -07001048/**
1049 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
1050 * @dep: The endpoint with the TRB ring
1051 * @index: The index of the current TRB in the ring
1052 *
1053 * Returns the TRB prior to the one pointed to by the index. If the
1054 * index is 0, we will wrap backwards, skip the link TRB, and return
1055 * the one just before that.
1056 */
1057static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
1058{
Felipe Balbi45438a02016-08-11 12:26:59 +03001059 u8 tmp = index;
John Youn361572b2016-05-19 17:26:17 -07001060
Felipe Balbi45438a02016-08-11 12:26:59 +03001061 if (!tmp)
1062 tmp = DWC3_TRB_NUM - 1;
1063
1064 return &dep->trb_pool[tmp - 1];
John Youn361572b2016-05-19 17:26:17 -07001065}
1066
Felipe Balbic4233572016-05-12 14:08:34 +03001067static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
1068{
1069 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -07001070 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +03001071
1072 /*
1073 * If enqueue & dequeue are equal than it is either full or empty.
1074 *
1075 * One way to know for sure is if the TRB right before us has HWO bit
1076 * set or not. If it has, then we're definitely full and can't fit any
1077 * more transfers in our ring.
1078 */
1079 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -07001080 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1081 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
1082 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +03001083
1084 return DWC3_TRB_NUM - 1;
1085 }
1086
John Youn9d7aba72016-08-26 18:43:01 -07001087 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -07001088 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -07001089
John Youn9d7aba72016-08-26 18:43:01 -07001090 if (dep->trb_dequeue < dep->trb_enqueue)
1091 trbs_left--;
1092
John Youn32db3d92016-05-19 17:26:12 -07001093 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +03001094}
1095
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001096static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001097 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001098{
Felipe Balbi1f512112016-08-12 13:17:27 +03001099 struct scatterlist *sg = req->sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001100 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001101 unsigned int length;
1102 dma_addr_t dma;
1103 int i;
1104
Felipe Balbi1f512112016-08-12 13:17:27 +03001105 for_each_sg(sg, s, req->num_pending_sgs, i) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001106 unsigned chain = true;
1107
1108 length = sg_dma_len(s);
1109 dma = sg_dma_address(s);
1110
Felipe Balbi4bc48c92016-08-10 16:04:33 +03001111 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001112 chain = false;
1113
1114 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +03001115 chain, i);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001116
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001117 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001118 break;
1119 }
1120}
1121
1122static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001123 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001124{
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001125 unsigned int length;
1126 dma_addr_t dma;
1127
1128 dma = req->request.dma;
1129 length = req->request.length;
1130
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001131 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +03001132 false, 0);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001133}
1134
Felipe Balbi72246da2011-08-19 18:10:58 +03001135/*
1136 * dwc3_prepare_trbs - setup TRBs from requests
1137 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +03001138 *
Paul Zimmerman1d046792012-02-15 18:56:56 -08001139 * The function goes through the requests list and sets up TRBs for the
1140 * transfers. The function returns once there are no more TRBs available or
1141 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +03001142 */
Felipe Balbic4233572016-05-12 14:08:34 +03001143static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001144{
Felipe Balbi68e823e2011-11-28 12:25:01 +02001145 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +03001146
1147 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1148
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001149 if (!dwc3_calc_trbs_left(dep))
John Youn89bc8562016-05-19 17:26:10 -07001150 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001151
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001152 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001153 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001154 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001155 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001156 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001157
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001158 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001159 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001160 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001161}
1162
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001163static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +03001164{
1165 struct dwc3_gadget_ep_cmd_params params;
1166 struct dwc3_request *req;
1167 struct dwc3 *dwc = dep->dwc;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001168 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001169 int ret;
1170 u32 cmd;
1171
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001172 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +03001173
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001174 dwc3_prepare_trbs(dep);
1175 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001176 if (!req) {
1177 dep->flags |= DWC3_EP_PENDING_REQUEST;
Mayank Rana558baca2017-02-17 11:46:38 -08001178 dbg_event(dep->number, "NO REQ", 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001179 return 0;
1180 }
1181
1182 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001183
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001184 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301185 params.param0 = upper_32_bits(req->trb_dma);
1186 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001187 cmd = DWC3_DEPCMD_STARTTRANSFER |
1188 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301189 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001190 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1191 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301192 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001193
Felipe Balbi2cd47182016-04-12 16:42:43 +03001194 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001195 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001196 /*
1197 * FIXME we need to iterate over the list of requests
1198 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001199 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001200 */
Arnd Bergmann42695fc2016-11-17 17:13:47 +05301201 usb_gadget_unmap_request_by_dev(dwc->sysdev,
1202 &req->request, req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +03001203 list_del(&req->list);
1204 return ret;
1205 }
1206
1207 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001208
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001209 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001210 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001211 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001212 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001213
Felipe Balbi72246da2011-08-19 18:10:58 +03001214 return 0;
1215}
1216
Felipe Balbicf23b5b2016-10-21 13:07:09 +03001217static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1218{
1219 u32 reg;
1220
1221 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1222 return DWC3_DSTS_SOFFN(reg);
1223}
1224
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301225static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1226 struct dwc3_ep *dep, u32 cur_uf)
1227{
1228 u32 uf;
Mayank Rana558baca2017-02-17 11:46:38 -08001229 int ret;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301230
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001231 if (list_empty(&dep->pending_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001232 dwc3_trace(trace_dwc3_gadget,
1233 "ISOC ep %s run out for requests",
1234 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301235 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301236 return;
1237 }
1238
John Youn1819d0a2017-01-26 11:58:40 -08001239 /*
1240 * Schedule the first trb for one interval in the future or at
1241 * least 4 microframes.
1242 */
1243 uf = cur_uf + max_t(u32, 4, dep->interval);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301244
Mayank Rana558baca2017-02-17 11:46:38 -08001245 ret = __dwc3_gadget_kick_transfer(dep, uf);
1246 if (ret < 0)
1247 dbg_event(dep->number, "ISOC QUEUE", ret);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301248}
1249
1250static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1251 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1252{
1253 u32 cur_uf, mask;
1254
1255 mask = ~(dep->interval - 1);
1256 cur_uf = event->parameters & mask;
1257
1258 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1259}
1260
Felipe Balbi72246da2011-08-19 18:10:58 +03001261static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1262{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001263 struct dwc3 *dwc = dep->dwc;
1264 int ret;
1265
Felipe Balbibb423982015-11-16 15:31:21 -06001266 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001267 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001268 "trying to queue request %p to disabled %s",
Felipe Balbibb423982015-11-16 15:31:21 -06001269 &req->request, dep->endpoint.name);
1270 return -ESHUTDOWN;
1271 }
1272
Felipe Balbi3272bad2017-05-17 15:57:45 +03001273 if (WARN(req->dep != dep, "request %pK belongs to '%s'\n",
Felipe Balbibb423982015-11-16 15:31:21 -06001274 &req->request, req->dep->name)) {
Felipe Balbi3272bad2017-05-17 15:57:45 +03001275 dwc3_trace(trace_dwc3_gadget, "request %pK belongs to '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001276 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001277 return -EINVAL;
1278 }
1279
Manu Gautamb40ef612013-02-11 15:53:34 +05301280 if (req->request.status == -EINPROGRESS) {
1281 ret = -EBUSY;
1282 dev_err(dwc->dev, "%s: %p request already in queue",
1283 dep->name, req);
1284 return ret;
1285 }
Felipe Balbifc8bb912016-05-16 13:14:48 +03001286
Felipe Balbi72246da2011-08-19 18:10:58 +03001287 req->request.actual = 0;
1288 req->request.status = -EINPROGRESS;
1289 req->direction = dep->direction;
1290 req->epnum = dep->number;
1291
Felipe Balbife84f522015-09-01 09:01:38 -05001292 trace_dwc3_ep_queue(req);
1293
Arnd Bergmann42695fc2016-11-17 17:13:47 +05301294 ret = usb_gadget_map_request_by_dev(dwc->sysdev, &req->request,
1295 dep->direction);
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001296 if (ret)
1297 return ret;
1298
Felipe Balbi1f512112016-08-12 13:17:27 +03001299 req->sg = req->request.sg;
1300 req->num_pending_sgs = req->request.num_mapped_sgs;
1301
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001302 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001303
Felipe Balbid889c232016-09-29 15:44:29 +03001304 /*
1305 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1306 * wait for a XferNotReady event so we will know what's the current
1307 * (micro-)frame number.
1308 *
1309 * Without this trick, we are very, very likely gonna get Bus Expiry
1310 * errors which will force us issue EndTransfer command.
1311 */
1312 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbicf23b5b2016-10-21 13:07:09 +03001313 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
1314 if (dep->flags & DWC3_EP_TRANSFER_STARTED) {
1315 dwc3_stop_active_transfer(dwc, dep->number, true);
1316 dep->flags = DWC3_EP_ENABLED;
1317 } else {
1318 u32 cur_uf;
1319
1320 cur_uf = __dwc3_gadget_get_frame(dwc);
1321 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
Janusz Dziedzice7ab8972016-11-09 11:01:34 +01001322 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
Felipe Balbicf23b5b2016-10-21 13:07:09 +03001323 }
Roger Quadros77d815d2017-04-21 15:58:08 +03001324 return 0;
Felipe Balbi08a36b52016-08-11 14:27:52 +03001325 }
Roger Quadros77d815d2017-04-21 15:58:08 +03001326
1327 if ((dep->flags & DWC3_EP_BUSY) &&
1328 !(dep->flags & DWC3_EP_MISSED_ISOC)) {
1329 WARN_ON_ONCE(!dep->resource_index);
1330 ret = __dwc3_gadget_kick_transfer(dep,
1331 dep->resource_index);
1332 }
1333
1334 goto out;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001335 }
1336
Felipe Balbi594e1212016-08-24 14:38:10 +03001337 if (!dwc3_calc_trbs_left(dep))
1338 return 0;
Felipe Balbib997ada2012-07-26 13:26:50 +03001339
Felipe Balbi08a36b52016-08-11 14:27:52 +03001340 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001341 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001342 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001343 "%s: failed to kick transfers",
Felipe Balbia8f32812015-09-16 10:40:07 -05001344 dep->name);
Roger Quadros77d815d2017-04-21 15:58:08 +03001345out:
Felipe Balbia8f32812015-09-16 10:40:07 -05001346 if (ret == -EBUSY)
1347 ret = 0;
1348
1349 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001350}
1351
Mayank Ranaa99689a2016-08-10 17:39:47 -07001352static int dwc3_gadget_wakeup(struct usb_gadget *g)
1353{
1354 struct dwc3 *dwc = gadget_to_dwc(g);
1355
1356 schedule_work(&dwc->wakeup_work);
1357 return 0;
1358}
1359
Mayank Ranaa99689a2016-08-10 17:39:47 -07001360static bool dwc3_gadget_is_suspended(struct dwc3 *dwc)
1361{
1362 if (atomic_read(&dwc->in_lpm) ||
1363 dwc->link_state == DWC3_LINK_STATE_U3)
1364 return true;
1365 return false;
1366}
1367
Felipe Balbi04c03d12015-12-02 10:06:45 -06001368static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1369 struct usb_request *request)
1370{
1371 dwc3_gadget_ep_free_request(ep, request);
1372}
1373
1374static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1375{
1376 struct dwc3_request *req;
1377 struct usb_request *request;
1378 struct usb_ep *ep = &dep->endpoint;
1379
Felipe Balbi60cfb372016-05-24 13:45:17 +03001380 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
Felipe Balbi04c03d12015-12-02 10:06:45 -06001381 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1382 if (!request)
1383 return -ENOMEM;
1384
1385 request->length = 0;
1386 request->buf = dwc->zlp_buf;
1387 request->complete = __dwc3_gadget_ep_zlp_complete;
1388
1389 req = to_dwc3_request(request);
1390
1391 return __dwc3_gadget_ep_queue(dep, req);
1392}
1393
Felipe Balbi72246da2011-08-19 18:10:58 +03001394static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1395 gfp_t gfp_flags)
1396{
1397 struct dwc3_request *req = to_dwc3_request(request);
1398 struct dwc3_ep *dep = to_dwc3_ep(ep);
1399 struct dwc3 *dwc = dep->dwc;
1400
1401 unsigned long flags;
1402
1403 int ret;
1404
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001405 spin_lock_irqsave(&dwc->lock, flags);
Mayank Ranaa99689a2016-08-10 17:39:47 -07001406 if (!dep->endpoint.desc) {
1407 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
1408 request, ep->name);
1409 ret = -ESHUTDOWN;
1410 goto out;
1411 }
1412
1413 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1414 request, req->dep->name)) {
1415 ret = -EINVAL;
1416 goto out;
1417 }
1418
1419 if (dwc3_gadget_is_suspended(dwc)) {
1420 if (dwc->gadget.remote_wakeup)
1421 dwc3_gadget_wakeup(&dwc->gadget);
1422 ret = dwc->gadget.remote_wakeup ? -EAGAIN : -ENOTSUPP;
1423 goto out;
1424 }
1425
Manu Gautam3df6a322017-03-06 16:24:59 -08001426 WARN(!dep->direction && (request->length % ep->desc->wMaxPacketSize),
1427 "trying to queue unaligned request (%d) with %s\n",
1428 request->length, ep->name);
1429
Felipe Balbi72246da2011-08-19 18:10:58 +03001430 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001431
1432 /*
1433 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1434 * setting request->zero, instead of doing magic, we will just queue an
1435 * extra usb_request ourselves so that it gets handled the same way as
1436 * any other request.
1437 */
John Yound92618982015-12-22 12:23:20 -08001438 if (ret == 0 && request->zero && request->length &&
1439 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001440 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1441
Mayank Ranaa99689a2016-08-10 17:39:47 -07001442out:
Felipe Balbi72246da2011-08-19 18:10:58 +03001443 spin_unlock_irqrestore(&dwc->lock, flags);
1444
1445 return ret;
1446}
1447
1448static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1449 struct usb_request *request)
1450{
1451 struct dwc3_request *req = to_dwc3_request(request);
1452 struct dwc3_request *r = NULL;
1453
1454 struct dwc3_ep *dep = to_dwc3_ep(ep);
1455 struct dwc3 *dwc = dep->dwc;
1456
1457 unsigned long flags;
1458 int ret = 0;
1459
Mayank Ranaa99689a2016-08-10 17:39:47 -07001460 if (atomic_read(&dwc->in_lpm)) {
1461 dev_err(dwc->dev, "Unable to dequeue while in LPM\n");
1462 return -EAGAIN;
1463 }
1464
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001465 trace_dwc3_ep_dequeue(req);
1466
Felipe Balbi72246da2011-08-19 18:10:58 +03001467 spin_lock_irqsave(&dwc->lock, flags);
1468
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001469 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001470 if (r == req)
1471 break;
1472 }
1473
1474 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001475 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001476 if (r == req)
1477 break;
1478 }
1479 if (r == req) {
1480 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001481 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbid1c93aa2017-03-08 13:56:37 -08001482
1483 /*
1484 * If request was already started, this means we had to
1485 * stop the transfer. With that we also need to ignore
1486 * all TRBs used by the request, however TRBs can only
1487 * be modified after completion of END_TRANSFER
1488 * command. So what we do here is that we wait for
1489 * END_TRANSFER completion and only after that, we jump
1490 * over TRBs by clearing HWO and incrementing dequeue
1491 * pointer.
1492 *
1493 * Note that we have 2 possible types of transfers here:
1494 *
1495 * i) Linear buffer request
1496 * ii) SG-list based request
1497 *
1498 * SG-list based requests will have r->num_pending_sgs
1499 * set to a valid number (> 0). Linear requests,
1500 * normally use a single TRB.
1501 *
1502 * All of these cases need to be taken into
1503 * consideration so we don't mess up our TRB ring
1504 * pointers.
1505 */
1506 if (!r->trb)
1507 goto out1;
1508
1509 if (r->num_pending_sgs) {
1510 struct dwc3_trb *trb;
1511 int i = 0;
1512
1513 for (i = 0; i < r->num_pending_sgs; i++) {
1514 trb = r->trb + i;
1515 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1516 dwc3_ep_inc_deq(dep);
1517 }
1518 } else {
1519 struct dwc3_trb *trb = r->trb;
1520
1521 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1522 dwc3_ep_inc_deq(dep);
1523 }
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301524 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001525 }
Felipe Balbi3272bad2017-05-17 15:57:45 +03001526 dev_err(dwc->dev, "request %pK was not queued to %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001527 request, ep->name);
1528 ret = -EINVAL;
1529 goto out0;
1530 }
1531
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301532out1:
Mayank Rana558baca2017-02-17 11:46:38 -08001533 dbg_event(dep->number, "DEQUEUE", 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001534 /* giveback the request */
Felipe Balbid1c93aa2017-03-08 13:56:37 -08001535 dep->queued_requests--;
Felipe Balbi72246da2011-08-19 18:10:58 +03001536 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1537
1538out0:
1539 spin_unlock_irqrestore(&dwc->lock, flags);
1540
1541 return ret;
1542}
1543
Felipe Balbi7a608552014-09-24 14:19:52 -05001544int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001545{
1546 struct dwc3_gadget_ep_cmd_params params;
1547 struct dwc3 *dwc = dep->dwc;
1548 int ret;
1549
Mayank Ranad223be42017-06-07 11:54:08 -07001550 if (!dep->endpoint.desc) {
1551 dev_dbg(dwc->dev, "(%s)'s desc is NULL.\n", dep->name);
1552 return -EINVAL;
1553 }
1554
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001555 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1556 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1557 return -EINVAL;
1558 }
1559
Felipe Balbi72246da2011-08-19 18:10:58 +03001560 memset(&params, 0x00, sizeof(params));
Mayank Rana558baca2017-02-17 11:46:38 -08001561 dbg_event(dep->number, "HALT", value);
Felipe Balbi72246da2011-08-19 18:10:58 +03001562 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001563 struct dwc3_trb *trb;
1564
1565 unsigned transfer_in_flight;
1566 unsigned started;
1567
1568 if (dep->number > 1)
1569 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1570 else
1571 trb = &dwc->ep0_trb[dep->trb_enqueue];
1572
1573 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1574 started = !list_empty(&dep->started_list);
1575
1576 if (!protocol && ((dep->direction && transfer_in_flight) ||
1577 (!dep->direction && started))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001578 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi052ba52ef2016-04-05 15:05:05 +03001579 "%s: pending request, cannot halt",
Felipe Balbi7a608552014-09-24 14:19:52 -05001580 dep->name);
1581 return -EAGAIN;
1582 }
1583
Felipe Balbi2cd47182016-04-12 16:42:43 +03001584 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1585 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001586 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001587 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001588 dep->name);
1589 else
1590 dep->flags |= DWC3_EP_STALL;
1591 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001592
John Youn50c763f2016-05-31 17:49:56 -07001593 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001594 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001595 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001596 dep->name);
1597 else
Alan Sterna535d812013-11-01 12:05:12 -04001598 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001599 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001600
Felipe Balbi72246da2011-08-19 18:10:58 +03001601 return ret;
1602}
1603
1604static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1605{
1606 struct dwc3_ep *dep = to_dwc3_ep(ep);
1607 struct dwc3 *dwc = dep->dwc;
1608
1609 unsigned long flags;
1610
1611 int ret;
1612
Mayank Ranaa99689a2016-08-10 17:39:47 -07001613 if (!ep->desc) {
1614 dev_err(dwc->dev, "(%s)'s desc is NULL.\n", dep->name);
1615 return -EINVAL;
1616 }
1617
Felipe Balbi72246da2011-08-19 18:10:58 +03001618 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001619 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001620 spin_unlock_irqrestore(&dwc->lock, flags);
1621
1622 return ret;
1623}
1624
1625static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1626{
1627 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001628 struct dwc3 *dwc = dep->dwc;
1629 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001630 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001631
Paul Zimmerman249a4562012-02-24 17:32:16 -08001632 spin_lock_irqsave(&dwc->lock, flags);
Mayank Rana558baca2017-02-17 11:46:38 -08001633 dbg_event(dep->number, "WEDGE", 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001634 dep->flags |= DWC3_EP_WEDGE;
1635
Pratyush Anand08f0d962012-06-25 22:40:43 +05301636 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001637 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301638 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001639 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001640 spin_unlock_irqrestore(&dwc->lock, flags);
1641
1642 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001643}
1644
1645/* -------------------------------------------------------------------------- */
1646
1647static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1648 .bLength = USB_DT_ENDPOINT_SIZE,
1649 .bDescriptorType = USB_DT_ENDPOINT,
1650 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1651};
1652
1653static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1654 .enable = dwc3_gadget_ep0_enable,
1655 .disable = dwc3_gadget_ep0_disable,
1656 .alloc_request = dwc3_gadget_ep_alloc_request,
1657 .free_request = dwc3_gadget_ep_free_request,
1658 .queue = dwc3_gadget_ep0_queue,
1659 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301660 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001661 .set_wedge = dwc3_gadget_ep_set_wedge,
1662};
1663
1664static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1665 .enable = dwc3_gadget_ep_enable,
1666 .disable = dwc3_gadget_ep_disable,
1667 .alloc_request = dwc3_gadget_ep_alloc_request,
1668 .free_request = dwc3_gadget_ep_free_request,
1669 .queue = dwc3_gadget_ep_queue,
1670 .dequeue = dwc3_gadget_ep_dequeue,
1671 .set_halt = dwc3_gadget_ep_set_halt,
1672 .set_wedge = dwc3_gadget_ep_set_wedge,
1673};
1674
1675/* -------------------------------------------------------------------------- */
1676
1677static int dwc3_gadget_get_frame(struct usb_gadget *g)
1678{
1679 struct dwc3 *dwc = gadget_to_dwc(g);
Felipe Balbi72246da2011-08-19 18:10:58 +03001680
Felipe Balbicf23b5b2016-10-21 13:07:09 +03001681 return __dwc3_gadget_get_frame(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001682}
1683
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001684static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001685{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001686 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001687
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001688 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001689 u32 reg;
1690
Felipe Balbi72246da2011-08-19 18:10:58 +03001691 u8 link_state;
1692 u8 speed;
1693
Felipe Balbi72246da2011-08-19 18:10:58 +03001694 /*
1695 * According to the Databook Remote wakeup request should
1696 * be issued only when the device is in early suspend state.
1697 *
1698 * We can check that via USB Link State bits in DSTS register.
1699 */
1700 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1701
1702 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001703 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1704 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001705 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
Felipe Balbi6b742892016-05-13 10:19:42 +03001706 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001707 }
1708
1709 link_state = DWC3_DSTS_USBLNKST(reg);
1710
1711 switch (link_state) {
1712 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1713 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1714 break;
1715 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001716 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001717 "can't wakeup from '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001718 dwc3_gadget_link_string(link_state));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001719 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001720 }
1721
Felipe Balbi8598bde2012-01-02 18:55:57 +02001722 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1723 if (ret < 0) {
1724 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001725 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001726 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001727
Paul Zimmerman802fde92012-04-27 13:10:52 +03001728 /* Recent versions do this automatically */
1729 if (dwc->revision < DWC3_REVISION_194A) {
1730 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001731 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001732 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1733 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1734 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001735
Paul Zimmerman1d046792012-02-15 18:56:56 -08001736 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001737 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001738
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001739 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001740 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1741
1742 /* in HS, means ON */
1743 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1744 break;
1745 }
1746
1747 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1748 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001749 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001750 }
1751
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001752 return 0;
1753}
1754
Mayank Ranaa99689a2016-08-10 17:39:47 -07001755#define DWC3_PM_RESUME_RETRIES 20 /* Max Number of retries */
1756#define DWC3_PM_RESUME_DELAY 100 /* 100 msec */
1757
1758static void dwc3_gadget_wakeup_work(struct work_struct *w)
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001759{
Mayank Ranaa99689a2016-08-10 17:39:47 -07001760 struct dwc3 *dwc;
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001761 int ret;
Mayank Ranaa99689a2016-08-10 17:39:47 -07001762 static int retry_count;
1763
1764 dwc = container_of(w, struct dwc3, wakeup_work);
1765
1766 ret = pm_runtime_get_sync(dwc->dev);
1767 if (ret) {
1768 /* pm_runtime_get_sync returns -EACCES error between
1769 * late_suspend and early_resume, wait for system resume to
1770 * finish and queue work again
1771 */
1772 pr_debug("PM runtime get sync failed, ret %d\n", ret);
1773 if (ret == -EACCES) {
1774 pm_runtime_put_noidle(dwc->dev);
1775 if (retry_count == DWC3_PM_RESUME_RETRIES) {
1776 retry_count = 0;
1777 pr_err("pm_runtime_get_sync timed out\n");
1778 return;
1779 }
1780 msleep(DWC3_PM_RESUME_DELAY);
1781 retry_count++;
1782 schedule_work(&dwc->wakeup_work);
1783 return;
1784 }
1785 }
1786 retry_count = 0;
Mayank Rana558baca2017-02-17 11:46:38 -08001787 dbg_event(0xFF, "Gdgwake gsyn",
1788 atomic_read(&dwc->dev->power.usage_count));
Mayank Ranaa99689a2016-08-10 17:39:47 -07001789
1790 ret = dwc3_gadget_wakeup_int(dwc);
1791
1792 if (ret)
1793 pr_err("Remote wakeup failed. ret = %d.\n", ret);
1794 else
1795 pr_debug("Remote wakeup succeeded.\n");
1796
1797 pm_runtime_put_noidle(dwc->dev);
Mayank Rana558baca2017-02-17 11:46:38 -08001798 dbg_event(0xFF, "Gdgwake put",
1799 atomic_read(&dwc->dev->power.usage_count));
Mayank Ranaa99689a2016-08-10 17:39:47 -07001800}
1801
1802static int dwc3_gadget_wakeup_int(struct dwc3 *dwc)
1803{
1804 bool link_recover_only = false;
1805
1806 u32 reg;
1807 int ret = 0;
1808 u8 link_state;
1809 unsigned long flags;
1810
1811 pr_debug("%s(): Entry\n", __func__);
1812 disable_irq(dwc->irq);
1813 spin_lock_irqsave(&dwc->lock, flags);
1814 /*
1815 * According to the Databook Remote wakeup request should
1816 * be issued only when the device is in early suspend state.
1817 *
1818 * We can check that via USB Link State bits in DSTS register.
1819 */
1820 link_state = dwc3_get_link_state(dwc);
1821
1822 switch (link_state) {
1823 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1824 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1825 break;
1826 case DWC3_LINK_STATE_U1:
1827 if (dwc->gadget.speed != USB_SPEED_SUPER) {
1828 link_recover_only = true;
1829 break;
1830 }
1831 /* Intentional fallthrough */
1832 default:
1833 dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
1834 link_state);
1835 ret = -EINVAL;
1836 goto out;
1837 }
1838
1839 /* Enable LINK STATUS change event */
1840 reg = dwc3_readl(dwc->regs, DWC3_DEVTEN);
1841 reg |= DWC3_DEVTEN_ULSTCNGEN;
1842 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1843 /*
1844 * memory barrier is required to make sure that required events
1845 * with core is enabled before performing RECOVERY mechnism.
1846 */
1847 mb();
1848
1849 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1850 if (ret < 0) {
1851 dev_err(dwc->dev, "failed to put link in Recovery\n");
1852 /* Disable LINK STATUS change */
1853 reg = dwc3_readl(dwc->regs, DWC3_DEVTEN);
1854 reg &= ~DWC3_DEVTEN_ULSTCNGEN;
1855 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1856 /* Required to complete this operation before returning */
1857 mb();
1858 goto out;
1859 }
1860
1861 /* Recent versions do this automatically */
1862 if (dwc->revision < DWC3_REVISION_194A) {
1863 /* write zeroes to Link Change Request */
1864 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1865 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1866 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1867 }
1868
1869 spin_unlock_irqrestore(&dwc->lock, flags);
1870 enable_irq(dwc->irq);
1871
1872 /*
1873 * Have bigger value (16 sec) for timeout since some host PCs driving
1874 * resume for very long time (e.g. 8 sec)
1875 */
1876 ret = wait_event_interruptible_timeout(dwc->wait_linkstate,
1877 (dwc->link_state < DWC3_LINK_STATE_U3) ||
1878 (dwc->link_state == DWC3_LINK_STATE_SS_DIS),
1879 msecs_to_jiffies(16000));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001880
1881 spin_lock_irqsave(&dwc->lock, flags);
Mayank Ranaa99689a2016-08-10 17:39:47 -07001882 /* Disable link status change event */
1883 reg = dwc3_readl(dwc->regs, DWC3_DEVTEN);
1884 reg &= ~DWC3_DEVTEN_ULSTCNGEN;
1885 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1886 /*
1887 * Complete this write before we go ahead and perform resume
1888 * as we don't need link status change notificaiton anymore.
1889 */
1890 mb();
1891
1892 if (!ret) {
1893 dev_dbg(dwc->dev, "Timeout moving into state(%d)\n",
1894 dwc->link_state);
1895 ret = -EINVAL;
1896 spin_unlock_irqrestore(&dwc->lock, flags);
1897 goto out1;
1898 } else {
1899 ret = 0;
1900 /*
1901 * If USB is disconnected OR received RESET from host,
1902 * don't perform resume
1903 */
1904 if (dwc->link_state == DWC3_LINK_STATE_SS_DIS ||
1905 dwc->gadget.state == USB_STATE_DEFAULT)
1906 link_recover_only = true;
1907 }
1908
1909 /*
1910 * According to DWC3 databook, the controller does not
1911 * trigger a wakeup event when remote-wakeup is used.
1912 * Hence, after remote-wakeup sequence is complete, and
1913 * the device is back at U0 state, it is required that
1914 * the resume sequence is initiated by SW.
1915 */
1916 if (!link_recover_only)
1917 dwc3_gadget_wakeup_interrupt(dwc, true);
1918
Felipe Balbi72246da2011-08-19 18:10:58 +03001919 spin_unlock_irqrestore(&dwc->lock, flags);
Mayank Ranaa99689a2016-08-10 17:39:47 -07001920 pr_debug("%s: Exit\n", __func__);
1921 return ret;
1922
1923out:
1924 spin_unlock_irqrestore(&dwc->lock, flags);
1925 enable_irq(dwc->irq);
1926
1927out1:
1928 return ret;
1929}
1930
1931static int dwc_gadget_func_wakeup(struct usb_gadget *g, int interface_id)
1932{
1933 int ret = 0;
1934 struct dwc3 *dwc = gadget_to_dwc(g);
1935
1936 if (!g || (g->speed != USB_SPEED_SUPER))
1937 return -ENOTSUPP;
1938
1939 if (dwc3_gadget_is_suspended(dwc)) {
1940 pr_debug("USB bus is suspended. Scheduling wakeup and returning -EAGAIN.\n");
1941 dwc3_gadget_wakeup(&dwc->gadget);
1942 return -EAGAIN;
1943 }
1944
1945 if (dwc->revision < DWC3_REVISION_220A) {
1946 ret = dwc3_send_gadget_generic_command(dwc,
1947 DWC3_DGCMD_XMIT_FUNCTION, interface_id);
1948 } else {
1949 ret = dwc3_send_gadget_generic_command(dwc,
1950 DWC3_DGCMD_XMIT_DEV, 0x1 | (interface_id << 4));
1951 }
1952
1953 if (ret)
1954 pr_err("Function wakeup HW command failed.\n");
1955 else
1956 pr_debug("Function wakeup HW command succeeded.\n");
Felipe Balbi72246da2011-08-19 18:10:58 +03001957
1958 return ret;
1959}
1960
1961static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1962 int is_selfpowered)
1963{
1964 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001965 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001966
Paul Zimmerman249a4562012-02-24 17:32:16 -08001967 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001968 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001969 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001970
1971 return 0;
1972}
1973
Mayank Ranaa99689a2016-08-10 17:39:47 -07001974#define DWC3_SOFT_RESET_TIMEOUT 10 /* 10 msec */
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001975static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001976{
1977 u32 reg;
Mayank Ranaa99689a2016-08-10 17:39:47 -07001978 u32 timeout = 1500;
Felipe Balbifc8bb912016-05-16 13:14:48 +03001979
Felipe Balbi72246da2011-08-19 18:10:58 +03001980 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001981 if (is_on) {
Mayank Rana558baca2017-02-17 11:46:38 -08001982 dbg_event(0xFF, "Pullup_enable", is_on);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001983 if (dwc->revision <= DWC3_REVISION_187A) {
1984 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1985 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1986 }
1987
1988 if (dwc->revision >= DWC3_REVISION_194A)
1989 reg &= ~DWC3_DCTL_KEEP_CONNECT;
Mayank Ranaa99689a2016-08-10 17:39:47 -07001990
1991 dwc3_event_buffers_setup(dwc);
1992 dwc3_gadget_restart(dwc);
1993 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001994 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001995
1996 if (dwc->has_hibernation)
1997 reg |= DWC3_DCTL_KEEP_CONNECT;
1998
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001999 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02002000 } else {
Mayank Rana558baca2017-02-17 11:46:38 -08002001 dbg_event(0xFF, "Pullup_disable", is_on);
Mayank Ranaa99689a2016-08-10 17:39:47 -07002002 dwc3_gadget_disable_irq(dwc);
2003 __dwc3_gadget_ep_disable(dwc->eps[0]);
2004 __dwc3_gadget_ep_disable(dwc->eps[1]);
2005
Felipe Balbi72246da2011-08-19 18:10:58 +03002006 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002007
2008 if (dwc->has_hibernation && !suspend)
2009 reg &= ~DWC3_DCTL_KEEP_CONNECT;
2010
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02002011 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02002012 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002013
2014 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2015
2016 do {
2017 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03002018 reg &= DWC3_DSTS_DEVCTRLHLT;
2019 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03002020
Mayank Ranaa99689a2016-08-10 17:39:47 -07002021 if (!timeout) {
2022 dev_err(dwc->dev, "failed to %s controller\n",
2023 is_on ? "start" : "stop");
Mayank Rana558baca2017-02-17 11:46:38 -08002024 if (is_on)
2025 dbg_event(0xFF, "STARTTOUT", reg);
2026 else
2027 dbg_event(0xFF, "STOPTOUT", reg);
Felipe Balbif2df6792016-06-09 16:31:34 +03002028 return -ETIMEDOUT;
Mayank Ranaa99689a2016-08-10 17:39:47 -07002029 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002030
Felipe Balbi73815282015-01-27 13:48:14 -06002031 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03002032 dwc->gadget_driver
2033 ? dwc->gadget_driver->function : "no-function",
2034 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05302035
2036 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002037}
2038
Mayank Ranaa99689a2016-08-10 17:39:47 -07002039static int dwc3_gadget_vbus_draw(struct usb_gadget *g, unsigned int mA)
2040{
2041 struct dwc3 *dwc = gadget_to_dwc(g);
2042
2043 dwc->vbus_draw = mA;
2044 dev_dbg(dwc->dev, "Notify controller from %s. mA = %u\n", __func__, mA);
Mayank Rana558baca2017-02-17 11:46:38 -08002045 dbg_event(0xFF, "currentDraw", mA);
Mayank Ranaa99689a2016-08-10 17:39:47 -07002046 dwc3_notify_event(dwc, DWC3_CONTROLLER_SET_CURRENT_DRAW_EVENT);
2047 return 0;
2048}
2049
Felipe Balbi72246da2011-08-19 18:10:58 +03002050static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
2051{
2052 struct dwc3 *dwc = gadget_to_dwc(g);
2053 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05302054 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002055
2056 is_on = !!is_on;
Mayank Ranaa99689a2016-08-10 17:39:47 -07002057 dwc->softconnect = is_on;
2058 if ((dwc->is_drd && !dwc->vbus_active) || !dwc->gadget_driver) {
2059 /*
2060 * Need to wait for vbus_session(on) from otg driver or to
2061 * the udc_start.
2062 */
Mayank Rana558baca2017-02-17 11:46:38 -08002063 dbg_event(0xFF, "WaitPullup", 0);
Mayank Ranaa99689a2016-08-10 17:39:47 -07002064 return 0;
2065 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002066
Mayank Ranaa99689a2016-08-10 17:39:47 -07002067 pm_runtime_get_sync(dwc->dev);
Mayank Rana558baca2017-02-17 11:46:38 -08002068 dbg_event(0xFF, "Pullup gsync",
2069 atomic_read(&dwc->dev->power.usage_count));
Felipe Balbi72246da2011-08-19 18:10:58 +03002070 spin_lock_irqsave(&dwc->lock, flags);
Mayank Ranaa99689a2016-08-10 17:39:47 -07002071 /*
2072 * If we are here after bus suspend notify otg state machine to
2073 * increment pm usage count of dwc to prevent pm_runtime_suspend
2074 * during enumeration.
2075 */
2076 dwc->b_suspend = false;
2077 dwc3_notify_event(dwc, DWC3_CONTROLLER_NOTIFY_OTG_EVENT);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002078 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002079 spin_unlock_irqrestore(&dwc->lock, flags);
2080
Mayank Ranaa99689a2016-08-10 17:39:47 -07002081 pm_runtime_mark_last_busy(dwc->dev);
2082 pm_runtime_put_autosuspend(dwc->dev);
Mayank Rana558baca2017-02-17 11:46:38 -08002083 dbg_event(0xFF, "Pullup put",
2084 atomic_read(&dwc->dev->power.usage_count));
Pratyush Anand6f17f742012-07-02 10:21:55 +05302085 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002086}
2087
Mayank Ranaa99689a2016-08-10 17:39:47 -07002088void dwc3_gadget_enable_irq(struct dwc3 *dwc)
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002089{
2090 u32 reg;
2091
Mayank Rana558baca2017-02-17 11:46:38 -08002092 dbg_event(0xFF, "UnmaskINT", 0);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002093 /* Enable all but Start and End of Frame IRQs */
2094 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
2095 DWC3_DEVTEN_EVNTOVERFLOWEN |
2096 DWC3_DEVTEN_CMDCMPLTEN |
2097 DWC3_DEVTEN_ERRTICERREN |
2098 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002099 DWC3_DEVTEN_CONNECTDONEEN |
2100 DWC3_DEVTEN_USBRSTEN |
2101 DWC3_DEVTEN_DISCONNEVTEN);
2102
Mayank Ranaa99689a2016-08-10 17:39:47 -07002103 /*
2104 * Enable SUSPENDEVENT(BIT:6) for version 230A and above
2105 * else enable USB Link change event (BIT:3) for older version
2106 */
2107 if (dwc->revision < DWC3_REVISION_230A)
2108 reg |= DWC3_DEVTEN_ULSTCNGEN;
2109 else
2110 reg |= DWC3_DEVTEN_SUSPEND;
2111
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002112 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
2113}
2114
Mayank Ranaa99689a2016-08-10 17:39:47 -07002115void dwc3_gadget_disable_irq(struct dwc3 *dwc)
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002116{
Mayank Rana558baca2017-02-17 11:46:38 -08002117 dbg_event(0xFF, "MaskINT", 0);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002118 /* mask all interrupts */
2119 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
2120}
2121
Felipe Balbib15a7622011-06-30 16:57:15 +03002122static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Mayank Ranaa99689a2016-08-10 17:39:47 -07002123static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002124
Felipe Balbi4e994722016-05-13 14:09:59 +03002125/**
2126 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
2127 * dwc: pointer to our context structure
2128 *
2129 * The following looks like complex but it's actually very simple. In order to
2130 * calculate the number of packets we can burst at once on OUT transfers, we're
2131 * gonna use RxFIFO size.
2132 *
2133 * To calculate RxFIFO size we need two numbers:
2134 * MDWIDTH = size, in bits, of the internal memory bus
2135 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
2136 *
2137 * Given these two numbers, the formula is simple:
2138 *
2139 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
2140 *
2141 * 24 bytes is for 3x SETUP packets
2142 * 16 bytes is a clock domain crossing tolerance
2143 *
2144 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
2145 */
2146static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
2147{
2148 u32 ram2_depth;
2149 u32 mdwidth;
2150 u32 nump;
2151 u32 reg;
2152
2153 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
2154 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
2155
2156 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
2157 nump = min_t(u32, nump, 16);
2158
2159 /* update NumP */
2160 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2161 reg &= ~DWC3_DCFG_NUMP_MASK;
2162 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
2163 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2164}
2165
Mayank Ranaa99689a2016-08-10 17:39:47 -07002166static int dwc3_gadget_vbus_session(struct usb_gadget *_gadget, int is_active)
2167{
2168 struct dwc3 *dwc = gadget_to_dwc(_gadget);
2169 unsigned long flags;
2170
2171 if (!dwc->is_drd)
2172 return -EPERM;
2173
2174 is_active = !!is_active;
2175
Mayank Rana558baca2017-02-17 11:46:38 -08002176 dbg_event(0xFF, "VbusSess", is_active);
Mayank Ranaa99689a2016-08-10 17:39:47 -07002177 spin_lock_irqsave(&dwc->lock, flags);
2178
2179 /* Mark that the vbus was powered */
2180 dwc->vbus_active = is_active;
2181
2182 /*
2183 * Check if upper level usb_gadget_driver was already registered with
2184 * this udc controller driver (if dwc3_gadget_start was called)
2185 */
2186 if (dwc->gadget_driver && dwc->softconnect) {
2187 if (dwc->vbus_active) {
2188 /*
2189 * Both vbus was activated by otg and pullup was
2190 * signaled by the gadget driver.
2191 */
2192 dwc3_gadget_run_stop(dwc, 1, false);
2193 } else {
2194 dwc3_gadget_run_stop(dwc, 0, false);
2195 }
2196 }
2197
2198 /*
2199 * Clearing run/stop bit might occur before disconnect event is seen.
2200 * Make sure to let gadget driver know in that case.
2201 */
2202 if (!dwc->vbus_active) {
2203 dev_dbg(dwc->dev, "calling disconnect from %s\n", __func__);
2204 dwc3_gadget_disconnect_interrupt(dwc);
2205 }
2206
2207 spin_unlock_irqrestore(&dwc->lock, flags);
2208 return 0;
2209}
2210
Felipe Balbid7be2952016-05-04 15:49:37 +03002211static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002212{
Felipe Balbi72246da2011-08-19 18:10:58 +03002213 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002214 int ret = 0;
2215 u32 reg;
2216
Mayank Rana558baca2017-02-17 11:46:38 -08002217 dbg_event(0xFF, "__Gadgetstart", 0);
John Youn26cac202016-11-14 12:32:43 -08002218
2219 /*
2220 * Use IMOD if enabled via dwc->imod_interval. Otherwise, if
2221 * the core supports IMOD, disable it.
2222 */
2223 if (dwc->imod_interval) {
2224 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
2225 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
2226 } else if (dwc3_has_imod(dwc)) {
2227 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), 0);
2228 }
2229
Felipe Balbi72246da2011-08-19 18:10:58 +03002230 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2231 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02002232
2233 /**
2234 * WORKAROUND: DWC3 revision < 2.20a have an issue
2235 * which would cause metastability state on Run/Stop
2236 * bit if we try to force the IP to USB2-only mode.
2237 *
2238 * Because of that, we cannot configure the IP to any
2239 * speed other than the SuperSpeed
2240 *
2241 * Refers to:
2242 *
2243 * STAR#9000525659: Clock Domain Crossing on DCTL in
2244 * USB 2.0 Mode
2245 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03002246 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02002247 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03002248 } else {
2249 switch (dwc->maximum_speed) {
2250 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07002251 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03002252 break;
2253 case USB_SPEED_FULL:
Roger Quadros5e3c2922017-01-03 14:32:09 +02002254 reg |= DWC3_DCFG_FULLSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03002255 break;
2256 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07002257 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03002258 break;
John Youn75808622016-02-05 17:09:13 -08002259 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07002260 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08002261 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03002262 default:
John Youn77966eb2016-02-19 17:31:01 -08002263 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
Mayank Ranaa99689a2016-08-10 17:39:47 -07002264 dwc->maximum_speed);
John Youn77966eb2016-02-19 17:31:01 -08002265 /* fall through */
2266 case USB_SPEED_SUPER:
2267 reg |= DWC3_DCFG_SUPERSPEED;
2268 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03002269 }
2270 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002271 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2272
Mayank Ranaa99689a2016-08-10 17:39:47 -07002273 /* Programs the number of outstanding pipelined transfer requests
2274 * the AXI master pushes to the AXI slave.
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03002275 */
Mayank Ranaa99689a2016-08-10 17:39:47 -07002276 if (dwc->revision >= DWC3_REVISION_270A) {
2277 reg = dwc3_readl(dwc->regs, DWC3_GSBUSCFG1);
2278 reg &= ~DWC3_GSBUSCFG1_PIPETRANSLIMIT_MASK;
2279 reg |= DWC3_GSBUSCFG1_PIPETRANSLIMIT(0xe);
2280 dwc3_writel(dwc->regs, DWC3_GSBUSCFG1, reg);
2281 }
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03002282
Felipe Balbi4e994722016-05-13 14:09:59 +03002283 dwc3_gadget_setup_nump(dwc);
2284
Felipe Balbi72246da2011-08-19 18:10:58 +03002285 /* Start with SuperSpeed Default */
2286 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2287
Mayank Ranaa99689a2016-08-10 17:39:47 -07002288 dwc->delayed_status = false;
2289 /* reinitialize physical ep0-1 */
Felipe Balbi72246da2011-08-19 18:10:58 +03002290 dep = dwc->eps[0];
Mayank Ranaa99689a2016-08-10 17:39:47 -07002291 dep->flags = 0;
2292 dep->endpoint.maxburst = 1;
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002293 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2294 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002295 if (ret) {
2296 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Mayank Ranaa99689a2016-08-10 17:39:47 -07002297 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002298 }
2299
2300 dep = dwc->eps[1];
Mayank Ranaa99689a2016-08-10 17:39:47 -07002301 dep->flags = 0;
2302 dep->endpoint.maxburst = 1;
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002303 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2304 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002305 if (ret) {
2306 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Mayank Ranaa99689a2016-08-10 17:39:47 -07002307 __dwc3_gadget_ep_disable(dwc->eps[0]);
2308 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002309 }
2310
2311 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03002312 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03002313 dwc3_ep0_out_start(dwc);
2314
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002315 dwc3_gadget_enable_irq(dwc);
2316
Felipe Balbid7be2952016-05-04 15:49:37 +03002317 return ret;
2318}
2319
Mayank Ranaa99689a2016-08-10 17:39:47 -07002320/* Required gadget re-initialization before switching to gadget in OTG mode */
2321void dwc3_gadget_restart(struct dwc3 *dwc)
2322{
2323 __dwc3_gadget_start(dwc);
2324}
2325
Felipe Balbid7be2952016-05-04 15:49:37 +03002326static int dwc3_gadget_start(struct usb_gadget *g,
2327 struct usb_gadget_driver *driver)
2328{
2329 struct dwc3 *dwc = gadget_to_dwc(g);
2330 unsigned long flags;
2331 int ret = 0;
Felipe Balbid7be2952016-05-04 15:49:37 +03002332
2333 spin_lock_irqsave(&dwc->lock, flags);
Mayank Ranaa99689a2016-08-10 17:39:47 -07002334
Felipe Balbid7be2952016-05-04 15:49:37 +03002335 if (dwc->gadget_driver) {
2336 dev_err(dwc->dev, "%s is already bound to %s\n",
2337 dwc->gadget.name,
2338 dwc->gadget_driver->driver.name);
2339 ret = -EBUSY;
Mayank Ranaa99689a2016-08-10 17:39:47 -07002340 goto err0;
Felipe Balbid7be2952016-05-04 15:49:37 +03002341 }
2342
2343 dwc->gadget_driver = driver;
2344
Mayank Ranaa99689a2016-08-10 17:39:47 -07002345 /*
2346 * For DRD, this might get called by gadget driver during bootup
2347 * even though host mode might be active. Don't actually perform
2348 * device-specific initialization until device mode is activated.
2349 * In that case dwc3_gadget_restart() will handle it.
2350 */
Felipe Balbi72246da2011-08-19 18:10:58 +03002351 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03002352 return 0;
2353
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002354err0:
Mayank Ranaa99689a2016-08-10 17:39:47 -07002355 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03002356 return ret;
2357}
2358
Felipe Balbid7be2952016-05-04 15:49:37 +03002359static void __dwc3_gadget_stop(struct dwc3 *dwc)
2360{
Mayank Rana558baca2017-02-17 11:46:38 -08002361 dbg_event(0xFF, "__Gadgetstop", 0);
Felipe Balbid7be2952016-05-04 15:49:37 +03002362 dwc3_gadget_disable_irq(dwc);
2363 __dwc3_gadget_ep_disable(dwc->eps[0]);
2364 __dwc3_gadget_ep_disable(dwc->eps[1]);
2365}
2366
Felipe Balbi22835b82014-10-17 12:05:12 -05002367static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03002368{
Mayank Ranaa99689a2016-08-10 17:39:47 -07002369 struct dwc3 *dwc = gadget_to_dwc(g);
2370 unsigned long flags;
2371
Felipe Balbi72246da2011-08-19 18:10:58 +03002372 spin_lock_irqsave(&dwc->lock, flags);
Mayank Ranaa99689a2016-08-10 17:39:47 -07002373 dwc->gadget_driver = NULL;
Mayank Ranabb7c0d52016-11-10 10:15:44 -08002374 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03002375
Mayank Ranaf0a45122017-11-13 16:56:40 -08002376 dbg_event(0xFF, "fwq_started", 0);
2377 flush_workqueue(dwc->dwc_wq);
2378 dbg_event(0xFF, "fwq_completed", 0);
2379
Felipe Balbi72246da2011-08-19 18:10:58 +03002380 return 0;
2381}
Paul Zimmerman802fde92012-04-27 13:10:52 +03002382
Mayank Ranaa99689a2016-08-10 17:39:47 -07002383static int dwc3_gadget_restart_usb_session(struct usb_gadget *g)
2384{
2385 struct dwc3 *dwc = gadget_to_dwc(g);
2386
Mayank Rana558baca2017-02-17 11:46:38 -08002387 dbg_event(0xFF, "RestartUSBSession", 0);
Mayank Ranaa99689a2016-08-10 17:39:47 -07002388 return dwc3_notify_event(dwc, DWC3_CONTROLLER_RESTART_USB_SESSION);
2389}
2390
Felipe Balbi72246da2011-08-19 18:10:58 +03002391static const struct usb_gadget_ops dwc3_gadget_ops = {
2392 .get_frame = dwc3_gadget_get_frame,
2393 .wakeup = dwc3_gadget_wakeup,
Mayank Ranaa99689a2016-08-10 17:39:47 -07002394 .func_wakeup = dwc_gadget_func_wakeup,
Felipe Balbi72246da2011-08-19 18:10:58 +03002395 .set_selfpowered = dwc3_gadget_set_selfpowered,
Mayank Ranaa99689a2016-08-10 17:39:47 -07002396 .vbus_session = dwc3_gadget_vbus_session,
2397 .vbus_draw = dwc3_gadget_vbus_draw,
Felipe Balbi72246da2011-08-19 18:10:58 +03002398 .pullup = dwc3_gadget_pullup,
2399 .udc_start = dwc3_gadget_start,
2400 .udc_stop = dwc3_gadget_stop,
Mayank Ranaa99689a2016-08-10 17:39:47 -07002401 .restart = dwc3_gadget_restart_usb_session,
Felipe Balbi72246da2011-08-19 18:10:58 +03002402};
2403
2404/* -------------------------------------------------------------------------- */
2405
Devdutt Patnaik9b7ea1b2016-01-25 12:50:22 -08002406#define NUM_GSI_OUT_EPS 1
2407#define NUM_GSI_IN_EPS 2
2408
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002409static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
2410 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03002411{
2412 struct dwc3_ep *dep;
Devdutt Patnaik9b7ea1b2016-01-25 12:50:22 -08002413 u8 i, gsi_ep_count, gsi_ep_index = 0;
2414
2415 gsi_ep_count = NUM_GSI_OUT_EPS + NUM_GSI_IN_EPS;
2416 /* OUT GSI EPs based on direction field */
2417 if (gsi_ep_count && !direction)
2418 gsi_ep_count = NUM_GSI_OUT_EPS;
2419 /* IN GSI EPs */
2420 else if (gsi_ep_count && direction)
2421 gsi_ep_count = NUM_GSI_IN_EPS;
Felipe Balbi72246da2011-08-19 18:10:58 +03002422
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002423 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07002424 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002425
Felipe Balbi72246da2011-08-19 18:10:58 +03002426 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09002427 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03002428 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03002429
2430 dep->dwc = dwc;
2431 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03002432 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03002433 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03002434 dwc->eps[epnum] = dep;
2435
Devdutt Patnaik9b7ea1b2016-01-25 12:50:22 -08002436 /* Reserve EPs at the end for GSI based on gsi_ep_count */
2437 if ((gsi_ep_index < gsi_ep_count) &&
2438 (i > (num - 1 - gsi_ep_count))) {
2439 gsi_ep_index++;
2440 /* For GSI EPs, name eps as "gsi-epin" or "gsi-epout" */
2441 snprintf(dep->name, sizeof(dep->name), "%s",
2442 (epnum & 1) ? "gsi-epin" : "gsi-epout");
2443 /* Set ep type as GSI */
2444 dep->endpoint.ep_type = EP_TYPE_GSI;
2445 } else {
2446 snprintf(dep->name, sizeof(dep->name), "ep%d%s",
2447 epnum >> 1, (epnum & 1) ? "in" : "out");
2448 }
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002449
Devdutt Patnaik9b7ea1b2016-01-25 12:50:22 -08002450 dep->endpoint.ep_num = epnum >> 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03002451 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03002452 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03002453
Felipe Balbi73815282015-01-27 13:48:14 -06002454 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03002455
Felipe Balbi72246da2011-08-19 18:10:58 +03002456 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01002457 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05302458 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03002459 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
2460 if (!epnum)
2461 dwc->gadget.ep0 = &dep->endpoint;
2462 } else {
2463 int ret;
2464
Robert Baldygae117e742013-12-13 12:23:38 +01002465 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01002466 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03002467 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2468 list_add_tail(&dep->endpoint.ep_list,
2469 &dwc->gadget.ep_list);
2470
2471 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02002472 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03002473 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002474 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02002475
Robert Baldygaa474d3b2015-07-31 16:00:19 +02002476 if (epnum == 0 || epnum == 1) {
2477 dep->endpoint.caps.type_control = true;
2478 } else {
2479 dep->endpoint.caps.type_iso = true;
2480 dep->endpoint.caps.type_bulk = true;
2481 dep->endpoint.caps.type_int = true;
2482 }
2483
2484 dep->endpoint.caps.dir_in = !!direction;
2485 dep->endpoint.caps.dir_out = !direction;
2486
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002487 INIT_LIST_HEAD(&dep->pending_list);
2488 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03002489 }
2490
2491 return 0;
2492}
2493
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002494static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
2495{
2496 int ret;
2497
2498 INIT_LIST_HEAD(&dwc->gadget.ep_list);
2499
2500 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
2501 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06002502 dwc3_trace(trace_dwc3_gadget,
2503 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002504 return ret;
2505 }
2506
2507 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
2508 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06002509 dwc3_trace(trace_dwc3_gadget,
2510 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002511 return ret;
2512 }
2513
2514 return 0;
2515}
2516
Felipe Balbi72246da2011-08-19 18:10:58 +03002517static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
2518{
2519 struct dwc3_ep *dep;
2520 u8 epnum;
2521
2522 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2523 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002524 if (!dep)
2525 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05302526 /*
2527 * Physical endpoints 0 and 1 are special; they form the
2528 * bi-directional USB endpoint 0.
2529 *
2530 * For those two physical endpoints, we don't allocate a TRB
2531 * pool nor do we add them the endpoints list. Due to that, we
2532 * shouldn't do these two operations otherwise we would end up
2533 * with all sorts of bugs when removing dwc3.ko.
2534 */
2535 if (epnum != 0 && epnum != 1) {
2536 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002537 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05302538 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002539
2540 kfree(dep);
2541 }
2542}
2543
Felipe Balbi72246da2011-08-19 18:10:58 +03002544/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02002545
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302546static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
2547 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002548 const struct dwc3_event_depevt *event, int status,
2549 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302550{
2551 unsigned int count;
2552 unsigned int s_pkt = 0;
2553 unsigned int trb_status;
2554
Felipe Balbidc55c672016-08-12 13:20:32 +03002555 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03002556
2557 if (req->trb == trb)
2558 dep->queued_requests--;
2559
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002560 trace_dwc3_complete_trb(dep, trb);
2561
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002562 /*
2563 * If we're in the middle of series of chained TRBs and we
2564 * receive a short transfer along the way, DWC3 will skip
2565 * through all TRBs including the last TRB in the chain (the
2566 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2567 * bit and SW has to do it manually.
2568 *
2569 * We're going to do that here to avoid problems of HW trying
2570 * to use bogus TRBs for transfers.
2571 */
2572 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2573 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2574
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302575 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
Felipe Balbia0ad85a2016-08-10 18:07:46 +03002576 return 1;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002577
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302578 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbidc55c672016-08-12 13:20:32 +03002579 req->request.actual += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302580
2581 if (dep->direction) {
2582 if (count) {
2583 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
2584 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06002585 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002586 "%s: incomplete IN transfer",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302587 dep->name);
2588 /*
2589 * If missed isoc occurred and there is
2590 * no request queued then issue END
2591 * TRANSFER, so that core generates
2592 * next xfernotready and we will issue
2593 * a fresh START TRANSFER.
2594 * If there are still queued request
2595 * then wait, do not issue either END
2596 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002597 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302598 * giveback.If any future queued request
2599 * is successfully transferred then we
2600 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002601 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302602 */
2603 dep->flags |= DWC3_EP_MISSED_ISOC;
Mayank Rana558baca2017-02-17 11:46:38 -08002604 dbg_event(dep->number, "MISSED ISOC", status);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302605 } else {
2606 dev_err(dwc->dev, "incomplete IN transfer %s\n",
2607 dep->name);
2608 status = -ECONNRESET;
2609 }
2610 } else {
2611 dep->flags &= ~DWC3_EP_MISSED_ISOC;
2612 }
2613 } else {
2614 if (count && (event->status & DEPEVT_STATUS_SHORT))
2615 s_pkt = 1;
2616 }
2617
Felipe Balbi7c705df2016-08-10 12:35:30 +03002618 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302619 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002620
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302621 if ((event->status & DEPEVT_STATUS_IOC) &&
2622 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2623 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002624
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302625 return 0;
2626}
2627
Felipe Balbi72246da2011-08-19 18:10:58 +03002628static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
2629 const struct dwc3_event_depevt *event, int status)
2630{
Felipe Balbi31162af2016-08-11 14:38:37 +03002631 struct dwc3_request *req, *n;
Felipe Balbif6bafc62012-02-06 11:04:53 +02002632 struct dwc3_trb *trb;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002633 bool ioc = false;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302634 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002635
Felipe Balbi31162af2016-08-11 14:38:37 +03002636 list_for_each_entry_safe(req, n, &dep->started_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002637 unsigned length;
2638 unsigned actual;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002639 int chain;
2640
Felipe Balbi1f512112016-08-12 13:17:27 +03002641 length = req->request.length;
2642 chain = req->num_pending_sgs > 0;
Felipe Balbi31162af2016-08-11 14:38:37 +03002643 if (chain) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002644 struct scatterlist *sg = req->sg;
Felipe Balbi31162af2016-08-11 14:38:37 +03002645 struct scatterlist *s;
Felipe Balbi1f512112016-08-12 13:17:27 +03002646 unsigned int pending = req->num_pending_sgs;
Felipe Balbi31162af2016-08-11 14:38:37 +03002647 unsigned int i;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06002648
Felipe Balbi1f512112016-08-12 13:17:27 +03002649 for_each_sg(sg, s, pending, i) {
Felipe Balbi31162af2016-08-11 14:38:37 +03002650 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbic7de5732016-07-29 03:17:58 +03002651
Felipe Balbi1f512112016-08-12 13:17:27 +03002652 req->sg = sg_next(s);
2653 req->num_pending_sgs--;
2654
Felipe Balbi31162af2016-08-11 14:38:37 +03002655 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2656 event, status, chain);
Felipe Balbi1f512112016-08-12 13:17:27 +03002657 if (ret)
2658 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002659 }
2660 } else {
Felipe Balbi737f1ae2016-08-11 12:24:27 +03002661 trb = &dep->trb_pool[dep->trb_dequeue];
Ville Syrjäläd115d702015-08-31 19:48:28 +03002662 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002663 event, status, chain);
Felipe Balbi31162af2016-08-11 14:38:37 +03002664 }
Ville Syrjäläd115d702015-08-31 19:48:28 +03002665
Felipe Balbic7de5732016-07-29 03:17:58 +03002666 /*
2667 * We assume here we will always receive the entire data block
2668 * which we should receive. Meaning, if we program RX to
2669 * receive 4K but we receive only 2K, we assume that's all we
2670 * should receive and we simply bounce the request back to the
2671 * gadget driver for further processing.
2672 */
Felipe Balbi1f512112016-08-12 13:17:27 +03002673 actual = length - req->request.actual;
2674 req->request.actual = actual;
2675
2676 if (ret && chain && (actual < length) && req->num_pending_sgs)
2677 return __dwc3_gadget_kick_transfer(dep, 0);
2678
Ville Syrjäläd115d702015-08-31 19:48:28 +03002679 dwc3_gadget_giveback(dep, req, status);
2680
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002681 if (ret) {
2682 if ((event->status & DEPEVT_STATUS_IOC) &&
2683 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2684 ioc = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002685 break;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002686 }
Felipe Balbi31162af2016-08-11 14:38:37 +03002687 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002688
Felipe Balbi4cb42212016-05-18 12:37:21 +03002689 /*
2690 * Our endpoint might get disabled by another thread during
2691 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2692 * early on so DWC3_EP_BUSY flag gets cleared
2693 */
2694 if (!dep->endpoint.desc)
2695 return 1;
2696
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302697 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002698 list_empty(&dep->started_list)) {
2699 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302700 /*
2701 * If there is no entry in request list then do
2702 * not issue END TRANSFER now. Just set PENDING
2703 * flag, so that END TRANSFER is issued when an
2704 * entry is added into request list.
2705 */
2706 dep->flags = DWC3_EP_PENDING_REQUEST;
2707 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002708 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302709 dep->flags = DWC3_EP_ENABLED;
2710 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302711 return 1;
2712 }
2713
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002714 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && ioc)
2715 return 0;
2716
Felipe Balbi72246da2011-08-19 18:10:58 +03002717 return 1;
2718}
2719
2720static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002721 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002722{
2723 unsigned status = 0;
2724 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002725 u32 is_xfer_complete;
2726
2727 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002728
2729 if (event->status & DEPEVT_STATUS_BUSERR)
2730 status = -ECONNRESET;
2731
Paul Zimmerman1d046792012-02-15 18:56:56 -08002732 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002733 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002734 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002735 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002736
2737 /*
2738 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2739 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2740 */
2741 if (dwc->revision < DWC3_REVISION_183A) {
2742 u32 reg;
2743 int i;
2744
2745 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002746 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002747
2748 if (!(dep->flags & DWC3_EP_ENABLED))
2749 continue;
2750
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002751 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002752 return;
2753 }
2754
2755 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2756 reg |= dwc->u1u2;
2757 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2758
2759 dwc->u1u2 = 0;
2760 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002761
Felipe Balbi4cb42212016-05-18 12:37:21 +03002762 /*
2763 * Our endpoint might get disabled by another thread during
2764 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2765 * early on so DWC3_EP_BUSY flag gets cleared
2766 */
2767 if (!dep->endpoint.desc)
2768 return;
2769
Felipe Balbie6e709b2015-09-28 15:16:56 -05002770 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002771 int ret;
2772
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002773 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002774 if (!ret || ret == -EBUSY)
2775 return;
2776 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002777}
2778
Felipe Balbi72246da2011-08-19 18:10:58 +03002779static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2780 const struct dwc3_event_depevt *event)
2781{
2782 struct dwc3_ep *dep;
2783 u8 epnum = event->endpoint_number;
2784
2785 dep = dwc->eps[epnum];
2786
Felipe Balbi3336abb2012-06-06 09:19:35 +03002787 if (!(dep->flags & DWC3_EP_ENABLED))
2788 return;
2789
Felipe Balbi72246da2011-08-19 18:10:58 +03002790 if (epnum == 0 || epnum == 1) {
2791 dwc3_ep0_interrupt(dwc, event);
2792 return;
2793 }
2794
Mayank Rana0c667b42017-02-09 11:56:51 -08002795 dep->dbg_ep_events.total++;
2796
Felipe Balbi72246da2011-08-19 18:10:58 +03002797 switch (event->endpoint_event) {
2798 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002799 dep->resource_index = 0;
Mayank Rana0c667b42017-02-09 11:56:51 -08002800 dep->dbg_ep_events.xfercomplete++;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002801
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002802 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06002803 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002804 "%s is an Isochronous endpoint",
Felipe Balbi72246da2011-08-19 18:10:58 +03002805 dep->name);
2806 return;
2807 }
2808
Jingoo Han029d97f2014-07-04 15:00:51 +09002809 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002810 break;
2811 case DWC3_DEPEVT_XFERINPROGRESS:
Mayank Rana0c667b42017-02-09 11:56:51 -08002812 dep->dbg_ep_events.xferinprogress++;
Jingoo Han029d97f2014-07-04 15:00:51 +09002813 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002814 break;
2815 case DWC3_DEPEVT_XFERNOTREADY:
Mayank Rana0c667b42017-02-09 11:56:51 -08002816 dep->dbg_ep_events.xfernotready++;
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002817 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002818 dwc3_gadget_start_isoc(dwc, dep, event);
2819 } else {
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002820 int active;
Felipe Balbi72246da2011-08-19 18:10:58 +03002821 int ret;
2822
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002823 active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
2824
Felipe Balbi73815282015-01-27 13:48:14 -06002825 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002826 dep->name, active ? "Transfer Active"
Felipe Balbi72246da2011-08-19 18:10:58 +03002827 : "Transfer Not Active");
2828
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002829 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002830 if (!ret || ret == -EBUSY)
2831 return;
2832
Felipe Balbiec5e7952015-11-16 16:04:13 -06002833 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002834 "%s: failed to kick transfers",
Felipe Balbi72246da2011-08-19 18:10:58 +03002835 dep->name);
2836 }
2837
2838 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002839 case DWC3_DEPEVT_STREAMEVT:
Mayank Rana0c667b42017-02-09 11:56:51 -08002840 dep->dbg_ep_events.streamevent++;
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002841 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002842 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2843 dep->name);
2844 return;
2845 }
2846
2847 switch (event->status) {
2848 case DEPEVT_STREAMEVT_FOUND:
Felipe Balbi73815282015-01-27 13:48:14 -06002849 dwc3_trace(trace_dwc3_gadget,
2850 "Stream %d found and started",
Felipe Balbi879631a2011-09-30 10:58:47 +03002851 event->parameters);
2852
2853 break;
2854 case DEPEVT_STREAMEVT_NOTFOUND:
2855 /* FALLTHROUGH */
2856 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06002857 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002858 "unable to find suitable stream");
Felipe Balbi879631a2011-09-30 10:58:47 +03002859 }
2860 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002861 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi60cfb372016-05-24 13:45:17 +03002862 dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun", dep->name);
Mayank Rana0c667b42017-02-09 11:56:51 -08002863 dep->dbg_ep_events.rxtxfifoevent++;
Felipe Balbi72246da2011-08-19 18:10:58 +03002864 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002865 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbi73815282015-01-27 13:48:14 -06002866 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
Mayank Rana0c667b42017-02-09 11:56:51 -08002867 dep->dbg_ep_events.epcmdcomplete++;
Felipe Balbi72246da2011-08-19 18:10:58 +03002868 break;
2869 }
2870}
2871
2872static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2873{
Mayank Rana8f847102017-11-15 09:57:15 -08002874 struct usb_gadget_driver *gadget_driver;
2875
Felipe Balbi72246da2011-08-19 18:10:58 +03002876 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
Mayank Rana8f847102017-11-15 09:57:15 -08002877 gadget_driver = dwc->gadget_driver;
Felipe Balbi72246da2011-08-19 18:10:58 +03002878 spin_unlock(&dwc->lock);
Mayank Rana558baca2017-02-17 11:46:38 -08002879 dbg_event(0xFF, "DISCONNECT", 0);
Mayank Rana8f847102017-11-15 09:57:15 -08002880 gadget_driver->disconnect(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03002881 spin_lock(&dwc->lock);
2882 }
2883}
2884
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002885static void dwc3_suspend_gadget(struct dwc3 *dwc)
2886{
Mayank Rana8f847102017-11-15 09:57:15 -08002887 struct usb_gadget_driver *gadget_driver;
2888
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002889 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Mayank Rana8f847102017-11-15 09:57:15 -08002890 gadget_driver = dwc->gadget_driver;
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002891 spin_unlock(&dwc->lock);
Mayank Rana558baca2017-02-17 11:46:38 -08002892 dbg_event(0xFF, "SUSPEND", 0);
Mayank Rana8f847102017-11-15 09:57:15 -08002893 gadget_driver->suspend(&dwc->gadget);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002894 spin_lock(&dwc->lock);
2895 }
2896}
2897
2898static void dwc3_resume_gadget(struct dwc3 *dwc)
2899{
Mayank Rana8f847102017-11-15 09:57:15 -08002900 struct usb_gadget_driver *gadget_driver;
2901
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002902 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Mayank Rana8f847102017-11-15 09:57:15 -08002903 gadget_driver = dwc->gadget_driver;
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002904 spin_unlock(&dwc->lock);
Mayank Rana558baca2017-02-17 11:46:38 -08002905 dbg_event(0xFF, "RESUME", 0);
Mayank Rana8f847102017-11-15 09:57:15 -08002906 gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002907 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002908 }
2909}
2910
2911static void dwc3_reset_gadget(struct dwc3 *dwc)
2912{
Mayank Rana8f847102017-11-15 09:57:15 -08002913 struct usb_gadget_driver *gadget_driver;
2914
Felipe Balbi8e744752014-11-06 14:27:53 +08002915 if (!dwc->gadget_driver)
2916 return;
2917
2918 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
Mayank Rana8f847102017-11-15 09:57:15 -08002919 gadget_driver = dwc->gadget_driver;
Felipe Balbi8e744752014-11-06 14:27:53 +08002920 spin_unlock(&dwc->lock);
Mayank Rana558baca2017-02-17 11:46:38 -08002921 dbg_event(0xFF, "UDC RESET", 0);
Mayank Rana8f847102017-11-15 09:57:15 -08002922 usb_gadget_udc_reset(&dwc->gadget, gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002923 spin_lock(&dwc->lock);
2924 }
2925}
2926
Mayank Ranaa99689a2016-08-10 17:39:47 -07002927void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002928{
2929 struct dwc3_ep *dep;
2930 struct dwc3_gadget_ep_cmd_params params;
2931 u32 cmd;
2932 int ret;
2933
2934 dep = dwc->eps[epnum];
2935
Felipe Balbib4996a82012-06-06 12:04:13 +03002936 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302937 return;
2938
Pratyush Anand57911502012-07-06 15:19:10 +05302939 /*
2940 * NOTICE: We are violating what the Databook says about the
2941 * EndTransfer command. Ideally we would _always_ wait for the
2942 * EndTransfer Command Completion IRQ, but that's causing too
2943 * much trouble synchronizing between us and gadget driver.
2944 *
2945 * We have discussed this with the IP Provider and it was
2946 * suggested to giveback all requests here, but give HW some
2947 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002948 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302949 *
2950 * Note also that a similar handling was tested by Synopsys
2951 * (thanks a lot Paul) and nothing bad has come out of it.
2952 * In short, what we're doing is:
2953 *
2954 * - Issue EndTransfer WITH CMDIOC bit set
2955 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002956 *
2957 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2958 * supports a mode to work around the above limitation. The
2959 * software can poll the CMDACT bit in the DEPCMD register
2960 * after issuing a EndTransfer command. This mode is enabled
2961 * by writing GUCTL2[14]. This polling is already done in the
2962 * dwc3_send_gadget_ep_cmd() function so if the mode is
2963 * enabled, the EndTransfer command will have completed upon
2964 * returning from this function and we don't need to delay for
2965 * 100us.
2966 *
2967 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302968 */
2969
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302970 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002971 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2972 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002973 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302974 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002975 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302976 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002977 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002978 dep->flags &= ~DWC3_EP_BUSY;
John Youn06281d42016-08-22 15:39:13 -07002979
2980 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A)
2981 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002982}
2983
2984static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2985{
2986 u32 epnum;
2987
2988 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2989 struct dwc3_ep *dep;
2990
2991 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002992 if (!dep)
2993 continue;
2994
Felipe Balbi72246da2011-08-19 18:10:58 +03002995 if (!(dep->flags & DWC3_EP_ENABLED))
2996 continue;
2997
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02002998 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002999 }
3000}
3001
3002static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
3003{
3004 u32 epnum;
3005
3006 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
3007 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03003008 int ret;
3009
3010 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03003011 if (!dep)
3012 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03003013
3014 if (!(dep->flags & DWC3_EP_STALL))
3015 continue;
3016
3017 dep->flags &= ~DWC3_EP_STALL;
3018
John Youn50c763f2016-05-31 17:49:56 -07003019 ret = dwc3_send_clear_stall_ep_cmd(dep);
Mayank Rana558baca2017-02-17 11:46:38 -08003020 dbg_event(dep->number, "ECLRSTALL", ret);
Felipe Balbi72246da2011-08-19 18:10:58 +03003021 WARN_ON_ONCE(ret);
3022 }
3023}
3024
3025static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
3026{
Felipe Balbic4430a22012-05-24 10:30:01 +03003027 int reg;
3028
Mayank Rana558baca2017-02-17 11:46:38 -08003029 dbg_event(0xFF, "DISCONNECT INT", 0);
Mayank Ranaa99689a2016-08-10 17:39:47 -07003030 dev_dbg(dwc->dev, "Notify OTG from %s\n", __func__);
3031 dwc->b_suspend = false;
3032 dwc3_notify_event(dwc, DWC3_CONTROLLER_NOTIFY_OTG_EVENT);
3033
Felipe Balbi72246da2011-08-19 18:10:58 +03003034 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3035 reg &= ~DWC3_DCTL_INITU1ENA;
3036 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
3037
3038 reg &= ~DWC3_DCTL_INITU2ENA;
3039 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03003040
Felipe Balbi72246da2011-08-19 18:10:58 +03003041 dwc3_disconnect_gadget(dwc);
3042
3043 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03003044 dwc->setup_packet_pending = false;
Mayank Ranaa99689a2016-08-10 17:39:47 -07003045 dwc->link_state = DWC3_LINK_STATE_SS_DIS;
Felipe Balbi06a374e2014-10-10 15:24:00 -05003046 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03003047
3048 dwc->connected = false;
Mayank Ranaa99689a2016-08-10 17:39:47 -07003049 wake_up_interruptible(&dwc->wait_linkstate);
Felipe Balbi72246da2011-08-19 18:10:58 +03003050}
3051
Felipe Balbi72246da2011-08-19 18:10:58 +03003052static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
3053{
3054 u32 reg;
3055
Felipe Balbifc8bb912016-05-16 13:14:48 +03003056 dwc->connected = true;
3057
Felipe Balbidf62df52011-10-14 15:11:49 +03003058 /*
3059 * WORKAROUND: DWC3 revisions <1.88a have an issue which
3060 * would cause a missing Disconnect Event if there's a
3061 * pending Setup Packet in the FIFO.
3062 *
3063 * There's no suggested workaround on the official Bug
3064 * report, which states that "unless the driver/application
3065 * is doing any special handling of a disconnect event,
3066 * there is no functional issue".
3067 *
3068 * Unfortunately, it turns out that we _do_ some special
3069 * handling of a disconnect event, namely complete all
3070 * pending transfers, notify gadget driver of the
3071 * disconnection, and so on.
3072 *
3073 * Our suggested workaround is to follow the Disconnect
3074 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06003075 * flag. Such flag gets set whenever we have a SETUP_PENDING
3076 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03003077 * same endpoint.
3078 *
3079 * Refers to:
3080 *
3081 * STAR#9000466709: RTL: Device : Disconnect event not
3082 * generated if setup packet pending in FIFO
3083 */
3084 if (dwc->revision < DWC3_REVISION_188A) {
3085 if (dwc->setup_packet_pending)
3086 dwc3_gadget_disconnect_interrupt(dwc);
3087 }
3088
Mayank Rana558baca2017-02-17 11:46:38 -08003089 dbg_event(0xFF, "BUS RESET", 0);
Mayank Ranaa99689a2016-08-10 17:39:47 -07003090 dev_dbg(dwc->dev, "Notify OTG from %s\n", __func__);
3091 dwc->b_suspend = false;
3092 dwc3_notify_event(dwc, DWC3_CONTROLLER_NOTIFY_OTG_EVENT);
3093
3094 dwc3_usb3_phy_suspend(dwc, false);
Hemant Kumard55fe952016-10-31 10:26:41 -07003095 usb_gadget_vbus_draw(&dwc->gadget, 100);
Mayank Ranaa99689a2016-08-10 17:39:47 -07003096
Felipe Balbi8e744752014-11-06 14:27:53 +08003097 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03003098
3099 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3100 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
3101 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02003102 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03003103
3104 dwc3_stop_active_transfers(dwc);
3105 dwc3_clear_stall_all_ep(dwc);
3106
3107 /* Reset device address to zero */
3108 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
3109 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
3110 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Mayank Ranaa99689a2016-08-10 17:39:47 -07003111
3112 dwc->gadget.speed = USB_SPEED_UNKNOWN;
3113 dwc->link_state = DWC3_LINK_STATE_U0;
3114 wake_up_interruptible(&dwc->wait_linkstate);
Felipe Balbi72246da2011-08-19 18:10:58 +03003115}
3116
3117static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
3118{
3119 u32 reg;
3120 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
3121
3122 /*
3123 * We change the clock only at SS but I dunno why I would want to do
3124 * this. Maybe it becomes part of the power saving plan.
3125 */
3126
John Younee5cd412016-02-05 17:08:45 -08003127 if ((speed != DWC3_DSTS_SUPERSPEED) &&
3128 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03003129 return;
3130
3131 /*
3132 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
3133 * each time on Connect Done.
3134 */
3135 if (!usb30_clock)
3136 return;
3137
3138 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
3139 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
3140 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
3141}
3142
Felipe Balbi72246da2011-08-19 18:10:58 +03003143static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
3144{
Felipe Balbi72246da2011-08-19 18:10:58 +03003145 struct dwc3_ep *dep;
3146 int ret;
3147 u32 reg;
3148 u8 speed;
3149
Mayank Rana558baca2017-02-17 11:46:38 -08003150 dbg_event(0xFF, "CONNECT DONE", 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03003151 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
3152 speed = reg & DWC3_DSTS_CONNECTSPD;
3153 dwc->speed = speed;
3154
3155 dwc3_update_ram_clk_sel(dwc, speed);
3156
3157 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07003158 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08003159 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
3160 dwc->gadget.ep0->maxpacket = 512;
3161 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
3162 break;
John Youn2da9ad72016-05-20 16:34:26 -07003163 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03003164 /*
3165 * WORKAROUND: DWC3 revisions <1.90a have an issue which
3166 * would cause a missing USB3 Reset event.
3167 *
3168 * In such situations, we should force a USB3 Reset
3169 * event by calling our dwc3_gadget_reset_interrupt()
3170 * routine.
3171 *
3172 * Refers to:
3173 *
3174 * STAR#9000483510: RTL: SS : USB3 reset event may
3175 * not be generated always when the link enters poll
3176 */
3177 if (dwc->revision < DWC3_REVISION_190A)
3178 dwc3_gadget_reset_interrupt(dwc);
3179
Felipe Balbi72246da2011-08-19 18:10:58 +03003180 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
3181 dwc->gadget.ep0->maxpacket = 512;
3182 dwc->gadget.speed = USB_SPEED_SUPER;
3183 break;
John Youn2da9ad72016-05-20 16:34:26 -07003184 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03003185 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
3186 dwc->gadget.ep0->maxpacket = 64;
3187 dwc->gadget.speed = USB_SPEED_HIGH;
3188 break;
Roger Quadros5e3c2922017-01-03 14:32:09 +02003189 case DWC3_DSTS_FULLSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03003190 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
3191 dwc->gadget.ep0->maxpacket = 64;
3192 dwc->gadget.speed = USB_SPEED_FULL;
3193 break;
John Youn2da9ad72016-05-20 16:34:26 -07003194 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03003195 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
3196 dwc->gadget.ep0->maxpacket = 8;
3197 dwc->gadget.speed = USB_SPEED_LOW;
3198 break;
3199 }
3200
Pratyush Anand2b758352013-01-14 15:59:31 +05303201 /* Enable USB2 LPM Capability */
3202
John Younee5cd412016-02-05 17:08:45 -08003203 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07003204 (speed != DWC3_DSTS_SUPERSPEED) &&
3205 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05303206 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
3207 reg |= DWC3_DCFG_LPM_CAP;
3208 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
3209
3210 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3211 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
3212
Huang Rui460d0982014-10-31 11:11:18 +08003213 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05303214
Huang Rui80caf7d2014-10-28 19:54:26 +08003215 /*
3216 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
3217 * DCFG.LPMCap is set, core responses with an ACK and the
3218 * BESL value in the LPM token is less than or equal to LPM
3219 * NYET threshold.
3220 */
3221 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
3222 && dwc->has_lpm_erratum,
3223 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
3224
3225 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
3226 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
3227
Pratyush Anand2b758352013-01-14 15:59:31 +05303228 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06003229 } else {
3230 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3231 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
3232 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05303233 }
3234
Mayank Ranaa99689a2016-08-10 17:39:47 -07003235
3236 /*
3237 * In HS mode this allows SS phy suspend. In SS mode this allows ss phy
3238 * suspend in P3 state and generates IN_P3 power event irq.
3239 */
3240 dwc3_usb3_phy_suspend(dwc, true);
3241
Felipe Balbi72246da2011-08-19 18:10:58 +03003242 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06003243 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
3244 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03003245 if (ret) {
3246 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
3247 return;
3248 }
3249
3250 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06003251 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
3252 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03003253 if (ret) {
3254 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
3255 return;
3256 }
3257
Mayank Ranaa99689a2016-08-10 17:39:47 -07003258 dwc3_notify_event(dwc, DWC3_CONTROLLER_CONNDONE_EVENT);
Felipe Balbi72246da2011-08-19 18:10:58 +03003259 /*
3260 * Configure PHY via GUSB3PIPECTLn if required.
3261 *
3262 * Update GTXFIFOSIZn
3263 *
3264 * In both cases reset values should be sufficient.
3265 */
3266}
3267
Mayank Ranaa99689a2016-08-10 17:39:47 -07003268static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc, bool remote_wakeup)
Felipe Balbi72246da2011-08-19 18:10:58 +03003269{
Mayank Ranaa99689a2016-08-10 17:39:47 -07003270 bool perform_resume = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003271
Mayank Ranaa99689a2016-08-10 17:39:47 -07003272 dev_dbg(dwc->dev, "%s\n", __func__);
3273
Mayank Rana558baca2017-02-17 11:46:38 -08003274 dbg_event(0xFF, "WAKEUP", remote_wakeup);
Mayank Ranaa99689a2016-08-10 17:39:47 -07003275 /*
3276 * Identify if it is called from wakeup_interrupt() context for bus
3277 * resume or as part of remote wakeup. And based on that check for
3278 * U3 state. as we need to handle case of L1 resume i.e. where we
3279 * don't want to perform resume.
3280 */
3281 if (!remote_wakeup && dwc->link_state != DWC3_LINK_STATE_U3)
3282 perform_resume = false;
3283
3284 /* Only perform resume from L2 or Early Suspend states */
3285 if (perform_resume) {
3286
3287 /*
3288 * In case of remote wake up dwc3_gadget_wakeup_work()
3289 * is doing pm_runtime_get_sync().
3290 */
3291 dev_dbg(dwc->dev, "Notify OTG from %s\n", __func__);
3292 dwc->b_suspend = false;
3293 dwc3_notify_event(dwc, DWC3_CONTROLLER_NOTIFY_OTG_EVENT);
3294
3295 /*
3296 * set state to U0 as function level resume is trying to queue
3297 * notification over USB interrupt endpoint which would fail
3298 * due to state is not being updated.
3299 */
3300 dwc->link_state = DWC3_LINK_STATE_U0;
3301 dwc3_resume_gadget(dwc);
3302 return;
Jiebing Liad14d4e2014-12-11 13:26:29 +08003303 }
Mayank Ranaa99689a2016-08-10 17:39:47 -07003304
3305 dwc->link_state = DWC3_LINK_STATE_U0;
Felipe Balbi72246da2011-08-19 18:10:58 +03003306}
3307
3308static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
3309 unsigned int evtinfo)
3310{
Felipe Balbifae2b902011-10-14 13:00:30 +03003311 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03003312 unsigned int pwropt;
3313
3314 /*
3315 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
3316 * Hibernation mode enabled which would show up when device detects
3317 * host-initiated U3 exit.
3318 *
3319 * In that case, device will generate a Link State Change Interrupt
3320 * from U3 to RESUME which is only necessary if Hibernation is
3321 * configured in.
3322 *
3323 * There are no functional changes due to such spurious event and we
3324 * just need to ignore it.
3325 *
3326 * Refers to:
3327 *
3328 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
3329 * operational mode
3330 */
3331 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
3332 if ((dwc->revision < DWC3_REVISION_250A) &&
3333 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
3334 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
3335 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06003336 dwc3_trace(trace_dwc3_gadget,
3337 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03003338 return;
3339 }
3340 }
Felipe Balbifae2b902011-10-14 13:00:30 +03003341
3342 /*
3343 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
3344 * on the link partner, the USB session might do multiple entry/exit
3345 * of low power states before a transfer takes place.
3346 *
3347 * Due to this problem, we might experience lower throughput. The
3348 * suggested workaround is to disable DCTL[12:9] bits if we're
3349 * transitioning from U1/U2 to U0 and enable those bits again
3350 * after a transfer completes and there are no pending transfers
3351 * on any of the enabled endpoints.
3352 *
3353 * This is the first half of that workaround.
3354 *
3355 * Refers to:
3356 *
3357 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
3358 * core send LGO_Ux entering U0
3359 */
3360 if (dwc->revision < DWC3_REVISION_183A) {
3361 if (next == DWC3_LINK_STATE_U0) {
3362 u32 u1u2;
3363 u32 reg;
3364
3365 switch (dwc->link_state) {
3366 case DWC3_LINK_STATE_U1:
3367 case DWC3_LINK_STATE_U2:
3368 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3369 u1u2 = reg & (DWC3_DCTL_INITU2ENA
3370 | DWC3_DCTL_ACCEPTU2ENA
3371 | DWC3_DCTL_INITU1ENA
3372 | DWC3_DCTL_ACCEPTU1ENA);
3373
3374 if (!dwc->u1u2)
3375 dwc->u1u2 = reg & u1u2;
3376
3377 reg &= ~u1u2;
3378
3379 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
3380 break;
3381 default:
3382 /* do nothing */
3383 break;
3384 }
3385 }
3386 }
3387
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06003388 switch (next) {
3389 case DWC3_LINK_STATE_U1:
3390 if (dwc->speed == USB_SPEED_SUPER)
3391 dwc3_suspend_gadget(dwc);
3392 break;
3393 case DWC3_LINK_STATE_U2:
3394 case DWC3_LINK_STATE_U3:
3395 dwc3_suspend_gadget(dwc);
3396 break;
3397 case DWC3_LINK_STATE_RESUME:
3398 dwc3_resume_gadget(dwc);
3399 break;
3400 default:
3401 /* do nothing */
3402 break;
3403 }
3404
Mayank Ranaa99689a2016-08-10 17:39:47 -07003405 dev_dbg(dwc->dev, "Going from (%d)--->(%d)\n", dwc->link_state, next);
Felipe Balbie57ebc12014-04-22 13:20:12 -05003406 dwc->link_state = next;
Mayank Ranaa99689a2016-08-10 17:39:47 -07003407 wake_up_interruptible(&dwc->wait_linkstate);
Felipe Balbi72246da2011-08-19 18:10:58 +03003408}
3409
Baolin Wang72704f82016-05-16 16:43:53 +08003410static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
Mayank Ranaa99689a2016-08-10 17:39:47 -07003411 unsigned int evtinfo)
Baolin Wang72704f82016-05-16 16:43:53 +08003412{
Mayank Ranaa99689a2016-08-10 17:39:47 -07003413 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Baolin Wang72704f82016-05-16 16:43:53 +08003414
Mayank Rana558baca2017-02-17 11:46:38 -08003415 dbg_event(0xFF, "SUSPEND INT", 0);
Mayank Ranaa99689a2016-08-10 17:39:47 -07003416 dev_dbg(dwc->dev, "%s Entry to %d\n", __func__, next);
3417
3418 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3) {
3419 /*
3420 * When first connecting the cable, even before the initial
3421 * DWC3_DEVICE_EVENT_RESET or DWC3_DEVICE_EVENT_CONNECT_DONE
3422 * events, the controller sees a DWC3_DEVICE_EVENT_SUSPEND
3423 * event. In such a case, ignore.
3424 * Ignore suspend event until device side usb is not into
3425 * CONFIGURED state.
3426 */
3427 if (dwc->gadget.state != USB_STATE_CONFIGURED) {
3428 pr_err("%s(): state:%d. Ignore SUSPEND.\n",
3429 __func__, dwc->gadget.state);
3430 return;
3431 }
3432
Baolin Wang72704f82016-05-16 16:43:53 +08003433 dwc3_suspend_gadget(dwc);
3434
Mayank Ranaa99689a2016-08-10 17:39:47 -07003435 dev_dbg(dwc->dev, "Notify OTG from %s\n", __func__);
3436 dwc->b_suspend = true;
3437 dwc3_notify_event(dwc, DWC3_CONTROLLER_NOTIFY_OTG_EVENT);
3438 }
3439
Baolin Wang72704f82016-05-16 16:43:53 +08003440 dwc->link_state = next;
Mayank Ranaa99689a2016-08-10 17:39:47 -07003441 dwc3_trace(trace_dwc3_gadget, "link state %d", dwc->link_state);
Baolin Wang72704f82016-05-16 16:43:53 +08003442}
3443
Felipe Balbie1dadd32014-02-25 14:47:54 -06003444static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
3445 unsigned int evtinfo)
3446{
3447 unsigned int is_ss = evtinfo & BIT(4);
3448
3449 /**
3450 * WORKAROUND: DWC3 revison 2.20a with hibernation support
3451 * have a known issue which can cause USB CV TD.9.23 to fail
3452 * randomly.
3453 *
3454 * Because of this issue, core could generate bogus hibernation
3455 * events which SW needs to ignore.
3456 *
3457 * Refers to:
3458 *
3459 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
3460 * Device Fallback from SuperSpeed
3461 */
3462 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
3463 return;
3464
3465 /* enter hibernation here */
3466}
3467
Felipe Balbi72246da2011-08-19 18:10:58 +03003468static void dwc3_gadget_interrupt(struct dwc3 *dwc,
3469 const struct dwc3_event_devt *event)
3470{
3471 switch (event->type) {
3472 case DWC3_DEVICE_EVENT_DISCONNECT:
3473 dwc3_gadget_disconnect_interrupt(dwc);
Mayank Rana0c667b42017-02-09 11:56:51 -08003474 dwc->dbg_gadget_events.disconnect++;
Felipe Balbi72246da2011-08-19 18:10:58 +03003475 break;
3476 case DWC3_DEVICE_EVENT_RESET:
3477 dwc3_gadget_reset_interrupt(dwc);
Mayank Rana0c667b42017-02-09 11:56:51 -08003478 dwc->dbg_gadget_events.reset++;
Felipe Balbi72246da2011-08-19 18:10:58 +03003479 break;
3480 case DWC3_DEVICE_EVENT_CONNECT_DONE:
3481 dwc3_gadget_conndone_interrupt(dwc);
Mayank Rana0c667b42017-02-09 11:56:51 -08003482 dwc->dbg_gadget_events.connect++;
Felipe Balbi72246da2011-08-19 18:10:58 +03003483 break;
3484 case DWC3_DEVICE_EVENT_WAKEUP:
Mayank Ranaa99689a2016-08-10 17:39:47 -07003485 dwc3_gadget_wakeup_interrupt(dwc, false);
Mayank Rana0c667b42017-02-09 11:56:51 -08003486 dwc->dbg_gadget_events.wakeup++;
Felipe Balbi72246da2011-08-19 18:10:58 +03003487 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06003488 case DWC3_DEVICE_EVENT_HIBER_REQ:
3489 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
3490 "unexpected hibernation event\n"))
3491 break;
3492
3493 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
3494 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03003495 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
3496 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
Mayank Rana0c667b42017-02-09 11:56:51 -08003497 dwc->dbg_gadget_events.link_status_change++;
Felipe Balbi72246da2011-08-19 18:10:58 +03003498 break;
Mayank Ranaa99689a2016-08-10 17:39:47 -07003499 case DWC3_DEVICE_EVENT_SUSPEND:
Baolin Wang72704f82016-05-16 16:43:53 +08003500 if (dwc->revision < DWC3_REVISION_230A) {
3501 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
Mayank Rana0c667b42017-02-09 11:56:51 -08003502 dwc->dbg_gadget_events.eopf++;
Baolin Wang72704f82016-05-16 16:43:53 +08003503 } else {
3504 dwc3_trace(trace_dwc3_gadget, "U3/L1-L2 Suspend Event");
Mayank Rana558baca2017-02-17 11:46:38 -08003505 dbg_event(0xFF, "GAD SUS", 0);
Mayank Rana0c667b42017-02-09 11:56:51 -08003506 dwc->dbg_gadget_events.suspend++;
Baolin Wang72704f82016-05-16 16:43:53 +08003507 /*
3508 * Ignore suspend event until the gadget enters into
3509 * USB_STATE_CONFIGURED state.
3510 */
3511 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
3512 dwc3_gadget_suspend_interrupt(dwc,
3513 event->event_info);
3514 }
Felipe Balbi72246da2011-08-19 18:10:58 +03003515 break;
3516 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi73815282015-01-27 13:48:14 -06003517 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
Mayank Rana0c667b42017-02-09 11:56:51 -08003518 dwc->dbg_gadget_events.sof++;
Felipe Balbi72246da2011-08-19 18:10:58 +03003519 break;
3520 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi73815282015-01-27 13:48:14 -06003521 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
Mayank Rana558baca2017-02-17 11:46:38 -08003522 dbg_event(0xFF, "ERROR", 0);
Mayank Rana0c667b42017-02-09 11:56:51 -08003523 dwc->dbg_gadget_events.erratic_error++;
Felipe Balbi72246da2011-08-19 18:10:58 +03003524 break;
3525 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi73815282015-01-27 13:48:14 -06003526 dwc3_trace(trace_dwc3_gadget, "Command Complete");
Mayank Rana0c667b42017-02-09 11:56:51 -08003527 dwc->dbg_gadget_events.cmdcmplt++;
Felipe Balbi72246da2011-08-19 18:10:58 +03003528 break;
3529 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi73815282015-01-27 13:48:14 -06003530 dwc3_trace(trace_dwc3_gadget, "Overflow");
Mayank Rana0c667b42017-02-09 11:56:51 -08003531 dwc->dbg_gadget_events.overflow++;
Felipe Balbi72246da2011-08-19 18:10:58 +03003532 break;
3533 default:
Felipe Balbie9f2aa872015-01-27 13:49:28 -06003534 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Mayank Rana0c667b42017-02-09 11:56:51 -08003535 dwc->dbg_gadget_events.unknown_event++;
Felipe Balbi72246da2011-08-19 18:10:58 +03003536 }
Mayank Ranaa99689a2016-08-10 17:39:47 -07003537
3538 dwc->err_evt_seen = (event->type == DWC3_DEVICE_EVENT_ERRATIC_ERROR);
Felipe Balbi72246da2011-08-19 18:10:58 +03003539}
3540
3541static void dwc3_process_event_entry(struct dwc3 *dwc,
3542 const union dwc3_event *event)
3543{
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05003544 trace_dwc3_event(event->raw);
Mayank Ranaa99689a2016-08-10 17:39:47 -07003545 /* skip event processing in absence of vbus */
3546 if (!dwc->vbus_active) {
Mayank Rana6300b452017-05-24 09:33:22 -07003547 dbg_event(0xFF, "SKIP_EVT", event->raw);
Mayank Ranaa99689a2016-08-10 17:39:47 -07003548 return;
3549 }
3550
3551 /* If run/stop is cleared don't process any more events */
3552 if (!dwc->pullups_connected) {
Mayank Rana6300b452017-05-24 09:33:22 -07003553 dbg_event(0xFF, "SKIP_EVT_PULLUP", event->raw);
Mayank Ranaa99689a2016-08-10 17:39:47 -07003554 return;
3555 }
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05003556
Felipe Balbi72246da2011-08-19 18:10:58 +03003557 /* Endpoint IRQ, handle it and return early */
3558 if (event->type.is_devspec == 0) {
3559 /* depevt */
3560 return dwc3_endpoint_interrupt(dwc, &event->depevt);
3561 }
3562
3563 switch (event->type.type) {
3564 case DWC3_EVENT_TYPE_DEV:
3565 dwc3_gadget_interrupt(dwc, &event->devt);
3566 break;
3567 /* REVISIT what to do with Carkit and I2C events ? */
3568 default:
3569 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
3570 }
3571}
3572
Mayank Ranaa99689a2016-08-10 17:39:47 -07003573static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc)
Felipe Balbif42f2442013-06-12 21:25:08 +03003574{
Mayank Ranaa99689a2016-08-10 17:39:47 -07003575 struct dwc3_event_buffer *evt;
Felipe Balbif42f2442013-06-12 21:25:08 +03003576 irqreturn_t ret = IRQ_NONE;
3577 int left;
3578 u32 reg;
3579
Mayank Ranaa99689a2016-08-10 17:39:47 -07003580 evt = dwc->ev_buf;
Felipe Balbif42f2442013-06-12 21:25:08 +03003581 left = evt->count;
3582
3583 if (!(evt->flags & DWC3_EVENT_PENDING))
3584 return IRQ_NONE;
3585
3586 while (left > 0) {
3587 union dwc3_event event;
3588
3589 event.raw = *(u32 *) (evt->buf + evt->lpos);
3590
3591 dwc3_process_event_entry(dwc, &event);
3592
Mayank Ranaa99689a2016-08-10 17:39:47 -07003593 if (dwc->err_evt_seen) {
3594 /*
3595 * if erratic error, skip remaining events
3596 * while controller undergoes reset
3597 */
3598 evt->lpos = (evt->lpos + left) %
3599 DWC3_EVENT_BUFFERS_SIZE;
3600 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), left);
3601 if (dwc3_notify_event(dwc, DWC3_CONTROLLER_ERROR_EVENT))
3602 dwc->err_evt_seen = 0;
3603 break;
3604 }
3605
Felipe Balbif42f2442013-06-12 21:25:08 +03003606 /*
3607 * FIXME we wrap around correctly to the next entry as
3608 * almost all entries are 4 bytes in size. There is one
3609 * entry which has 12 bytes which is a regular entry
3610 * followed by 8 bytes data. ATM I don't know how
3611 * things are organized if we get next to the a
3612 * boundary so I worry about that once we try to handle
3613 * that.
3614 */
3615 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
3616 left -= 4;
Felipe Balbif42f2442013-06-12 21:25:08 +03003617 }
3618
Mayank Ranaa99689a2016-08-10 17:39:47 -07003619 dwc->bh_handled_evt_cnt[dwc->bh_dbg_index] += (evt->count / 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03003620 evt->count = 0;
3621 evt->flags &= ~DWC3_EVENT_PENDING;
3622 ret = IRQ_HANDLED;
3623
3624 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003625 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03003626 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003627 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03003628
John Youn26cac202016-11-14 12:32:43 -08003629 if (dwc->imod_interval)
3630 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0),
3631 DWC3_GEVNTCOUNT_EHB);
3632
Felipe Balbif42f2442013-06-12 21:25:08 +03003633 return ret;
3634}
3635
Mayank Ranaf616a7f2017-03-20 16:10:39 -07003636void dwc3_bh_work(struct work_struct *w)
3637{
3638 struct dwc3 *dwc = container_of(w, struct dwc3, bh_work);
3639
3640 pm_runtime_get_sync(dwc->dev);
3641 dwc3_thread_interrupt(dwc->irq, dwc);
3642 pm_runtime_put(dwc->dev);
3643}
3644
Mayank Ranaa99689a2016-08-10 17:39:47 -07003645static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc)
3646{
3647 struct dwc3 *dwc = _dwc;
Felipe Balbie5f68b42015-10-12 13:25:44 -05003648 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03003649 irqreturn_t ret = IRQ_NONE;
Mayank Ranaa99689a2016-08-10 17:39:47 -07003650 unsigned int temp_time;
3651 ktime_t start_time;
3652
3653 start_time = ktime_get();
Felipe Balbib15a7622011-06-30 16:57:15 +03003654
Felipe Balbie5f68b42015-10-12 13:25:44 -05003655 spin_lock_irqsave(&dwc->lock, flags);
Mayank Ranaa99689a2016-08-10 17:39:47 -07003656 dwc->bh_handled_evt_cnt[dwc->bh_dbg_index] = 0;
3657
3658 ret = dwc3_process_event_buf(dwc);
3659
Felipe Balbie5f68b42015-10-12 13:25:44 -05003660 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03003661
Mayank Ranaa99689a2016-08-10 17:39:47 -07003662 temp_time = ktime_to_us(ktime_sub(ktime_get(), start_time));
3663 dwc->bh_completion_time[dwc->bh_dbg_index] = temp_time;
3664 dwc->bh_dbg_index = (dwc->bh_dbg_index + 1) % 10;
3665
Felipe Balbib15a7622011-06-30 16:57:15 +03003666 return ret;
3667}
3668
Mayank Ranaa99689a2016-08-10 17:39:47 -07003669static irqreturn_t dwc3_check_event_buf(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03003670{
Mayank Ranaa99689a2016-08-10 17:39:47 -07003671 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03003672 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03003673 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03003674
Mayank Ranaa99689a2016-08-10 17:39:47 -07003675 evt = dwc->ev_buf;
Felipe Balbifc8bb912016-05-16 13:14:48 +03003676
Thinh Nguyenff9177b2017-05-11 17:26:47 -07003677 /*
3678 * With PCIe legacy interrupt, test shows that top-half irq handler can
3679 * be called again after HW interrupt deassertion. Check if bottom-half
3680 * irq event handler completes before caching new event to prevent
3681 * losing events.
3682 */
3683 if (evt->flags & DWC3_EVENT_PENDING)
3684 return IRQ_HANDLED;
3685
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003686 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03003687 count &= DWC3_GEVNTCOUNT_MASK;
3688 if (!count)
3689 return IRQ_NONE;
3690
Mayank Ranaa99689a2016-08-10 17:39:47 -07003691 if (count > evt->length) {
3692 dev_err(dwc->dev, "HUGE_EVCNT(%d)", count);
Mayank Rana558baca2017-02-17 11:46:38 -08003693 dbg_event(0xFF, "HUGE_EVCNT", count);
Mayank Ranaa99689a2016-08-10 17:39:47 -07003694 evt->lpos = (evt->lpos + count) % DWC3_EVENT_BUFFERS_SIZE;
3695 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);
3696 return IRQ_HANDLED;
3697 }
3698
Felipe Balbib15a7622011-06-30 16:57:15 +03003699 evt->count = count;
3700 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03003701
Felipe Balbie8adfc32013-06-12 21:11:14 +03003702 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003703 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03003704 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003705 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03003706
John Youn551d2902016-11-15 13:08:59 +02003707 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);
3708
Felipe Balbib15a7622011-06-30 16:57:15 +03003709 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03003710}
3711
Mayank Ranaa99689a2016-08-10 17:39:47 -07003712irqreturn_t dwc3_interrupt(int irq, void *_dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03003713{
Mayank Ranaa99689a2016-08-10 17:39:47 -07003714 struct dwc3 *dwc = _dwc;
3715 irqreturn_t ret = IRQ_NONE;
3716 irqreturn_t status;
3717 unsigned int temp_cnt = 0;
3718 ktime_t start_time;
Felipe Balbi72246da2011-08-19 18:10:58 +03003719
Mayank Ranaa99689a2016-08-10 17:39:47 -07003720 start_time = ktime_get();
3721 dwc->irq_cnt++;
3722
3723 /* controller reset is still pending */
3724 if (dwc->err_evt_seen)
3725 return IRQ_HANDLED;
3726
3727 status = dwc3_check_event_buf(dwc);
3728 if (status == IRQ_WAKE_THREAD)
3729 ret = status;
3730
3731 dwc->irq_start_time[dwc->irq_dbg_index] = start_time;
3732 dwc->irq_completion_time[dwc->irq_dbg_index] =
3733 ktime_us_delta(ktime_get(), start_time);
3734 dwc->irq_event_count[dwc->irq_dbg_index] = temp_cnt / 4;
3735 dwc->irq_dbg_index = (dwc->irq_dbg_index + 1) % MAX_INTR_STATS;
3736
Hemant Kumar78c7c282016-08-09 12:28:55 -07003737 if (ret == IRQ_WAKE_THREAD)
Mayank Ranaf616a7f2017-03-20 16:10:39 -07003738 queue_work(dwc->dwc_wq, &dwc->bh_work);
Mayank Ranaa99689a2016-08-10 17:39:47 -07003739
3740 return IRQ_HANDLED;
Felipe Balbi72246da2011-08-19 18:10:58 +03003741}
3742
3743/**
3744 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08003745 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03003746 *
3747 * Returns 0 on success otherwise negative errno.
3748 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05003749int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03003750{
Roger Quadros9522def2016-06-10 14:48:38 +03003751 int ret, irq;
3752 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
3753
3754 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
3755 if (irq == -EPROBE_DEFER)
3756 return irq;
3757
3758 if (irq <= 0) {
3759 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
3760 if (irq == -EPROBE_DEFER)
3761 return irq;
3762
3763 if (irq <= 0) {
3764 irq = platform_get_irq(dwc3_pdev, 0);
3765 if (irq <= 0) {
3766 if (irq != -EPROBE_DEFER) {
3767 dev_err(dwc->dev,
3768 "missing peripheral IRQ\n");
3769 }
3770 if (!irq)
3771 irq = -EINVAL;
3772 return irq;
3773 }
3774 }
3775 }
3776
3777 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03003778
Mayank Ranaa99689a2016-08-10 17:39:47 -07003779 INIT_WORK(&dwc->wakeup_work, dwc3_gadget_wakeup_work);
3780
Arnd Bergmann42695fc2016-11-17 17:13:47 +05303781 dwc->ctrl_req = dma_alloc_coherent(dwc->sysdev, sizeof(*dwc->ctrl_req),
Felipe Balbi72246da2011-08-19 18:10:58 +03003782 &dwc->ctrl_req_addr, GFP_KERNEL);
3783 if (!dwc->ctrl_req) {
3784 dev_err(dwc->dev, "failed to allocate ctrl request\n");
3785 ret = -ENOMEM;
3786 goto err0;
3787 }
3788
Arnd Bergmann42695fc2016-11-17 17:13:47 +05303789 dwc->ep0_trb = dma_alloc_coherent(dwc->sysdev,
3790 sizeof(*dwc->ep0_trb) * 2,
3791 &dwc->ep0_trb_addr, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003792 if (!dwc->ep0_trb) {
3793 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
3794 ret = -ENOMEM;
3795 goto err1;
3796 }
3797
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003798 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003799 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03003800 ret = -ENOMEM;
3801 goto err2;
3802 }
3803
Arnd Bergmann42695fc2016-11-17 17:13:47 +05303804 dwc->ep0_bounce = dma_alloc_coherent(dwc->sysdev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003805 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
3806 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003807 if (!dwc->ep0_bounce) {
3808 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
3809 ret = -ENOMEM;
3810 goto err3;
3811 }
3812
Felipe Balbi04c03d12015-12-02 10:06:45 -06003813 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
3814 if (!dwc->zlp_buf) {
3815 ret = -ENOMEM;
3816 goto err4;
3817 }
3818
Felipe Balbi72246da2011-08-19 18:10:58 +03003819 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03003820 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02003821 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003822 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08003823 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03003824
3825 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003826 * FIXME We might be setting max_speed to <SUPER, however versions
3827 * <2.20a of dwc3 have an issue with metastability (documented
3828 * elsewhere in this driver) which tells us we can't set max speed to
3829 * anything lower than SUPER.
3830 *
3831 * Because gadget.max_speed is only used by composite.c and function
3832 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3833 * to happen so we avoid sending SuperSpeed Capability descriptor
3834 * together with our BOS descriptor as that could confuse host into
3835 * thinking we can handle super speed.
3836 *
3837 * Note that, in fact, we won't even support GetBOS requests when speed
3838 * is less than super speed because we don't have means, yet, to tell
3839 * composite.c that we are USB 2.0 + LPM ECN.
3840 */
3841 if (dwc->revision < DWC3_REVISION_220A)
3842 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03003843 "Changing max_speed on rev %08x",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003844 dwc->revision);
3845
3846 dwc->gadget.max_speed = dwc->maximum_speed;
3847
3848 /*
David Cohena4b9d942013-12-09 15:55:38 -08003849 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
3850 * on ep out.
3851 */
3852 dwc->gadget.quirk_ep_out_aligned_size = true;
3853
3854 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03003855 * REVISIT: Here we should clear all pending IRQs to be
3856 * sure we're starting from a well known location.
3857 */
3858
3859 ret = dwc3_gadget_init_endpoints(dwc);
3860 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06003861 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003862
Felipe Balbi72246da2011-08-19 18:10:58 +03003863 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3864 if (ret) {
3865 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06003866 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003867 }
3868
Mayank Ranaa99689a2016-08-10 17:39:47 -07003869 if (!dwc->is_drd) {
3870 pm_runtime_no_callbacks(&dwc->gadget.dev);
3871 pm_runtime_set_active(&dwc->gadget.dev);
3872 pm_runtime_enable(&dwc->gadget.dev);
3873 pm_runtime_get(&dwc->gadget.dev);
3874 }
3875
Felipe Balbi72246da2011-08-19 18:10:58 +03003876 return 0;
3877
Felipe Balbi04c03d12015-12-02 10:06:45 -06003878err5:
3879 kfree(dwc->zlp_buf);
3880
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003881err4:
David Cohene1f80462013-09-11 17:42:47 -07003882 dwc3_gadget_free_endpoints(dwc);
Arnd Bergmann42695fc2016-11-17 17:13:47 +05303883 dma_free_coherent(dwc->sysdev, DWC3_EP0_BOUNCE_SIZE,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003884 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003885
Felipe Balbi72246da2011-08-19 18:10:58 +03003886err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003887 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003888
3889err2:
Arnd Bergmann42695fc2016-11-17 17:13:47 +05303890 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003891 dwc->ep0_trb, dwc->ep0_trb_addr);
3892
3893err1:
Arnd Bergmann42695fc2016-11-17 17:13:47 +05303894 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ctrl_req),
Felipe Balbi72246da2011-08-19 18:10:58 +03003895 dwc->ctrl_req, dwc->ctrl_req_addr);
3896
3897err0:
3898 return ret;
3899}
3900
Felipe Balbi7415f172012-04-30 14:56:33 +03003901/* -------------------------------------------------------------------------- */
3902
Felipe Balbi72246da2011-08-19 18:10:58 +03003903void dwc3_gadget_exit(struct dwc3 *dwc)
3904{
Mayank Ranaa99689a2016-08-10 17:39:47 -07003905 if (dwc->is_drd) {
3906 pm_runtime_put(&dwc->gadget.dev);
3907 pm_runtime_disable(&dwc->gadget.dev);
3908 }
3909
Felipe Balbi72246da2011-08-19 18:10:58 +03003910 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003911
Felipe Balbi72246da2011-08-19 18:10:58 +03003912 dwc3_gadget_free_endpoints(dwc);
3913
Arnd Bergmann42695fc2016-11-17 17:13:47 +05303914 dma_free_coherent(dwc->sysdev, DWC3_EP0_BOUNCE_SIZE,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003915 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003916
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003917 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06003918 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003919
Arnd Bergmann42695fc2016-11-17 17:13:47 +05303920 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003921 dwc->ep0_trb, dwc->ep0_trb_addr);
3922
Arnd Bergmann42695fc2016-11-17 17:13:47 +05303923 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ctrl_req),
Felipe Balbi72246da2011-08-19 18:10:58 +03003924 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003925}
Felipe Balbi7415f172012-04-30 14:56:33 +03003926
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003927int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003928{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003929 int ret;
3930
Roger Quadros9772b472016-04-12 11:33:29 +03003931 if (!dwc->gadget_driver)
3932 return 0;
3933
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003934 ret = dwc3_gadget_run_stop(dwc, false, false);
3935 if (ret < 0)
3936 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003937
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003938 dwc3_disconnect_gadget(dwc);
3939 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003940
3941 return 0;
3942}
3943
3944int dwc3_gadget_resume(struct dwc3 *dwc)
3945{
Felipe Balbi7415f172012-04-30 14:56:33 +03003946 int ret;
3947
Roger Quadros9772b472016-04-12 11:33:29 +03003948 if (!dwc->gadget_driver)
3949 return 0;
3950
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003951 ret = __dwc3_gadget_start(dwc);
3952 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003953 goto err0;
3954
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003955 ret = dwc3_gadget_run_stop(dwc, true, false);
3956 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003957 goto err1;
3958
Felipe Balbi7415f172012-04-30 14:56:33 +03003959 return 0;
3960
3961err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003962 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003963
3964err0:
3965 return ret;
3966}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003967
3968void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3969{
3970 if (dwc->pending_events) {
3971 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3972 dwc->pending_events = false;
3973 enable_irq(dwc->irq_gadget);
3974 }
3975}