blob: b56b3c12b32b8bc56a98a285cc725346cc4ff665 [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.h - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +02004 * Header file for Host Controller registers and I/O accessors.
5 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01006 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08007 *
8 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07009 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or (at
11 * your option) any later version.
Pierre Ossmand129bce2006-03-24 03:18:17 -080012 */
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +020013#ifndef __SDHCI_HW_H
14#define __SDHCI_HW_H
Pierre Ossmand129bce2006-03-24 03:18:17 -080015
Andrew Morton0c7ad102008-07-25 19:44:35 -070016#include <linux/scatterlist.h>
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030017#include <linux/compiler.h>
18#include <linux/types.h>
19#include <linux/io.h>
Andrew Morton0c7ad102008-07-25 19:44:35 -070020
Ulf Hansson83f13cc2015-03-04 10:19:14 +010021#include <linux/mmc/host.h>
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +020022
Pierre Ossmand129bce2006-03-24 03:18:17 -080023/*
Pierre Ossmand129bce2006-03-24 03:18:17 -080024 * Controller registers
25 */
26
27#define SDHCI_DMA_ADDRESS 0x00
Andrei Warkentin8edf63712011-05-23 15:06:39 -050028#define SDHCI_ARGUMENT2 SDHCI_DMA_ADDRESS
Pierre Ossmand129bce2006-03-24 03:18:17 -080029
30#define SDHCI_BLOCK_SIZE 0x04
Pierre Ossmanbab76962006-07-02 16:51:35 +010031#define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
Pierre Ossmand129bce2006-03-24 03:18:17 -080032
33#define SDHCI_BLOCK_COUNT 0x06
34
35#define SDHCI_ARGUMENT 0x08
36
37#define SDHCI_TRANSFER_MODE 0x0C
38#define SDHCI_TRNS_DMA 0x01
39#define SDHCI_TRNS_BLK_CNT_EN 0x02
Andrei Warkentine89d4562011-05-23 15:06:37 -050040#define SDHCI_TRNS_AUTO_CMD12 0x04
Andrei Warkentin8edf63712011-05-23 15:06:39 -050041#define SDHCI_TRNS_AUTO_CMD23 0x08
Pierre Ossmand129bce2006-03-24 03:18:17 -080042#define SDHCI_TRNS_READ 0x10
43#define SDHCI_TRNS_MULTI 0x20
44
45#define SDHCI_COMMAND 0x0E
46#define SDHCI_CMD_RESP_MASK 0x03
47#define SDHCI_CMD_CRC 0x08
48#define SDHCI_CMD_INDEX 0x10
49#define SDHCI_CMD_DATA 0x20
Richard Zhu574e3f52011-03-21 13:22:14 +080050#define SDHCI_CMD_ABORTCMD 0xC0
Pierre Ossmand129bce2006-03-24 03:18:17 -080051
52#define SDHCI_CMD_RESP_NONE 0x00
53#define SDHCI_CMD_RESP_LONG 0x01
54#define SDHCI_CMD_RESP_SHORT 0x02
55#define SDHCI_CMD_RESP_SHORT_BUSY 0x03
56
57#define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
Aries Lee22113ef2010-12-15 08:14:24 +010058#define SDHCI_GET_CMD(c) ((c>>8) & 0x3f)
Pierre Ossmand129bce2006-03-24 03:18:17 -080059
60#define SDHCI_RESPONSE 0x10
61
62#define SDHCI_BUFFER 0x20
63
64#define SDHCI_PRESENT_STATE 0x24
65#define SDHCI_CMD_INHIBIT 0x00000001
66#define SDHCI_DATA_INHIBIT 0x00000002
67#define SDHCI_DOING_WRITE 0x00000100
68#define SDHCI_DOING_READ 0x00000200
69#define SDHCI_SPACE_AVAILABLE 0x00000400
70#define SDHCI_DATA_AVAILABLE 0x00000800
71#define SDHCI_CARD_PRESENT 0x00010000
72#define SDHCI_WRITE_PROTECT 0x00080000
Arindam Nathf2119df2011-05-05 12:18:57 +053073#define SDHCI_DATA_LVL_MASK 0x00F00000
74#define SDHCI_DATA_LVL_SHIFT 20
Yi Sun7756a96d2014-09-09 02:13:59 +000075#define SDHCI_DATA_0_LVL_MASK 0x00100000
Michael Walleb0921d52016-11-15 11:13:16 +010076#define SDHCI_CMD_LVL 0x01000000
Pierre Ossmand129bce2006-03-24 03:18:17 -080077
Arindam Nathd6d50a12011-05-05 12:18:59 +053078#define SDHCI_HOST_CONTROL 0x28
Pierre Ossmand129bce2006-03-24 03:18:17 -080079#define SDHCI_CTRL_LED 0x01
80#define SDHCI_CTRL_4BITBUS 0x02
Pierre Ossman077df882006-11-08 23:06:35 +010081#define SDHCI_CTRL_HISPD 0x04
Pierre Ossman2134a922008-06-28 18:28:51 +020082#define SDHCI_CTRL_DMA_MASK 0x18
83#define SDHCI_CTRL_SDMA 0x00
84#define SDHCI_CTRL_ADMA1 0x08
85#define SDHCI_CTRL_ADMA32 0x10
86#define SDHCI_CTRL_ADMA64 0x18
Philip Rakity15ec4462010-11-19 16:48:39 -050087#define SDHCI_CTRL_8BITBUS 0x20
Zach Brown3794c542016-09-16 10:01:42 -050088#define SDHCI_CTRL_CDTEST_INS 0x40
89#define SDHCI_CTRL_CDTEST_EN 0x80
Pierre Ossmand129bce2006-03-24 03:18:17 -080090
91#define SDHCI_POWER_CONTROL 0x29
Pierre Ossman146ad662006-06-30 02:22:23 -070092#define SDHCI_POWER_ON 0x01
93#define SDHCI_POWER_180 0x0A
94#define SDHCI_POWER_300 0x0C
95#define SDHCI_POWER_330 0x0E
Pierre Ossmand129bce2006-03-24 03:18:17 -080096
97#define SDHCI_BLOCK_GAP_CONTROL 0x2A
98
Nicolas Pitre2df3b712007-09-29 10:46:20 -040099#define SDHCI_WAKE_UP_CONTROL 0x2B
Daniel Drake5f619702010-11-04 22:20:39 +0000100#define SDHCI_WAKE_ON_INT 0x01
101#define SDHCI_WAKE_ON_INSERT 0x02
102#define SDHCI_WAKE_ON_REMOVE 0x04
Pierre Ossmand129bce2006-03-24 03:18:17 -0800103
104#define SDHCI_CLOCK_CONTROL 0x2C
105#define SDHCI_DIVIDER_SHIFT 8
Zhangfei Gao85105c52010-08-06 07:10:01 +0800106#define SDHCI_DIVIDER_HI_SHIFT 6
107#define SDHCI_DIV_MASK 0xFF
108#define SDHCI_DIV_MASK_LEN 8
109#define SDHCI_DIV_HI_MASK 0x300
Arindam Nathc3ed3872011-05-05 12:19:06 +0530110#define SDHCI_PROG_CLOCK_MODE 0x0020
Pierre Ossmand129bce2006-03-24 03:18:17 -0800111#define SDHCI_CLOCK_CARD_EN 0x0004
112#define SDHCI_CLOCK_INT_STABLE 0x0002
113#define SDHCI_CLOCK_INT_EN 0x0001
114
115#define SDHCI_TIMEOUT_CONTROL 0x2E
116
117#define SDHCI_SOFTWARE_RESET 0x2F
118#define SDHCI_RESET_ALL 0x01
119#define SDHCI_RESET_CMD 0x02
120#define SDHCI_RESET_DATA 0x04
121
122#define SDHCI_INT_STATUS 0x30
123#define SDHCI_INT_ENABLE 0x34
124#define SDHCI_SIGNAL_ENABLE 0x38
125#define SDHCI_INT_RESPONSE 0x00000001
126#define SDHCI_INT_DATA_END 0x00000002
Haijun Zhanga4071fb2012-12-04 10:41:28 +0800127#define SDHCI_INT_BLK_GAP 0x00000004
Pierre Ossmand129bce2006-03-24 03:18:17 -0800128#define SDHCI_INT_DMA_END 0x00000008
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100129#define SDHCI_INT_SPACE_AVAIL 0x00000010
130#define SDHCI_INT_DATA_AVAIL 0x00000020
Pierre Ossmand129bce2006-03-24 03:18:17 -0800131#define SDHCI_INT_CARD_INSERT 0x00000040
132#define SDHCI_INT_CARD_REMOVE 0x00000080
133#define SDHCI_INT_CARD_INT 0x00000100
Dong Aishengf37b20e2016-07-12 15:46:17 +0800134#define SDHCI_INT_RETUNE 0x00001000
Pierre Ossman964f9ce2007-07-20 18:20:36 +0200135#define SDHCI_INT_ERROR 0x00008000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800136#define SDHCI_INT_TIMEOUT 0x00010000
137#define SDHCI_INT_CRC 0x00020000
138#define SDHCI_INT_END_BIT 0x00040000
139#define SDHCI_INT_INDEX 0x00080000
140#define SDHCI_INT_DATA_TIMEOUT 0x00100000
141#define SDHCI_INT_DATA_CRC 0x00200000
142#define SDHCI_INT_DATA_END_BIT 0x00400000
143#define SDHCI_INT_BUS_POWER 0x00800000
144#define SDHCI_INT_ACMD12ERR 0x01000000
Pierre Ossman2134a922008-06-28 18:28:51 +0200145#define SDHCI_INT_ADMA_ERROR 0x02000000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800146
147#define SDHCI_INT_NORMAL_MASK 0x00007FFF
148#define SDHCI_INT_ERROR_MASK 0xFFFF8000
149
150#define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
151 SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)
152#define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100153 SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
Pierre Ossmand129bce2006-03-24 03:18:17 -0800154 SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
Haijun Zhanga4071fb2012-12-04 10:41:28 +0800155 SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR | \
156 SDHCI_INT_BLK_GAP)
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300157#define SDHCI_INT_ALL_MASK ((unsigned int)-1)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800158
159#define SDHCI_ACMD12_ERR 0x3C
160
Arindam Nathf2119df2011-05-05 12:18:57 +0530161#define SDHCI_HOST_CONTROL2 0x3E
Arindam Nath49c468f2011-05-05 12:19:01 +0530162#define SDHCI_CTRL_UHS_MASK 0x0007
163#define SDHCI_CTRL_UHS_SDR12 0x0000
164#define SDHCI_CTRL_UHS_SDR25 0x0001
165#define SDHCI_CTRL_UHS_SDR50 0x0002
166#define SDHCI_CTRL_UHS_SDR104 0x0003
167#define SDHCI_CTRL_UHS_DDR50 0x0004
Adrian Huntere9fb05d2014-11-06 15:19:06 +0200168#define SDHCI_CTRL_HS400 0x0005 /* Non-standard */
Arindam Nathf2119df2011-05-05 12:18:57 +0530169#define SDHCI_CTRL_VDD_180 0x0008
Arindam Nathd6d50a12011-05-05 12:18:59 +0530170#define SDHCI_CTRL_DRV_TYPE_MASK 0x0030
171#define SDHCI_CTRL_DRV_TYPE_B 0x0000
172#define SDHCI_CTRL_DRV_TYPE_A 0x0010
173#define SDHCI_CTRL_DRV_TYPE_C 0x0020
174#define SDHCI_CTRL_DRV_TYPE_D 0x0030
Arindam Nathb513ea22011-05-05 12:19:04 +0530175#define SDHCI_CTRL_EXEC_TUNING 0x0040
176#define SDHCI_CTRL_TUNED_CLK 0x0080
Arindam Nathd6d50a12011-05-05 12:18:59 +0530177#define SDHCI_CTRL_PRESET_VAL_ENABLE 0x8000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800178
179#define SDHCI_CAPABILITIES 0x40
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700180#define SDHCI_TIMEOUT_CLK_MASK 0x0000003F
181#define SDHCI_TIMEOUT_CLK_SHIFT 0
182#define SDHCI_TIMEOUT_CLK_UNIT 0x00000080
Pierre Ossmand129bce2006-03-24 03:18:17 -0800183#define SDHCI_CLOCK_BASE_MASK 0x00003F00
Zhangfei Gaoc4687d52010-08-20 14:02:36 -0400184#define SDHCI_CLOCK_V3_BASE_MASK 0x0000FF00
Pierre Ossmand129bce2006-03-24 03:18:17 -0800185#define SDHCI_CLOCK_BASE_SHIFT 8
Pierre Ossman1d676e02006-07-02 16:52:10 +0100186#define SDHCI_MAX_BLOCK_MASK 0x00030000
187#define SDHCI_MAX_BLOCK_SHIFT 16
Philip Rakity15ec4462010-11-19 16:48:39 -0500188#define SDHCI_CAN_DO_8BIT 0x00040000
Pierre Ossman2134a922008-06-28 18:28:51 +0200189#define SDHCI_CAN_DO_ADMA2 0x00080000
190#define SDHCI_CAN_DO_ADMA1 0x00100000
Pierre Ossman077df882006-11-08 23:06:35 +0100191#define SDHCI_CAN_DO_HISPD 0x00200000
Richard Röjforsa13abc72009-09-22 16:45:30 -0700192#define SDHCI_CAN_DO_SDMA 0x00400000
Stefan Wahrene71d4b82016-07-02 19:23:13 +0000193#define SDHCI_CAN_DO_SUSPEND 0x00800000
Pierre Ossman146ad662006-06-30 02:22:23 -0700194#define SDHCI_CAN_VDD_330 0x01000000
195#define SDHCI_CAN_VDD_300 0x02000000
196#define SDHCI_CAN_VDD_180 0x04000000
Pierre Ossman2134a922008-06-28 18:28:51 +0200197#define SDHCI_CAN_64BIT 0x10000000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800198
Arindam Nathf2119df2011-05-05 12:18:57 +0530199#define SDHCI_SUPPORT_SDR50 0x00000001
200#define SDHCI_SUPPORT_SDR104 0x00000002
201#define SDHCI_SUPPORT_DDR50 0x00000004
Arindam Nathd6d50a12011-05-05 12:18:59 +0530202#define SDHCI_DRIVER_TYPE_A 0x00000010
203#define SDHCI_DRIVER_TYPE_C 0x00000020
204#define SDHCI_DRIVER_TYPE_D 0x00000040
Arindam Nathcf2b5ee2011-05-05 12:19:07 +0530205#define SDHCI_RETUNING_TIMER_COUNT_MASK 0x00000F00
206#define SDHCI_RETUNING_TIMER_COUNT_SHIFT 8
207#define SDHCI_USE_SDR50_TUNING 0x00002000
208#define SDHCI_RETUNING_MODE_MASK 0x0000C000
209#define SDHCI_RETUNING_MODE_SHIFT 14
Arindam Nathc3ed3872011-05-05 12:19:06 +0530210#define SDHCI_CLOCK_MUL_MASK 0x00FF0000
211#define SDHCI_CLOCK_MUL_SHIFT 16
Adrian Huntere9fb05d2014-11-06 15:19:06 +0200212#define SDHCI_SUPPORT_HS400 0x80000000 /* Non-standard */
Arindam Nathf2119df2011-05-05 12:18:57 +0530213
Philip Rakitye8120ad2010-11-30 00:55:23 -0500214#define SDHCI_CAPABILITIES_1 0x44
Pierre Ossmand129bce2006-03-24 03:18:17 -0800215
Arindam Nathf2119df2011-05-05 12:18:57 +0530216#define SDHCI_MAX_CURRENT 0x48
Philip Rakitybad37e12012-05-27 18:36:44 -0700217#define SDHCI_MAX_CURRENT_LIMIT 0xFF
Arindam Nathf2119df2011-05-05 12:18:57 +0530218#define SDHCI_MAX_CURRENT_330_MASK 0x0000FF
219#define SDHCI_MAX_CURRENT_330_SHIFT 0
220#define SDHCI_MAX_CURRENT_300_MASK 0x00FF00
221#define SDHCI_MAX_CURRENT_300_SHIFT 8
222#define SDHCI_MAX_CURRENT_180_MASK 0xFF0000
223#define SDHCI_MAX_CURRENT_180_SHIFT 16
224#define SDHCI_MAX_CURRENT_MULTIPLIER 4
Pierre Ossmand129bce2006-03-24 03:18:17 -0800225
226/* 4C-4F reserved for more max current */
227
Pierre Ossman2134a922008-06-28 18:28:51 +0200228#define SDHCI_SET_ACMD12_ERROR 0x50
229#define SDHCI_SET_INT_ERROR 0x52
230
231#define SDHCI_ADMA_ERROR 0x54
232
233/* 55-57 reserved */
234
235#define SDHCI_ADMA_ADDRESS 0x58
Adrian Huntere57a5f62014-11-04 12:42:46 +0200236#define SDHCI_ADMA_ADDRESS_HI 0x5C
Pierre Ossman2134a922008-06-28 18:28:51 +0200237
238/* 60-FB reserved */
Pierre Ossmand129bce2006-03-24 03:18:17 -0800239
Kevin Liu52983382013-01-31 11:31:37 +0800240#define SDHCI_PRESET_FOR_SDR12 0x66
241#define SDHCI_PRESET_FOR_SDR25 0x68
242#define SDHCI_PRESET_FOR_SDR50 0x6A
243#define SDHCI_PRESET_FOR_SDR104 0x6C
244#define SDHCI_PRESET_FOR_DDR50 0x6E
Adrian Huntere9fb05d2014-11-06 15:19:06 +0200245#define SDHCI_PRESET_FOR_HS400 0x74 /* Non-standard */
Kevin Liu52983382013-01-31 11:31:37 +0800246#define SDHCI_PRESET_DRV_MASK 0xC000
247#define SDHCI_PRESET_DRV_SHIFT 14
248#define SDHCI_PRESET_CLKGEN_SEL_MASK 0x400
249#define SDHCI_PRESET_CLKGEN_SEL_SHIFT 10
250#define SDHCI_PRESET_SDCLK_FREQ_MASK 0x3FF
251#define SDHCI_PRESET_SDCLK_FREQ_SHIFT 0
252
Pierre Ossmand129bce2006-03-24 03:18:17 -0800253#define SDHCI_SLOT_INT_STATUS 0xFC
254
255#define SDHCI_HOST_VERSION 0xFE
Pierre Ossman4a965502006-06-30 02:22:29 -0700256#define SDHCI_VENDOR_VER_MASK 0xFF00
257#define SDHCI_VENDOR_VER_SHIFT 8
258#define SDHCI_SPEC_VER_MASK 0x00FF
259#define SDHCI_SPEC_VER_SHIFT 0
Pierre Ossman2134a922008-06-28 18:28:51 +0200260#define SDHCI_SPEC_100 0
261#define SDHCI_SPEC_200 1
Zhangfei Gao85105c52010-08-06 07:10:01 +0800262#define SDHCI_SPEC_300 2
Pierre Ossmand129bce2006-03-24 03:18:17 -0800263
Zhangfei Gao03975262010-09-20 15:15:18 -0400264/*
265 * End of controller registers.
266 */
267
268#define SDHCI_MAX_DIV_SPEC_200 256
269#define SDHCI_MAX_DIV_SPEC_300 2046
270
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400271/*
272 * Host SDMA buffer boundary. Valid values from 4K to 512K in powers of 2.
273 */
274#define SDHCI_DEFAULT_BOUNDARY_SIZE (512 * 1024)
275#define SDHCI_DEFAULT_BOUNDARY_ARG (ilog2(SDHCI_DEFAULT_BOUNDARY_SIZE) - 12)
276
Adrian Hunter739d46d2014-11-04 12:42:44 +0200277/* ADMA2 32-bit DMA descriptor size */
278#define SDHCI_ADMA2_32_DESC_SZ 8
279
Adrian Hunter05452302014-11-04 12:42:45 +0200280/* ADMA2 32-bit descriptor */
281struct sdhci_adma2_32_desc {
282 __le16 cmd;
283 __le16 len;
284 __le32 addr;
Adrian Hunter04a5ae62015-11-26 14:00:49 +0200285} __packed __aligned(4);
286
287/* ADMA2 data alignment */
288#define SDHCI_ADMA2_ALIGN 4
289#define SDHCI_ADMA2_MASK (SDHCI_ADMA2_ALIGN - 1)
290
291/*
292 * ADMA2 descriptor alignment. Some controllers (e.g. Intel) require 8 byte
293 * alignment for the descriptor table even in 32-bit DMA mode. Memory
294 * allocation is at least 8 byte aligned anyway, so just stipulate 8 always.
295 */
296#define SDHCI_ADMA2_DESC_ALIGN 8
Adrian Hunter05452302014-11-04 12:42:45 +0200297
Adrian Huntere57a5f62014-11-04 12:42:46 +0200298/* ADMA2 64-bit DMA descriptor size */
299#define SDHCI_ADMA2_64_DESC_SZ 12
300
Adrian Huntere57a5f62014-11-04 12:42:46 +0200301/*
302 * ADMA2 64-bit descriptor. Note 12-byte descriptor can't always be 8-byte
303 * aligned.
304 */
305struct sdhci_adma2_64_desc {
306 __le16 cmd;
307 __le16 len;
308 __le32 addr_lo;
309 __le32 addr_hi;
310} __packed __aligned(4);
311
Adrian Hunter739d46d2014-11-04 12:42:44 +0200312#define ADMA2_TRAN_VALID 0x21
313#define ADMA2_NOP_END_VALID 0x3
314#define ADMA2_END 0x2
315
Adrian Hunter4fb213f2014-11-04 12:42:43 +0200316/*
317 * Maximum segments assuming a 512KiB maximum requisition size and a minimum
318 * 4KiB page size.
319 */
320#define SDHCI_MAX_SEGS 128
321
Adrian Hunter4e9f8fe2016-06-29 16:24:34 +0300322/* Allow for a a command request and a data request at the same time */
323#define SDHCI_MAX_MRQS 2
324
Haibo Chend31911b2015-08-25 10:02:11 +0800325enum sdhci_cookie {
326 COOKIE_UNMAPPED,
Russell King94538e52016-01-26 13:40:37 +0000327 COOKIE_PRE_MAPPED, /* mapped by sdhci_pre_req() */
328 COOKIE_MAPPED, /* mapped by sdhci_prepare_data() */
Ulf Hansson83f13cc2015-03-04 10:19:14 +0100329};
330
331struct sdhci_host {
332 /* Data set by hardware interface driver */
333 const char *hw_name; /* Hardware bus name */
334
335 unsigned int quirks; /* Deviations from spec. */
336
337/* Controller doesn't honor resets unless we touch the clock register */
338#define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
339/* Controller has bad caps bits, but really supports DMA */
340#define SDHCI_QUIRK_FORCE_DMA (1<<1)
341/* Controller doesn't like to be reset when there is no card inserted. */
342#define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
343/* Controller doesn't like clearing the power reg before a change */
344#define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
345/* Controller has flaky internal state so reset it on each ios change */
346#define SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS (1<<4)
347/* Controller has an unusable DMA engine */
348#define SDHCI_QUIRK_BROKEN_DMA (1<<5)
349/* Controller has an unusable ADMA engine */
350#define SDHCI_QUIRK_BROKEN_ADMA (1<<6)
351/* Controller can only DMA from 32-bit aligned addresses */
352#define SDHCI_QUIRK_32BIT_DMA_ADDR (1<<7)
353/* Controller can only DMA chunk sizes that are a multiple of 32 bits */
354#define SDHCI_QUIRK_32BIT_DMA_SIZE (1<<8)
355/* Controller can only ADMA chunks that are a multiple of 32 bits */
356#define SDHCI_QUIRK_32BIT_ADMA_SIZE (1<<9)
357/* Controller needs to be reset after each request to stay stable */
358#define SDHCI_QUIRK_RESET_AFTER_REQUEST (1<<10)
359/* Controller needs voltage and power writes to happen separately */
360#define SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER (1<<11)
361/* Controller provides an incorrect timeout value for transfers */
362#define SDHCI_QUIRK_BROKEN_TIMEOUT_VAL (1<<12)
363/* Controller has an issue with buffer bits for small transfers */
364#define SDHCI_QUIRK_BROKEN_SMALL_PIO (1<<13)
365/* Controller does not provide transfer-complete interrupt when not busy */
366#define SDHCI_QUIRK_NO_BUSY_IRQ (1<<14)
367/* Controller has unreliable card detection */
368#define SDHCI_QUIRK_BROKEN_CARD_DETECTION (1<<15)
369/* Controller reports inverted write-protect state */
370#define SDHCI_QUIRK_INVERTED_WRITE_PROTECT (1<<16)
371/* Controller does not like fast PIO transfers */
372#define SDHCI_QUIRK_PIO_NEEDS_DELAY (1<<18)
373/* Controller has to be forced to use block size of 2048 bytes */
374#define SDHCI_QUIRK_FORCE_BLK_SZ_2048 (1<<20)
375/* Controller cannot do multi-block transfers */
376#define SDHCI_QUIRK_NO_MULTIBLOCK (1<<21)
377/* Controller can only handle 1-bit data transfers */
378#define SDHCI_QUIRK_FORCE_1_BIT_DATA (1<<22)
379/* Controller needs 10ms delay between applying power and clock */
380#define SDHCI_QUIRK_DELAY_AFTER_POWER (1<<23)
381/* Controller uses SDCLK instead of TMCLK for data timeouts */
382#define SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK (1<<24)
383/* Controller reports wrong base clock capability */
384#define SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN (1<<25)
385/* Controller cannot support End Attribute in NOP ADMA descriptor */
386#define SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC (1<<26)
387/* Controller is missing device caps. Use caps provided by host */
388#define SDHCI_QUIRK_MISSING_CAPS (1<<27)
389/* Controller uses Auto CMD12 command to stop the transfer */
390#define SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12 (1<<28)
391/* Controller doesn't have HISPD bit field in HI-SPEED SD card */
392#define SDHCI_QUIRK_NO_HISPD_BIT (1<<29)
393/* Controller treats ADMA descriptors with length 0000h incorrectly */
394#define SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC (1<<30)
395/* The read-only detection via SDHCI_PRESENT_STATE register is unstable */
396#define SDHCI_QUIRK_UNSTABLE_RO_DETECT (1<<31)
397
398 unsigned int quirks2; /* More deviations from spec. */
399
400#define SDHCI_QUIRK2_HOST_OFF_CARD_ON (1<<0)
401#define SDHCI_QUIRK2_HOST_NO_CMD23 (1<<1)
402/* The system physically doesn't support 1.8v, even if the host does */
403#define SDHCI_QUIRK2_NO_1_8_V (1<<2)
404#define SDHCI_QUIRK2_PRESET_VALUE_BROKEN (1<<3)
405#define SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON (1<<4)
406/* Controller has a non-standard host control register */
407#define SDHCI_QUIRK2_BROKEN_HOST_CONTROL (1<<5)
408/* Controller does not support HS200 */
409#define SDHCI_QUIRK2_BROKEN_HS200 (1<<6)
410/* Controller does not support DDR50 */
411#define SDHCI_QUIRK2_BROKEN_DDR50 (1<<7)
412/* Stop command (CMD12) can set Transfer Complete when not using MMC_RSP_BUSY */
413#define SDHCI_QUIRK2_STOP_WITH_TC (1<<8)
414/* Controller does not support 64-bit DMA */
415#define SDHCI_QUIRK2_BROKEN_64_BIT_DMA (1<<9)
416/* need clear transfer mode register before send cmd */
417#define SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD (1<<10)
418/* Capability register bit-63 indicates HS400 support */
419#define SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 (1<<11)
420/* forced tuned clock */
421#define SDHCI_QUIRK2_TUNING_WORK_AROUND (1<<12)
422/* disable the block count for single block transactions */
423#define SDHCI_QUIRK2_SUPPORT_SINGLE (1<<13)
424/* Controller broken with using ACMD23 */
425#define SDHCI_QUIRK2_ACMD23_BROKEN (1<<14)
Suneel Garapatid1955c32015-06-09 13:01:50 +0530426/* Broken Clock divider zero in controller */
427#define SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN (1<<15)
Venkat Gopalakrishnana58f91f2012-09-17 16:00:15 -0700428/*
429 * Read Transfer Active/ Write Transfer Active may be not
430 * de-asserted after end of transaction. Issue reset for DAT line.
431 */
432#define SDHCI_QUIRK2_RDWR_TX_ACTIVE_EOT (1<<17)
433/*
434 * Slow interrupt clearance at 400KHz may cause
435 * host controller driver interrupt handler to
436 * be called twice.
437*/
438#define SDHCI_QUIRK2_SLOW_INT_CLR (1<<18)
Ulf Hansson83f13cc2015-03-04 10:19:14 +0100439
440 int irq; /* Device IRQ */
441 void __iomem *ioaddr; /* Mapped address */
442
443 const struct sdhci_ops *ops; /* Low level hw interface */
444
445 /* Internal data */
446 struct mmc_host *mmc; /* MMC structure */
Adrian Hunterbf60e592016-02-09 16:12:35 +0200447 struct mmc_host_ops mmc_host_ops; /* MMC host ops */
Ulf Hansson83f13cc2015-03-04 10:19:14 +0100448 u64 dma_mask; /* custom DMA mask */
449
Masahiro Yamada74479c52016-04-14 13:19:40 +0900450#if IS_ENABLED(CONFIG_LEDS_CLASS)
Ulf Hansson83f13cc2015-03-04 10:19:14 +0100451 struct led_classdev led; /* LED control */
452 char led_name[32];
453#endif
454
455 spinlock_t lock; /* Mutex */
456
457 int flags; /* Host attributes */
458#define SDHCI_USE_SDMA (1<<0) /* Host is SDMA capable */
459#define SDHCI_USE_ADMA (1<<1) /* Host is ADMA capable */
460#define SDHCI_REQ_USE_DMA (1<<2) /* Use DMA for this req. */
461#define SDHCI_DEVICE_DEAD (1<<3) /* Device unresponsive */
462#define SDHCI_SDR50_NEEDS_TUNING (1<<4) /* SDR50 needs tuning */
Ulf Hansson83f13cc2015-03-04 10:19:14 +0100463#define SDHCI_AUTO_CMD12 (1<<6) /* Auto CMD12 support */
464#define SDHCI_AUTO_CMD23 (1<<7) /* Auto CMD23 support */
465#define SDHCI_PV_ENABLED (1<<8) /* Preset value enabled */
466#define SDHCI_SDIO_IRQ_ENABLED (1<<9) /* SDIO irq enabled */
Ulf Hansson83f13cc2015-03-04 10:19:14 +0100467#define SDHCI_USE_64_BIT_DMA (1<<12) /* Use 64-bit DMA */
468#define SDHCI_HS400_TUNING (1<<13) /* Tuning for HS400 */
Adrian Hunter8cb851a2016-06-29 16:24:16 +0300469#define SDHCI_SIGNALING_330 (1<<14) /* Host is capable of 3.3V signaling */
470#define SDHCI_SIGNALING_180 (1<<15) /* Host is capable of 1.8V signaling */
471#define SDHCI_SIGNALING_120 (1<<16) /* Host is capable of 1.2V signaling */
Ulf Hansson83f13cc2015-03-04 10:19:14 +0100472
473 unsigned int version; /* SDHCI spec. version */
474
475 unsigned int max_clk; /* Max possible freq (MHz) */
476 unsigned int timeout_clk; /* Timeout freq (KHz) */
477 unsigned int clk_mul; /* Clock Muliplier value */
478
479 unsigned int clock; /* Current clock (MHz) */
480 u8 pwr; /* Current voltage */
481
482 bool runtime_suspended; /* Host is runtime suspended */
483 bool bus_on; /* Bus power prevents runtime suspend */
484 bool preset_enabled; /* Preset is enabled */
Adrian Huntered1563d2016-06-29 16:24:29 +0300485 bool pending_reset; /* Cmd/data reset is pending */
Ulf Hansson83f13cc2015-03-04 10:19:14 +0100486
Adrian Hunter4e9f8fe2016-06-29 16:24:34 +0300487 struct mmc_request *mrqs_done[SDHCI_MAX_MRQS]; /* Requests done */
Ulf Hansson83f13cc2015-03-04 10:19:14 +0100488 struct mmc_command *cmd; /* Current command */
Adrian Hunter7c89a3d2016-06-29 16:24:23 +0300489 struct mmc_command *data_cmd; /* Current data command */
Ulf Hansson83f13cc2015-03-04 10:19:14 +0100490 struct mmc_data *data; /* Current data request */
491 unsigned int data_early:1; /* Data finished before cmd */
Ulf Hansson83f13cc2015-03-04 10:19:14 +0100492
493 struct sg_mapping_iter sg_miter; /* SG state for PIO */
494 unsigned int blocks; /* remaining PIO blocks */
495
496 int sg_count; /* Mapped sg entries */
497
498 void *adma_table; /* ADMA descriptor table */
499 void *align_buffer; /* Bounce buffer */
500
501 size_t adma_table_sz; /* ADMA descriptor table size */
502 size_t align_buffer_sz; /* Bounce buffer size */
503
504 dma_addr_t adma_addr; /* Mapped ADMA descr. table */
505 dma_addr_t align_addr; /* Mapped bounce buffer */
506
507 unsigned int desc_sz; /* ADMA descriptor size */
Ulf Hansson83f13cc2015-03-04 10:19:14 +0100508
509 struct tasklet_struct finish_tasklet; /* Tasklet structures */
510
511 struct timer_list timer; /* Timer for timeouts */
Adrian Hunterd7422fb2016-06-29 16:24:33 +0300512 struct timer_list data_timer; /* Timer for data timeouts */
Ulf Hansson83f13cc2015-03-04 10:19:14 +0100513
Adrian Hunter28da3582016-06-29 16:24:17 +0300514 u32 caps; /* CAPABILITY_0 */
515 u32 caps1; /* CAPABILITY_1 */
Adrian Hunter6132a3b2016-06-29 16:24:18 +0300516 bool read_caps; /* Capability flags have been read */
Ulf Hansson83f13cc2015-03-04 10:19:14 +0100517
518 unsigned int ocr_avail_sdio; /* OCR bit masks */
519 unsigned int ocr_avail_sd;
520 unsigned int ocr_avail_mmc;
521 u32 ocr_mask; /* available voltages */
522
523 unsigned timing; /* Current timing */
524
525 u32 thread_isr;
526
527 /* cached registers */
528 u32 ier;
529
530 wait_queue_head_t buf_ready_int; /* Waitqueue for Buffer Read Ready interrupt */
531 unsigned int tuning_done; /* Condition flag set when CMD19 succeeds */
532
533 unsigned int tuning_count; /* Timer count for re-tuning */
534 unsigned int tuning_mode; /* Re-tuning mode supported by host */
535#define SDHCI_TUNING_MODE_1 0
Dong Aishengf37b20e2016-07-12 15:46:17 +0800536#define SDHCI_TUNING_MODE_2 1
537#define SDHCI_TUNING_MODE_3 2
Ulf Hansson83f13cc2015-03-04 10:19:14 +0100538
Ulf Hansson83f13cc2015-03-04 10:19:14 +0100539 unsigned long private[0] ____cacheline_aligned;
540};
541
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100542struct sdhci_ops {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300543#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
Matt Flemingdc297c92010-05-26 14:42:03 -0700544 u32 (*read_l)(struct sdhci_host *host, int reg);
545 u16 (*read_w)(struct sdhci_host *host, int reg);
546 u8 (*read_b)(struct sdhci_host *host, int reg);
547 void (*write_l)(struct sdhci_host *host, u32 val, int reg);
548 void (*write_w)(struct sdhci_host *host, u16 val, int reg);
549 void (*write_b)(struct sdhci_host *host, u8 val, int reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300550#endif
551
Anton Vorontsov81146342009-03-17 00:13:59 +0300552 void (*set_clock)(struct sdhci_host *host, unsigned int clock);
Adrian Hunter1dceb042016-03-29 12:45:43 +0300553 void (*set_power)(struct sdhci_host *host, unsigned char mode,
554 unsigned short vdd);
Anton Vorontsov81146342009-03-17 00:13:59 +0300555
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100556 int (*enable_dma)(struct sdhci_host *host);
Ben Dooks4240ff02009-03-17 00:13:57 +0300557 unsigned int (*get_max_clock)(struct sdhci_host *host);
Anton Vorontsova9e58f22009-07-29 15:04:16 -0700558 unsigned int (*get_min_clock)(struct sdhci_host *host);
Ben Dooks4240ff02009-03-17 00:13:57 +0300559 unsigned int (*get_timeout_clock)(struct sdhci_host *host);
Aisheng Donga6ff5ae2014-08-27 15:26:27 +0800560 unsigned int (*get_max_timeout_count)(struct sdhci_host *host);
Aisheng Dongb45e6682014-08-27 15:26:29 +0800561 void (*set_timeout)(struct sdhci_host *host,
562 struct mmc_command *cmd);
Russell King2317f562014-04-25 12:57:07 +0100563 void (*set_bus_width)(struct sdhci_host *host, int width);
Philip Rakity643a81f2010-09-23 08:24:32 -0700564 void (*platform_send_init_74_clocks)(struct sdhci_host *host,
565 u8 power_mode);
Wolfram Sang2dfb5792010-10-15 12:21:01 +0200566 unsigned int (*get_ro)(struct sdhci_host *host);
Russell King03231f92014-04-25 12:57:12 +0100567 void (*reset)(struct sdhci_host *host, u8 mask);
Dong Aisheng45251812013-09-13 19:11:30 +0800568 int (*platform_execute_tuning)(struct sdhci_host *host, u32 opcode);
Russell King13e64502014-04-25 12:59:20 +0100569 void (*set_uhs_signaling)(struct sdhci_host *host, unsigned int uhs);
Adrian Hunter20758b62011-08-29 16:42:12 +0300570 void (*hw_reset)(struct sdhci_host *host);
Haijun Zhanga4071fb2012-12-04 10:41:28 +0800571 void (*adma_workaround)(struct sdhci_host *host, u32 intmask);
Asutosh Das648f9d12013-01-10 21:11:04 +0530572 unsigned int (*get_max_segments)(void);
Christian Daudt722e1282013-06-20 14:26:36 -0700573 void (*card_event)(struct sdhci_host *host);
Venkat Gopalakrishnan7944a372012-09-11 16:13:31 -0700574 void (*toggle_cdr)(struct sdhci_host *host, bool enable);
Asutosh Das0ef24812012-12-18 16:14:02 +0530575 void (*check_power_status)(struct sdhci_host *host);
Vincent Yang9d967a62015-01-20 16:05:15 +0800576 void (*voltage_switch)(struct sdhci_host *host);
Adrian Huntercb849642015-02-06 14:12:59 +0200577 int (*select_drive_strength)(struct sdhci_host *host,
578 struct mmc_card *card,
579 unsigned int max_dtr, int host_drv,
580 int card_drv, int *drv_type);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800581};
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100582
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300583#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
584
585static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
586{
Matt Flemingdc297c92010-05-26 14:42:03 -0700587 if (unlikely(host->ops->write_l))
588 host->ops->write_l(host, val, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300589 else
590 writel(val, host->ioaddr + reg);
591}
592
593static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
594{
Matt Flemingdc297c92010-05-26 14:42:03 -0700595 if (unlikely(host->ops->write_w))
596 host->ops->write_w(host, val, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300597 else
598 writew(val, host->ioaddr + reg);
599}
600
601static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
602{
Matt Flemingdc297c92010-05-26 14:42:03 -0700603 if (unlikely(host->ops->write_b))
604 host->ops->write_b(host, val, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300605 else
606 writeb(val, host->ioaddr + reg);
607}
608
609static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
610{
Matt Flemingdc297c92010-05-26 14:42:03 -0700611 if (unlikely(host->ops->read_l))
612 return host->ops->read_l(host, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300613 else
614 return readl(host->ioaddr + reg);
615}
616
617static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
618{
Matt Flemingdc297c92010-05-26 14:42:03 -0700619 if (unlikely(host->ops->read_w))
620 return host->ops->read_w(host, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300621 else
622 return readw(host->ioaddr + reg);
623}
624
625static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
626{
Matt Flemingdc297c92010-05-26 14:42:03 -0700627 if (unlikely(host->ops->read_b))
628 return host->ops->read_b(host, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300629 else
630 return readb(host->ioaddr + reg);
631}
632
633#else
634
635static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
636{
637 writel(val, host->ioaddr + reg);
638}
639
640static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
641{
642 writew(val, host->ioaddr + reg);
643}
644
645static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
646{
647 writeb(val, host->ioaddr + reg);
648}
649
650static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
651{
652 return readl(host->ioaddr + reg);
653}
654
655static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
656{
657 return readw(host->ioaddr + reg);
658}
659
660static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
661{
662 return readb(host->ioaddr + reg);
663}
664
665#endif /* CONFIG_MMC_SDHCI_IO_ACCESSORS */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100666
667extern struct sdhci_host *sdhci_alloc_host(struct device *dev,
668 size_t priv_size);
669extern void sdhci_free_host(struct sdhci_host *host);
670
671static inline void *sdhci_priv(struct sdhci_host *host)
672{
673 return (void *)host->private;
674}
675
Marek Szyprowski17866e12010-08-10 18:01:58 -0700676extern void sdhci_card_detect(struct sdhci_host *host);
Adrian Hunter6132a3b2016-06-29 16:24:18 +0300677extern void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps,
678 u32 *caps1);
Adrian Hunter52f53362016-06-29 16:24:15 +0300679extern int sdhci_setup_host(struct sdhci_host *host);
680extern int __sdhci_add_host(struct sdhci_host *host);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100681extern int sdhci_add_host(struct sdhci_host *host);
Pierre Ossman1e728592008-04-16 19:13:13 +0200682extern void sdhci_remove_host(struct sdhci_host *host, int dead);
Dong Aishengc0e551292013-09-13 19:11:31 +0800683extern void sdhci_send_command(struct sdhci_host *host,
684 struct mmc_command *cmd);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100685
Adrian Hunter6132a3b2016-06-29 16:24:18 +0300686static inline void sdhci_read_caps(struct sdhci_host *host)
687{
688 __sdhci_read_caps(host, NULL, NULL, NULL);
689}
690
Russell Kingbe138552014-04-25 12:55:56 +0100691static inline bool sdhci_sdio_irq_enabled(struct sdhci_host *host)
692{
693 return !!(host->flags & SDHCI_SDIO_IRQ_ENABLED);
694}
695
Ludovic Desrochesfb9ee042016-04-07 11:13:08 +0200696u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
697 unsigned int *actual_clock);
Russell King17710592014-04-25 12:58:55 +0100698void sdhci_set_clock(struct sdhci_host *host, unsigned int clock);
Adrian Hunter1dceb042016-03-29 12:45:43 +0300699void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
700 unsigned short vdd);
Adrian Hunter606d3132016-10-05 12:11:22 +0300701void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
702 unsigned short vdd);
Russell King2317f562014-04-25 12:57:07 +0100703void sdhci_set_bus_width(struct sdhci_host *host, int width);
Russell King03231f92014-04-25 12:57:12 +0100704void sdhci_reset(struct sdhci_host *host, u8 mask);
Russell King96d7b782014-04-25 12:59:26 +0100705void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing);
Russell King2317f562014-04-25 12:57:07 +0100706
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100707#ifdef CONFIG_PM
Manuel Lauss29495aa2011-11-03 11:09:45 +0100708extern int sdhci_suspend_host(struct sdhci_host *host);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100709extern int sdhci_resume_host(struct sdhci_host *host);
Daniel Drake5f619702010-11-04 22:20:39 +0000710extern void sdhci_enable_irq_wakeups(struct sdhci_host *host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300711extern int sdhci_runtime_suspend_host(struct sdhci_host *host);
712extern int sdhci_runtime_resume_host(struct sdhci_host *host);
713#endif
714
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +0200715#endif /* __SDHCI_HW_H */