blob: f42196284443ccf93ce7fd10a04d5a4c7f808bb4 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020030#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020031#include <linux/seq_file.h>
32#include <linux/platform_device.h>
33#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020034#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020035#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030036#include <linux/sched.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020037
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030038#include <video/omapdss.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020039#include <plat/clock.h>
40
41#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053042#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020043
44/*#define VERBOSE_IRQ*/
45#define DSI_CATCH_MISSING_TE
46
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047struct dsi_reg { u16 idx; };
48
49#define DSI_REG(idx) ((const struct dsi_reg) { idx })
50
51#define DSI_SZ_REGS SZ_1K
52/* DSI Protocol Engine */
53
54#define DSI_REVISION DSI_REG(0x0000)
55#define DSI_SYSCONFIG DSI_REG(0x0010)
56#define DSI_SYSSTATUS DSI_REG(0x0014)
57#define DSI_IRQSTATUS DSI_REG(0x0018)
58#define DSI_IRQENABLE DSI_REG(0x001C)
59#define DSI_CTRL DSI_REG(0x0040)
60#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
61#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
62#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
63#define DSI_CLK_CTRL DSI_REG(0x0054)
64#define DSI_TIMING1 DSI_REG(0x0058)
65#define DSI_TIMING2 DSI_REG(0x005C)
66#define DSI_VM_TIMING1 DSI_REG(0x0060)
67#define DSI_VM_TIMING2 DSI_REG(0x0064)
68#define DSI_VM_TIMING3 DSI_REG(0x0068)
69#define DSI_CLK_TIMING DSI_REG(0x006C)
70#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
71#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
72#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
73#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
74#define DSI_VM_TIMING4 DSI_REG(0x0080)
75#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
76#define DSI_VM_TIMING5 DSI_REG(0x0088)
77#define DSI_VM_TIMING6 DSI_REG(0x008C)
78#define DSI_VM_TIMING7 DSI_REG(0x0090)
79#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
80#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
81#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
82#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
83#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
84#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
85#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
86#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
87
88/* DSIPHY_SCP */
89
90#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
91#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
92#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
93#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030094#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020095
96/* DSI_PLL_CTRL_SCP */
97
98#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
99#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
100#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
101#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
102#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
103
104#define REG_GET(idx, start, end) \
105 FLD_GET(dsi_read_reg(idx), start, end)
106
107#define REG_FLD_MOD(idx, val, start, end) \
108 dsi_write_reg(idx, FLD_MOD(dsi_read_reg(idx), val, start, end))
109
110/* Global interrupts */
111#define DSI_IRQ_VC0 (1 << 0)
112#define DSI_IRQ_VC1 (1 << 1)
113#define DSI_IRQ_VC2 (1 << 2)
114#define DSI_IRQ_VC3 (1 << 3)
115#define DSI_IRQ_WAKEUP (1 << 4)
116#define DSI_IRQ_RESYNC (1 << 5)
117#define DSI_IRQ_PLL_LOCK (1 << 7)
118#define DSI_IRQ_PLL_UNLOCK (1 << 8)
119#define DSI_IRQ_PLL_RECALL (1 << 9)
120#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
121#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
122#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
123#define DSI_IRQ_TE_TRIGGER (1 << 16)
124#define DSI_IRQ_ACK_TRIGGER (1 << 17)
125#define DSI_IRQ_SYNC_LOST (1 << 18)
126#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
127#define DSI_IRQ_TA_TIMEOUT (1 << 20)
128#define DSI_IRQ_ERROR_MASK \
129 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
130 DSI_IRQ_TA_TIMEOUT)
131#define DSI_IRQ_CHANNEL_MASK 0xf
132
133/* Virtual channel interrupts */
134#define DSI_VC_IRQ_CS (1 << 0)
135#define DSI_VC_IRQ_ECC_CORR (1 << 1)
136#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
137#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
138#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
139#define DSI_VC_IRQ_BTA (1 << 5)
140#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
141#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
142#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
143#define DSI_VC_IRQ_ERROR_MASK \
144 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
145 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
146 DSI_VC_IRQ_FIFO_TX_UDF)
147
148/* ComplexIO interrupts */
149#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
150#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
151#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
152#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
153#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
154#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
155#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
156#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
157#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
158#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
159#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
160#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
161#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
162#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
163#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
164#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
165#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
166#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
167#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
168#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300169#define DSI_CIO_IRQ_ERROR_MASK \
170 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
171 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
172 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRCONTROL1 | \
173 DSI_CIO_IRQ_ERRCONTROL2 | DSI_CIO_IRQ_ERRCONTROL3 | \
174 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
175 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
176 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200177
178#define DSI_DT_DCS_SHORT_WRITE_0 0x05
179#define DSI_DT_DCS_SHORT_WRITE_1 0x15
180#define DSI_DT_DCS_READ 0x06
181#define DSI_DT_SET_MAX_RET_PKG_SIZE 0x37
182#define DSI_DT_NULL_PACKET 0x09
183#define DSI_DT_DCS_LONG_WRITE 0x39
184
185#define DSI_DT_RX_ACK_WITH_ERR 0x02
186#define DSI_DT_RX_DCS_LONG_READ 0x1c
187#define DSI_DT_RX_SHORT_READ_1 0x21
188#define DSI_DT_RX_SHORT_READ_2 0x22
189
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200190typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
191
192#define DSI_MAX_NR_ISRS 2
193
194struct dsi_isr_data {
195 omap_dsi_isr_t isr;
196 void *arg;
197 u32 mask;
198};
199
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200200enum fifo_size {
201 DSI_FIFO_SIZE_0 = 0,
202 DSI_FIFO_SIZE_32 = 1,
203 DSI_FIFO_SIZE_64 = 2,
204 DSI_FIFO_SIZE_96 = 3,
205 DSI_FIFO_SIZE_128 = 4,
206};
207
208enum dsi_vc_mode {
209 DSI_VC_MODE_L4 = 0,
210 DSI_VC_MODE_VP,
211};
212
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300213enum dsi_lane {
214 DSI_CLK_P = 1 << 0,
215 DSI_CLK_N = 1 << 1,
216 DSI_DATA1_P = 1 << 2,
217 DSI_DATA1_N = 1 << 3,
218 DSI_DATA2_P = 1 << 4,
219 DSI_DATA2_N = 1 << 5,
220};
221
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200222struct dsi_update_region {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200223 u16 x, y, w, h;
224 struct omap_dss_device *device;
225};
226
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200227struct dsi_irq_stats {
228 unsigned long last_reset;
229 unsigned irq_count;
230 unsigned dsi_irqs[32];
231 unsigned vc_irqs[4][32];
232 unsigned cio_irqs[32];
233};
234
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200235struct dsi_isr_tables {
236 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
237 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
238 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
239};
240
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200241static struct
242{
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000243 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200244 void __iomem *base;
archit tanejaaffe3602011-02-23 08:41:03 +0000245 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200246
247 struct dsi_clock_info current_cinfo;
248
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300249 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200250 struct regulator *vdds_dsi_reg;
251
252 struct {
253 enum dsi_vc_mode mode;
254 struct omap_dss_device *dssdev;
255 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530256 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200257 } vc[4];
258
259 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200260 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200261
262 unsigned pll_locked;
263
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200264 spinlock_t irq_lock;
265 struct dsi_isr_tables isr_tables;
266 /* space for a copy used by the interrupt handler */
267 struct dsi_isr_tables isr_tables_copy;
268
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200269 int update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200270 struct dsi_update_region update_region;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200271
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200272 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300273 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200274
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +0300275 struct workqueue_struct *workqueue;
276
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200277 void (*framedone_callback)(int, void *);
278 void *framedone_data;
279
280 struct delayed_work framedone_timeout_work;
281
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200282#ifdef DSI_CATCH_MISSING_TE
283 struct timer_list te_timer;
284#endif
285
286 unsigned long cache_req_pck;
287 unsigned long cache_clk_freq;
288 struct dsi_clock_info cache_cinfo;
289
290 u32 errors;
291 spinlock_t errors_lock;
292#ifdef DEBUG
293 ktime_t perf_setup_time;
294 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200295#endif
296 int debug_read;
297 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200298
299#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
300 spinlock_t irq_stats_lock;
301 struct dsi_irq_stats irq_stats;
302#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500303 /* DSI PLL Parameter Ranges */
304 unsigned long regm_max, regn_max;
305 unsigned long regm_dispc_max, regm_dsi_max;
306 unsigned long fint_min, fint_max;
307 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300308
309 unsigned scp_clk_refcount;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200310} dsi;
311
312#ifdef DEBUG
313static unsigned int dsi_perf;
314module_param_named(dsi_perf, dsi_perf, bool, 0644);
315#endif
316
317static inline void dsi_write_reg(const struct dsi_reg idx, u32 val)
318{
319 __raw_writel(val, dsi.base + idx.idx);
320}
321
322static inline u32 dsi_read_reg(const struct dsi_reg idx)
323{
324 return __raw_readl(dsi.base + idx.idx);
325}
326
327
328void dsi_save_context(void)
329{
330}
331
332void dsi_restore_context(void)
333{
334}
335
336void dsi_bus_lock(void)
337{
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200338 down(&dsi.bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200339}
340EXPORT_SYMBOL(dsi_bus_lock);
341
342void dsi_bus_unlock(void)
343{
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200344 up(&dsi.bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200345}
346EXPORT_SYMBOL(dsi_bus_unlock);
347
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200348static bool dsi_bus_is_locked(void)
349{
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200350 return dsi.bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200351}
352
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200353static void dsi_completion_handler(void *data, u32 mask)
354{
355 complete((struct completion *)data);
356}
357
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200358static inline int wait_for_bit_change(const struct dsi_reg idx, int bitnum,
359 int value)
360{
361 int t = 100000;
362
363 while (REG_GET(idx, bitnum, bitnum) != value) {
364 if (--t == 0)
365 return !value;
366 }
367
368 return value;
369}
370
371#ifdef DEBUG
372static void dsi_perf_mark_setup(void)
373{
374 dsi.perf_setup_time = ktime_get();
375}
376
377static void dsi_perf_mark_start(void)
378{
379 dsi.perf_start_time = ktime_get();
380}
381
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200382static void dsi_perf_show(const char *name)
383{
384 ktime_t t, setup_time, trans_time;
385 u32 total_bytes;
386 u32 setup_us, trans_us, total_us;
387
388 if (!dsi_perf)
389 return;
390
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200391 t = ktime_get();
392
393 setup_time = ktime_sub(dsi.perf_start_time, dsi.perf_setup_time);
394 setup_us = (u32)ktime_to_us(setup_time);
395 if (setup_us == 0)
396 setup_us = 1;
397
398 trans_time = ktime_sub(t, dsi.perf_start_time);
399 trans_us = (u32)ktime_to_us(trans_time);
400 if (trans_us == 0)
401 trans_us = 1;
402
403 total_us = setup_us + trans_us;
404
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200405 total_bytes = dsi.update_region.w *
406 dsi.update_region.h *
407 dsi.update_region.device->ctrl.pixel_size / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200408
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200409 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
410 "%u bytes, %u kbytes/sec\n",
411 name,
412 setup_us,
413 trans_us,
414 total_us,
415 1000*1000 / total_us,
416 total_bytes,
417 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200418}
419#else
420#define dsi_perf_mark_setup()
421#define dsi_perf_mark_start()
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200422#define dsi_perf_show(x)
423#endif
424
425static void print_irq_status(u32 status)
426{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200427 if (status == 0)
428 return;
429
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200430#ifndef VERBOSE_IRQ
431 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
432 return;
433#endif
434 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
435
436#define PIS(x) \
437 if (status & DSI_IRQ_##x) \
438 printk(#x " ");
439#ifdef VERBOSE_IRQ
440 PIS(VC0);
441 PIS(VC1);
442 PIS(VC2);
443 PIS(VC3);
444#endif
445 PIS(WAKEUP);
446 PIS(RESYNC);
447 PIS(PLL_LOCK);
448 PIS(PLL_UNLOCK);
449 PIS(PLL_RECALL);
450 PIS(COMPLEXIO_ERR);
451 PIS(HS_TX_TIMEOUT);
452 PIS(LP_RX_TIMEOUT);
453 PIS(TE_TRIGGER);
454 PIS(ACK_TRIGGER);
455 PIS(SYNC_LOST);
456 PIS(LDO_POWER_GOOD);
457 PIS(TA_TIMEOUT);
458#undef PIS
459
460 printk("\n");
461}
462
463static void print_irq_status_vc(int channel, u32 status)
464{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200465 if (status == 0)
466 return;
467
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200468#ifndef VERBOSE_IRQ
469 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
470 return;
471#endif
472 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
473
474#define PIS(x) \
475 if (status & DSI_VC_IRQ_##x) \
476 printk(#x " ");
477 PIS(CS);
478 PIS(ECC_CORR);
479#ifdef VERBOSE_IRQ
480 PIS(PACKET_SENT);
481#endif
482 PIS(FIFO_TX_OVF);
483 PIS(FIFO_RX_OVF);
484 PIS(BTA);
485 PIS(ECC_NO_CORR);
486 PIS(FIFO_TX_UDF);
487 PIS(PP_BUSY_CHANGE);
488#undef PIS
489 printk("\n");
490}
491
492static void print_irq_status_cio(u32 status)
493{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200494 if (status == 0)
495 return;
496
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200497 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
498
499#define PIS(x) \
500 if (status & DSI_CIO_IRQ_##x) \
501 printk(#x " ");
502 PIS(ERRSYNCESC1);
503 PIS(ERRSYNCESC2);
504 PIS(ERRSYNCESC3);
505 PIS(ERRESC1);
506 PIS(ERRESC2);
507 PIS(ERRESC3);
508 PIS(ERRCONTROL1);
509 PIS(ERRCONTROL2);
510 PIS(ERRCONTROL3);
511 PIS(STATEULPS1);
512 PIS(STATEULPS2);
513 PIS(STATEULPS3);
514 PIS(ERRCONTENTIONLP0_1);
515 PIS(ERRCONTENTIONLP1_1);
516 PIS(ERRCONTENTIONLP0_2);
517 PIS(ERRCONTENTIONLP1_2);
518 PIS(ERRCONTENTIONLP0_3);
519 PIS(ERRCONTENTIONLP1_3);
520 PIS(ULPSACTIVENOT_ALL0);
521 PIS(ULPSACTIVENOT_ALL1);
522#undef PIS
523
524 printk("\n");
525}
526
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200527#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
528static void dsi_collect_irq_stats(u32 irqstatus, u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200529{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200530 int i;
531
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200532 spin_lock(&dsi.irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200533
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200534 dsi.irq_stats.irq_count++;
535 dss_collect_irq_stats(irqstatus, dsi.irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200536
537 for (i = 0; i < 4; ++i)
538 dss_collect_irq_stats(vcstatus[i], dsi.irq_stats.vc_irqs[i]);
539
540 dss_collect_irq_stats(ciostatus, dsi.irq_stats.cio_irqs);
541
542 spin_unlock(&dsi.irq_stats_lock);
543}
544#else
545#define dsi_collect_irq_stats(irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200546#endif
547
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200548static int debug_irq;
549
550static void dsi_handle_irq_errors(u32 irqstatus, u32 *vcstatus, u32 ciostatus)
551{
552 int i;
553
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200554 if (irqstatus & DSI_IRQ_ERROR_MASK) {
555 DSSERR("DSI error, irqstatus %x\n", irqstatus);
556 print_irq_status(irqstatus);
557 spin_lock(&dsi.errors_lock);
558 dsi.errors |= irqstatus & DSI_IRQ_ERROR_MASK;
559 spin_unlock(&dsi.errors_lock);
560 } else if (debug_irq) {
561 print_irq_status(irqstatus);
562 }
563
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200564 for (i = 0; i < 4; ++i) {
565 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
566 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
567 i, vcstatus[i]);
568 print_irq_status_vc(i, vcstatus[i]);
569 } else if (debug_irq) {
570 print_irq_status_vc(i, vcstatus[i]);
571 }
572 }
573
574 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
575 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
576 print_irq_status_cio(ciostatus);
577 } else if (debug_irq) {
578 print_irq_status_cio(ciostatus);
579 }
580}
581
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200582static void dsi_call_isrs(struct dsi_isr_data *isr_array,
583 unsigned isr_array_size, u32 irqstatus)
584{
585 struct dsi_isr_data *isr_data;
586 int i;
587
588 for (i = 0; i < isr_array_size; i++) {
589 isr_data = &isr_array[i];
590 if (isr_data->isr && isr_data->mask & irqstatus)
591 isr_data->isr(isr_data->arg, irqstatus);
592 }
593}
594
595static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
596 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
597{
598 int i;
599
600 dsi_call_isrs(isr_tables->isr_table,
601 ARRAY_SIZE(isr_tables->isr_table),
602 irqstatus);
603
604 for (i = 0; i < 4; ++i) {
605 if (vcstatus[i] == 0)
606 continue;
607 dsi_call_isrs(isr_tables->isr_table_vc[i],
608 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
609 vcstatus[i]);
610 }
611
612 if (ciostatus != 0)
613 dsi_call_isrs(isr_tables->isr_table_cio,
614 ARRAY_SIZE(isr_tables->isr_table_cio),
615 ciostatus);
616}
617
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200618static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
619{
620 u32 irqstatus, vcstatus[4], ciostatus;
621 int i;
622
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200623 spin_lock(&dsi.irq_lock);
624
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200625 irqstatus = dsi_read_reg(DSI_IRQSTATUS);
626
627 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200628 if (!irqstatus) {
629 spin_unlock(&dsi.irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200630 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200631 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200632
633 dsi_write_reg(DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
634 /* flush posted write */
635 dsi_read_reg(DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200636
637 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200638 if ((irqstatus & (1 << i)) == 0) {
639 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200640 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300641 }
642
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200643 vcstatus[i] = dsi_read_reg(DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200644
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200645 dsi_write_reg(DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200646 /* flush posted write */
647 dsi_read_reg(DSI_VC_IRQSTATUS(i));
648 }
649
650 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
651 ciostatus = dsi_read_reg(DSI_COMPLEXIO_IRQ_STATUS);
652
653 dsi_write_reg(DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
654 /* flush posted write */
655 dsi_read_reg(DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200656 } else {
657 ciostatus = 0;
658 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200659
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200660#ifdef DSI_CATCH_MISSING_TE
661 if (irqstatus & DSI_IRQ_TE_TRIGGER)
662 del_timer(&dsi.te_timer);
663#endif
664
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200665 /* make a copy and unlock, so that isrs can unregister
666 * themselves */
667 memcpy(&dsi.isr_tables_copy, &dsi.isr_tables, sizeof(dsi.isr_tables));
668
669 spin_unlock(&dsi.irq_lock);
670
671 dsi_handle_isrs(&dsi.isr_tables_copy, irqstatus, vcstatus, ciostatus);
672
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200673 dsi_handle_irq_errors(irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200674
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200675 dsi_collect_irq_stats(irqstatus, vcstatus, ciostatus);
676
archit tanejaaffe3602011-02-23 08:41:03 +0000677 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200678}
679
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200680/* dsi.irq_lock has to be locked by the caller */
681static void _omap_dsi_configure_irqs(struct dsi_isr_data *isr_array,
682 unsigned isr_array_size, u32 default_mask,
683 const struct dsi_reg enable_reg,
684 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200685{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200686 struct dsi_isr_data *isr_data;
687 u32 mask;
688 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200689 int i;
690
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200691 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200692
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200693 for (i = 0; i < isr_array_size; i++) {
694 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200695
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200696 if (isr_data->isr == NULL)
697 continue;
698
699 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200700 }
701
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200702 old_mask = dsi_read_reg(enable_reg);
703 /* clear the irqstatus for newly enabled irqs */
704 dsi_write_reg(status_reg, (mask ^ old_mask) & mask);
705 dsi_write_reg(enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200706
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200707 /* flush posted writes */
708 dsi_read_reg(enable_reg);
709 dsi_read_reg(status_reg);
710}
711
712/* dsi.irq_lock has to be locked by the caller */
713static void _omap_dsi_set_irqs(void)
714{
715 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200716#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200717 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200718#endif
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200719 _omap_dsi_configure_irqs(dsi.isr_tables.isr_table,
720 ARRAY_SIZE(dsi.isr_tables.isr_table), mask,
721 DSI_IRQENABLE, DSI_IRQSTATUS);
722}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200723
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200724/* dsi.irq_lock has to be locked by the caller */
725static void _omap_dsi_set_irqs_vc(int vc)
726{
727 _omap_dsi_configure_irqs(dsi.isr_tables.isr_table_vc[vc],
728 ARRAY_SIZE(dsi.isr_tables.isr_table_vc[vc]),
729 DSI_VC_IRQ_ERROR_MASK,
730 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
731}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200732
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200733/* dsi.irq_lock has to be locked by the caller */
734static void _omap_dsi_set_irqs_cio(void)
735{
736 _omap_dsi_configure_irqs(dsi.isr_tables.isr_table_cio,
737 ARRAY_SIZE(dsi.isr_tables.isr_table_cio),
738 DSI_CIO_IRQ_ERROR_MASK,
739 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
740}
741
742static void _dsi_initialize_irq(void)
743{
744 unsigned long flags;
745 int vc;
746
747 spin_lock_irqsave(&dsi.irq_lock, flags);
748
749 memset(&dsi.isr_tables, 0, sizeof(dsi.isr_tables));
750
751 _omap_dsi_set_irqs();
752 for (vc = 0; vc < 4; ++vc)
753 _omap_dsi_set_irqs_vc(vc);
754 _omap_dsi_set_irqs_cio();
755
756 spin_unlock_irqrestore(&dsi.irq_lock, flags);
757}
758
759static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
760 struct dsi_isr_data *isr_array, unsigned isr_array_size)
761{
762 struct dsi_isr_data *isr_data;
763 int free_idx;
764 int i;
765
766 BUG_ON(isr == NULL);
767
768 /* check for duplicate entry and find a free slot */
769 free_idx = -1;
770 for (i = 0; i < isr_array_size; i++) {
771 isr_data = &isr_array[i];
772
773 if (isr_data->isr == isr && isr_data->arg == arg &&
774 isr_data->mask == mask) {
775 return -EINVAL;
776 }
777
778 if (isr_data->isr == NULL && free_idx == -1)
779 free_idx = i;
780 }
781
782 if (free_idx == -1)
783 return -EBUSY;
784
785 isr_data = &isr_array[free_idx];
786 isr_data->isr = isr;
787 isr_data->arg = arg;
788 isr_data->mask = mask;
789
790 return 0;
791}
792
793static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
794 struct dsi_isr_data *isr_array, unsigned isr_array_size)
795{
796 struct dsi_isr_data *isr_data;
797 int i;
798
799 for (i = 0; i < isr_array_size; i++) {
800 isr_data = &isr_array[i];
801 if (isr_data->isr != isr || isr_data->arg != arg ||
802 isr_data->mask != mask)
803 continue;
804
805 isr_data->isr = NULL;
806 isr_data->arg = NULL;
807 isr_data->mask = 0;
808
809 return 0;
810 }
811
812 return -EINVAL;
813}
814
815static int dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask)
816{
817 unsigned long flags;
818 int r;
819
820 spin_lock_irqsave(&dsi.irq_lock, flags);
821
822 r = _dsi_register_isr(isr, arg, mask, dsi.isr_tables.isr_table,
823 ARRAY_SIZE(dsi.isr_tables.isr_table));
824
825 if (r == 0)
826 _omap_dsi_set_irqs();
827
828 spin_unlock_irqrestore(&dsi.irq_lock, flags);
829
830 return r;
831}
832
833static int dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask)
834{
835 unsigned long flags;
836 int r;
837
838 spin_lock_irqsave(&dsi.irq_lock, flags);
839
840 r = _dsi_unregister_isr(isr, arg, mask, dsi.isr_tables.isr_table,
841 ARRAY_SIZE(dsi.isr_tables.isr_table));
842
843 if (r == 0)
844 _omap_dsi_set_irqs();
845
846 spin_unlock_irqrestore(&dsi.irq_lock, flags);
847
848 return r;
849}
850
851static int dsi_register_isr_vc(int channel, omap_dsi_isr_t isr, void *arg,
852 u32 mask)
853{
854 unsigned long flags;
855 int r;
856
857 spin_lock_irqsave(&dsi.irq_lock, flags);
858
859 r = _dsi_register_isr(isr, arg, mask,
860 dsi.isr_tables.isr_table_vc[channel],
861 ARRAY_SIZE(dsi.isr_tables.isr_table_vc[channel]));
862
863 if (r == 0)
864 _omap_dsi_set_irqs_vc(channel);
865
866 spin_unlock_irqrestore(&dsi.irq_lock, flags);
867
868 return r;
869}
870
871static int dsi_unregister_isr_vc(int channel, omap_dsi_isr_t isr, void *arg,
872 u32 mask)
873{
874 unsigned long flags;
875 int r;
876
877 spin_lock_irqsave(&dsi.irq_lock, flags);
878
879 r = _dsi_unregister_isr(isr, arg, mask,
880 dsi.isr_tables.isr_table_vc[channel],
881 ARRAY_SIZE(dsi.isr_tables.isr_table_vc[channel]));
882
883 if (r == 0)
884 _omap_dsi_set_irqs_vc(channel);
885
886 spin_unlock_irqrestore(&dsi.irq_lock, flags);
887
888 return r;
889}
890
891static int dsi_register_isr_cio(omap_dsi_isr_t isr, void *arg, u32 mask)
892{
893 unsigned long flags;
894 int r;
895
896 spin_lock_irqsave(&dsi.irq_lock, flags);
897
898 r = _dsi_register_isr(isr, arg, mask, dsi.isr_tables.isr_table_cio,
899 ARRAY_SIZE(dsi.isr_tables.isr_table_cio));
900
901 if (r == 0)
902 _omap_dsi_set_irqs_cio();
903
904 spin_unlock_irqrestore(&dsi.irq_lock, flags);
905
906 return r;
907}
908
909static int dsi_unregister_isr_cio(omap_dsi_isr_t isr, void *arg, u32 mask)
910{
911 unsigned long flags;
912 int r;
913
914 spin_lock_irqsave(&dsi.irq_lock, flags);
915
916 r = _dsi_unregister_isr(isr, arg, mask, dsi.isr_tables.isr_table_cio,
917 ARRAY_SIZE(dsi.isr_tables.isr_table_cio));
918
919 if (r == 0)
920 _omap_dsi_set_irqs_cio();
921
922 spin_unlock_irqrestore(&dsi.irq_lock, flags);
923
924 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200925}
926
927static u32 dsi_get_errors(void)
928{
929 unsigned long flags;
930 u32 e;
931 spin_lock_irqsave(&dsi.errors_lock, flags);
932 e = dsi.errors;
933 dsi.errors = 0;
934 spin_unlock_irqrestore(&dsi.errors_lock, flags);
935 return e;
936}
937
Archit Taneja1bb47832011-02-24 14:17:30 +0530938/* DSI func clock. this could also be dsi_pll_hsdiv_dsi_clk */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200939static inline void enable_clocks(bool enable)
940{
941 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +0000942 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200943 else
Archit Taneja6af9cd12011-01-31 16:27:44 +0000944 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200945}
946
947/* source clock for DSI PLL. this could also be PCLKFREE */
948static inline void dsi_enable_pll_clock(bool enable)
949{
950 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +0000951 dss_clk_enable(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200952 else
Archit Taneja6af9cd12011-01-31 16:27:44 +0000953 dss_clk_disable(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200954
955 if (enable && dsi.pll_locked) {
956 if (wait_for_bit_change(DSI_PLL_STATUS, 1, 1) != 1)
957 DSSERR("cannot lock PLL when enabling clocks\n");
958 }
959}
960
961#ifdef DEBUG
962static void _dsi_print_reset_status(void)
963{
964 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +0300965 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200966
967 if (!dss_debug)
968 return;
969
970 /* A dummy read using the SCP interface to any DSIPHY register is
971 * required after DSIPHY reset to complete the reset of the DSI complex
972 * I/O. */
973 l = dsi_read_reg(DSI_DSIPHY_CFG5);
974
975 printk(KERN_DEBUG "DSI resets: ");
976
977 l = dsi_read_reg(DSI_PLL_STATUS);
978 printk("PLL (%d) ", FLD_GET(l, 0, 0));
979
980 l = dsi_read_reg(DSI_COMPLEXIO_CFG1);
981 printk("CIO (%d) ", FLD_GET(l, 29, 29));
982
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +0300983 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
984 b0 = 28;
985 b1 = 27;
986 b2 = 26;
987 } else {
988 b0 = 24;
989 b1 = 25;
990 b2 = 26;
991 }
992
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200993 l = dsi_read_reg(DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +0300994 printk("PHY (%x%x%x, %d, %d, %d)\n",
995 FLD_GET(l, b0, b0),
996 FLD_GET(l, b1, b1),
997 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200998 FLD_GET(l, 29, 29),
999 FLD_GET(l, 30, 30),
1000 FLD_GET(l, 31, 31));
1001}
1002#else
1003#define _dsi_print_reset_status()
1004#endif
1005
1006static inline int dsi_if_enable(bool enable)
1007{
1008 DSSDBG("dsi_if_enable(%d)\n", enable);
1009
1010 enable = enable ? 1 : 0;
1011 REG_FLD_MOD(DSI_CTRL, enable, 0, 0); /* IF_EN */
1012
1013 if (wait_for_bit_change(DSI_CTRL, 0, enable) != enable) {
1014 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1015 return -EIO;
1016 }
1017
1018 return 0;
1019}
1020
Archit Taneja1bb47832011-02-24 14:17:30 +05301021unsigned long dsi_get_pll_hsdiv_dispc_rate(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001022{
Archit Taneja1bb47832011-02-24 14:17:30 +05301023 return dsi.current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001024}
1025
Archit Taneja1bb47832011-02-24 14:17:30 +05301026static unsigned long dsi_get_pll_hsdiv_dsi_rate(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001027{
Archit Taneja1bb47832011-02-24 14:17:30 +05301028 return dsi.current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001029}
1030
1031static unsigned long dsi_get_txbyteclkhs(void)
1032{
1033 return dsi.current_cinfo.clkin4ddr / 16;
1034}
1035
1036static unsigned long dsi_fclk_rate(void)
1037{
1038 unsigned long r;
1039
Archit Taneja89a35e52011-04-12 13:52:23 +05301040 if (dss_get_dsi_clk_source() == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301041 /* DSI FCLK source is DSS_CLK_FCK */
Archit Taneja6af9cd12011-01-31 16:27:44 +00001042 r = dss_clk_get_rate(DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001043 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301044 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
1045 r = dsi_get_pll_hsdiv_dsi_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001046 }
1047
1048 return r;
1049}
1050
1051static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1052{
1053 unsigned long dsi_fclk;
1054 unsigned lp_clk_div;
1055 unsigned long lp_clk;
1056
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001057 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001058
Taneja, Archit49641112011-03-14 23:28:23 -05001059 if (lp_clk_div == 0 || lp_clk_div > dsi.lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001060 return -EINVAL;
1061
1062 dsi_fclk = dsi_fclk_rate();
1063
1064 lp_clk = dsi_fclk / 2 / lp_clk_div;
1065
1066 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
1067 dsi.current_cinfo.lp_clk = lp_clk;
1068 dsi.current_cinfo.lp_clk_div = lp_clk_div;
1069
1070 REG_FLD_MOD(DSI_CLK_CTRL, lp_clk_div, 12, 0); /* LP_CLK_DIVISOR */
1071
1072 REG_FLD_MOD(DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0,
1073 21, 21); /* LP_RX_SYNCHRO_ENABLE */
1074
1075 return 0;
1076}
1077
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001078static void dsi_enable_scp_clk(void)
1079{
1080 if (dsi.scp_clk_refcount++ == 0)
1081 REG_FLD_MOD(DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
1082}
1083
1084static void dsi_disable_scp_clk(void)
1085{
1086 WARN_ON(dsi.scp_clk_refcount == 0);
1087 if (--dsi.scp_clk_refcount == 0)
1088 REG_FLD_MOD(DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
1089}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001090
1091enum dsi_pll_power_state {
1092 DSI_PLL_POWER_OFF = 0x0,
1093 DSI_PLL_POWER_ON_HSCLK = 0x1,
1094 DSI_PLL_POWER_ON_ALL = 0x2,
1095 DSI_PLL_POWER_ON_DIV = 0x3,
1096};
1097
1098static int dsi_pll_power(enum dsi_pll_power_state state)
1099{
1100 int t = 0;
1101
Tomi Valkeinenc94dfe02011-04-15 10:42:59 +03001102 /* DSI-PLL power command 0x3 is not working */
1103 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1104 state == DSI_PLL_POWER_ON_DIV)
1105 state = DSI_PLL_POWER_ON_ALL;
1106
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001107 REG_FLD_MOD(DSI_CLK_CTRL, state, 31, 30); /* PLL_PWR_CMD */
1108
1109 /* PLL_PWR_STATUS */
1110 while (FLD_GET(dsi_read_reg(DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001111 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001112 DSSERR("Failed to set DSI PLL power mode to %d\n",
1113 state);
1114 return -ENODEV;
1115 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001116 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001117 }
1118
1119 return 0;
1120}
1121
1122/* calculate clock rates using dividers in cinfo */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001123static int dsi_calc_clock_rates(struct omap_dss_device *dssdev,
1124 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001125{
Taneja, Archit49641112011-03-14 23:28:23 -05001126 if (cinfo->regn == 0 || cinfo->regn > dsi.regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001127 return -EINVAL;
1128
Taneja, Archit49641112011-03-14 23:28:23 -05001129 if (cinfo->regm == 0 || cinfo->regm > dsi.regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001130 return -EINVAL;
1131
Taneja, Archit49641112011-03-14 23:28:23 -05001132 if (cinfo->regm_dispc > dsi.regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001133 return -EINVAL;
1134
Taneja, Archit49641112011-03-14 23:28:23 -05001135 if (cinfo->regm_dsi > dsi.regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001136 return -EINVAL;
1137
Archit Taneja1bb47832011-02-24 14:17:30 +05301138 if (cinfo->use_sys_clk) {
Archit Taneja6af9cd12011-01-31 16:27:44 +00001139 cinfo->clkin = dss_clk_get_rate(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001140 /* XXX it is unclear if highfreq should be used
Archit Taneja1bb47832011-02-24 14:17:30 +05301141 * with DSS_SYS_CLK source also */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001142 cinfo->highfreq = 0;
1143 } else {
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001144 cinfo->clkin = dispc_pclk_rate(dssdev->manager->id);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001145
1146 if (cinfo->clkin < 32000000)
1147 cinfo->highfreq = 0;
1148 else
1149 cinfo->highfreq = 1;
1150 }
1151
1152 cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1));
1153
Taneja, Archit49641112011-03-14 23:28:23 -05001154 if (cinfo->fint > dsi.fint_max || cinfo->fint < dsi.fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001155 return -EINVAL;
1156
1157 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1158
1159 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1160 return -EINVAL;
1161
Archit Taneja1bb47832011-02-24 14:17:30 +05301162 if (cinfo->regm_dispc > 0)
1163 cinfo->dsi_pll_hsdiv_dispc_clk =
1164 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001165 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301166 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001167
Archit Taneja1bb47832011-02-24 14:17:30 +05301168 if (cinfo->regm_dsi > 0)
1169 cinfo->dsi_pll_hsdiv_dsi_clk =
1170 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001171 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301172 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001173
1174 return 0;
1175}
1176
1177int dsi_pll_calc_clock_div_pck(bool is_tft, unsigned long req_pck,
1178 struct dsi_clock_info *dsi_cinfo,
1179 struct dispc_clock_info *dispc_cinfo)
1180{
1181 struct dsi_clock_info cur, best;
1182 struct dispc_clock_info best_dispc;
1183 int min_fck_per_pck;
1184 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301185 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001186
Archit Taneja1bb47832011-02-24 14:17:30 +05301187 dss_sys_clk = dss_clk_get_rate(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001188
Taneja, Archit31ef8232011-03-14 23:28:22 -05001189 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301190
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001191 if (req_pck == dsi.cache_req_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301192 dsi.cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001193 DSSDBG("DSI clock info found from cache\n");
1194 *dsi_cinfo = dsi.cache_cinfo;
Archit Taneja1bb47832011-02-24 14:17:30 +05301195 dispc_find_clk_divs(is_tft, req_pck,
1196 dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001197 return 0;
1198 }
1199
1200 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1201
1202 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301203 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001204 DSSERR("Requested pixel clock not possible with the current "
1205 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1206 "the constraint off.\n");
1207 min_fck_per_pck = 0;
1208 }
1209
1210 DSSDBG("dsi_pll_calc\n");
1211
1212retry:
1213 memset(&best, 0, sizeof(best));
1214 memset(&best_dispc, 0, sizeof(best_dispc));
1215
1216 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301217 cur.clkin = dss_sys_clk;
1218 cur.use_sys_clk = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001219 cur.highfreq = 0;
1220
1221 /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */
1222 /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */
1223 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Taneja, Archit49641112011-03-14 23:28:23 -05001224 for (cur.regn = 1; cur.regn < dsi.regn_max; ++cur.regn) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001225 if (cur.highfreq == 0)
1226 cur.fint = cur.clkin / cur.regn;
1227 else
1228 cur.fint = cur.clkin / (2 * cur.regn);
1229
Taneja, Archit49641112011-03-14 23:28:23 -05001230 if (cur.fint > dsi.fint_max || cur.fint < dsi.fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001231 continue;
1232
1233 /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */
Taneja, Archit49641112011-03-14 23:28:23 -05001234 for (cur.regm = 1; cur.regm < dsi.regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001235 unsigned long a, b;
1236
1237 a = 2 * cur.regm * (cur.clkin/1000);
1238 b = cur.regn * (cur.highfreq + 1);
1239 cur.clkin4ddr = a / b * 1000;
1240
1241 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1242 break;
1243
Archit Taneja1bb47832011-02-24 14:17:30 +05301244 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1245 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Taneja, Archit49641112011-03-14 23:28:23 -05001246 for (cur.regm_dispc = 1; cur.regm_dispc < dsi.regm_dispc_max;
Archit Taneja1bb47832011-02-24 14:17:30 +05301247 ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001248 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301249 cur.dsi_pll_hsdiv_dispc_clk =
1250 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001251
1252 /* this will narrow down the search a bit,
1253 * but still give pixclocks below what was
1254 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301255 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001256 break;
1257
Archit Taneja1bb47832011-02-24 14:17:30 +05301258 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001259 continue;
1260
1261 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301262 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001263 req_pck * min_fck_per_pck)
1264 continue;
1265
1266 match = 1;
1267
1268 dispc_find_clk_divs(is_tft, req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301269 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001270 &cur_dispc);
1271
1272 if (abs(cur_dispc.pck - req_pck) <
1273 abs(best_dispc.pck - req_pck)) {
1274 best = cur;
1275 best_dispc = cur_dispc;
1276
1277 if (cur_dispc.pck == req_pck)
1278 goto found;
1279 }
1280 }
1281 }
1282 }
1283found:
1284 if (!match) {
1285 if (min_fck_per_pck) {
1286 DSSERR("Could not find suitable clock settings.\n"
1287 "Turning FCK/PCK constraint off and"
1288 "trying again.\n");
1289 min_fck_per_pck = 0;
1290 goto retry;
1291 }
1292
1293 DSSERR("Could not find suitable clock settings.\n");
1294
1295 return -EINVAL;
1296 }
1297
Archit Taneja1bb47832011-02-24 14:17:30 +05301298 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1299 best.regm_dsi = 0;
1300 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001301
1302 if (dsi_cinfo)
1303 *dsi_cinfo = best;
1304 if (dispc_cinfo)
1305 *dispc_cinfo = best_dispc;
1306
1307 dsi.cache_req_pck = req_pck;
1308 dsi.cache_clk_freq = 0;
1309 dsi.cache_cinfo = best;
1310
1311 return 0;
1312}
1313
1314int dsi_pll_set_clock_div(struct dsi_clock_info *cinfo)
1315{
1316 int r = 0;
1317 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001318 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001319 u8 regn_start, regn_end, regm_start, regm_end;
1320 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001321
1322 DSSDBGF();
1323
Tomi Valkeinenb2765092011-04-07 15:28:47 +03001324 dsi.current_cinfo.use_sys_clk = cinfo->use_sys_clk;
1325 dsi.current_cinfo.highfreq = cinfo->highfreq;
1326
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001327 dsi.current_cinfo.fint = cinfo->fint;
1328 dsi.current_cinfo.clkin4ddr = cinfo->clkin4ddr;
Archit Taneja1bb47832011-02-24 14:17:30 +05301329 dsi.current_cinfo.dsi_pll_hsdiv_dispc_clk =
1330 cinfo->dsi_pll_hsdiv_dispc_clk;
1331 dsi.current_cinfo.dsi_pll_hsdiv_dsi_clk =
1332 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001333
1334 dsi.current_cinfo.regn = cinfo->regn;
1335 dsi.current_cinfo.regm = cinfo->regm;
Archit Taneja1bb47832011-02-24 14:17:30 +05301336 dsi.current_cinfo.regm_dispc = cinfo->regm_dispc;
1337 dsi.current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001338
1339 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1340
1341 DSSDBG("clkin (%s) rate %ld, highfreq %d\n",
Archit Taneja1bb47832011-02-24 14:17:30 +05301342 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001343 cinfo->clkin,
1344 cinfo->highfreq);
1345
1346 /* DSIPHY == CLKIN4DDR */
1347 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n",
1348 cinfo->regm,
1349 cinfo->regn,
1350 cinfo->clkin,
1351 cinfo->highfreq + 1,
1352 cinfo->clkin4ddr);
1353
1354 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1355 cinfo->clkin4ddr / 1000 / 1000 / 2);
1356
1357 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1358
Archit Taneja1bb47832011-02-24 14:17:30 +05301359 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301360 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1361 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301362 cinfo->dsi_pll_hsdiv_dispc_clk);
1363 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301364 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1365 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301366 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001367
Taneja, Archit49641112011-03-14 23:28:23 -05001368 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1369 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1370 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1371 &regm_dispc_end);
1372 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1373 &regm_dsi_end);
1374
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001375 REG_FLD_MOD(DSI_PLL_CONTROL, 0, 0, 0); /* DSI_PLL_AUTOMODE = manual */
1376
1377 l = dsi_read_reg(DSI_PLL_CONFIGURATION1);
1378 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001379 /* DSI_PLL_REGN */
1380 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1381 /* DSI_PLL_REGM */
1382 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1383 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301384 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001385 regm_dispc_start, regm_dispc_end);
1386 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301387 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001388 regm_dsi_start, regm_dsi_end);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001389 dsi_write_reg(DSI_PLL_CONFIGURATION1, l);
1390
Taneja, Archit49641112011-03-14 23:28:23 -05001391 BUG_ON(cinfo->fint < dsi.fint_min || cinfo->fint > dsi.fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001392
1393 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1394 f = cinfo->fint < 1000000 ? 0x3 :
1395 cinfo->fint < 1250000 ? 0x4 :
1396 cinfo->fint < 1500000 ? 0x5 :
1397 cinfo->fint < 1750000 ? 0x6 :
1398 0x7;
1399 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001400
1401 l = dsi_read_reg(DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001402
1403 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1404 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Archit Taneja1bb47832011-02-24 14:17:30 +05301405 l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001406 11, 11); /* DSI_PLL_CLKSEL */
1407 l = FLD_MOD(l, cinfo->highfreq,
1408 12, 12); /* DSI_PLL_HIGHFREQ */
1409 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1410 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1411 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
1412 dsi_write_reg(DSI_PLL_CONFIGURATION2, l);
1413
1414 REG_FLD_MOD(DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
1415
1416 if (wait_for_bit_change(DSI_PLL_GO, 0, 0) != 0) {
1417 DSSERR("dsi pll go bit not going down.\n");
1418 r = -EIO;
1419 goto err;
1420 }
1421
1422 if (wait_for_bit_change(DSI_PLL_STATUS, 1, 1) != 1) {
1423 DSSERR("cannot lock PLL\n");
1424 r = -EIO;
1425 goto err;
1426 }
1427
1428 dsi.pll_locked = 1;
1429
1430 l = dsi_read_reg(DSI_PLL_CONFIGURATION2);
1431 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1432 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1433 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1434 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1435 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1436 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1437 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1438 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1439 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1440 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1441 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1442 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1443 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1444 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
1445 dsi_write_reg(DSI_PLL_CONFIGURATION2, l);
1446
1447 DSSDBG("PLL config done\n");
1448err:
1449 return r;
1450}
1451
1452int dsi_pll_init(struct omap_dss_device *dssdev, bool enable_hsclk,
1453 bool enable_hsdiv)
1454{
1455 int r = 0;
1456 enum dsi_pll_power_state pwstate;
1457
1458 DSSDBG("PLL init\n");
1459
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001460 if (dsi.vdds_dsi_reg == NULL) {
1461 struct regulator *vdds_dsi;
1462
1463 vdds_dsi = regulator_get(&dsi.pdev->dev, "vdds_dsi");
1464
1465 if (IS_ERR(vdds_dsi)) {
1466 DSSERR("can't get VDDS_DSI regulator\n");
1467 return PTR_ERR(vdds_dsi);
1468 }
1469
1470 dsi.vdds_dsi_reg = vdds_dsi;
1471 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001472
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001473 enable_clocks(1);
1474 dsi_enable_pll_clock(1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001475 /*
1476 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1477 */
1478 dsi_enable_scp_clk();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001479
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001480 if (!dsi.vdds_dsi_enabled) {
1481 r = regulator_enable(dsi.vdds_dsi_reg);
1482 if (r)
1483 goto err0;
1484 dsi.vdds_dsi_enabled = true;
1485 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001486
1487 /* XXX PLL does not come out of reset without this... */
1488 dispc_pck_free_enable(1);
1489
1490 if (wait_for_bit_change(DSI_PLL_STATUS, 0, 1) != 1) {
1491 DSSERR("PLL not coming out of reset.\n");
1492 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001493 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001494 goto err1;
1495 }
1496
1497 /* XXX ... but if left on, we get problems when planes do not
1498 * fill the whole display. No idea about this */
1499 dispc_pck_free_enable(0);
1500
1501 if (enable_hsclk && enable_hsdiv)
1502 pwstate = DSI_PLL_POWER_ON_ALL;
1503 else if (enable_hsclk)
1504 pwstate = DSI_PLL_POWER_ON_HSCLK;
1505 else if (enable_hsdiv)
1506 pwstate = DSI_PLL_POWER_ON_DIV;
1507 else
1508 pwstate = DSI_PLL_POWER_OFF;
1509
1510 r = dsi_pll_power(pwstate);
1511
1512 if (r)
1513 goto err1;
1514
1515 DSSDBG("PLL init done\n");
1516
1517 return 0;
1518err1:
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001519 if (dsi.vdds_dsi_enabled) {
1520 regulator_disable(dsi.vdds_dsi_reg);
1521 dsi.vdds_dsi_enabled = false;
1522 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001523err0:
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001524 dsi_disable_scp_clk();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001525 enable_clocks(0);
1526 dsi_enable_pll_clock(0);
1527 return r;
1528}
1529
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001530void dsi_pll_uninit(bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001531{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001532 dsi.pll_locked = 0;
1533 dsi_pll_power(DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001534 if (disconnect_lanes) {
1535 WARN_ON(!dsi.vdds_dsi_enabled);
1536 regulator_disable(dsi.vdds_dsi_reg);
1537 dsi.vdds_dsi_enabled = false;
1538 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001539
1540 dsi_disable_scp_clk();
1541 enable_clocks(0);
1542 dsi_enable_pll_clock(0);
1543
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001544 DSSDBG("PLL uninit done\n");
1545}
1546
1547void dsi_dump_clocks(struct seq_file *s)
1548{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001549 struct dsi_clock_info *cinfo = &dsi.current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301550 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Archit Taneja067a57e2011-03-02 11:57:25 +05301551
1552 dispc_clk_src = dss_get_dispc_clk_source();
1553 dsi_clk_src = dss_get_dsi_clk_source();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001554
1555 enable_clocks(1);
1556
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001557 seq_printf(s, "- DSI PLL -\n");
1558
1559 seq_printf(s, "dsi pll source = %s\n",
Tomi Valkeinena9a65002011-04-04 10:02:53 +03001560 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001561
1562 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1563
1564 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1565 cinfo->clkin4ddr, cinfo->regm);
1566
Archit Taneja1bb47832011-02-24 14:17:30 +05301567 seq_printf(s, "%s (%s)\t%-16luregm_dispc %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301568 dss_get_generic_clk_source_name(dispc_clk_src),
1569 dss_feat_get_clk_source_name(dispc_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301570 cinfo->dsi_pll_hsdiv_dispc_clk,
1571 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301572 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001573 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001574
Archit Taneja1bb47832011-02-24 14:17:30 +05301575 seq_printf(s, "%s (%s)\t%-16luregm_dsi %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301576 dss_get_generic_clk_source_name(dsi_clk_src),
1577 dss_feat_get_clk_source_name(dsi_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301578 cinfo->dsi_pll_hsdiv_dsi_clk,
1579 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301580 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001581 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001582
1583 seq_printf(s, "- DSI -\n");
1584
Archit Taneja067a57e2011-03-02 11:57:25 +05301585 seq_printf(s, "dsi fclk source = %s (%s)\n",
1586 dss_get_generic_clk_source_name(dsi_clk_src),
1587 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001588
1589 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate());
1590
1591 seq_printf(s, "DDR_CLK\t\t%lu\n",
1592 cinfo->clkin4ddr / 4);
1593
1594 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs());
1595
1596 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1597
1598 seq_printf(s, "VP_CLK\t\t%lu\n"
1599 "VP_PCLK\t\t%lu\n",
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001600 dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD),
1601 dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001602
1603 enable_clocks(0);
1604}
1605
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001606#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1607void dsi_dump_irqs(struct seq_file *s)
1608{
1609 unsigned long flags;
1610 struct dsi_irq_stats stats;
1611
1612 spin_lock_irqsave(&dsi.irq_stats_lock, flags);
1613
1614 stats = dsi.irq_stats;
1615 memset(&dsi.irq_stats, 0, sizeof(dsi.irq_stats));
1616 dsi.irq_stats.last_reset = jiffies;
1617
1618 spin_unlock_irqrestore(&dsi.irq_stats_lock, flags);
1619
1620 seq_printf(s, "period %u ms\n",
1621 jiffies_to_msecs(jiffies - stats.last_reset));
1622
1623 seq_printf(s, "irqs %d\n", stats.irq_count);
1624#define PIS(x) \
1625 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1626
1627 seq_printf(s, "-- DSI interrupts --\n");
1628 PIS(VC0);
1629 PIS(VC1);
1630 PIS(VC2);
1631 PIS(VC3);
1632 PIS(WAKEUP);
1633 PIS(RESYNC);
1634 PIS(PLL_LOCK);
1635 PIS(PLL_UNLOCK);
1636 PIS(PLL_RECALL);
1637 PIS(COMPLEXIO_ERR);
1638 PIS(HS_TX_TIMEOUT);
1639 PIS(LP_RX_TIMEOUT);
1640 PIS(TE_TRIGGER);
1641 PIS(ACK_TRIGGER);
1642 PIS(SYNC_LOST);
1643 PIS(LDO_POWER_GOOD);
1644 PIS(TA_TIMEOUT);
1645#undef PIS
1646
1647#define PIS(x) \
1648 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1649 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1650 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1651 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1652 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1653
1654 seq_printf(s, "-- VC interrupts --\n");
1655 PIS(CS);
1656 PIS(ECC_CORR);
1657 PIS(PACKET_SENT);
1658 PIS(FIFO_TX_OVF);
1659 PIS(FIFO_RX_OVF);
1660 PIS(BTA);
1661 PIS(ECC_NO_CORR);
1662 PIS(FIFO_TX_UDF);
1663 PIS(PP_BUSY_CHANGE);
1664#undef PIS
1665
1666#define PIS(x) \
1667 seq_printf(s, "%-20s %10d\n", #x, \
1668 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1669
1670 seq_printf(s, "-- CIO interrupts --\n");
1671 PIS(ERRSYNCESC1);
1672 PIS(ERRSYNCESC2);
1673 PIS(ERRSYNCESC3);
1674 PIS(ERRESC1);
1675 PIS(ERRESC2);
1676 PIS(ERRESC3);
1677 PIS(ERRCONTROL1);
1678 PIS(ERRCONTROL2);
1679 PIS(ERRCONTROL3);
1680 PIS(STATEULPS1);
1681 PIS(STATEULPS2);
1682 PIS(STATEULPS3);
1683 PIS(ERRCONTENTIONLP0_1);
1684 PIS(ERRCONTENTIONLP1_1);
1685 PIS(ERRCONTENTIONLP0_2);
1686 PIS(ERRCONTENTIONLP1_2);
1687 PIS(ERRCONTENTIONLP0_3);
1688 PIS(ERRCONTENTIONLP1_3);
1689 PIS(ULPSACTIVENOT_ALL0);
1690 PIS(ULPSACTIVENOT_ALL1);
1691#undef PIS
1692}
1693#endif
1694
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001695void dsi_dump_regs(struct seq_file *s)
1696{
1697#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(r))
1698
Archit Taneja6af9cd12011-01-31 16:27:44 +00001699 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001700
1701 DUMPREG(DSI_REVISION);
1702 DUMPREG(DSI_SYSCONFIG);
1703 DUMPREG(DSI_SYSSTATUS);
1704 DUMPREG(DSI_IRQSTATUS);
1705 DUMPREG(DSI_IRQENABLE);
1706 DUMPREG(DSI_CTRL);
1707 DUMPREG(DSI_COMPLEXIO_CFG1);
1708 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1709 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1710 DUMPREG(DSI_CLK_CTRL);
1711 DUMPREG(DSI_TIMING1);
1712 DUMPREG(DSI_TIMING2);
1713 DUMPREG(DSI_VM_TIMING1);
1714 DUMPREG(DSI_VM_TIMING2);
1715 DUMPREG(DSI_VM_TIMING3);
1716 DUMPREG(DSI_CLK_TIMING);
1717 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1718 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1719 DUMPREG(DSI_COMPLEXIO_CFG2);
1720 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1721 DUMPREG(DSI_VM_TIMING4);
1722 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1723 DUMPREG(DSI_VM_TIMING5);
1724 DUMPREG(DSI_VM_TIMING6);
1725 DUMPREG(DSI_VM_TIMING7);
1726 DUMPREG(DSI_STOPCLK_TIMING);
1727
1728 DUMPREG(DSI_VC_CTRL(0));
1729 DUMPREG(DSI_VC_TE(0));
1730 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1731 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1732 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1733 DUMPREG(DSI_VC_IRQSTATUS(0));
1734 DUMPREG(DSI_VC_IRQENABLE(0));
1735
1736 DUMPREG(DSI_VC_CTRL(1));
1737 DUMPREG(DSI_VC_TE(1));
1738 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1739 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1740 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1741 DUMPREG(DSI_VC_IRQSTATUS(1));
1742 DUMPREG(DSI_VC_IRQENABLE(1));
1743
1744 DUMPREG(DSI_VC_CTRL(2));
1745 DUMPREG(DSI_VC_TE(2));
1746 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1747 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1748 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1749 DUMPREG(DSI_VC_IRQSTATUS(2));
1750 DUMPREG(DSI_VC_IRQENABLE(2));
1751
1752 DUMPREG(DSI_VC_CTRL(3));
1753 DUMPREG(DSI_VC_TE(3));
1754 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1755 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1756 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1757 DUMPREG(DSI_VC_IRQSTATUS(3));
1758 DUMPREG(DSI_VC_IRQENABLE(3));
1759
1760 DUMPREG(DSI_DSIPHY_CFG0);
1761 DUMPREG(DSI_DSIPHY_CFG1);
1762 DUMPREG(DSI_DSIPHY_CFG2);
1763 DUMPREG(DSI_DSIPHY_CFG5);
1764
1765 DUMPREG(DSI_PLL_CONTROL);
1766 DUMPREG(DSI_PLL_STATUS);
1767 DUMPREG(DSI_PLL_GO);
1768 DUMPREG(DSI_PLL_CONFIGURATION1);
1769 DUMPREG(DSI_PLL_CONFIGURATION2);
1770
Archit Taneja6af9cd12011-01-31 16:27:44 +00001771 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001772#undef DUMPREG
1773}
1774
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001775enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001776 DSI_COMPLEXIO_POWER_OFF = 0x0,
1777 DSI_COMPLEXIO_POWER_ON = 0x1,
1778 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1779};
1780
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001781static int dsi_cio_power(enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001782{
1783 int t = 0;
1784
1785 /* PWR_CMD */
1786 REG_FLD_MOD(DSI_COMPLEXIO_CFG1, state, 28, 27);
1787
1788 /* PWR_STATUS */
1789 while (FLD_GET(dsi_read_reg(DSI_COMPLEXIO_CFG1), 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001790 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001791 DSSERR("failed to set complexio power state to "
1792 "%d\n", state);
1793 return -ENODEV;
1794 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001795 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001796 }
1797
1798 return 0;
1799}
1800
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001801static void dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001802{
1803 u32 r;
1804
1805 int clk_lane = dssdev->phy.dsi.clk_lane;
1806 int data1_lane = dssdev->phy.dsi.data1_lane;
1807 int data2_lane = dssdev->phy.dsi.data2_lane;
1808 int clk_pol = dssdev->phy.dsi.clk_pol;
1809 int data1_pol = dssdev->phy.dsi.data1_pol;
1810 int data2_pol = dssdev->phy.dsi.data2_pol;
1811
1812 r = dsi_read_reg(DSI_COMPLEXIO_CFG1);
1813 r = FLD_MOD(r, clk_lane, 2, 0);
1814 r = FLD_MOD(r, clk_pol, 3, 3);
1815 r = FLD_MOD(r, data1_lane, 6, 4);
1816 r = FLD_MOD(r, data1_pol, 7, 7);
1817 r = FLD_MOD(r, data2_lane, 10, 8);
1818 r = FLD_MOD(r, data2_pol, 11, 11);
1819 dsi_write_reg(DSI_COMPLEXIO_CFG1, r);
1820
1821 /* The configuration of the DSI complex I/O (number of data lanes,
1822 position, differential order) should not be changed while
1823 DSS.DSI_CLK_CRTRL[20] LP_CLK_ENABLE bit is set to 1. In order for
1824 the hardware to take into account a new configuration of the complex
1825 I/O (done in DSS.DSI_COMPLEXIO_CFG1 register), it is recommended to
1826 follow this sequence: First set the DSS.DSI_CTRL[0] IF_EN bit to 1,
1827 then reset the DSS.DSI_CTRL[0] IF_EN to 0, then set
1828 DSS.DSI_CLK_CTRL[20] LP_CLK_ENABLE to 1 and finally set again the
1829 DSS.DSI_CTRL[0] IF_EN bit to 1. If the sequence is not followed, the
1830 DSI complex I/O configuration is unknown. */
1831
1832 /*
1833 REG_FLD_MOD(DSI_CTRL, 1, 0, 0);
1834 REG_FLD_MOD(DSI_CTRL, 0, 0, 0);
1835 REG_FLD_MOD(DSI_CLK_CTRL, 1, 20, 20);
1836 REG_FLD_MOD(DSI_CTRL, 1, 0, 0);
1837 */
1838}
1839
1840static inline unsigned ns2ddr(unsigned ns)
1841{
1842 /* convert time in ns to ddr ticks, rounding up */
1843 unsigned long ddr_clk = dsi.current_cinfo.clkin4ddr / 4;
1844 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
1845}
1846
1847static inline unsigned ddr2ns(unsigned ddr)
1848{
1849 unsigned long ddr_clk = dsi.current_cinfo.clkin4ddr / 4;
1850 return ddr * 1000 * 1000 / (ddr_clk / 1000);
1851}
1852
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001853static void dsi_cio_timings(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001854{
1855 u32 r;
1856 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
1857 u32 tlpx_half, tclk_trail, tclk_zero;
1858 u32 tclk_prepare;
1859
1860 /* calculate timings */
1861
1862 /* 1 * DDR_CLK = 2 * UI */
1863
1864 /* min 40ns + 4*UI max 85ns + 6*UI */
1865 ths_prepare = ns2ddr(70) + 2;
1866
1867 /* min 145ns + 10*UI */
1868 ths_prepare_ths_zero = ns2ddr(175) + 2;
1869
1870 /* min max(8*UI, 60ns+4*UI) */
1871 ths_trail = ns2ddr(60) + 5;
1872
1873 /* min 100ns */
1874 ths_exit = ns2ddr(145);
1875
1876 /* tlpx min 50n */
1877 tlpx_half = ns2ddr(25);
1878
1879 /* min 60ns */
1880 tclk_trail = ns2ddr(60) + 2;
1881
1882 /* min 38ns, max 95ns */
1883 tclk_prepare = ns2ddr(65);
1884
1885 /* min tclk-prepare + tclk-zero = 300ns */
1886 tclk_zero = ns2ddr(260);
1887
1888 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
1889 ths_prepare, ddr2ns(ths_prepare),
1890 ths_prepare_ths_zero, ddr2ns(ths_prepare_ths_zero));
1891 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
1892 ths_trail, ddr2ns(ths_trail),
1893 ths_exit, ddr2ns(ths_exit));
1894
1895 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
1896 "tclk_zero %u (%uns)\n",
1897 tlpx_half, ddr2ns(tlpx_half),
1898 tclk_trail, ddr2ns(tclk_trail),
1899 tclk_zero, ddr2ns(tclk_zero));
1900 DSSDBG("tclk_prepare %u (%uns)\n",
1901 tclk_prepare, ddr2ns(tclk_prepare));
1902
1903 /* program timings */
1904
1905 r = dsi_read_reg(DSI_DSIPHY_CFG0);
1906 r = FLD_MOD(r, ths_prepare, 31, 24);
1907 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
1908 r = FLD_MOD(r, ths_trail, 15, 8);
1909 r = FLD_MOD(r, ths_exit, 7, 0);
1910 dsi_write_reg(DSI_DSIPHY_CFG0, r);
1911
1912 r = dsi_read_reg(DSI_DSIPHY_CFG1);
1913 r = FLD_MOD(r, tlpx_half, 22, 16);
1914 r = FLD_MOD(r, tclk_trail, 15, 8);
1915 r = FLD_MOD(r, tclk_zero, 7, 0);
1916 dsi_write_reg(DSI_DSIPHY_CFG1, r);
1917
1918 r = dsi_read_reg(DSI_DSIPHY_CFG2);
1919 r = FLD_MOD(r, tclk_prepare, 7, 0);
1920 dsi_write_reg(DSI_DSIPHY_CFG2, r);
1921}
1922
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001923static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001924 enum dsi_lane lanes)
1925{
1926 int clk_lane = dssdev->phy.dsi.clk_lane;
1927 int data1_lane = dssdev->phy.dsi.data1_lane;
1928 int data2_lane = dssdev->phy.dsi.data2_lane;
1929 int clk_pol = dssdev->phy.dsi.clk_pol;
1930 int data1_pol = dssdev->phy.dsi.data1_pol;
1931 int data2_pol = dssdev->phy.dsi.data2_pol;
1932
1933 u32 l = 0;
1934
1935 if (lanes & DSI_CLK_P)
1936 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 0 : 1));
1937 if (lanes & DSI_CLK_N)
1938 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 1 : 0));
1939
1940 if (lanes & DSI_DATA1_P)
1941 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 0 : 1));
1942 if (lanes & DSI_DATA1_N)
1943 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 1 : 0));
1944
1945 if (lanes & DSI_DATA2_P)
1946 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 0 : 1));
1947 if (lanes & DSI_DATA2_N)
1948 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 1 : 0));
1949
1950 /*
1951 * Bits in REGLPTXSCPDAT4TO0DXDY:
1952 * 17: DY0 18: DX0
1953 * 19: DY1 20: DX1
1954 * 21: DY2 22: DX2
1955 */
1956
1957 /* Set the lane override configuration */
1958 REG_FLD_MOD(DSI_DSIPHY_CFG10, l, 22, 17); /* REGLPTXSCPDAT4TO0DXDY */
1959
1960 /* Enable lane override */
1961 REG_FLD_MOD(DSI_DSIPHY_CFG10, 1, 27, 27); /* ENLPTXSCPDAT */
1962}
1963
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001964static void dsi_cio_disable_lane_override(void)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001965{
1966 /* Disable lane override */
1967 REG_FLD_MOD(DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
1968 /* Reset the lane override configuration */
1969 REG_FLD_MOD(DSI_DSIPHY_CFG10, 0, 22, 17); /* REGLPTXSCPDAT4TO0DXDY */
1970}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001971
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001972static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001973{
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03001974 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03001975 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001976
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001977 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001978
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03001979 dsi_enable_scp_clk();
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03001980
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001981 /* A dummy read using the SCP interface to any DSIPHY register is
1982 * required after DSIPHY reset to complete the reset of the DSI complex
1983 * I/O. */
1984 dsi_read_reg(DSI_DSIPHY_CFG5);
1985
1986 if (wait_for_bit_change(DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03001987 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
1988 r = -EIO;
1989 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001990 }
1991
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001992 dsi_set_lane_config(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001993
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03001994 /* set TX STOP MODE timer to maximum for this operation */
1995 l = dsi_read_reg(DSI_TIMING1);
1996 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
1997 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
1998 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
1999 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
2000 dsi_write_reg(DSI_TIMING1, l);
2001
2002 if (dsi.ulps_enabled) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002003 DSSDBG("manual ulps exit\n");
2004
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002005 /* ULPS is exited by Mark-1 state for 1ms, followed by
2006 * stop state. DSS HW cannot do this via the normal
2007 * ULPS exit sequence, as after reset the DSS HW thinks
2008 * that we are not in ULPS mode, and refuses to send the
2009 * sequence. So we need to send the ULPS exit sequence
2010 * manually.
2011 */
2012
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002013 dsi_cio_enable_lane_override(dssdev,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002014 DSI_CLK_P | DSI_DATA1_P | DSI_DATA2_P);
2015 }
2016
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002017 r = dsi_cio_power(DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002018 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002019 goto err_cio_pwr;
2020
2021 if (wait_for_bit_change(DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
2022 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2023 r = -ENODEV;
2024 goto err_cio_pwr_dom;
2025 }
2026
2027 dsi_if_enable(true);
2028 dsi_if_enable(false);
2029 REG_FLD_MOD(DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002030
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002031 if (dsi.ulps_enabled) {
2032 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2033 ktime_t wait = ns_to_ktime(1000 * 1000);
2034 set_current_state(TASK_UNINTERRUPTIBLE);
2035 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2036
2037 /* Disable the override. The lanes should be set to Mark-11
2038 * state by the HW */
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002039 dsi_cio_disable_lane_override();
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002040 }
2041
2042 /* FORCE_TX_STOP_MODE_IO */
2043 REG_FLD_MOD(DSI_TIMING1, 0, 15, 15);
2044
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002045 dsi_cio_timings();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002046
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002047 dsi.ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002048
2049 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002050
2051 return 0;
2052
2053err_cio_pwr_dom:
2054 dsi_cio_power(DSI_COMPLEXIO_POWER_OFF);
2055err_cio_pwr:
2056 if (dsi.ulps_enabled)
2057 dsi_cio_disable_lane_override();
2058err_scp_clk_dom:
2059 dsi_disable_scp_clk();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002060 return r;
2061}
2062
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002063static void dsi_cio_uninit(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002064{
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002065 dsi_cio_power(DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002066 dsi_disable_scp_clk();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002067}
2068
2069static int _dsi_wait_reset(void)
2070{
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002071 int t = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002072
2073 while (REG_GET(DSI_SYSSTATUS, 0, 0) == 0) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002074 if (++t > 5) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002075 DSSERR("soft reset failed\n");
2076 return -ENODEV;
2077 }
2078 udelay(1);
2079 }
2080
2081 return 0;
2082}
2083
2084static int _dsi_reset(void)
2085{
2086 /* Soft reset */
2087 REG_FLD_MOD(DSI_SYSCONFIG, 1, 1, 1);
2088 return _dsi_wait_reset();
2089}
2090
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002091static void dsi_config_tx_fifo(enum fifo_size size1, enum fifo_size size2,
2092 enum fifo_size size3, enum fifo_size size4)
2093{
2094 u32 r = 0;
2095 int add = 0;
2096 int i;
2097
2098 dsi.vc[0].fifo_size = size1;
2099 dsi.vc[1].fifo_size = size2;
2100 dsi.vc[2].fifo_size = size3;
2101 dsi.vc[3].fifo_size = size4;
2102
2103 for (i = 0; i < 4; i++) {
2104 u8 v;
2105 int size = dsi.vc[i].fifo_size;
2106
2107 if (add + size > 4) {
2108 DSSERR("Illegal FIFO configuration\n");
2109 BUG();
2110 }
2111
2112 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2113 r |= v << (8 * i);
2114 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2115 add += size;
2116 }
2117
2118 dsi_write_reg(DSI_TX_FIFO_VC_SIZE, r);
2119}
2120
2121static void dsi_config_rx_fifo(enum fifo_size size1, enum fifo_size size2,
2122 enum fifo_size size3, enum fifo_size size4)
2123{
2124 u32 r = 0;
2125 int add = 0;
2126 int i;
2127
2128 dsi.vc[0].fifo_size = size1;
2129 dsi.vc[1].fifo_size = size2;
2130 dsi.vc[2].fifo_size = size3;
2131 dsi.vc[3].fifo_size = size4;
2132
2133 for (i = 0; i < 4; i++) {
2134 u8 v;
2135 int size = dsi.vc[i].fifo_size;
2136
2137 if (add + size > 4) {
2138 DSSERR("Illegal FIFO configuration\n");
2139 BUG();
2140 }
2141
2142 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2143 r |= v << (8 * i);
2144 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2145 add += size;
2146 }
2147
2148 dsi_write_reg(DSI_RX_FIFO_VC_SIZE, r);
2149}
2150
2151static int dsi_force_tx_stop_mode_io(void)
2152{
2153 u32 r;
2154
2155 r = dsi_read_reg(DSI_TIMING1);
2156 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2157 dsi_write_reg(DSI_TIMING1, r);
2158
2159 if (wait_for_bit_change(DSI_TIMING1, 15, 0) != 0) {
2160 DSSERR("TX_STOP bit not going down\n");
2161 return -EIO;
2162 }
2163
2164 return 0;
2165}
2166
Archit Tanejacf398fb2011-03-23 09:59:34 +00002167static bool dsi_vc_is_enabled(int channel)
2168{
2169 return REG_GET(DSI_VC_CTRL(channel), 0, 0);
2170}
2171
2172static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2173{
2174 const int channel = dsi.update_channel;
2175 u8 bit = dsi.te_enabled ? 30 : 31;
2176
2177 if (REG_GET(DSI_VC_TE(channel), bit, bit) == 0)
2178 complete((struct completion *)data);
2179}
2180
2181static int dsi_sync_vc_vp(int channel)
2182{
2183 int r = 0;
2184 u8 bit;
2185
2186 DECLARE_COMPLETION_ONSTACK(completion);
2187
2188 bit = dsi.te_enabled ? 30 : 31;
2189
2190 r = dsi_register_isr_vc(channel, dsi_packet_sent_handler_vp,
2191 &completion, DSI_VC_IRQ_PACKET_SENT);
2192 if (r)
2193 goto err0;
2194
2195 /* Wait for completion only if TE_EN/TE_START is still set */
2196 if (REG_GET(DSI_VC_TE(channel), bit, bit)) {
2197 if (wait_for_completion_timeout(&completion,
2198 msecs_to_jiffies(10)) == 0) {
2199 DSSERR("Failed to complete previous frame transfer\n");
2200 r = -EIO;
2201 goto err1;
2202 }
2203 }
2204
2205 dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_vp,
2206 &completion, DSI_VC_IRQ_PACKET_SENT);
2207
2208 return 0;
2209err1:
2210 dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_vp, &completion,
2211 DSI_VC_IRQ_PACKET_SENT);
2212err0:
2213 return r;
2214}
2215
2216static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2217{
2218 const int channel = dsi.update_channel;
2219
2220 if (REG_GET(DSI_VC_CTRL(channel), 5, 5) == 0)
2221 complete((struct completion *)data);
2222}
2223
2224static int dsi_sync_vc_l4(int channel)
2225{
2226 int r = 0;
2227
2228 DECLARE_COMPLETION_ONSTACK(completion);
2229
2230 r = dsi_register_isr_vc(channel, dsi_packet_sent_handler_l4,
2231 &completion, DSI_VC_IRQ_PACKET_SENT);
2232 if (r)
2233 goto err0;
2234
2235 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
2236 if (REG_GET(DSI_VC_CTRL(channel), 5, 5)) {
2237 if (wait_for_completion_timeout(&completion,
2238 msecs_to_jiffies(10)) == 0) {
2239 DSSERR("Failed to complete previous l4 transfer\n");
2240 r = -EIO;
2241 goto err1;
2242 }
2243 }
2244
2245 dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_l4,
2246 &completion, DSI_VC_IRQ_PACKET_SENT);
2247
2248 return 0;
2249err1:
2250 dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_l4,
2251 &completion, DSI_VC_IRQ_PACKET_SENT);
2252err0:
2253 return r;
2254}
2255
2256static int dsi_sync_vc(int channel)
2257{
2258 WARN_ON(!dsi_bus_is_locked());
2259
2260 WARN_ON(in_interrupt());
2261
2262 if (!dsi_vc_is_enabled(channel))
2263 return 0;
2264
2265 switch (dsi.vc[channel].mode) {
2266 case DSI_VC_MODE_VP:
2267 return dsi_sync_vc_vp(channel);
2268 case DSI_VC_MODE_L4:
2269 return dsi_sync_vc_l4(channel);
2270 default:
2271 BUG();
2272 }
2273}
2274
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002275static int dsi_vc_enable(int channel, bool enable)
2276{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002277 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2278 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002279
2280 enable = enable ? 1 : 0;
2281
2282 REG_FLD_MOD(DSI_VC_CTRL(channel), enable, 0, 0);
2283
2284 if (wait_for_bit_change(DSI_VC_CTRL(channel), 0, enable) != enable) {
2285 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2286 return -EIO;
2287 }
2288
2289 return 0;
2290}
2291
2292static void dsi_vc_initial_config(int channel)
2293{
2294 u32 r;
2295
2296 DSSDBGF("%d", channel);
2297
2298 r = dsi_read_reg(DSI_VC_CTRL(channel));
2299
2300 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2301 DSSERR("VC(%d) busy when trying to configure it!\n",
2302 channel);
2303
2304 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2305 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2306 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2307 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2308 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2309 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2310 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002311 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2312 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002313
2314 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2315 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2316
2317 dsi_write_reg(DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002318}
2319
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002320static int dsi_vc_config_l4(int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002321{
2322 if (dsi.vc[channel].mode == DSI_VC_MODE_L4)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002323 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002324
2325 DSSDBGF("%d", channel);
2326
Archit Tanejacf398fb2011-03-23 09:59:34 +00002327 dsi_sync_vc(channel);
2328
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002329 dsi_vc_enable(channel, 0);
2330
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002331 /* VC_BUSY */
2332 if (wait_for_bit_change(DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002333 DSSERR("vc(%d) busy when trying to config for L4\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002334 return -EIO;
2335 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002336
2337 REG_FLD_MOD(DSI_VC_CTRL(channel), 0, 1, 1); /* SOURCE, 0 = L4 */
2338
Archit Taneja9613c022011-03-22 06:33:36 -05002339 /* DCS_CMD_ENABLE */
2340 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
2341 REG_FLD_MOD(DSI_VC_CTRL(channel), 0, 30, 30);
2342
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002343 dsi_vc_enable(channel, 1);
2344
2345 dsi.vc[channel].mode = DSI_VC_MODE_L4;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002346
2347 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002348}
2349
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002350static int dsi_vc_config_vp(int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002351{
2352 if (dsi.vc[channel].mode == DSI_VC_MODE_VP)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002353 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002354
2355 DSSDBGF("%d", channel);
2356
Archit Tanejacf398fb2011-03-23 09:59:34 +00002357 dsi_sync_vc(channel);
2358
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002359 dsi_vc_enable(channel, 0);
2360
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002361 /* VC_BUSY */
2362 if (wait_for_bit_change(DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002363 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002364 return -EIO;
2365 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002366
2367 REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 1, 1); /* SOURCE, 1 = video port */
2368
Archit Taneja9613c022011-03-22 06:33:36 -05002369 /* DCS_CMD_ENABLE */
2370 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
2371 REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 30, 30);
2372
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002373 dsi_vc_enable(channel, 1);
2374
2375 dsi.vc[channel].mode = DSI_VC_MODE_VP;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002376
2377 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002378}
2379
2380
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002381void omapdss_dsi_vc_enable_hs(int channel, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002382{
2383 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2384
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002385 WARN_ON(!dsi_bus_is_locked());
2386
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002387 dsi_vc_enable(channel, 0);
2388 dsi_if_enable(0);
2389
2390 REG_FLD_MOD(DSI_VC_CTRL(channel), enable, 9, 9);
2391
2392 dsi_vc_enable(channel, 1);
2393 dsi_if_enable(1);
2394
2395 dsi_force_tx_stop_mode_io();
2396}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002397EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002398
2399static void dsi_vc_flush_long_data(int channel)
2400{
2401 while (REG_GET(DSI_VC_CTRL(channel), 20, 20)) {
2402 u32 val;
2403 val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
2404 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2405 (val >> 0) & 0xff,
2406 (val >> 8) & 0xff,
2407 (val >> 16) & 0xff,
2408 (val >> 24) & 0xff);
2409 }
2410}
2411
2412static void dsi_show_rx_ack_with_err(u16 err)
2413{
2414 DSSERR("\tACK with ERROR (%#x):\n", err);
2415 if (err & (1 << 0))
2416 DSSERR("\t\tSoT Error\n");
2417 if (err & (1 << 1))
2418 DSSERR("\t\tSoT Sync Error\n");
2419 if (err & (1 << 2))
2420 DSSERR("\t\tEoT Sync Error\n");
2421 if (err & (1 << 3))
2422 DSSERR("\t\tEscape Mode Entry Command Error\n");
2423 if (err & (1 << 4))
2424 DSSERR("\t\tLP Transmit Sync Error\n");
2425 if (err & (1 << 5))
2426 DSSERR("\t\tHS Receive Timeout Error\n");
2427 if (err & (1 << 6))
2428 DSSERR("\t\tFalse Control Error\n");
2429 if (err & (1 << 7))
2430 DSSERR("\t\t(reserved7)\n");
2431 if (err & (1 << 8))
2432 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2433 if (err & (1 << 9))
2434 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2435 if (err & (1 << 10))
2436 DSSERR("\t\tChecksum Error\n");
2437 if (err & (1 << 11))
2438 DSSERR("\t\tData type not recognized\n");
2439 if (err & (1 << 12))
2440 DSSERR("\t\tInvalid VC ID\n");
2441 if (err & (1 << 13))
2442 DSSERR("\t\tInvalid Transmission Length\n");
2443 if (err & (1 << 14))
2444 DSSERR("\t\t(reserved14)\n");
2445 if (err & (1 << 15))
2446 DSSERR("\t\tDSI Protocol Violation\n");
2447}
2448
2449static u16 dsi_vc_flush_receive_data(int channel)
2450{
2451 /* RX_FIFO_NOT_EMPTY */
2452 while (REG_GET(DSI_VC_CTRL(channel), 20, 20)) {
2453 u32 val;
2454 u8 dt;
2455 val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002456 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002457 dt = FLD_GET(val, 5, 0);
2458 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
2459 u16 err = FLD_GET(val, 23, 8);
2460 dsi_show_rx_ack_with_err(err);
2461 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002462 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002463 FLD_GET(val, 23, 8));
2464 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002465 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002466 FLD_GET(val, 23, 8));
2467 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002468 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002469 FLD_GET(val, 23, 8));
2470 dsi_vc_flush_long_data(channel);
2471 } else {
2472 DSSERR("\tunknown datatype 0x%02x\n", dt);
2473 }
2474 }
2475 return 0;
2476}
2477
2478static int dsi_vc_send_bta(int channel)
2479{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002480 if (dsi.debug_write || dsi.debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002481 DSSDBG("dsi_vc_send_bta %d\n", channel);
2482
Tomi Valkeinen4f765022010-01-18 16:27:52 +02002483 WARN_ON(!dsi_bus_is_locked());
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002484
2485 if (REG_GET(DSI_VC_CTRL(channel), 20, 20)) { /* RX_FIFO_NOT_EMPTY */
2486 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
2487 dsi_vc_flush_receive_data(channel);
2488 }
2489
2490 REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
2491
2492 return 0;
2493}
2494
2495int dsi_vc_send_bta_sync(int channel)
2496{
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002497 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002498 int r = 0;
2499 u32 err;
2500
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002501 r = dsi_register_isr_vc(channel, dsi_completion_handler,
2502 &completion, DSI_VC_IRQ_BTA);
2503 if (r)
2504 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002505
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002506 r = dsi_register_isr(dsi_completion_handler, &completion,
2507 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002508 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002509 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002510
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002511 r = dsi_vc_send_bta(channel);
2512 if (r)
2513 goto err2;
2514
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002515 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002516 msecs_to_jiffies(500)) == 0) {
2517 DSSERR("Failed to receive BTA\n");
2518 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002519 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002520 }
2521
2522 err = dsi_get_errors();
2523 if (err) {
2524 DSSERR("Error while sending BTA: %x\n", err);
2525 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002526 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002527 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002528err2:
2529 dsi_unregister_isr(dsi_completion_handler, &completion,
2530 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002531err1:
2532 dsi_unregister_isr_vc(channel, dsi_completion_handler,
2533 &completion, DSI_VC_IRQ_BTA);
2534err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002535 return r;
2536}
2537EXPORT_SYMBOL(dsi_vc_send_bta_sync);
2538
2539static inline void dsi_vc_write_long_header(int channel, u8 data_type,
2540 u16 len, u8 ecc)
2541{
2542 u32 val;
2543 u8 data_id;
2544
Tomi Valkeinen4f765022010-01-18 16:27:52 +02002545 WARN_ON(!dsi_bus_is_locked());
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002546
Archit Taneja5ee3c142011-03-02 12:35:53 +05302547 data_id = data_type | dsi.vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002548
2549 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2550 FLD_VAL(ecc, 31, 24);
2551
2552 dsi_write_reg(DSI_VC_LONG_PACKET_HEADER(channel), val);
2553}
2554
2555static inline void dsi_vc_write_long_payload(int channel,
2556 u8 b1, u8 b2, u8 b3, u8 b4)
2557{
2558 u32 val;
2559
2560 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2561
2562/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2563 b1, b2, b3, b4, val); */
2564
2565 dsi_write_reg(DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
2566}
2567
2568static int dsi_vc_send_long(int channel, u8 data_type, u8 *data, u16 len,
2569 u8 ecc)
2570{
2571 /*u32 val; */
2572 int i;
2573 u8 *p;
2574 int r = 0;
2575 u8 b1, b2, b3, b4;
2576
2577 if (dsi.debug_write)
2578 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2579
2580 /* len + header */
2581 if (dsi.vc[channel].fifo_size * 32 * 4 < len + 4) {
2582 DSSERR("unable to send long packet: packet too long.\n");
2583 return -EINVAL;
2584 }
2585
2586 dsi_vc_config_l4(channel);
2587
2588 dsi_vc_write_long_header(channel, data_type, len, ecc);
2589
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002590 p = data;
2591 for (i = 0; i < len >> 2; i++) {
2592 if (dsi.debug_write)
2593 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002594
2595 b1 = *p++;
2596 b2 = *p++;
2597 b3 = *p++;
2598 b4 = *p++;
2599
2600 dsi_vc_write_long_payload(channel, b1, b2, b3, b4);
2601 }
2602
2603 i = len % 4;
2604 if (i) {
2605 b1 = 0; b2 = 0; b3 = 0;
2606
2607 if (dsi.debug_write)
2608 DSSDBG("\tsending remainder bytes %d\n", i);
2609
2610 switch (i) {
2611 case 3:
2612 b1 = *p++;
2613 b2 = *p++;
2614 b3 = *p++;
2615 break;
2616 case 2:
2617 b1 = *p++;
2618 b2 = *p++;
2619 break;
2620 case 1:
2621 b1 = *p++;
2622 break;
2623 }
2624
2625 dsi_vc_write_long_payload(channel, b1, b2, b3, 0);
2626 }
2627
2628 return r;
2629}
2630
2631static int dsi_vc_send_short(int channel, u8 data_type, u16 data, u8 ecc)
2632{
2633 u32 r;
2634 u8 data_id;
2635
Tomi Valkeinen4f765022010-01-18 16:27:52 +02002636 WARN_ON(!dsi_bus_is_locked());
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002637
2638 if (dsi.debug_write)
2639 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
2640 channel,
2641 data_type, data & 0xff, (data >> 8) & 0xff);
2642
2643 dsi_vc_config_l4(channel);
2644
2645 if (FLD_GET(dsi_read_reg(DSI_VC_CTRL(channel)), 16, 16)) {
2646 DSSERR("ERROR FIFO FULL, aborting transfer\n");
2647 return -EINVAL;
2648 }
2649
Archit Taneja5ee3c142011-03-02 12:35:53 +05302650 data_id = data_type | dsi.vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002651
2652 r = (data_id << 0) | (data << 8) | (ecc << 24);
2653
2654 dsi_write_reg(DSI_VC_SHORT_PACKET_HEADER(channel), r);
2655
2656 return 0;
2657}
2658
2659int dsi_vc_send_null(int channel)
2660{
2661 u8 nullpkg[] = {0, 0, 0, 0};
Tomi Valkeinen397bb3c2009-12-03 13:37:31 +02002662 return dsi_vc_send_long(channel, DSI_DT_NULL_PACKET, nullpkg, 4, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002663}
2664EXPORT_SYMBOL(dsi_vc_send_null);
2665
2666int dsi_vc_dcs_write_nosync(int channel, u8 *data, int len)
2667{
2668 int r;
2669
2670 BUG_ON(len == 0);
2671
2672 if (len == 1) {
2673 r = dsi_vc_send_short(channel, DSI_DT_DCS_SHORT_WRITE_0,
2674 data[0], 0);
2675 } else if (len == 2) {
2676 r = dsi_vc_send_short(channel, DSI_DT_DCS_SHORT_WRITE_1,
2677 data[0] | (data[1] << 8), 0);
2678 } else {
2679 /* 0x39 = DCS Long Write */
2680 r = dsi_vc_send_long(channel, DSI_DT_DCS_LONG_WRITE,
2681 data, len, 0);
2682 }
2683
2684 return r;
2685}
2686EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
2687
2688int dsi_vc_dcs_write(int channel, u8 *data, int len)
2689{
2690 int r;
2691
2692 r = dsi_vc_dcs_write_nosync(channel, data, len);
2693 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002694 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002695
2696 r = dsi_vc_send_bta_sync(channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002697 if (r)
2698 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002699
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03002700 if (REG_GET(DSI_VC_CTRL(channel), 20, 20)) { /* RX_FIFO_NOT_EMPTY */
2701 DSSERR("rx fifo not empty after write, dumping data:\n");
2702 dsi_vc_flush_receive_data(channel);
2703 r = -EIO;
2704 goto err;
2705 }
2706
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002707 return 0;
2708err:
2709 DSSERR("dsi_vc_dcs_write(ch %d, cmd 0x%02x, len %d) failed\n",
2710 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002711 return r;
2712}
2713EXPORT_SYMBOL(dsi_vc_dcs_write);
2714
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02002715int dsi_vc_dcs_write_0(int channel, u8 dcs_cmd)
2716{
2717 return dsi_vc_dcs_write(channel, &dcs_cmd, 1);
2718}
2719EXPORT_SYMBOL(dsi_vc_dcs_write_0);
2720
2721int dsi_vc_dcs_write_1(int channel, u8 dcs_cmd, u8 param)
2722{
2723 u8 buf[2];
2724 buf[0] = dcs_cmd;
2725 buf[1] = param;
2726 return dsi_vc_dcs_write(channel, buf, 2);
2727}
2728EXPORT_SYMBOL(dsi_vc_dcs_write_1);
2729
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002730int dsi_vc_dcs_read(int channel, u8 dcs_cmd, u8 *buf, int buflen)
2731{
2732 u32 val;
2733 u8 dt;
2734 int r;
2735
2736 if (dsi.debug_read)
Tomi Valkeinenff90a342009-12-03 13:38:04 +02002737 DSSDBG("dsi_vc_dcs_read(ch%d, dcs_cmd %x)\n", channel, dcs_cmd);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002738
2739 r = dsi_vc_send_short(channel, DSI_DT_DCS_READ, dcs_cmd, 0);
2740 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002741 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002742
2743 r = dsi_vc_send_bta_sync(channel);
2744 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002745 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002746
2747 /* RX_FIFO_NOT_EMPTY */
2748 if (REG_GET(DSI_VC_CTRL(channel), 20, 20) == 0) {
2749 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002750 r = -EIO;
2751 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002752 }
2753
2754 val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
2755 if (dsi.debug_read)
2756 DSSDBG("\theader: %08x\n", val);
2757 dt = FLD_GET(val, 5, 0);
2758 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
2759 u16 err = FLD_GET(val, 23, 8);
2760 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002761 r = -EIO;
2762 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002763
2764 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
2765 u8 data = FLD_GET(val, 15, 8);
2766 if (dsi.debug_read)
2767 DSSDBG("\tDCS short response, 1 byte: %02x\n", data);
2768
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002769 if (buflen < 1) {
2770 r = -EIO;
2771 goto err;
2772 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002773
2774 buf[0] = data;
2775
2776 return 1;
2777 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
2778 u16 data = FLD_GET(val, 23, 8);
2779 if (dsi.debug_read)
2780 DSSDBG("\tDCS short response, 2 byte: %04x\n", data);
2781
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002782 if (buflen < 2) {
2783 r = -EIO;
2784 goto err;
2785 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002786
2787 buf[0] = data & 0xff;
2788 buf[1] = (data >> 8) & 0xff;
2789
2790 return 2;
2791 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
2792 int w;
2793 int len = FLD_GET(val, 23, 8);
2794 if (dsi.debug_read)
2795 DSSDBG("\tDCS long response, len %d\n", len);
2796
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002797 if (len > buflen) {
2798 r = -EIO;
2799 goto err;
2800 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002801
2802 /* two byte checksum ends the packet, not included in len */
2803 for (w = 0; w < len + 2;) {
2804 int b;
2805 val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
2806 if (dsi.debug_read)
2807 DSSDBG("\t\t%02x %02x %02x %02x\n",
2808 (val >> 0) & 0xff,
2809 (val >> 8) & 0xff,
2810 (val >> 16) & 0xff,
2811 (val >> 24) & 0xff);
2812
2813 for (b = 0; b < 4; ++b) {
2814 if (w < len)
2815 buf[w] = (val >> (b * 8)) & 0xff;
2816 /* we discard the 2 byte checksum */
2817 ++w;
2818 }
2819 }
2820
2821 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002822 } else {
2823 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002824 r = -EIO;
2825 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002826 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002827
2828 BUG();
2829err:
2830 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n",
2831 channel, dcs_cmd);
2832 return r;
2833
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002834}
2835EXPORT_SYMBOL(dsi_vc_dcs_read);
2836
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02002837int dsi_vc_dcs_read_1(int channel, u8 dcs_cmd, u8 *data)
2838{
2839 int r;
2840
2841 r = dsi_vc_dcs_read(channel, dcs_cmd, data, 1);
2842
2843 if (r < 0)
2844 return r;
2845
2846 if (r != 1)
2847 return -EIO;
2848
2849 return 0;
2850}
2851EXPORT_SYMBOL(dsi_vc_dcs_read_1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002852
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03002853int dsi_vc_dcs_read_2(int channel, u8 dcs_cmd, u8 *data1, u8 *data2)
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02002854{
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03002855 u8 buf[2];
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02002856 int r;
2857
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03002858 r = dsi_vc_dcs_read(channel, dcs_cmd, buf, 2);
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02002859
2860 if (r < 0)
2861 return r;
2862
2863 if (r != 2)
2864 return -EIO;
2865
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03002866 *data1 = buf[0];
2867 *data2 = buf[1];
2868
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02002869 return 0;
2870}
2871EXPORT_SYMBOL(dsi_vc_dcs_read_2);
2872
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002873int dsi_vc_set_max_rx_packet_size(int channel, u16 len)
2874{
Tomi Valkeinenfa15c792010-05-14 17:42:07 +03002875 return dsi_vc_send_short(channel, DSI_DT_SET_MAX_RET_PKG_SIZE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002876 len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002877}
2878EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
2879
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002880static int dsi_enter_ulps(void)
2881{
2882 DECLARE_COMPLETION_ONSTACK(completion);
2883 int r;
2884
2885 DSSDBGF();
2886
2887 WARN_ON(!dsi_bus_is_locked());
2888
2889 WARN_ON(dsi.ulps_enabled);
2890
2891 if (dsi.ulps_enabled)
2892 return 0;
2893
2894 if (REG_GET(DSI_CLK_CTRL, 13, 13)) {
2895 DSSERR("DDR_CLK_ALWAYS_ON enabled when entering ULPS\n");
2896 return -EIO;
2897 }
2898
2899 dsi_sync_vc(0);
2900 dsi_sync_vc(1);
2901 dsi_sync_vc(2);
2902 dsi_sync_vc(3);
2903
2904 dsi_force_tx_stop_mode_io();
2905
2906 dsi_vc_enable(0, false);
2907 dsi_vc_enable(1, false);
2908 dsi_vc_enable(2, false);
2909 dsi_vc_enable(3, false);
2910
2911 if (REG_GET(DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
2912 DSSERR("HS busy when enabling ULPS\n");
2913 return -EIO;
2914 }
2915
2916 if (REG_GET(DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
2917 DSSERR("LP busy when enabling ULPS\n");
2918 return -EIO;
2919 }
2920
2921 r = dsi_register_isr_cio(dsi_completion_handler, &completion,
2922 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
2923 if (r)
2924 return r;
2925
2926 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
2927 /* LANEx_ULPS_SIG2 */
2928 REG_FLD_MOD(DSI_COMPLEXIO_CFG2, (1 << 0) | (1 << 1) | (1 << 2), 7, 5);
2929
2930 if (wait_for_completion_timeout(&completion,
2931 msecs_to_jiffies(1000)) == 0) {
2932 DSSERR("ULPS enable timeout\n");
2933 r = -EIO;
2934 goto err;
2935 }
2936
2937 dsi_unregister_isr_cio(dsi_completion_handler, &completion,
2938 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
2939
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002940 dsi_cio_power(DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002941
2942 dsi_if_enable(false);
2943
2944 dsi.ulps_enabled = true;
2945
2946 return 0;
2947
2948err:
2949 dsi_unregister_isr_cio(dsi_completion_handler, &completion,
2950 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
2951 return r;
2952}
2953
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002954static void dsi_set_lp_rx_timeout(unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002955{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002956 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002957 unsigned long total_ticks;
2958 u32 r;
2959
2960 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002961
2962 /* ticks in DSI_FCK */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002963 fck = dsi_fclk_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002964
2965 r = dsi_read_reg(DSI_TIMING2);
2966 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002967 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
2968 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002969 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
2970 dsi_write_reg(DSI_TIMING2, r);
2971
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002972 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
2973
2974 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
2975 total_ticks,
2976 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
2977 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002978}
2979
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002980static void dsi_set_ta_timeout(unsigned ticks, bool x8, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002981{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002982 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002983 unsigned long total_ticks;
2984 u32 r;
2985
2986 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002987
2988 /* ticks in DSI_FCK */
2989 fck = dsi_fclk_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002990
2991 r = dsi_read_reg(DSI_TIMING1);
2992 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002993 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
2994 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002995 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
2996 dsi_write_reg(DSI_TIMING1, r);
2997
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03002998 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
2999
3000 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3001 total_ticks,
3002 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3003 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003004}
3005
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003006static void dsi_set_stop_state_counter(unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003007{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003008 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003009 unsigned long total_ticks;
3010 u32 r;
3011
3012 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003013
3014 /* ticks in DSI_FCK */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003015 fck = dsi_fclk_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003016
3017 r = dsi_read_reg(DSI_TIMING1);
3018 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003019 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
3020 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003021 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3022 dsi_write_reg(DSI_TIMING1, r);
3023
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003024 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3025
3026 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3027 total_ticks,
3028 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3029 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003030}
3031
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003032static void dsi_set_hs_tx_timeout(unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003033{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003034 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003035 unsigned long total_ticks;
3036 u32 r;
3037
3038 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003039
3040 /* ticks in TxByteClkHS */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003041 fck = dsi_get_txbyteclkhs();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003042
3043 r = dsi_read_reg(DSI_TIMING2);
3044 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003045 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
3046 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003047 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3048 dsi_write_reg(DSI_TIMING2, r);
3049
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003050 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3051
3052 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3053 total_ticks,
3054 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3055 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003056}
3057static int dsi_proto_config(struct omap_dss_device *dssdev)
3058{
3059 u32 r;
3060 int buswidth = 0;
3061
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003062 dsi_config_tx_fifo(DSI_FIFO_SIZE_32,
3063 DSI_FIFO_SIZE_32,
3064 DSI_FIFO_SIZE_32,
3065 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003066
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003067 dsi_config_rx_fifo(DSI_FIFO_SIZE_32,
3068 DSI_FIFO_SIZE_32,
3069 DSI_FIFO_SIZE_32,
3070 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003071
3072 /* XXX what values for the timeouts? */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003073 dsi_set_stop_state_counter(0x1000, false, false);
3074 dsi_set_ta_timeout(0x1fff, true, true);
3075 dsi_set_lp_rx_timeout(0x1fff, true, true);
3076 dsi_set_hs_tx_timeout(0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003077
3078 switch (dssdev->ctrl.pixel_size) {
3079 case 16:
3080 buswidth = 0;
3081 break;
3082 case 18:
3083 buswidth = 1;
3084 break;
3085 case 24:
3086 buswidth = 2;
3087 break;
3088 default:
3089 BUG();
3090 }
3091
3092 r = dsi_read_reg(DSI_CTRL);
3093 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3094 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3095 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3096 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3097 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3098 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
3099 r = FLD_MOD(r, 2, 13, 12); /* LINE_BUFFER, 2 lines */
3100 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3101 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003102 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3103 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3104 /* DCS_CMD_CODE, 1=start, 0=continue */
3105 r = FLD_MOD(r, 0, 25, 25);
3106 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003107
3108 dsi_write_reg(DSI_CTRL, r);
3109
3110 dsi_vc_initial_config(0);
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003111 dsi_vc_initial_config(1);
3112 dsi_vc_initial_config(2);
3113 dsi_vc_initial_config(3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003114
3115 return 0;
3116}
3117
3118static void dsi_proto_timings(struct omap_dss_device *dssdev)
3119{
3120 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3121 unsigned tclk_pre, tclk_post;
3122 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3123 unsigned ths_trail, ths_exit;
3124 unsigned ddr_clk_pre, ddr_clk_post;
3125 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3126 unsigned ths_eot;
3127 u32 r;
3128
3129 r = dsi_read_reg(DSI_DSIPHY_CFG0);
3130 ths_prepare = FLD_GET(r, 31, 24);
3131 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3132 ths_zero = ths_prepare_ths_zero - ths_prepare;
3133 ths_trail = FLD_GET(r, 15, 8);
3134 ths_exit = FLD_GET(r, 7, 0);
3135
3136 r = dsi_read_reg(DSI_DSIPHY_CFG1);
3137 tlpx = FLD_GET(r, 22, 16) * 2;
3138 tclk_trail = FLD_GET(r, 15, 8);
3139 tclk_zero = FLD_GET(r, 7, 0);
3140
3141 r = dsi_read_reg(DSI_DSIPHY_CFG2);
3142 tclk_prepare = FLD_GET(r, 7, 0);
3143
3144 /* min 8*UI */
3145 tclk_pre = 20;
3146 /* min 60ns + 52*UI */
3147 tclk_post = ns2ddr(60) + 26;
3148
3149 /* ths_eot is 2 for 2 datalanes and 4 for 1 datalane */
3150 if (dssdev->phy.dsi.data1_lane != 0 &&
3151 dssdev->phy.dsi.data2_lane != 0)
3152 ths_eot = 2;
3153 else
3154 ths_eot = 4;
3155
3156 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3157 4);
3158 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3159
3160 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3161 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3162
3163 r = dsi_read_reg(DSI_CLK_TIMING);
3164 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3165 r = FLD_MOD(r, ddr_clk_post, 7, 0);
3166 dsi_write_reg(DSI_CLK_TIMING, r);
3167
3168 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3169 ddr_clk_pre,
3170 ddr_clk_post);
3171
3172 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3173 DIV_ROUND_UP(ths_prepare, 4) +
3174 DIV_ROUND_UP(ths_zero + 3, 4);
3175
3176 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3177
3178 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3179 FLD_VAL(exit_hs_mode_lat, 15, 0);
3180 dsi_write_reg(DSI_VM_TIMING7, r);
3181
3182 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3183 enter_hs_mode_lat, exit_hs_mode_lat);
3184}
3185
3186
3187#define DSI_DECL_VARS \
3188 int __dsi_cb = 0; u32 __dsi_cv = 0;
3189
3190#define DSI_FLUSH(ch) \
3191 if (__dsi_cb > 0) { \
3192 /*DSSDBG("sending long packet %#010x\n", __dsi_cv);*/ \
3193 dsi_write_reg(DSI_VC_LONG_PACKET_PAYLOAD(ch), __dsi_cv); \
3194 __dsi_cb = __dsi_cv = 0; \
3195 }
3196
3197#define DSI_PUSH(ch, data) \
3198 do { \
3199 __dsi_cv |= (data) << (__dsi_cb * 8); \
3200 /*DSSDBG("cv = %#010x, cb = %d\n", __dsi_cv, __dsi_cb);*/ \
3201 if (++__dsi_cb > 3) \
3202 DSI_FLUSH(ch); \
3203 } while (0)
3204
3205static int dsi_update_screen_l4(struct omap_dss_device *dssdev,
3206 int x, int y, int w, int h)
3207{
3208 /* Note: supports only 24bit colors in 32bit container */
3209 int first = 1;
3210 int fifo_stalls = 0;
3211 int max_dsi_packet_size;
3212 int max_data_per_packet;
3213 int max_pixels_per_packet;
3214 int pixels_left;
3215 int bytespp = dssdev->ctrl.pixel_size / 8;
3216 int scr_width;
3217 u32 __iomem *data;
3218 int start_offset;
3219 int horiz_inc;
3220 int current_x;
3221 struct omap_overlay *ovl;
3222
3223 debug_irq = 0;
3224
3225 DSSDBG("dsi_update_screen_l4 (%d,%d %dx%d)\n",
3226 x, y, w, h);
3227
3228 ovl = dssdev->manager->overlays[0];
3229
3230 if (ovl->info.color_mode != OMAP_DSS_COLOR_RGB24U)
3231 return -EINVAL;
3232
3233 if (dssdev->ctrl.pixel_size != 24)
3234 return -EINVAL;
3235
3236 scr_width = ovl->info.screen_width;
3237 data = ovl->info.vaddr;
3238
3239 start_offset = scr_width * y + x;
3240 horiz_inc = scr_width - w;
3241 current_x = x;
3242
3243 /* We need header(4) + DCSCMD(1) + pixels(numpix*bytespp) bytes
3244 * in fifo */
3245
3246 /* When using CPU, max long packet size is TX buffer size */
3247 max_dsi_packet_size = dsi.vc[0].fifo_size * 32 * 4;
3248
3249 /* we seem to get better perf if we divide the tx fifo to half,
3250 and while the other half is being sent, we fill the other half
3251 max_dsi_packet_size /= 2; */
3252
3253 max_data_per_packet = max_dsi_packet_size - 4 - 1;
3254
3255 max_pixels_per_packet = max_data_per_packet / bytespp;
3256
3257 DSSDBG("max_pixels_per_packet %d\n", max_pixels_per_packet);
3258
3259 pixels_left = w * h;
3260
3261 DSSDBG("total pixels %d\n", pixels_left);
3262
3263 data += start_offset;
3264
3265 while (pixels_left > 0) {
3266 /* 0x2c = write_memory_start */
3267 /* 0x3c = write_memory_continue */
3268 u8 dcs_cmd = first ? 0x2c : 0x3c;
3269 int pixels;
3270 DSI_DECL_VARS;
3271 first = 0;
3272
3273#if 1
3274 /* using fifo not empty */
3275 /* TX_FIFO_NOT_EMPTY */
3276 while (FLD_GET(dsi_read_reg(DSI_VC_CTRL(0)), 5, 5)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003277 fifo_stalls++;
3278 if (fifo_stalls > 0xfffff) {
3279 DSSERR("fifo stalls overflow, pixels left %d\n",
3280 pixels_left);
3281 dsi_if_enable(0);
3282 return -EIO;
3283 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02003284 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003285 }
3286#elif 1
3287 /* using fifo emptiness */
3288 while ((REG_GET(DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 <
3289 max_dsi_packet_size) {
3290 fifo_stalls++;
3291 if (fifo_stalls > 0xfffff) {
3292 DSSERR("fifo stalls overflow, pixels left %d\n",
3293 pixels_left);
3294 dsi_if_enable(0);
3295 return -EIO;
3296 }
3297 }
3298#else
3299 while ((REG_GET(DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 == 0) {
3300 fifo_stalls++;
3301 if (fifo_stalls > 0xfffff) {
3302 DSSERR("fifo stalls overflow, pixels left %d\n",
3303 pixels_left);
3304 dsi_if_enable(0);
3305 return -EIO;
3306 }
3307 }
3308#endif
3309 pixels = min(max_pixels_per_packet, pixels_left);
3310
3311 pixels_left -= pixels;
3312
3313 dsi_vc_write_long_header(0, DSI_DT_DCS_LONG_WRITE,
3314 1 + pixels * bytespp, 0);
3315
3316 DSI_PUSH(0, dcs_cmd);
3317
3318 while (pixels-- > 0) {
3319 u32 pix = __raw_readl(data++);
3320
3321 DSI_PUSH(0, (pix >> 16) & 0xff);
3322 DSI_PUSH(0, (pix >> 8) & 0xff);
3323 DSI_PUSH(0, (pix >> 0) & 0xff);
3324
3325 current_x++;
3326 if (current_x == x+w) {
3327 current_x = x;
3328 data += horiz_inc;
3329 }
3330 }
3331
3332 DSI_FLUSH(0);
3333 }
3334
3335 return 0;
3336}
3337
3338static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
3339 u16 x, u16 y, u16 w, u16 h)
3340{
3341 unsigned bytespp;
3342 unsigned bytespl;
3343 unsigned bytespf;
3344 unsigned total_len;
3345 unsigned packet_payload;
3346 unsigned packet_len;
3347 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003348 int r;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003349 const unsigned channel = dsi.update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003350 /* line buffer is 1024 x 24bits */
3351 /* XXX: for some reason using full buffer size causes considerable TX
3352 * slowdown with update sizes that fill the whole buffer */
3353 const unsigned line_buf_size = 1023 * 3;
3354
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02003355 DSSDBG("dsi_update_screen_dispc(%d,%d %dx%d)\n",
3356 x, y, w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003357
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003358 dsi_vc_config_vp(channel);
3359
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003360 bytespp = dssdev->ctrl.pixel_size / 8;
3361 bytespl = w * bytespp;
3362 bytespf = bytespl * h;
3363
3364 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
3365 * number of lines in a packet. See errata about VP_CLK_RATIO */
3366
3367 if (bytespf < line_buf_size)
3368 packet_payload = bytespf;
3369 else
3370 packet_payload = (line_buf_size) / bytespl * bytespl;
3371
3372 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
3373 total_len = (bytespf / packet_payload) * packet_len;
3374
3375 if (bytespf % packet_payload)
3376 total_len += (bytespf % packet_payload) + 1;
3377
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003378 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
3379 dsi_write_reg(DSI_VC_TE(channel), l);
3380
3381 dsi_vc_write_long_header(channel, DSI_DT_DCS_LONG_WRITE, packet_len, 0);
3382
Tomi Valkeinen942a91a2010-02-10 17:27:39 +02003383 if (dsi.te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003384 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
3385 else
3386 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
3387 dsi_write_reg(DSI_VC_TE(channel), l);
3388
3389 /* We put SIDLEMODE to no-idle for the duration of the transfer,
3390 * because DSS interrupts are not capable of waking up the CPU and the
3391 * framedone interrupt could be delayed for quite a long time. I think
3392 * the same goes for any DSS interrupts, but for some reason I have not
3393 * seen the problem anywhere else than here.
3394 */
3395 dispc_disable_sidle();
3396
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003397 dsi_perf_mark_start();
3398
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003399 r = queue_delayed_work(dsi.workqueue, &dsi.framedone_timeout_work,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003400 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003401 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003402
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003403 dss_start_update(dssdev);
3404
Tomi Valkeinen942a91a2010-02-10 17:27:39 +02003405 if (dsi.te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003406 /* disable LP_RX_TO, so that we can receive TE. Time to wait
3407 * for TE is longer than the timer allows */
3408 REG_FLD_MOD(DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
3409
3410 dsi_vc_send_bta(channel);
3411
3412#ifdef DSI_CATCH_MISSING_TE
3413 mod_timer(&dsi.te_timer, jiffies + msecs_to_jiffies(250));
3414#endif
3415 }
3416}
3417
3418#ifdef DSI_CATCH_MISSING_TE
3419static void dsi_te_timeout(unsigned long arg)
3420{
3421 DSSERR("TE not received for 250ms!\n");
3422}
3423#endif
3424
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003425static void dsi_handle_framedone(int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003426{
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003427 /* SIDLEMODE back to smart-idle */
3428 dispc_enable_sidle();
3429
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003430 if (dsi.te_enabled) {
3431 /* enable LP_RX_TO again after the TE */
3432 REG_FLD_MOD(DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
3433 }
3434
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003435 dsi.framedone_callback(error, dsi.framedone_data);
3436
3437 if (!error)
3438 dsi_perf_show("DISPC");
3439}
3440
3441static void dsi_framedone_timeout_work_callback(struct work_struct *work)
3442{
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003443 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
3444 * 250ms which would conflict with this timeout work. What should be
3445 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003446 * possibly scheduled framedone work. However, cancelling the transfer
3447 * on the HW is buggy, and would probably require resetting the whole
3448 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003449
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003450 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003451
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003452 dsi_handle_framedone(-ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003453}
3454
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003455static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003456{
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003457 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
3458 * turns itself off. However, DSI still has the pixels in its buffers,
3459 * and is sending the data.
3460 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003461
Archit Tanejacf398fb2011-03-23 09:59:34 +00003462 __cancel_delayed_work(&dsi.framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003463
Archit Tanejacf398fb2011-03-23 09:59:34 +00003464 dsi_handle_framedone(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003465
Archit Tanejacf398fb2011-03-23 09:59:34 +00003466#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3467 dispc_fake_vsync_irq();
3468#endif
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003469}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003470
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003471int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03003472 u16 *x, u16 *y, u16 *w, u16 *h,
3473 bool enlarge_update_area)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003474{
3475 u16 dw, dh;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003476
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003477 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003478
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003479 if (*x > dw || *y > dh)
3480 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003481
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003482 if (*x + *w > dw)
3483 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003484
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003485 if (*y + *h > dh)
3486 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003487
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003488 if (*w == 1)
3489 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003490
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003491 if (*w == 0 || *h == 0)
3492 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003493
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003494 dsi_perf_mark_setup();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003495
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003496 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03003497 dss_setup_partial_planes(dssdev, x, y, w, h,
3498 enlarge_update_area);
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003499 dispc_set_lcd_size(dssdev->manager->id, *w, *h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003500 }
3501
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003502 return 0;
3503}
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003504EXPORT_SYMBOL(omap_dsi_prepare_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003505
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003506int omap_dsi_update(struct omap_dss_device *dssdev,
3507 int channel,
3508 u16 x, u16 y, u16 w, u16 h,
3509 void (*callback)(int, void *), void *data)
3510{
3511 dsi.update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003512
Tomi Valkeinena6027712010-05-25 17:01:28 +03003513 /* OMAP DSS cannot send updates of odd widths.
3514 * omap_dsi_prepare_update() makes the widths even, but add a BUG_ON
3515 * here to make sure we catch erroneous updates. Otherwise we'll only
3516 * see rather obscure HW error happening, as DSS halts. */
3517 BUG_ON(x % 2 == 1);
3518
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003519 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
3520 dsi.framedone_callback = callback;
3521 dsi.framedone_data = data;
3522
3523 dsi.update_region.x = x;
3524 dsi.update_region.y = y;
3525 dsi.update_region.w = w;
3526 dsi.update_region.h = h;
3527 dsi.update_region.device = dssdev;
3528
3529 dsi_update_screen_dispc(dssdev, x, y, w, h);
3530 } else {
Archit Tanejae9c31af2010-07-14 14:11:50 +02003531 int r;
3532
3533 r = dsi_update_screen_l4(dssdev, x, y, w, h);
3534 if (r)
3535 return r;
3536
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003537 dsi_perf_show("L4");
3538 callback(0, data);
3539 }
3540
3541 return 0;
3542}
3543EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003544
3545/* Display funcs */
3546
3547static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
3548{
3549 int r;
3550
3551 r = omap_dispc_register_isr(dsi_framedone_irq_callback, NULL,
3552 DISPC_IRQ_FRAMEDONE);
3553 if (r) {
3554 DSSERR("can't get FRAMEDONE irq\n");
3555 return r;
3556 }
3557
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003558 dispc_set_lcd_display_type(dssdev->manager->id,
3559 OMAP_DSS_LCD_DISPLAY_TFT);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003560
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003561 dispc_set_parallel_interface_mode(dssdev->manager->id,
3562 OMAP_DSS_PARALLELMODE_DSI);
3563 dispc_enable_fifohandcheck(dssdev->manager->id, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003564
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003565 dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003566
3567 {
3568 struct omap_video_timings timings = {
3569 .hsw = 1,
3570 .hfp = 1,
3571 .hbp = 1,
3572 .vsw = 1,
3573 .vfp = 0,
3574 .vbp = 0,
3575 };
3576
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003577 dispc_set_lcd_timings(dssdev->manager->id, &timings);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003578 }
3579
3580 return 0;
3581}
3582
3583static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
3584{
3585 omap_dispc_unregister_isr(dsi_framedone_irq_callback, NULL,
3586 DISPC_IRQ_FRAMEDONE);
3587}
3588
3589static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
3590{
3591 struct dsi_clock_info cinfo;
3592 int r;
3593
Archit Taneja1bb47832011-02-24 14:17:30 +05303594 /* we always use DSS_CLK_SYSCK as input clock */
3595 cinfo.use_sys_clk = true;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02003596 cinfo.regn = dssdev->clocks.dsi.regn;
3597 cinfo.regm = dssdev->clocks.dsi.regm;
3598 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
3599 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003600 r = dsi_calc_clock_rates(dssdev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02003601 if (r) {
3602 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003603 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02003604 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003605
3606 r = dsi_pll_set_clock_div(&cinfo);
3607 if (r) {
3608 DSSERR("Failed to set dsi clocks\n");
3609 return r;
3610 }
3611
3612 return 0;
3613}
3614
3615static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
3616{
3617 struct dispc_clock_info dispc_cinfo;
3618 int r;
3619 unsigned long long fck;
3620
Archit Taneja1bb47832011-02-24 14:17:30 +05303621 fck = dsi_get_pll_hsdiv_dispc_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003622
Archit Tanejae8881662011-04-12 13:52:24 +05303623 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
3624 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003625
3626 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
3627 if (r) {
3628 DSSERR("Failed to calc dispc clocks\n");
3629 return r;
3630 }
3631
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003632 r = dispc_set_clock_div(dssdev->manager->id, &dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003633 if (r) {
3634 DSSERR("Failed to set dispc clocks\n");
3635 return r;
3636 }
3637
3638 return 0;
3639}
3640
3641static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
3642{
3643 int r;
3644
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003645 r = dsi_pll_init(dssdev, true, true);
3646 if (r)
3647 goto err0;
3648
3649 r = dsi_configure_dsi_clocks(dssdev);
3650 if (r)
3651 goto err1;
3652
Archit Tanejae8881662011-04-12 13:52:24 +05303653 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
3654 dss_select_dsi_clk_source(dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05003655 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05303656 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003657
3658 DSSDBG("PLL OK\n");
3659
3660 r = dsi_configure_dispc_clocks(dssdev);
3661 if (r)
3662 goto err2;
3663
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03003664 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003665 if (r)
3666 goto err2;
3667
3668 _dsi_print_reset_status();
3669
3670 dsi_proto_timings(dssdev);
3671 dsi_set_lp_clk_divisor(dssdev);
3672
3673 if (1)
3674 _dsi_print_reset_status();
3675
3676 r = dsi_proto_config(dssdev);
3677 if (r)
3678 goto err3;
3679
3680 /* enable interface */
3681 dsi_vc_enable(0, 1);
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003682 dsi_vc_enable(1, 1);
3683 dsi_vc_enable(2, 1);
3684 dsi_vc_enable(3, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003685 dsi_if_enable(1);
3686 dsi_force_tx_stop_mode_io();
3687
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003688 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003689err3:
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03003690 dsi_cio_uninit();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003691err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05303692 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
3693 dss_select_dsi_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003694err1:
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03003695 dsi_pll_uninit(true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003696err0:
3697 return r;
3698}
3699
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03003700static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
3701 bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003702{
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003703 if (!dsi.ulps_enabled)
3704 dsi_enter_ulps();
3705
Ville Syrjäläd7370102010-04-22 22:50:09 +02003706 /* disable interface */
3707 dsi_if_enable(0);
3708 dsi_vc_enable(0, 0);
3709 dsi_vc_enable(1, 0);
3710 dsi_vc_enable(2, 0);
3711 dsi_vc_enable(3, 0);
3712
Archit Taneja89a35e52011-04-12 13:52:23 +05303713 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
3714 dss_select_dsi_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03003715 dsi_cio_uninit();
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03003716 dsi_pll_uninit(disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003717}
3718
3719static int dsi_core_init(void)
3720{
3721 /* Autoidle */
3722 REG_FLD_MOD(DSI_SYSCONFIG, 1, 0, 0);
3723
3724 /* ENWAKEUP */
3725 REG_FLD_MOD(DSI_SYSCONFIG, 1, 2, 2);
3726
3727 /* SIDLEMODE smart-idle */
3728 REG_FLD_MOD(DSI_SYSCONFIG, 2, 4, 3);
3729
3730 _dsi_initialize_irq();
3731
3732 return 0;
3733}
3734
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003735int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003736{
3737 int r = 0;
3738
3739 DSSDBG("dsi_display_enable\n");
3740
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003741 WARN_ON(!dsi_bus_is_locked());
3742
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003743 mutex_lock(&dsi.lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003744
3745 r = omap_dss_start_device(dssdev);
3746 if (r) {
3747 DSSERR("failed to start device\n");
3748 goto err0;
3749 }
3750
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003751 enable_clocks(1);
3752 dsi_enable_pll_clock(1);
3753
3754 r = _dsi_reset();
3755 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003756 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003757
3758 dsi_core_init();
3759
3760 r = dsi_display_init_dispc(dssdev);
3761 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003762 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003763
3764 r = dsi_display_init_dsi(dssdev);
3765 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003766 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003767
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003768 mutex_unlock(&dsi.lock);
3769
3770 return 0;
3771
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003772err2:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003773 dsi_display_uninit_dispc(dssdev);
3774err1:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003775 enable_clocks(0);
3776 dsi_enable_pll_clock(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003777 omap_dss_stop_device(dssdev);
3778err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003779 mutex_unlock(&dsi.lock);
3780 DSSDBG("dsi_display_enable FAILED\n");
3781 return r;
3782}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003783EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003784
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03003785void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
3786 bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003787{
3788 DSSDBG("dsi_display_disable\n");
3789
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003790 WARN_ON(!dsi_bus_is_locked());
3791
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003792 mutex_lock(&dsi.lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003793
3794 dsi_display_uninit_dispc(dssdev);
3795
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03003796 dsi_display_uninit_dsi(dssdev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003797
3798 enable_clocks(0);
3799 dsi_enable_pll_clock(0);
3800
3801 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003802
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003803 mutex_unlock(&dsi.lock);
3804}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003805EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003806
Tomi Valkeinen225b6502010-01-11 15:11:01 +02003807int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003808{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003809 dsi.te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02003810 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003811}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02003812EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003813
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003814void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
3815 u32 fifo_size, enum omap_burst_size *burst_size,
3816 u32 *fifo_low, u32 *fifo_high)
3817{
3818 unsigned burst_size_bytes;
3819
3820 *burst_size = OMAP_DSS_BURST_16x32;
3821 burst_size_bytes = 16 * 32 / 8;
3822
3823 *fifo_high = fifo_size - burst_size_bytes;
Tomi Valkeinen36194b42010-05-18 13:35:37 +03003824 *fifo_low = fifo_size - burst_size_bytes * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003825}
3826
3827int dsi_init_display(struct omap_dss_device *dssdev)
3828{
3829 DSSDBG("DSI init\n");
3830
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003831 /* XXX these should be figured out dynamically */
3832 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
3833 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
3834
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02003835 if (dsi.vdds_dsi_reg == NULL) {
3836 struct regulator *vdds_dsi;
3837
3838 vdds_dsi = regulator_get(&dsi.pdev->dev, "vdds_dsi");
3839
3840 if (IS_ERR(vdds_dsi)) {
3841 DSSERR("can't get VDDS_DSI regulator\n");
3842 return PTR_ERR(vdds_dsi);
3843 }
3844
3845 dsi.vdds_dsi_reg = vdds_dsi;
3846 }
3847
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003848 return 0;
3849}
3850
Archit Taneja5ee3c142011-03-02 12:35:53 +05303851int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
3852{
3853 int i;
3854
3855 for (i = 0; i < ARRAY_SIZE(dsi.vc); i++) {
3856 if (!dsi.vc[i].dssdev) {
3857 dsi.vc[i].dssdev = dssdev;
3858 *channel = i;
3859 return 0;
3860 }
3861 }
3862
3863 DSSERR("cannot get VC for display %s", dssdev->name);
3864 return -ENOSPC;
3865}
3866EXPORT_SYMBOL(omap_dsi_request_vc);
3867
3868int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
3869{
3870 if (vc_id < 0 || vc_id > 3) {
3871 DSSERR("VC ID out of range\n");
3872 return -EINVAL;
3873 }
3874
3875 if (channel < 0 || channel > 3) {
3876 DSSERR("Virtual Channel out of range\n");
3877 return -EINVAL;
3878 }
3879
3880 if (dsi.vc[channel].dssdev != dssdev) {
3881 DSSERR("Virtual Channel not allocated to display %s\n",
3882 dssdev->name);
3883 return -EINVAL;
3884 }
3885
3886 dsi.vc[channel].vc_id = vc_id;
3887
3888 return 0;
3889}
3890EXPORT_SYMBOL(omap_dsi_set_vc_id);
3891
3892void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
3893{
3894 if ((channel >= 0 && channel <= 3) &&
3895 dsi.vc[channel].dssdev == dssdev) {
3896 dsi.vc[channel].dssdev = NULL;
3897 dsi.vc[channel].vc_id = 0;
3898 }
3899}
3900EXPORT_SYMBOL(omap_dsi_release_vc);
3901
Archit Taneja1bb47832011-02-24 14:17:30 +05303902void dsi_wait_pll_hsdiv_dispc_active(void)
Tomi Valkeinene406f902010-06-09 15:28:12 +03003903{
3904 if (wait_for_bit_change(DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05303905 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05303906 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
3907 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03003908}
3909
Archit Taneja1bb47832011-02-24 14:17:30 +05303910void dsi_wait_pll_hsdiv_dsi_active(void)
Tomi Valkeinene406f902010-06-09 15:28:12 +03003911{
3912 if (wait_for_bit_change(DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05303913 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05303914 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
3915 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03003916}
3917
Taneja, Archit49641112011-03-14 23:28:23 -05003918static void dsi_calc_clock_param_ranges(void)
3919{
3920 dsi.regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
3921 dsi.regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
3922 dsi.regm_dispc_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
3923 dsi.regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
3924 dsi.fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
3925 dsi.fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
3926 dsi.lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
3927}
3928
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00003929static int dsi_init(struct platform_device *pdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003930{
3931 u32 rev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05303932 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003933 struct resource *dsi_mem;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003934
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02003935 spin_lock_init(&dsi.irq_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003936 spin_lock_init(&dsi.errors_lock);
3937 dsi.errors = 0;
3938
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003939#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3940 spin_lock_init(&dsi.irq_stats_lock);
3941 dsi.irq_stats.last_reset = jiffies;
3942#endif
3943
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003944 mutex_init(&dsi.lock);
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +02003945 sema_init(&dsi.bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003946
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003947 dsi.workqueue = create_singlethread_workqueue("dsi");
3948 if (dsi.workqueue == NULL)
3949 return -ENOMEM;
3950
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003951 INIT_DELAYED_WORK_DEFERRABLE(&dsi.framedone_timeout_work,
3952 dsi_framedone_timeout_work_callback);
3953
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003954#ifdef DSI_CATCH_MISSING_TE
3955 init_timer(&dsi.te_timer);
3956 dsi.te_timer.function = dsi_te_timeout;
3957 dsi.te_timer.data = 0;
3958#endif
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003959 dsi_mem = platform_get_resource(dsi.pdev, IORESOURCE_MEM, 0);
3960 if (!dsi_mem) {
3961 DSSERR("can't get IORESOURCE_MEM DSI\n");
3962 r = -EINVAL;
3963 goto err1;
3964 }
3965 dsi.base = ioremap(dsi_mem->start, resource_size(dsi_mem));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003966 if (!dsi.base) {
3967 DSSERR("can't ioremap DSI\n");
3968 r = -ENOMEM;
3969 goto err1;
3970 }
archit tanejaaffe3602011-02-23 08:41:03 +00003971 dsi.irq = platform_get_irq(dsi.pdev, 0);
3972 if (dsi.irq < 0) {
3973 DSSERR("platform_get_irq failed\n");
3974 r = -ENODEV;
3975 goto err2;
3976 }
3977
3978 r = request_irq(dsi.irq, omap_dsi_irq_handler, IRQF_SHARED,
3979 "OMAP DSI1", dsi.pdev);
3980 if (r < 0) {
3981 DSSERR("request_irq failed\n");
3982 goto err2;
3983 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003984
Archit Taneja5ee3c142011-03-02 12:35:53 +05303985 /* DSI VCs initialization */
3986 for (i = 0; i < ARRAY_SIZE(dsi.vc); i++) {
3987 dsi.vc[i].mode = DSI_VC_MODE_L4;
3988 dsi.vc[i].dssdev = NULL;
3989 dsi.vc[i].vc_id = 0;
3990 }
3991
Taneja, Archit49641112011-03-14 23:28:23 -05003992 dsi_calc_clock_param_ranges();
3993
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003994 enable_clocks(1);
3995
3996 rev = dsi_read_reg(DSI_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003997 dev_dbg(&pdev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003998 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3999
4000 enable_clocks(0);
4001
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004002 return 0;
archit tanejaaffe3602011-02-23 08:41:03 +00004003err2:
4004 iounmap(dsi.base);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004005err1:
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004006 destroy_workqueue(dsi.workqueue);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004007 return r;
4008}
4009
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004010static void dsi_exit(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004011{
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004012 if (dsi.vdds_dsi_reg != NULL) {
4013 regulator_put(dsi.vdds_dsi_reg);
4014 dsi.vdds_dsi_reg = NULL;
4015 }
4016
archit tanejaaffe3602011-02-23 08:41:03 +00004017 free_irq(dsi.irq, dsi.pdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004018 iounmap(dsi.base);
4019
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004020 destroy_workqueue(dsi.workqueue);
4021
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004022 DSSDBG("omap_dsi_exit\n");
4023}
4024
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004025/* DSI1 HW IP initialisation */
4026static int omap_dsi1hw_probe(struct platform_device *pdev)
4027{
4028 int r;
4029 dsi.pdev = pdev;
4030 r = dsi_init(pdev);
4031 if (r) {
4032 DSSERR("Failed to initialize DSI\n");
4033 goto err_dsi;
4034 }
4035err_dsi:
4036 return r;
4037}
4038
4039static int omap_dsi1hw_remove(struct platform_device *pdev)
4040{
4041 dsi_exit();
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03004042 WARN_ON(dsi.scp_clk_refcount > 0);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004043 return 0;
4044}
4045
4046static struct platform_driver omap_dsi1hw_driver = {
4047 .probe = omap_dsi1hw_probe,
4048 .remove = omap_dsi1hw_remove,
4049 .driver = {
4050 .name = "omapdss_dsi1",
4051 .owner = THIS_MODULE,
4052 },
4053};
4054
4055int dsi_init_platform_driver(void)
4056{
4057 return platform_driver_register(&omap_dsi1hw_driver);
4058}
4059
4060void dsi_uninit_platform_driver(void)
4061{
4062 return platform_driver_unregister(&omap_dsi1hw_driver);
4063}