blob: 14414ea23b555bba53d154bc05f3c0b183f374b5 [file] [log] [blame]
Mark Brown2159ad92012-10-11 11:54:02 +09001/*
2 * wm_adsp.c -- Wolfson ADSP support
3 *
4 * Copyright 2012 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/delay.h>
17#include <linux/firmware.h>
Mark Browncf17c832013-01-30 14:37:23 +080018#include <linux/list.h>
Mark Brown2159ad92012-10-11 11:54:02 +090019#include <linux/pm.h>
20#include <linux/pm_runtime.h>
21#include <linux/regmap.h>
Mark Brown973838a2012-11-28 17:20:32 +000022#include <linux/regulator/consumer.h>
Mark Brown2159ad92012-10-11 11:54:02 +090023#include <linux/slab.h>
Charles Keepaxcdcd7f72014-11-14 15:40:45 +000024#include <linux/vmalloc.h>
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +010025#include <linux/workqueue.h>
Mark Brown2159ad92012-10-11 11:54:02 +090026#include <sound/core.h>
27#include <sound/pcm.h>
28#include <sound/pcm_params.h>
29#include <sound/soc.h>
30#include <sound/jack.h>
31#include <sound/initval.h>
32#include <sound/tlv.h>
33
34#include <linux/mfd/arizona/registers.h>
35
Mark Browndc914282013-02-18 19:09:23 +000036#include "arizona.h"
Mark Brown2159ad92012-10-11 11:54:02 +090037#include "wm_adsp.h"
38
39#define adsp_crit(_dsp, fmt, ...) \
40 dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
41#define adsp_err(_dsp, fmt, ...) \
42 dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
43#define adsp_warn(_dsp, fmt, ...) \
44 dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
45#define adsp_info(_dsp, fmt, ...) \
46 dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
47#define adsp_dbg(_dsp, fmt, ...) \
48 dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
49
50#define ADSP1_CONTROL_1 0x00
51#define ADSP1_CONTROL_2 0x02
52#define ADSP1_CONTROL_3 0x03
53#define ADSP1_CONTROL_4 0x04
54#define ADSP1_CONTROL_5 0x06
55#define ADSP1_CONTROL_6 0x07
56#define ADSP1_CONTROL_7 0x08
57#define ADSP1_CONTROL_8 0x09
58#define ADSP1_CONTROL_9 0x0A
59#define ADSP1_CONTROL_10 0x0B
60#define ADSP1_CONTROL_11 0x0C
61#define ADSP1_CONTROL_12 0x0D
62#define ADSP1_CONTROL_13 0x0F
63#define ADSP1_CONTROL_14 0x10
64#define ADSP1_CONTROL_15 0x11
65#define ADSP1_CONTROL_16 0x12
66#define ADSP1_CONTROL_17 0x13
67#define ADSP1_CONTROL_18 0x14
68#define ADSP1_CONTROL_19 0x16
69#define ADSP1_CONTROL_20 0x17
70#define ADSP1_CONTROL_21 0x18
71#define ADSP1_CONTROL_22 0x1A
72#define ADSP1_CONTROL_23 0x1B
73#define ADSP1_CONTROL_24 0x1C
74#define ADSP1_CONTROL_25 0x1E
75#define ADSP1_CONTROL_26 0x20
76#define ADSP1_CONTROL_27 0x21
77#define ADSP1_CONTROL_28 0x22
78#define ADSP1_CONTROL_29 0x23
79#define ADSP1_CONTROL_30 0x24
80#define ADSP1_CONTROL_31 0x26
81
82/*
83 * ADSP1 Control 19
84 */
85#define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
86#define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
87#define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
88
89
90/*
91 * ADSP1 Control 30
92 */
93#define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
94#define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
95#define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
96#define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
97#define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
98#define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
99#define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
100#define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
101#define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
102#define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
103#define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
104#define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
105#define ADSP1_START 0x0001 /* DSP1_START */
106#define ADSP1_START_MASK 0x0001 /* DSP1_START */
107#define ADSP1_START_SHIFT 0 /* DSP1_START */
108#define ADSP1_START_WIDTH 1 /* DSP1_START */
109
Chris Rattray94e205b2013-01-18 08:43:09 +0000110/*
111 * ADSP1 Control 31
112 */
113#define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
114#define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
115#define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
116
Mark Brown2d30b572013-01-28 20:18:17 +0800117#define ADSP2_CONTROL 0x0
118#define ADSP2_CLOCKING 0x1
119#define ADSP2_STATUS1 0x4
120#define ADSP2_WDMA_CONFIG_1 0x30
121#define ADSP2_WDMA_CONFIG_2 0x31
122#define ADSP2_RDMA_CONFIG_1 0x34
Mark Brown2159ad92012-10-11 11:54:02 +0900123
124/*
125 * ADSP2 Control
126 */
127
128#define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
129#define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
130#define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
131#define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
132#define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
133#define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
134#define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
135#define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
136#define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
137#define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
138#define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
139#define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
140#define ADSP2_START 0x0001 /* DSP1_START */
141#define ADSP2_START_MASK 0x0001 /* DSP1_START */
142#define ADSP2_START_SHIFT 0 /* DSP1_START */
143#define ADSP2_START_WIDTH 1 /* DSP1_START */
144
145/*
Mark Brown973838a2012-11-28 17:20:32 +0000146 * ADSP2 clocking
147 */
148#define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
149#define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
150#define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
151
152/*
Mark Brown2159ad92012-10-11 11:54:02 +0900153 * ADSP2 Status 1
154 */
155#define ADSP2_RAM_RDY 0x0001
156#define ADSP2_RAM_RDY_MASK 0x0001
157#define ADSP2_RAM_RDY_SHIFT 0
158#define ADSP2_RAM_RDY_WIDTH 1
159
Mark Browncf17c832013-01-30 14:37:23 +0800160struct wm_adsp_buf {
161 struct list_head list;
162 void *buf;
163};
164
165static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
166 struct list_head *list)
167{
168 struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
169
170 if (buf == NULL)
171 return NULL;
172
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000173 buf->buf = vmalloc(len);
Mark Browncf17c832013-01-30 14:37:23 +0800174 if (!buf->buf) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000175 vfree(buf);
Mark Browncf17c832013-01-30 14:37:23 +0800176 return NULL;
177 }
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000178 memcpy(buf->buf, src, len);
Mark Browncf17c832013-01-30 14:37:23 +0800179
180 if (list)
181 list_add_tail(&buf->list, list);
182
183 return buf;
184}
185
186static void wm_adsp_buf_free(struct list_head *list)
187{
188 while (!list_empty(list)) {
189 struct wm_adsp_buf *buf = list_first_entry(list,
190 struct wm_adsp_buf,
191 list);
192 list_del(&buf->list);
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000193 vfree(buf->buf);
Mark Browncf17c832013-01-30 14:37:23 +0800194 kfree(buf);
195 }
196}
197
Mark Brown36e8fe92013-01-25 17:47:48 +0800198#define WM_ADSP_NUM_FW 4
Mark Brown1023dbd2013-01-11 22:58:28 +0000199
Mark Browndd84f922013-03-08 15:25:58 +0800200#define WM_ADSP_FW_MBC_VSS 0
201#define WM_ADSP_FW_TX 1
202#define WM_ADSP_FW_TX_SPK 2
203#define WM_ADSP_FW_RX_ANC 3
204
Mark Brown1023dbd2013-01-11 22:58:28 +0000205static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
Mark Browndd84f922013-03-08 15:25:58 +0800206 [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
207 [WM_ADSP_FW_TX] = "Tx",
208 [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
209 [WM_ADSP_FW_RX_ANC] = "Rx ANC",
Mark Brown1023dbd2013-01-11 22:58:28 +0000210};
211
212static struct {
213 const char *file;
214} wm_adsp_fw[WM_ADSP_NUM_FW] = {
Mark Browndd84f922013-03-08 15:25:58 +0800215 [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
216 [WM_ADSP_FW_TX] = { .file = "tx" },
217 [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
218 [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
Mark Brown1023dbd2013-01-11 22:58:28 +0000219};
220
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100221struct wm_coeff_ctl_ops {
222 int (*xget)(struct snd_kcontrol *kcontrol,
223 struct snd_ctl_elem_value *ucontrol);
224 int (*xput)(struct snd_kcontrol *kcontrol,
225 struct snd_ctl_elem_value *ucontrol);
226 int (*xinfo)(struct snd_kcontrol *kcontrol,
227 struct snd_ctl_elem_info *uinfo);
228};
229
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100230struct wm_coeff_ctl {
231 const char *name;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100232 struct wm_adsp_alg_region region;
233 struct wm_coeff_ctl_ops ops;
234 struct wm_adsp *adsp;
235 void *private;
236 unsigned int enabled:1;
237 struct list_head list;
238 void *cache;
239 size_t len;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100240 unsigned int set:1;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100241 struct snd_kcontrol *kcontrol;
242};
243
Mark Brown1023dbd2013-01-11 22:58:28 +0000244static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
245 struct snd_ctl_elem_value *ucontrol)
246{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100247 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000248 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
249 struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
250
251 ucontrol->value.integer.value[0] = adsp[e->shift_l].fw;
252
253 return 0;
254}
255
256static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
257 struct snd_ctl_elem_value *ucontrol)
258{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100259 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000260 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
261 struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
262
263 if (ucontrol->value.integer.value[0] == adsp[e->shift_l].fw)
264 return 0;
265
266 if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
267 return -EINVAL;
268
269 if (adsp[e->shift_l].running)
270 return -EBUSY;
271
Mark Brown31522762013-01-30 20:11:01 +0800272 adsp[e->shift_l].fw = ucontrol->value.integer.value[0];
Mark Brown1023dbd2013-01-11 22:58:28 +0000273
274 return 0;
275}
276
277static const struct soc_enum wm_adsp_fw_enum[] = {
278 SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
279 SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
280 SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
281 SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
282};
283
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000284const struct snd_kcontrol_new wm_adsp1_fw_controls[] = {
Mark Brown1023dbd2013-01-11 22:58:28 +0000285 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
286 wm_adsp_fw_get, wm_adsp_fw_put),
287 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
288 wm_adsp_fw_get, wm_adsp_fw_put),
289 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
290 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000291};
292EXPORT_SYMBOL_GPL(wm_adsp1_fw_controls);
293
294#if IS_ENABLED(CONFIG_SND_SOC_ARIZONA)
295static const struct soc_enum wm_adsp2_rate_enum[] = {
Mark Browndc914282013-02-18 19:09:23 +0000296 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP1_CONTROL_1,
297 ARIZONA_DSP1_RATE_SHIFT, 0xf,
298 ARIZONA_RATE_ENUM_SIZE,
299 arizona_rate_text, arizona_rate_val),
300 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP2_CONTROL_1,
301 ARIZONA_DSP1_RATE_SHIFT, 0xf,
302 ARIZONA_RATE_ENUM_SIZE,
303 arizona_rate_text, arizona_rate_val),
304 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
305 ARIZONA_DSP1_RATE_SHIFT, 0xf,
306 ARIZONA_RATE_ENUM_SIZE,
307 arizona_rate_text, arizona_rate_val),
Charles Keepax5be9c5b2013-06-14 14:19:36 +0100308 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP4_CONTROL_1,
Mark Browndc914282013-02-18 19:09:23 +0000309 ARIZONA_DSP1_RATE_SHIFT, 0xf,
310 ARIZONA_RATE_ENUM_SIZE,
311 arizona_rate_text, arizona_rate_val),
312};
313
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000314const struct snd_kcontrol_new wm_adsp2_fw_controls[] = {
Mark Brown1023dbd2013-01-11 22:58:28 +0000315 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
316 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000317 SOC_ENUM("DSP1 Rate", wm_adsp2_rate_enum[0]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000318 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
319 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000320 SOC_ENUM("DSP2 Rate", wm_adsp2_rate_enum[1]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000321 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
322 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000323 SOC_ENUM("DSP3 Rate", wm_adsp2_rate_enum[2]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000324 SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
325 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000326 SOC_ENUM("DSP4 Rate", wm_adsp2_rate_enum[3]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000327};
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000328EXPORT_SYMBOL_GPL(wm_adsp2_fw_controls);
329#endif
Mark Brown2159ad92012-10-11 11:54:02 +0900330
331static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
332 int type)
333{
334 int i;
335
336 for (i = 0; i < dsp->num_mems; i++)
337 if (dsp->mem[i].type == type)
338 return &dsp->mem[i];
339
340 return NULL;
341}
342
Mark Brown45b9ee72013-01-08 16:02:06 +0000343static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *region,
344 unsigned int offset)
345{
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100346 if (WARN_ON(!region))
347 return offset;
Mark Brown45b9ee72013-01-08 16:02:06 +0000348 switch (region->type) {
349 case WMFW_ADSP1_PM:
350 return region->base + (offset * 3);
351 case WMFW_ADSP1_DM:
352 return region->base + (offset * 2);
353 case WMFW_ADSP2_XM:
354 return region->base + (offset * 2);
355 case WMFW_ADSP2_YM:
356 return region->base + (offset * 2);
357 case WMFW_ADSP1_ZM:
358 return region->base + (offset * 2);
359 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100360 WARN(1, "Unknown memory region type");
Mark Brown45b9ee72013-01-08 16:02:06 +0000361 return offset;
362 }
363}
364
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100365static int wm_coeff_info(struct snd_kcontrol *kcontrol,
366 struct snd_ctl_elem_info *uinfo)
367{
368 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
369
370 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
371 uinfo->count = ctl->len;
372 return 0;
373}
374
375static int wm_coeff_write_control(struct snd_kcontrol *kcontrol,
376 const void *buf, size_t len)
377{
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100378 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
379 struct wm_adsp_alg_region *region = &ctl->region;
380 const struct wm_adsp_region *mem;
381 struct wm_adsp *adsp = ctl->adsp;
382 void *scratch;
383 int ret;
384 unsigned int reg;
385
386 mem = wm_adsp_find_region(adsp, region->type);
387 if (!mem) {
388 adsp_err(adsp, "No base for region %x\n",
389 region->type);
390 return -EINVAL;
391 }
392
393 reg = ctl->region.base;
394 reg = wm_adsp_region_to_reg(mem, reg);
395
396 scratch = kmemdup(buf, ctl->len, GFP_KERNEL | GFP_DMA);
397 if (!scratch)
398 return -ENOMEM;
399
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100400 ret = regmap_raw_write(adsp->regmap, reg, scratch,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100401 ctl->len);
402 if (ret) {
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +0000403 adsp_err(adsp, "Failed to write %zu bytes to %x: %d\n",
404 ctl->len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100405 kfree(scratch);
406 return ret;
407 }
Dimitris Papastamos562c5e62013-11-01 15:56:55 +0000408 adsp_dbg(adsp, "Wrote %zu bytes to %x\n", ctl->len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100409
410 kfree(scratch);
411
412 return 0;
413}
414
415static int wm_coeff_put(struct snd_kcontrol *kcontrol,
416 struct snd_ctl_elem_value *ucontrol)
417{
418 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
419 char *p = ucontrol->value.bytes.data;
420
421 memcpy(ctl->cache, p, ctl->len);
422
Nikesh Oswal65d17a92015-02-16 15:25:48 +0000423 ctl->set = 1;
424 if (!ctl->enabled)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100425 return 0;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100426
427 return wm_coeff_write_control(kcontrol, p, ctl->len);
428}
429
430static int wm_coeff_read_control(struct snd_kcontrol *kcontrol,
431 void *buf, size_t len)
432{
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100433 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
434 struct wm_adsp_alg_region *region = &ctl->region;
435 const struct wm_adsp_region *mem;
436 struct wm_adsp *adsp = ctl->adsp;
437 void *scratch;
438 int ret;
439 unsigned int reg;
440
441 mem = wm_adsp_find_region(adsp, region->type);
442 if (!mem) {
443 adsp_err(adsp, "No base for region %x\n",
444 region->type);
445 return -EINVAL;
446 }
447
448 reg = ctl->region.base;
449 reg = wm_adsp_region_to_reg(mem, reg);
450
451 scratch = kmalloc(ctl->len, GFP_KERNEL | GFP_DMA);
452 if (!scratch)
453 return -ENOMEM;
454
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100455 ret = regmap_raw_read(adsp->regmap, reg, scratch, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100456 if (ret) {
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +0000457 adsp_err(adsp, "Failed to read %zu bytes from %x: %d\n",
458 ctl->len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100459 kfree(scratch);
460 return ret;
461 }
Dimitris Papastamos562c5e62013-11-01 15:56:55 +0000462 adsp_dbg(adsp, "Read %zu bytes from %x\n", ctl->len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100463
464 memcpy(buf, scratch, ctl->len);
465 kfree(scratch);
466
467 return 0;
468}
469
470static int wm_coeff_get(struct snd_kcontrol *kcontrol,
471 struct snd_ctl_elem_value *ucontrol)
472{
473 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
474 char *p = ucontrol->value.bytes.data;
475
476 memcpy(p, ctl->cache, ctl->len);
477 return 0;
478}
479
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100480struct wmfw_ctl_work {
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100481 struct wm_adsp *adsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100482 struct wm_coeff_ctl *ctl;
483 struct work_struct work;
484};
485
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100486static int wmfw_add_ctl(struct wm_adsp *adsp, struct wm_coeff_ctl *ctl)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100487{
488 struct snd_kcontrol_new *kcontrol;
489 int ret;
490
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100491 if (!ctl || !ctl->name)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100492 return -EINVAL;
493
494 kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
495 if (!kcontrol)
496 return -ENOMEM;
497 kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
498
499 kcontrol->name = ctl->name;
500 kcontrol->info = wm_coeff_info;
501 kcontrol->get = wm_coeff_get;
502 kcontrol->put = wm_coeff_put;
503 kcontrol->private_value = (unsigned long)ctl;
504
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100505 ret = snd_soc_add_card_controls(adsp->card,
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100506 kcontrol, 1);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100507 if (ret < 0)
508 goto err_kcontrol;
509
510 kfree(kcontrol);
511
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100512 ctl->kcontrol = snd_soc_card_get_kcontrol(adsp->card,
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100513 ctl->name);
514
515 list_add(&ctl->list, &adsp->ctl_list);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100516 return 0;
517
518err_kcontrol:
519 kfree(kcontrol);
520 return ret;
521}
522
Mark Brown2159ad92012-10-11 11:54:02 +0900523static int wm_adsp_load(struct wm_adsp *dsp)
524{
Mark Browncf17c832013-01-30 14:37:23 +0800525 LIST_HEAD(buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +0900526 const struct firmware *firmware;
527 struct regmap *regmap = dsp->regmap;
528 unsigned int pos = 0;
529 const struct wmfw_header *header;
530 const struct wmfw_adsp1_sizes *adsp1_sizes;
531 const struct wmfw_adsp2_sizes *adsp2_sizes;
532 const struct wmfw_footer *footer;
533 const struct wmfw_region *region;
534 const struct wm_adsp_region *mem;
535 const char *region_name;
536 char *file, *text;
Mark Browncf17c832013-01-30 14:37:23 +0800537 struct wm_adsp_buf *buf;
Mark Brown2159ad92012-10-11 11:54:02 +0900538 unsigned int reg;
539 int regions = 0;
540 int ret, offset, type, sizes;
541
542 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
543 if (file == NULL)
544 return -ENOMEM;
545
Mark Brown1023dbd2013-01-11 22:58:28 +0000546 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
547 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad92012-10-11 11:54:02 +0900548 file[PAGE_SIZE - 1] = '\0';
549
550 ret = request_firmware(&firmware, file, dsp->dev);
551 if (ret != 0) {
552 adsp_err(dsp, "Failed to request '%s'\n", file);
553 goto out;
554 }
555 ret = -EINVAL;
556
557 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
558 if (pos >= firmware->size) {
559 adsp_err(dsp, "%s: file too short, %zu bytes\n",
560 file, firmware->size);
561 goto out_fw;
562 }
563
564 header = (void*)&firmware->data[0];
565
566 if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
567 adsp_err(dsp, "%s: invalid magic\n", file);
568 goto out_fw;
569 }
570
571 if (header->ver != 0) {
572 adsp_err(dsp, "%s: unknown file format %d\n",
573 file, header->ver);
574 goto out_fw;
575 }
Dimitris Papastamos36269922013-11-01 15:56:57 +0000576 adsp_info(dsp, "Firmware version: %d\n", header->ver);
Mark Brown2159ad92012-10-11 11:54:02 +0900577
578 if (header->core != dsp->type) {
579 adsp_err(dsp, "%s: invalid core %d != %d\n",
580 file, header->core, dsp->type);
581 goto out_fw;
582 }
583
584 switch (dsp->type) {
585 case WMFW_ADSP1:
586 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
587 adsp1_sizes = (void *)&(header[1]);
588 footer = (void *)&(adsp1_sizes[1]);
589 sizes = sizeof(*adsp1_sizes);
590
591 adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
592 file, le32_to_cpu(adsp1_sizes->dm),
593 le32_to_cpu(adsp1_sizes->pm),
594 le32_to_cpu(adsp1_sizes->zm));
595 break;
596
597 case WMFW_ADSP2:
598 pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
599 adsp2_sizes = (void *)&(header[1]);
600 footer = (void *)&(adsp2_sizes[1]);
601 sizes = sizeof(*adsp2_sizes);
602
603 adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
604 file, le32_to_cpu(adsp2_sizes->xm),
605 le32_to_cpu(adsp2_sizes->ym),
606 le32_to_cpu(adsp2_sizes->pm),
607 le32_to_cpu(adsp2_sizes->zm));
608 break;
609
610 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100611 WARN(1, "Unknown DSP type");
Mark Brown2159ad92012-10-11 11:54:02 +0900612 goto out_fw;
613 }
614
615 if (le32_to_cpu(header->len) != sizeof(*header) +
616 sizes + sizeof(*footer)) {
617 adsp_err(dsp, "%s: unexpected header length %d\n",
618 file, le32_to_cpu(header->len));
619 goto out_fw;
620 }
621
622 adsp_dbg(dsp, "%s: timestamp %llu\n", file,
623 le64_to_cpu(footer->timestamp));
624
625 while (pos < firmware->size &&
626 pos - firmware->size > sizeof(*region)) {
627 region = (void *)&(firmware->data[pos]);
628 region_name = "Unknown";
629 reg = 0;
630 text = NULL;
631 offset = le32_to_cpu(region->offset) & 0xffffff;
632 type = be32_to_cpu(region->type) & 0xff;
633 mem = wm_adsp_find_region(dsp, type);
634
635 switch (type) {
636 case WMFW_NAME_TEXT:
637 region_name = "Firmware name";
638 text = kzalloc(le32_to_cpu(region->len) + 1,
639 GFP_KERNEL);
640 break;
641 case WMFW_INFO_TEXT:
642 region_name = "Information";
643 text = kzalloc(le32_to_cpu(region->len) + 1,
644 GFP_KERNEL);
645 break;
646 case WMFW_ABSOLUTE:
647 region_name = "Absolute";
648 reg = offset;
649 break;
650 case WMFW_ADSP1_PM:
Mark Brown2159ad92012-10-11 11:54:02 +0900651 region_name = "PM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000652 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900653 break;
654 case WMFW_ADSP1_DM:
Mark Brown2159ad92012-10-11 11:54:02 +0900655 region_name = "DM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000656 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900657 break;
658 case WMFW_ADSP2_XM:
Mark Brown2159ad92012-10-11 11:54:02 +0900659 region_name = "XM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000660 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900661 break;
662 case WMFW_ADSP2_YM:
Mark Brown2159ad92012-10-11 11:54:02 +0900663 region_name = "YM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000664 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900665 break;
666 case WMFW_ADSP1_ZM:
Mark Brown2159ad92012-10-11 11:54:02 +0900667 region_name = "ZM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000668 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900669 break;
670 default:
671 adsp_warn(dsp,
672 "%s.%d: Unknown region type %x at %d(%x)\n",
673 file, regions, type, pos, pos);
674 break;
675 }
676
677 adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
678 regions, le32_to_cpu(region->len), offset,
679 region_name);
680
681 if (text) {
682 memcpy(text, region->data, le32_to_cpu(region->len));
683 adsp_info(dsp, "%s: %s\n", file, text);
684 kfree(text);
685 }
686
687 if (reg) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000688 buf = wm_adsp_buf_alloc(region->data,
689 le32_to_cpu(region->len),
690 &buf_list);
691 if (!buf) {
692 adsp_err(dsp, "Out of memory\n");
693 ret = -ENOMEM;
694 goto out_fw;
695 }
Mark Browna76fefa2013-01-07 19:03:17 +0000696
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000697 ret = regmap_raw_write_async(regmap, reg, buf->buf,
698 le32_to_cpu(region->len));
699 if (ret != 0) {
700 adsp_err(dsp,
701 "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
702 file, regions,
703 le32_to_cpu(region->len), offset,
704 region_name, ret);
705 goto out_fw;
Mark Brown2159ad92012-10-11 11:54:02 +0900706 }
707 }
708
709 pos += le32_to_cpu(region->len) + sizeof(*region);
710 regions++;
711 }
Mark Browncf17c832013-01-30 14:37:23 +0800712
713 ret = regmap_async_complete(regmap);
714 if (ret != 0) {
715 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
716 goto out_fw;
717 }
718
Mark Brown2159ad92012-10-11 11:54:02 +0900719 if (pos > firmware->size)
720 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
721 file, regions, pos - firmware->size);
722
723out_fw:
Mark Browncf17c832013-01-30 14:37:23 +0800724 regmap_async_complete(regmap);
725 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +0900726 release_firmware(firmware);
727out:
728 kfree(file);
729
730 return ret;
731}
732
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100733static int wm_coeff_init_control_caches(struct wm_adsp *adsp)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100734{
735 struct wm_coeff_ctl *ctl;
736 int ret;
737
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100738 list_for_each_entry(ctl, &adsp->ctl_list, list) {
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100739 if (!ctl->enabled || ctl->set)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100740 continue;
741 ret = wm_coeff_read_control(ctl->kcontrol,
742 ctl->cache,
743 ctl->len);
744 if (ret < 0)
745 return ret;
746 }
747
748 return 0;
749}
750
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100751static int wm_coeff_sync_controls(struct wm_adsp *adsp)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100752{
753 struct wm_coeff_ctl *ctl;
754 int ret;
755
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100756 list_for_each_entry(ctl, &adsp->ctl_list, list) {
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100757 if (!ctl->enabled)
758 continue;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100759 if (ctl->set) {
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100760 ret = wm_coeff_write_control(ctl->kcontrol,
761 ctl->cache,
762 ctl->len);
763 if (ret < 0)
764 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100765 }
766 }
767
768 return 0;
769}
770
771static void wm_adsp_ctl_work(struct work_struct *work)
772{
773 struct wmfw_ctl_work *ctl_work = container_of(work,
774 struct wmfw_ctl_work,
775 work);
776
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100777 wmfw_add_ctl(ctl_work->adsp, ctl_work->ctl);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100778 kfree(ctl_work);
779}
780
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100781static int wm_adsp_create_control(struct wm_adsp *dsp,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100782 const struct wm_adsp_alg_region *region)
783
784{
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100785 struct wm_coeff_ctl *ctl;
786 struct wmfw_ctl_work *ctl_work;
787 char *name;
788 char *region_name;
789 int ret;
790
791 name = kmalloc(PAGE_SIZE, GFP_KERNEL);
792 if (!name)
793 return -ENOMEM;
794
795 switch (region->type) {
796 case WMFW_ADSP1_PM:
797 region_name = "PM";
798 break;
799 case WMFW_ADSP1_DM:
800 region_name = "DM";
801 break;
802 case WMFW_ADSP2_XM:
803 region_name = "XM";
804 break;
805 case WMFW_ADSP2_YM:
806 region_name = "YM";
807 break;
808 case WMFW_ADSP1_ZM:
809 region_name = "ZM";
810 break;
811 default:
Dan Carpenter9dbce042013-05-14 15:02:44 +0300812 ret = -EINVAL;
813 goto err_name;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100814 }
815
816 snprintf(name, PAGE_SIZE, "DSP%d %s %x",
817 dsp->num, region_name, region->alg);
818
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100819 list_for_each_entry(ctl, &dsp->ctl_list,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100820 list) {
821 if (!strcmp(ctl->name, name)) {
822 if (!ctl->enabled)
823 ctl->enabled = 1;
Dan Carpenter9dbce042013-05-14 15:02:44 +0300824 goto found;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100825 }
826 }
827
828 ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
829 if (!ctl) {
830 ret = -ENOMEM;
831 goto err_name;
832 }
833 ctl->region = *region;
834 ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
835 if (!ctl->name) {
836 ret = -ENOMEM;
837 goto err_ctl;
838 }
839 ctl->enabled = 1;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100840 ctl->set = 0;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100841 ctl->ops.xget = wm_coeff_get;
842 ctl->ops.xput = wm_coeff_put;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100843 ctl->adsp = dsp;
844
845 ctl->len = region->len;
846 ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
847 if (!ctl->cache) {
848 ret = -ENOMEM;
849 goto err_ctl_name;
850 }
851
852 ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
853 if (!ctl_work) {
854 ret = -ENOMEM;
855 goto err_ctl_cache;
856 }
857
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100858 ctl_work->adsp = dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100859 ctl_work->ctl = ctl;
860 INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
861 schedule_work(&ctl_work->work);
862
Dan Carpenter9dbce042013-05-14 15:02:44 +0300863found:
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100864 kfree(name);
865
866 return 0;
867
868err_ctl_cache:
869 kfree(ctl->cache);
870err_ctl_name:
871 kfree(ctl->name);
872err_ctl:
873 kfree(ctl);
874err_name:
875 kfree(name);
876 return ret;
877}
878
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100879static int wm_adsp_setup_algs(struct wm_adsp *dsp)
Mark Browndb405172012-10-26 19:30:40 +0100880{
881 struct regmap *regmap = dsp->regmap;
882 struct wmfw_adsp1_id_hdr adsp1_id;
883 struct wmfw_adsp2_id_hdr adsp2_id;
884 struct wmfw_adsp1_alg_hdr *adsp1_alg;
885 struct wmfw_adsp2_alg_hdr *adsp2_alg;
Mark Brownd62f4bc2012-12-19 14:00:30 +0000886 void *alg, *buf;
Mark Brown471f4882013-01-08 16:09:31 +0000887 struct wm_adsp_alg_region *region;
Mark Browndb405172012-10-26 19:30:40 +0100888 const struct wm_adsp_region *mem;
889 unsigned int pos, term;
Mark Brownd62f4bc2012-12-19 14:00:30 +0000890 size_t algs, buf_size;
Mark Browndb405172012-10-26 19:30:40 +0100891 __be32 val;
892 int i, ret;
893
894 switch (dsp->type) {
895 case WMFW_ADSP1:
896 mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
897 break;
898 case WMFW_ADSP2:
899 mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
900 break;
901 default:
902 mem = NULL;
903 break;
904 }
905
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100906 if (WARN_ON(!mem))
Mark Browndb405172012-10-26 19:30:40 +0100907 return -EINVAL;
Mark Browndb405172012-10-26 19:30:40 +0100908
909 switch (dsp->type) {
910 case WMFW_ADSP1:
911 ret = regmap_raw_read(regmap, mem->base, &adsp1_id,
912 sizeof(adsp1_id));
913 if (ret != 0) {
914 adsp_err(dsp, "Failed to read algorithm info: %d\n",
915 ret);
916 return ret;
917 }
918
Mark Brownd62f4bc2012-12-19 14:00:30 +0000919 buf = &adsp1_id;
920 buf_size = sizeof(adsp1_id);
921
Mark Browndb405172012-10-26 19:30:40 +0100922 algs = be32_to_cpu(adsp1_id.algs);
Mark Brownf395a212013-03-05 22:39:54 +0800923 dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
Mark Browndb405172012-10-26 19:30:40 +0100924 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
Mark Brownf395a212013-03-05 22:39:54 +0800925 dsp->fw_id,
Mark Browndb405172012-10-26 19:30:40 +0100926 (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
927 (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
928 be32_to_cpu(adsp1_id.fw.ver) & 0xff,
929 algs);
930
Mark Brownac500092013-04-09 17:08:24 +0100931 region = kzalloc(sizeof(*region), GFP_KERNEL);
932 if (!region)
933 return -ENOMEM;
934 region->type = WMFW_ADSP1_ZM;
935 region->alg = be32_to_cpu(adsp1_id.fw.id);
936 region->base = be32_to_cpu(adsp1_id.zm);
937 list_add_tail(&region->list, &dsp->alg_regions);
938
939 region = kzalloc(sizeof(*region), GFP_KERNEL);
940 if (!region)
941 return -ENOMEM;
942 region->type = WMFW_ADSP1_DM;
943 region->alg = be32_to_cpu(adsp1_id.fw.id);
944 region->base = be32_to_cpu(adsp1_id.dm);
945 list_add_tail(&region->list, &dsp->alg_regions);
946
Mark Browndb405172012-10-26 19:30:40 +0100947 pos = sizeof(adsp1_id) / 2;
948 term = pos + ((sizeof(*adsp1_alg) * algs) / 2);
949 break;
950
951 case WMFW_ADSP2:
952 ret = regmap_raw_read(regmap, mem->base, &adsp2_id,
953 sizeof(adsp2_id));
954 if (ret != 0) {
955 adsp_err(dsp, "Failed to read algorithm info: %d\n",
956 ret);
957 return ret;
958 }
959
Mark Brownd62f4bc2012-12-19 14:00:30 +0000960 buf = &adsp2_id;
961 buf_size = sizeof(adsp2_id);
962
Mark Browndb405172012-10-26 19:30:40 +0100963 algs = be32_to_cpu(adsp2_id.algs);
Mark Brownf395a212013-03-05 22:39:54 +0800964 dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
Mark Browndb405172012-10-26 19:30:40 +0100965 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
Mark Brownf395a212013-03-05 22:39:54 +0800966 dsp->fw_id,
Mark Browndb405172012-10-26 19:30:40 +0100967 (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
968 (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
969 be32_to_cpu(adsp2_id.fw.ver) & 0xff,
970 algs);
971
Mark Brownac500092013-04-09 17:08:24 +0100972 region = kzalloc(sizeof(*region), GFP_KERNEL);
973 if (!region)
974 return -ENOMEM;
975 region->type = WMFW_ADSP2_XM;
976 region->alg = be32_to_cpu(adsp2_id.fw.id);
977 region->base = be32_to_cpu(adsp2_id.xm);
978 list_add_tail(&region->list, &dsp->alg_regions);
979
980 region = kzalloc(sizeof(*region), GFP_KERNEL);
981 if (!region)
982 return -ENOMEM;
983 region->type = WMFW_ADSP2_YM;
984 region->alg = be32_to_cpu(adsp2_id.fw.id);
985 region->base = be32_to_cpu(adsp2_id.ym);
986 list_add_tail(&region->list, &dsp->alg_regions);
987
988 region = kzalloc(sizeof(*region), GFP_KERNEL);
989 if (!region)
990 return -ENOMEM;
991 region->type = WMFW_ADSP2_ZM;
992 region->alg = be32_to_cpu(adsp2_id.fw.id);
993 region->base = be32_to_cpu(adsp2_id.zm);
994 list_add_tail(&region->list, &dsp->alg_regions);
995
Mark Browndb405172012-10-26 19:30:40 +0100996 pos = sizeof(adsp2_id) / 2;
997 term = pos + ((sizeof(*adsp2_alg) * algs) / 2);
998 break;
999
1000 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +01001001 WARN(1, "Unknown DSP type");
Mark Browndb405172012-10-26 19:30:40 +01001002 return -EINVAL;
1003 }
1004
1005 if (algs == 0) {
1006 adsp_err(dsp, "No algorithms\n");
1007 return -EINVAL;
1008 }
1009
Mark Brownd62f4bc2012-12-19 14:00:30 +00001010 if (algs > 1024) {
1011 adsp_err(dsp, "Algorithm count %zx excessive\n", algs);
1012 print_hex_dump_bytes(dev_name(dsp->dev), DUMP_PREFIX_OFFSET,
1013 buf, buf_size);
1014 return -EINVAL;
1015 }
1016
Mark Browndb405172012-10-26 19:30:40 +01001017 /* Read the terminator first to validate the length */
1018 ret = regmap_raw_read(regmap, mem->base + term, &val, sizeof(val));
1019 if (ret != 0) {
1020 adsp_err(dsp, "Failed to read algorithm list end: %d\n",
1021 ret);
1022 return ret;
1023 }
1024
1025 if (be32_to_cpu(val) != 0xbedead)
1026 adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
1027 term, be32_to_cpu(val));
1028
Mark Brownf2a93e22013-01-20 22:17:30 +09001029 alg = kzalloc((term - pos) * 2, GFP_KERNEL | GFP_DMA);
Mark Browndb405172012-10-26 19:30:40 +01001030 if (!alg)
1031 return -ENOMEM;
1032
1033 ret = regmap_raw_read(regmap, mem->base + pos, alg, (term - pos) * 2);
1034 if (ret != 0) {
1035 adsp_err(dsp, "Failed to read algorithm list: %d\n",
1036 ret);
1037 goto out;
1038 }
1039
1040 adsp1_alg = alg;
1041 adsp2_alg = alg;
1042
1043 for (i = 0; i < algs; i++) {
1044 switch (dsp->type) {
1045 case WMFW_ADSP1:
Mark Brown471f4882013-01-08 16:09:31 +00001046 adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
Mark Browndb405172012-10-26 19:30:40 +01001047 i, be32_to_cpu(adsp1_alg[i].alg.id),
1048 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
1049 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
Mark Brown471f4882013-01-08 16:09:31 +00001050 be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
1051 be32_to_cpu(adsp1_alg[i].dm),
1052 be32_to_cpu(adsp1_alg[i].zm));
1053
Mark Brown74808002013-01-26 00:29:51 +08001054 region = kzalloc(sizeof(*region), GFP_KERNEL);
JS Parkd6d52172014-11-18 16:07:22 +00001055 if (!region) {
1056 ret = -ENOMEM;
1057 goto out;
1058 }
Mark Brown74808002013-01-26 00:29:51 +08001059 region->type = WMFW_ADSP1_DM;
1060 region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
1061 region->base = be32_to_cpu(adsp1_alg[i].dm);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001062 region->len = 0;
Mark Brown74808002013-01-26 00:29:51 +08001063 list_add_tail(&region->list, &dsp->alg_regions);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001064 if (i + 1 < algs) {
1065 region->len = be32_to_cpu(adsp1_alg[i + 1].dm);
1066 region->len -= be32_to_cpu(adsp1_alg[i].dm);
Nariman Poushinc01422a2013-11-04 12:03:44 +00001067 region->len *= 4;
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001068 wm_adsp_create_control(dsp, region);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001069 } else {
1070 adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
1071 be32_to_cpu(adsp1_alg[i].alg.id));
1072 }
Mark Brown471f4882013-01-08 16:09:31 +00001073
Mark Brown74808002013-01-26 00:29:51 +08001074 region = kzalloc(sizeof(*region), GFP_KERNEL);
JS Parkd6d52172014-11-18 16:07:22 +00001075 if (!region) {
1076 ret = -ENOMEM;
1077 goto out;
1078 }
Mark Brown74808002013-01-26 00:29:51 +08001079 region->type = WMFW_ADSP1_ZM;
1080 region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
1081 region->base = be32_to_cpu(adsp1_alg[i].zm);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001082 region->len = 0;
Mark Brown74808002013-01-26 00:29:51 +08001083 list_add_tail(&region->list, &dsp->alg_regions);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001084 if (i + 1 < algs) {
1085 region->len = be32_to_cpu(adsp1_alg[i + 1].zm);
1086 region->len -= be32_to_cpu(adsp1_alg[i].zm);
Nariman Poushinc01422a2013-11-04 12:03:44 +00001087 region->len *= 4;
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001088 wm_adsp_create_control(dsp, region);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001089 } else {
1090 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1091 be32_to_cpu(adsp1_alg[i].alg.id));
1092 }
Mark Browndb405172012-10-26 19:30:40 +01001093 break;
1094
1095 case WMFW_ADSP2:
Mark Brown471f4882013-01-08 16:09:31 +00001096 adsp_info(dsp,
1097 "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
Mark Browndb405172012-10-26 19:30:40 +01001098 i, be32_to_cpu(adsp2_alg[i].alg.id),
1099 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
1100 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
Mark Brown471f4882013-01-08 16:09:31 +00001101 be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
1102 be32_to_cpu(adsp2_alg[i].xm),
1103 be32_to_cpu(adsp2_alg[i].ym),
1104 be32_to_cpu(adsp2_alg[i].zm));
1105
Mark Brown74808002013-01-26 00:29:51 +08001106 region = kzalloc(sizeof(*region), GFP_KERNEL);
JS Parkd6d52172014-11-18 16:07:22 +00001107 if (!region) {
1108 ret = -ENOMEM;
1109 goto out;
1110 }
Mark Brown74808002013-01-26 00:29:51 +08001111 region->type = WMFW_ADSP2_XM;
1112 region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
1113 region->base = be32_to_cpu(adsp2_alg[i].xm);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001114 region->len = 0;
Mark Brown74808002013-01-26 00:29:51 +08001115 list_add_tail(&region->list, &dsp->alg_regions);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001116 if (i + 1 < algs) {
1117 region->len = be32_to_cpu(adsp2_alg[i + 1].xm);
1118 region->len -= be32_to_cpu(adsp2_alg[i].xm);
Nariman Poushinc01422a2013-11-04 12:03:44 +00001119 region->len *= 4;
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001120 wm_adsp_create_control(dsp, region);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001121 } else {
1122 adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
1123 be32_to_cpu(adsp2_alg[i].alg.id));
1124 }
Mark Brown471f4882013-01-08 16:09:31 +00001125
Mark Brown74808002013-01-26 00:29:51 +08001126 region = kzalloc(sizeof(*region), GFP_KERNEL);
JS Parkd6d52172014-11-18 16:07:22 +00001127 if (!region) {
1128 ret = -ENOMEM;
1129 goto out;
1130 }
Mark Brown74808002013-01-26 00:29:51 +08001131 region->type = WMFW_ADSP2_YM;
1132 region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
1133 region->base = be32_to_cpu(adsp2_alg[i].ym);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001134 region->len = 0;
Mark Brown74808002013-01-26 00:29:51 +08001135 list_add_tail(&region->list, &dsp->alg_regions);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001136 if (i + 1 < algs) {
1137 region->len = be32_to_cpu(adsp2_alg[i + 1].ym);
1138 region->len -= be32_to_cpu(adsp2_alg[i].ym);
Nariman Poushinc01422a2013-11-04 12:03:44 +00001139 region->len *= 4;
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001140 wm_adsp_create_control(dsp, region);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001141 } else {
1142 adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
1143 be32_to_cpu(adsp2_alg[i].alg.id));
1144 }
Mark Brown471f4882013-01-08 16:09:31 +00001145
Mark Brown74808002013-01-26 00:29:51 +08001146 region = kzalloc(sizeof(*region), GFP_KERNEL);
JS Parkd6d52172014-11-18 16:07:22 +00001147 if (!region) {
1148 ret = -ENOMEM;
1149 goto out;
1150 }
Mark Brown74808002013-01-26 00:29:51 +08001151 region->type = WMFW_ADSP2_ZM;
1152 region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
1153 region->base = be32_to_cpu(adsp2_alg[i].zm);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001154 region->len = 0;
Mark Brown74808002013-01-26 00:29:51 +08001155 list_add_tail(&region->list, &dsp->alg_regions);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001156 if (i + 1 < algs) {
1157 region->len = be32_to_cpu(adsp2_alg[i + 1].zm);
1158 region->len -= be32_to_cpu(adsp2_alg[i].zm);
Nariman Poushinc01422a2013-11-04 12:03:44 +00001159 region->len *= 4;
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001160 wm_adsp_create_control(dsp, region);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001161 } else {
1162 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1163 be32_to_cpu(adsp2_alg[i].alg.id));
1164 }
Mark Browndb405172012-10-26 19:30:40 +01001165 break;
1166 }
1167 }
1168
1169out:
1170 kfree(alg);
1171 return ret;
1172}
1173
Mark Brown2159ad92012-10-11 11:54:02 +09001174static int wm_adsp_load_coeff(struct wm_adsp *dsp)
1175{
Mark Browncf17c832013-01-30 14:37:23 +08001176 LIST_HEAD(buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001177 struct regmap *regmap = dsp->regmap;
1178 struct wmfw_coeff_hdr *hdr;
1179 struct wmfw_coeff_item *blk;
1180 const struct firmware *firmware;
Mark Brown471f4882013-01-08 16:09:31 +00001181 const struct wm_adsp_region *mem;
1182 struct wm_adsp_alg_region *alg_region;
Mark Brown2159ad92012-10-11 11:54:02 +09001183 const char *region_name;
1184 int ret, pos, blocks, type, offset, reg;
1185 char *file;
Mark Browncf17c832013-01-30 14:37:23 +08001186 struct wm_adsp_buf *buf;
Chris Rattraybdaacea2013-02-08 14:32:15 +00001187 int tmp;
Mark Brown2159ad92012-10-11 11:54:02 +09001188
1189 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
1190 if (file == NULL)
1191 return -ENOMEM;
1192
Mark Brown1023dbd2013-01-11 22:58:28 +00001193 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
1194 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad92012-10-11 11:54:02 +09001195 file[PAGE_SIZE - 1] = '\0';
1196
1197 ret = request_firmware(&firmware, file, dsp->dev);
1198 if (ret != 0) {
1199 adsp_warn(dsp, "Failed to request '%s'\n", file);
1200 ret = 0;
1201 goto out;
1202 }
1203 ret = -EINVAL;
1204
1205 if (sizeof(*hdr) >= firmware->size) {
1206 adsp_err(dsp, "%s: file too short, %zu bytes\n",
1207 file, firmware->size);
1208 goto out_fw;
1209 }
1210
1211 hdr = (void*)&firmware->data[0];
1212 if (memcmp(hdr->magic, "WMDR", 4) != 0) {
1213 adsp_err(dsp, "%s: invalid magic\n", file);
Charles Keepaxa4cdbec2013-01-21 09:02:31 +00001214 goto out_fw;
Mark Brown2159ad92012-10-11 11:54:02 +09001215 }
1216
Mark Brownc7123262013-01-16 16:59:04 +09001217 switch (be32_to_cpu(hdr->rev) & 0xff) {
1218 case 1:
1219 break;
1220 default:
1221 adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
1222 file, be32_to_cpu(hdr->rev) & 0xff);
1223 ret = -EINVAL;
1224 goto out_fw;
1225 }
1226
Mark Brown2159ad92012-10-11 11:54:02 +09001227 adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
1228 (le32_to_cpu(hdr->ver) >> 16) & 0xff,
1229 (le32_to_cpu(hdr->ver) >> 8) & 0xff,
1230 le32_to_cpu(hdr->ver) & 0xff);
1231
1232 pos = le32_to_cpu(hdr->len);
1233
1234 blocks = 0;
1235 while (pos < firmware->size &&
1236 pos - firmware->size > sizeof(*blk)) {
1237 blk = (void*)(&firmware->data[pos]);
1238
Mark Brownc7123262013-01-16 16:59:04 +09001239 type = le16_to_cpu(blk->type);
1240 offset = le16_to_cpu(blk->offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001241
1242 adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
1243 file, blocks, le32_to_cpu(blk->id),
1244 (le32_to_cpu(blk->ver) >> 16) & 0xff,
1245 (le32_to_cpu(blk->ver) >> 8) & 0xff,
1246 le32_to_cpu(blk->ver) & 0xff);
1247 adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
1248 file, blocks, le32_to_cpu(blk->len), offset, type);
1249
1250 reg = 0;
1251 region_name = "Unknown";
1252 switch (type) {
Mark Brownc7123262013-01-16 16:59:04 +09001253 case (WMFW_NAME_TEXT << 8):
1254 case (WMFW_INFO_TEXT << 8):
Mark Brown2159ad92012-10-11 11:54:02 +09001255 break;
Mark Brownc7123262013-01-16 16:59:04 +09001256 case (WMFW_ABSOLUTE << 8):
Mark Brownf395a212013-03-05 22:39:54 +08001257 /*
1258 * Old files may use this for global
1259 * coefficients.
1260 */
1261 if (le32_to_cpu(blk->id) == dsp->fw_id &&
1262 offset == 0) {
1263 region_name = "global coefficients";
1264 mem = wm_adsp_find_region(dsp, type);
1265 if (!mem) {
1266 adsp_err(dsp, "No ZM\n");
1267 break;
1268 }
1269 reg = wm_adsp_region_to_reg(mem, 0);
1270
1271 } else {
1272 region_name = "register";
1273 reg = offset;
1274 }
Mark Brown2159ad92012-10-11 11:54:02 +09001275 break;
Mark Brown471f4882013-01-08 16:09:31 +00001276
1277 case WMFW_ADSP1_DM:
1278 case WMFW_ADSP1_ZM:
1279 case WMFW_ADSP2_XM:
1280 case WMFW_ADSP2_YM:
1281 adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
1282 file, blocks, le32_to_cpu(blk->len),
1283 type, le32_to_cpu(blk->id));
1284
1285 mem = wm_adsp_find_region(dsp, type);
1286 if (!mem) {
1287 adsp_err(dsp, "No base for region %x\n", type);
1288 break;
1289 }
1290
1291 reg = 0;
1292 list_for_each_entry(alg_region,
1293 &dsp->alg_regions, list) {
1294 if (le32_to_cpu(blk->id) == alg_region->alg &&
1295 type == alg_region->type) {
Mark Brown338c5182013-01-24 00:35:48 +08001296 reg = alg_region->base;
Mark Brown471f4882013-01-08 16:09:31 +00001297 reg = wm_adsp_region_to_reg(mem,
1298 reg);
Mark Brown338c5182013-01-24 00:35:48 +08001299 reg += offset;
Charles Keepaxd733dc02013-11-28 16:37:51 +00001300 break;
Mark Brown471f4882013-01-08 16:09:31 +00001301 }
1302 }
1303
1304 if (reg == 0)
1305 adsp_err(dsp, "No %x for algorithm %x\n",
1306 type, le32_to_cpu(blk->id));
1307 break;
1308
Mark Brown2159ad92012-10-11 11:54:02 +09001309 default:
Mark Brown25c62f7e2013-01-20 19:02:19 +09001310 adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
1311 file, blocks, type, pos);
Mark Brown2159ad92012-10-11 11:54:02 +09001312 break;
1313 }
1314
1315 if (reg) {
Mark Browncf17c832013-01-30 14:37:23 +08001316 buf = wm_adsp_buf_alloc(blk->data,
1317 le32_to_cpu(blk->len),
1318 &buf_list);
Mark Browna76fefa2013-01-07 19:03:17 +00001319 if (!buf) {
1320 adsp_err(dsp, "Out of memory\n");
Wei Yongjunf4b82812013-03-12 00:23:15 +08001321 ret = -ENOMEM;
1322 goto out_fw;
Mark Browna76fefa2013-01-07 19:03:17 +00001323 }
1324
Mark Brown20da6d52013-01-12 19:58:17 +00001325 adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
1326 file, blocks, le32_to_cpu(blk->len),
1327 reg);
Mark Browncf17c832013-01-30 14:37:23 +08001328 ret = regmap_raw_write_async(regmap, reg, buf->buf,
1329 le32_to_cpu(blk->len));
Mark Brown2159ad92012-10-11 11:54:02 +09001330 if (ret != 0) {
1331 adsp_err(dsp,
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +00001332 "%s.%d: Failed to write to %x in %s: %d\n",
1333 file, blocks, reg, region_name, ret);
Mark Brown2159ad92012-10-11 11:54:02 +09001334 }
1335 }
1336
Chris Rattraybdaacea2013-02-08 14:32:15 +00001337 tmp = le32_to_cpu(blk->len) % 4;
1338 if (tmp)
1339 pos += le32_to_cpu(blk->len) + (4 - tmp) + sizeof(*blk);
1340 else
1341 pos += le32_to_cpu(blk->len) + sizeof(*blk);
1342
Mark Brown2159ad92012-10-11 11:54:02 +09001343 blocks++;
1344 }
1345
Mark Browncf17c832013-01-30 14:37:23 +08001346 ret = regmap_async_complete(regmap);
1347 if (ret != 0)
1348 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
1349
Mark Brown2159ad92012-10-11 11:54:02 +09001350 if (pos > firmware->size)
1351 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
1352 file, blocks, pos - firmware->size);
1353
1354out_fw:
Charles Keepax9da7a5a2014-11-17 10:48:21 +00001355 regmap_async_complete(regmap);
Mark Brown2159ad92012-10-11 11:54:02 +09001356 release_firmware(firmware);
Mark Browncf17c832013-01-30 14:37:23 +08001357 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001358out:
1359 kfree(file);
Wei Yongjunf4b82812013-03-12 00:23:15 +08001360 return ret;
Mark Brown2159ad92012-10-11 11:54:02 +09001361}
1362
Mark Brown5e7a7a22013-01-16 10:03:56 +09001363int wm_adsp1_init(struct wm_adsp *adsp)
1364{
1365 INIT_LIST_HEAD(&adsp->alg_regions);
1366
1367 return 0;
1368}
1369EXPORT_SYMBOL_GPL(wm_adsp1_init);
1370
Mark Brown2159ad92012-10-11 11:54:02 +09001371int wm_adsp1_event(struct snd_soc_dapm_widget *w,
1372 struct snd_kcontrol *kcontrol,
1373 int event)
1374{
1375 struct snd_soc_codec *codec = w->codec;
1376 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1377 struct wm_adsp *dsp = &dsps[w->shift];
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00001378 struct wm_adsp_alg_region *alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001379 struct wm_coeff_ctl *ctl;
Mark Brown2159ad92012-10-11 11:54:02 +09001380 int ret;
Chris Rattray94e205b2013-01-18 08:43:09 +00001381 int val;
Mark Brown2159ad92012-10-11 11:54:02 +09001382
Lars-Peter Clausen00200102014-07-17 22:01:07 +02001383 dsp->card = codec->component.card;
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001384
Mark Brown2159ad92012-10-11 11:54:02 +09001385 switch (event) {
1386 case SND_SOC_DAPM_POST_PMU:
1387 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1388 ADSP1_SYS_ENA, ADSP1_SYS_ENA);
1389
Chris Rattray94e205b2013-01-18 08:43:09 +00001390 /*
1391 * For simplicity set the DSP clock rate to be the
1392 * SYSCLK rate rather than making it configurable.
1393 */
1394 if(dsp->sysclk_reg) {
1395 ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
1396 if (ret != 0) {
1397 adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
1398 ret);
1399 return ret;
1400 }
1401
1402 val = (val & dsp->sysclk_mask)
1403 >> dsp->sysclk_shift;
1404
1405 ret = regmap_update_bits(dsp->regmap,
1406 dsp->base + ADSP1_CONTROL_31,
1407 ADSP1_CLK_SEL_MASK, val);
1408 if (ret != 0) {
1409 adsp_err(dsp, "Failed to set clock rate: %d\n",
1410 ret);
1411 return ret;
1412 }
1413 }
1414
Mark Brown2159ad92012-10-11 11:54:02 +09001415 ret = wm_adsp_load(dsp);
1416 if (ret != 0)
1417 goto err;
1418
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001419 ret = wm_adsp_setup_algs(dsp);
Mark Browndb405172012-10-26 19:30:40 +01001420 if (ret != 0)
1421 goto err;
1422
Mark Brown2159ad92012-10-11 11:54:02 +09001423 ret = wm_adsp_load_coeff(dsp);
1424 if (ret != 0)
1425 goto err;
1426
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01001427 /* Initialize caches for enabled and unset controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001428 ret = wm_coeff_init_control_caches(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001429 if (ret != 0)
1430 goto err;
1431
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01001432 /* Sync set controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001433 ret = wm_coeff_sync_controls(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001434 if (ret != 0)
1435 goto err;
1436
Mark Brown2159ad92012-10-11 11:54:02 +09001437 /* Start the core running */
1438 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1439 ADSP1_CORE_ENA | ADSP1_START,
1440 ADSP1_CORE_ENA | ADSP1_START);
1441 break;
1442
1443 case SND_SOC_DAPM_PRE_PMD:
1444 /* Halt the core */
1445 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1446 ADSP1_CORE_ENA | ADSP1_START, 0);
1447
1448 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
1449 ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
1450
1451 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1452 ADSP1_SYS_ENA, 0);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001453
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001454 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001455 ctl->enabled = 0;
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00001456
1457 while (!list_empty(&dsp->alg_regions)) {
1458 alg_region = list_first_entry(&dsp->alg_regions,
1459 struct wm_adsp_alg_region,
1460 list);
1461 list_del(&alg_region->list);
1462 kfree(alg_region);
1463 }
Mark Brown2159ad92012-10-11 11:54:02 +09001464 break;
1465
1466 default:
1467 break;
1468 }
1469
1470 return 0;
1471
1472err:
1473 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1474 ADSP1_SYS_ENA, 0);
1475 return ret;
1476}
1477EXPORT_SYMBOL_GPL(wm_adsp1_event);
1478
1479static int wm_adsp2_ena(struct wm_adsp *dsp)
1480{
1481 unsigned int val;
1482 int ret, count;
1483
Mark Brown1552c322013-11-28 18:11:38 +00001484 ret = regmap_update_bits_async(dsp->regmap, dsp->base + ADSP2_CONTROL,
1485 ADSP2_SYS_ENA, ADSP2_SYS_ENA);
Mark Brown2159ad92012-10-11 11:54:02 +09001486 if (ret != 0)
1487 return ret;
1488
1489 /* Wait for the RAM to start, should be near instantaneous */
Charles Keepax939fd1e2013-12-18 09:25:49 +00001490 for (count = 0; count < 10; ++count) {
Mark Brown2159ad92012-10-11 11:54:02 +09001491 ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
1492 &val);
1493 if (ret != 0)
1494 return ret;
Charles Keepax939fd1e2013-12-18 09:25:49 +00001495
1496 if (val & ADSP2_RAM_RDY)
1497 break;
1498
1499 msleep(1);
1500 }
Mark Brown2159ad92012-10-11 11:54:02 +09001501
1502 if (!(val & ADSP2_RAM_RDY)) {
1503 adsp_err(dsp, "Failed to start DSP RAM\n");
1504 return -EBUSY;
1505 }
1506
1507 adsp_dbg(dsp, "RAM ready after %d polls\n", count);
Mark Brown2159ad92012-10-11 11:54:02 +09001508
1509 return 0;
1510}
1511
Charles Keepax18b1a902014-01-09 09:06:54 +00001512static void wm_adsp2_boot_work(struct work_struct *work)
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001513{
1514 struct wm_adsp *dsp = container_of(work,
1515 struct wm_adsp,
1516 boot_work);
1517 int ret;
1518 unsigned int val;
1519
1520 /*
1521 * For simplicity set the DSP clock rate to be the
1522 * SYSCLK rate rather than making it configurable.
1523 */
1524 ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
1525 if (ret != 0) {
1526 adsp_err(dsp, "Failed to read SYSCLK state: %d\n", ret);
1527 return;
1528 }
1529 val = (val & ARIZONA_SYSCLK_FREQ_MASK)
1530 >> ARIZONA_SYSCLK_FREQ_SHIFT;
1531
1532 ret = regmap_update_bits_async(dsp->regmap,
1533 dsp->base + ADSP2_CLOCKING,
1534 ADSP2_CLK_SEL_MASK, val);
1535 if (ret != 0) {
1536 adsp_err(dsp, "Failed to set clock rate: %d\n", ret);
1537 return;
1538 }
1539
1540 if (dsp->dvfs) {
1541 ret = regmap_read(dsp->regmap,
1542 dsp->base + ADSP2_CLOCKING, &val);
1543 if (ret != 0) {
Charles Keepax62c35b32014-05-27 13:08:43 +01001544 adsp_err(dsp, "Failed to read clocking: %d\n", ret);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001545 return;
1546 }
1547
1548 if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
1549 ret = regulator_enable(dsp->dvfs);
1550 if (ret != 0) {
Charles Keepax62c35b32014-05-27 13:08:43 +01001551 adsp_err(dsp,
1552 "Failed to enable supply: %d\n",
1553 ret);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001554 return;
1555 }
1556
1557 ret = regulator_set_voltage(dsp->dvfs,
1558 1800000,
1559 1800000);
1560 if (ret != 0) {
Charles Keepax62c35b32014-05-27 13:08:43 +01001561 adsp_err(dsp,
1562 "Failed to raise supply: %d\n",
1563 ret);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001564 return;
1565 }
1566 }
1567 }
1568
1569 ret = wm_adsp2_ena(dsp);
1570 if (ret != 0)
1571 return;
1572
1573 ret = wm_adsp_load(dsp);
1574 if (ret != 0)
1575 goto err;
1576
1577 ret = wm_adsp_setup_algs(dsp);
1578 if (ret != 0)
1579 goto err;
1580
1581 ret = wm_adsp_load_coeff(dsp);
1582 if (ret != 0)
1583 goto err;
1584
1585 /* Initialize caches for enabled and unset controls */
1586 ret = wm_coeff_init_control_caches(dsp);
1587 if (ret != 0)
1588 goto err;
1589
1590 /* Sync set controls */
1591 ret = wm_coeff_sync_controls(dsp);
1592 if (ret != 0)
1593 goto err;
1594
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001595 dsp->running = true;
1596
1597 return;
1598
1599err:
1600 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
1601 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
1602}
1603
Charles Keepax12db5ed2014-01-08 17:42:19 +00001604int wm_adsp2_early_event(struct snd_soc_dapm_widget *w,
1605 struct snd_kcontrol *kcontrol, int event)
1606{
1607 struct snd_soc_codec *codec = w->codec;
1608 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1609 struct wm_adsp *dsp = &dsps[w->shift];
1610
Lars-Peter Clausen00200102014-07-17 22:01:07 +02001611 dsp->card = codec->component.card;
Charles Keepax12db5ed2014-01-08 17:42:19 +00001612
1613 switch (event) {
1614 case SND_SOC_DAPM_PRE_PMU:
1615 queue_work(system_unbound_wq, &dsp->boot_work);
1616 break;
1617 default:
1618 break;
Charles Keepaxcab27252014-04-17 13:42:54 +01001619 }
Charles Keepax12db5ed2014-01-08 17:42:19 +00001620
1621 return 0;
1622}
1623EXPORT_SYMBOL_GPL(wm_adsp2_early_event);
1624
Mark Brown2159ad92012-10-11 11:54:02 +09001625int wm_adsp2_event(struct snd_soc_dapm_widget *w,
1626 struct snd_kcontrol *kcontrol, int event)
1627{
1628 struct snd_soc_codec *codec = w->codec;
1629 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1630 struct wm_adsp *dsp = &dsps[w->shift];
Mark Brown471f4882013-01-08 16:09:31 +00001631 struct wm_adsp_alg_region *alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001632 struct wm_coeff_ctl *ctl;
Mark Brown2159ad92012-10-11 11:54:02 +09001633 int ret;
1634
1635 switch (event) {
1636 case SND_SOC_DAPM_POST_PMU:
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001637 flush_work(&dsp->boot_work);
Mark Browndd49e2c2012-12-02 21:50:46 +09001638
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001639 if (!dsp->running)
1640 return -EIO;
Mark Browndd49e2c2012-12-02 21:50:46 +09001641
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001642 ret = regmap_update_bits(dsp->regmap,
1643 dsp->base + ADSP2_CONTROL,
Charles Keepax00e4c3b2014-11-18 16:25:27 +00001644 ADSP2_CORE_ENA | ADSP2_START,
1645 ADSP2_CORE_ENA | ADSP2_START);
Mark Brown2159ad92012-10-11 11:54:02 +09001646 if (ret != 0)
1647 goto err;
Mark Brown2159ad92012-10-11 11:54:02 +09001648 break;
1649
1650 case SND_SOC_DAPM_PRE_PMD:
Mark Brown1023dbd2013-01-11 22:58:28 +00001651 dsp->running = false;
1652
Mark Brown2159ad92012-10-11 11:54:02 +09001653 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00001654 ADSP2_SYS_ENA | ADSP2_CORE_ENA |
1655 ADSP2_START, 0);
Mark Brown973838a2012-11-28 17:20:32 +00001656
Mark Brown2d30b572013-01-28 20:18:17 +08001657 /* Make sure DMAs are quiesced */
1658 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
1659 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
1660 regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
1661
Mark Brown973838a2012-11-28 17:20:32 +00001662 if (dsp->dvfs) {
1663 ret = regulator_set_voltage(dsp->dvfs, 1200000,
1664 1800000);
1665 if (ret != 0)
Charles Keepax62c35b32014-05-27 13:08:43 +01001666 adsp_warn(dsp,
1667 "Failed to lower supply: %d\n",
1668 ret);
Mark Brown973838a2012-11-28 17:20:32 +00001669
1670 ret = regulator_disable(dsp->dvfs);
1671 if (ret != 0)
Charles Keepax62c35b32014-05-27 13:08:43 +01001672 adsp_err(dsp,
1673 "Failed to enable supply: %d\n",
1674 ret);
Mark Brown973838a2012-11-28 17:20:32 +00001675 }
Mark Brown471f4882013-01-08 16:09:31 +00001676
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001677 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001678 ctl->enabled = 0;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001679
Mark Brown471f4882013-01-08 16:09:31 +00001680 while (!list_empty(&dsp->alg_regions)) {
1681 alg_region = list_first_entry(&dsp->alg_regions,
1682 struct wm_adsp_alg_region,
1683 list);
1684 list_del(&alg_region->list);
1685 kfree(alg_region);
1686 }
Charles Keepaxddbc5ef2014-01-22 10:09:11 +00001687
1688 adsp_dbg(dsp, "Shutdown complete\n");
Mark Brown2159ad92012-10-11 11:54:02 +09001689 break;
1690
1691 default:
1692 break;
1693 }
1694
1695 return 0;
1696err:
1697 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00001698 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Mark Brown2159ad92012-10-11 11:54:02 +09001699 return ret;
1700}
1701EXPORT_SYMBOL_GPL(wm_adsp2_event);
Mark Brown973838a2012-11-28 17:20:32 +00001702
1703int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
1704{
1705 int ret;
1706
Mark Brown10a2b662012-12-02 21:37:00 +09001707 /*
1708 * Disable the DSP memory by default when in reset for a small
1709 * power saving.
1710 */
1711 ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
1712 ADSP2_MEM_ENA, 0);
1713 if (ret != 0) {
1714 adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
1715 return ret;
1716 }
1717
Mark Brown471f4882013-01-08 16:09:31 +00001718 INIT_LIST_HEAD(&adsp->alg_regions);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001719 INIT_LIST_HEAD(&adsp->ctl_list);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001720 INIT_WORK(&adsp->boot_work, wm_adsp2_boot_work);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001721
Mark Brown973838a2012-11-28 17:20:32 +00001722 if (dvfs) {
1723 adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
1724 if (IS_ERR(adsp->dvfs)) {
1725 ret = PTR_ERR(adsp->dvfs);
Charles Keepax62c35b32014-05-27 13:08:43 +01001726 adsp_err(adsp, "Failed to get DCVDD: %d\n", ret);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001727 return ret;
Mark Brown973838a2012-11-28 17:20:32 +00001728 }
1729
1730 ret = regulator_enable(adsp->dvfs);
1731 if (ret != 0) {
Charles Keepax62c35b32014-05-27 13:08:43 +01001732 adsp_err(adsp, "Failed to enable DCVDD: %d\n", ret);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001733 return ret;
Mark Brown973838a2012-11-28 17:20:32 +00001734 }
1735
1736 ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
1737 if (ret != 0) {
Charles Keepax62c35b32014-05-27 13:08:43 +01001738 adsp_err(adsp, "Failed to initialise DVFS: %d\n", ret);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001739 return ret;
Mark Brown973838a2012-11-28 17:20:32 +00001740 }
1741
1742 ret = regulator_disable(adsp->dvfs);
1743 if (ret != 0) {
Charles Keepax62c35b32014-05-27 13:08:43 +01001744 adsp_err(adsp, "Failed to disable DCVDD: %d\n", ret);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001745 return ret;
Mark Brown973838a2012-11-28 17:20:32 +00001746 }
1747 }
1748
1749 return 0;
1750}
1751EXPORT_SYMBOL_GPL(wm_adsp2_init);
Praveen Diwakar0a37c6e2014-07-04 11:17:41 +05301752
1753MODULE_LICENSE("GPL v2");