blob: 74f9f028b45f7c8ebf8a5950160dc36294599308 [file] [log] [blame]
dea31012005-04-17 16:05:31 -05001/*******************************************************************
2 * This file is part of the Emulex Linux Device Driver for *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04003 * Fibre Channel Host Bus Adapters. *
James Smartd8e93df2009-05-22 14:53:05 -04004 * Copyright (C) 2004-2009 Emulex. All rights reserved. *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04005 * EMULEX and SLI are trademarks of Emulex. *
dea31012005-04-17 16:05:31 -05006 * www.emulex.com *
7 * *
8 * This program is free software; you can redistribute it and/or *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04009 * modify it under the terms of version 2 of the GNU General *
10 * Public License as published by the Free Software Foundation. *
11 * This program is distributed in the hope that it will be useful. *
12 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
13 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
14 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
15 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16 * TO BE LEGALLY INVALID. See the GNU General Public License for *
17 * more details, a copy of which can be found in the file COPYING *
18 * included with this package. *
dea31012005-04-17 16:05:31 -050019 *******************************************************************/
20
dea31012005-04-17 16:05:31 -050021#define FDMI_DID 0xfffffaU
22#define NameServer_DID 0xfffffcU
23#define SCR_DID 0xfffffdU
24#define Fabric_DID 0xfffffeU
25#define Bcast_DID 0xffffffU
26#define Mask_DID 0xffffffU
27#define CT_DID_MASK 0xffff00U
28#define Fabric_DID_MASK 0xfff000U
29#define WELL_KNOWN_DID_MASK 0xfffff0U
30
31#define PT2PT_LocalID 1
32#define PT2PT_RemoteID 2
33
34#define FF_DEF_EDTOV 2000 /* Default E_D_TOV (2000ms) */
35#define FF_DEF_ALTOV 15 /* Default AL_TIME (15ms) */
36#define FF_DEF_RATOV 2 /* Default RA_TOV (2s) */
37#define FF_DEF_ARBTOV 1900 /* Default ARB_TOV (1900ms) */
38
39#define LPFC_BUF_RING0 64 /* Number of buffers to post to RING
40 0 */
41
42#define FCELSSIZE 1024 /* maximum ELS transfer size */
43
44#define LPFC_FCP_RING 0 /* ring 0 for FCP initiator commands */
James Smarta4bc3372006-12-02 13:34:16 -050045#define LPFC_EXTRA_RING 1 /* ring 1 for other protocols */
dea31012005-04-17 16:05:31 -050046#define LPFC_ELS_RING 2 /* ring 2 for ELS commands */
47#define LPFC_FCP_NEXT_RING 3
48
49#define SLI2_IOCB_CMD_R0_ENTRIES 172 /* SLI-2 FCP command ring entries */
50#define SLI2_IOCB_RSP_R0_ENTRIES 134 /* SLI-2 FCP response ring entries */
James Smarta4bc3372006-12-02 13:34:16 -050051#define SLI2_IOCB_CMD_R1_ENTRIES 4 /* SLI-2 extra command ring entries */
52#define SLI2_IOCB_RSP_R1_ENTRIES 4 /* SLI-2 extra response ring entries */
dea31012005-04-17 16:05:31 -050053#define SLI2_IOCB_CMD_R1XTRA_ENTRIES 36 /* SLI-2 extra FCP cmd ring entries */
54#define SLI2_IOCB_RSP_R1XTRA_ENTRIES 52 /* SLI-2 extra FCP rsp ring entries */
55#define SLI2_IOCB_CMD_R2_ENTRIES 20 /* SLI-2 ELS command ring entries */
56#define SLI2_IOCB_RSP_R2_ENTRIES 20 /* SLI-2 ELS response ring entries */
57#define SLI2_IOCB_CMD_R3_ENTRIES 0
58#define SLI2_IOCB_RSP_R3_ENTRIES 0
59#define SLI2_IOCB_CMD_R3XTRA_ENTRIES 24
60#define SLI2_IOCB_RSP_R3XTRA_ENTRIES 32
61
James Smarted957682007-06-17 19:56:37 -050062#define SLI2_IOCB_CMD_SIZE 32
63#define SLI2_IOCB_RSP_SIZE 32
64#define SLI3_IOCB_CMD_SIZE 128
65#define SLI3_IOCB_RSP_SIZE 64
66
James Smart92d7f7b2007-06-17 19:56:38 -050067
James Smartddcc50f2008-12-04 22:38:46 -050068/* vendor ID used in SCSI netlink calls */
69#define LPFC_NL_VENDOR_ID (SCSI_NL_VID_TYPE_PCI | PCI_VENDOR_ID_EMULEX)
70
dea31012005-04-17 16:05:31 -050071/* Common Transport structures and definitions */
72
73union CtRevisionId {
74 /* Structure is in Big Endian format */
75 struct {
76 uint32_t Revision:8;
77 uint32_t InId:24;
78 } bits;
79 uint32_t word;
80};
81
82union CtCommandResponse {
83 /* Structure is in Big Endian format */
84 struct {
85 uint32_t CmdRsp:16;
86 uint32_t Size:16;
87 } bits;
88 uint32_t word;
89};
90
James Smart92d7f7b2007-06-17 19:56:38 -050091#define FC4_FEATURE_INIT 0x2
92#define FC4_FEATURE_TARGET 0x1
93
dea31012005-04-17 16:05:31 -050094struct lpfc_sli_ct_request {
95 /* Structure is in Big Endian format */
96 union CtRevisionId RevisionId;
97 uint8_t FsType;
98 uint8_t FsSubType;
99 uint8_t Options;
100 uint8_t Rsrvd1;
101 union CtCommandResponse CommandResponse;
102 uint8_t Rsrvd2;
103 uint8_t ReasonCode;
104 uint8_t Explanation;
105 uint8_t VendorUnique;
106
107 union {
108 uint32_t PortID;
109 struct gid {
110 uint8_t PortType; /* for GID_PT requests */
111 uint8_t DomainScope;
112 uint8_t AreaScope;
113 uint8_t Fc4Type; /* for GID_FT requests */
114 } gid;
115 struct rft {
116 uint32_t PortId; /* For RFT_ID requests */
117
118#ifdef __BIG_ENDIAN_BITFIELD
119 uint32_t rsvd0:16;
120 uint32_t rsvd1:7;
121 uint32_t fcpReg:1; /* Type 8 */
122 uint32_t rsvd2:2;
123 uint32_t ipReg:1; /* Type 5 */
124 uint32_t rsvd3:5;
125#else /* __LITTLE_ENDIAN_BITFIELD */
126 uint32_t rsvd0:16;
127 uint32_t fcpReg:1; /* Type 8 */
128 uint32_t rsvd1:7;
129 uint32_t rsvd3:5;
130 uint32_t ipReg:1; /* Type 5 */
131 uint32_t rsvd2:2;
132#endif
133
134 uint32_t rsvd[7];
135 } rft;
136 struct rnn {
137 uint32_t PortId; /* For RNN_ID requests */
138 uint8_t wwnn[8];
139 } rnn;
140 struct rsnn { /* For RSNN_ID requests */
141 uint8_t wwnn[8];
142 uint8_t len;
143 uint8_t symbname[255];
144 } rsnn;
James Smart7ee5d432007-10-27 13:37:17 -0400145 struct da_id { /* For DA_ID requests */
146 uint32_t port_id;
147 } da_id;
James Smart92d7f7b2007-06-17 19:56:38 -0500148 struct rspn { /* For RSPN_ID requests */
149 uint32_t PortId;
150 uint8_t len;
151 uint8_t symbname[255];
152 } rspn;
153 struct gff {
154 uint32_t PortId;
155 } gff;
156 struct gff_acc {
157 uint8_t fbits[128];
158 } gff_acc;
James Smart51ef4c22007-08-02 11:10:31 -0400159#define FCP_TYPE_FEATURE_OFFSET 7
James Smart92d7f7b2007-06-17 19:56:38 -0500160 struct rff {
161 uint32_t PortId;
162 uint8_t reserved[2];
163 uint8_t fbits;
164 uint8_t type_code; /* type=8 for FCP */
165 } rff;
dea31012005-04-17 16:05:31 -0500166 } un;
167};
168
169#define SLI_CT_REVISION 1
James Smart92d7f7b2007-06-17 19:56:38 -0500170#define GID_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
171 sizeof(struct gid))
172#define GFF_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
173 sizeof(struct gff))
174#define RFT_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
175 sizeof(struct rft))
176#define RFF_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
177 sizeof(struct rff))
178#define RNN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
179 sizeof(struct rnn))
180#define RSNN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
181 sizeof(struct rsnn))
James Smart7ee5d432007-10-27 13:37:17 -0400182#define DA_ID_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
183 sizeof(struct da_id))
James Smart92d7f7b2007-06-17 19:56:38 -0500184#define RSPN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
185 sizeof(struct rspn))
dea31012005-04-17 16:05:31 -0500186
187/*
188 * FsType Definitions
189 */
190
191#define SLI_CT_MANAGEMENT_SERVICE 0xFA
192#define SLI_CT_TIME_SERVICE 0xFB
193#define SLI_CT_DIRECTORY_SERVICE 0xFC
194#define SLI_CT_FABRIC_CONTROLLER_SERVICE 0xFD
195
196/*
197 * Directory Service Subtypes
198 */
199
200#define SLI_CT_DIRECTORY_NAME_SERVER 0x02
201
202/*
203 * Response Codes
204 */
205
206#define SLI_CT_RESPONSE_FS_RJT 0x8001
207#define SLI_CT_RESPONSE_FS_ACC 0x8002
208
209/*
210 * Reason Codes
211 */
212
213#define SLI_CT_NO_ADDITIONAL_EXPL 0x0
214#define SLI_CT_INVALID_COMMAND 0x01
215#define SLI_CT_INVALID_VERSION 0x02
216#define SLI_CT_LOGICAL_ERROR 0x03
217#define SLI_CT_INVALID_IU_SIZE 0x04
218#define SLI_CT_LOGICAL_BUSY 0x05
219#define SLI_CT_PROTOCOL_ERROR 0x07
220#define SLI_CT_UNABLE_TO_PERFORM_REQ 0x09
221#define SLI_CT_REQ_NOT_SUPPORTED 0x0b
222#define SLI_CT_HBA_INFO_NOT_REGISTERED 0x10
223#define SLI_CT_MULTIPLE_HBA_ATTR_OF_SAME_TYPE 0x11
224#define SLI_CT_INVALID_HBA_ATTR_BLOCK_LEN 0x12
225#define SLI_CT_HBA_ATTR_NOT_PRESENT 0x13
226#define SLI_CT_PORT_INFO_NOT_REGISTERED 0x20
227#define SLI_CT_MULTIPLE_PORT_ATTR_OF_SAME_TYPE 0x21
228#define SLI_CT_INVALID_PORT_ATTR_BLOCK_LEN 0x22
229#define SLI_CT_VENDOR_UNIQUE 0xff
230
231/*
232 * Name Server SLI_CT_UNABLE_TO_PERFORM_REQ Explanations
233 */
234
235#define SLI_CT_NO_PORT_ID 0x01
236#define SLI_CT_NO_PORT_NAME 0x02
237#define SLI_CT_NO_NODE_NAME 0x03
238#define SLI_CT_NO_CLASS_OF_SERVICE 0x04
239#define SLI_CT_NO_IP_ADDRESS 0x05
240#define SLI_CT_NO_IPA 0x06
241#define SLI_CT_NO_FC4_TYPES 0x07
242#define SLI_CT_NO_SYMBOLIC_PORT_NAME 0x08
243#define SLI_CT_NO_SYMBOLIC_NODE_NAME 0x09
244#define SLI_CT_NO_PORT_TYPE 0x0A
245#define SLI_CT_ACCESS_DENIED 0x10
246#define SLI_CT_INVALID_PORT_ID 0x11
247#define SLI_CT_DATABASE_EMPTY 0x12
248
249/*
250 * Name Server Command Codes
251 */
252
253#define SLI_CTNS_GA_NXT 0x0100
254#define SLI_CTNS_GPN_ID 0x0112
255#define SLI_CTNS_GNN_ID 0x0113
256#define SLI_CTNS_GCS_ID 0x0114
257#define SLI_CTNS_GFT_ID 0x0117
258#define SLI_CTNS_GSPN_ID 0x0118
259#define SLI_CTNS_GPT_ID 0x011A
James Smart92d7f7b2007-06-17 19:56:38 -0500260#define SLI_CTNS_GFF_ID 0x011F
dea31012005-04-17 16:05:31 -0500261#define SLI_CTNS_GID_PN 0x0121
262#define SLI_CTNS_GID_NN 0x0131
263#define SLI_CTNS_GIP_NN 0x0135
264#define SLI_CTNS_GIPA_NN 0x0136
265#define SLI_CTNS_GSNN_NN 0x0139
266#define SLI_CTNS_GNN_IP 0x0153
267#define SLI_CTNS_GIPA_IP 0x0156
268#define SLI_CTNS_GID_FT 0x0171
269#define SLI_CTNS_GID_PT 0x01A1
270#define SLI_CTNS_RPN_ID 0x0212
271#define SLI_CTNS_RNN_ID 0x0213
272#define SLI_CTNS_RCS_ID 0x0214
273#define SLI_CTNS_RFT_ID 0x0217
274#define SLI_CTNS_RSPN_ID 0x0218
275#define SLI_CTNS_RPT_ID 0x021A
James Smart92d7f7b2007-06-17 19:56:38 -0500276#define SLI_CTNS_RFF_ID 0x021F
dea31012005-04-17 16:05:31 -0500277#define SLI_CTNS_RIP_NN 0x0235
278#define SLI_CTNS_RIPA_NN 0x0236
279#define SLI_CTNS_RSNN_NN 0x0239
280#define SLI_CTNS_DA_ID 0x0300
281
282/*
283 * Port Types
284 */
285
286#define SLI_CTPT_N_PORT 0x01
287#define SLI_CTPT_NL_PORT 0x02
288#define SLI_CTPT_FNL_PORT 0x03
289#define SLI_CTPT_IP 0x04
290#define SLI_CTPT_FCP 0x08
291#define SLI_CTPT_NX_PORT 0x7F
292#define SLI_CTPT_F_PORT 0x81
293#define SLI_CTPT_FL_PORT 0x82
294#define SLI_CTPT_E_PORT 0x84
295
296#define SLI_CT_LAST_ENTRY 0x80000000
297
298/* Fibre Channel Service Parameter definitions */
299
300#define FC_PH_4_0 6 /* FC-PH version 4.0 */
301#define FC_PH_4_1 7 /* FC-PH version 4.1 */
302#define FC_PH_4_2 8 /* FC-PH version 4.2 */
303#define FC_PH_4_3 9 /* FC-PH version 4.3 */
304
305#define FC_PH_LOW 8 /* Lowest supported FC-PH version */
306#define FC_PH_HIGH 9 /* Highest supported FC-PH version */
307#define FC_PH3 0x20 /* FC-PH-3 version */
308
309#define FF_FRAME_SIZE 2048
310
311struct lpfc_name {
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700312 union {
313 struct {
dea31012005-04-17 16:05:31 -0500314#ifdef __BIG_ENDIAN_BITFIELD
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700315 uint8_t nameType:4; /* FC Word 0, bit 28:31 */
James.Smart@Emulex.Com1de933f2005-11-28 11:41:15 -0500316 uint8_t IEEEextMsn:4; /* FC Word 0, bit 24:27, bit
317 8:11 of IEEE ext */
dea31012005-04-17 16:05:31 -0500318#else /* __LITTLE_ENDIAN_BITFIELD */
James.Smart@Emulex.Com1de933f2005-11-28 11:41:15 -0500319 uint8_t IEEEextMsn:4; /* FC Word 0, bit 24:27, bit
320 8:11 of IEEE ext */
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700321 uint8_t nameType:4; /* FC Word 0, bit 28:31 */
dea31012005-04-17 16:05:31 -0500322#endif
323
324#define NAME_IEEE 0x1 /* IEEE name - nameType */
325#define NAME_IEEE_EXT 0x2 /* IEEE extended name */
326#define NAME_FC_TYPE 0x3 /* FC native name type */
327#define NAME_IP_TYPE 0x4 /* IP address */
328#define NAME_CCITT_TYPE 0xC
329#define NAME_CCITT_GR_TYPE 0xE
James.Smart@Emulex.Com1de933f2005-11-28 11:41:15 -0500330 uint8_t IEEEextLsb; /* FC Word 0, bit 16:23, IEEE
331 extended Lsb */
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700332 uint8_t IEEE[6]; /* FC IEEE address */
Andrew Morton68ce1eb2005-09-21 09:46:54 -0700333 } s;
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700334 uint8_t wwn[8];
Andrew Morton68ce1eb2005-09-21 09:46:54 -0700335 } u;
dea31012005-04-17 16:05:31 -0500336};
337
338struct csp {
339 uint8_t fcphHigh; /* FC Word 0, byte 0 */
340 uint8_t fcphLow;
341 uint8_t bbCreditMsb;
342 uint8_t bbCreditlsb; /* FC Word 0, byte 3 */
343
344#ifdef __BIG_ENDIAN_BITFIELD
James Smart92d7f7b2007-06-17 19:56:38 -0500345 uint16_t request_multiple_Nport:1; /* FC Word 1, bit 31 */
346 uint16_t randomOffset:1; /* FC Word 1, bit 30 */
347 uint16_t response_multiple_NPort:1; /* FC Word 1, bit 29 */
dea31012005-04-17 16:05:31 -0500348 uint16_t fPort:1; /* FC Word 1, bit 28 */
349 uint16_t altBbCredit:1; /* FC Word 1, bit 27 */
350 uint16_t edtovResolution:1; /* FC Word 1, bit 26 */
351 uint16_t multicast:1; /* FC Word 1, bit 25 */
352 uint16_t broadcast:1; /* FC Word 1, bit 24 */
353
354 uint16_t huntgroup:1; /* FC Word 1, bit 23 */
355 uint16_t simplex:1; /* FC Word 1, bit 22 */
356 uint16_t word1Reserved1:3; /* FC Word 1, bit 21:19 */
357 uint16_t dhd:1; /* FC Word 1, bit 18 */
358 uint16_t contIncSeqCnt:1; /* FC Word 1, bit 17 */
359 uint16_t payloadlength:1; /* FC Word 1, bit 16 */
360#else /* __LITTLE_ENDIAN_BITFIELD */
361 uint16_t broadcast:1; /* FC Word 1, bit 24 */
362 uint16_t multicast:1; /* FC Word 1, bit 25 */
363 uint16_t edtovResolution:1; /* FC Word 1, bit 26 */
364 uint16_t altBbCredit:1; /* FC Word 1, bit 27 */
365 uint16_t fPort:1; /* FC Word 1, bit 28 */
James Smart92d7f7b2007-06-17 19:56:38 -0500366 uint16_t response_multiple_NPort:1; /* FC Word 1, bit 29 */
dea31012005-04-17 16:05:31 -0500367 uint16_t randomOffset:1; /* FC Word 1, bit 30 */
James Smart92d7f7b2007-06-17 19:56:38 -0500368 uint16_t request_multiple_Nport:1; /* FC Word 1, bit 31 */
dea31012005-04-17 16:05:31 -0500369
370 uint16_t payloadlength:1; /* FC Word 1, bit 16 */
371 uint16_t contIncSeqCnt:1; /* FC Word 1, bit 17 */
372 uint16_t dhd:1; /* FC Word 1, bit 18 */
373 uint16_t word1Reserved1:3; /* FC Word 1, bit 21:19 */
374 uint16_t simplex:1; /* FC Word 1, bit 22 */
375 uint16_t huntgroup:1; /* FC Word 1, bit 23 */
376#endif
377
378 uint8_t bbRcvSizeMsb; /* Upper nibble is reserved */
379 uint8_t bbRcvSizeLsb; /* FC Word 1, byte 3 */
380 union {
381 struct {
382 uint8_t word2Reserved1; /* FC Word 2 byte 0 */
383
384 uint8_t totalConcurrSeq; /* FC Word 2 byte 1 */
385 uint8_t roByCategoryMsb; /* FC Word 2 byte 2 */
386
387 uint8_t roByCategoryLsb; /* FC Word 2 byte 3 */
388 } nPort;
389 uint32_t r_a_tov; /* R_A_TOV must be in B.E. format */
390 } w2;
391
392 uint32_t e_d_tov; /* E_D_TOV must be in B.E. format */
393};
394
395struct class_parms {
396#ifdef __BIG_ENDIAN_BITFIELD
397 uint8_t classValid:1; /* FC Word 0, bit 31 */
398 uint8_t intermix:1; /* FC Word 0, bit 30 */
399 uint8_t stackedXparent:1; /* FC Word 0, bit 29 */
400 uint8_t stackedLockDown:1; /* FC Word 0, bit 28 */
401 uint8_t seqDelivery:1; /* FC Word 0, bit 27 */
402 uint8_t word0Reserved1:3; /* FC Word 0, bit 24:26 */
403#else /* __LITTLE_ENDIAN_BITFIELD */
404 uint8_t word0Reserved1:3; /* FC Word 0, bit 24:26 */
405 uint8_t seqDelivery:1; /* FC Word 0, bit 27 */
406 uint8_t stackedLockDown:1; /* FC Word 0, bit 28 */
407 uint8_t stackedXparent:1; /* FC Word 0, bit 29 */
408 uint8_t intermix:1; /* FC Word 0, bit 30 */
409 uint8_t classValid:1; /* FC Word 0, bit 31 */
410
411#endif
412
413 uint8_t word0Reserved2; /* FC Word 0, bit 16:23 */
414
415#ifdef __BIG_ENDIAN_BITFIELD
416 uint8_t iCtlXidReAssgn:2; /* FC Word 0, Bit 14:15 */
417 uint8_t iCtlInitialPa:2; /* FC Word 0, bit 12:13 */
418 uint8_t iCtlAck0capable:1; /* FC Word 0, bit 11 */
419 uint8_t iCtlAckNcapable:1; /* FC Word 0, bit 10 */
420 uint8_t word0Reserved3:2; /* FC Word 0, bit 8: 9 */
421#else /* __LITTLE_ENDIAN_BITFIELD */
422 uint8_t word0Reserved3:2; /* FC Word 0, bit 8: 9 */
423 uint8_t iCtlAckNcapable:1; /* FC Word 0, bit 10 */
424 uint8_t iCtlAck0capable:1; /* FC Word 0, bit 11 */
425 uint8_t iCtlInitialPa:2; /* FC Word 0, bit 12:13 */
426 uint8_t iCtlXidReAssgn:2; /* FC Word 0, Bit 14:15 */
427#endif
428
429 uint8_t word0Reserved4; /* FC Word 0, bit 0: 7 */
430
431#ifdef __BIG_ENDIAN_BITFIELD
432 uint8_t rCtlAck0capable:1; /* FC Word 1, bit 31 */
433 uint8_t rCtlAckNcapable:1; /* FC Word 1, bit 30 */
434 uint8_t rCtlXidInterlck:1; /* FC Word 1, bit 29 */
435 uint8_t rCtlErrorPolicy:2; /* FC Word 1, bit 27:28 */
436 uint8_t word1Reserved1:1; /* FC Word 1, bit 26 */
437 uint8_t rCtlCatPerSeq:2; /* FC Word 1, bit 24:25 */
438#else /* __LITTLE_ENDIAN_BITFIELD */
439 uint8_t rCtlCatPerSeq:2; /* FC Word 1, bit 24:25 */
440 uint8_t word1Reserved1:1; /* FC Word 1, bit 26 */
441 uint8_t rCtlErrorPolicy:2; /* FC Word 1, bit 27:28 */
442 uint8_t rCtlXidInterlck:1; /* FC Word 1, bit 29 */
443 uint8_t rCtlAckNcapable:1; /* FC Word 1, bit 30 */
444 uint8_t rCtlAck0capable:1; /* FC Word 1, bit 31 */
445#endif
446
447 uint8_t word1Reserved2; /* FC Word 1, bit 16:23 */
448 uint8_t rcvDataSizeMsb; /* FC Word 1, bit 8:15 */
449 uint8_t rcvDataSizeLsb; /* FC Word 1, bit 0: 7 */
450
451 uint8_t concurrentSeqMsb; /* FC Word 2, bit 24:31 */
452 uint8_t concurrentSeqLsb; /* FC Word 2, bit 16:23 */
453 uint8_t EeCreditSeqMsb; /* FC Word 2, bit 8:15 */
454 uint8_t EeCreditSeqLsb; /* FC Word 2, bit 0: 7 */
455
456 uint8_t openSeqPerXchgMsb; /* FC Word 3, bit 24:31 */
457 uint8_t openSeqPerXchgLsb; /* FC Word 3, bit 16:23 */
458 uint8_t word3Reserved1; /* Fc Word 3, bit 8:15 */
459 uint8_t word3Reserved2; /* Fc Word 3, bit 0: 7 */
460};
461
462struct serv_parm { /* Structure is in Big Endian format */
463 struct csp cmn;
464 struct lpfc_name portName;
465 struct lpfc_name nodeName;
466 struct class_parms cls1;
467 struct class_parms cls2;
468 struct class_parms cls3;
469 struct class_parms cls4;
470 uint8_t vendorVersion[16];
471};
472
473/*
James Smartda0436e2009-05-22 14:51:39 -0400474 * Virtual Fabric Tagging Header
475 */
476struct fc_vft_header {
477 uint32_t word0;
478#define fc_vft_hdr_r_ctl_SHIFT 24
479#define fc_vft_hdr_r_ctl_MASK 0xFF
480#define fc_vft_hdr_r_ctl_WORD word0
481#define fc_vft_hdr_ver_SHIFT 22
482#define fc_vft_hdr_ver_MASK 0x3
483#define fc_vft_hdr_ver_WORD word0
484#define fc_vft_hdr_type_SHIFT 18
485#define fc_vft_hdr_type_MASK 0xF
486#define fc_vft_hdr_type_WORD word0
487#define fc_vft_hdr_e_SHIFT 16
488#define fc_vft_hdr_e_MASK 0x1
489#define fc_vft_hdr_e_WORD word0
490#define fc_vft_hdr_priority_SHIFT 13
491#define fc_vft_hdr_priority_MASK 0x7
492#define fc_vft_hdr_priority_WORD word0
493#define fc_vft_hdr_vf_id_SHIFT 1
494#define fc_vft_hdr_vf_id_MASK 0xFFF
495#define fc_vft_hdr_vf_id_WORD word0
496 uint32_t word1;
497#define fc_vft_hdr_hopct_SHIFT 24
498#define fc_vft_hdr_hopct_MASK 0xFF
499#define fc_vft_hdr_hopct_WORD word1
500};
501
502/*
dea31012005-04-17 16:05:31 -0500503 * Extended Link Service LS_COMMAND codes (Payload Word 0)
504 */
505#ifdef __BIG_ENDIAN_BITFIELD
506#define ELS_CMD_MASK 0xffff0000
507#define ELS_RSP_MASK 0xff000000
508#define ELS_CMD_LS_RJT 0x01000000
509#define ELS_CMD_ACC 0x02000000
510#define ELS_CMD_PLOGI 0x03000000
511#define ELS_CMD_FLOGI 0x04000000
512#define ELS_CMD_LOGO 0x05000000
513#define ELS_CMD_ABTX 0x06000000
514#define ELS_CMD_RCS 0x07000000
515#define ELS_CMD_RES 0x08000000
516#define ELS_CMD_RSS 0x09000000
517#define ELS_CMD_RSI 0x0A000000
518#define ELS_CMD_ESTS 0x0B000000
519#define ELS_CMD_ESTC 0x0C000000
520#define ELS_CMD_ADVC 0x0D000000
521#define ELS_CMD_RTV 0x0E000000
522#define ELS_CMD_RLS 0x0F000000
523#define ELS_CMD_ECHO 0x10000000
524#define ELS_CMD_TEST 0x11000000
525#define ELS_CMD_RRQ 0x12000000
526#define ELS_CMD_PRLI 0x20100014
527#define ELS_CMD_PRLO 0x21100014
James Smart82d9a2a2006-04-15 11:53:05 -0400528#define ELS_CMD_PRLO_ACC 0x02100014
dea31012005-04-17 16:05:31 -0500529#define ELS_CMD_PDISC 0x50000000
530#define ELS_CMD_FDISC 0x51000000
531#define ELS_CMD_ADISC 0x52000000
532#define ELS_CMD_FARP 0x54000000
533#define ELS_CMD_FARPR 0x55000000
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500534#define ELS_CMD_RPS 0x56000000
535#define ELS_CMD_RPL 0x57000000
dea31012005-04-17 16:05:31 -0500536#define ELS_CMD_FAN 0x60000000
537#define ELS_CMD_RSCN 0x61040000
538#define ELS_CMD_SCR 0x62000000
539#define ELS_CMD_RNID 0x78000000
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500540#define ELS_CMD_LIRR 0x7A000000
dea31012005-04-17 16:05:31 -0500541#else /* __LITTLE_ENDIAN_BITFIELD */
542#define ELS_CMD_MASK 0xffff
543#define ELS_RSP_MASK 0xff
544#define ELS_CMD_LS_RJT 0x01
545#define ELS_CMD_ACC 0x02
546#define ELS_CMD_PLOGI 0x03
547#define ELS_CMD_FLOGI 0x04
548#define ELS_CMD_LOGO 0x05
549#define ELS_CMD_ABTX 0x06
550#define ELS_CMD_RCS 0x07
551#define ELS_CMD_RES 0x08
552#define ELS_CMD_RSS 0x09
553#define ELS_CMD_RSI 0x0A
554#define ELS_CMD_ESTS 0x0B
555#define ELS_CMD_ESTC 0x0C
556#define ELS_CMD_ADVC 0x0D
557#define ELS_CMD_RTV 0x0E
558#define ELS_CMD_RLS 0x0F
559#define ELS_CMD_ECHO 0x10
560#define ELS_CMD_TEST 0x11
561#define ELS_CMD_RRQ 0x12
562#define ELS_CMD_PRLI 0x14001020
563#define ELS_CMD_PRLO 0x14001021
James Smart82d9a2a2006-04-15 11:53:05 -0400564#define ELS_CMD_PRLO_ACC 0x14001002
dea31012005-04-17 16:05:31 -0500565#define ELS_CMD_PDISC 0x50
566#define ELS_CMD_FDISC 0x51
567#define ELS_CMD_ADISC 0x52
568#define ELS_CMD_FARP 0x54
569#define ELS_CMD_FARPR 0x55
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500570#define ELS_CMD_RPS 0x56
571#define ELS_CMD_RPL 0x57
dea31012005-04-17 16:05:31 -0500572#define ELS_CMD_FAN 0x60
573#define ELS_CMD_RSCN 0x0461
574#define ELS_CMD_SCR 0x62
575#define ELS_CMD_RNID 0x78
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500576#define ELS_CMD_LIRR 0x7A
dea31012005-04-17 16:05:31 -0500577#endif
578
579/*
580 * LS_RJT Payload Definition
581 */
582
583struct ls_rjt { /* Structure is in Big Endian format */
584 union {
585 uint32_t lsRjtError;
586 struct {
587 uint8_t lsRjtRsvd0; /* FC Word 0, bit 24:31 */
588
589 uint8_t lsRjtRsnCode; /* FC Word 0, bit 16:23 */
590 /* LS_RJT reason codes */
591#define LSRJT_INVALID_CMD 0x01
592#define LSRJT_LOGICAL_ERR 0x03
593#define LSRJT_LOGICAL_BSY 0x05
594#define LSRJT_PROTOCOL_ERR 0x07
595#define LSRJT_UNABLE_TPC 0x09 /* Unable to perform command */
596#define LSRJT_CMD_UNSUPPORTED 0x0B
597#define LSRJT_VENDOR_UNIQUE 0xFF /* See Byte 3 */
598
599 uint8_t lsRjtRsnCodeExp; /* FC Word 0, bit 8:15 */
600 /* LS_RJT reason explanation */
601#define LSEXP_NOTHING_MORE 0x00
602#define LSEXP_SPARM_OPTIONS 0x01
603#define LSEXP_SPARM_ICTL 0x03
604#define LSEXP_SPARM_RCTL 0x05
605#define LSEXP_SPARM_RCV_SIZE 0x07
606#define LSEXP_SPARM_CONCUR_SEQ 0x09
607#define LSEXP_SPARM_CREDIT 0x0B
608#define LSEXP_INVALID_PNAME 0x0D
609#define LSEXP_INVALID_NNAME 0x0E
610#define LSEXP_INVALID_CSP 0x0F
611#define LSEXP_INVALID_ASSOC_HDR 0x11
612#define LSEXP_ASSOC_HDR_REQ 0x13
613#define LSEXP_INVALID_O_SID 0x15
614#define LSEXP_INVALID_OX_RX 0x17
615#define LSEXP_CMD_IN_PROGRESS 0x19
James Smart7f5f3d02008-02-08 18:50:14 -0500616#define LSEXP_PORT_LOGIN_REQ 0x1E
dea31012005-04-17 16:05:31 -0500617#define LSEXP_INVALID_NPORT_ID 0x1F
618#define LSEXP_INVALID_SEQ_ID 0x21
619#define LSEXP_INVALID_XCHG 0x23
620#define LSEXP_INACTIVE_XCHG 0x25
621#define LSEXP_RQ_REQUIRED 0x27
622#define LSEXP_OUT_OF_RESOURCE 0x29
623#define LSEXP_CANT_GIVE_DATA 0x2A
624#define LSEXP_REQ_UNSUPPORTED 0x2C
625 uint8_t vendorUnique; /* FC Word 0, bit 0: 7 */
626 } b;
627 } un;
628};
629
630/*
631 * N_Port Login (FLOGO/PLOGO Request) Payload Definition
632 */
633
634typedef struct _LOGO { /* Structure is in Big Endian format */
635 union {
636 uint32_t nPortId32; /* Access nPortId as a word */
637 struct {
638 uint8_t word1Reserved1; /* FC Word 1, bit 31:24 */
639 uint8_t nPortIdByte0; /* N_port ID bit 16:23 */
640 uint8_t nPortIdByte1; /* N_port ID bit 8:15 */
641 uint8_t nPortIdByte2; /* N_port ID bit 0: 7 */
642 } b;
643 } un;
644 struct lpfc_name portName; /* N_port name field */
645} LOGO;
646
647/*
648 * FCP Login (PRLI Request / ACC) Payload Definition
649 */
650
651#define PRLX_PAGE_LEN 0x10
652#define TPRLO_PAGE_LEN 0x14
653
654typedef struct _PRLI { /* Structure is in Big Endian format */
655 uint8_t prliType; /* FC Parm Word 0, bit 24:31 */
656
657#define PRLI_FCP_TYPE 0x08
658 uint8_t word0Reserved1; /* FC Parm Word 0, bit 16:23 */
659
660#ifdef __BIG_ENDIAN_BITFIELD
661 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
662 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
663 uint8_t estabImagePair:1; /* FC Parm Word 0, bit 13 */
664
665 /* ACC = imagePairEstablished */
666 uint8_t word0Reserved2:1; /* FC Parm Word 0, bit 12 */
667 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
668#else /* __LITTLE_ENDIAN_BITFIELD */
669 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
670 uint8_t word0Reserved2:1; /* FC Parm Word 0, bit 12 */
671 uint8_t estabImagePair:1; /* FC Parm Word 0, bit 13 */
672 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
673 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
674 /* ACC = imagePairEstablished */
675#endif
676
677#define PRLI_REQ_EXECUTED 0x1 /* acceptRspCode */
678#define PRLI_NO_RESOURCES 0x2
679#define PRLI_INIT_INCOMPLETE 0x3
680#define PRLI_NO_SUCH_PA 0x4
681#define PRLI_PREDEF_CONFIG 0x5
682#define PRLI_PARTIAL_SUCCESS 0x6
683#define PRLI_INVALID_PAGE_CNT 0x7
684 uint8_t word0Reserved3; /* FC Parm Word 0, bit 0:7 */
685
686 uint32_t origProcAssoc; /* FC Parm Word 1, bit 0:31 */
687
688 uint32_t respProcAssoc; /* FC Parm Word 2, bit 0:31 */
689
690 uint8_t word3Reserved1; /* FC Parm Word 3, bit 24:31 */
691 uint8_t word3Reserved2; /* FC Parm Word 3, bit 16:23 */
692
693#ifdef __BIG_ENDIAN_BITFIELD
694 uint16_t Word3bit15Resved:1; /* FC Parm Word 3, bit 15 */
695 uint16_t Word3bit14Resved:1; /* FC Parm Word 3, bit 14 */
696 uint16_t Word3bit13Resved:1; /* FC Parm Word 3, bit 13 */
697 uint16_t Word3bit12Resved:1; /* FC Parm Word 3, bit 12 */
698 uint16_t Word3bit11Resved:1; /* FC Parm Word 3, bit 11 */
699 uint16_t Word3bit10Resved:1; /* FC Parm Word 3, bit 10 */
700 uint16_t TaskRetryIdReq:1; /* FC Parm Word 3, bit 9 */
701 uint16_t Retry:1; /* FC Parm Word 3, bit 8 */
702 uint16_t ConfmComplAllowed:1; /* FC Parm Word 3, bit 7 */
703 uint16_t dataOverLay:1; /* FC Parm Word 3, bit 6 */
704 uint16_t initiatorFunc:1; /* FC Parm Word 3, bit 5 */
705 uint16_t targetFunc:1; /* FC Parm Word 3, bit 4 */
706 uint16_t cmdDataMixEna:1; /* FC Parm Word 3, bit 3 */
707 uint16_t dataRspMixEna:1; /* FC Parm Word 3, bit 2 */
708 uint16_t readXferRdyDis:1; /* FC Parm Word 3, bit 1 */
709 uint16_t writeXferRdyDis:1; /* FC Parm Word 3, bit 0 */
710#else /* __LITTLE_ENDIAN_BITFIELD */
711 uint16_t Retry:1; /* FC Parm Word 3, bit 8 */
712 uint16_t TaskRetryIdReq:1; /* FC Parm Word 3, bit 9 */
713 uint16_t Word3bit10Resved:1; /* FC Parm Word 3, bit 10 */
714 uint16_t Word3bit11Resved:1; /* FC Parm Word 3, bit 11 */
715 uint16_t Word3bit12Resved:1; /* FC Parm Word 3, bit 12 */
716 uint16_t Word3bit13Resved:1; /* FC Parm Word 3, bit 13 */
717 uint16_t Word3bit14Resved:1; /* FC Parm Word 3, bit 14 */
718 uint16_t Word3bit15Resved:1; /* FC Parm Word 3, bit 15 */
719 uint16_t writeXferRdyDis:1; /* FC Parm Word 3, bit 0 */
720 uint16_t readXferRdyDis:1; /* FC Parm Word 3, bit 1 */
721 uint16_t dataRspMixEna:1; /* FC Parm Word 3, bit 2 */
722 uint16_t cmdDataMixEna:1; /* FC Parm Word 3, bit 3 */
723 uint16_t targetFunc:1; /* FC Parm Word 3, bit 4 */
724 uint16_t initiatorFunc:1; /* FC Parm Word 3, bit 5 */
725 uint16_t dataOverLay:1; /* FC Parm Word 3, bit 6 */
726 uint16_t ConfmComplAllowed:1; /* FC Parm Word 3, bit 7 */
727#endif
728} PRLI;
729
730/*
731 * FCP Logout (PRLO Request / ACC) Payload Definition
732 */
733
734typedef struct _PRLO { /* Structure is in Big Endian format */
735 uint8_t prloType; /* FC Parm Word 0, bit 24:31 */
736
737#define PRLO_FCP_TYPE 0x08
738 uint8_t word0Reserved1; /* FC Parm Word 0, bit 16:23 */
739
740#ifdef __BIG_ENDIAN_BITFIELD
741 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
742 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
743 uint8_t word0Reserved2:2; /* FC Parm Word 0, bit 12:13 */
744 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
745#else /* __LITTLE_ENDIAN_BITFIELD */
746 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
747 uint8_t word0Reserved2:2; /* FC Parm Word 0, bit 12:13 */
748 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
749 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
750#endif
751
752#define PRLO_REQ_EXECUTED 0x1 /* acceptRspCode */
753#define PRLO_NO_SUCH_IMAGE 0x4
754#define PRLO_INVALID_PAGE_CNT 0x7
755
756 uint8_t word0Reserved3; /* FC Parm Word 0, bit 0:7 */
757
758 uint32_t origProcAssoc; /* FC Parm Word 1, bit 0:31 */
759
760 uint32_t respProcAssoc; /* FC Parm Word 2, bit 0:31 */
761
762 uint32_t word3Reserved1; /* FC Parm Word 3, bit 0:31 */
763} PRLO;
764
765typedef struct _ADISC { /* Structure is in Big Endian format */
766 uint32_t hardAL_PA;
767 struct lpfc_name portName;
768 struct lpfc_name nodeName;
769 uint32_t DID;
770} ADISC;
771
772typedef struct _FARP { /* Structure is in Big Endian format */
773 uint32_t Mflags:8;
774 uint32_t Odid:24;
775#define FARP_NO_ACTION 0 /* FARP information enclosed, no
776 action */
777#define FARP_MATCH_PORT 0x1 /* Match on Responder Port Name */
778#define FARP_MATCH_NODE 0x2 /* Match on Responder Node Name */
779#define FARP_MATCH_IP 0x4 /* Match on IP address, not supported */
780#define FARP_MATCH_IPV4 0x5 /* Match on IPV4 address, not
781 supported */
782#define FARP_MATCH_IPV6 0x6 /* Match on IPV6 address, not
783 supported */
784 uint32_t Rflags:8;
785 uint32_t Rdid:24;
786#define FARP_REQUEST_PLOGI 0x1 /* Request for PLOGI */
787#define FARP_REQUEST_FARPR 0x2 /* Request for FARP Response */
788 struct lpfc_name OportName;
789 struct lpfc_name OnodeName;
790 struct lpfc_name RportName;
791 struct lpfc_name RnodeName;
792 uint8_t Oipaddr[16];
793 uint8_t Ripaddr[16];
794} FARP;
795
796typedef struct _FAN { /* Structure is in Big Endian format */
797 uint32_t Fdid;
798 struct lpfc_name FportName;
799 struct lpfc_name FnodeName;
800} FAN;
801
802typedef struct _SCR { /* Structure is in Big Endian format */
803 uint8_t resvd1;
804 uint8_t resvd2;
805 uint8_t resvd3;
806 uint8_t Function;
807#define SCR_FUNC_FABRIC 0x01
808#define SCR_FUNC_NPORT 0x02
809#define SCR_FUNC_FULL 0x03
810#define SCR_CLEAR 0xff
811} SCR;
812
813typedef struct _RNID_TOP_DISC {
814 struct lpfc_name portName;
815 uint8_t resvd[8];
816 uint32_t unitType;
817#define RNID_HBA 0x7
818#define RNID_HOST 0xa
819#define RNID_DRIVER 0xd
820 uint32_t physPort;
821 uint32_t attachedNodes;
822 uint16_t ipVersion;
823#define RNID_IPV4 0x1
824#define RNID_IPV6 0x2
825 uint16_t UDPport;
826 uint8_t ipAddr[16];
827 uint16_t resvd1;
828 uint16_t flags;
829#define RNID_TD_SUPPORT 0x1
830#define RNID_LP_VALID 0x2
831} RNID_TOP_DISC;
832
833typedef struct _RNID { /* Structure is in Big Endian format */
834 uint8_t Format;
835#define RNID_TOPOLOGY_DISC 0xdf
836 uint8_t CommonLen;
837 uint8_t resvd1;
838 uint8_t SpecificLen;
839 struct lpfc_name portName;
840 struct lpfc_name nodeName;
841 union {
842 RNID_TOP_DISC topologyDisc; /* topology disc (0xdf) */
843 } un;
844} RNID;
845
James Smart311464e2007-08-02 11:10:37 -0400846typedef struct _RPS { /* Structure is in Big Endian format */
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500847 union {
848 uint32_t portNum;
849 struct lpfc_name portName;
850 } un;
851} RPS;
852
853typedef struct _RPS_RSP { /* Structure is in Big Endian format */
854 uint16_t rsvd1;
855 uint16_t portStatus;
856 uint32_t linkFailureCnt;
857 uint32_t lossSyncCnt;
858 uint32_t lossSignalCnt;
859 uint32_t primSeqErrCnt;
860 uint32_t invalidXmitWord;
861 uint32_t crcCnt;
862} RPS_RSP;
863
James Smart311464e2007-08-02 11:10:37 -0400864typedef struct _RPL { /* Structure is in Big Endian format */
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500865 uint32_t maxsize;
866 uint32_t index;
867} RPL;
868
869typedef struct _PORT_NUM_BLK {
870 uint32_t portNum;
871 uint32_t portID;
872 struct lpfc_name portName;
873} PORT_NUM_BLK;
874
James Smart311464e2007-08-02 11:10:37 -0400875typedef struct _RPL_RSP { /* Structure is in Big Endian format */
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500876 uint32_t listLen;
877 uint32_t index;
878 PORT_NUM_BLK port_num_blk;
879} RPL_RSP;
dea31012005-04-17 16:05:31 -0500880
881/* This is used for RSCN command */
882typedef struct _D_ID { /* Structure is in Big Endian format */
883 union {
884 uint32_t word;
885 struct {
886#ifdef __BIG_ENDIAN_BITFIELD
887 uint8_t resv;
888 uint8_t domain;
889 uint8_t area;
890 uint8_t id;
891#else /* __LITTLE_ENDIAN_BITFIELD */
892 uint8_t id;
893 uint8_t area;
894 uint8_t domain;
895 uint8_t resv;
896#endif
897 } b;
898 } un;
899} D_ID;
900
James Smarteaf15d52008-12-04 22:39:29 -0500901#define RSCN_ADDRESS_FORMAT_PORT 0x0
902#define RSCN_ADDRESS_FORMAT_AREA 0x1
903#define RSCN_ADDRESS_FORMAT_DOMAIN 0x2
904#define RSCN_ADDRESS_FORMAT_FABRIC 0x3
905#define RSCN_ADDRESS_FORMAT_MASK 0x3
906
dea31012005-04-17 16:05:31 -0500907/*
908 * Structure to define all ELS Payload types
909 */
910
911typedef struct _ELS_PKT { /* Structure is in Big Endian format */
912 uint8_t elsCode; /* FC Word 0, bit 24:31 */
913 uint8_t elsByte1;
914 uint8_t elsByte2;
915 uint8_t elsByte3;
916 union {
917 struct ls_rjt lsRjt; /* Payload for LS_RJT ELS response */
918 struct serv_parm logi; /* Payload for PLOGI/FLOGI/PDISC/ACC */
919 LOGO logo; /* Payload for PLOGO/FLOGO/ACC */
920 PRLI prli; /* Payload for PRLI/ACC */
921 PRLO prlo; /* Payload for PRLO/ACC */
922 ADISC adisc; /* Payload for ADISC/ACC */
923 FARP farp; /* Payload for FARP/ACC */
924 FAN fan; /* Payload for FAN */
925 SCR scr; /* Payload for SCR/ACC */
dea31012005-04-17 16:05:31 -0500926 RNID rnid; /* Payload for RNID */
927 uint8_t pad[128 - 4]; /* Pad out to payload of 128 bytes */
928 } un;
929} ELS_PKT;
930
931/*
932 * FDMI
933 * HBA MAnagement Operations Command Codes
934 */
935#define SLI_MGMT_GRHL 0x100 /* Get registered HBA list */
936#define SLI_MGMT_GHAT 0x101 /* Get HBA attributes */
937#define SLI_MGMT_GRPL 0x102 /* Get registered Port list */
938#define SLI_MGMT_GPAT 0x110 /* Get Port attributes */
939#define SLI_MGMT_RHBA 0x200 /* Register HBA */
940#define SLI_MGMT_RHAT 0x201 /* Register HBA atttributes */
941#define SLI_MGMT_RPRT 0x210 /* Register Port */
942#define SLI_MGMT_RPA 0x211 /* Register Port attributes */
943#define SLI_MGMT_DHBA 0x300 /* De-register HBA */
944#define SLI_MGMT_DPRT 0x310 /* De-register Port */
945
946/*
947 * Management Service Subtypes
948 */
949#define SLI_CT_FDMI_Subtypes 0x10
950
951/*
952 * HBA Management Service Reject Code
953 */
954#define REJECT_CODE 0x9 /* Unable to perform command request */
955
956/*
957 * HBA Management Service Reject Reason Code
958 * Please refer to the Reason Codes above
959 */
960
961/*
962 * HBA Attribute Types
963 */
964#define NODE_NAME 0x1
965#define MANUFACTURER 0x2
966#define SERIAL_NUMBER 0x3
967#define MODEL 0x4
968#define MODEL_DESCRIPTION 0x5
969#define HARDWARE_VERSION 0x6
970#define DRIVER_VERSION 0x7
971#define OPTION_ROM_VERSION 0x8
972#define FIRMWARE_VERSION 0x9
973#define OS_NAME_VERSION 0xa
974#define MAX_CT_PAYLOAD_LEN 0xb
975
976/*
977 * Port Attrubute Types
978 */
979#define SUPPORTED_FC4_TYPES 0x1
980#define SUPPORTED_SPEED 0x2
981#define PORT_SPEED 0x3
982#define MAX_FRAME_SIZE 0x4
983#define OS_DEVICE_NAME 0x5
984#define HOST_NAME 0x6
985
986union AttributesDef {
987 /* Structure is in Big Endian format */
988 struct {
989 uint32_t AttrType:16;
990 uint32_t AttrLen:16;
991 } bits;
992 uint32_t word;
993};
994
995
996/*
997 * HBA Attribute Entry (8 - 260 bytes)
998 */
999typedef struct {
1000 union AttributesDef ad;
1001 union {
1002 uint32_t VendorSpecific;
1003 uint8_t Manufacturer[64];
1004 uint8_t SerialNumber[64];
1005 uint8_t Model[256];
1006 uint8_t ModelDescription[256];
1007 uint8_t HardwareVersion[256];
1008 uint8_t DriverVersion[256];
1009 uint8_t OptionROMVersion[256];
1010 uint8_t FirmwareVersion[256];
1011 struct lpfc_name NodeName;
1012 uint8_t SupportFC4Types[32];
1013 uint32_t SupportSpeed;
1014 uint32_t PortSpeed;
1015 uint32_t MaxFrameSize;
1016 uint8_t OsDeviceName[256];
1017 uint8_t OsNameVersion[256];
1018 uint32_t MaxCTPayloadLen;
1019 uint8_t HostName[256];
1020 } un;
1021} ATTRIBUTE_ENTRY;
1022
1023/*
1024 * HBA Attribute Block
1025 */
1026typedef struct {
1027 uint32_t EntryCnt; /* Number of HBA attribute entries */
1028 ATTRIBUTE_ENTRY Entry; /* Variable-length array */
1029} ATTRIBUTE_BLOCK;
1030
1031/*
1032 * Port Entry
1033 */
1034typedef struct {
1035 struct lpfc_name PortName;
1036} PORT_ENTRY;
1037
1038/*
1039 * HBA Identifier
1040 */
1041typedef struct {
1042 struct lpfc_name PortName;
1043} HBA_IDENTIFIER;
1044
1045/*
1046 * Registered Port List Format
1047 */
1048typedef struct {
1049 uint32_t EntryCnt;
1050 PORT_ENTRY pe; /* Variable-length array */
1051} REG_PORT_LIST;
1052
1053/*
1054 * Register HBA(RHBA)
1055 */
1056typedef struct {
1057 HBA_IDENTIFIER hi;
1058 REG_PORT_LIST rpl; /* variable-length array */
1059/* ATTRIBUTE_BLOCK ab; */
1060} REG_HBA;
1061
1062/*
1063 * Register HBA Attributes (RHAT)
1064 */
1065typedef struct {
1066 struct lpfc_name HBA_PortName;
1067 ATTRIBUTE_BLOCK ab;
1068} REG_HBA_ATTRIBUTE;
1069
1070/*
1071 * Register Port Attributes (RPA)
1072 */
1073typedef struct {
1074 struct lpfc_name PortName;
1075 ATTRIBUTE_BLOCK ab;
1076} REG_PORT_ATTRIBUTE;
1077
1078/*
1079 * Get Registered HBA List (GRHL) Accept Payload Format
1080 */
1081typedef struct {
1082 uint32_t HBA__Entry_Cnt; /* Number of Registered HBA Identifiers */
1083 struct lpfc_name HBA_PortName; /* Variable-length array */
1084} GRHL_ACC_PAYLOAD;
1085
1086/*
1087 * Get Registered Port List (GRPL) Accept Payload Format
1088 */
1089typedef struct {
1090 uint32_t RPL_Entry_Cnt; /* Number of Registered Port Entries */
1091 PORT_ENTRY Reg_Port_Entry[1]; /* Variable-length array */
1092} GRPL_ACC_PAYLOAD;
1093
1094/*
1095 * Get Port Attributes (GPAT) Accept Payload Format
1096 */
1097
1098typedef struct {
1099 ATTRIBUTE_BLOCK pab;
1100} GPAT_ACC_PAYLOAD;
1101
1102
1103/*
1104 * Begin HBA configuration parameters.
1105 * The PCI configuration register BAR assignments are:
1106 * BAR0, offset 0x10 - SLIM base memory address
1107 * BAR1, offset 0x14 - SLIM base memory high address
1108 * BAR2, offset 0x18 - REGISTER base memory address
1109 * BAR3, offset 0x1c - REGISTER base memory high address
1110 * BAR4, offset 0x20 - BIU I/O registers
1111 * BAR5, offset 0x24 - REGISTER base io high address
1112 */
1113
1114/* Number of rings currently used and available. */
1115#define MAX_CONFIGURED_RINGS 3
1116#define MAX_RINGS 4
1117
1118/* IOCB / Mailbox is owned by FireFly */
1119#define OWN_CHIP 1
1120
1121/* IOCB / Mailbox is owned by Host */
1122#define OWN_HOST 0
1123
1124/* Number of 4-byte words in an IOCB. */
1125#define IOCB_WORD_SZ 8
1126
1127/* defines for type field in fc header */
1128#define FC_ELS_DATA 0x1
1129#define FC_LLC_SNAP 0x5
1130#define FC_FCP_DATA 0x8
1131#define FC_COMMON_TRANSPORT_ULP 0x20
1132
1133/* defines for rctl field in fc header */
1134#define FC_DEV_DATA 0x0
1135#define FC_UNSOL_CTL 0x2
1136#define FC_SOL_CTL 0x3
1137#define FC_UNSOL_DATA 0x4
1138#define FC_FCP_CMND 0x6
1139#define FC_ELS_REQ 0x22
1140#define FC_ELS_RSP 0x23
1141
1142/* network headers for Dfctl field */
1143#define FC_NET_HDR 0x20
1144
1145/* Start FireFly Register definitions */
1146#define PCI_VENDOR_ID_EMULEX 0x10df
1147#define PCI_DEVICE_ID_FIREFLY 0x1ae5
James Smart84774a42008-08-24 21:50:06 -04001148#define PCI_DEVICE_ID_PROTEUS_VF 0xe100
1149#define PCI_DEVICE_ID_PROTEUS_PF 0xe180
James Smartb87eab32007-04-25 09:53:28 -04001150#define PCI_DEVICE_ID_SAT_SMB 0xf011
1151#define PCI_DEVICE_ID_SAT_MID 0xf015
dea31012005-04-17 16:05:31 -05001152#define PCI_DEVICE_ID_RFLY 0xf095
1153#define PCI_DEVICE_ID_PFLY 0xf098
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001154#define PCI_DEVICE_ID_LP101 0xf0a1
dea31012005-04-17 16:05:31 -05001155#define PCI_DEVICE_ID_TFLY 0xf0a5
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001156#define PCI_DEVICE_ID_BSMB 0xf0d1
1157#define PCI_DEVICE_ID_BMID 0xf0d5
1158#define PCI_DEVICE_ID_ZSMB 0xf0e1
1159#define PCI_DEVICE_ID_ZMID 0xf0e5
1160#define PCI_DEVICE_ID_NEPTUNE 0xf0f5
1161#define PCI_DEVICE_ID_NEPTUNE_SCSP 0xf0f6
1162#define PCI_DEVICE_ID_NEPTUNE_DCSP 0xf0f7
James Smartb87eab32007-04-25 09:53:28 -04001163#define PCI_DEVICE_ID_SAT 0xf100
1164#define PCI_DEVICE_ID_SAT_SCSP 0xf111
1165#define PCI_DEVICE_ID_SAT_DCSP 0xf112
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001166#define PCI_DEVICE_ID_SUPERFLY 0xf700
1167#define PCI_DEVICE_ID_DRAGONFLY 0xf800
dea31012005-04-17 16:05:31 -05001168#define PCI_DEVICE_ID_CENTAUR 0xf900
1169#define PCI_DEVICE_ID_PEGASUS 0xf980
1170#define PCI_DEVICE_ID_THOR 0xfa00
1171#define PCI_DEVICE_ID_VIPER 0xfb00
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001172#define PCI_DEVICE_ID_LP10000S 0xfc00
1173#define PCI_DEVICE_ID_LP11000S 0xfc10
1174#define PCI_DEVICE_ID_LPE11000S 0xfc20
James Smartb87eab32007-04-25 09:53:28 -04001175#define PCI_DEVICE_ID_SAT_S 0xfc40
James Smart84774a42008-08-24 21:50:06 -04001176#define PCI_DEVICE_ID_PROTEUS_S 0xfc50
dea31012005-04-17 16:05:31 -05001177#define PCI_DEVICE_ID_HELIOS 0xfd00
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001178#define PCI_DEVICE_ID_HELIOS_SCSP 0xfd11
1179#define PCI_DEVICE_ID_HELIOS_DCSP 0xfd12
dea31012005-04-17 16:05:31 -05001180#define PCI_DEVICE_ID_ZEPHYR 0xfe00
James Smart84774a42008-08-24 21:50:06 -04001181#define PCI_DEVICE_ID_HORNET 0xfe05
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001182#define PCI_DEVICE_ID_ZEPHYR_SCSP 0xfe11
1183#define PCI_DEVICE_ID_ZEPHYR_DCSP 0xfe12
James Smartda0436e2009-05-22 14:51:39 -04001184#define PCI_VENDOR_ID_SERVERENGINE 0x19a2
1185#define PCI_DEVICE_ID_TIGERSHARK 0x0704
James Smart6669f9b2009-10-02 15:16:45 -04001186#define PCI_DEVICE_ID_TS_BE3 0x0714
dea31012005-04-17 16:05:31 -05001187
1188#define JEDEC_ID_ADDRESS 0x0080001c
1189#define FIREFLY_JEDEC_ID 0x1ACC
1190#define SUPERFLY_JEDEC_ID 0x0020
1191#define DRAGONFLY_JEDEC_ID 0x0021
1192#define DRAGONFLY_V2_JEDEC_ID 0x0025
1193#define CENTAUR_2G_JEDEC_ID 0x0026
1194#define CENTAUR_1G_JEDEC_ID 0x0028
1195#define PEGASUS_ORION_JEDEC_ID 0x0036
1196#define PEGASUS_JEDEC_ID 0x0038
1197#define THOR_JEDEC_ID 0x0012
1198#define HELIOS_JEDEC_ID 0x0364
1199#define ZEPHYR_JEDEC_ID 0x0577
1200#define VIPER_JEDEC_ID 0x4838
James Smartb87eab32007-04-25 09:53:28 -04001201#define SATURN_JEDEC_ID 0x1004
James Smart84774a42008-08-24 21:50:06 -04001202#define HORNET_JDEC_ID 0x2057706D
dea31012005-04-17 16:05:31 -05001203
1204#define JEDEC_ID_MASK 0x0FFFF000
1205#define JEDEC_ID_SHIFT 12
1206#define FC_JEDEC_ID(id) ((id & JEDEC_ID_MASK) >> JEDEC_ID_SHIFT)
1207
1208typedef struct { /* FireFly BIU registers */
1209 uint32_t hostAtt; /* See definitions for Host Attention
1210 register */
1211 uint32_t chipAtt; /* See definitions for Chip Attention
1212 register */
1213 uint32_t hostStatus; /* See definitions for Host Status register */
1214 uint32_t hostControl; /* See definitions for Host Control register */
1215 uint32_t buiConfig; /* See definitions for BIU configuration
1216 register */
1217} FF_REGS;
1218
1219/* IO Register size in bytes */
1220#define FF_REG_AREA_SIZE 256
1221
1222/* Host Attention Register */
1223
1224#define HA_REG_OFFSET 0 /* Byte offset from register base address */
1225
1226#define HA_R0RE_REQ 0x00000001 /* Bit 0 */
1227#define HA_R0CE_RSP 0x00000002 /* Bit 1 */
1228#define HA_R0ATT 0x00000008 /* Bit 3 */
1229#define HA_R1RE_REQ 0x00000010 /* Bit 4 */
1230#define HA_R1CE_RSP 0x00000020 /* Bit 5 */
1231#define HA_R1ATT 0x00000080 /* Bit 7 */
1232#define HA_R2RE_REQ 0x00000100 /* Bit 8 */
1233#define HA_R2CE_RSP 0x00000200 /* Bit 9 */
1234#define HA_R2ATT 0x00000800 /* Bit 11 */
1235#define HA_R3RE_REQ 0x00001000 /* Bit 12 */
1236#define HA_R3CE_RSP 0x00002000 /* Bit 13 */
1237#define HA_R3ATT 0x00008000 /* Bit 15 */
1238#define HA_LATT 0x20000000 /* Bit 29 */
1239#define HA_MBATT 0x40000000 /* Bit 30 */
1240#define HA_ERATT 0x80000000 /* Bit 31 */
1241
1242#define HA_RXRE_REQ 0x00000001 /* Bit 0 */
1243#define HA_RXCE_RSP 0x00000002 /* Bit 1 */
1244#define HA_RXATT 0x00000008 /* Bit 3 */
1245#define HA_RXMASK 0x0000000f
1246
James Smart93996272008-08-24 21:50:30 -04001247#define HA_R0_CLR_MSK (HA_R0RE_REQ | HA_R0CE_RSP | HA_R0ATT)
1248#define HA_R1_CLR_MSK (HA_R1RE_REQ | HA_R1CE_RSP | HA_R1ATT)
1249#define HA_R2_CLR_MSK (HA_R2RE_REQ | HA_R2CE_RSP | HA_R2ATT)
1250#define HA_R3_CLR_MSK (HA_R3RE_REQ | HA_R3CE_RSP | HA_R3ATT)
1251
1252#define HA_R0_POS 3
1253#define HA_R1_POS 7
1254#define HA_R2_POS 11
1255#define HA_R3_POS 15
1256#define HA_LE_POS 29
1257#define HA_MB_POS 30
1258#define HA_ER_POS 31
dea31012005-04-17 16:05:31 -05001259/* Chip Attention Register */
1260
1261#define CA_REG_OFFSET 4 /* Byte offset from register base address */
1262
1263#define CA_R0CE_REQ 0x00000001 /* Bit 0 */
1264#define CA_R0RE_RSP 0x00000002 /* Bit 1 */
1265#define CA_R0ATT 0x00000008 /* Bit 3 */
1266#define CA_R1CE_REQ 0x00000010 /* Bit 4 */
1267#define CA_R1RE_RSP 0x00000020 /* Bit 5 */
1268#define CA_R1ATT 0x00000080 /* Bit 7 */
1269#define CA_R2CE_REQ 0x00000100 /* Bit 8 */
1270#define CA_R2RE_RSP 0x00000200 /* Bit 9 */
1271#define CA_R2ATT 0x00000800 /* Bit 11 */
1272#define CA_R3CE_REQ 0x00001000 /* Bit 12 */
1273#define CA_R3RE_RSP 0x00002000 /* Bit 13 */
1274#define CA_R3ATT 0x00008000 /* Bit 15 */
1275#define CA_MBATT 0x40000000 /* Bit 30 */
1276
1277/* Host Status Register */
1278
1279#define HS_REG_OFFSET 8 /* Byte offset from register base address */
1280
1281#define HS_MBRDY 0x00400000 /* Bit 22 */
1282#define HS_FFRDY 0x00800000 /* Bit 23 */
1283#define HS_FFER8 0x01000000 /* Bit 24 */
1284#define HS_FFER7 0x02000000 /* Bit 25 */
1285#define HS_FFER6 0x04000000 /* Bit 26 */
1286#define HS_FFER5 0x08000000 /* Bit 27 */
1287#define HS_FFER4 0x10000000 /* Bit 28 */
1288#define HS_FFER3 0x20000000 /* Bit 29 */
1289#define HS_FFER2 0x40000000 /* Bit 30 */
1290#define HS_FFER1 0x80000000 /* Bit 31 */
James Smart57127f12007-10-27 13:37:05 -04001291#define HS_CRIT_TEMP 0x00000100 /* Bit 8 */
1292#define HS_FFERM 0xFF000100 /* Mask for error bits 31:24 and 8 */
dea31012005-04-17 16:05:31 -05001293
1294/* Host Control Register */
1295
James Smart93996272008-08-24 21:50:30 -04001296#define HC_REG_OFFSET 12 /* Byte offset from register base address */
dea31012005-04-17 16:05:31 -05001297
1298#define HC_MBINT_ENA 0x00000001 /* Bit 0 */
1299#define HC_R0INT_ENA 0x00000002 /* Bit 1 */
1300#define HC_R1INT_ENA 0x00000004 /* Bit 2 */
1301#define HC_R2INT_ENA 0x00000008 /* Bit 3 */
1302#define HC_R3INT_ENA 0x00000010 /* Bit 4 */
1303#define HC_INITHBI 0x02000000 /* Bit 25 */
1304#define HC_INITMB 0x04000000 /* Bit 26 */
1305#define HC_INITFF 0x08000000 /* Bit 27 */
1306#define HC_LAINT_ENA 0x20000000 /* Bit 29 */
1307#define HC_ERINT_ENA 0x80000000 /* Bit 31 */
1308
James Smart93996272008-08-24 21:50:30 -04001309/* Message Signaled Interrupt eXtension (MSI-X) message identifiers */
1310#define MSIX_DFLT_ID 0
1311#define MSIX_RNG0_ID 0
1312#define MSIX_RNG1_ID 1
1313#define MSIX_RNG2_ID 2
1314#define MSIX_RNG3_ID 3
1315
1316#define MSIX_LINK_ID 4
1317#define MSIX_MBOX_ID 5
1318
1319#define MSIX_SPARE0_ID 6
1320#define MSIX_SPARE1_ID 7
1321
dea31012005-04-17 16:05:31 -05001322/* Mailbox Commands */
1323#define MBX_SHUTDOWN 0x00 /* terminate testing */
1324#define MBX_LOAD_SM 0x01
1325#define MBX_READ_NV 0x02
1326#define MBX_WRITE_NV 0x03
1327#define MBX_RUN_BIU_DIAG 0x04
1328#define MBX_INIT_LINK 0x05
1329#define MBX_DOWN_LINK 0x06
1330#define MBX_CONFIG_LINK 0x07
1331#define MBX_CONFIG_RING 0x09
1332#define MBX_RESET_RING 0x0A
1333#define MBX_READ_CONFIG 0x0B
1334#define MBX_READ_RCONFIG 0x0C
1335#define MBX_READ_SPARM 0x0D
1336#define MBX_READ_STATUS 0x0E
1337#define MBX_READ_RPI 0x0F
1338#define MBX_READ_XRI 0x10
1339#define MBX_READ_REV 0x11
1340#define MBX_READ_LNK_STAT 0x12
1341#define MBX_REG_LOGIN 0x13
1342#define MBX_UNREG_LOGIN 0x14
1343#define MBX_READ_LA 0x15
1344#define MBX_CLEAR_LA 0x16
1345#define MBX_DUMP_MEMORY 0x17
1346#define MBX_DUMP_CONTEXT 0x18
1347#define MBX_RUN_DIAGS 0x19
1348#define MBX_RESTART 0x1A
1349#define MBX_UPDATE_CFG 0x1B
1350#define MBX_DOWN_LOAD 0x1C
1351#define MBX_DEL_LD_ENTRY 0x1D
1352#define MBX_RUN_PROGRAM 0x1E
1353#define MBX_SET_MASK 0x20
James Smart09372822008-01-11 01:52:54 -05001354#define MBX_SET_VARIABLE 0x21
dea31012005-04-17 16:05:31 -05001355#define MBX_UNREG_D_ID 0x23
Jamie Wellnitz41415862006-02-28 19:25:27 -05001356#define MBX_KILL_BOARD 0x24
dea31012005-04-17 16:05:31 -05001357#define MBX_CONFIG_FARP 0x25
Jamie Wellnitz41415862006-02-28 19:25:27 -05001358#define MBX_BEACON 0x2A
James Smart93996272008-08-24 21:50:30 -04001359#define MBX_CONFIG_MSI 0x30
James Smart858c9f62007-06-17 19:56:39 -05001360#define MBX_HEARTBEAT 0x31
James Smarta8adb832007-10-27 13:37:53 -04001361#define MBX_WRITE_VPARMS 0x32
1362#define MBX_ASYNCEVT_ENABLE 0x33
dea31012005-04-17 16:05:31 -05001363
James Smart84774a42008-08-24 21:50:06 -04001364#define MBX_PORT_CAPABILITIES 0x3B
1365#define MBX_PORT_IOV_CONTROL 0x3C
1366
James Smarted957682007-06-17 19:56:37 -05001367#define MBX_CONFIG_HBQ 0x7C
dea31012005-04-17 16:05:31 -05001368#define MBX_LOAD_AREA 0x81
1369#define MBX_RUN_BIU_DIAG64 0x84
1370#define MBX_CONFIG_PORT 0x88
1371#define MBX_READ_SPARM64 0x8D
1372#define MBX_READ_RPI64 0x8F
1373#define MBX_REG_LOGIN64 0x93
1374#define MBX_READ_LA64 0x95
James Smart92d7f7b2007-06-17 19:56:38 -05001375#define MBX_REG_VPI 0x96
1376#define MBX_UNREG_VPI 0x97
dea31012005-04-17 16:05:31 -05001377
James Smart09372822008-01-11 01:52:54 -05001378#define MBX_WRITE_WWN 0x98
dea31012005-04-17 16:05:31 -05001379#define MBX_SET_DEBUG 0x99
1380#define MBX_LOAD_EXP_ROM 0x9C
James Smartda0436e2009-05-22 14:51:39 -04001381#define MBX_SLI4_CONFIG 0x9B
1382#define MBX_SLI4_REQ_FTRS 0x9D
1383#define MBX_MAX_CMDS 0x9E
1384#define MBX_RESUME_RPI 0x9E
dea31012005-04-17 16:05:31 -05001385#define MBX_SLI2_CMD_MASK 0x80
James Smartda0436e2009-05-22 14:51:39 -04001386#define MBX_REG_VFI 0x9F
1387#define MBX_REG_FCFI 0xA0
1388#define MBX_UNREG_VFI 0xA1
1389#define MBX_UNREG_FCFI 0xA2
1390#define MBX_INIT_VFI 0xA3
1391#define MBX_INIT_VPI 0xA4
dea31012005-04-17 16:05:31 -05001392
1393/* IOCB Commands */
1394
1395#define CMD_RCV_SEQUENCE_CX 0x01
1396#define CMD_XMIT_SEQUENCE_CR 0x02
1397#define CMD_XMIT_SEQUENCE_CX 0x03
1398#define CMD_XMIT_BCAST_CN 0x04
1399#define CMD_XMIT_BCAST_CX 0x05
1400#define CMD_QUE_RING_BUF_CN 0x06
1401#define CMD_QUE_XRI_BUF_CX 0x07
1402#define CMD_IOCB_CONTINUE_CN 0x08
1403#define CMD_RET_XRI_BUF_CX 0x09
1404#define CMD_ELS_REQUEST_CR 0x0A
1405#define CMD_ELS_REQUEST_CX 0x0B
1406#define CMD_RCV_ELS_REQ_CX 0x0D
1407#define CMD_ABORT_XRI_CN 0x0E
1408#define CMD_ABORT_XRI_CX 0x0F
1409#define CMD_CLOSE_XRI_CN 0x10
1410#define CMD_CLOSE_XRI_CX 0x11
1411#define CMD_CREATE_XRI_CR 0x12
1412#define CMD_CREATE_XRI_CX 0x13
1413#define CMD_GET_RPI_CN 0x14
1414#define CMD_XMIT_ELS_RSP_CX 0x15
1415#define CMD_GET_RPI_CR 0x16
1416#define CMD_XRI_ABORTED_CX 0x17
1417#define CMD_FCP_IWRITE_CR 0x18
1418#define CMD_FCP_IWRITE_CX 0x19
1419#define CMD_FCP_IREAD_CR 0x1A
1420#define CMD_FCP_IREAD_CX 0x1B
1421#define CMD_FCP_ICMND_CR 0x1C
1422#define CMD_FCP_ICMND_CX 0x1D
James Smartf5603512006-12-02 13:35:43 -05001423#define CMD_FCP_TSEND_CX 0x1F
1424#define CMD_FCP_TRECEIVE_CX 0x21
1425#define CMD_FCP_TRSP_CX 0x23
1426#define CMD_FCP_AUTO_TRSP_CX 0x29
dea31012005-04-17 16:05:31 -05001427
1428#define CMD_ADAPTER_MSG 0x20
1429#define CMD_ADAPTER_DUMP 0x22
1430
1431/* SLI_2 IOCB Command Set */
1432
James Smart57127f12007-10-27 13:37:05 -04001433#define CMD_ASYNC_STATUS 0x7C
dea31012005-04-17 16:05:31 -05001434#define CMD_RCV_SEQUENCE64_CX 0x81
1435#define CMD_XMIT_SEQUENCE64_CR 0x82
1436#define CMD_XMIT_SEQUENCE64_CX 0x83
1437#define CMD_XMIT_BCAST64_CN 0x84
1438#define CMD_XMIT_BCAST64_CX 0x85
1439#define CMD_QUE_RING_BUF64_CN 0x86
1440#define CMD_QUE_XRI_BUF64_CX 0x87
1441#define CMD_IOCB_CONTINUE64_CN 0x88
1442#define CMD_RET_XRI_BUF64_CX 0x89
1443#define CMD_ELS_REQUEST64_CR 0x8A
1444#define CMD_ELS_REQUEST64_CX 0x8B
1445#define CMD_ABORT_MXRI64_CN 0x8C
1446#define CMD_RCV_ELS_REQ64_CX 0x8D
1447#define CMD_XMIT_ELS_RSP64_CX 0x95
James Smart6669f9b2009-10-02 15:16:45 -04001448#define CMD_XMIT_BLS_RSP64_CX 0x97
dea31012005-04-17 16:05:31 -05001449#define CMD_FCP_IWRITE64_CR 0x98
1450#define CMD_FCP_IWRITE64_CX 0x99
1451#define CMD_FCP_IREAD64_CR 0x9A
1452#define CMD_FCP_IREAD64_CX 0x9B
1453#define CMD_FCP_ICMND64_CR 0x9C
1454#define CMD_FCP_ICMND64_CX 0x9D
James Smartf5603512006-12-02 13:35:43 -05001455#define CMD_FCP_TSEND64_CX 0x9F
1456#define CMD_FCP_TRECEIVE64_CX 0xA1
1457#define CMD_FCP_TRSP64_CX 0xA3
dea31012005-04-17 16:05:31 -05001458
James Smart76bb24e2007-10-27 13:38:00 -04001459#define CMD_QUE_XRI64_CX 0xB3
James Smarted957682007-06-17 19:56:37 -05001460#define CMD_IOCB_RCV_SEQ64_CX 0xB5
1461#define CMD_IOCB_RCV_ELS64_CX 0xB7
James Smart3163f722008-02-08 18:50:25 -05001462#define CMD_IOCB_RET_XRI64_CX 0xB9
James Smarted957682007-06-17 19:56:37 -05001463#define CMD_IOCB_RCV_CONT64_CX 0xBB
1464
dea31012005-04-17 16:05:31 -05001465#define CMD_GEN_REQUEST64_CR 0xC2
1466#define CMD_GEN_REQUEST64_CX 0xC3
1467
James Smart3163f722008-02-08 18:50:25 -05001468/* Unhandled SLI-3 Commands */
1469#define CMD_IOCB_XMIT_MSEQ64_CR 0xB0
1470#define CMD_IOCB_XMIT_MSEQ64_CX 0xB1
1471#define CMD_IOCB_RCV_SEQ_LIST64_CX 0xC1
1472#define CMD_IOCB_RCV_ELS_LIST64_CX 0xCD
1473#define CMD_IOCB_CLOSE_EXTENDED_CN 0xB6
1474#define CMD_IOCB_ABORT_EXTENDED_CN 0xBA
1475#define CMD_IOCB_RET_HBQE64_CN 0xCA
1476#define CMD_IOCB_FCP_IBIDIR64_CR 0xAC
1477#define CMD_IOCB_FCP_IBIDIR64_CX 0xAD
1478#define CMD_IOCB_FCP_ITASKMGT64_CX 0xAF
1479#define CMD_IOCB_LOGENTRY_CN 0x94
1480#define CMD_IOCB_LOGENTRY_ASYNC_CN 0x96
1481
James Smartda0436e2009-05-22 14:51:39 -04001482/* Unhandled Data Security SLI Commands */
1483#define DSSCMD_IWRITE64_CR 0xD8
1484#define DSSCMD_IWRITE64_CX 0xD9
1485#define DSSCMD_IREAD64_CR 0xDA
1486#define DSSCMD_IREAD64_CX 0xDB
1487#define DSSCMD_INVALIDATE_DEK 0xDC
1488#define DSSCMD_SET_KEK 0xDD
1489#define DSSCMD_GET_KEK_ID 0xDE
1490#define DSSCMD_GEN_XFER 0xDF
1491
dea31012005-04-17 16:05:31 -05001492#define CMD_MAX_IOCB_CMD 0xE6
1493#define CMD_IOCB_MASK 0xff
1494
1495#define MAX_MSG_DATA 28 /* max msg data in CMD_ADAPTER_MSG
1496 iocb */
1497#define LPFC_MAX_ADPTMSG 32 /* max msg data */
1498/*
1499 * Define Status
1500 */
1501#define MBX_SUCCESS 0
1502#define MBXERR_NUM_RINGS 1
1503#define MBXERR_NUM_IOCBS 2
1504#define MBXERR_IOCBS_EXCEEDED 3
1505#define MBXERR_BAD_RING_NUMBER 4
1506#define MBXERR_MASK_ENTRIES_RANGE 5
1507#define MBXERR_MASKS_EXCEEDED 6
1508#define MBXERR_BAD_PROFILE 7
1509#define MBXERR_BAD_DEF_CLASS 8
1510#define MBXERR_BAD_MAX_RESPONDER 9
1511#define MBXERR_BAD_MAX_ORIGINATOR 10
1512#define MBXERR_RPI_REGISTERED 11
1513#define MBXERR_RPI_FULL 12
1514#define MBXERR_NO_RESOURCES 13
1515#define MBXERR_BAD_RCV_LENGTH 14
1516#define MBXERR_DMA_ERROR 15
1517#define MBXERR_ERROR 16
James Smartda0436e2009-05-22 14:51:39 -04001518#define MBXERR_LINK_DOWN 0x33
dea31012005-04-17 16:05:31 -05001519#define MBX_NOT_FINISHED 255
1520
1521#define MBX_BUSY 0xffffff /* Attempted cmd to busy Mailbox */
1522#define MBX_TIMEOUT 0xfffffe /* time-out expired waiting for */
1523
James Smart57127f12007-10-27 13:37:05 -04001524#define TEMPERATURE_OFFSET 0xB0 /* Slim offset for critical temperature event */
1525
dea31012005-04-17 16:05:31 -05001526/*
1527 * Begin Structure Definitions for Mailbox Commands
1528 */
1529
1530typedef struct {
1531#ifdef __BIG_ENDIAN_BITFIELD
1532 uint8_t tval;
1533 uint8_t tmask;
1534 uint8_t rval;
1535 uint8_t rmask;
1536#else /* __LITTLE_ENDIAN_BITFIELD */
1537 uint8_t rmask;
1538 uint8_t rval;
1539 uint8_t tmask;
1540 uint8_t tval;
1541#endif
1542} RR_REG;
1543
1544struct ulp_bde {
1545 uint32_t bdeAddress;
1546#ifdef __BIG_ENDIAN_BITFIELD
1547 uint32_t bdeReserved:4;
1548 uint32_t bdeAddrHigh:4;
1549 uint32_t bdeSize:24;
1550#else /* __LITTLE_ENDIAN_BITFIELD */
1551 uint32_t bdeSize:24;
1552 uint32_t bdeAddrHigh:4;
1553 uint32_t bdeReserved:4;
1554#endif
1555};
1556
dea31012005-04-17 16:05:31 -05001557typedef struct ULP_BDL { /* SLI-2 */
1558#ifdef __BIG_ENDIAN_BITFIELD
1559 uint32_t bdeFlags:8; /* BDL Flags */
1560 uint32_t bdeSize:24; /* Size of BDL array in host memory (bytes) */
1561#else /* __LITTLE_ENDIAN_BITFIELD */
1562 uint32_t bdeSize:24; /* Size of BDL array in host memory (bytes) */
1563 uint32_t bdeFlags:8; /* BDL Flags */
1564#endif
1565
1566 uint32_t addrLow; /* Address 0:31 */
1567 uint32_t addrHigh; /* Address 32:63 */
1568 uint32_t ulpIoTag32; /* Can be used for 32 bit I/O Tag */
1569} ULP_BDL;
1570
James Smart81301a92008-12-04 22:39:46 -05001571/*
1572 * BlockGuard Definitions
1573 */
1574
1575enum lpfc_protgrp_type {
1576 LPFC_PG_TYPE_INVALID = 0, /* used to indicate errors */
1577 LPFC_PG_TYPE_NO_DIF, /* no DIF data pointed to by prot grp */
1578 LPFC_PG_TYPE_EMBD_DIF, /* DIF is embedded (inline) with data */
1579 LPFC_PG_TYPE_DIF_BUF /* DIF has its own scatter/gather list */
1580};
1581
1582/* PDE Descriptors */
1583#define LPFC_PDE1_DESCRIPTOR 0x81
1584#define LPFC_PDE2_DESCRIPTOR 0x82
1585#define LPFC_PDE3_DESCRIPTOR 0x83
1586
1587/* BlockGuard Profiles */
1588enum lpfc_bg_prof_codes {
1589 LPFC_PROF_INVALID,
1590 LPFC_PROF_A1 = 128, /* Full Protection */
1591 LPFC_PROF_A2, /* Disabled Protection Checks:A2~A4 */
1592 LPFC_PROF_A3,
1593 LPFC_PROF_A4,
1594 LPFC_PROF_B1, /* Embedded DIFs: B1~B3 */
1595 LPFC_PROF_B2,
1596 LPFC_PROF_B3,
1597 LPFC_PROF_C1, /* Separate DIFs: C1~C3 */
1598 LPFC_PROF_C2,
1599 LPFC_PROF_C3,
1600 LPFC_PROF_D1, /* Full Protection */
1601 LPFC_PROF_D2, /* Partial Protection & Check Disabling */
1602 LPFC_PROF_D3,
1603 LPFC_PROF_E1, /* E1~E4:out - check-only, in - update apptag */
1604 LPFC_PROF_E2,
1605 LPFC_PROF_E3,
1606 LPFC_PROF_E4,
1607 LPFC_PROF_F1, /* Full Translation - F1 Prot Descriptor */
1608 /* F1 Translation BDE */
1609 LPFC_PROF_ANT1, /* TCP checksum, DIF inline with data buffers */
1610 LPFC_PROF_AST1, /* TCP checksum, DIF split from data buffer */
1611 LPFC_PROF_ANT2,
1612 LPFC_PROF_AST2
1613};
1614
1615/* BlockGuard error-control defines */
1616#define BG_EC_STOP_ERR 0x00
1617#define BG_EC_CONT_ERR 0x01
1618#define BG_EC_IGN_UNINIT_STOP_ERR 0x10
1619#define BG_EC_IGN_UNINIT_CONT_ERR 0x11
1620
1621/* PDE (Protection Descriptor Entry) word 0 bit masks and shifts */
1622#define PDE_DESC_TYPE_MASK 0xff000000
1623#define PDE_DESC_TYPE_SHIFT 24
1624#define PDE_BG_PROFILE_MASK 0x00ff0000
1625#define PDE_BG_PROFILE_SHIFT 16
1626#define PDE_BLOCK_LEN_MASK 0x0000fffc
1627#define PDE_BLOCK_LEN_SHIFT 2
1628#define PDE_ERR_CTRL_MASK 0x00000003
1629#define PDE_ERR_CTRL_SHIFT 0
1630/* PDE word 1 bit masks and shifts */
1631#define PDE_APPTAG_MASK_MASK 0xffff0000
1632#define PDE_APPTAG_MASK_SHIFT 16
1633#define PDE_APPTAG_VAL_MASK 0x0000ffff
1634#define PDE_APPTAG_VAL_SHIFT 0
1635struct lpfc_pde {
1636 uint32_t parms; /* bitfields of descriptor, prof, len, and ec */
1637 uint32_t apptag; /* bitfields of app tag maskand app tag value */
1638 uint32_t reftag; /* reference tag occupying all 32 bits */
1639};
1640
1641/* inline function to set fields in parms of PDE */
1642static inline void
1643lpfc_pde_set_bg_parms(struct lpfc_pde *p, u8 desc, u8 prof, u16 len, u8 ec)
1644{
1645 uint32_t *wp = &p->parms;
1646
1647 /* spec indicates that adapter appends two 0's to length field */
1648 len = len >> 2;
1649
1650 *wp &= 0;
1651 *wp |= ((desc << PDE_DESC_TYPE_SHIFT) & PDE_DESC_TYPE_MASK);
1652 *wp |= ((prof << PDE_BG_PROFILE_SHIFT) & PDE_BG_PROFILE_MASK);
1653 *wp |= ((len << PDE_BLOCK_LEN_SHIFT) & PDE_BLOCK_LEN_MASK);
1654 *wp |= ((ec << PDE_ERR_CTRL_SHIFT) & PDE_ERR_CTRL_MASK);
1655 *wp = le32_to_cpu(*wp);
1656}
1657
1658/* inline function to set apptag and reftag fields of PDE */
1659static inline void
1660lpfc_pde_set_dif_parms(struct lpfc_pde *p, u16 apptagmask, u16 apptagval,
1661 u32 reftag)
1662{
1663 uint32_t *wp = &p->apptag;
1664 *wp &= 0;
1665 *wp |= ((apptagmask << PDE_APPTAG_MASK_SHIFT) & PDE_APPTAG_MASK_MASK);
1666 *wp |= ((apptagval << PDE_APPTAG_VAL_SHIFT) & PDE_APPTAG_VAL_MASK);
1667 *wp = le32_to_cpu(*wp);
1668 wp = &p->reftag;
1669 *wp = le32_to_cpu(reftag);
1670}
1671
1672
dea31012005-04-17 16:05:31 -05001673/* Structure for MB Command LOAD_SM and DOWN_LOAD */
1674
1675typedef struct {
1676#ifdef __BIG_ENDIAN_BITFIELD
1677 uint32_t rsvd2:25;
1678 uint32_t acknowledgment:1;
1679 uint32_t version:1;
1680 uint32_t erase_or_prog:1;
1681 uint32_t update_flash:1;
1682 uint32_t update_ram:1;
1683 uint32_t method:1;
1684 uint32_t load_cmplt:1;
1685#else /* __LITTLE_ENDIAN_BITFIELD */
1686 uint32_t load_cmplt:1;
1687 uint32_t method:1;
1688 uint32_t update_ram:1;
1689 uint32_t update_flash:1;
1690 uint32_t erase_or_prog:1;
1691 uint32_t version:1;
1692 uint32_t acknowledgment:1;
1693 uint32_t rsvd2:25;
1694#endif
1695
1696 uint32_t dl_to_adr_low;
1697 uint32_t dl_to_adr_high;
1698 uint32_t dl_len;
1699 union {
1700 uint32_t dl_from_mbx_offset;
1701 struct ulp_bde dl_from_bde;
1702 struct ulp_bde64 dl_from_bde64;
1703 } un;
1704
1705} LOAD_SM_VAR;
1706
1707/* Structure for MB Command READ_NVPARM (02) */
1708
1709typedef struct {
1710 uint32_t rsvd1[3]; /* Read as all one's */
1711 uint32_t rsvd2; /* Read as all zero's */
1712 uint32_t portname[2]; /* N_PORT name */
1713 uint32_t nodename[2]; /* NODE name */
1714
1715#ifdef __BIG_ENDIAN_BITFIELD
1716 uint32_t pref_DID:24;
1717 uint32_t hardAL_PA:8;
1718#else /* __LITTLE_ENDIAN_BITFIELD */
1719 uint32_t hardAL_PA:8;
1720 uint32_t pref_DID:24;
1721#endif
1722
1723 uint32_t rsvd3[21]; /* Read as all one's */
1724} READ_NV_VAR;
1725
1726/* Structure for MB Command WRITE_NVPARMS (03) */
1727
1728typedef struct {
1729 uint32_t rsvd1[3]; /* Must be all one's */
1730 uint32_t rsvd2; /* Must be all zero's */
1731 uint32_t portname[2]; /* N_PORT name */
1732 uint32_t nodename[2]; /* NODE name */
1733
1734#ifdef __BIG_ENDIAN_BITFIELD
1735 uint32_t pref_DID:24;
1736 uint32_t hardAL_PA:8;
1737#else /* __LITTLE_ENDIAN_BITFIELD */
1738 uint32_t hardAL_PA:8;
1739 uint32_t pref_DID:24;
1740#endif
1741
1742 uint32_t rsvd3[21]; /* Must be all one's */
1743} WRITE_NV_VAR;
1744
1745/* Structure for MB Command RUN_BIU_DIAG (04) */
1746/* Structure for MB Command RUN_BIU_DIAG64 (0x84) */
1747
1748typedef struct {
1749 uint32_t rsvd1;
1750 union {
1751 struct {
1752 struct ulp_bde xmit_bde;
1753 struct ulp_bde rcv_bde;
1754 } s1;
1755 struct {
1756 struct ulp_bde64 xmit_bde64;
1757 struct ulp_bde64 rcv_bde64;
1758 } s2;
1759 } un;
1760} BIU_DIAG_VAR;
1761
1762/* Structure for MB Command INIT_LINK (05) */
1763
1764typedef struct {
1765#ifdef __BIG_ENDIAN_BITFIELD
1766 uint32_t rsvd1:24;
1767 uint32_t lipsr_AL_PA:8; /* AL_PA to issue Lip Selective Reset to */
1768#else /* __LITTLE_ENDIAN_BITFIELD */
1769 uint32_t lipsr_AL_PA:8; /* AL_PA to issue Lip Selective Reset to */
1770 uint32_t rsvd1:24;
1771#endif
1772
1773#ifdef __BIG_ENDIAN_BITFIELD
1774 uint8_t fabric_AL_PA; /* If using a Fabric Assigned AL_PA */
1775 uint8_t rsvd2;
1776 uint16_t link_flags;
1777#else /* __LITTLE_ENDIAN_BITFIELD */
1778 uint16_t link_flags;
1779 uint8_t rsvd2;
1780 uint8_t fabric_AL_PA; /* If using a Fabric Assigned AL_PA */
1781#endif
1782
1783#define FLAGS_LOCAL_LB 0x01 /* link_flags (=1) ENDEC loopback */
1784#define FLAGS_TOPOLOGY_MODE_LOOP_PT 0x00 /* Attempt loop then pt-pt */
1785#define FLAGS_TOPOLOGY_MODE_PT_PT 0x02 /* Attempt pt-pt only */
1786#define FLAGS_TOPOLOGY_MODE_LOOP 0x04 /* Attempt loop only */
1787#define FLAGS_TOPOLOGY_MODE_PT_LOOP 0x06 /* Attempt pt-pt then loop */
James Smart92d7f7b2007-06-17 19:56:38 -05001788#define FLAGS_UNREG_LOGIN_ALL 0x08 /* UNREG_LOGIN all on link down */
dea31012005-04-17 16:05:31 -05001789#define FLAGS_LIRP_LILP 0x80 /* LIRP / LILP is disabled */
1790
1791#define FLAGS_TOPOLOGY_FAILOVER 0x0400 /* Bit 10 */
1792#define FLAGS_LINK_SPEED 0x0800 /* Bit 11 */
James Smart4b0b91d2006-04-15 11:53:00 -04001793#define FLAGS_IMED_ABORT 0x04000 /* Bit 14 */
dea31012005-04-17 16:05:31 -05001794
1795 uint32_t link_speed;
1796#define LINK_SPEED_AUTO 0 /* Auto selection */
1797#define LINK_SPEED_1G 1 /* 1 Gigabaud */
1798#define LINK_SPEED_2G 2 /* 2 Gigabaud */
1799#define LINK_SPEED_4G 4 /* 4 Gigabaud */
James Smartb87eab32007-04-25 09:53:28 -04001800#define LINK_SPEED_8G 8 /* 8 Gigabaud */
dea31012005-04-17 16:05:31 -05001801#define LINK_SPEED_10G 16 /* 10 Gigabaud */
1802
1803} INIT_LINK_VAR;
1804
1805/* Structure for MB Command DOWN_LINK (06) */
1806
1807typedef struct {
1808 uint32_t rsvd1;
1809} DOWN_LINK_VAR;
1810
1811/* Structure for MB Command CONFIG_LINK (07) */
1812
1813typedef struct {
1814#ifdef __BIG_ENDIAN_BITFIELD
1815 uint32_t cr:1;
1816 uint32_t ci:1;
1817 uint32_t cr_delay:6;
1818 uint32_t cr_count:8;
1819 uint32_t rsvd1:8;
1820 uint32_t MaxBBC:8;
1821#else /* __LITTLE_ENDIAN_BITFIELD */
1822 uint32_t MaxBBC:8;
1823 uint32_t rsvd1:8;
1824 uint32_t cr_count:8;
1825 uint32_t cr_delay:6;
1826 uint32_t ci:1;
1827 uint32_t cr:1;
1828#endif
1829
1830 uint32_t myId;
1831 uint32_t rsvd2;
1832 uint32_t edtov;
1833 uint32_t arbtov;
1834 uint32_t ratov;
1835 uint32_t rttov;
1836 uint32_t altov;
1837 uint32_t crtov;
1838 uint32_t citov;
1839#ifdef __BIG_ENDIAN_BITFIELD
1840 uint32_t rrq_enable:1;
1841 uint32_t rrq_immed:1;
1842 uint32_t rsvd4:29;
1843 uint32_t ack0_enable:1;
1844#else /* __LITTLE_ENDIAN_BITFIELD */
1845 uint32_t ack0_enable:1;
1846 uint32_t rsvd4:29;
1847 uint32_t rrq_immed:1;
1848 uint32_t rrq_enable:1;
1849#endif
1850} CONFIG_LINK;
1851
1852/* Structure for MB Command PART_SLIM (08)
1853 * will be removed since SLI1 is no longer supported!
1854 */
1855typedef struct {
1856#ifdef __BIG_ENDIAN_BITFIELD
1857 uint16_t offCiocb;
1858 uint16_t numCiocb;
1859 uint16_t offRiocb;
1860 uint16_t numRiocb;
1861#else /* __LITTLE_ENDIAN_BITFIELD */
1862 uint16_t numCiocb;
1863 uint16_t offCiocb;
1864 uint16_t numRiocb;
1865 uint16_t offRiocb;
1866#endif
1867} RING_DEF;
1868
1869typedef struct {
1870#ifdef __BIG_ENDIAN_BITFIELD
1871 uint32_t unused1:24;
1872 uint32_t numRing:8;
1873#else /* __LITTLE_ENDIAN_BITFIELD */
1874 uint32_t numRing:8;
1875 uint32_t unused1:24;
1876#endif
1877
1878 RING_DEF ringdef[4];
1879 uint32_t hbainit;
1880} PART_SLIM_VAR;
1881
1882/* Structure for MB Command CONFIG_RING (09) */
1883
1884typedef struct {
1885#ifdef __BIG_ENDIAN_BITFIELD
1886 uint32_t unused2:6;
1887 uint32_t recvSeq:1;
1888 uint32_t recvNotify:1;
1889 uint32_t numMask:8;
1890 uint32_t profile:8;
1891 uint32_t unused1:4;
1892 uint32_t ring:4;
1893#else /* __LITTLE_ENDIAN_BITFIELD */
1894 uint32_t ring:4;
1895 uint32_t unused1:4;
1896 uint32_t profile:8;
1897 uint32_t numMask:8;
1898 uint32_t recvNotify:1;
1899 uint32_t recvSeq:1;
1900 uint32_t unused2:6;
1901#endif
1902
1903#ifdef __BIG_ENDIAN_BITFIELD
1904 uint16_t maxRespXchg;
1905 uint16_t maxOrigXchg;
1906#else /* __LITTLE_ENDIAN_BITFIELD */
1907 uint16_t maxOrigXchg;
1908 uint16_t maxRespXchg;
1909#endif
1910
1911 RR_REG rrRegs[6];
1912} CONFIG_RING_VAR;
1913
1914/* Structure for MB Command RESET_RING (10) */
1915
1916typedef struct {
1917 uint32_t ring_no;
1918} RESET_RING_VAR;
1919
1920/* Structure for MB Command READ_CONFIG (11) */
1921
1922typedef struct {
1923#ifdef __BIG_ENDIAN_BITFIELD
1924 uint32_t cr:1;
1925 uint32_t ci:1;
1926 uint32_t cr_delay:6;
1927 uint32_t cr_count:8;
1928 uint32_t InitBBC:8;
1929 uint32_t MaxBBC:8;
1930#else /* __LITTLE_ENDIAN_BITFIELD */
1931 uint32_t MaxBBC:8;
1932 uint32_t InitBBC:8;
1933 uint32_t cr_count:8;
1934 uint32_t cr_delay:6;
1935 uint32_t ci:1;
1936 uint32_t cr:1;
1937#endif
1938
1939#ifdef __BIG_ENDIAN_BITFIELD
1940 uint32_t topology:8;
1941 uint32_t myDid:24;
1942#else /* __LITTLE_ENDIAN_BITFIELD */
1943 uint32_t myDid:24;
1944 uint32_t topology:8;
1945#endif
1946
1947 /* Defines for topology (defined previously) */
1948#ifdef __BIG_ENDIAN_BITFIELD
1949 uint32_t AR:1;
1950 uint32_t IR:1;
1951 uint32_t rsvd1:29;
1952 uint32_t ack0:1;
1953#else /* __LITTLE_ENDIAN_BITFIELD */
1954 uint32_t ack0:1;
1955 uint32_t rsvd1:29;
1956 uint32_t IR:1;
1957 uint32_t AR:1;
1958#endif
1959
1960 uint32_t edtov;
1961 uint32_t arbtov;
1962 uint32_t ratov;
1963 uint32_t rttov;
1964 uint32_t altov;
1965 uint32_t lmt;
Jamie Wellnitz74b72a52006-02-28 22:33:04 -05001966#define LMT_RESERVED 0x000 /* Not used */
1967#define LMT_1Gb 0x004
1968#define LMT_2Gb 0x008
1969#define LMT_4Gb 0x040
1970#define LMT_8Gb 0x080
1971#define LMT_10Gb 0x100
dea31012005-04-17 16:05:31 -05001972 uint32_t rsvd2;
1973 uint32_t rsvd3;
1974 uint32_t max_xri;
1975 uint32_t max_iocb;
1976 uint32_t max_rpi;
1977 uint32_t avail_xri;
1978 uint32_t avail_iocb;
1979 uint32_t avail_rpi;
James Smart858c9f62007-06-17 19:56:39 -05001980 uint32_t max_vpi;
1981 uint32_t rsvd4;
1982 uint32_t rsvd5;
1983 uint32_t avail_vpi;
dea31012005-04-17 16:05:31 -05001984} READ_CONFIG_VAR;
1985
1986/* Structure for MB Command READ_RCONFIG (12) */
1987
1988typedef struct {
1989#ifdef __BIG_ENDIAN_BITFIELD
1990 uint32_t rsvd2:7;
1991 uint32_t recvNotify:1;
1992 uint32_t numMask:8;
1993 uint32_t profile:8;
1994 uint32_t rsvd1:4;
1995 uint32_t ring:4;
1996#else /* __LITTLE_ENDIAN_BITFIELD */
1997 uint32_t ring:4;
1998 uint32_t rsvd1:4;
1999 uint32_t profile:8;
2000 uint32_t numMask:8;
2001 uint32_t recvNotify:1;
2002 uint32_t rsvd2:7;
2003#endif
2004
2005#ifdef __BIG_ENDIAN_BITFIELD
2006 uint16_t maxResp;
2007 uint16_t maxOrig;
2008#else /* __LITTLE_ENDIAN_BITFIELD */
2009 uint16_t maxOrig;
2010 uint16_t maxResp;
2011#endif
2012
2013 RR_REG rrRegs[6];
2014
2015#ifdef __BIG_ENDIAN_BITFIELD
2016 uint16_t cmdRingOffset;
2017 uint16_t cmdEntryCnt;
2018 uint16_t rspRingOffset;
2019 uint16_t rspEntryCnt;
2020 uint16_t nextCmdOffset;
2021 uint16_t rsvd3;
2022 uint16_t nextRspOffset;
2023 uint16_t rsvd4;
2024#else /* __LITTLE_ENDIAN_BITFIELD */
2025 uint16_t cmdEntryCnt;
2026 uint16_t cmdRingOffset;
2027 uint16_t rspEntryCnt;
2028 uint16_t rspRingOffset;
2029 uint16_t rsvd3;
2030 uint16_t nextCmdOffset;
2031 uint16_t rsvd4;
2032 uint16_t nextRspOffset;
2033#endif
2034} READ_RCONF_VAR;
2035
2036/* Structure for MB Command READ_SPARM (13) */
2037/* Structure for MB Command READ_SPARM64 (0x8D) */
2038
2039typedef struct {
2040 uint32_t rsvd1;
2041 uint32_t rsvd2;
2042 union {
2043 struct ulp_bde sp; /* This BDE points to struct serv_parm
2044 structure */
2045 struct ulp_bde64 sp64;
2046 } un;
James Smarted957682007-06-17 19:56:37 -05002047#ifdef __BIG_ENDIAN_BITFIELD
2048 uint16_t rsvd3;
2049 uint16_t vpi;
2050#else /* __LITTLE_ENDIAN_BITFIELD */
2051 uint16_t vpi;
2052 uint16_t rsvd3;
2053#endif
dea31012005-04-17 16:05:31 -05002054} READ_SPARM_VAR;
2055
2056/* Structure for MB Command READ_STATUS (14) */
2057
2058typedef struct {
2059#ifdef __BIG_ENDIAN_BITFIELD
2060 uint32_t rsvd1:31;
2061 uint32_t clrCounters:1;
2062 uint16_t activeXriCnt;
2063 uint16_t activeRpiCnt;
2064#else /* __LITTLE_ENDIAN_BITFIELD */
2065 uint32_t clrCounters:1;
2066 uint32_t rsvd1:31;
2067 uint16_t activeRpiCnt;
2068 uint16_t activeXriCnt;
2069#endif
2070
2071 uint32_t xmitByteCnt;
2072 uint32_t rcvByteCnt;
2073 uint32_t xmitFrameCnt;
2074 uint32_t rcvFrameCnt;
2075 uint32_t xmitSeqCnt;
2076 uint32_t rcvSeqCnt;
2077 uint32_t totalOrigExchanges;
2078 uint32_t totalRespExchanges;
2079 uint32_t rcvPbsyCnt;
2080 uint32_t rcvFbsyCnt;
2081} READ_STATUS_VAR;
2082
2083/* Structure for MB Command READ_RPI (15) */
2084/* Structure for MB Command READ_RPI64 (0x8F) */
2085
2086typedef struct {
2087#ifdef __BIG_ENDIAN_BITFIELD
2088 uint16_t nextRpi;
2089 uint16_t reqRpi;
2090 uint32_t rsvd2:8;
2091 uint32_t DID:24;
2092#else /* __LITTLE_ENDIAN_BITFIELD */
2093 uint16_t reqRpi;
2094 uint16_t nextRpi;
2095 uint32_t DID:24;
2096 uint32_t rsvd2:8;
2097#endif
2098
2099 union {
2100 struct ulp_bde sp;
2101 struct ulp_bde64 sp64;
2102 } un;
2103
2104} READ_RPI_VAR;
2105
2106/* Structure for MB Command READ_XRI (16) */
2107
2108typedef struct {
2109#ifdef __BIG_ENDIAN_BITFIELD
2110 uint16_t nextXri;
2111 uint16_t reqXri;
2112 uint16_t rsvd1;
2113 uint16_t rpi;
2114 uint32_t rsvd2:8;
2115 uint32_t DID:24;
2116 uint32_t rsvd3:8;
2117 uint32_t SID:24;
2118 uint32_t rsvd4;
2119 uint8_t seqId;
2120 uint8_t rsvd5;
2121 uint16_t seqCount;
2122 uint16_t oxId;
2123 uint16_t rxId;
2124 uint32_t rsvd6:30;
2125 uint32_t si:1;
2126 uint32_t exchOrig:1;
2127#else /* __LITTLE_ENDIAN_BITFIELD */
2128 uint16_t reqXri;
2129 uint16_t nextXri;
2130 uint16_t rpi;
2131 uint16_t rsvd1;
2132 uint32_t DID:24;
2133 uint32_t rsvd2:8;
2134 uint32_t SID:24;
2135 uint32_t rsvd3:8;
2136 uint32_t rsvd4;
2137 uint16_t seqCount;
2138 uint8_t rsvd5;
2139 uint8_t seqId;
2140 uint16_t rxId;
2141 uint16_t oxId;
2142 uint32_t exchOrig:1;
2143 uint32_t si:1;
2144 uint32_t rsvd6:30;
2145#endif
2146} READ_XRI_VAR;
2147
2148/* Structure for MB Command READ_REV (17) */
2149
2150typedef struct {
2151#ifdef __BIG_ENDIAN_BITFIELD
2152 uint32_t cv:1;
2153 uint32_t rr:1;
James Smarted957682007-06-17 19:56:37 -05002154 uint32_t rsvd2:2;
2155 uint32_t v3req:1;
2156 uint32_t v3rsp:1;
2157 uint32_t rsvd1:25;
dea31012005-04-17 16:05:31 -05002158 uint32_t rv:1;
2159#else /* __LITTLE_ENDIAN_BITFIELD */
2160 uint32_t rv:1;
James Smarted957682007-06-17 19:56:37 -05002161 uint32_t rsvd1:25;
2162 uint32_t v3rsp:1;
2163 uint32_t v3req:1;
2164 uint32_t rsvd2:2;
dea31012005-04-17 16:05:31 -05002165 uint32_t rr:1;
2166 uint32_t cv:1;
2167#endif
2168
2169 uint32_t biuRev;
2170 uint32_t smRev;
2171 union {
2172 uint32_t smFwRev;
2173 struct {
2174#ifdef __BIG_ENDIAN_BITFIELD
2175 uint8_t ProgType;
2176 uint8_t ProgId;
2177 uint16_t ProgVer:4;
2178 uint16_t ProgRev:4;
2179 uint16_t ProgFixLvl:2;
2180 uint16_t ProgDistType:2;
2181 uint16_t DistCnt:4;
2182#else /* __LITTLE_ENDIAN_BITFIELD */
2183 uint16_t DistCnt:4;
2184 uint16_t ProgDistType:2;
2185 uint16_t ProgFixLvl:2;
2186 uint16_t ProgRev:4;
2187 uint16_t ProgVer:4;
2188 uint8_t ProgId;
2189 uint8_t ProgType;
2190#endif
2191
2192 } b;
2193 } un;
2194 uint32_t endecRev;
2195#ifdef __BIG_ENDIAN_BITFIELD
2196 uint8_t feaLevelHigh;
2197 uint8_t feaLevelLow;
2198 uint8_t fcphHigh;
2199 uint8_t fcphLow;
2200#else /* __LITTLE_ENDIAN_BITFIELD */
2201 uint8_t fcphLow;
2202 uint8_t fcphHigh;
2203 uint8_t feaLevelLow;
2204 uint8_t feaLevelHigh;
2205#endif
2206
2207 uint32_t postKernRev;
2208 uint32_t opFwRev;
2209 uint8_t opFwName[16];
2210 uint32_t sli1FwRev;
2211 uint8_t sli1FwName[16];
2212 uint32_t sli2FwRev;
2213 uint8_t sli2FwName[16];
James Smarted957682007-06-17 19:56:37 -05002214 uint32_t sli3Feat;
2215 uint32_t RandomData[6];
dea31012005-04-17 16:05:31 -05002216} READ_REV_VAR;
2217
2218/* Structure for MB Command READ_LINK_STAT (18) */
2219
2220typedef struct {
2221 uint32_t rsvd1;
2222 uint32_t linkFailureCnt;
2223 uint32_t lossSyncCnt;
2224
2225 uint32_t lossSignalCnt;
2226 uint32_t primSeqErrCnt;
2227 uint32_t invalidXmitWord;
2228 uint32_t crcCnt;
2229 uint32_t primSeqTimeout;
2230 uint32_t elasticOverrun;
2231 uint32_t arbTimeout;
2232} READ_LNK_VAR;
2233
2234/* Structure for MB Command REG_LOGIN (19) */
2235/* Structure for MB Command REG_LOGIN64 (0x93) */
2236
2237typedef struct {
2238#ifdef __BIG_ENDIAN_BITFIELD
2239 uint16_t rsvd1;
2240 uint16_t rpi;
2241 uint32_t rsvd2:8;
2242 uint32_t did:24;
2243#else /* __LITTLE_ENDIAN_BITFIELD */
2244 uint16_t rpi;
2245 uint16_t rsvd1;
2246 uint32_t did:24;
2247 uint32_t rsvd2:8;
2248#endif
2249
2250 union {
2251 struct ulp_bde sp;
2252 struct ulp_bde64 sp64;
2253 } un;
2254
James Smarted957682007-06-17 19:56:37 -05002255#ifdef __BIG_ENDIAN_BITFIELD
2256 uint16_t rsvd6;
2257 uint16_t vpi;
2258#else /* __LITTLE_ENDIAN_BITFIELD */
2259 uint16_t vpi;
2260 uint16_t rsvd6;
2261#endif
2262
dea31012005-04-17 16:05:31 -05002263} REG_LOGIN_VAR;
2264
2265/* Word 30 contents for REG_LOGIN */
2266typedef union {
2267 struct {
2268#ifdef __BIG_ENDIAN_BITFIELD
2269 uint16_t rsvd1:12;
2270 uint16_t wd30_class:4;
2271 uint16_t xri;
2272#else /* __LITTLE_ENDIAN_BITFIELD */
2273 uint16_t xri;
2274 uint16_t wd30_class:4;
2275 uint16_t rsvd1:12;
2276#endif
2277 } f;
2278 uint32_t word;
2279} REG_WD30;
2280
2281/* Structure for MB Command UNREG_LOGIN (20) */
2282
2283typedef struct {
2284#ifdef __BIG_ENDIAN_BITFIELD
2285 uint16_t rsvd1;
2286 uint16_t rpi;
James Smarted957682007-06-17 19:56:37 -05002287 uint32_t rsvd2;
2288 uint32_t rsvd3;
2289 uint32_t rsvd4;
2290 uint32_t rsvd5;
2291 uint16_t rsvd6;
2292 uint16_t vpi;
dea31012005-04-17 16:05:31 -05002293#else /* __LITTLE_ENDIAN_BITFIELD */
2294 uint16_t rpi;
2295 uint16_t rsvd1;
James Smarted957682007-06-17 19:56:37 -05002296 uint32_t rsvd2;
2297 uint32_t rsvd3;
2298 uint32_t rsvd4;
2299 uint32_t rsvd5;
2300 uint16_t vpi;
2301 uint16_t rsvd6;
dea31012005-04-17 16:05:31 -05002302#endif
2303} UNREG_LOGIN_VAR;
2304
James Smart92d7f7b2007-06-17 19:56:38 -05002305/* Structure for MB Command REG_VPI (0x96) */
2306typedef struct {
2307#ifdef __BIG_ENDIAN_BITFIELD
2308 uint32_t rsvd1;
2309 uint32_t rsvd2:8;
2310 uint32_t sid:24;
2311 uint32_t rsvd3;
2312 uint32_t rsvd4;
2313 uint32_t rsvd5;
James Smartda0436e2009-05-22 14:51:39 -04002314 uint16_t vfi;
James Smart92d7f7b2007-06-17 19:56:38 -05002315 uint16_t vpi;
2316#else /* __LITTLE_ENDIAN */
2317 uint32_t rsvd1;
2318 uint32_t sid:24;
2319 uint32_t rsvd2:8;
2320 uint32_t rsvd3;
2321 uint32_t rsvd4;
2322 uint32_t rsvd5;
2323 uint16_t vpi;
James Smartda0436e2009-05-22 14:51:39 -04002324 uint16_t vfi;
James Smart92d7f7b2007-06-17 19:56:38 -05002325#endif
2326} REG_VPI_VAR;
2327
2328/* Structure for MB Command UNREG_VPI (0x97) */
2329typedef struct {
2330 uint32_t rsvd1;
James Smart6669f9b2009-10-02 15:16:45 -04002331#ifdef __BIG_ENDIAN_BITFIELD
2332 uint16_t rsvd2;
2333 uint16_t sli4_vpi;
2334#else /* __LITTLE_ENDIAN */
2335 uint16_t sli4_vpi;
2336 uint16_t rsvd2;
2337#endif
James Smart92d7f7b2007-06-17 19:56:38 -05002338 uint32_t rsvd3;
2339 uint32_t rsvd4;
2340 uint32_t rsvd5;
2341#ifdef __BIG_ENDIAN_BITFIELD
2342 uint16_t rsvd6;
2343 uint16_t vpi;
2344#else /* __LITTLE_ENDIAN */
2345 uint16_t vpi;
2346 uint16_t rsvd6;
2347#endif
2348} UNREG_VPI_VAR;
2349
dea31012005-04-17 16:05:31 -05002350/* Structure for MB Command UNREG_D_ID (0x23) */
2351
2352typedef struct {
2353 uint32_t did;
James Smarted957682007-06-17 19:56:37 -05002354 uint32_t rsvd2;
2355 uint32_t rsvd3;
2356 uint32_t rsvd4;
2357 uint32_t rsvd5;
2358#ifdef __BIG_ENDIAN_BITFIELD
2359 uint16_t rsvd6;
2360 uint16_t vpi;
2361#else
2362 uint16_t vpi;
2363 uint16_t rsvd6;
2364#endif
dea31012005-04-17 16:05:31 -05002365} UNREG_D_ID_VAR;
2366
2367/* Structure for MB Command READ_LA (21) */
2368/* Structure for MB Command READ_LA64 (0x95) */
2369
2370typedef struct {
2371 uint32_t eventTag; /* Event tag */
2372#ifdef __BIG_ENDIAN_BITFIELD
James Smart84774a42008-08-24 21:50:06 -04002373 uint32_t rsvd1:19;
2374 uint32_t fa:1;
2375 uint32_t mm:1; /* Menlo Maintenance mode enabled */
2376 uint32_t rx:1;
dea31012005-04-17 16:05:31 -05002377 uint32_t pb:1;
2378 uint32_t il:1;
2379 uint32_t attType:8;
2380#else /* __LITTLE_ENDIAN_BITFIELD */
2381 uint32_t attType:8;
2382 uint32_t il:1;
2383 uint32_t pb:1;
James Smart84774a42008-08-24 21:50:06 -04002384 uint32_t rx:1;
2385 uint32_t mm:1;
2386 uint32_t fa:1;
2387 uint32_t rsvd1:19;
dea31012005-04-17 16:05:31 -05002388#endif
2389
2390#define AT_RESERVED 0x00 /* Reserved - attType */
2391#define AT_LINK_UP 0x01 /* Link is up */
2392#define AT_LINK_DOWN 0x02 /* Link is down */
2393
2394#ifdef __BIG_ENDIAN_BITFIELD
2395 uint8_t granted_AL_PA;
2396 uint8_t lipAlPs;
2397 uint8_t lipType;
2398 uint8_t topology;
2399#else /* __LITTLE_ENDIAN_BITFIELD */
2400 uint8_t topology;
2401 uint8_t lipType;
2402 uint8_t lipAlPs;
2403 uint8_t granted_AL_PA;
2404#endif
2405
2406#define TOPOLOGY_PT_PT 0x01 /* Topology is pt-pt / pt-fabric */
2407#define TOPOLOGY_LOOP 0x02 /* Topology is FC-AL */
James Smart84774a42008-08-24 21:50:06 -04002408#define TOPOLOGY_LNK_MENLO_MAINTENANCE 0x05 /* maint mode zephtr to menlo */
dea31012005-04-17 16:05:31 -05002409
2410 union {
2411 struct ulp_bde lilpBde; /* This BDE points to a 128 byte buffer
2412 to */
2413 /* store the LILP AL_PA position map into */
2414 struct ulp_bde64 lilpBde64;
2415 } un;
2416
2417#ifdef __BIG_ENDIAN_BITFIELD
2418 uint32_t Dlu:1;
2419 uint32_t Dtf:1;
2420 uint32_t Drsvd2:14;
2421 uint32_t DlnkSpeed:8;
2422 uint32_t DnlPort:4;
2423 uint32_t Dtx:2;
2424 uint32_t Drx:2;
2425#else /* __LITTLE_ENDIAN_BITFIELD */
2426 uint32_t Drx:2;
2427 uint32_t Dtx:2;
2428 uint32_t DnlPort:4;
2429 uint32_t DlnkSpeed:8;
2430 uint32_t Drsvd2:14;
2431 uint32_t Dtf:1;
2432 uint32_t Dlu:1;
2433#endif
2434
2435#ifdef __BIG_ENDIAN_BITFIELD
2436 uint32_t Ulu:1;
2437 uint32_t Utf:1;
2438 uint32_t Ursvd2:14;
2439 uint32_t UlnkSpeed:8;
2440 uint32_t UnlPort:4;
2441 uint32_t Utx:2;
2442 uint32_t Urx:2;
2443#else /* __LITTLE_ENDIAN_BITFIELD */
2444 uint32_t Urx:2;
2445 uint32_t Utx:2;
2446 uint32_t UnlPort:4;
2447 uint32_t UlnkSpeed:8;
2448 uint32_t Ursvd2:14;
2449 uint32_t Utf:1;
2450 uint32_t Ulu:1;
2451#endif
2452
2453#define LA_UNKNW_LINK 0x0 /* lnkSpeed */
2454#define LA_1GHZ_LINK 0x04 /* lnkSpeed */
2455#define LA_2GHZ_LINK 0x08 /* lnkSpeed */
2456#define LA_4GHZ_LINK 0x10 /* lnkSpeed */
2457#define LA_8GHZ_LINK 0x20 /* lnkSpeed */
2458#define LA_10GHZ_LINK 0x40 /* lnkSpeed */
2459
2460} READ_LA_VAR;
2461
2462/* Structure for MB Command CLEAR_LA (22) */
2463
2464typedef struct {
2465 uint32_t eventTag; /* Event tag */
2466 uint32_t rsvd1;
2467} CLEAR_LA_VAR;
2468
2469/* Structure for MB Command DUMP */
2470
2471typedef struct {
2472#ifdef __BIG_ENDIAN_BITFIELD
2473 uint32_t rsvd:25;
2474 uint32_t ra:1;
2475 uint32_t co:1;
2476 uint32_t cv:1;
2477 uint32_t type:4;
2478 uint32_t entry_index:16;
2479 uint32_t region_id:16;
2480#else /* __LITTLE_ENDIAN_BITFIELD */
2481 uint32_t type:4;
2482 uint32_t cv:1;
2483 uint32_t co:1;
2484 uint32_t ra:1;
2485 uint32_t rsvd:25;
2486 uint32_t region_id:16;
2487 uint32_t entry_index:16;
2488#endif
2489
James Smartda0436e2009-05-22 14:51:39 -04002490 uint32_t sli4_length;
dea31012005-04-17 16:05:31 -05002491 uint32_t word_cnt;
2492 uint32_t resp_offset;
2493} DUMP_VAR;
2494
2495#define DMP_MEM_REG 0x1
2496#define DMP_NV_PARAMS 0x2
2497
2498#define DMP_REGION_VPD 0xe
2499#define DMP_VPD_SIZE 0x400 /* maximum amount of VPD */
2500#define DMP_RSP_OFFSET 0x14 /* word 5 contains first word of rsp */
2501#define DMP_RSP_SIZE 0x6C /* maximum of 27 words of rsp data */
2502
James Smartda0436e2009-05-22 14:51:39 -04002503#define DMP_REGION_VPORT 0x16 /* VPort info region */
2504#define DMP_VPORT_REGION_SIZE 0x200
2505#define DMP_MBOX_OFFSET_WORD 0x5
2506
James Smarta0c87cb2009-07-19 10:01:10 -04002507#define DMP_REGION_23 0x17 /* fcoe param and port state region */
2508#define DMP_RGN23_SIZE 0x400
James Smartda0436e2009-05-22 14:51:39 -04002509
James Smart97207482008-12-04 22:39:19 -05002510#define WAKE_UP_PARMS_REGION_ID 4
2511#define WAKE_UP_PARMS_WORD_SIZE 15
2512
James Smartda0436e2009-05-22 14:51:39 -04002513struct vport_rec {
2514 uint8_t wwpn[8];
2515 uint8_t wwnn[8];
2516};
2517
2518#define VPORT_INFO_SIG 0x32324752
2519#define VPORT_INFO_REV_MASK 0xff
2520#define VPORT_INFO_REV 0x1
2521#define MAX_STATIC_VPORT_COUNT 16
2522struct static_vport_info {
2523 uint32_t signature;
2524 uint32_t rev;
2525 struct vport_rec vport_list[MAX_STATIC_VPORT_COUNT];
2526 uint32_t resvd[66];
2527};
2528
James Smart97207482008-12-04 22:39:19 -05002529/* Option rom version structure */
2530struct prog_id {
2531#ifdef __BIG_ENDIAN_BITFIELD
2532 uint8_t type;
2533 uint8_t id;
2534 uint32_t ver:4; /* Major Version */
2535 uint32_t rev:4; /* Revision */
2536 uint32_t lev:2; /* Level */
2537 uint32_t dist:2; /* Dist Type */
2538 uint32_t num:4; /* number after dist type */
2539#else /* __LITTLE_ENDIAN_BITFIELD */
2540 uint32_t num:4; /* number after dist type */
2541 uint32_t dist:2; /* Dist Type */
2542 uint32_t lev:2; /* Level */
2543 uint32_t rev:4; /* Revision */
2544 uint32_t ver:4; /* Major Version */
2545 uint8_t id;
2546 uint8_t type;
2547#endif
2548};
2549
James Smartd7c255b2008-08-24 21:50:00 -04002550/* Structure for MB Command UPDATE_CFG (0x1B) */
2551
2552struct update_cfg_var {
2553#ifdef __BIG_ENDIAN_BITFIELD
2554 uint32_t rsvd2:16;
2555 uint32_t type:8;
2556 uint32_t rsvd:1;
2557 uint32_t ra:1;
2558 uint32_t co:1;
2559 uint32_t cv:1;
2560 uint32_t req:4;
2561 uint32_t entry_length:16;
2562 uint32_t region_id:16;
2563#else /* __LITTLE_ENDIAN_BITFIELD */
2564 uint32_t req:4;
2565 uint32_t cv:1;
2566 uint32_t co:1;
2567 uint32_t ra:1;
2568 uint32_t rsvd:1;
2569 uint32_t type:8;
2570 uint32_t rsvd2:16;
2571 uint32_t region_id:16;
2572 uint32_t entry_length:16;
2573#endif
2574
2575 uint32_t resp_info;
2576 uint32_t byte_cnt;
2577 uint32_t data_offset;
2578};
2579
James Smarted957682007-06-17 19:56:37 -05002580struct hbq_mask {
2581#ifdef __BIG_ENDIAN_BITFIELD
2582 uint8_t tmatch;
2583 uint8_t tmask;
2584 uint8_t rctlmatch;
2585 uint8_t rctlmask;
2586#else /* __LITTLE_ENDIAN */
2587 uint8_t rctlmask;
2588 uint8_t rctlmatch;
2589 uint8_t tmask;
2590 uint8_t tmatch;
2591#endif
2592};
2593
2594
2595/* Structure for MB Command CONFIG_HBQ (7c) */
2596
2597struct config_hbq_var {
2598#ifdef __BIG_ENDIAN_BITFIELD
2599 uint32_t rsvd1 :7;
2600 uint32_t recvNotify :1; /* Receive Notification */
2601 uint32_t numMask :8; /* # Mask Entries */
2602 uint32_t profile :8; /* Selection Profile */
2603 uint32_t rsvd2 :8;
2604#else /* __LITTLE_ENDIAN */
2605 uint32_t rsvd2 :8;
2606 uint32_t profile :8; /* Selection Profile */
2607 uint32_t numMask :8; /* # Mask Entries */
2608 uint32_t recvNotify :1; /* Receive Notification */
2609 uint32_t rsvd1 :7;
2610#endif
2611
2612#ifdef __BIG_ENDIAN_BITFIELD
2613 uint32_t hbqId :16;
2614 uint32_t rsvd3 :12;
2615 uint32_t ringMask :4;
2616#else /* __LITTLE_ENDIAN */
2617 uint32_t ringMask :4;
2618 uint32_t rsvd3 :12;
2619 uint32_t hbqId :16;
2620#endif
2621
2622#ifdef __BIG_ENDIAN_BITFIELD
2623 uint32_t entry_count :16;
2624 uint32_t rsvd4 :8;
2625 uint32_t headerLen :8;
2626#else /* __LITTLE_ENDIAN */
2627 uint32_t headerLen :8;
2628 uint32_t rsvd4 :8;
2629 uint32_t entry_count :16;
2630#endif
2631
2632 uint32_t hbqaddrLow;
2633 uint32_t hbqaddrHigh;
2634
2635#ifdef __BIG_ENDIAN_BITFIELD
2636 uint32_t rsvd5 :31;
2637 uint32_t logEntry :1;
2638#else /* __LITTLE_ENDIAN */
2639 uint32_t logEntry :1;
2640 uint32_t rsvd5 :31;
2641#endif
2642
2643 uint32_t rsvd6; /* w7 */
2644 uint32_t rsvd7; /* w8 */
2645 uint32_t rsvd8; /* w9 */
2646
2647 struct hbq_mask hbqMasks[6];
2648
2649
2650 union {
2651 uint32_t allprofiles[12];
2652
2653 struct {
2654 #ifdef __BIG_ENDIAN_BITFIELD
2655 uint32_t seqlenoff :16;
2656 uint32_t maxlen :16;
2657 #else /* __LITTLE_ENDIAN */
2658 uint32_t maxlen :16;
2659 uint32_t seqlenoff :16;
2660 #endif
2661 #ifdef __BIG_ENDIAN_BITFIELD
2662 uint32_t rsvd1 :28;
2663 uint32_t seqlenbcnt :4;
2664 #else /* __LITTLE_ENDIAN */
2665 uint32_t seqlenbcnt :4;
2666 uint32_t rsvd1 :28;
2667 #endif
2668 uint32_t rsvd[10];
2669 } profile2;
2670
2671 struct {
2672 #ifdef __BIG_ENDIAN_BITFIELD
2673 uint32_t seqlenoff :16;
2674 uint32_t maxlen :16;
2675 #else /* __LITTLE_ENDIAN */
2676 uint32_t maxlen :16;
2677 uint32_t seqlenoff :16;
2678 #endif
2679 #ifdef __BIG_ENDIAN_BITFIELD
2680 uint32_t cmdcodeoff :28;
2681 uint32_t rsvd1 :12;
2682 uint32_t seqlenbcnt :4;
2683 #else /* __LITTLE_ENDIAN */
2684 uint32_t seqlenbcnt :4;
2685 uint32_t rsvd1 :12;
2686 uint32_t cmdcodeoff :28;
2687 #endif
2688 uint32_t cmdmatch[8];
2689
2690 uint32_t rsvd[2];
2691 } profile3;
2692
2693 struct {
2694 #ifdef __BIG_ENDIAN_BITFIELD
2695 uint32_t seqlenoff :16;
2696 uint32_t maxlen :16;
2697 #else /* __LITTLE_ENDIAN */
2698 uint32_t maxlen :16;
2699 uint32_t seqlenoff :16;
2700 #endif
2701 #ifdef __BIG_ENDIAN_BITFIELD
2702 uint32_t cmdcodeoff :28;
2703 uint32_t rsvd1 :12;
2704 uint32_t seqlenbcnt :4;
2705 #else /* __LITTLE_ENDIAN */
2706 uint32_t seqlenbcnt :4;
2707 uint32_t rsvd1 :12;
2708 uint32_t cmdcodeoff :28;
2709 #endif
2710 uint32_t cmdmatch[8];
2711
2712 uint32_t rsvd[2];
2713 } profile5;
2714
2715 } profiles;
2716
2717};
2718
2719
dea31012005-04-17 16:05:31 -05002720
James Smart2e0fef82007-06-17 19:56:36 -05002721/* Structure for MB Command CONFIG_PORT (0x88) */
dea31012005-04-17 16:05:31 -05002722typedef struct {
James Smarted957682007-06-17 19:56:37 -05002723#ifdef __BIG_ENDIAN_BITFIELD
2724 uint32_t cBE : 1;
2725 uint32_t cET : 1;
2726 uint32_t cHpcb : 1;
2727 uint32_t cMA : 1;
2728 uint32_t sli_mode : 4;
2729 uint32_t pcbLen : 24; /* bit 23:0 of memory based port
2730 * config block */
2731#else /* __LITTLE_ENDIAN */
2732 uint32_t pcbLen : 24; /* bit 23:0 of memory based port
2733 * config block */
2734 uint32_t sli_mode : 4;
2735 uint32_t cMA : 1;
2736 uint32_t cHpcb : 1;
2737 uint32_t cET : 1;
2738 uint32_t cBE : 1;
2739#endif
2740
dea31012005-04-17 16:05:31 -05002741 uint32_t pcbLow; /* bit 31:0 of memory based port config block */
2742 uint32_t pcbHigh; /* bit 63:32 of memory based port config block */
James Smart97207482008-12-04 22:39:19 -05002743 uint32_t hbainit[5];
2744#ifdef __BIG_ENDIAN_BITFIELD
2745 uint32_t hps : 1; /* bit 31 word9 Host Pointer in slim */
2746 uint32_t rsvd : 31; /* least significant 31 bits of word 9 */
2747#else /* __LITTLE_ENDIAN */
2748 uint32_t rsvd : 31; /* least significant 31 bits of word 9 */
2749 uint32_t hps : 1; /* bit 31 word9 Host Pointer in slim */
2750#endif
James Smarted957682007-06-17 19:56:37 -05002751
2752#ifdef __BIG_ENDIAN_BITFIELD
James Smartda0436e2009-05-22 14:51:39 -04002753 uint32_t rsvd1 : 19; /* Reserved */
2754 uint32_t cdss : 1; /* Configure Data Security SLI */
2755 uint32_t rsvd2 : 3; /* Reserved */
James Smart81301a92008-12-04 22:39:46 -05002756 uint32_t cbg : 1; /* Configure BlockGuard */
2757 uint32_t cmv : 1; /* Configure Max VPIs */
James Smarted957682007-06-17 19:56:37 -05002758 uint32_t ccrp : 1; /* Config Command Ring Polling */
2759 uint32_t csah : 1; /* Configure Synchronous Abort Handling */
2760 uint32_t chbs : 1; /* Cofigure Host Backing store */
2761 uint32_t cinb : 1; /* Enable Interrupt Notification Block */
2762 uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */
2763 uint32_t cmx : 1; /* Configure Max XRIs */
2764 uint32_t cmr : 1; /* Configure Max RPIs */
2765#else /* __LITTLE_ENDIAN */
2766 uint32_t cmr : 1; /* Configure Max RPIs */
2767 uint32_t cmx : 1; /* Configure Max XRIs */
2768 uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */
2769 uint32_t cinb : 1; /* Enable Interrupt Notification Block */
2770 uint32_t chbs : 1; /* Cofigure Host Backing store */
2771 uint32_t csah : 1; /* Configure Synchronous Abort Handling */
2772 uint32_t ccrp : 1; /* Config Command Ring Polling */
2773 uint32_t cmv : 1; /* Configure Max VPIs */
James Smart81301a92008-12-04 22:39:46 -05002774 uint32_t cbg : 1; /* Configure BlockGuard */
James Smartda0436e2009-05-22 14:51:39 -04002775 uint32_t rsvd2 : 3; /* Reserved */
2776 uint32_t cdss : 1; /* Configure Data Security SLI */
2777 uint32_t rsvd1 : 19; /* Reserved */
James Smarted957682007-06-17 19:56:37 -05002778#endif
2779#ifdef __BIG_ENDIAN_BITFIELD
James Smartda0436e2009-05-22 14:51:39 -04002780 uint32_t rsvd3 : 19; /* Reserved */
2781 uint32_t gdss : 1; /* Configure Data Security SLI */
2782 uint32_t rsvd4 : 3; /* Reserved */
James Smart81301a92008-12-04 22:39:46 -05002783 uint32_t gbg : 1; /* Grant BlockGuard */
James Smarted957682007-06-17 19:56:37 -05002784 uint32_t gmv : 1; /* Grant Max VPIs */
2785 uint32_t gcrp : 1; /* Grant Command Ring Polling */
2786 uint32_t gsah : 1; /* Grant Synchronous Abort Handling */
2787 uint32_t ghbs : 1; /* Grant Host Backing Store */
2788 uint32_t ginb : 1; /* Grant Interrupt Notification Block */
2789 uint32_t gerbm : 1; /* Grant ERBM Request */
2790 uint32_t gmx : 1; /* Grant Max XRIs */
2791 uint32_t gmr : 1; /* Grant Max RPIs */
2792#else /* __LITTLE_ENDIAN */
2793 uint32_t gmr : 1; /* Grant Max RPIs */
2794 uint32_t gmx : 1; /* Grant Max XRIs */
2795 uint32_t gerbm : 1; /* Grant ERBM Request */
2796 uint32_t ginb : 1; /* Grant Interrupt Notification Block */
2797 uint32_t ghbs : 1; /* Grant Host Backing Store */
2798 uint32_t gsah : 1; /* Grant Synchronous Abort Handling */
2799 uint32_t gcrp : 1; /* Grant Command Ring Polling */
2800 uint32_t gmv : 1; /* Grant Max VPIs */
James Smart81301a92008-12-04 22:39:46 -05002801 uint32_t gbg : 1; /* Grant BlockGuard */
James Smartda0436e2009-05-22 14:51:39 -04002802 uint32_t rsvd4 : 3; /* Reserved */
2803 uint32_t gdss : 1; /* Configure Data Security SLI */
2804 uint32_t rsvd3 : 19; /* Reserved */
James Smarted957682007-06-17 19:56:37 -05002805#endif
2806
2807#ifdef __BIG_ENDIAN_BITFIELD
2808 uint32_t max_rpi : 16; /* Max RPIs Port should configure */
2809 uint32_t max_xri : 16; /* Max XRIs Port should configure */
2810#else /* __LITTLE_ENDIAN */
2811 uint32_t max_xri : 16; /* Max XRIs Port should configure */
2812 uint32_t max_rpi : 16; /* Max RPIs Port should configure */
2813#endif
2814
2815#ifdef __BIG_ENDIAN_BITFIELD
2816 uint32_t max_hbq : 16; /* Max HBQs Host expect to configure */
James Smartda0436e2009-05-22 14:51:39 -04002817 uint32_t rsvd5 : 16; /* Max HBQs Host expect to configure */
James Smarted957682007-06-17 19:56:37 -05002818#else /* __LITTLE_ENDIAN */
James Smartda0436e2009-05-22 14:51:39 -04002819 uint32_t rsvd5 : 16; /* Max HBQs Host expect to configure */
James Smarted957682007-06-17 19:56:37 -05002820 uint32_t max_hbq : 16; /* Max HBQs Host expect to configure */
2821#endif
2822
James Smartda0436e2009-05-22 14:51:39 -04002823 uint32_t rsvd6; /* Reserved */
James Smarted957682007-06-17 19:56:37 -05002824
2825#ifdef __BIG_ENDIAN_BITFIELD
James Smartda0436e2009-05-22 14:51:39 -04002826 uint32_t rsvd7 : 16; /* Reserved */
James Smarted957682007-06-17 19:56:37 -05002827 uint32_t max_vpi : 16; /* Max number of virt N-Ports */
2828#else /* __LITTLE_ENDIAN */
2829 uint32_t max_vpi : 16; /* Max number of virt N-Ports */
James Smartda0436e2009-05-22 14:51:39 -04002830 uint32_t rsvd7 : 16; /* Reserved */
James Smarted957682007-06-17 19:56:37 -05002831#endif
2832
dea31012005-04-17 16:05:31 -05002833} CONFIG_PORT_VAR;
2834
James Smart93996272008-08-24 21:50:30 -04002835/* Structure for MB Command CONFIG_MSI (0x30) */
2836struct config_msi_var {
2837#ifdef __BIG_ENDIAN_BITFIELD
2838 uint32_t dfltMsgNum:8; /* Default message number */
2839 uint32_t rsvd1:11; /* Reserved */
2840 uint32_t NID:5; /* Number of secondary attention IDs */
2841 uint32_t rsvd2:5; /* Reserved */
2842 uint32_t dfltPresent:1; /* Default message number present */
2843 uint32_t addFlag:1; /* Add association flag */
2844 uint32_t reportFlag:1; /* Report association flag */
2845#else /* __LITTLE_ENDIAN_BITFIELD */
2846 uint32_t reportFlag:1; /* Report association flag */
2847 uint32_t addFlag:1; /* Add association flag */
2848 uint32_t dfltPresent:1; /* Default message number present */
2849 uint32_t rsvd2:5; /* Reserved */
2850 uint32_t NID:5; /* Number of secondary attention IDs */
2851 uint32_t rsvd1:11; /* Reserved */
2852 uint32_t dfltMsgNum:8; /* Default message number */
2853#endif
2854 uint32_t attentionConditions[2];
2855 uint8_t attentionId[16];
2856 uint8_t messageNumberByHA[64];
2857 uint8_t messageNumberByID[16];
2858 uint32_t autoClearHA[2];
2859#ifdef __BIG_ENDIAN_BITFIELD
2860 uint32_t rsvd3:16;
2861 uint32_t autoClearID:16;
2862#else /* __LITTLE_ENDIAN_BITFIELD */
2863 uint32_t autoClearID:16;
2864 uint32_t rsvd3:16;
2865#endif
2866 uint32_t rsvd4;
2867};
2868
dea31012005-04-17 16:05:31 -05002869/* SLI-2 Port Control Block */
2870
2871/* SLIM POINTER */
2872#define SLIMOFF 0x30 /* WORD */
2873
2874typedef struct _SLI2_RDSC {
2875 uint32_t cmdEntries;
2876 uint32_t cmdAddrLow;
2877 uint32_t cmdAddrHigh;
2878
2879 uint32_t rspEntries;
2880 uint32_t rspAddrLow;
2881 uint32_t rspAddrHigh;
2882} SLI2_RDSC;
2883
2884typedef struct _PCB {
2885#ifdef __BIG_ENDIAN_BITFIELD
2886 uint32_t type:8;
2887#define TYPE_NATIVE_SLI2 0x01;
2888 uint32_t feature:8;
2889#define FEATURE_INITIAL_SLI2 0x01;
2890 uint32_t rsvd:12;
2891 uint32_t maxRing:4;
2892#else /* __LITTLE_ENDIAN_BITFIELD */
2893 uint32_t maxRing:4;
2894 uint32_t rsvd:12;
2895 uint32_t feature:8;
2896#define FEATURE_INITIAL_SLI2 0x01;
2897 uint32_t type:8;
2898#define TYPE_NATIVE_SLI2 0x01;
2899#endif
2900
2901 uint32_t mailBoxSize;
2902 uint32_t mbAddrLow;
2903 uint32_t mbAddrHigh;
2904
2905 uint32_t hgpAddrLow;
2906 uint32_t hgpAddrHigh;
2907
2908 uint32_t pgpAddrLow;
2909 uint32_t pgpAddrHigh;
2910 SLI2_RDSC rdsc[MAX_RINGS];
2911} PCB_t;
2912
2913/* NEW_FEATURE */
2914typedef struct {
2915#ifdef __BIG_ENDIAN_BITFIELD
2916 uint32_t rsvd0:27;
2917 uint32_t discardFarp:1;
2918 uint32_t IPEnable:1;
2919 uint32_t nodeName:1;
2920 uint32_t portName:1;
2921 uint32_t filterEnable:1;
2922#else /* __LITTLE_ENDIAN_BITFIELD */
2923 uint32_t filterEnable:1;
2924 uint32_t portName:1;
2925 uint32_t nodeName:1;
2926 uint32_t IPEnable:1;
2927 uint32_t discardFarp:1;
2928 uint32_t rsvd:27;
2929#endif
2930
2931 uint8_t portname[8]; /* Used to be struct lpfc_name */
2932 uint8_t nodename[8];
2933 uint32_t rsvd1;
2934 uint32_t rsvd2;
2935 uint32_t rsvd3;
2936 uint32_t IPAddress;
2937} CONFIG_FARP_VAR;
2938
James Smart57127f12007-10-27 13:37:05 -04002939/* Structure for MB Command MBX_ASYNCEVT_ENABLE (0x33) */
2940
2941typedef struct {
2942#ifdef __BIG_ENDIAN_BITFIELD
2943 uint32_t rsvd:30;
2944 uint32_t ring:2; /* Ring for ASYNC_EVENT iocb Bits 0-1*/
2945#else /* __LITTLE_ENDIAN */
2946 uint32_t ring:2; /* Ring for ASYNC_EVENT iocb Bits 0-1*/
2947 uint32_t rsvd:30;
2948#endif
2949} ASYNCEVT_ENABLE_VAR;
2950
dea31012005-04-17 16:05:31 -05002951/* Union of all Mailbox Command types */
2952#define MAILBOX_CMD_WSIZE 32
2953#define MAILBOX_CMD_SIZE (MAILBOX_CMD_WSIZE * sizeof(uint32_t))
2954
2955typedef union {
James Smarted957682007-06-17 19:56:37 -05002956 uint32_t varWords[MAILBOX_CMD_WSIZE - 1]; /* first word is type/
2957 * feature/max ring number
2958 */
2959 LOAD_SM_VAR varLdSM; /* cmd = 1 (LOAD_SM) */
2960 READ_NV_VAR varRDnvp; /* cmd = 2 (READ_NVPARMS) */
2961 WRITE_NV_VAR varWTnvp; /* cmd = 3 (WRITE_NVPARMS) */
James Smart311464e2007-08-02 11:10:37 -04002962 BIU_DIAG_VAR varBIUdiag; /* cmd = 4 (RUN_BIU_DIAG) */
2963 INIT_LINK_VAR varInitLnk; /* cmd = 5 (INIT_LINK) */
dea31012005-04-17 16:05:31 -05002964 DOWN_LINK_VAR varDwnLnk; /* cmd = 6 (DOWN_LINK) */
James Smarted957682007-06-17 19:56:37 -05002965 CONFIG_LINK varCfgLnk; /* cmd = 7 (CONFIG_LINK) */
2966 PART_SLIM_VAR varSlim; /* cmd = 8 (PART_SLIM) */
dea31012005-04-17 16:05:31 -05002967 CONFIG_RING_VAR varCfgRing; /* cmd = 9 (CONFIG_RING) */
2968 RESET_RING_VAR varRstRing; /* cmd = 10 (RESET_RING) */
2969 READ_CONFIG_VAR varRdConfig; /* cmd = 11 (READ_CONFIG) */
2970 READ_RCONF_VAR varRdRConfig; /* cmd = 12 (READ_RCONFIG) */
2971 READ_SPARM_VAR varRdSparm; /* cmd = 13 (READ_SPARM(64)) */
2972 READ_STATUS_VAR varRdStatus; /* cmd = 14 (READ_STATUS) */
James Smarted957682007-06-17 19:56:37 -05002973 READ_RPI_VAR varRdRPI; /* cmd = 15 (READ_RPI(64)) */
2974 READ_XRI_VAR varRdXRI; /* cmd = 16 (READ_XRI) */
2975 READ_REV_VAR varRdRev; /* cmd = 17 (READ_REV) */
2976 READ_LNK_VAR varRdLnk; /* cmd = 18 (READ_LNK_STAT) */
dea31012005-04-17 16:05:31 -05002977 REG_LOGIN_VAR varRegLogin; /* cmd = 19 (REG_LOGIN(64)) */
2978 UNREG_LOGIN_VAR varUnregLogin; /* cmd = 20 (UNREG_LOGIN) */
James Smarted957682007-06-17 19:56:37 -05002979 READ_LA_VAR varReadLA; /* cmd = 21 (READ_LA(64)) */
dea31012005-04-17 16:05:31 -05002980 CLEAR_LA_VAR varClearLA; /* cmd = 22 (CLEAR_LA) */
James Smarted957682007-06-17 19:56:37 -05002981 DUMP_VAR varDmp; /* Warm Start DUMP mbx cmd */
2982 UNREG_D_ID_VAR varUnregDID; /* cmd = 0x23 (UNREG_D_ID) */
2983 CONFIG_FARP_VAR varCfgFarp; /* cmd = 0x25 (CONFIG_FARP)
2984 * NEW_FEATURE
2985 */
2986 struct config_hbq_var varCfgHbq;/* cmd = 0x7c (CONFIG_HBQ) */
James Smartd7c255b2008-08-24 21:50:00 -04002987 struct update_cfg_var varUpdateCfg; /* cmd = 0x1B (UPDATE_CFG)*/
James Smarted957682007-06-17 19:56:37 -05002988 CONFIG_PORT_VAR varCfgPort; /* cmd = 0x88 (CONFIG_PORT) */
James Smart92d7f7b2007-06-17 19:56:38 -05002989 REG_VPI_VAR varRegVpi; /* cmd = 0x96 (REG_VPI) */
2990 UNREG_VPI_VAR varUnregVpi; /* cmd = 0x97 (UNREG_VPI) */
James Smart57127f12007-10-27 13:37:05 -04002991 ASYNCEVT_ENABLE_VAR varCfgAsyncEvent; /*cmd = x33 (CONFIG_ASYNC) */
James Smart93996272008-08-24 21:50:30 -04002992 struct config_msi_var varCfgMSI;/* cmd = x30 (CONFIG_MSI) */
dea31012005-04-17 16:05:31 -05002993} MAILVARIANTS;
2994
2995/*
2996 * SLI-2 specific structures
2997 */
2998
James.Smart@Emulex.Com4cc2da12005-06-25 10:34:00 -04002999struct lpfc_hgp {
3000 __le32 cmdPutInx;
3001 __le32 rspGetInx;
3002};
dea31012005-04-17 16:05:31 -05003003
James.Smart@Emulex.Com4cc2da12005-06-25 10:34:00 -04003004struct lpfc_pgp {
3005 __le32 cmdGetInx;
3006 __le32 rspPutInx;
3007};
dea31012005-04-17 16:05:31 -05003008
James Smarted957682007-06-17 19:56:37 -05003009struct sli2_desc {
dea31012005-04-17 16:05:31 -05003010 uint32_t unused1[16];
James Smarted957682007-06-17 19:56:37 -05003011 struct lpfc_hgp host[MAX_RINGS];
James.Smart@Emulex.Com4cc2da12005-06-25 10:34:00 -04003012 struct lpfc_pgp port[MAX_RINGS];
James Smarted957682007-06-17 19:56:37 -05003013};
3014
3015struct sli3_desc {
3016 struct lpfc_hgp host[MAX_RINGS];
3017 uint32_t reserved[8];
3018 uint32_t hbq_put[16];
3019};
3020
3021struct sli3_pgp {
3022 struct lpfc_pgp port[MAX_RINGS];
3023 uint32_t hbq_get[16];
3024};
dea31012005-04-17 16:05:31 -05003025
James Smart34b02dc2008-08-24 21:49:55 -04003026struct sli3_inb_pgp {
3027 uint32_t ha_copy;
3028 uint32_t counter;
3029 struct lpfc_pgp port[MAX_RINGS];
3030 uint32_t hbq_get[16];
3031};
3032
3033union sli_var {
3034 struct sli2_desc s2;
3035 struct sli3_desc s3;
3036 struct sli3_pgp s3_pgp;
3037 struct sli3_inb_pgp s3_inb_pgp;
3038};
dea31012005-04-17 16:05:31 -05003039
3040typedef struct {
3041#ifdef __BIG_ENDIAN_BITFIELD
3042 uint16_t mbxStatus;
3043 uint8_t mbxCommand;
3044 uint8_t mbxReserved:6;
3045 uint8_t mbxHc:1;
3046 uint8_t mbxOwner:1; /* Low order bit first word */
3047#else /* __LITTLE_ENDIAN_BITFIELD */
3048 uint8_t mbxOwner:1; /* Low order bit first word */
3049 uint8_t mbxHc:1;
3050 uint8_t mbxReserved:6;
3051 uint8_t mbxCommand;
3052 uint16_t mbxStatus;
3053#endif
3054
3055 MAILVARIANTS un;
James Smart34b02dc2008-08-24 21:49:55 -04003056 union sli_var us;
dea31012005-04-17 16:05:31 -05003057} MAILBOX_t;
3058
3059/*
3060 * Begin Structure Definitions for IOCB Commands
3061 */
3062
3063typedef struct {
3064#ifdef __BIG_ENDIAN_BITFIELD
3065 uint8_t statAction;
3066 uint8_t statRsn;
3067 uint8_t statBaExp;
3068 uint8_t statLocalError;
3069#else /* __LITTLE_ENDIAN_BITFIELD */
3070 uint8_t statLocalError;
3071 uint8_t statBaExp;
3072 uint8_t statRsn;
3073 uint8_t statAction;
3074#endif
3075 /* statRsn P/F_RJT reason codes */
3076#define RJT_BAD_D_ID 0x01 /* Invalid D_ID field */
3077#define RJT_BAD_S_ID 0x02 /* Invalid S_ID field */
3078#define RJT_UNAVAIL_TEMP 0x03 /* N_Port unavailable temp. */
3079#define RJT_UNAVAIL_PERM 0x04 /* N_Port unavailable perm. */
3080#define RJT_UNSUP_CLASS 0x05 /* Class not supported */
3081#define RJT_DELIM_ERR 0x06 /* Delimiter usage error */
3082#define RJT_UNSUP_TYPE 0x07 /* Type not supported */
3083#define RJT_BAD_CONTROL 0x08 /* Invalid link conrtol */
3084#define RJT_BAD_RCTL 0x09 /* R_CTL invalid */
3085#define RJT_BAD_FCTL 0x0A /* F_CTL invalid */
3086#define RJT_BAD_OXID 0x0B /* OX_ID invalid */
3087#define RJT_BAD_RXID 0x0C /* RX_ID invalid */
3088#define RJT_BAD_SEQID 0x0D /* SEQ_ID invalid */
3089#define RJT_BAD_DFCTL 0x0E /* DF_CTL invalid */
3090#define RJT_BAD_SEQCNT 0x0F /* SEQ_CNT invalid */
3091#define RJT_BAD_PARM 0x10 /* Param. field invalid */
3092#define RJT_XCHG_ERR 0x11 /* Exchange error */
3093#define RJT_PROT_ERR 0x12 /* Protocol error */
3094#define RJT_BAD_LENGTH 0x13 /* Invalid Length */
3095#define RJT_UNEXPECTED_ACK 0x14 /* Unexpected ACK */
3096#define RJT_LOGIN_REQUIRED 0x16 /* Login required */
3097#define RJT_TOO_MANY_SEQ 0x17 /* Excessive sequences */
3098#define RJT_XCHG_NOT_STRT 0x18 /* Exchange not started */
3099#define RJT_UNSUP_SEC_HDR 0x19 /* Security hdr not supported */
3100#define RJT_UNAVAIL_PATH 0x1A /* Fabric Path not available */
3101#define RJT_VENDOR_UNIQUE 0xFF /* Vendor unique error */
3102
3103#define IOERR_SUCCESS 0x00 /* statLocalError */
3104#define IOERR_MISSING_CONTINUE 0x01
3105#define IOERR_SEQUENCE_TIMEOUT 0x02
3106#define IOERR_INTERNAL_ERROR 0x03
3107#define IOERR_INVALID_RPI 0x04
3108#define IOERR_NO_XRI 0x05
3109#define IOERR_ILLEGAL_COMMAND 0x06
3110#define IOERR_XCHG_DROPPED 0x07
3111#define IOERR_ILLEGAL_FIELD 0x08
3112#define IOERR_BAD_CONTINUE 0x09
3113#define IOERR_TOO_MANY_BUFFERS 0x0A
3114#define IOERR_RCV_BUFFER_WAITING 0x0B
3115#define IOERR_NO_CONNECTION 0x0C
3116#define IOERR_TX_DMA_FAILED 0x0D
3117#define IOERR_RX_DMA_FAILED 0x0E
3118#define IOERR_ILLEGAL_FRAME 0x0F
3119#define IOERR_EXTRA_DATA 0x10
3120#define IOERR_NO_RESOURCES 0x11
3121#define IOERR_RESERVED 0x12
3122#define IOERR_ILLEGAL_LENGTH 0x13
3123#define IOERR_UNSUPPORTED_FEATURE 0x14
3124#define IOERR_ABORT_IN_PROGRESS 0x15
3125#define IOERR_ABORT_REQUESTED 0x16
3126#define IOERR_RECEIVE_BUFFER_TIMEOUT 0x17
3127#define IOERR_LOOP_OPEN_FAILURE 0x18
3128#define IOERR_RING_RESET 0x19
3129#define IOERR_LINK_DOWN 0x1A
3130#define IOERR_CORRUPTED_DATA 0x1B
3131#define IOERR_CORRUPTED_RPI 0x1C
3132#define IOERR_OUT_OF_ORDER_DATA 0x1D
3133#define IOERR_OUT_OF_ORDER_ACK 0x1E
3134#define IOERR_DUP_FRAME 0x1F
3135#define IOERR_LINK_CONTROL_FRAME 0x20 /* ACK_N received */
3136#define IOERR_BAD_HOST_ADDRESS 0x21
3137#define IOERR_RCV_HDRBUF_WAITING 0x22
3138#define IOERR_MISSING_HDR_BUFFER 0x23
3139#define IOERR_MSEQ_CHAIN_CORRUPTED 0x24
3140#define IOERR_ABORTMULT_REQUESTED 0x25
3141#define IOERR_BUFFER_SHORTAGE 0x28
3142#define IOERR_DEFAULT 0x29
3143#define IOERR_CNT 0x2A
3144
3145#define IOERR_DRVR_MASK 0x100
3146#define IOERR_SLI_DOWN 0x101 /* ulpStatus - Driver defined */
3147#define IOERR_SLI_BRESET 0x102
3148#define IOERR_SLI_ABORTED 0x103
3149} PARM_ERR;
3150
3151typedef union {
3152 struct {
3153#ifdef __BIG_ENDIAN_BITFIELD
3154 uint8_t Rctl; /* R_CTL field */
3155 uint8_t Type; /* TYPE field */
3156 uint8_t Dfctl; /* DF_CTL field */
3157 uint8_t Fctl; /* Bits 0-7 of IOCB word 5 */
3158#else /* __LITTLE_ENDIAN_BITFIELD */
3159 uint8_t Fctl; /* Bits 0-7 of IOCB word 5 */
3160 uint8_t Dfctl; /* DF_CTL field */
3161 uint8_t Type; /* TYPE field */
3162 uint8_t Rctl; /* R_CTL field */
3163#endif
3164
3165#define BC 0x02 /* Broadcast Received - Fctl */
3166#define SI 0x04 /* Sequence Initiative */
3167#define LA 0x08 /* Ignore Link Attention state */
3168#define LS 0x80 /* Last Sequence */
3169 } hcsw;
3170 uint32_t reserved;
3171} WORD5;
3172
3173/* IOCB Command template for a generic response */
3174typedef struct {
3175 uint32_t reserved[4];
3176 PARM_ERR perr;
3177} GENERIC_RSP;
3178
3179/* IOCB Command template for XMIT / XMIT_BCAST / RCV_SEQUENCE / XMIT_ELS */
3180typedef struct {
3181 struct ulp_bde xrsqbde[2];
3182 uint32_t xrsqRo; /* Starting Relative Offset */
3183 WORD5 w5; /* Header control/status word */
3184} XR_SEQ_FIELDS;
3185
3186/* IOCB Command template for ELS_REQUEST */
3187typedef struct {
3188 struct ulp_bde elsReq;
3189 struct ulp_bde elsRsp;
3190
3191#ifdef __BIG_ENDIAN_BITFIELD
3192 uint32_t word4Rsvd:7;
3193 uint32_t fl:1;
3194 uint32_t myID:24;
3195 uint32_t word5Rsvd:8;
3196 uint32_t remoteID:24;
3197#else /* __LITTLE_ENDIAN_BITFIELD */
3198 uint32_t myID:24;
3199 uint32_t fl:1;
3200 uint32_t word4Rsvd:7;
3201 uint32_t remoteID:24;
3202 uint32_t word5Rsvd:8;
3203#endif
3204} ELS_REQUEST;
3205
3206/* IOCB Command template for RCV_ELS_REQ */
3207typedef struct {
3208 struct ulp_bde elsReq[2];
3209 uint32_t parmRo;
3210
3211#ifdef __BIG_ENDIAN_BITFIELD
3212 uint32_t word5Rsvd:8;
3213 uint32_t remoteID:24;
3214#else /* __LITTLE_ENDIAN_BITFIELD */
3215 uint32_t remoteID:24;
3216 uint32_t word5Rsvd:8;
3217#endif
3218} RCV_ELS_REQ;
3219
3220/* IOCB Command template for ABORT / CLOSE_XRI */
3221typedef struct {
3222 uint32_t rsvd[3];
3223 uint32_t abortType;
3224#define ABORT_TYPE_ABTX 0x00000000
3225#define ABORT_TYPE_ABTS 0x00000001
3226 uint32_t parm;
3227#ifdef __BIG_ENDIAN_BITFIELD
3228 uint16_t abortContextTag; /* ulpContext from command to abort/close */
3229 uint16_t abortIoTag; /* ulpIoTag from command to abort/close */
3230#else /* __LITTLE_ENDIAN_BITFIELD */
3231 uint16_t abortIoTag; /* ulpIoTag from command to abort/close */
3232 uint16_t abortContextTag; /* ulpContext from command to abort/close */
3233#endif
3234} AC_XRI;
3235
3236/* IOCB Command template for ABORT_MXRI64 */
3237typedef struct {
3238 uint32_t rsvd[3];
3239 uint32_t abortType;
3240 uint32_t parm;
3241 uint32_t iotag32;
3242} A_MXRI64;
3243
3244/* IOCB Command template for GET_RPI */
3245typedef struct {
3246 uint32_t rsvd[4];
3247 uint32_t parmRo;
3248#ifdef __BIG_ENDIAN_BITFIELD
3249 uint32_t word5Rsvd:8;
3250 uint32_t remoteID:24;
3251#else /* __LITTLE_ENDIAN_BITFIELD */
3252 uint32_t remoteID:24;
3253 uint32_t word5Rsvd:8;
3254#endif
3255} GET_RPI;
3256
3257/* IOCB Command template for all FCP Initiator commands */
3258typedef struct {
3259 struct ulp_bde fcpi_cmnd; /* FCP_CMND payload descriptor */
3260 struct ulp_bde fcpi_rsp; /* Rcv buffer */
3261 uint32_t fcpi_parm;
3262 uint32_t fcpi_XRdy; /* transfer ready for IWRITE */
3263} FCPI_FIELDS;
3264
3265/* IOCB Command template for all FCP Target commands */
3266typedef struct {
3267 struct ulp_bde fcpt_Buffer[2]; /* FCP_CMND payload descriptor */
3268 uint32_t fcpt_Offset;
3269 uint32_t fcpt_Length; /* transfer ready for IWRITE */
3270} FCPT_FIELDS;
3271
3272/* SLI-2 IOCB structure definitions */
3273
3274/* IOCB Command template for 64 bit XMIT / XMIT_BCAST / XMIT_ELS */
3275typedef struct {
3276 ULP_BDL bdl;
3277 uint32_t xrsqRo; /* Starting Relative Offset */
3278 WORD5 w5; /* Header control/status word */
3279} XMT_SEQ_FIELDS64;
3280
3281/* IOCB Command template for 64 bit RCV_SEQUENCE64 */
3282typedef struct {
3283 struct ulp_bde64 rcvBde;
3284 uint32_t rsvd1;
3285 uint32_t xrsqRo; /* Starting Relative Offset */
3286 WORD5 w5; /* Header control/status word */
3287} RCV_SEQ_FIELDS64;
3288
3289/* IOCB Command template for ELS_REQUEST64 */
3290typedef struct {
3291 ULP_BDL bdl;
3292#ifdef __BIG_ENDIAN_BITFIELD
3293 uint32_t word4Rsvd:7;
3294 uint32_t fl:1;
3295 uint32_t myID:24;
3296 uint32_t word5Rsvd:8;
3297 uint32_t remoteID:24;
3298#else /* __LITTLE_ENDIAN_BITFIELD */
3299 uint32_t myID:24;
3300 uint32_t fl:1;
3301 uint32_t word4Rsvd:7;
3302 uint32_t remoteID:24;
3303 uint32_t word5Rsvd:8;
3304#endif
3305} ELS_REQUEST64;
3306
3307/* IOCB Command template for GEN_REQUEST64 */
3308typedef struct {
3309 ULP_BDL bdl;
3310 uint32_t xrsqRo; /* Starting Relative Offset */
3311 WORD5 w5; /* Header control/status word */
3312} GEN_REQUEST64;
3313
3314/* IOCB Command template for RCV_ELS_REQ64 */
3315typedef struct {
3316 struct ulp_bde64 elsReq;
3317 uint32_t rcvd1;
3318 uint32_t parmRo;
3319
3320#ifdef __BIG_ENDIAN_BITFIELD
3321 uint32_t word5Rsvd:8;
3322 uint32_t remoteID:24;
3323#else /* __LITTLE_ENDIAN_BITFIELD */
3324 uint32_t remoteID:24;
3325 uint32_t word5Rsvd:8;
3326#endif
3327} RCV_ELS_REQ64;
3328
James Smart9c2face2008-01-11 01:53:18 -05003329/* IOCB Command template for RCV_SEQ64 */
3330struct rcv_seq64 {
3331 struct ulp_bde64 elsReq;
3332 uint32_t hbq_1;
3333 uint32_t parmRo;
3334#ifdef __BIG_ENDIAN_BITFIELD
3335 uint32_t rctl:8;
3336 uint32_t type:8;
3337 uint32_t dfctl:8;
3338 uint32_t ls:1;
3339 uint32_t fs:1;
3340 uint32_t rsvd2:3;
3341 uint32_t si:1;
3342 uint32_t bc:1;
3343 uint32_t rsvd3:1;
3344#else /* __LITTLE_ENDIAN_BITFIELD */
3345 uint32_t rsvd3:1;
3346 uint32_t bc:1;
3347 uint32_t si:1;
3348 uint32_t rsvd2:3;
3349 uint32_t fs:1;
3350 uint32_t ls:1;
3351 uint32_t dfctl:8;
3352 uint32_t type:8;
3353 uint32_t rctl:8;
3354#endif
3355};
3356
dea31012005-04-17 16:05:31 -05003357/* IOCB Command template for all 64 bit FCP Initiator commands */
3358typedef struct {
3359 ULP_BDL bdl;
3360 uint32_t fcpi_parm;
3361 uint32_t fcpi_XRdy; /* transfer ready for IWRITE */
3362} FCPI_FIELDS64;
3363
3364/* IOCB Command template for all 64 bit FCP Target commands */
3365typedef struct {
3366 ULP_BDL bdl;
3367 uint32_t fcpt_Offset;
3368 uint32_t fcpt_Length; /* transfer ready for IWRITE */
3369} FCPT_FIELDS64;
3370
James Smart57127f12007-10-27 13:37:05 -04003371/* IOCB Command template for Async Status iocb commands */
3372typedef struct {
3373 uint32_t rsvd[4];
3374 uint32_t param;
3375#ifdef __BIG_ENDIAN_BITFIELD
3376 uint16_t evt_code; /* High order bits word 5 */
3377 uint16_t sub_ctxt_tag; /* Low order bits word 5 */
3378#else /* __LITTLE_ENDIAN_BITFIELD */
3379 uint16_t sub_ctxt_tag; /* High order bits word 5 */
3380 uint16_t evt_code; /* Low order bits word 5 */
3381#endif
3382} ASYNCSTAT_FIELDS;
3383#define ASYNC_TEMP_WARN 0x100
3384#define ASYNC_TEMP_SAFE 0x101
3385
James Smarted957682007-06-17 19:56:37 -05003386/* IOCB Command template for CMD_IOCB_RCV_ELS64_CX (0xB7)
3387 or CMD_IOCB_RCV_SEQ64_CX (0xB5) */
3388
3389struct rcv_sli3 {
3390 uint32_t word8Rsvd;
3391#ifdef __BIG_ENDIAN_BITFIELD
3392 uint16_t vpi;
3393 uint16_t word9Rsvd;
3394#else /* __LITTLE_ENDIAN */
3395 uint16_t word9Rsvd;
3396 uint16_t vpi;
3397#endif
3398 uint32_t word10Rsvd;
3399 uint32_t acc_len; /* accumulated length */
3400 struct ulp_bde64 bde2;
3401};
3402
James Smart76bb24e2007-10-27 13:38:00 -04003403/* Structure used for a single HBQ entry */
3404struct lpfc_hbq_entry {
3405 struct ulp_bde64 bde;
3406 uint32_t buffer_tag;
3407};
James Smart92d7f7b2007-06-17 19:56:38 -05003408
James Smart76bb24e2007-10-27 13:38:00 -04003409/* IOCB Command template for QUE_XRI64_CX (0xB3) command */
3410typedef struct {
3411 struct lpfc_hbq_entry buff;
3412 uint32_t rsvd;
3413 uint32_t rsvd1;
3414} QUE_XRI64_CX_FIELDS;
3415
3416struct que_xri64cx_ext_fields {
3417 uint32_t iotag64_low;
3418 uint32_t iotag64_high;
3419 uint32_t ebde_count;
3420 uint32_t rsvd;
3421 struct lpfc_hbq_entry buff[5];
3422};
James Smart92d7f7b2007-06-17 19:56:38 -05003423
James Smart81301a92008-12-04 22:39:46 -05003424struct sli3_bg_fields {
3425 uint32_t filler[6]; /* word 8-13 in IOCB */
3426 uint32_t bghm; /* word 14 - BlockGuard High Water Mark */
3427/* Bitfields for bgstat (BlockGuard Status - word 15 of IOCB) */
3428#define BGS_BIDIR_BG_PROF_MASK 0xff000000
3429#define BGS_BIDIR_BG_PROF_SHIFT 24
3430#define BGS_BIDIR_ERR_COND_FLAGS_MASK 0x003f0000
3431#define BGS_BIDIR_ERR_COND_SHIFT 16
3432#define BGS_BG_PROFILE_MASK 0x0000ff00
3433#define BGS_BG_PROFILE_SHIFT 8
3434#define BGS_INVALID_PROF_MASK 0x00000020
3435#define BGS_INVALID_PROF_SHIFT 5
3436#define BGS_UNINIT_DIF_BLOCK_MASK 0x00000010
3437#define BGS_UNINIT_DIF_BLOCK_SHIFT 4
3438#define BGS_HI_WATER_MARK_PRESENT_MASK 0x00000008
3439#define BGS_HI_WATER_MARK_PRESENT_SHIFT 3
3440#define BGS_REFTAG_ERR_MASK 0x00000004
3441#define BGS_REFTAG_ERR_SHIFT 2
3442#define BGS_APPTAG_ERR_MASK 0x00000002
3443#define BGS_APPTAG_ERR_SHIFT 1
3444#define BGS_GUARD_ERR_MASK 0x00000001
3445#define BGS_GUARD_ERR_SHIFT 0
3446 uint32_t bgstat; /* word 15 - BlockGuard Status */
3447};
3448
3449static inline uint32_t
3450lpfc_bgs_get_bidir_bg_prof(uint32_t bgstat)
3451{
3452 return (le32_to_cpu(bgstat) & BGS_BIDIR_BG_PROF_MASK) >>
3453 BGS_BIDIR_BG_PROF_SHIFT;
3454}
3455
3456static inline uint32_t
3457lpfc_bgs_get_bidir_err_cond(uint32_t bgstat)
3458{
3459 return (le32_to_cpu(bgstat) & BGS_BIDIR_ERR_COND_FLAGS_MASK) >>
3460 BGS_BIDIR_ERR_COND_SHIFT;
3461}
3462
3463static inline uint32_t
3464lpfc_bgs_get_bg_prof(uint32_t bgstat)
3465{
3466 return (le32_to_cpu(bgstat) & BGS_BG_PROFILE_MASK) >>
3467 BGS_BG_PROFILE_SHIFT;
3468}
3469
3470static inline uint32_t
3471lpfc_bgs_get_invalid_prof(uint32_t bgstat)
3472{
3473 return (le32_to_cpu(bgstat) & BGS_INVALID_PROF_MASK) >>
3474 BGS_INVALID_PROF_SHIFT;
3475}
3476
3477static inline uint32_t
3478lpfc_bgs_get_uninit_dif_block(uint32_t bgstat)
3479{
3480 return (le32_to_cpu(bgstat) & BGS_UNINIT_DIF_BLOCK_MASK) >>
3481 BGS_UNINIT_DIF_BLOCK_SHIFT;
3482}
3483
3484static inline uint32_t
3485lpfc_bgs_get_hi_water_mark_present(uint32_t bgstat)
3486{
3487 return (le32_to_cpu(bgstat) & BGS_HI_WATER_MARK_PRESENT_MASK) >>
3488 BGS_HI_WATER_MARK_PRESENT_SHIFT;
3489}
3490
3491static inline uint32_t
3492lpfc_bgs_get_reftag_err(uint32_t bgstat)
3493{
3494 return (le32_to_cpu(bgstat) & BGS_REFTAG_ERR_MASK) >>
3495 BGS_REFTAG_ERR_SHIFT;
3496}
3497
3498static inline uint32_t
3499lpfc_bgs_get_apptag_err(uint32_t bgstat)
3500{
3501 return (le32_to_cpu(bgstat) & BGS_APPTAG_ERR_MASK) >>
3502 BGS_APPTAG_ERR_SHIFT;
3503}
3504
3505static inline uint32_t
3506lpfc_bgs_get_guard_err(uint32_t bgstat)
3507{
3508 return (le32_to_cpu(bgstat) & BGS_GUARD_ERR_MASK) >>
3509 BGS_GUARD_ERR_SHIFT;
3510}
3511
James Smart34b02dc2008-08-24 21:49:55 -04003512#define LPFC_EXT_DATA_BDE_COUNT 3
3513struct fcp_irw_ext {
3514 uint32_t io_tag64_low;
3515 uint32_t io_tag64_high;
3516#ifdef __BIG_ENDIAN_BITFIELD
3517 uint8_t reserved1;
3518 uint8_t reserved2;
3519 uint8_t reserved3;
3520 uint8_t ebde_count;
3521#else /* __LITTLE_ENDIAN */
3522 uint8_t ebde_count;
3523 uint8_t reserved3;
3524 uint8_t reserved2;
3525 uint8_t reserved1;
3526#endif
3527 uint32_t reserved4;
3528 struct ulp_bde64 rbde; /* response bde */
3529 struct ulp_bde64 dbde[LPFC_EXT_DATA_BDE_COUNT]; /* data BDE or BPL */
3530 uint8_t icd[32]; /* immediate command data (32 bytes) */
3531};
3532
dea31012005-04-17 16:05:31 -05003533typedef struct _IOCB { /* IOCB structure */
3534 union {
3535 GENERIC_RSP grsp; /* Generic response */
3536 XR_SEQ_FIELDS xrseq; /* XMIT / BCAST / RCV_SEQUENCE cmd */
3537 struct ulp_bde cont[3]; /* up to 3 continuation bdes */
3538 RCV_ELS_REQ rcvels; /* RCV_ELS_REQ template */
3539 AC_XRI acxri; /* ABORT / CLOSE_XRI template */
3540 A_MXRI64 amxri; /* abort multiple xri command overlay */
3541 GET_RPI getrpi; /* GET_RPI template */
3542 FCPI_FIELDS fcpi; /* FCP Initiator template */
3543 FCPT_FIELDS fcpt; /* FCP target template */
3544
3545 /* SLI-2 structures */
3546
James Smarted957682007-06-17 19:56:37 -05003547 struct ulp_bde64 cont64[2]; /* up to 2 64 bit continuation
3548 * bde_64s */
dea31012005-04-17 16:05:31 -05003549 ELS_REQUEST64 elsreq64; /* ELS_REQUEST template */
3550 GEN_REQUEST64 genreq64; /* GEN_REQUEST template */
3551 RCV_ELS_REQ64 rcvels64; /* RCV_ELS_REQ template */
3552 XMT_SEQ_FIELDS64 xseq64; /* XMIT / BCAST cmd */
3553 FCPI_FIELDS64 fcpi64; /* FCP 64 bit Initiator template */
3554 FCPT_FIELDS64 fcpt64; /* FCP 64 bit target template */
James Smart57127f12007-10-27 13:37:05 -04003555 ASYNCSTAT_FIELDS asyncstat; /* async_status iocb */
James Smart76bb24e2007-10-27 13:38:00 -04003556 QUE_XRI64_CX_FIELDS quexri64cx; /* que_xri64_cx fields */
James Smart9c2face2008-01-11 01:53:18 -05003557 struct rcv_seq64 rcvseq64; /* RCV_SEQ64 and RCV_CONT64 */
dea31012005-04-17 16:05:31 -05003558
3559 uint32_t ulpWord[IOCB_WORD_SZ - 2]; /* generic 6 'words' */
3560 } un;
3561 union {
3562 struct {
3563#ifdef __BIG_ENDIAN_BITFIELD
3564 uint16_t ulpContext; /* High order bits word 6 */
3565 uint16_t ulpIoTag; /* Low order bits word 6 */
3566#else /* __LITTLE_ENDIAN_BITFIELD */
3567 uint16_t ulpIoTag; /* Low order bits word 6 */
3568 uint16_t ulpContext; /* High order bits word 6 */
3569#endif
3570 } t1;
3571 struct {
3572#ifdef __BIG_ENDIAN_BITFIELD
3573 uint16_t ulpContext; /* High order bits word 6 */
3574 uint16_t ulpIoTag1:2; /* Low order bits word 6 */
3575 uint16_t ulpIoTag0:14; /* Low order bits word 6 */
3576#else /* __LITTLE_ENDIAN_BITFIELD */
3577 uint16_t ulpIoTag0:14; /* Low order bits word 6 */
3578 uint16_t ulpIoTag1:2; /* Low order bits word 6 */
3579 uint16_t ulpContext; /* High order bits word 6 */
3580#endif
3581 } t2;
3582 } un1;
3583#define ulpContext un1.t1.ulpContext
3584#define ulpIoTag un1.t1.ulpIoTag
3585#define ulpIoTag0 un1.t2.ulpIoTag0
3586
3587#ifdef __BIG_ENDIAN_BITFIELD
3588 uint32_t ulpTimeout:8;
3589 uint32_t ulpXS:1;
3590 uint32_t ulpFCP2Rcvy:1;
3591 uint32_t ulpPU:2;
3592 uint32_t ulpIr:1;
3593 uint32_t ulpClass:3;
3594 uint32_t ulpCommand:8;
3595 uint32_t ulpStatus:4;
3596 uint32_t ulpBdeCount:2;
3597 uint32_t ulpLe:1;
3598 uint32_t ulpOwner:1; /* Low order bit word 7 */
3599#else /* __LITTLE_ENDIAN_BITFIELD */
3600 uint32_t ulpOwner:1; /* Low order bit word 7 */
3601 uint32_t ulpLe:1;
3602 uint32_t ulpBdeCount:2;
3603 uint32_t ulpStatus:4;
3604 uint32_t ulpCommand:8;
3605 uint32_t ulpClass:3;
3606 uint32_t ulpIr:1;
3607 uint32_t ulpPU:2;
3608 uint32_t ulpFCP2Rcvy:1;
3609 uint32_t ulpXS:1;
3610 uint32_t ulpTimeout:8;
3611#endif
James Smart92d7f7b2007-06-17 19:56:38 -05003612
James Smarted957682007-06-17 19:56:37 -05003613 union {
3614 struct rcv_sli3 rcvsli3; /* words 8 - 15 */
James Smart76bb24e2007-10-27 13:38:00 -04003615
3616 /* words 8-31 used for que_xri_cx iocb */
3617 struct que_xri64cx_ext_fields que_xri64cx_ext_words;
James Smart34b02dc2008-08-24 21:49:55 -04003618 struct fcp_irw_ext fcp_ext;
James Smarted957682007-06-17 19:56:37 -05003619 uint32_t sli3Words[24]; /* 96 extra bytes for SLI-3 */
James Smart81301a92008-12-04 22:39:46 -05003620
3621 /* words 8-15 for BlockGuard */
3622 struct sli3_bg_fields sli3_bg;
James Smarted957682007-06-17 19:56:37 -05003623 } unsli3;
dea31012005-04-17 16:05:31 -05003624
James Smarted957682007-06-17 19:56:37 -05003625#define ulpCt_h ulpXS
3626#define ulpCt_l ulpFCP2Rcvy
3627
3628#define IOCB_FCP 1 /* IOCB is used for FCP ELS cmds-ulpRsvByte */
3629#define IOCB_IP 2 /* IOCB is used for IP ELS cmds */
dea31012005-04-17 16:05:31 -05003630#define PARM_UNUSED 0 /* PU field (Word 4) not used */
3631#define PARM_REL_OFF 1 /* PU field (Word 4) = R. O. */
3632#define PARM_READ_CHECK 2 /* PU field (Word 4) = Data Transfer Length */
James Smart92d7f7b2007-06-17 19:56:38 -05003633#define PARM_NPIV_DID 3
dea31012005-04-17 16:05:31 -05003634#define CLASS1 0 /* Class 1 */
3635#define CLASS2 1 /* Class 2 */
3636#define CLASS3 2 /* Class 3 */
3637#define CLASS_FCP_INTERMIX 7 /* FCP Data->Cls 1, all else->Cls 2 */
3638
3639#define IOSTAT_SUCCESS 0x0 /* ulpStatus - HBA defined */
3640#define IOSTAT_FCP_RSP_ERROR 0x1
3641#define IOSTAT_REMOTE_STOP 0x2
3642#define IOSTAT_LOCAL_REJECT 0x3
3643#define IOSTAT_NPORT_RJT 0x4
3644#define IOSTAT_FABRIC_RJT 0x5
3645#define IOSTAT_NPORT_BSY 0x6
3646#define IOSTAT_FABRIC_BSY 0x7
3647#define IOSTAT_INTERMED_RSP 0x8
3648#define IOSTAT_LS_RJT 0x9
3649#define IOSTAT_BA_RJT 0xA
3650#define IOSTAT_RSVD1 0xB
3651#define IOSTAT_RSVD2 0xC
3652#define IOSTAT_RSVD3 0xD
3653#define IOSTAT_RSVD4 0xE
James Smart92d7f7b2007-06-17 19:56:38 -05003654#define IOSTAT_NEED_BUFFER 0xF
dea31012005-04-17 16:05:31 -05003655#define IOSTAT_DRIVER_REJECT 0x10 /* ulpStatus - Driver defined */
3656#define IOSTAT_DEFAULT 0xF /* Same as rsvd5 for now */
3657#define IOSTAT_CNT 0x11
3658
3659} IOCB_t;
3660
3661
3662#define SLI1_SLIM_SIZE (4 * 1024)
3663
3664/* Up to 498 IOCBs will fit into 16k
3665 * 256 (MAILBOX_t) + 140 (PCB_t) + ( 32 (IOCB_t) * 498 ) = < 16384
3666 */
James Smarted957682007-06-17 19:56:37 -05003667#define SLI2_SLIM_SIZE (64 * 1024)
dea31012005-04-17 16:05:31 -05003668
3669/* Maximum IOCBs that will fit in SLI2 slim */
3670#define MAX_SLI2_IOCB 498
James Smarted957682007-06-17 19:56:37 -05003671#define MAX_SLIM_IOCB_SIZE (SLI2_SLIM_SIZE - \
3672 (sizeof(MAILBOX_t) + sizeof(PCB_t)))
3673
3674/* HBQ entries are 4 words each = 4k */
3675#define LPFC_TOTAL_HBQ_SIZE (sizeof(struct lpfc_hbq_entry) * \
3676 lpfc_sli_hbq_count())
dea31012005-04-17 16:05:31 -05003677
3678struct lpfc_sli2_slim {
3679 MAILBOX_t mbx;
3680 PCB_t pcb;
James Smarted957682007-06-17 19:56:37 -05003681 IOCB_t IOCBs[MAX_SLIM_IOCB_SIZE];
dea31012005-04-17 16:05:31 -05003682};
3683
James Smart2e0fef82007-06-17 19:56:36 -05003684/*
3685 * This function checks PCI device to allow special handling for LC HBAs.
3686 *
3687 * Parameters:
3688 * device : struct pci_dev 's device field
3689 *
3690 * return 1 => TRUE
3691 * 0 => FALSE
3692 */
dea31012005-04-17 16:05:31 -05003693static inline int
3694lpfc_is_LC_HBA(unsigned short device)
3695{
3696 if ((device == PCI_DEVICE_ID_TFLY) ||
3697 (device == PCI_DEVICE_ID_PFLY) ||
3698 (device == PCI_DEVICE_ID_LP101) ||
3699 (device == PCI_DEVICE_ID_BMID) ||
3700 (device == PCI_DEVICE_ID_BSMB) ||
3701 (device == PCI_DEVICE_ID_ZMID) ||
3702 (device == PCI_DEVICE_ID_ZSMB) ||
James Smart09372822008-01-11 01:52:54 -05003703 (device == PCI_DEVICE_ID_SAT_MID) ||
3704 (device == PCI_DEVICE_ID_SAT_SMB) ||
dea31012005-04-17 16:05:31 -05003705 (device == PCI_DEVICE_ID_RFLY))
3706 return 1;
3707 else
3708 return 0;
3709}
James Smart858c9f62007-06-17 19:56:39 -05003710
3711/*
3712 * Determine if an IOCB failed because of a link event or firmware reset.
3713 */
3714
3715static inline int
3716lpfc_error_lost_link(IOCB_t *iocbp)
3717{
3718 return (iocbp->ulpStatus == IOSTAT_LOCAL_REJECT &&
3719 (iocbp->un.ulpWord[4] == IOERR_SLI_ABORTED ||
3720 iocbp->un.ulpWord[4] == IOERR_LINK_DOWN ||
3721 iocbp->un.ulpWord[4] == IOERR_SLI_DOWN));
3722}
James Smart84774a42008-08-24 21:50:06 -04003723
3724#define MENLO_TRANSPORT_TYPE 0xfe
3725#define MENLO_CONTEXT 0
3726#define MENLO_PU 3
3727#define MENLO_TIMEOUT 30
3728#define SETVAR_MLOMNT 0x103107
3729#define SETVAR_MLORST 0x103007
James Smartda0436e2009-05-22 14:51:39 -04003730
3731#define BPL_ALIGN_SZ 8 /* 8 byte alignment for bpl and mbufs */