blob: 70ae7f43692ccca29cd7f33746a9cd224ead8bff [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02006 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03007 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -05008 select ARCH_CLOCKSOURCE_DATA
Dan Williams21266be2015-11-19 18:19:29 -08009 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030010 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070011 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -080012 select ARCH_HAS_GCOV_PROFILE_ALL
Yisheng Xie14f09912016-10-07 17:01:49 -070013 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020014 select ARCH_HAS_KCOV
Laura Abbott308c09f2014-08-08 14:23:25 -070015 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010016 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010017 select ARCH_USE_CMPXCHG_LOCKREF
Sami Tolvanen957e6742017-11-02 09:34:42 -070018 select ARCH_SUPPORTS_LTO_CLANG
Peter Zijlstra4badad32014-06-06 19:53:16 +020019 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070020 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000021 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000022 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080023 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000024 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000025 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000026 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010027 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -050028 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010029 select ARM_GIC_V3
Arnd Bergmann3ee80362016-06-15 15:47:33 -050030 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010031 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010032 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000033 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070034 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000035 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000036 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010037 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080038 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070039 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010040 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010041 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000042 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070043 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010044 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010045 select GENERIC_IRQ_PROBE
46 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010047 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010048 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070049 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010050 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000051 select GENERIC_STRNCPY_FROM_USER
52 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010053 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010054 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010055 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010056 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010057 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010058 select HAVE_ARCH_BITREVERSE
Kees Cookfaf5b632016-06-23 15:59:42 -070059 select HAVE_ARCH_HARDENED_USERCOPY
Ard Biesheuvel324420b2016-02-16 13:52:35 +010060 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080061 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030062 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000063 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080064 select HAVE_ARCH_MMAP_RND_BITS
65 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000066 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010067 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070068 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
69 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020070 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010071 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010072 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010073 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010074 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070075 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070076 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070077 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010078 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000079 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010080 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000081 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010082 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090083 select HAVE_FUNCTION_TRACER
84 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +020085 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010086 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010087 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000088 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010089 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070090 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000091 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010092 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010093 select HAVE_PERF_REGS
94 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -040095 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -070096 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010097 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -040098 select HAVE_KPROBES
Sandeepa Prabhufcfd7082016-07-08 12:35:53 -040099 select HAVE_KRETPROBES if HAVE_KPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100100 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100101 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200102 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100103 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100104 select NO_BOOTMEM
105 select OF
106 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100107 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200108 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000109 select POWER_RESET
110 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100111 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700112 select SYSCTL_EXCEPTION_TRACE
Mark Rutland5b7e8f72016-11-03 20:23:13 +0000113 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100114 help
115 ARM 64-bit (AArch64) Linux support.
116
117config 64BIT
118 def_bool y
119
120config ARCH_PHYS_ADDR_T_64BIT
121 def_bool y
122
123config MMU
124 def_bool y
125
Mark Rutland40982fd2016-08-25 17:23:23 +0100126config DEBUG_RODATA
127 def_bool y
128
Mark Rutland030c4d22016-05-31 15:57:59 +0100129config ARM64_PAGE_SHIFT
130 int
131 default 16 if ARM64_64K_PAGES
132 default 14 if ARM64_16K_PAGES
133 default 12
134
135config ARM64_CONT_SHIFT
136 int
137 default 5 if ARM64_64K_PAGES
138 default 7 if ARM64_16K_PAGES
139 default 4
140
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800141config ARCH_MMAP_RND_BITS_MIN
142 default 14 if ARM64_64K_PAGES
143 default 16 if ARM64_16K_PAGES
144 default 18
145
146# max bits determined by the following formula:
147# VA_BITS - PAGE_SHIFT - 3
148config ARCH_MMAP_RND_BITS_MAX
149 default 19 if ARM64_VA_BITS=36
150 default 24 if ARM64_VA_BITS=39
151 default 27 if ARM64_VA_BITS=42
152 default 30 if ARM64_VA_BITS=47
153 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
154 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
155 default 33 if ARM64_VA_BITS=48
156 default 14 if ARM64_64K_PAGES
157 default 16 if ARM64_16K_PAGES
158 default 18
159
160config ARCH_MMAP_RND_COMPAT_BITS_MIN
161 default 7 if ARM64_64K_PAGES
162 default 9 if ARM64_16K_PAGES
163 default 11
164
165config ARCH_MMAP_RND_COMPAT_BITS_MAX
166 default 16
167
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700168config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100169 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100170
171config STACKTRACE_SUPPORT
172 def_bool y
173
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100174config ILLEGAL_POINTER_VALUE
175 hex
176 default 0xdead000000000000
177
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100178config LOCKDEP_SUPPORT
179 def_bool y
180
181config TRACE_IRQFLAGS_SUPPORT
182 def_bool y
183
Will Deaconc209f792014-03-14 17:47:05 +0000184config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100185 def_bool y
186
Dave P Martin9fb74102015-07-24 16:37:48 +0100187config GENERIC_BUG
188 def_bool y
189 depends on BUG
190
191config GENERIC_BUG_RELATIVE_POINTERS
192 def_bool y
193 depends on GENERIC_BUG
194
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100195config GENERIC_HWEIGHT
196 def_bool y
197
198config GENERIC_CSUM
199 def_bool y
200
201config GENERIC_CALIBRATE_DELAY
202 def_bool y
203
Catalin Marinas19e76402014-02-27 12:09:22 +0000204config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100205 def_bool y
206
Steve Capper29e56942014-10-09 15:29:25 -0700207config HAVE_GENERIC_RCU_GUP
208 def_bool y
209
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100210config ARCH_DMA_ADDR_T_64BIT
211 def_bool y
212
213config NEED_DMA_MAP_STATE
214 def_bool y
215
216config NEED_SG_DMA_LENGTH
217 def_bool y
218
Will Deacon4b3dc962015-05-29 18:28:44 +0100219config SMP
220 def_bool y
221
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100222config SWIOTLB
223 def_bool y
224
225config IOMMU_HELPER
226 def_bool SWIOTLB
227
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100228config KERNEL_MODE_NEON
229 def_bool y
230
Rob Herring92cc15f2014-04-18 17:19:59 -0500231config FIX_EARLYCON_MEM
232 def_bool y
233
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700234config PGTABLE_LEVELS
235 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100236 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700237 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
238 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
239 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100240 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
241 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700242
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100243source "init/Kconfig"
244
245source "kernel/Kconfig.freezer"
246
Olof Johansson6a377492015-07-20 12:09:16 -0700247source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100248
249menu "Bus support"
250
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100251config PCI
252 bool "PCI support"
253 help
254 This feature enables support for PCI bus system. If you say Y
255 here, the kernel will include drivers and infrastructure code
256 to support PCI bus devices.
257
258config PCI_DOMAINS
259 def_bool PCI
260
261config PCI_DOMAINS_GENERIC
262 def_bool PCI
263
264config PCI_SYSCALL
265 def_bool PCI
266
267source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100268
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100269endmenu
270
271menu "Kernel Features"
272
Andre Przywarac0a01b82014-11-14 15:54:12 +0000273menu "ARM errata workarounds via the alternatives framework"
274
275config ARM64_ERRATUM_826319
276 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
277 default y
278 help
279 This option adds an alternative code sequence to work around ARM
280 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
281 AXI master interface and an L2 cache.
282
283 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
284 and is unable to accept a certain write via this interface, it will
285 not progress on read data presented on the read data channel and the
286 system can deadlock.
287
288 The workaround promotes data cache clean instructions to
289 data cache clean-and-invalidate.
290 Please note that this does not necessarily enable the workaround,
291 as it depends on the alternative framework, which will only patch
292 the kernel if an affected CPU is detected.
293
294 If unsure, say Y.
295
296config ARM64_ERRATUM_827319
297 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
298 default y
299 help
300 This option adds an alternative code sequence to work around ARM
301 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
302 master interface and an L2 cache.
303
304 Under certain conditions this erratum can cause a clean line eviction
305 to occur at the same time as another transaction to the same address
306 on the AMBA 5 CHI interface, which can cause data corruption if the
307 interconnect reorders the two transactions.
308
309 The workaround promotes data cache clean instructions to
310 data cache clean-and-invalidate.
311 Please note that this does not necessarily enable the workaround,
312 as it depends on the alternative framework, which will only patch
313 the kernel if an affected CPU is detected.
314
315 If unsure, say Y.
316
317config ARM64_ERRATUM_824069
318 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
319 default y
320 help
321 This option adds an alternative code sequence to work around ARM
322 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
323 to a coherent interconnect.
324
325 If a Cortex-A53 processor is executing a store or prefetch for
326 write instruction at the same time as a processor in another
327 cluster is executing a cache maintenance operation to the same
328 address, then this erratum might cause a clean cache line to be
329 incorrectly marked as dirty.
330
331 The workaround promotes data cache clean instructions to
332 data cache clean-and-invalidate.
333 Please note that this option does not necessarily enable the
334 workaround, as it depends on the alternative framework, which will
335 only patch the kernel if an affected CPU is detected.
336
337 If unsure, say Y.
338
339config ARM64_ERRATUM_819472
340 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
341 default y
342 help
343 This option adds an alternative code sequence to work around ARM
344 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
345 present when it is connected to a coherent interconnect.
346
347 If the processor is executing a load and store exclusive sequence at
348 the same time as a processor in another cluster is executing a cache
349 maintenance operation to the same address, then this erratum might
350 cause data corruption.
351
352 The workaround promotes data cache clean instructions to
353 data cache clean-and-invalidate.
354 Please note that this does not necessarily enable the workaround,
355 as it depends on the alternative framework, which will only patch
356 the kernel if an affected CPU is detected.
357
358 If unsure, say Y.
359
360config ARM64_ERRATUM_832075
361 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
362 default y
363 help
364 This option adds an alternative code sequence to work around ARM
365 erratum 832075 on Cortex-A57 parts up to r1p2.
366
367 Affected Cortex-A57 parts might deadlock when exclusive load/store
368 instructions to Write-Back memory are mixed with Device loads.
369
370 The workaround is to promote device loads to use Load-Acquire
371 semantics.
372 Please note that this does not necessarily enable the workaround,
373 as it depends on the alternative framework, which will only patch
374 the kernel if an affected CPU is detected.
375
376 If unsure, say Y.
377
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000378config ARM64_ERRATUM_834220
379 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
380 depends on KVM
381 default y
382 help
383 This option adds an alternative code sequence to work around ARM
384 erratum 834220 on Cortex-A57 parts up to r1p2.
385
386 Affected Cortex-A57 parts might report a Stage 2 translation
387 fault as the result of a Stage 1 fault for load crossing a
388 page boundary when there is a permission or device memory
389 alignment fault at Stage 1 and a translation fault at Stage 2.
390
391 The workaround is to verify that the Stage 1 translation
392 doesn't generate a fault before handling the Stage 2 fault.
393 Please note that this does not necessarily enable the workaround,
394 as it depends on the alternative framework, which will only patch
395 the kernel if an affected CPU is detected.
396
397 If unsure, say Y.
398
Will Deacon905e8c52015-03-23 19:07:02 +0000399config ARM64_ERRATUM_845719
400 bool "Cortex-A53: 845719: a load might read incorrect data"
401 depends on COMPAT
402 default y
403 help
404 This option adds an alternative code sequence to work around ARM
405 erratum 845719 on Cortex-A53 parts up to r0p4.
406
407 When running a compat (AArch32) userspace on an affected Cortex-A53
408 part, a load at EL0 from a virtual address that matches the bottom 32
409 bits of the virtual address used by a recent load at (AArch64) EL1
410 might return incorrect data.
411
412 The workaround is to write the contextidr_el1 register on exception
413 return to a 32-bit task.
414 Please note that this does not necessarily enable the workaround,
415 as it depends on the alternative framework, which will only patch
416 the kernel if an affected CPU is detected.
417
418 If unsure, say Y.
419
Will Deacondf057cc2015-03-17 12:15:02 +0000420config ARM64_ERRATUM_843419
421 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Sami Tolvanen84ab0892018-01-29 11:19:19 -0800422 default y if !LTO_CLANG
Will Deacon6ffe9922016-08-22 11:58:36 +0100423 select ARM64_MODULE_CMODEL_LARGE if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000424 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100425 This option links the kernel with '--fix-cortex-a53-843419' and
426 builds modules using the large memory model in order to avoid the use
427 of the ADRP instruction, which can cause a subsequent memory access
428 to use an incorrect address on Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000429
430 If unsure, say Y.
431
Suzuki K Pouloseb8c32082018-03-26 15:12:49 +0100432config ARM64_ERRATUM_1024718
433 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
434 default y
435 help
436 This option adds work around for Arm Cortex-A55 Erratum 1024718.
437
438 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
439 update of the hardware dirty bit when the DBM/AP bits are updated
440 without a break-before-make. The work around is to disable the usage
441 of hardware DBM locally on the affected cores. CPUs not affected by
442 erratum will continue to use the feature.
443
444 If unsure, say Y.
445
Robert Richter94100972015-09-21 22:58:38 +0200446config CAVIUM_ERRATUM_22375
447 bool "Cavium erratum 22375, 24313"
448 default y
449 help
450 Enable workaround for erratum 22375, 24313.
451
452 This implements two gicv3-its errata workarounds for ThunderX. Both
453 with small impact affecting only ITS table allocation.
454
455 erratum 22375: only alloc 8MB table size
456 erratum 24313: ignore memory access type
457
458 The fixes are in ITS initialization and basically ignore memory access
459 type and table size provided by the TYPER and BASER registers.
460
461 If unsure, say Y.
462
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200463config CAVIUM_ERRATUM_23144
464 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
465 depends on NUMA
466 default y
467 help
468 ITS SYNC command hang for cross node io and collections/cpu mapping.
469
470 If unsure, say Y.
471
Robert Richter6d4e11c2015-09-21 22:58:35 +0200472config CAVIUM_ERRATUM_23154
473 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
474 default y
475 help
476 The gicv3 of ThunderX requires a modified version for
477 reading the IAR status to ensure data synchronization
478 (access to icc_iar1_el1 is not sync'ed before and after).
479
480 If unsure, say Y.
481
Andrew Pinski104a0c02016-02-24 17:44:57 -0800482config CAVIUM_ERRATUM_27456
483 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
484 default y
485 help
486 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
487 instructions may cause the icache to become corrupted if it
488 contains data for a non-current ASID. The fix is to
489 invalidate the icache when changing the mm context.
490
491 If unsure, say Y.
492
Shanker Donthineni095635b2017-03-07 08:20:38 -0600493config QCOM_QDF2400_ERRATUM_0065
494 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
495 default y
496 help
497 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
498 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
499 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
500
501 If unsure, say Y.
502
Andre Przywarac0a01b82014-11-14 15:54:12 +0000503endmenu
504
505
Jungseok Leee41ceed2014-05-12 10:40:38 +0100506choice
507 prompt "Page size"
508 default ARM64_4K_PAGES
509 help
510 Page size (translation granule) configuration.
511
512config ARM64_4K_PAGES
513 bool "4KB"
514 help
515 This feature enables 4KB pages support.
516
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100517config ARM64_16K_PAGES
518 bool "16KB"
519 help
520 The system will use 16KB pages support. AArch32 emulation
521 requires applications compiled with 16K (or a multiple of 16K)
522 aligned segments.
523
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100524config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100525 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100526 help
527 This feature enables 64KB pages support (4KB by default)
528 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100529 look-up. AArch32 emulation requires applications compiled
530 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100531
Jungseok Leee41ceed2014-05-12 10:40:38 +0100532endchoice
533
534choice
535 prompt "Virtual address space size"
536 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100537 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100538 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
539 help
540 Allows choosing one of multiple possible virtual address
541 space sizes. The level of translation table is determined by
542 a combination of page size and virtual address space size.
543
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100544config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100545 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100546 depends on ARM64_16K_PAGES
547
Jungseok Leee41ceed2014-05-12 10:40:38 +0100548config ARM64_VA_BITS_39
549 bool "39-bit"
550 depends on ARM64_4K_PAGES
551
552config ARM64_VA_BITS_42
553 bool "42-bit"
554 depends on ARM64_64K_PAGES
555
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100556config ARM64_VA_BITS_47
557 bool "47-bit"
558 depends on ARM64_16K_PAGES
559
Jungseok Leec79b9542014-05-12 18:40:51 +0900560config ARM64_VA_BITS_48
561 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900562
Jungseok Leee41ceed2014-05-12 10:40:38 +0100563endchoice
564
565config ARM64_VA_BITS
566 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100567 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100568 default 39 if ARM64_VA_BITS_39
569 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100570 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900571 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100572
Will Deacona8720132013-10-11 14:52:19 +0100573config CPU_BIG_ENDIAN
574 bool "Build big-endian kernel"
575 help
576 Say Y if you plan on running a kernel in big-endian mode.
577
Mark Brownf6e763b2014-03-04 07:51:17 +0000578config SCHED_MC
579 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000580 help
581 Multi-core scheduler support improves the CPU scheduler's decision
582 making when dealing with multi-core CPU chips at a cost of slightly
583 increased overhead in some places. If unsure say N here.
584
585config SCHED_SMT
586 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000587 help
588 Improves the CPU scheduler's decision making when dealing with
589 MultiThreading at a cost of slightly increased overhead in some
590 places. If unsure say N here.
591
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100592config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000593 int "Maximum number of CPUs (2-4096)"
594 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100595 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100596 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100597
Mark Rutland9327e2c2013-10-24 20:30:18 +0100598config HOTPLUG_CPU
599 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800600 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100601 help
602 Say Y here to experiment with turning CPUs off and on. CPUs
603 can be controlled through /sys/devices/system/cpu.
604
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700605# Common NUMA Features
606config NUMA
607 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800608 select ACPI_NUMA if ACPI
609 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700610 help
611 Enable NUMA (Non Uniform Memory Access) support.
612
613 The kernel will try to allocate memory used by a CPU on the
614 local memory of the CPU and add some more
615 NUMA awareness to the kernel.
616
617config NODES_SHIFT
618 int "Maximum NUMA Nodes (as a power of 2)"
619 range 1 10
620 default "2"
621 depends on NEED_MULTIPLE_NODES
622 help
623 Specify the maximum number of NUMA Nodes available on the target
624 system. Increases memory reserved to accommodate various tables.
625
626config USE_PERCPU_NUMA_NODE_ID
627 def_bool y
628 depends on NUMA
629
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800630config HAVE_SETUP_PER_CPU_AREA
631 def_bool y
632 depends on NUMA
633
634config NEED_PER_CPU_EMBED_FIRST_CHUNK
635 def_bool y
636 depends on NUMA
637
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100638source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800639source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100640
Laura Abbott83863f22016-02-05 16:24:47 -0800641config ARCH_SUPPORTS_DEBUG_PAGEALLOC
642 def_bool y
643
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100644config ARCH_HAS_HOLES_MEMORYMODEL
645 def_bool y if SPARSEMEM
646
647config ARCH_SPARSEMEM_ENABLE
648 def_bool y
649 select SPARSEMEM_VMEMMAP_ENABLE
650
651config ARCH_SPARSEMEM_DEFAULT
652 def_bool ARCH_SPARSEMEM_ENABLE
653
654config ARCH_SELECT_MEMORY_MODEL
655 def_bool ARCH_SPARSEMEM_ENABLE
656
657config HAVE_ARCH_PFN_VALID
658 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
659
660config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100661 def_bool y
662 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100663
Steve Capper084bd292013-04-10 13:48:00 +0100664config SYS_SUPPORTS_HUGETLBFS
665 def_bool y
666
Steve Capper084bd292013-04-10 13:48:00 +0100667config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100668 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100669
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100670config ARCH_HAS_CACHE_LINE_SIZE
671 def_bool y
672
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100673source "mm/Kconfig"
674
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000675config SECCOMP
676 bool "Enable seccomp to safely compute untrusted bytecode"
677 ---help---
678 This kernel feature is useful for number crunching applications
679 that may need to compute untrusted bytecode during their
680 execution. By using pipes or other transports made available to
681 the process as file descriptors supporting the read/write
682 syscalls, it's possible to isolate those applications in
683 their own address space using seccomp. Once seccomp is
684 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
685 and the task is only allowed to execute a few safe syscalls
686 defined by each seccomp mode.
687
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000688config PARAVIRT
689 bool "Enable paravirtualization code"
690 help
691 This changes the kernel so it can modify itself when it is run
692 under a hypervisor, potentially improving performance significantly
693 over full virtualization.
694
695config PARAVIRT_TIME_ACCOUNTING
696 bool "Paravirtual steal time accounting"
697 select PARAVIRT
698 default n
699 help
700 Select this option to enable fine granularity task steal time
701 accounting. Time spent executing other tasks in parallel with
702 the current vCPU is discounted from the vCPU power. To account for
703 that, there can be a small performance impact.
704
705 If in doubt, say N here.
706
Geoff Levandd28f6df2016-06-23 17:54:48 +0000707config KEXEC
708 depends on PM_SLEEP_SMP
709 select KEXEC_CORE
710 bool "kexec system call"
711 ---help---
712 kexec is a system call that implements the ability to shutdown your
713 current kernel, and to start another kernel. It is like a reboot
714 but it is independent of the system firmware. And like a reboot
715 you can start any kernel with it, not just Linux.
716
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000717config XEN_DOM0
718 def_bool y
719 depends on XEN
720
721config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700722 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000723 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000724 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000725 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000726 help
727 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
728
Steve Capperd03bb142013-04-25 15:19:21 +0100729config FORCE_MAX_ZONEORDER
730 int
731 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100732 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100733 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100734 help
735 The kernel memory allocator divides physically contiguous memory
736 blocks into "zones", where each zone is a power of two number of
737 pages. This option selects the largest power of two that the kernel
738 keeps in the memory allocator. If you need to allocate very large
739 blocks of physically contiguous memory, then you may need to
740 increase this value.
741
742 This config option is actually maximum order plus one. For example,
743 a value of 11 means that the largest free memory block is 2^10 pages.
744
745 We make sure that we can allocate upto a HugePage size for each configuration.
746 Hence we have :
747 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
748
749 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
750 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100751
Will Deacon16f712b2017-11-14 14:41:01 +0000752config UNMAP_KERNEL_AT_EL0
Will Deacon5f5e5d42017-11-14 16:19:39 +0000753 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon16f712b2017-11-14 14:41:01 +0000754 default y
755 help
Will Deacon5f5e5d42017-11-14 16:19:39 +0000756 Speculation attacks against some high-performance processors can
757 be used to bypass MMU permission checks and leak kernel data to
758 userspace. This can be defended against by unmapping the kernel
759 when running in userspace, mapping it back in on exception entry
760 via a trampoline page in the vector table.
Will Deacon16f712b2017-11-14 14:41:01 +0000761
762 If unsure, say Y.
763
Mark Rutland47320012018-04-12 12:11:13 +0100764config HARDEN_BRANCH_PREDICTOR
765 bool "Harden the branch predictor against aliasing attacks" if EXPERT
766 default y
767 help
768 Speculation attacks against some high-performance processors rely on
769 being able to manipulate the branch predictor for a victim context by
770 executing aliasing branches in the attacker context. Such attacks
771 can be partially mitigated against by clearing internal branch
772 predictor state and limiting the prediction logic in some situations.
773
774 This config option will take CPU-specific actions to harden the
775 branch predictor against aliasing attacks and may rely on specific
776 instruction sequences or control bits being set by the system
777 firmware.
778
779 If unsure, say Y.
780
Marc Zyngiere7037bd2018-07-20 10:56:24 +0100781config ARM64_SSBD
782 bool "Speculative Store Bypass Disable" if EXPERT
783 default y
784 help
785 This enables mitigation of the bypassing of previous stores
786 by speculative loads.
787
788 If unsure, say Y.
789
Will Deacon1b907f42014-11-20 16:51:10 +0000790menuconfig ARMV8_DEPRECATED
791 bool "Emulate deprecated/obsolete ARMv8 instructions"
792 depends on COMPAT
793 help
794 Legacy software support may require certain instructions
795 that have been deprecated or obsoleted in the architecture.
796
797 Enable this config to enable selective emulation of these
798 features.
799
800 If unsure, say Y
801
802if ARMV8_DEPRECATED
803
804config SWP_EMULATION
805 bool "Emulate SWP/SWPB instructions"
806 help
807 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
808 they are always undefined. Say Y here to enable software
809 emulation of these instructions for userspace using LDXR/STXR.
810
811 In some older versions of glibc [<=2.8] SWP is used during futex
812 trylock() operations with the assumption that the code will not
813 be preempted. This invalid assumption may be more likely to fail
814 with SWP emulation enabled, leading to deadlock of the user
815 application.
816
817 NOTE: when accessing uncached shared regions, LDXR/STXR rely
818 on an external transaction monitoring block called a global
819 monitor to maintain update atomicity. If your system does not
820 implement a global monitor, this option can cause programs that
821 perform SWP operations to uncached memory to deadlock.
822
823 If unsure, say Y
824
825config CP15_BARRIER_EMULATION
826 bool "Emulate CP15 Barrier instructions"
827 help
828 The CP15 barrier instructions - CP15ISB, CP15DSB, and
829 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
830 strongly recommended to use the ISB, DSB, and DMB
831 instructions instead.
832
833 Say Y here to enable software emulation of these
834 instructions for AArch32 userspace code. When this option is
835 enabled, CP15 barrier usage is traced which can help
836 identify software that needs updating.
837
838 If unsure, say Y
839
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000840config SETEND_EMULATION
841 bool "Emulate SETEND instruction"
842 help
843 The SETEND instruction alters the data-endianness of the
844 AArch32 EL0, and is deprecated in ARMv8.
845
846 Say Y here to enable software emulation of the instruction
847 for AArch32 userspace code.
848
849 Note: All the cpus on the system must have mixed endian support at EL0
850 for this feature to be enabled. If a new CPU - which doesn't support mixed
851 endian - is hotplugged in after this feature has been enabled, there could
852 be unexpected results in the applications.
853
854 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000855endif
856
Catalin Marinas7285f412016-07-01 18:25:31 +0100857config ARM64_SW_TTBR0_PAN
858 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
859 help
860 Enabling this option prevents the kernel from accessing
861 user-space memory directly by pointing TTBR0_EL1 to a reserved
862 zeroed area and reserved ASID. The user access routines
863 restore the valid TTBR0_EL1 temporarily.
864
Will Deacon0e4a0702015-07-27 15:54:13 +0100865menu "ARMv8.1 architectural features"
866
867config ARM64_HW_AFDBM
868 bool "Support for hardware updates of the Access and Dirty page flags"
869 default y
870 help
871 The ARMv8.1 architecture extensions introduce support for
872 hardware updates of the access and dirty information in page
873 table entries. When enabled in TCR_EL1 (HA and HD bits) on
874 capable processors, accesses to pages with PTE_AF cleared will
875 set this bit instead of raising an access flag fault.
876 Similarly, writes to read-only pages with the DBM bit set will
877 clear the read-only bit (AP[2]) instead of raising a
878 permission fault.
879
880 Kernels built with this configuration option enabled continue
881 to work on pre-ARMv8.1 hardware and the performance impact is
882 minimal. If unsure, say Y.
883
884config ARM64_PAN
885 bool "Enable support for Privileged Access Never (PAN)"
886 default y
887 help
888 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
889 prevents the kernel or hypervisor from accessing user-space (EL0)
890 memory directly.
891
892 Choosing this option will cause any unprotected (not using
893 copy_to_user et al) memory access to fail with a permission fault.
894
895 The feature is detected at runtime, and will remain as a 'nop'
896 instruction if the cpu does not implement the feature.
897
898config ARM64_LSE_ATOMICS
899 bool "Atomic instructions"
900 help
901 As part of the Large System Extensions, ARMv8.1 introduces new
902 atomic instructions that are designed specifically to scale in
903 very large systems.
904
905 Say Y here to make use of these instructions for the in-kernel
906 atomic routines. This incurs a small overhead on CPUs that do
907 not support these instructions and requires the kernel to be
908 built with binutils >= 2.25.
909
Marc Zyngier1f364c82014-02-19 09:33:14 +0000910config ARM64_VHE
911 bool "Enable support for Virtualization Host Extensions (VHE)"
912 default y
913 help
914 Virtualization Host Extensions (VHE) allow the kernel to run
915 directly at EL2 (instead of EL1) on processors that support
916 it. This leads to better performance for KVM, as they reduce
917 the cost of the world switch.
918
919 Selecting this option allows the VHE feature to be detected
920 at runtime, and does not affect processors that do not
921 implement this feature.
922
Will Deacon0e4a0702015-07-27 15:54:13 +0100923endmenu
924
Will Deaconf9933182016-02-26 16:30:14 +0000925menu "ARMv8.2 architectural features"
926
James Morse57f49592016-02-05 14:58:48 +0000927config ARM64_UAO
928 bool "Enable support for User Access Override (UAO)"
929 default y
930 help
931 User Access Override (UAO; part of the ARMv8.2 Extensions)
932 causes the 'unprivileged' variant of the load/store instructions to
933 be overriden to be privileged.
934
935 This option changes get_user() and friends to use the 'unprivileged'
936 variant of the load/store instructions. This ensures that user-space
937 really did have access to the supplied memory. When addr_limit is
938 set to kernel memory the UAO bit will be set, allowing privileged
939 access to kernel memory.
940
941 Choosing this option will cause copy_to_user() et al to use user-space
942 memory permissions.
943
944 The feature is detected at runtime, the kernel will use the
945 regular load/store instructions if the cpu does not implement the
946 feature.
947
Will Deaconf9933182016-02-26 16:30:14 +0000948endmenu
949
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100950config ARM64_MODULE_CMODEL_LARGE
951 bool
952
953config ARM64_MODULE_PLTS
954 bool
955 select ARM64_MODULE_CMODEL_LARGE
956 select HAVE_MOD_ARCH_SPECIFIC
957
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100958config RELOCATABLE
959 bool
960 help
961 This builds the kernel as a Position Independent Executable (PIE),
962 which retains all relocation metadata required to relocate the
963 kernel binary at runtime to a different virtual address than the
964 address it was linked at.
965 Since AArch64 uses the RELA relocation format, this requires a
966 relocation pass at runtime even if the kernel is loaded at the
967 same address it was linked at.
968
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100969config RANDOMIZE_BASE
970 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -0700971 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100972 select RELOCATABLE
973 help
974 Randomizes the virtual address at which the kernel image is
975 loaded, as a security feature that deters exploit attempts
976 relying on knowledge of the location of kernel internals.
977
978 It is the bootloader's job to provide entropy, by passing a
979 random u64 value in /chosen/kaslr-seed at kernel entry.
980
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +0100981 When booting via the UEFI stub, it will invoke the firmware's
982 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
983 to the kernel proper. In addition, it will randomise the physical
984 location of the kernel Image as well.
985
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100986 If unsure, say N.
987
988config RANDOMIZE_MODULE_REGION_FULL
989 bool "Randomize the module region independently from the core kernel"
Sami Tolvanen2bea1d02017-11-10 14:00:24 -0800990 depends on RANDOMIZE_BASE && !DYNAMIC_FTRACE && !LTO_CLANG
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100991 default y
992 help
993 Randomizes the location of the module region without considering the
994 location of the core kernel. This way, it is impossible for modules
995 to leak information about the location of core kernel data structures
996 but it does imply that function calls between modules and the core
997 kernel will need to be resolved via veneers in the module PLT.
998
999 When this option is not set, the module region will be randomized over
1000 a limited range that contains the [_stext, _etext] interval of the
1001 core kernel, so branch relocations are always in range.
1002
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001003endmenu
1004
1005menu "Boot options"
1006
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001007config ARM64_ACPI_PARKING_PROTOCOL
1008 bool "Enable support for the ARM64 ACPI parking protocol"
1009 depends on ACPI
1010 help
1011 Enable support for the ARM64 ACPI parking protocol. If disabled
1012 the kernel will not allow booting through the ARM64 ACPI parking
1013 protocol even if the corresponding data is present in the ACPI
1014 MADT table.
1015
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001016config CMDLINE
1017 string "Default kernel command string"
1018 default ""
1019 help
1020 Provide a set of default command-line options at build time by
1021 entering them here. As a minimum, you should specify the the
1022 root device (e.g. root=/dev/nfs).
1023
Colin Cross8e567642014-04-02 18:02:15 -07001024choice
1025 prompt "Kernel command line type" if CMDLINE != ""
1026 default CMDLINE_FROM_BOOTLOADER
1027
1028config CMDLINE_FROM_BOOTLOADER
1029 bool "Use bootloader kernel arguments if available"
1030 help
1031 Uses the command-line options passed by the boot loader. If
1032 the boot loader doesn't provide any, the default kernel command
1033 string provided in CMDLINE will be used.
1034
1035config CMDLINE_EXTEND
1036 bool "Extend bootloader kernel arguments"
1037 help
1038 The command-line arguments provided by the boot loader will be
1039 appended to the default kernel command string.
1040
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001041config CMDLINE_FORCE
1042 bool "Always use the default kernel command string"
1043 help
1044 Always use the default kernel command string, even if the boot
1045 loader passes other arguments to the kernel.
1046 This is useful if you cannot or don't want to change the
1047 command-line options your boot loader passes to the kernel.
Colin Cross8e567642014-04-02 18:02:15 -07001048endchoice
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001049
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001050config EFI_STUB
1051 bool
1052
Mark Salterf84d0272014-04-15 21:59:30 -04001053config EFI
1054 bool "UEFI runtime support"
1055 depends on OF && !CPU_BIG_ENDIAN
1056 select LIBFDT
1057 select UCS2_STRING
1058 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001059 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001060 select EFI_STUB
1061 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001062 default y
1063 help
1064 This option provides support for runtime services provided
1065 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001066 clock, and platform reset). A UEFI stub is also provided to
1067 allow the kernel to be booted as an EFI application. This
1068 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001069
Yi Lid1ae8c02014-10-04 23:46:43 +08001070config DMI
1071 bool "Enable support for SMBIOS (DMI) tables"
1072 depends on EFI
1073 default y
1074 help
1075 This enables SMBIOS/DMI feature for systems.
1076
1077 This option is only useful on systems that have UEFI firmware.
1078 However, even with this option, the resultant kernel should
1079 continue to boot on existing non-UEFI platforms.
1080
Alex Ray911da232014-03-17 13:44:01 -07001081config BUILD_ARM64_APPENDED_DTB_IMAGE
1082 bool "Build a concatenated Image.gz/dtb by default"
1083 depends on OF
1084 help
1085 Enabling this option will cause a concatenated Image.gz and list of
1086 DTBs to be built by default (instead of a standalone Image.gz.)
1087 The image will built in arch/arm64/boot/Image.gz-dtb
1088
Dmitry Shmidt4bdcc932017-03-28 13:30:18 -07001089choice
1090 prompt "Appended DTB Kernel Image name"
1091 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1092 help
1093 Enabling this option will cause a specific kernel image Image or
1094 Image.gz to be used for final image creation.
1095 The image will built in arch/arm64/boot/IMAGE-NAME-dtb
1096
1097 config IMG_GZ_DTB
1098 bool "Image.gz-dtb"
1099 config IMG_DTB
1100 bool "Image-dtb"
1101endchoice
1102
1103config BUILD_ARM64_APPENDED_KERNEL_IMAGE_NAME
1104 string
1105 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1106 default "Image.gz-dtb" if IMG_GZ_DTB
1107 default "Image-dtb" if IMG_DTB
1108
Alex Ray911da232014-03-17 13:44:01 -07001109config BUILD_ARM64_APPENDED_DTB_IMAGE_NAMES
1110 string "Default dtb names"
1111 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1112 help
1113 Space separated list of names of dtbs to append when
1114 building a concatenated Image.gz-dtb.
1115
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001116endmenu
1117
1118menu "Userspace binary formats"
1119
1120source "fs/Kconfig.binfmt"
1121
1122config COMPAT
1123 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001124 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wange631a1a2017-01-26 11:19:55 +08001125 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001126 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001127 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001128 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001129 help
1130 This option enables support for a 32-bit EL0 running under a 64-bit
1131 kernel at EL1. AArch32-specific components such as system calls,
1132 the user helper functions, VFP support and the ptrace interface are
1133 handled appropriately by the kernel.
1134
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001135 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1136 that you will only be able to execute AArch32 binaries that were compiled
1137 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001138
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001139 If you want to execute 32-bit userspace applications, say Y.
1140
1141config SYSVIPC_COMPAT
1142 def_bool y
1143 depends on COMPAT && SYSVIPC
1144
Eric Biggerscc2852a2017-03-08 16:27:04 -08001145config KEYS_COMPAT
1146 def_bool y
1147 depends on COMPAT && KEYS
1148
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001149endmenu
1150
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001151menu "Power management options"
1152
1153source "kernel/power/Kconfig"
1154
James Morse82869ac2016-04-27 17:47:12 +01001155config ARCH_HIBERNATION_POSSIBLE
1156 def_bool y
1157 depends on CPU_PM
1158
1159config ARCH_HIBERNATION_HEADER
1160 def_bool y
1161 depends on HIBERNATION
1162
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001163config ARCH_SUSPEND_POSSIBLE
1164 def_bool y
1165
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001166endmenu
1167
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001168menu "CPU Power Management"
1169
1170source "drivers/cpuidle/Kconfig"
1171
Rob Herring52e7e812014-02-24 11:27:57 +09001172source "drivers/cpufreq/Kconfig"
1173
1174endmenu
1175
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001176source "net/Kconfig"
1177
1178source "drivers/Kconfig"
1179
Mark Salterf84d0272014-04-15 21:59:30 -04001180source "drivers/firmware/Kconfig"
1181
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001182source "drivers/acpi/Kconfig"
1183
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001184source "fs/Kconfig"
1185
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001186source "arch/arm64/kvm/Kconfig"
1187
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001188source "arch/arm64/Kconfig.debug"
1189
1190source "security/Kconfig"
1191
1192source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001193if CRYPTO
1194source "arch/arm64/crypto/Kconfig"
1195endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001196
1197source "lib/Kconfig"