blob: 3ec8dd7066a29bd3b2c9a0e61e80226fa92f6aa9 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
26#ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
27#define DEBUG
28#endif
29
30#ifdef DEBUG
31extern unsigned int dss_debug;
32#ifdef DSS_SUBSYS_NAME
33#define DSSDBG(format, ...) \
34 if (dss_debug) \
35 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
36 ## __VA_ARGS__)
37#else
38#define DSSDBG(format, ...) \
39 if (dss_debug) \
40 printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
41#endif
42
43#ifdef DSS_SUBSYS_NAME
44#define DSSDBGF(format, ...) \
45 if (dss_debug) \
46 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
47 ": %s(" format ")\n", \
48 __func__, \
49 ## __VA_ARGS__)
50#else
51#define DSSDBGF(format, ...) \
52 if (dss_debug) \
53 printk(KERN_DEBUG "omapdss: " \
54 ": %s(" format ")\n", \
55 __func__, \
56 ## __VA_ARGS__)
57#endif
58
59#else /* DEBUG */
60#define DSSDBG(format, ...)
61#define DSSDBGF(format, ...)
62#endif
63
64
65#ifdef DSS_SUBSYS_NAME
66#define DSSERR(format, ...) \
67 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
68 ## __VA_ARGS__)
69#else
70#define DSSERR(format, ...) \
71 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
72#endif
73
74#ifdef DSS_SUBSYS_NAME
75#define DSSINFO(format, ...) \
76 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
77 ## __VA_ARGS__)
78#else
79#define DSSINFO(format, ...) \
80 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
81#endif
82
83#ifdef DSS_SUBSYS_NAME
84#define DSSWARN(format, ...) \
85 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
86 ## __VA_ARGS__)
87#else
88#define DSSWARN(format, ...) \
89 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
90#endif
91
92/* OMAP TRM gives bitfields as start:end, where start is the higher bit
93 number. For example 7:0 */
94#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
95#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
96#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
97#define FLD_MOD(orig, val, start, end) \
98 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
99
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200100enum omap_parallel_interface_mode {
101 OMAP_DSS_PARALLELMODE_BYPASS, /* MIPI DPI */
102 OMAP_DSS_PARALLELMODE_RFBI, /* MIPI DBI */
103 OMAP_DSS_PARALLELMODE_DSI,
104};
105
Mythri P K7ed024a2011-03-09 16:31:38 +0530106enum dss_hdmi_venc_clk_source_select {
107 DSS_VENC_TV_CLK = 0,
108 DSS_HDMI_M_PCLK = 1,
109};
110
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530111enum dss_dsi_content_type {
112 DSS_DSI_CONTENT_DCS,
113 DSS_DSI_CONTENT_GENERIC,
114};
115
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200116struct dss_clock_info {
117 /* rates that we get with dividers below */
118 unsigned long fck;
119
120 /* dividers */
121 u16 fck_div;
122};
123
124struct dispc_clock_info {
125 /* rates that we get with dividers below */
126 unsigned long lck;
127 unsigned long pck;
128
129 /* dividers */
130 u16 lck_div;
131 u16 pck_div;
132};
133
134struct dsi_clock_info {
135 /* rates that we get with dividers below */
136 unsigned long fint;
137 unsigned long clkin4ddr;
138 unsigned long clkin;
Taneja, Architea751592011-03-08 05:50:35 -0600139 unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
140 * OMAP4: PLLx_CLK1 */
141 unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
142 * OMAP4: PLLx_CLK2 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200143 unsigned long lp_clk;
144
145 /* dividers */
146 u16 regn;
147 u16 regm;
Taneja, Architea751592011-03-08 05:50:35 -0600148 u16 regm_dispc; /* OMAP3: REGM3
149 * OMAP4: REGM4 */
150 u16 regm_dsi; /* OMAP3: REGM4
151 * OMAP4: REGM5 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200152 u16 lp_clk_div;
153
154 u8 highfreq;
Archit Taneja1bb47832011-02-24 14:17:30 +0530155 bool use_sys_clk;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200156};
157
Mythri P Kc3198a52011-03-12 12:04:27 +0530158/* HDMI PLL structure */
159struct hdmi_pll_info {
160 u16 regn;
161 u16 regm;
162 u32 regmf;
163 u16 regm2;
164 u16 regsd;
165 u16 dcofreq;
166};
167
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200168struct seq_file;
169struct platform_device;
170
171/* core */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200172struct bus_type *dss_get_bus(void);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200173struct regulator *dss_get_vdds_dsi(void);
174struct regulator *dss_get_vdds_sdi(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200175
176/* display */
177int dss_suspend_all_devices(void);
178int dss_resume_all_devices(void);
179void dss_disable_all_devices(void);
180
181void dss_init_device(struct platform_device *pdev,
182 struct omap_dss_device *dssdev);
183void dss_uninit_device(struct platform_device *pdev,
184 struct omap_dss_device *dssdev);
185bool dss_use_replication(struct omap_dss_device *dssdev,
186 enum omap_color_mode mode);
187void default_get_overlay_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300188 u32 fifo_size, u32 burst_size,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200189 u32 *fifo_low, u32 *fifo_high);
190
191/* manager */
192int dss_init_overlay_managers(struct platform_device *pdev);
193void dss_uninit_overlay_managers(struct platform_device *pdev);
194int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
195void dss_setup_partial_planes(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +0300196 u16 *x, u16 *y, u16 *w, u16 *h,
197 bool enlarge_update_area);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200198void dss_start_update(struct omap_dss_device *dssdev);
199
200/* overlay */
201void dss_init_overlays(struct platform_device *pdev);
202void dss_uninit_overlays(struct platform_device *pdev);
203int dss_check_overlay(struct omap_overlay *ovl, struct omap_dss_device *dssdev);
204void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
205#ifdef L4_EXAMPLE
206void dss_overlay_setup_l4_manager(struct omap_overlay_manager *mgr);
207#endif
208void dss_recheck_connections(struct omap_dss_device *dssdev, bool force);
209
210/* DSS */
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000211int dss_init_platform_driver(void);
212void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200213
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300214int dss_runtime_get(void);
215void dss_runtime_put(void);
216
Mythri P K7ed024a2011-03-09 16:31:38 +0530217void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Archit Taneja89a35e52011-04-12 13:52:23 +0530218const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000219void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200220
221void dss_dump_regs(struct seq_file *s);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000222#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
223void dss_debug_dump_clocks(struct seq_file *s);
224#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200225
226void dss_sdi_init(u8 datapairs);
227int dss_sdi_enable(void);
228void dss_sdi_disable(void);
229
Archit Taneja89a35e52011-04-12 13:52:23 +0530230void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530231void dss_select_dsi_clk_source(int dsi_module,
232 enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600233void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530234 enum omap_dss_clk_source clk_src);
235enum omap_dss_clk_source dss_get_dispc_clk_source(void);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530236enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
Archit Taneja89a35e52011-04-12 13:52:23 +0530237enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200238
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200239void dss_set_venc_output(enum omap_dss_venc_type type);
240void dss_set_dac_pwrdn_bgz(bool enable);
241
242unsigned long dss_get_dpll4_rate(void);
243int dss_calc_clock_rates(struct dss_clock_info *cinfo);
244int dss_set_clock_div(struct dss_clock_info *cinfo);
245int dss_get_clock_div(struct dss_clock_info *cinfo);
246int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
247 struct dss_clock_info *dss_cinfo,
248 struct dispc_clock_info *dispc_cinfo);
249
250/* SDI */
Jani Nikula368a1482010-05-07 11:58:41 +0200251#ifdef CONFIG_OMAP2_DSS_SDI
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200252int sdi_init(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200253void sdi_exit(void);
254int sdi_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200255#else
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200256static inline int sdi_init(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200257{
258 return 0;
259}
260static inline void sdi_exit(void)
261{
262}
263#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200264
265/* DSI */
Jani Nikula368a1482010-05-07 11:58:41 +0200266#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530267
268struct dentry;
269struct file_operations;
270
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000271int dsi_init_platform_driver(void);
272void dsi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200273
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300274int dsi_runtime_get(struct platform_device *dsidev);
275void dsi_runtime_put(struct platform_device *dsidev);
276
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200277void dsi_dump_clocks(struct seq_file *s);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530278void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
279 const struct file_operations *debug_fops);
280void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
281 const struct file_operations *debug_fops);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200282
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200283int dsi_init_display(struct omap_dss_device *display);
284void dsi_irq_handler(void);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530285unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
286int dsi_pll_set_clock_div(struct platform_device *dsidev,
287 struct dsi_clock_info *cinfo);
288int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
289 unsigned long req_pck, struct dsi_clock_info *cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200290 struct dispc_clock_info *dispc_cinfo);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530291int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
292 bool enable_hsdiv);
293void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200294void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300295 u32 fifo_size, u32 burst_size,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200296 u32 *fifo_low, u32 *fifo_high);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530297void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
298void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
299struct platform_device *dsi_get_dsidev_from_id(int module);
Jani Nikula368a1482010-05-07 11:58:41 +0200300#else
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000301static inline int dsi_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200302{
303 return 0;
304}
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000305static inline void dsi_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200306{
307}
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300308static inline int dsi_runtime_get(struct platform_device *dsidev)
309{
310 return 0;
311}
312static inline void dsi_runtime_put(struct platform_device *dsidev)
313{
314}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530315static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Taneja, Archit66534e82011-03-08 05:50:34 -0600316{
317 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
318 return 0;
319}
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300320static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
321 struct dsi_clock_info *cinfo)
322{
323 WARN("%s: DSI not compiled in\n", __func__);
324 return -ENODEV;
325}
326static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
327 bool is_tft, unsigned long req_pck,
328 struct dsi_clock_info *dsi_cinfo,
329 struct dispc_clock_info *dispc_cinfo)
330{
331 WARN("%s: DSI not compiled in\n", __func__);
332 return -ENODEV;
333}
334static inline int dsi_pll_init(struct platform_device *dsidev,
335 bool enable_hsclk, bool enable_hsdiv)
336{
337 WARN("%s: DSI not compiled in\n", __func__);
338 return -ENODEV;
339}
340static inline void dsi_pll_uninit(struct platform_device *dsidev,
341 bool disconnect_lanes)
342{
343}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530344static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300345{
346}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530347static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300348{
349}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530350static inline struct platform_device *dsi_get_dsidev_from_id(int module)
351{
352 WARN("%s: DSI not compiled in, returning platform device as NULL\n",
353 __func__);
354 return NULL;
355}
Jani Nikula368a1482010-05-07 11:58:41 +0200356#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200357
358/* DPI */
Jani Nikula368a1482010-05-07 11:58:41 +0200359#ifdef CONFIG_OMAP2_DSS_DPI
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200360int dpi_init(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200361void dpi_exit(void);
362int dpi_init_display(struct omap_dss_device *dssdev);
Jani Nikula368a1482010-05-07 11:58:41 +0200363#else
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200364static inline int dpi_init(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200365{
366 return 0;
367}
368static inline void dpi_exit(void)
369{
370}
371#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200372
373/* DISPC */
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000374int dispc_init_platform_driver(void);
375void dispc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200376void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200377void dispc_dump_irqs(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200378void dispc_dump_regs(struct seq_file *s);
379void dispc_irq_handler(void);
380void dispc_fake_vsync_irq(void);
381
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300382int dispc_runtime_get(void);
383void dispc_runtime_put(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200384
385void dispc_enable_sidle(void);
386void dispc_disable_sidle(void);
387
388void dispc_lcd_enable_signal_polarity(bool act_high);
389void dispc_lcd_enable_signal(bool enable);
390void dispc_pck_free_enable(bool enable);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200391void dispc_set_digit_size(u16 width, u16 height);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300392void dispc_enable_fifomerge(bool enable);
393void dispc_enable_gamma_table(bool enable);
394void dispc_set_loadmode(enum omap_dss_load_mode mode);
395
396bool dispc_lcd_timings_ok(struct omap_video_timings *timings);
397unsigned long dispc_fclk_rate(void);
398void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
399 struct dispc_clock_info *cinfo);
400int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
401 struct dispc_clock_info *cinfo);
402
403
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300404u32 dispc_ovl_get_fifo_size(enum omap_plane plane);
405void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300406u32 dispc_ovl_get_burst_size(enum omap_plane plane);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300407int dispc_ovl_setup(enum omap_plane plane,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200408 u32 paddr, u16 screen_width,
409 u16 pos_x, u16 pos_y,
410 u16 width, u16 height,
411 u16 out_width, u16 out_height,
412 enum omap_color_mode color_mode,
413 bool ilace,
414 enum omap_dss_rotation_type rotation_type,
415 u8 rotation, bool mirror,
Sumit Semwal18faa1b2010-12-02 11:27:14 +0000416 u8 global_alpha, u8 pre_mult_alpha,
Amber Jain0d66cbb2011-05-19 19:47:54 +0530417 enum omap_channel channel,
418 u32 puv_addr);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300419int dispc_ovl_enable(enum omap_plane plane, bool enable);
420void dispc_ovl_enable_replication(enum omap_plane plane, bool enable);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200421
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300422
423void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable);
424void dispc_mgr_set_lcd_size(enum omap_channel channel, u16 width, u16 height);
425void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable);
426void dispc_mgr_set_cpr_coef(enum omap_channel channel,
427 struct omap_dss_cpr_coefs *coefs);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300428bool dispc_mgr_go_busy(enum omap_channel channel);
429void dispc_mgr_go(enum omap_channel channel);
430void dispc_mgr_enable(enum omap_channel channel, bool enable);
431bool dispc_mgr_is_channel_enabled(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300432void dispc_mgr_set_parallel_interface_mode(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000433 enum omap_parallel_interface_mode mode);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300434void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
435void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000436 enum omap_lcd_display_type type);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300437void dispc_mgr_set_default_color(enum omap_channel channel, u32 color);
438u32 dispc_mgr_get_default_color(enum omap_channel channel);
439void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200440 enum omap_dss_trans_key_type type,
441 u32 trans_key);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300442void dispc_mgr_get_trans_key(enum omap_channel ch,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200443 enum omap_dss_trans_key_type *type,
444 u32 *trans_key);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300445void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable);
446void dispc_mgr_enable_alpha_blending(enum omap_channel ch, bool enable);
447bool dispc_mgr_trans_key_enabled(enum omap_channel ch);
448bool dispc_mgr_alpha_blending_enabled(enum omap_channel ch);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300449void dispc_mgr_set_lcd_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000450 struct omap_video_timings *timings);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300451void dispc_mgr_set_pol_freq(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000452 enum omap_panel_config config, u8 acbi, u8 acb);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300453unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
454unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300455int dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000456 struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300457int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000458 struct dispc_clock_info *cinfo);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200459
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200460/* VENC */
Jani Nikula368a1482010-05-07 11:58:41 +0200461#ifdef CONFIG_OMAP2_DSS_VENC
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000462int venc_init_platform_driver(void);
463void venc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200464void venc_dump_regs(struct seq_file *s);
465int venc_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200466#else
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000467static inline int venc_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200468{
469 return 0;
470}
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000471static inline void venc_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200472{
473}
474#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200475
Mythri P Kc3198a52011-03-12 12:04:27 +0530476/* HDMI */
477#ifdef CONFIG_OMAP4_DSS_HDMI
478int hdmi_init_platform_driver(void);
479void hdmi_uninit_platform_driver(void);
480int hdmi_init_display(struct omap_dss_device *dssdev);
481#else
482static inline int hdmi_init_display(struct omap_dss_device *dssdev)
483{
484 return 0;
485}
486static inline int hdmi_init_platform_driver(void)
487{
488 return 0;
489}
490static inline void hdmi_uninit_platform_driver(void)
491{
492}
493#endif
494int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
495void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
496void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev);
497int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
498 struct omap_video_timings *timings);
Mythri P K70be8322011-03-10 15:48:48 +0530499int hdmi_panel_init(void);
500void hdmi_panel_exit(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530501
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200502/* RFBI */
Jani Nikula368a1482010-05-07 11:58:41 +0200503#ifdef CONFIG_OMAP2_DSS_RFBI
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000504int rfbi_init_platform_driver(void);
505void rfbi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200506void rfbi_dump_regs(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200507int rfbi_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200508#else
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000509static inline int rfbi_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200510{
511 return 0;
512}
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000513static inline void rfbi_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200514{
515}
516#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200517
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200518
519#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
520static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
521{
522 int b;
523 for (b = 0; b < 32; ++b) {
524 if (irqstatus & (1 << b))
525 irq_arr[b]++;
526 }
527}
528#endif
529
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200530#endif