blob: 60e67a11791bb61b983c99e734a5d14ca6cbb9a5 [file] [log] [blame]
Eugeni Dodonov45244b82012-05-09 15:37:20 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29#include "intel_drv.h"
30
31/* HDMI/DVI modes ignore everything but the last 2 items. So we share
32 * them for both DP and FDI transports, allowing those ports to
33 * automatically adapt to HDMI connections as well
34 */
35static const u32 hsw_ddi_translations_dp[] = {
36 0x00FFFFFF, 0x0006000E, /* DP parameters */
37 0x00D75FFF, 0x0005000A,
38 0x00C30FFF, 0x00040006,
39 0x80AAAFFF, 0x000B0000,
40 0x00FFFFFF, 0x0005000A,
41 0x00D75FFF, 0x000C0004,
42 0x80C30FFF, 0x000B0000,
43 0x00FFFFFF, 0x00040006,
44 0x80D75FFF, 0x000B0000,
Eugeni Dodonov45244b82012-05-09 15:37:20 -030045};
46
47static const u32 hsw_ddi_translations_fdi[] = {
48 0x00FFFFFF, 0x0007000E, /* FDI parameters */
49 0x00D75FFF, 0x000F000A,
50 0x00C30FFF, 0x00060006,
51 0x00AAAFFF, 0x001E0000,
52 0x00FFFFFF, 0x000F000A,
53 0x00D75FFF, 0x00160004,
54 0x00C30FFF, 0x001E0000,
55 0x00FFFFFF, 0x00060006,
56 0x00D75FFF, 0x001E0000,
Paulo Zanoni6acab152013-09-12 17:06:24 -030057};
58
59static const u32 hsw_ddi_translations_hdmi[] = {
60 /* Idx NT mV diff T mV diff db */
61 0x00FFFFFF, 0x0006000E, /* 0: 400 400 0 */
62 0x00E79FFF, 0x000E000C, /* 1: 400 500 2 */
63 0x00D75FFF, 0x0005000A, /* 2: 400 600 3.5 */
64 0x00FFFFFF, 0x0005000A, /* 3: 600 600 0 */
65 0x00E79FFF, 0x001D0007, /* 4: 600 750 2 */
66 0x00D75FFF, 0x000C0004, /* 5: 600 900 3.5 */
67 0x00FFFFFF, 0x00040006, /* 6: 800 800 0 */
68 0x80E79FFF, 0x00030002, /* 7: 800 1000 2 */
69 0x00FFFFFF, 0x00140005, /* 8: 850 850 0 */
70 0x00FFFFFF, 0x000C0004, /* 9: 900 900 0 */
71 0x00FFFFFF, 0x001C0003, /* 10: 950 950 0 */
72 0x80FFFFFF, 0x00030002, /* 11: 1000 1000 0 */
Eugeni Dodonov45244b82012-05-09 15:37:20 -030073};
74
Paulo Zanoni300644c2013-11-02 21:07:42 -070075static const u32 bdw_ddi_translations_edp[] = {
Damien Lespiaue1b22732013-12-03 13:46:58 +000076 0x00FFFFFF, 0x00000012, /* eDP parameters */
Paulo Zanoni300644c2013-11-02 21:07:42 -070077 0x00EBAFFF, 0x00020011,
78 0x00C71FFF, 0x0006000F,
Paulo Zanoni9576c272014-06-13 18:45:40 -030079 0x00AAAFFF, 0x000E000A,
Paulo Zanoni300644c2013-11-02 21:07:42 -070080 0x00FFFFFF, 0x00020011,
81 0x00DB6FFF, 0x0005000F,
82 0x00BEEFFF, 0x000A000C,
83 0x00FFFFFF, 0x0005000F,
84 0x00DB6FFF, 0x000A000C,
Paulo Zanoni300644c2013-11-02 21:07:42 -070085 0x00FFFFFF, 0x00140006 /* HDMI parameters 800mV 0dB*/
86};
87
Art Runyane58623c2013-11-02 21:07:41 -070088static const u32 bdw_ddi_translations_dp[] = {
89 0x00FFFFFF, 0x0007000E, /* DP parameters */
90 0x00D75FFF, 0x000E000A,
91 0x00BEFFFF, 0x00140006,
Paulo Zanoni9576c272014-06-13 18:45:40 -030092 0x80B2CFFF, 0x001B0002,
Art Runyane58623c2013-11-02 21:07:41 -070093 0x00FFFFFF, 0x000E000A,
94 0x00D75FFF, 0x00180004,
95 0x80CB2FFF, 0x001B0002,
96 0x00F7DFFF, 0x00180004,
97 0x80D75FFF, 0x001B0002,
Art Runyane58623c2013-11-02 21:07:41 -070098 0x00FFFFFF, 0x00140006 /* HDMI parameters 800mV 0dB*/
99};
100
101static const u32 bdw_ddi_translations_fdi[] = {
102 0x00FFFFFF, 0x0001000E, /* FDI parameters */
103 0x00D75FFF, 0x0004000A,
104 0x00C30FFF, 0x00070006,
105 0x00AAAFFF, 0x000C0000,
106 0x00FFFFFF, 0x0004000A,
107 0x00D75FFF, 0x00090004,
108 0x00C30FFF, 0x000C0000,
109 0x00FFFFFF, 0x00070006,
110 0x00D75FFF, 0x000C0000,
111 0x00FFFFFF, 0x00140006 /* HDMI parameters 800mV 0dB*/
112};
113
Jani Nikula20f4dbe2013-08-30 19:40:28 +0300114enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder)
Paulo Zanonifc914632012-10-05 12:05:54 -0300115{
Paulo Zanoni0bdee302012-10-15 15:51:38 -0300116 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonifc914632012-10-05 12:05:54 -0300117 int type = intel_encoder->type;
118
Paulo Zanoni174edf12012-10-26 19:05:50 -0200119 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP ||
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200120 type == INTEL_OUTPUT_HDMI || type == INTEL_OUTPUT_UNKNOWN) {
Paulo Zanoni174edf12012-10-26 19:05:50 -0200121 struct intel_digital_port *intel_dig_port =
122 enc_to_dig_port(encoder);
123 return intel_dig_port->port;
Paulo Zanoni0bdee302012-10-15 15:51:38 -0300124
Paulo Zanonifc914632012-10-05 12:05:54 -0300125 } else if (type == INTEL_OUTPUT_ANALOG) {
126 return PORT_E;
Paulo Zanoni0bdee302012-10-15 15:51:38 -0300127
Paulo Zanonifc914632012-10-05 12:05:54 -0300128 } else {
129 DRM_ERROR("Invalid DDI encoder type %d\n", type);
130 BUG();
131 }
132}
133
Art Runyane58623c2013-11-02 21:07:41 -0700134/*
135 * Starting with Haswell, DDI port buffers must be programmed with correct
136 * values in advance. The buffer values are different for FDI and DP modes,
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300137 * but the HDMI/DVI fields are shared among those. So we program the DDI
138 * in either FDI or DP modes only, as HDMI connections will work with both
139 * of those
140 */
Paulo Zanoniad8d2702013-08-05 17:25:56 -0300141static void intel_prepare_ddi_buffers(struct drm_device *dev, enum port port)
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300142{
143 struct drm_i915_private *dev_priv = dev->dev_private;
144 u32 reg;
145 int i;
Paulo Zanoni6acab152013-09-12 17:06:24 -0300146 int hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
Art Runyane58623c2013-11-02 21:07:41 -0700147 const u32 *ddi_translations_fdi;
148 const u32 *ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700149 const u32 *ddi_translations_edp;
Art Runyane58623c2013-11-02 21:07:41 -0700150 const u32 *ddi_translations;
151
152 if (IS_BROADWELL(dev)) {
153 ddi_translations_fdi = bdw_ddi_translations_fdi;
154 ddi_translations_dp = bdw_ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700155 ddi_translations_edp = bdw_ddi_translations_edp;
Art Runyane58623c2013-11-02 21:07:41 -0700156 } else if (IS_HASWELL(dev)) {
157 ddi_translations_fdi = hsw_ddi_translations_fdi;
158 ddi_translations_dp = hsw_ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700159 ddi_translations_edp = hsw_ddi_translations_dp;
Art Runyane58623c2013-11-02 21:07:41 -0700160 } else {
161 WARN(1, "ddi translation table missing\n");
Paulo Zanoni300644c2013-11-02 21:07:42 -0700162 ddi_translations_edp = bdw_ddi_translations_dp;
Art Runyane58623c2013-11-02 21:07:41 -0700163 ddi_translations_fdi = bdw_ddi_translations_fdi;
164 ddi_translations_dp = bdw_ddi_translations_dp;
165 }
166
Paulo Zanoni300644c2013-11-02 21:07:42 -0700167 switch (port) {
168 case PORT_A:
169 ddi_translations = ddi_translations_edp;
170 break;
171 case PORT_B:
172 case PORT_C:
Paulo Zanoni300644c2013-11-02 21:07:42 -0700173 ddi_translations = ddi_translations_dp;
174 break;
Paulo Zanoni77d8d002013-11-02 21:07:45 -0700175 case PORT_D:
Ville Syrjälä5d8a7752013-11-01 18:22:39 +0200176 if (intel_dp_is_edp(dev, PORT_D))
Paulo Zanoni77d8d002013-11-02 21:07:45 -0700177 ddi_translations = ddi_translations_edp;
178 else
179 ddi_translations = ddi_translations_dp;
180 break;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700181 case PORT_E:
182 ddi_translations = ddi_translations_fdi;
183 break;
184 default:
185 BUG();
186 }
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300187
Paulo Zanonif72d19f2013-08-05 17:25:55 -0300188 for (i = 0, reg = DDI_BUF_TRANS(port);
189 i < ARRAY_SIZE(hsw_ddi_translations_fdi); i++) {
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300190 I915_WRITE(reg, ddi_translations[i]);
191 reg += 4;
192 }
Paulo Zanoni6acab152013-09-12 17:06:24 -0300193 /* Entry 9 is for HDMI: */
194 for (i = 0; i < 2; i++) {
195 I915_WRITE(reg, hsw_ddi_translations_hdmi[hdmi_level * 2 + i]);
196 reg += 4;
197 }
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300198}
199
200/* Program DDI buffers translations for DP. By default, program ports A-D in DP
201 * mode and port E for FDI.
202 */
203void intel_prepare_ddi(struct drm_device *dev)
204{
205 int port;
206
Paulo Zanoni0d536cb2012-11-23 16:46:41 -0200207 if (!HAS_DDI(dev))
208 return;
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300209
Paulo Zanoniad8d2702013-08-05 17:25:56 -0300210 for (port = PORT_A; port <= PORT_E; port++)
211 intel_prepare_ddi_buffers(dev, port);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300212}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300213
214static const long hsw_ddi_buf_ctl_values[] = {
215 DDI_BUF_EMP_400MV_0DB_HSW,
216 DDI_BUF_EMP_400MV_3_5DB_HSW,
217 DDI_BUF_EMP_400MV_6DB_HSW,
218 DDI_BUF_EMP_400MV_9_5DB_HSW,
219 DDI_BUF_EMP_600MV_0DB_HSW,
220 DDI_BUF_EMP_600MV_3_5DB_HSW,
221 DDI_BUF_EMP_600MV_6DB_HSW,
222 DDI_BUF_EMP_800MV_0DB_HSW,
223 DDI_BUF_EMP_800MV_3_5DB_HSW
224};
225
Paulo Zanoni248138b2012-11-29 11:29:31 -0200226static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
227 enum port port)
228{
229 uint32_t reg = DDI_BUF_CTL(port);
230 int i;
231
232 for (i = 0; i < 8; i++) {
233 udelay(1);
234 if (I915_READ(reg) & DDI_BUF_IS_IDLE)
235 return;
236 }
237 DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
238}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300239
240/* Starting with Haswell, different DDI ports can work in FDI mode for
241 * connection to the PCH-located connectors. For this, it is necessary to train
242 * both the DDI port and PCH receiver for the desired DDI buffer settings.
243 *
244 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
245 * please note that when FDI mode is active on DDI E, it shares 2 lines with
246 * DDI A (which is used for eDP)
247 */
248
249void hsw_fdi_link_train(struct drm_crtc *crtc)
250{
251 struct drm_device *dev = crtc->dev;
252 struct drm_i915_private *dev_priv = dev->dev_private;
253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni04945642012-11-01 21:00:59 -0200254 u32 temp, i, rx_ctl_val;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300255
Paulo Zanoni04945642012-11-01 21:00:59 -0200256 /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
257 * mode set "sequence for CRT port" document:
258 * - TP1 to TP2 time with the default value
259 * - FDI delay to 90h
Damien Lespiau8693a822013-05-03 18:48:11 +0100260 *
261 * WaFDIAutoLinkSetTimingOverrride:hsw
Paulo Zanoni04945642012-11-01 21:00:59 -0200262 */
263 I915_WRITE(_FDI_RXA_MISC, FDI_RX_PWRDN_LANE1_VAL(2) |
264 FDI_RX_PWRDN_LANE0_VAL(2) |
265 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
266
267 /* Enable the PCH Receiver FDI PLL */
Damien Lespiau3e683202012-12-11 18:48:29 +0000268 rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100269 FDI_RX_PLL_ENABLE |
Daniel Vetter627eb5a2013-04-29 19:33:42 +0200270 FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Paulo Zanoni04945642012-11-01 21:00:59 -0200271 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
272 POSTING_READ(_FDI_RXA_CTL);
273 udelay(220);
274
275 /* Switch from Rawclk to PCDclk */
276 rx_ctl_val |= FDI_PCDCLK;
277 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
278
279 /* Configure Port Clock Select */
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300280 I915_WRITE(PORT_CLK_SEL(PORT_E), intel_crtc->config.ddi_pll_sel);
281 WARN_ON(intel_crtc->config.ddi_pll_sel != PORT_CLK_SEL_SPLL);
Paulo Zanoni04945642012-11-01 21:00:59 -0200282
283 /* Start the training iterating through available voltages and emphasis,
284 * testing each value twice. */
285 for (i = 0; i < ARRAY_SIZE(hsw_ddi_buf_ctl_values) * 2; i++) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300286 /* Configure DP_TP_CTL with auto-training */
287 I915_WRITE(DP_TP_CTL(PORT_E),
288 DP_TP_CTL_FDI_AUTOTRAIN |
289 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
290 DP_TP_CTL_LINK_TRAIN_PAT1 |
291 DP_TP_CTL_ENABLE);
292
Damien Lespiau876a8cd2012-12-11 18:48:30 +0000293 /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
294 * DDI E does not support port reversal, the functionality is
295 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
296 * port reversal bit */
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300297 I915_WRITE(DDI_BUF_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200298 DDI_BUF_CTL_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100299 ((intel_crtc->config.fdi_lanes - 1) << 1) |
Paulo Zanoni04945642012-11-01 21:00:59 -0200300 hsw_ddi_buf_ctl_values[i / 2]);
301 POSTING_READ(DDI_BUF_CTL(PORT_E));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300302
303 udelay(600);
304
Paulo Zanoni04945642012-11-01 21:00:59 -0200305 /* Program PCH FDI Receiver TU */
306 I915_WRITE(_FDI_RXA_TUSIZE1, TU_SIZE(64));
Eugeni Dodonov4acf5182012-07-04 20:15:16 -0300307
Paulo Zanoni04945642012-11-01 21:00:59 -0200308 /* Enable PCH FDI Receiver with auto-training */
309 rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
310 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
311 POSTING_READ(_FDI_RXA_CTL);
312
313 /* Wait for FDI receiver lane calibration */
314 udelay(30);
315
316 /* Unset FDI_RX_MISC pwrdn lanes */
317 temp = I915_READ(_FDI_RXA_MISC);
318 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
319 I915_WRITE(_FDI_RXA_MISC, temp);
320 POSTING_READ(_FDI_RXA_MISC);
321
322 /* Wait for FDI auto training time */
323 udelay(5);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300324
325 temp = I915_READ(DP_TP_STATUS(PORT_E));
326 if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
Paulo Zanoni04945642012-11-01 21:00:59 -0200327 DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300328
329 /* Enable normal pixel sending for FDI */
330 I915_WRITE(DP_TP_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200331 DP_TP_CTL_FDI_AUTOTRAIN |
332 DP_TP_CTL_LINK_TRAIN_NORMAL |
333 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
334 DP_TP_CTL_ENABLE);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300335
Paulo Zanoni04945642012-11-01 21:00:59 -0200336 return;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300337 }
Paulo Zanoni04945642012-11-01 21:00:59 -0200338
Paulo Zanoni248138b2012-11-29 11:29:31 -0200339 temp = I915_READ(DDI_BUF_CTL(PORT_E));
340 temp &= ~DDI_BUF_CTL_ENABLE;
341 I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
342 POSTING_READ(DDI_BUF_CTL(PORT_E));
343
Paulo Zanoni04945642012-11-01 21:00:59 -0200344 /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
Paulo Zanoni248138b2012-11-29 11:29:31 -0200345 temp = I915_READ(DP_TP_CTL(PORT_E));
346 temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
347 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
348 I915_WRITE(DP_TP_CTL(PORT_E), temp);
349 POSTING_READ(DP_TP_CTL(PORT_E));
350
351 intel_wait_ddi_buf_idle(dev_priv, PORT_E);
Paulo Zanoni04945642012-11-01 21:00:59 -0200352
353 rx_ctl_val &= ~FDI_RX_ENABLE;
354 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200355 POSTING_READ(_FDI_RXA_CTL);
Paulo Zanoni04945642012-11-01 21:00:59 -0200356
357 /* Reset FDI_RX_MISC pwrdn lanes */
358 temp = I915_READ(_FDI_RXA_MISC);
359 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
360 temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
361 I915_WRITE(_FDI_RXA_MISC, temp);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200362 POSTING_READ(_FDI_RXA_MISC);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300363 }
364
Paulo Zanoni04945642012-11-01 21:00:59 -0200365 DRM_ERROR("FDI link training failed!\n");
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300366}
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -0300367
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300368static struct intel_encoder *
369intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
370{
371 struct drm_device *dev = crtc->dev;
372 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
373 struct intel_encoder *intel_encoder, *ret = NULL;
374 int num_encoders = 0;
375
376 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
377 ret = intel_encoder;
378 num_encoders++;
379 }
380
381 if (num_encoders != 1)
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300382 WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
383 pipe_name(intel_crtc->pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300384
385 BUG_ON(ret == NULL);
386 return ret;
387}
388
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300389void intel_ddi_put_crtc_pll(struct drm_crtc *crtc)
390{
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300392
Daniel Vetter716c2e52014-06-25 22:02:02 +0300393 if (intel_crtc_to_shared_dpll(intel_crtc))
394 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300395
Daniel Vetter716c2e52014-06-25 22:02:02 +0300396 intel_put_shared_dpll(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300397}
398
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100399#define LC_FREQ 2700
400#define LC_FREQ_2K (LC_FREQ * 2000)
401
402#define P_MIN 2
403#define P_MAX 64
404#define P_INC 2
405
406/* Constraints for PLL good behavior */
407#define REF_MIN 48
408#define REF_MAX 400
409#define VCO_MIN 2400
410#define VCO_MAX 4800
411
412#define ABS_DIFF(a, b) ((a > b) ? (a - b) : (b - a))
413
414struct wrpll_rnp {
415 unsigned p, n2, r2;
416};
417
418static unsigned wrpll_get_budget_for_freq(int clock)
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300419{
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100420 unsigned budget;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300421
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100422 switch (clock) {
423 case 25175000:
424 case 25200000:
425 case 27000000:
426 case 27027000:
427 case 37762500:
428 case 37800000:
429 case 40500000:
430 case 40541000:
431 case 54000000:
432 case 54054000:
433 case 59341000:
434 case 59400000:
435 case 72000000:
436 case 74176000:
437 case 74250000:
438 case 81000000:
439 case 81081000:
440 case 89012000:
441 case 89100000:
442 case 108000000:
443 case 108108000:
444 case 111264000:
445 case 111375000:
446 case 148352000:
447 case 148500000:
448 case 162000000:
449 case 162162000:
450 case 222525000:
451 case 222750000:
452 case 296703000:
453 case 297000000:
454 budget = 0;
455 break;
456 case 233500000:
457 case 245250000:
458 case 247750000:
459 case 253250000:
460 case 298000000:
461 budget = 1500;
462 break;
463 case 169128000:
464 case 169500000:
465 case 179500000:
466 case 202000000:
467 budget = 2000;
468 break;
469 case 256250000:
470 case 262500000:
471 case 270000000:
472 case 272500000:
473 case 273750000:
474 case 280750000:
475 case 281250000:
476 case 286000000:
477 case 291750000:
478 budget = 4000;
479 break;
480 case 267250000:
481 case 268500000:
482 budget = 5000;
483 break;
484 default:
485 budget = 1000;
486 break;
487 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300488
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100489 return budget;
490}
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300491
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100492static void wrpll_update_rnp(uint64_t freq2k, unsigned budget,
493 unsigned r2, unsigned n2, unsigned p,
494 struct wrpll_rnp *best)
495{
496 uint64_t a, b, c, d, diff, diff_best;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300497
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100498 /* No best (r,n,p) yet */
499 if (best->p == 0) {
500 best->p = p;
501 best->n2 = n2;
502 best->r2 = r2;
503 return;
504 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300505
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100506 /*
507 * Output clock is (LC_FREQ_2K / 2000) * N / (P * R), which compares to
508 * freq2k.
509 *
510 * delta = 1e6 *
511 * abs(freq2k - (LC_FREQ_2K * n2/(p * r2))) /
512 * freq2k;
513 *
514 * and we would like delta <= budget.
515 *
516 * If the discrepancy is above the PPM-based budget, always prefer to
517 * improve upon the previous solution. However, if you're within the
518 * budget, try to maximize Ref * VCO, that is N / (P * R^2).
519 */
520 a = freq2k * budget * p * r2;
521 b = freq2k * budget * best->p * best->r2;
522 diff = ABS_DIFF((freq2k * p * r2), (LC_FREQ_2K * n2));
523 diff_best = ABS_DIFF((freq2k * best->p * best->r2),
524 (LC_FREQ_2K * best->n2));
525 c = 1000000 * diff;
526 d = 1000000 * diff_best;
527
528 if (a < c && b < d) {
529 /* If both are above the budget, pick the closer */
530 if (best->p * best->r2 * diff < p * r2 * diff_best) {
531 best->p = p;
532 best->n2 = n2;
533 best->r2 = r2;
534 }
535 } else if (a >= c && b < d) {
536 /* If A is below the threshold but B is above it? Update. */
537 best->p = p;
538 best->n2 = n2;
539 best->r2 = r2;
540 } else if (a >= c && b >= d) {
541 /* Both are below the limit, so pick the higher n2/(r2*r2) */
542 if (n2 * best->r2 * best->r2 > best->n2 * r2 * r2) {
543 best->p = p;
544 best->n2 = n2;
545 best->r2 = r2;
546 }
547 }
548 /* Otherwise a < c && b >= d, do nothing */
549}
550
Jesse Barnes11578552014-01-21 12:42:10 -0800551static int intel_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
552 int reg)
553{
554 int refclk = LC_FREQ;
555 int n, p, r;
556 u32 wrpll;
557
558 wrpll = I915_READ(reg);
Daniel Vetter114fe482014-06-25 22:01:48 +0300559 switch (wrpll & WRPLL_PLL_REF_MASK) {
560 case WRPLL_PLL_SSC:
561 case WRPLL_PLL_NON_SSC:
Jesse Barnes11578552014-01-21 12:42:10 -0800562 /*
563 * We could calculate spread here, but our checking
564 * code only cares about 5% accuracy, and spread is a max of
565 * 0.5% downspread.
566 */
567 refclk = 135;
568 break;
Daniel Vetter114fe482014-06-25 22:01:48 +0300569 case WRPLL_PLL_LCPLL:
Jesse Barnes11578552014-01-21 12:42:10 -0800570 refclk = LC_FREQ;
571 break;
572 default:
573 WARN(1, "bad wrpll refclk\n");
574 return 0;
575 }
576
577 r = wrpll & WRPLL_DIVIDER_REF_MASK;
578 p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
579 n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;
580
Jesse Barnes20f0ec12014-01-22 12:58:04 -0800581 /* Convert to KHz, p & r have a fixed point portion */
582 return (refclk * n * 100) / (p * r);
Jesse Barnes11578552014-01-21 12:42:10 -0800583}
584
585static void intel_ddi_clock_get(struct intel_encoder *encoder,
586 struct intel_crtc_config *pipe_config)
587{
588 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Jesse Barnes11578552014-01-21 12:42:10 -0800589 int link_clock = 0;
590 u32 val, pll;
591
Daniel Vetter26804af2014-06-25 22:01:55 +0300592 val = pipe_config->ddi_pll_sel;
Jesse Barnes11578552014-01-21 12:42:10 -0800593 switch (val & PORT_CLK_SEL_MASK) {
594 case PORT_CLK_SEL_LCPLL_810:
595 link_clock = 81000;
596 break;
597 case PORT_CLK_SEL_LCPLL_1350:
598 link_clock = 135000;
599 break;
600 case PORT_CLK_SEL_LCPLL_2700:
601 link_clock = 270000;
602 break;
603 case PORT_CLK_SEL_WRPLL1:
604 link_clock = intel_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL1);
605 break;
606 case PORT_CLK_SEL_WRPLL2:
607 link_clock = intel_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL2);
608 break;
609 case PORT_CLK_SEL_SPLL:
610 pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
611 if (pll == SPLL_PLL_FREQ_810MHz)
612 link_clock = 81000;
613 else if (pll == SPLL_PLL_FREQ_1350MHz)
614 link_clock = 135000;
615 else if (pll == SPLL_PLL_FREQ_2700MHz)
616 link_clock = 270000;
617 else {
618 WARN(1, "bad spll freq\n");
619 return;
620 }
621 break;
622 default:
623 WARN(1, "bad port clock sel\n");
624 return;
625 }
626
627 pipe_config->port_clock = link_clock * 2;
628
629 if (pipe_config->has_pch_encoder)
630 pipe_config->adjusted_mode.crtc_clock =
631 intel_dotclock_calculate(pipe_config->port_clock,
632 &pipe_config->fdi_m_n);
633 else if (pipe_config->has_dp_encoder)
634 pipe_config->adjusted_mode.crtc_clock =
635 intel_dotclock_calculate(pipe_config->port_clock,
636 &pipe_config->dp_m_n);
637 else
638 pipe_config->adjusted_mode.crtc_clock = pipe_config->port_clock;
639}
640
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100641static void
642intel_ddi_calculate_wrpll(int clock /* in Hz */,
643 unsigned *r2_out, unsigned *n2_out, unsigned *p_out)
644{
645 uint64_t freq2k;
646 unsigned p, n2, r2;
647 struct wrpll_rnp best = { 0, 0, 0 };
648 unsigned budget;
649
650 freq2k = clock / 100;
651
652 budget = wrpll_get_budget_for_freq(clock);
653
654 /* Special case handling for 540 pixel clock: bypass WR PLL entirely
655 * and directly pass the LC PLL to it. */
656 if (freq2k == 5400000) {
657 *n2_out = 2;
658 *p_out = 1;
659 *r2_out = 2;
660 return;
661 }
662
663 /*
664 * Ref = LC_FREQ / R, where Ref is the actual reference input seen by
665 * the WR PLL.
666 *
667 * We want R so that REF_MIN <= Ref <= REF_MAX.
668 * Injecting R2 = 2 * R gives:
669 * REF_MAX * r2 > LC_FREQ * 2 and
670 * REF_MIN * r2 < LC_FREQ * 2
671 *
672 * Which means the desired boundaries for r2 are:
673 * LC_FREQ * 2 / REF_MAX < r2 < LC_FREQ * 2 / REF_MIN
674 *
675 */
676 for (r2 = LC_FREQ * 2 / REF_MAX + 1;
677 r2 <= LC_FREQ * 2 / REF_MIN;
678 r2++) {
679
680 /*
681 * VCO = N * Ref, that is: VCO = N * LC_FREQ / R
682 *
683 * Once again we want VCO_MIN <= VCO <= VCO_MAX.
684 * Injecting R2 = 2 * R and N2 = 2 * N, we get:
685 * VCO_MAX * r2 > n2 * LC_FREQ and
686 * VCO_MIN * r2 < n2 * LC_FREQ)
687 *
688 * Which means the desired boundaries for n2 are:
689 * VCO_MIN * r2 / LC_FREQ < n2 < VCO_MAX * r2 / LC_FREQ
690 */
691 for (n2 = VCO_MIN * r2 / LC_FREQ + 1;
692 n2 <= VCO_MAX * r2 / LC_FREQ;
693 n2++) {
694
695 for (p = P_MIN; p <= P_MAX; p += P_INC)
696 wrpll_update_rnp(freq2k, budget,
697 r2, n2, p, &best);
698 }
699 }
700
701 *n2_out = best.n2;
702 *p_out = best.p;
703 *r2_out = best.r2;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300704}
705
Paulo Zanoni566b7342013-11-25 15:27:08 -0200706/*
707 * Tries to find a PLL for the CRTC. If it finds, it increases the refcount and
708 * stores it in intel_crtc->ddi_pll_sel, so other mode sets won't be able to
709 * steal the selected PLL. You need to call intel_ddi_pll_enable to actually
710 * enable the PLL.
711 */
712bool intel_ddi_pll_select(struct intel_crtc *intel_crtc)
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300713{
Paulo Zanoni566b7342013-11-25 15:27:08 -0200714 struct drm_crtc *crtc = &intel_crtc->base;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300715 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300716 int type = intel_encoder->type;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200717 int clock = intel_crtc->config.port_clock;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300718
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300719 intel_ddi_put_crtc_pll(crtc);
720
Daniel Vetter0e503382014-07-04 11:26:04 -0300721 if (type == INTEL_OUTPUT_HDMI) {
Daniel Vettere0b01be2014-06-25 22:02:01 +0300722 struct intel_shared_dpll *pll;
Daniel Vetter716c2e52014-06-25 22:02:02 +0300723 uint32_t val;
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100724 unsigned p, n2, r2;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300725
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100726 intel_ddi_calculate_wrpll(clock * 1000, &r2, &n2, &p);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300727
Daniel Vetter114fe482014-06-25 22:01:48 +0300728 val = WRPLL_PLL_ENABLE | WRPLL_PLL_LCPLL |
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300729 WRPLL_DIVIDER_REFERENCE(r2) | WRPLL_DIVIDER_FEEDBACK(n2) |
730 WRPLL_DIVIDER_POST(p);
731
Daniel Vetter716c2e52014-06-25 22:02:02 +0300732 intel_crtc->config.dpll_hw_state.wrpll = val;
733
734 pll = intel_get_shared_dpll(intel_crtc);
735 if (pll == NULL) {
736 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
737 pipe_name(intel_crtc->pipe));
Paulo Zanoni06940012013-10-30 18:27:43 -0200738 return false;
739 }
740
Daniel Vetter716c2e52014-06-25 22:02:02 +0300741 intel_crtc->config.ddi_pll_sel = PORT_CLK_SEL_WRPLL(pll->id);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300742 }
743
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300744 return true;
745}
746
Paulo Zanonidae84792012-10-15 15:51:30 -0300747void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
748{
749 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
750 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
751 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +0200752 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonidae84792012-10-15 15:51:30 -0300753 int type = intel_encoder->type;
754 uint32_t temp;
755
756 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
757
Paulo Zanonic9809792012-10-23 18:30:00 -0200758 temp = TRANS_MSA_SYNC_CLK;
Daniel Vetter965e0c42013-03-27 00:44:57 +0100759 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonidae84792012-10-15 15:51:30 -0300760 case 18:
Paulo Zanonic9809792012-10-23 18:30:00 -0200761 temp |= TRANS_MSA_6_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300762 break;
763 case 24:
Paulo Zanonic9809792012-10-23 18:30:00 -0200764 temp |= TRANS_MSA_8_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300765 break;
766 case 30:
Paulo Zanonic9809792012-10-23 18:30:00 -0200767 temp |= TRANS_MSA_10_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300768 break;
769 case 36:
Paulo Zanonic9809792012-10-23 18:30:00 -0200770 temp |= TRANS_MSA_12_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300771 break;
772 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +0100773 BUG();
Paulo Zanonidae84792012-10-15 15:51:30 -0300774 }
Paulo Zanonic9809792012-10-23 18:30:00 -0200775 I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
Paulo Zanonidae84792012-10-15 15:51:30 -0300776 }
777}
778
Damien Lespiau8228c252013-03-07 15:30:27 +0000779void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300780{
781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
782 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300783 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonic7670b12013-11-02 21:07:37 -0700784 struct drm_device *dev = crtc->dev;
785 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300786 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +0200787 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200788 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300789 int type = intel_encoder->type;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300790 uint32_t temp;
791
Paulo Zanoniad80a812012-10-24 16:06:19 -0200792 /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
793 temp = TRANS_DDI_FUNC_ENABLE;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200794 temp |= TRANS_DDI_SELECT_PORT(port);
Paulo Zanonidfcef252012-08-08 14:15:29 -0300795
Daniel Vetter965e0c42013-03-27 00:44:57 +0100796 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonidfcef252012-08-08 14:15:29 -0300797 case 18:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200798 temp |= TRANS_DDI_BPC_6;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300799 break;
800 case 24:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200801 temp |= TRANS_DDI_BPC_8;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300802 break;
803 case 30:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200804 temp |= TRANS_DDI_BPC_10;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300805 break;
806 case 36:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200807 temp |= TRANS_DDI_BPC_12;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300808 break;
809 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +0100810 BUG();
Paulo Zanonidfcef252012-08-08 14:15:29 -0300811 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300812
Ville Syrjäläa6662832013-09-10 17:03:41 +0300813 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200814 temp |= TRANS_DDI_PVSYNC;
Ville Syrjäläa6662832013-09-10 17:03:41 +0300815 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200816 temp |= TRANS_DDI_PHSYNC;
Paulo Zanonif63eb7c2012-08-08 14:15:28 -0300817
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -0200818 if (cpu_transcoder == TRANSCODER_EDP) {
819 switch (pipe) {
820 case PIPE_A:
Paulo Zanonic7670b12013-11-02 21:07:37 -0700821 /* On Haswell, can only use the always-on power well for
822 * eDP when not using the panel fitter, and when not
823 * using motion blur mitigation (which we don't
824 * support). */
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200825 if (IS_HASWELL(dev) &&
826 (intel_crtc->config.pch_pfit.enabled ||
827 intel_crtc->config.pch_pfit.force_thru))
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -0200828 temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
829 else
830 temp |= TRANS_DDI_EDP_INPUT_A_ON;
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -0200831 break;
832 case PIPE_B:
833 temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
834 break;
835 case PIPE_C:
836 temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
837 break;
838 default:
839 BUG();
840 break;
841 }
842 }
843
Paulo Zanoni7739c332012-10-15 15:51:29 -0300844 if (type == INTEL_OUTPUT_HDMI) {
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200845 if (intel_crtc->config.has_hdmi_sink)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200846 temp |= TRANS_DDI_MODE_SELECT_HDMI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300847 else
Paulo Zanoniad80a812012-10-24 16:06:19 -0200848 temp |= TRANS_DDI_MODE_SELECT_DVI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300849
Paulo Zanoni7739c332012-10-15 15:51:29 -0300850 } else if (type == INTEL_OUTPUT_ANALOG) {
Paulo Zanoniad80a812012-10-24 16:06:19 -0200851 temp |= TRANS_DDI_MODE_SELECT_FDI;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100852 temp |= (intel_crtc->config.fdi_lanes - 1) << 1;
Paulo Zanoni7739c332012-10-15 15:51:29 -0300853
854 } else if (type == INTEL_OUTPUT_DISPLAYPORT ||
855 type == INTEL_OUTPUT_EDP) {
856 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
857
Paulo Zanoniad80a812012-10-24 16:06:19 -0200858 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
Paulo Zanoni7739c332012-10-15 15:51:29 -0300859
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200860 temp |= DDI_PORT_WIDTH(intel_dp->lane_count);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300861 } else {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300862 WARN(1, "Invalid encoder type %d for pipe %c\n",
863 intel_encoder->type, pipe_name(pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300864 }
865
Paulo Zanoniad80a812012-10-24 16:06:19 -0200866 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300867}
868
Paulo Zanoniad80a812012-10-24 16:06:19 -0200869void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
870 enum transcoder cpu_transcoder)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300871{
Paulo Zanoniad80a812012-10-24 16:06:19 -0200872 uint32_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300873 uint32_t val = I915_READ(reg);
874
Paulo Zanoniad80a812012-10-24 16:06:19 -0200875 val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK);
876 val |= TRANS_DDI_PORT_NONE;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300877 I915_WRITE(reg, val);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300878}
879
Paulo Zanonibcbc8892012-10-26 19:05:51 -0200880bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
881{
882 struct drm_device *dev = intel_connector->base.dev;
883 struct drm_i915_private *dev_priv = dev->dev_private;
884 struct intel_encoder *intel_encoder = intel_connector->encoder;
885 int type = intel_connector->base.connector_type;
886 enum port port = intel_ddi_get_encoder_port(intel_encoder);
887 enum pipe pipe = 0;
888 enum transcoder cpu_transcoder;
Paulo Zanoni882244a2014-04-01 14:55:12 -0300889 enum intel_display_power_domain power_domain;
Paulo Zanonibcbc8892012-10-26 19:05:51 -0200890 uint32_t tmp;
891
Paulo Zanoni882244a2014-04-01 14:55:12 -0300892 power_domain = intel_display_port_power_domain(intel_encoder);
893 if (!intel_display_power_enabled(dev_priv, power_domain))
894 return false;
895
Paulo Zanonibcbc8892012-10-26 19:05:51 -0200896 if (!intel_encoder->get_hw_state(intel_encoder, &pipe))
897 return false;
898
899 if (port == PORT_A)
900 cpu_transcoder = TRANSCODER_EDP;
901 else
Daniel Vetter1a240d42012-11-29 22:18:51 +0100902 cpu_transcoder = (enum transcoder) pipe;
Paulo Zanonibcbc8892012-10-26 19:05:51 -0200903
904 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
905
906 switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
907 case TRANS_DDI_MODE_SELECT_HDMI:
908 case TRANS_DDI_MODE_SELECT_DVI:
909 return (type == DRM_MODE_CONNECTOR_HDMIA);
910
911 case TRANS_DDI_MODE_SELECT_DP_SST:
912 if (type == DRM_MODE_CONNECTOR_eDP)
913 return true;
914 case TRANS_DDI_MODE_SELECT_DP_MST:
915 return (type == DRM_MODE_CONNECTOR_DisplayPort);
916
917 case TRANS_DDI_MODE_SELECT_FDI:
918 return (type == DRM_MODE_CONNECTOR_VGA);
919
920 default:
921 return false;
922 }
923}
924
Daniel Vetter85234cd2012-07-02 13:27:29 +0200925bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
926 enum pipe *pipe)
927{
928 struct drm_device *dev = encoder->base.dev;
929 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonife43d3f2012-10-15 15:51:39 -0300930 enum port port = intel_ddi_get_encoder_port(encoder);
Imre Deak6d129be2014-03-05 16:20:54 +0200931 enum intel_display_power_domain power_domain;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200932 u32 tmp;
933 int i;
934
Imre Deak6d129be2014-03-05 16:20:54 +0200935 power_domain = intel_display_port_power_domain(encoder);
936 if (!intel_display_power_enabled(dev_priv, power_domain))
937 return false;
938
Paulo Zanonife43d3f2012-10-15 15:51:39 -0300939 tmp = I915_READ(DDI_BUF_CTL(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +0200940
941 if (!(tmp & DDI_BUF_CTL_ENABLE))
942 return false;
943
Paulo Zanoniad80a812012-10-24 16:06:19 -0200944 if (port == PORT_A) {
945 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
Daniel Vetter85234cd2012-07-02 13:27:29 +0200946
Paulo Zanoniad80a812012-10-24 16:06:19 -0200947 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
948 case TRANS_DDI_EDP_INPUT_A_ON:
949 case TRANS_DDI_EDP_INPUT_A_ONOFF:
950 *pipe = PIPE_A;
951 break;
952 case TRANS_DDI_EDP_INPUT_B_ONOFF:
953 *pipe = PIPE_B;
954 break;
955 case TRANS_DDI_EDP_INPUT_C_ONOFF:
956 *pipe = PIPE_C;
957 break;
958 }
959
960 return true;
961 } else {
962 for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
963 tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
964
965 if ((tmp & TRANS_DDI_PORT_MASK)
966 == TRANS_DDI_SELECT_PORT(port)) {
967 *pipe = i;
968 return true;
969 }
Daniel Vetter85234cd2012-07-02 13:27:29 +0200970 }
971 }
972
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300973 DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +0200974
Jesse Barnes22f9fe52013-04-02 10:03:55 -0700975 return false;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200976}
977
Paulo Zanonifc914632012-10-05 12:05:54 -0300978void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
979{
980 struct drm_crtc *crtc = &intel_crtc->base;
981 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
982 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
983 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Daniel Vetter3b117c82013-04-17 20:15:07 +0200984 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -0300985
Paulo Zanonibb523fc2012-10-23 18:29:56 -0200986 if (cpu_transcoder != TRANSCODER_EDP)
987 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
988 TRANS_CLK_SEL_PORT(port));
Paulo Zanonifc914632012-10-05 12:05:54 -0300989}
990
991void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
992{
993 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Daniel Vetter3b117c82013-04-17 20:15:07 +0200994 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -0300995
Paulo Zanonibb523fc2012-10-23 18:29:56 -0200996 if (cpu_transcoder != TRANSCODER_EDP)
997 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
998 TRANS_CLK_SEL_DISABLED);
Paulo Zanonifc914632012-10-05 12:05:54 -0300999}
1000
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001001static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001002{
Paulo Zanonic19b0662012-10-15 15:51:41 -03001003 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001004 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Daniel Vetter30cf6db2014-04-24 23:54:58 +02001005 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001006 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001007 int type = intel_encoder->type;
1008
Daniel Vetter30cf6db2014-04-24 23:54:58 +02001009 if (crtc->config.has_audio) {
1010 DRM_DEBUG_DRIVER("Audio on pipe %c on DDI\n",
1011 pipe_name(crtc->pipe));
1012
1013 /* write eld */
1014 DRM_DEBUG_DRIVER("DDI audio: write eld information\n");
1015 intel_write_eld(encoder, &crtc->config.adjusted_mode);
1016 }
1017
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001018 if (type == INTEL_OUTPUT_EDP) {
1019 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01001020 intel_edp_panel_on(intel_dp);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001021 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001022
Daniel Vetterde7cfc62014-06-25 22:01:54 +03001023 WARN_ON(crtc->config.ddi_pll_sel == PORT_CLK_SEL_NONE);
1024 I915_WRITE(PORT_CLK_SEL(port), crtc->config.ddi_pll_sel);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001025
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001026 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
Paulo Zanonic19b0662012-10-15 15:51:41 -03001027 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Daniel Vetter30cf6db2014-04-24 23:54:58 +02001028 struct intel_digital_port *intel_dig_port =
1029 enc_to_dig_port(encoder);
1030
1031 intel_dp->DP = intel_dig_port->saved_port_bits |
1032 DDI_BUF_CTL_ENABLE | DDI_BUF_EMP_400MV_0DB_HSW;
1033 intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001034
1035 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1036 intel_dp_start_link_train(intel_dp);
1037 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001038 if (port != PORT_A)
1039 intel_dp_stop_link_train(intel_dp);
Daniel Vetter30cf6db2014-04-24 23:54:58 +02001040 } else if (type == INTEL_OUTPUT_HDMI) {
1041 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
1042
1043 intel_hdmi->set_infoframes(encoder,
1044 crtc->config.has_hdmi_sink,
1045 &crtc->config.adjusted_mode);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001046 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001047}
1048
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001049static void intel_ddi_post_disable(struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001050{
1051 struct drm_encoder *encoder = &intel_encoder->base;
1052 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
1053 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001054 int type = intel_encoder->type;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001055 uint32_t val;
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001056 bool wait = false;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001057
1058 val = I915_READ(DDI_BUF_CTL(port));
1059 if (val & DDI_BUF_CTL_ENABLE) {
1060 val &= ~DDI_BUF_CTL_ENABLE;
1061 I915_WRITE(DDI_BUF_CTL(port), val);
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001062 wait = true;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001063 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001064
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001065 val = I915_READ(DP_TP_CTL(port));
1066 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1067 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1068 I915_WRITE(DP_TP_CTL(port), val);
1069
1070 if (wait)
1071 intel_wait_ddi_buf_idle(dev_priv, port);
1072
Jani Nikula76bb80e2013-11-15 15:29:57 +02001073 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001074 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jani Nikula76bb80e2013-11-15 15:29:57 +02001075 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Jani Nikula24f3e092014-03-17 16:43:36 +02001076 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001077 intel_edp_panel_off(intel_dp);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001078 }
1079
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001080 I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
1081}
1082
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001083static void intel_enable_ddi(struct intel_encoder *intel_encoder)
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001084{
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001085 struct drm_encoder *encoder = &intel_encoder->base;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001086 struct drm_crtc *crtc = encoder->crtc;
1087 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1088 int pipe = intel_crtc->pipe;
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001089 struct drm_device *dev = encoder->dev;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001090 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001091 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1092 int type = intel_encoder->type;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001093 uint32_t tmp;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001094
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001095 if (type == INTEL_OUTPUT_HDMI) {
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001096 struct intel_digital_port *intel_dig_port =
1097 enc_to_dig_port(encoder);
1098
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001099 /* In HDMI/DVI mode, the port width, and swing/emphasis values
1100 * are ignored so nothing special needs to be done besides
1101 * enabling the port.
1102 */
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001103 I915_WRITE(DDI_BUF_CTL(port),
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001104 intel_dig_port->saved_port_bits |
1105 DDI_BUF_CTL_ENABLE);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001106 } else if (type == INTEL_OUTPUT_EDP) {
1107 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1108
Imre Deak3ab9c632013-05-03 12:57:41 +03001109 if (port == PORT_A)
1110 intel_dp_stop_link_train(intel_dp);
1111
Daniel Vetter4be73782014-01-17 14:39:48 +01001112 intel_edp_backlight_on(intel_dp);
Rodrigo Vivi49065572013-07-11 18:45:05 -03001113 intel_edp_psr_enable(intel_dp);
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001114 }
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001115
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001116 if (intel_crtc->config.has_audio) {
Paulo Zanonid45a0bf2014-05-21 17:29:31 -03001117 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001118 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1119 tmp |= ((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) << (pipe * 4));
1120 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
1121 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001122}
1123
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001124static void intel_disable_ddi(struct intel_encoder *intel_encoder)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001125{
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001126 struct drm_encoder *encoder = &intel_encoder->base;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001127 struct drm_crtc *crtc = encoder->crtc;
1128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1129 int pipe = intel_crtc->pipe;
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001130 int type = intel_encoder->type;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001131 struct drm_device *dev = encoder->dev;
1132 struct drm_i915_private *dev_priv = dev->dev_private;
1133 uint32_t tmp;
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001134
Paulo Zanonid45a0bf2014-05-21 17:29:31 -03001135 /* We can't touch HSW_AUD_PIN_ELD_CP_VLD uncionditionally because this
1136 * register is part of the power well on Haswell. */
1137 if (intel_crtc->config.has_audio) {
1138 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1139 tmp &= ~((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) <<
1140 (pipe * 4));
1141 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
1142 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
1143 }
Paulo Zanoni2831d8422013-03-06 20:03:09 -03001144
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001145 if (type == INTEL_OUTPUT_EDP) {
1146 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1147
Rodrigo Vivi49065572013-07-11 18:45:05 -03001148 intel_edp_psr_disable(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001149 intel_edp_backlight_off(intel_dp);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001150 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001151}
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001152
Paulo Zanonib8fc2f62012-10-23 18:30:05 -02001153int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001154{
Paulo Zanonie39bf982013-11-02 21:07:36 -07001155 struct drm_device *dev = dev_priv->dev;
Paulo Zanonia4006642013-08-06 18:57:11 -03001156 uint32_t lcpll = I915_READ(LCPLL_CTL);
Paulo Zanonie39bf982013-11-02 21:07:36 -07001157 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
Paulo Zanonia4006642013-08-06 18:57:11 -03001158
Paulo Zanonie39bf982013-11-02 21:07:36 -07001159 if (lcpll & LCPLL_CD_SOURCE_FCLK) {
Paulo Zanonia4006642013-08-06 18:57:11 -03001160 return 800000;
Damien Lespiaue3589902014-02-07 19:12:50 +00001161 } else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT) {
Paulo Zanonib2b877f2013-05-03 17:23:42 -03001162 return 450000;
Paulo Zanonie39bf982013-11-02 21:07:36 -07001163 } else if (freq == LCPLL_CLK_FREQ_450) {
Paulo Zanonib2b877f2013-05-03 17:23:42 -03001164 return 450000;
Paulo Zanonie39bf982013-11-02 21:07:36 -07001165 } else if (IS_HASWELL(dev)) {
1166 if (IS_ULT(dev))
1167 return 337500;
1168 else
1169 return 540000;
1170 } else {
1171 if (freq == LCPLL_CLK_FREQ_54O_BDW)
1172 return 540000;
1173 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
1174 return 337500;
1175 else
1176 return 675000;
1177 }
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001178}
1179
Daniel Vettere0b01be2014-06-25 22:02:01 +03001180static void hsw_ddi_pll_enable(struct drm_i915_private *dev_priv,
1181 struct intel_shared_dpll *pll)
1182{
Daniel Vettere0b01be2014-06-25 22:02:01 +03001183 I915_WRITE(WRPLL_CTL(pll->id), pll->hw_state.wrpll);
1184 POSTING_READ(WRPLL_CTL(pll->id));
1185 udelay(20);
1186}
1187
Daniel Vetter12030432014-06-25 22:02:00 +03001188static void hsw_ddi_pll_disable(struct drm_i915_private *dev_priv,
1189 struct intel_shared_dpll *pll)
1190{
1191 uint32_t val;
1192
1193 val = I915_READ(WRPLL_CTL(pll->id));
Daniel Vetter12030432014-06-25 22:02:00 +03001194 I915_WRITE(WRPLL_CTL(pll->id), val & ~WRPLL_PLL_ENABLE);
1195 POSTING_READ(WRPLL_CTL(pll->id));
1196}
1197
Daniel Vetterd452c5b2014-07-04 11:27:39 -03001198static bool hsw_ddi_pll_get_hw_state(struct drm_i915_private *dev_priv,
1199 struct intel_shared_dpll *pll,
1200 struct intel_dpll_hw_state *hw_state)
1201{
1202 uint32_t val;
1203
1204 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_PLLS))
1205 return false;
1206
1207 val = I915_READ(WRPLL_CTL(pll->id));
1208 hw_state->wrpll = val;
1209
1210 return val & WRPLL_PLL_ENABLE;
1211}
1212
Daniel Vetter9cd86932014-06-25 22:01:57 +03001213static char *hsw_ddi_pll_names[] = {
1214 "WRPLL 1",
1215 "WRPLL 2",
1216};
1217
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001218void intel_ddi_pll_init(struct drm_device *dev)
1219{
1220 struct drm_i915_private *dev_priv = dev->dev_private;
1221 uint32_t val = I915_READ(LCPLL_CTL);
Daniel Vetter9cd86932014-06-25 22:01:57 +03001222 int i;
1223
Daniel Vetter716c2e52014-06-25 22:02:02 +03001224 dev_priv->num_shared_dpll = 2;
Daniel Vetter9cd86932014-06-25 22:01:57 +03001225
Daniel Vetter716c2e52014-06-25 22:02:02 +03001226 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter9cd86932014-06-25 22:01:57 +03001227 dev_priv->shared_dplls[i].id = i;
1228 dev_priv->shared_dplls[i].name = hsw_ddi_pll_names[i];
Daniel Vetter12030432014-06-25 22:02:00 +03001229 dev_priv->shared_dplls[i].disable = hsw_ddi_pll_disable;
Daniel Vettere0b01be2014-06-25 22:02:01 +03001230 dev_priv->shared_dplls[i].enable = hsw_ddi_pll_enable;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03001231 dev_priv->shared_dplls[i].get_hw_state =
1232 hsw_ddi_pll_get_hw_state;
Daniel Vetter9cd86932014-06-25 22:01:57 +03001233 }
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001234
1235 /* The LCPLL register should be turned on by the BIOS. For now let's
1236 * just check its state and print errors in case something is wrong.
1237 * Don't even try to turn it on.
1238 */
1239
Paulo Zanonib2b877f2013-05-03 17:23:42 -03001240 DRM_DEBUG_KMS("CDCLK running at %dKHz\n",
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001241 intel_ddi_get_cdclk_freq(dev_priv));
1242
1243 if (val & LCPLL_CD_SOURCE_FCLK)
1244 DRM_ERROR("CDCLK source is not LCPLL\n");
1245
1246 if (val & LCPLL_PLL_DISABLE)
1247 DRM_ERROR("LCPLL is disabled\n");
1248}
Paulo Zanonic19b0662012-10-15 15:51:41 -03001249
1250void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder)
1251{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001252 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
1253 struct intel_dp *intel_dp = &intel_dig_port->dp;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001254 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001255 enum port port = intel_dig_port->port;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001256 uint32_t val;
Syam Sidhardhanf3e227d2013-02-25 04:05:38 +05301257 bool wait = false;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001258
1259 if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
1260 val = I915_READ(DDI_BUF_CTL(port));
1261 if (val & DDI_BUF_CTL_ENABLE) {
1262 val &= ~DDI_BUF_CTL_ENABLE;
1263 I915_WRITE(DDI_BUF_CTL(port), val);
1264 wait = true;
1265 }
1266
1267 val = I915_READ(DP_TP_CTL(port));
1268 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1269 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1270 I915_WRITE(DP_TP_CTL(port), val);
1271 POSTING_READ(DP_TP_CTL(port));
1272
1273 if (wait)
1274 intel_wait_ddi_buf_idle(dev_priv, port);
1275 }
1276
1277 val = DP_TP_CTL_ENABLE | DP_TP_CTL_MODE_SST |
1278 DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
Jani Nikula6aba5b62013-10-04 15:08:10 +03001279 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001280 val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
1281 I915_WRITE(DP_TP_CTL(port), val);
1282 POSTING_READ(DP_TP_CTL(port));
1283
1284 intel_dp->DP |= DDI_BUF_CTL_ENABLE;
1285 I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
1286 POSTING_READ(DDI_BUF_CTL(port));
1287
1288 udelay(600);
1289}
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001290
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02001291void intel_ddi_fdi_disable(struct drm_crtc *crtc)
1292{
1293 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1294 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1295 uint32_t val;
1296
1297 intel_ddi_post_disable(intel_encoder);
1298
1299 val = I915_READ(_FDI_RXA_CTL);
1300 val &= ~FDI_RX_ENABLE;
1301 I915_WRITE(_FDI_RXA_CTL, val);
1302
1303 val = I915_READ(_FDI_RXA_MISC);
1304 val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1305 val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1306 I915_WRITE(_FDI_RXA_MISC, val);
1307
1308 val = I915_READ(_FDI_RXA_CTL);
1309 val &= ~FDI_PCDCLK;
1310 I915_WRITE(_FDI_RXA_CTL, val);
1311
1312 val = I915_READ(_FDI_RXA_CTL);
1313 val &= ~FDI_RX_PLL_ENABLE;
1314 I915_WRITE(_FDI_RXA_CTL, val);
1315}
1316
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001317static void intel_ddi_hot_plug(struct intel_encoder *intel_encoder)
1318{
1319 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
1320 int type = intel_encoder->type;
1321
1322 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP)
1323 intel_dp_check_link_status(intel_dp);
1324}
1325
Ville Syrjälä6801c182013-09-24 14:24:05 +03001326void intel_ddi_get_config(struct intel_encoder *encoder,
1327 struct intel_crtc_config *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001328{
1329 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
1330 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1331 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1332 u32 temp, flags = 0;
1333
1334 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1335 if (temp & TRANS_DDI_PHSYNC)
1336 flags |= DRM_MODE_FLAG_PHSYNC;
1337 else
1338 flags |= DRM_MODE_FLAG_NHSYNC;
1339 if (temp & TRANS_DDI_PVSYNC)
1340 flags |= DRM_MODE_FLAG_PVSYNC;
1341 else
1342 flags |= DRM_MODE_FLAG_NVSYNC;
1343
1344 pipe_config->adjusted_mode.flags |= flags;
Ville Syrjälä42571ae2013-09-06 23:29:00 +03001345
1346 switch (temp & TRANS_DDI_BPC_MASK) {
1347 case TRANS_DDI_BPC_6:
1348 pipe_config->pipe_bpp = 18;
1349 break;
1350 case TRANS_DDI_BPC_8:
1351 pipe_config->pipe_bpp = 24;
1352 break;
1353 case TRANS_DDI_BPC_10:
1354 pipe_config->pipe_bpp = 30;
1355 break;
1356 case TRANS_DDI_BPC_12:
1357 pipe_config->pipe_bpp = 36;
1358 break;
1359 default:
1360 break;
1361 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001362
1363 switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
1364 case TRANS_DDI_MODE_SELECT_HDMI:
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001365 pipe_config->has_hdmi_sink = true;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001366 case TRANS_DDI_MODE_SELECT_DVI:
1367 case TRANS_DDI_MODE_SELECT_FDI:
1368 break;
1369 case TRANS_DDI_MODE_SELECT_DP_SST:
1370 case TRANS_DDI_MODE_SELECT_DP_MST:
1371 pipe_config->has_dp_encoder = true;
1372 intel_dp_get_m_n(intel_crtc, pipe_config);
1373 break;
1374 default:
1375 break;
1376 }
Daniel Vetter10214422013-11-18 07:38:16 +01001377
Paulo Zanonia60551b2014-05-21 16:23:20 -03001378 if (intel_display_power_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
1379 temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1380 if (temp & (AUDIO_OUTPUT_ENABLE_A << (intel_crtc->pipe * 4)))
1381 pipe_config->has_audio = true;
1382 }
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001383
Daniel Vetter10214422013-11-18 07:38:16 +01001384 if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp_bpp &&
1385 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1386 /*
1387 * This is a big fat ugly hack.
1388 *
1389 * Some machines in UEFI boot mode provide us a VBT that has 18
1390 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1391 * unknown we fail to light up. Yet the same BIOS boots up with
1392 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1393 * max, not what it tells us to use.
1394 *
1395 * Note: This will still be broken if the eDP panel is not lit
1396 * up by the BIOS, and thus we can't get the mode at module
1397 * load.
1398 */
1399 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1400 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1401 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1402 }
Jesse Barnes11578552014-01-21 12:42:10 -08001403
1404 intel_ddi_clock_get(encoder, pipe_config);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001405}
1406
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001407static void intel_ddi_destroy(struct drm_encoder *encoder)
1408{
1409 /* HDMI has nothing special to destroy, so we can go with this. */
1410 intel_dp_encoder_destroy(encoder);
1411}
1412
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001413static bool intel_ddi_compute_config(struct intel_encoder *encoder,
1414 struct intel_crtc_config *pipe_config)
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001415{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001416 int type = encoder->type;
Daniel Vettereccb1402013-05-22 00:50:22 +02001417 int port = intel_ddi_get_encoder_port(encoder);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001418
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001419 WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001420
Daniel Vettereccb1402013-05-22 00:50:22 +02001421 if (port == PORT_A)
1422 pipe_config->cpu_transcoder = TRANSCODER_EDP;
1423
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001424 if (type == INTEL_OUTPUT_HDMI)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001425 return intel_hdmi_compute_config(encoder, pipe_config);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001426 else
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001427 return intel_dp_compute_config(encoder, pipe_config);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001428}
1429
1430static const struct drm_encoder_funcs intel_ddi_funcs = {
1431 .destroy = intel_ddi_destroy,
1432};
1433
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001434static struct intel_connector *
1435intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
1436{
1437 struct intel_connector *connector;
1438 enum port port = intel_dig_port->port;
1439
1440 connector = kzalloc(sizeof(*connector), GFP_KERNEL);
1441 if (!connector)
1442 return NULL;
1443
1444 intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
1445 if (!intel_dp_init_connector(intel_dig_port, connector)) {
1446 kfree(connector);
1447 return NULL;
1448 }
1449
1450 return connector;
1451}
1452
1453static struct intel_connector *
1454intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
1455{
1456 struct intel_connector *connector;
1457 enum port port = intel_dig_port->port;
1458
1459 connector = kzalloc(sizeof(*connector), GFP_KERNEL);
1460 if (!connector)
1461 return NULL;
1462
1463 intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
1464 intel_hdmi_init_connector(intel_dig_port, connector);
1465
1466 return connector;
1467}
1468
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001469void intel_ddi_init(struct drm_device *dev, enum port port)
1470{
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001471 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001472 struct intel_digital_port *intel_dig_port;
1473 struct intel_encoder *intel_encoder;
1474 struct drm_encoder *encoder;
1475 struct intel_connector *hdmi_connector = NULL;
1476 struct intel_connector *dp_connector = NULL;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001477 bool init_hdmi, init_dp;
1478
1479 init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
1480 dev_priv->vbt.ddi_port_info[port].supports_hdmi);
1481 init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
1482 if (!init_dp && !init_hdmi) {
1483 DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible\n",
1484 port_name(port));
1485 init_hdmi = true;
1486 init_dp = true;
1487 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001488
Daniel Vetterb14c5672013-09-19 12:18:32 +02001489 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001490 if (!intel_dig_port)
1491 return;
1492
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001493 intel_encoder = &intel_dig_port->base;
1494 encoder = &intel_encoder->base;
1495
1496 drm_encoder_init(dev, encoder, &intel_ddi_funcs,
1497 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001498
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001499 intel_encoder->compute_config = intel_ddi_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001500 intel_encoder->enable = intel_enable_ddi;
1501 intel_encoder->pre_enable = intel_ddi_pre_enable;
1502 intel_encoder->disable = intel_disable_ddi;
1503 intel_encoder->post_disable = intel_ddi_post_disable;
1504 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001505 intel_encoder->get_config = intel_ddi_get_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001506
1507 intel_dig_port->port = port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001508 intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
1509 (DDI_BUF_PORT_REVERSAL |
1510 DDI_A_4_LANES);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001511
1512 intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
1513 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Ville Syrjäläbc079e82014-03-03 16:15:28 +02001514 intel_encoder->cloneable = 0;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001515 intel_encoder->hot_plug = intel_ddi_hot_plug;
1516
Dave Airlie13cf5502014-06-18 11:29:35 +10001517 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
1518 dev_priv->hpd_irq_port[port] = intel_dig_port;
1519
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001520 if (init_dp)
1521 dp_connector = intel_ddi_init_dp_connector(intel_dig_port);
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02001522
Paulo Zanoni311a2092013-09-12 17:12:18 -03001523 /* In theory we don't need the encoder->type check, but leave it just in
1524 * case we have some really bad VBTs... */
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001525 if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi)
1526 hdmi_connector = intel_ddi_init_hdmi_connector(intel_dig_port);
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02001527
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001528 if (!dp_connector && !hdmi_connector) {
1529 drm_encoder_cleanup(encoder);
1530 kfree(intel_dig_port);
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02001531 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001532}