blob: dee5ed4f7b6e182d0c0294d2928786c36b257b50 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
5 *
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 *
David Brownell75862692005-09-23 17:14:37 -070010 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
12 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * The bridge optimization stuff has been removed. If you really
14 * have a silly BIOS which is unable to set your host bridge right,
15 * use the PowerTweak utility (see http://powertweak.sourceforge.net).
16 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/types.h>
19#include <linux/kernel.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040020#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/pci.h>
22#include <linux/init.h>
23#include <linux/delay.h>
Len Brown25be5e62005-05-27 04:21:50 -040024#include <linux/acpi.h>
bjorn.helgaas@hp.com9f23ed32007-12-17 14:09:38 -070025#include <linux/kallsyms.h>
Andreas Petlund75e07fc2008-11-20 20:42:25 -080026#include <linux/dmi.h>
Alexander Duyck649426e2009-03-05 13:57:28 -050027#include <linux/pci-aspm.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090028#include <linux/ioport.h>
Arjan van de Ven32098742012-01-30 20:52:07 -080029#include <linux/sched.h>
30#include <linux/ktime.h>
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010031#include <asm/dma.h> /* isa_dma_bridge_buggy */
Greg KHbc56b9e2005-04-08 14:53:31 +090032#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Yuji Shimada32a9a6822009-03-16 17:13:39 +090034/*
Jacob Pan253d2e52010-07-16 10:19:22 -070035 * Decoding should be disabled for a PCI device during BAR sizing to avoid
36 * conflict. But doing so may cause problems on host bridge and perhaps other
37 * key system devices. For devices that need to have mmio decoding always-on,
38 * we need to set the dev->mmio_always_on bit.
39 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050040static void quirk_mmio_always_on(struct pci_dev *dev)
Jacob Pan253d2e52010-07-16 10:19:22 -070041{
Yinghai Lu52d21b52012-02-23 23:46:53 -080042 dev->mmio_always_on = 1;
Jacob Pan253d2e52010-07-16 10:19:22 -070043}
Yinghai Lu52d21b52012-02-23 23:46:53 -080044DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
45 PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
Jacob Pan253d2e52010-07-16 10:19:22 -070046
Doug Thompsonbd8481e2006-05-08 17:06:09 -070047/* The Mellanox Tavor device gives false positive parity errors
48 * Mark this device with a broken_parity_status, to allow
49 * PCI scanning code to "skip" this now blacklisted device.
50 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050051static void quirk_mellanox_tavor(struct pci_dev *dev)
Doug Thompsonbd8481e2006-05-08 17:06:09 -070052{
53 dev->broken_parity_status = 1; /* This device gives false positives */
54}
55DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
56DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
57
Linus Torvalds1da177e2005-04-16 15:20:36 -070058/* Deal with broken BIOS'es that neglect to enable passive release,
59 which can cause problems in combination with the 82441FX/PPro MTRRs */
Alan Cox1597cac2006-12-04 15:14:45 -080060static void quirk_passive_release(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070061{
62 struct pci_dev *d = NULL;
63 unsigned char dlc;
64
65 /* We have to make sure a particular bit is set in the PIIX3
66 ISA bridge, so we have to go out and find it. */
67 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
68 pci_read_config_byte(d, 0x82, &dlc);
69 if (!(dlc & 1<<1)) {
Adam Jackson999da9f2008-12-01 14:30:29 -080070 dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 dlc |= 1<<1;
72 pci_write_config_byte(d, 0x82, dlc);
73 }
74 }
75}
Andrew Morton652c5382007-11-21 15:07:13 -080076DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
77DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79/* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
80 but VIA don't answer queries. If you happen to have good contacts at VIA
81 ask them for me please -- Alan
82
83 This appears to be BIOS not version dependent. So presumably there is a
84 chipset level fix */
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Bill Pemberton15856ad2012-11-21 15:35:00 -050086static void quirk_isa_dma_hangs(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070087{
88 if (!isa_dma_bridge_buggy) {
89 isa_dma_bridge_buggy=1;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -070090 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 }
92}
93 /*
94 * Its not totally clear which chipsets are the problematic ones
95 * We know 82C586 and 82C596 variants are affected.
96 */
Andrew Morton652c5382007-11-21 15:07:13 -080097DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
98DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
99DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
100DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
101DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
102DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
103DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105/*
Len Brown4731fdc2010-09-24 21:02:27 -0400106 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
107 * for some HT machines to use C4 w/o hanging.
108 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500109static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
Len Brown4731fdc2010-09-24 21:02:27 -0400110{
111 u32 pmbase;
112 u16 pm1a;
113
114 pci_read_config_dword(dev, 0x40, &pmbase);
115 pmbase = pmbase & 0xff80;
116 pm1a = inw(pmbase);
117
118 if (pm1a & 0x10) {
119 dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
120 outw(0x10, pmbase);
121 }
122}
123DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
124
125/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 * Chipsets where PCI->PCI transfers vanish or hang
127 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500128static void quirk_nopcipci(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129{
130 if ((pci_pci_problems & PCIPCI_FAIL)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700131 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 pci_pci_problems |= PCIPCI_FAIL;
133 }
134}
Andrew Morton652c5382007-11-21 15:07:13 -0800135DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
136DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
Alan Cox236561e2006-09-30 23:27:03 -0700137
Bill Pemberton15856ad2012-11-21 15:35:00 -0500138static void quirk_nopciamd(struct pci_dev *dev)
Alan Cox236561e2006-09-30 23:27:03 -0700139{
140 u8 rev;
141 pci_read_config_byte(dev, 0x08, &rev);
142 if (rev == 0x13) {
143 /* Erratum 24 */
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700144 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
Alan Cox236561e2006-09-30 23:27:03 -0700145 pci_pci_problems |= PCIAGP_FAIL;
146 }
147}
Andrew Morton652c5382007-11-21 15:07:13 -0800148DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
150/*
151 * Triton requires workarounds to be used by the drivers
152 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500153static void quirk_triton(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154{
155 if ((pci_pci_problems&PCIPCI_TRITON)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700156 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 pci_pci_problems |= PCIPCI_TRITON;
158 }
159}
Andrew Morton652c5382007-11-21 15:07:13 -0800160DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
161DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
162DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
163DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164
165/*
166 * VIA Apollo KT133 needs PCI latency patch
167 * Made according to a windows driver based patch by George E. Breese
168 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
Justin P. Mattock631dd1a2010-10-18 11:03:14 +0200169 * and http://www.georgebreese.com/net/software/#PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
171 * the info on which Mr Breese based his work.
172 *
173 * Updated based on further information from the site and also on
174 * information provided by VIA
175 */
Alan Cox1597cac2006-12-04 15:14:45 -0800176static void quirk_vialatency(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177{
178 struct pci_dev *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 u8 busarb;
180 /* Ok we have a potential problem chipset here. Now see if we have
181 a buggy southbridge */
182
183 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
184 if (p!=NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
186 /* Check for buggy part revisions */
Auke Kok2b1afa82007-10-29 14:55:02 -0700187 if (p->revision < 0x40 || p->revision > 0x42)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 goto exit;
189 } else {
190 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
191 if (p==NULL) /* No problem parts */
192 goto exit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 /* Check for buggy part revisions */
Auke Kok2b1afa82007-10-29 14:55:02 -0700194 if (p->revision < 0x10 || p->revision > 0x12)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 goto exit;
196 }
197
198 /*
199 * Ok we have the problem. Now set the PCI master grant to
200 * occur every master grant. The apparent bug is that under high
201 * PCI load (quite common in Linux of course) you can get data
202 * loss when the CPU is held off the bus for 3 bus master requests
203 * This happens to include the IDE controllers....
204 *
205 * VIA only apply this fix when an SB Live! is present but under
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300206 * both Linux and Windows this isn't enough, and we have seen
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 * corruption without SB Live! but with things like 3 UDMA IDE
208 * controllers. So we ignore that bit of the VIA recommendation..
209 */
210
211 pci_read_config_byte(dev, 0x76, &busarb);
212 /* Set bit 4 and bi 5 of byte 76 to 0x01
213 "Master priority rotation on every PCI master grant */
214 busarb &= ~(1<<5);
215 busarb |= (1<<4);
216 pci_write_config_byte(dev, 0x76, busarb);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700217 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218exit:
219 pci_dev_put(p);
220}
Andrew Morton652c5382007-11-21 15:07:13 -0800221DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
222DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
223DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
Alan Cox1597cac2006-12-04 15:14:45 -0800224/* Must restore this on a resume from RAM */
Andrew Morton652c5382007-11-21 15:07:13 -0800225DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
226DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
227DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228
229/*
230 * VIA Apollo VP3 needs ETBF on BT848/878
231 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500232static void quirk_viaetbf(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233{
234 if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700235 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 pci_pci_problems |= PCIPCI_VIAETBF;
237 }
238}
Andrew Morton652c5382007-11-21 15:07:13 -0800239DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240
Bill Pemberton15856ad2012-11-21 15:35:00 -0500241static void quirk_vsfx(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242{
243 if ((pci_pci_problems&PCIPCI_VSFX)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700244 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 pci_pci_problems |= PCIPCI_VSFX;
246 }
247}
Andrew Morton652c5382007-11-21 15:07:13 -0800248DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249
250/*
251 * Ali Magik requires workarounds to be used by the drivers
252 * that DMA to AGP space. Latency must be set to 0xA and triton
253 * workaround applied too
254 * [Info kindly provided by ALi]
255 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500256static void quirk_alimagik(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257{
258 if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700259 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
261 }
262}
Andrew Morton652c5382007-11-21 15:07:13 -0800263DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
264DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
266/*
267 * Natoma has some interesting boundary conditions with Zoran stuff
268 * at least
269 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500270static void quirk_natoma(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271{
272 if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700273 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 pci_pci_problems |= PCIPCI_NATOMA;
275 }
276}
Andrew Morton652c5382007-11-21 15:07:13 -0800277DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
278DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
279DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
280DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
281DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
282DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283
284/*
285 * This chip can cause PCI parity errors if config register 0xA0 is read
286 * while DMAs are occurring.
287 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500288static void quirk_citrine(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289{
290 dev->cfg_size = 0xA0;
291}
Andrew Morton652c5382007-11-21 15:07:13 -0800292DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293
294/*
295 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
296 * If it's needed, re-allocate the region.
297 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500298static void quirk_s3_64M(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299{
300 struct resource *r = &dev->resource[0];
301
302 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
303 r->start = 0;
304 r->end = 0x3ffffff;
305 }
306}
Andrew Morton652c5382007-11-21 15:07:13 -0800307DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
308DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500310/*
311 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
312 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
313 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
314 * (which conflicts w/ BAR1's memory range).
315 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500316static void quirk_cs5536_vsa(struct pci_dev *dev)
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500317{
318 if (pci_resource_len(dev, 0) != 8) {
319 struct resource *res = &dev->resource[0];
320 res->end = res->start + 8 - 1;
321 dev_info(&dev->dev, "CS5536 ISA bridge bug detected "
322 "(incorrect header); workaround applied.\n");
323 }
324}
325DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
326
Yinghai Lu65195c72013-04-12 12:44:15 +0000327static void quirk_io_region(struct pci_dev *dev, int port,
328 unsigned size, int nr, const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329{
Yinghai Lu65195c72013-04-12 12:44:15 +0000330 u16 region;
331 struct pci_bus_region bus_region;
332 struct resource *res = dev->resource + nr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
Yinghai Lu65195c72013-04-12 12:44:15 +0000334 pci_read_config_word(dev, port, &region);
335 region &= ~(size - 1);
David S. Miller085ae412005-08-08 13:19:08 -0700336
Yinghai Lu65195c72013-04-12 12:44:15 +0000337 if (!region)
338 return;
David S. Miller085ae412005-08-08 13:19:08 -0700339
Yinghai Lu65195c72013-04-12 12:44:15 +0000340 res->name = pci_name(dev);
341 res->flags = IORESOURCE_IO;
342
343 /* Convert from PCI bus to resource space */
344 bus_region.start = region;
345 bus_region.end = region + size - 1;
346 pcibios_bus_to_resource(dev, res, &bus_region);
347
348 if (!pci_claim_resource(dev, nr))
349 dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
350}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
352/*
353 * ATI Northbridge setups MCE the processor if you even
354 * read somewhere between 0x3b0->0x3bb or read 0x3d3
355 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500356static void quirk_ati_exploding_mce(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357{
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700358 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
360 request_region(0x3b0, 0x0C, "RadeonIGP");
361 request_region(0x3d3, 0x01, "RadeonIGP");
362}
Andrew Morton652c5382007-11-21 15:07:13 -0800363DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364
365/*
366 * Let's make the southbridge information explicit instead
367 * of having to worry about people probing the ACPI areas,
368 * for example.. (Yes, it happens, and if you read the wrong
369 * ACPI register it will put the machine to sleep with no
370 * way of waking it up again. Bummer).
371 *
372 * ALI M7101: Two IO regions pointed to by words at
373 * 0xE0 (64 bytes of ACPI registers)
374 * 0xE2 (32 bytes of SMB registers)
375 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500376static void quirk_ali7101_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377{
Yinghai Lu65195c72013-04-12 12:44:15 +0000378 quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
379 quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380}
Andrew Morton652c5382007-11-21 15:07:13 -0800381DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382
Linus Torvalds6693e742005-10-25 20:40:09 -0700383static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
384{
385 u32 devres;
386 u32 mask, size, base;
387
388 pci_read_config_dword(dev, port, &devres);
389 if ((devres & enable) != enable)
390 return;
391 mask = (devres >> 16) & 15;
392 base = devres & 0xffff;
393 size = 16;
394 for (;;) {
395 unsigned bit = size >> 1;
396 if ((bit & mask) == bit)
397 break;
398 size = bit;
399 }
400 /*
401 * For now we only print it out. Eventually we'll want to
402 * reserve it (at least if it's in the 0x1000+ range), but
403 * let's get enough confirmation reports first.
404 */
405 base &= -size;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700406 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
Linus Torvalds6693e742005-10-25 20:40:09 -0700407}
408
409static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
410{
411 u32 devres;
412 u32 mask, size, base;
413
414 pci_read_config_dword(dev, port, &devres);
415 if ((devres & enable) != enable)
416 return;
417 base = devres & 0xffff0000;
418 mask = (devres & 0x3f) << 16;
419 size = 128 << 16;
420 for (;;) {
421 unsigned bit = size >> 1;
422 if ((bit & mask) == bit)
423 break;
424 size = bit;
425 }
426 /*
427 * For now we only print it out. Eventually we'll want to
428 * reserve it, but let's get enough confirmation reports first.
429 */
430 base &= -size;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700431 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
Linus Torvalds6693e742005-10-25 20:40:09 -0700432}
433
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434/*
435 * PIIX4 ACPI: Two IO regions pointed to by longwords at
436 * 0x40 (64 bytes of ACPI registers)
Linus Torvalds08db2a72005-10-30 14:40:07 -0800437 * 0x90 (16 bytes of SMB registers)
Linus Torvalds6693e742005-10-25 20:40:09 -0700438 * and a few strange programmable PIIX4 device resources.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500440static void quirk_piix4_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441{
Yinghai Lu65195c72013-04-12 12:44:15 +0000442 u32 res_a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443
Yinghai Lu65195c72013-04-12 12:44:15 +0000444 quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
445 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
Linus Torvalds6693e742005-10-25 20:40:09 -0700446
447 /* Device resource A has enables for some of the other ones */
448 pci_read_config_dword(dev, 0x5c, &res_a);
449
450 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
451 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
452
453 /* Device resource D is just bitfields for static resources */
454
455 /* Device 12 enabled? */
456 if (res_a & (1 << 29)) {
457 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
458 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
459 }
460 /* Device 13 enabled? */
461 if (res_a & (1 << 30)) {
462 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
463 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
464 }
465 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
466 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467}
Andrew Morton652c5382007-11-21 15:07:13 -0800468DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
469DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470
Jiri Slabycdb97552011-02-28 10:45:09 +0100471#define ICH_PMBASE 0x40
472#define ICH_ACPI_CNTL 0x44
473#define ICH4_ACPI_EN 0x10
474#define ICH6_ACPI_EN 0x80
475#define ICH4_GPIOBASE 0x58
476#define ICH4_GPIO_CNTL 0x5c
477#define ICH4_GPIO_EN 0x10
478#define ICH6_GPIOBASE 0x48
479#define ICH6_GPIO_CNTL 0x4c
480#define ICH6_GPIO_EN 0x10
481
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482/*
483 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
484 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
485 * 0x58 (64 bytes of GPIO I/O space)
486 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500487static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488{
Jiri Slabycdb97552011-02-28 10:45:09 +0100489 u8 enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
Jiri Slaby87e3dc32011-02-28 10:45:10 +0100491 /*
492 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
493 * with low legacy (and fixed) ports. We don't know the decoding
494 * priority and can't tell whether the legacy device or the one created
495 * here is really at that address. This happens on boards with broken
496 * BIOSes.
497 */
498
Jiri Slabycdb97552011-02-28 10:45:09 +0100499 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000500 if (enable & ICH4_ACPI_EN)
501 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
502 "ICH4 ACPI/GPIO/TCO");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503
Jiri Slabycdb97552011-02-28 10:45:09 +0100504 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000505 if (enable & ICH4_GPIO_EN)
506 quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
507 "ICH4 GPIO");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508}
Andrew Morton652c5382007-11-21 15:07:13 -0800509DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
510DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
511DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
512DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
513DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
514DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
515DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
516DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
517DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
518DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519
Bill Pemberton15856ad2012-11-21 15:35:00 -0500520static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000521{
Jiri Slabycdb97552011-02-28 10:45:09 +0100522 u8 enable;
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000523
Jiri Slabycdb97552011-02-28 10:45:09 +0100524 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000525 if (enable & ICH6_ACPI_EN)
526 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
527 "ICH6 ACPI/GPIO/TCO");
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000528
Jiri Slabycdb97552011-02-28 10:45:09 +0100529 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000530 if (enable & ICH6_GPIO_EN)
531 quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
532 "ICH6 GPIO");
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000533}
Linus Torvalds894886e2008-12-06 10:10:10 -0800534
Bill Pemberton15856ad2012-11-21 15:35:00 -0500535static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
Linus Torvalds894886e2008-12-06 10:10:10 -0800536{
537 u32 val;
538 u32 size, base;
539
540 pci_read_config_dword(dev, reg, &val);
541
542 /* Enabled? */
543 if (!(val & 1))
544 return;
545 base = val & 0xfffc;
546 if (dynsize) {
547 /*
548 * This is not correct. It is 16, 32 or 64 bytes depending on
549 * register D31:F0:ADh bits 5:4.
550 *
551 * But this gets us at least _part_ of it.
552 */
553 size = 16;
554 } else {
555 size = 128;
556 }
557 base &= ~(size-1);
558
559 /* Just print it out for now. We should reserve it after more debugging */
560 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
561}
562
Bill Pemberton15856ad2012-11-21 15:35:00 -0500563static void quirk_ich6_lpc(struct pci_dev *dev)
Linus Torvalds894886e2008-12-06 10:10:10 -0800564{
565 /* Shared ACPI/GPIO decode with all ICH6+ */
566 ich6_lpc_acpi_gpio(dev);
567
568 /* ICH6-specific generic IO decode */
569 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
570 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
571}
572DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
573DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
574
Bill Pemberton15856ad2012-11-21 15:35:00 -0500575static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
Linus Torvalds894886e2008-12-06 10:10:10 -0800576{
577 u32 val;
578 u32 mask, base;
579
580 pci_read_config_dword(dev, reg, &val);
581
582 /* Enabled? */
583 if (!(val & 1))
584 return;
585
586 /*
587 * IO base in bits 15:2, mask in bits 23:18, both
588 * are dword-based
589 */
590 base = val & 0xfffc;
591 mask = (val >> 16) & 0xfc;
592 mask |= 3;
593
594 /* Just print it out for now. We should reserve it after more debugging */
595 dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
596}
597
598/* ICH7-10 has the same common LPC generic IO decode registers */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500599static void quirk_ich7_lpc(struct pci_dev *dev)
Linus Torvalds894886e2008-12-06 10:10:10 -0800600{
Jean Delvare5d9c0a72011-04-15 10:03:53 +0200601 /* We share the common ACPI/GPIO decode with ICH6 */
Linus Torvalds894886e2008-12-06 10:10:10 -0800602 ich6_lpc_acpi_gpio(dev);
603
604 /* And have 4 ICH7+ generic decodes */
605 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
606 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
607 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
608 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
609}
610DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
611DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
612DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
613DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
614DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
615DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
616DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
617DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
618DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
619DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
620DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
621DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
622DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000623
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624/*
625 * VIA ACPI: One IO region pointed to by longword at
626 * 0x48 or 0x20 (256 bytes of ACPI registers)
627 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500628static void quirk_vt82c586_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629{
Yinghai Lu65195c72013-04-12 12:44:15 +0000630 if (dev->revision & 0x10)
631 quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
632 "vt82c586 ACPI");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633}
Andrew Morton652c5382007-11-21 15:07:13 -0800634DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635
636/*
637 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
638 * 0x48 (256 bytes of ACPI registers)
639 * 0x70 (128 bytes of hardware monitoring register)
640 * 0x90 (16 bytes of SMB registers)
641 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500642static void quirk_vt82c686_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 quirk_vt82c586_acpi(dev);
645
Yinghai Lu65195c72013-04-12 12:44:15 +0000646 quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
647 "vt82c686 HW-mon");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648
Yinghai Lu65195c72013-04-12 12:44:15 +0000649 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650}
Andrew Morton652c5382007-11-21 15:07:13 -0800651DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400653/*
654 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
655 * 0x88 (128 bytes of power management registers)
656 * 0xd0 (16 bytes of SMB registers)
657 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500658static void quirk_vt8235_acpi(struct pci_dev *dev)
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400659{
Yinghai Lu65195c72013-04-12 12:44:15 +0000660 quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
661 quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400662}
663DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
664
Gabe Black1f56f4a2009-10-06 09:19:45 -0500665/*
666 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
667 * Disable fast back-to-back on the secondary bus segment
668 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500669static void quirk_xio2000a(struct pci_dev *dev)
Gabe Black1f56f4a2009-10-06 09:19:45 -0500670{
671 struct pci_dev *pdev;
672 u16 command;
673
674 dev_warn(&dev->dev, "TI XIO2000a quirk detected; "
675 "secondary bus fast back-to-back transfers disabled\n");
676 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
677 pci_read_config_word(pdev, PCI_COMMAND, &command);
678 if (command & PCI_COMMAND_FAST_BACK)
679 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
680 }
681}
682DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
683 quirk_xio2000a);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684
685#ifdef CONFIG_X86_IO_APIC
686
687#include <asm/io_apic.h>
688
689/*
690 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
691 * devices to the external APIC.
692 *
693 * TODO: When we have device-specific interrupt routers,
694 * this code will go away from quirks.
695 */
Alan Cox1597cac2006-12-04 15:14:45 -0800696static void quirk_via_ioapic(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697{
698 u8 tmp;
699
700 if (nr_ioapics < 1)
701 tmp = 0; /* nothing routed to external APIC */
702 else
703 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
704
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700705 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 tmp == 0 ? "Disa" : "Ena");
707
708 /* Offset 0x58: External APIC IRQ output control */
709 pci_write_config_byte (dev, 0x58, tmp);
710}
Andrew Morton652c5382007-11-21 15:07:13 -0800711DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200712DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713
714/*
Karsten Wiesea1740912005-09-03 15:56:33 -0700715 * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
716 * This leads to doubled level interrupt rates.
717 * Set this bit to get rid of cycle wastage.
718 * Otherwise uncritical.
719 */
Alan Cox1597cac2006-12-04 15:14:45 -0800720static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
Karsten Wiesea1740912005-09-03 15:56:33 -0700721{
722 u8 misc_control2;
723#define BYPASS_APIC_DEASSERT 8
724
725 pci_read_config_byte(dev, 0x5B, &misc_control2);
726 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700727 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
Karsten Wiesea1740912005-09-03 15:56:33 -0700728 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
729 }
730}
731DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200732DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
Karsten Wiesea1740912005-09-03 15:56:33 -0700733
734/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 * The AMD io apic can hang the box when an apic irq is masked.
736 * We check all revs >= B0 (yet not in the pre production!) as the bug
737 * is currently marked NoFix
738 *
739 * We have multiple reports of hangs with this chipset that went away with
Alan Cox236561e2006-09-30 23:27:03 -0700740 * noapic specified. For the moment we assume it's the erratum. We may be wrong
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 * of course. However the advice is demonstrably good even if so..
742 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500743static void quirk_amd_ioapic(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744{
Auke Kok44c10132007-06-08 15:46:36 -0700745 if (dev->revision >= 0x02) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700746 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
747 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 }
749}
Andrew Morton652c5382007-11-21 15:07:13 -0800750DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751
Bill Pemberton15856ad2012-11-21 15:35:00 -0500752static void quirk_ioapic_rmw(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753{
754 if (dev->devfn == 0 && dev->bus->number == 0)
755 sis_apic_bug = 1;
756}
Andrew Morton652c5382007-11-21 15:07:13 -0800757DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758#endif /* CONFIG_X86_IO_APIC */
759
Peter Orubad556ad42007-05-15 13:59:13 +0200760/*
761 * Some settings of MMRBC can lead to data corruption so block changes.
762 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
763 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500764static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
Peter Orubad556ad42007-05-15 13:59:13 +0200765{
Auke Kokaa288d42007-08-27 16:17:47 -0700766 if (dev->subordinate && dev->revision <= 0x12) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700767 dev_info(&dev->dev, "AMD8131 rev %x detected; "
768 "disabling PCI-X MMRBC\n", dev->revision);
Peter Orubad556ad42007-05-15 13:59:13 +0200769 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
770 }
771}
772DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773
774/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 * FIXME: it is questionable that quirk_via_acpi
776 * is needed. It shows up as an ISA bridge, and does not
777 * support the PCI_INTERRUPT_LINE register at all. Therefore
778 * it seems like setting the pci_dev's 'irq' to the
779 * value of the ACPI SCI interrupt is only done for convenience.
780 * -jgarzik
781 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500782static void quirk_via_acpi(struct pci_dev *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783{
784 /*
785 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
786 */
787 u8 irq;
788 pci_read_config_byte(d, 0x42, &irq);
789 irq &= 0xf;
790 if (irq && (irq != 2))
791 d->irq = irq;
792}
Andrew Morton652c5382007-11-21 15:07:13 -0800793DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
794DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795
Daniel Drake09d60292006-09-25 16:52:19 -0700796
797/*
Alan Cox1597cac2006-12-04 15:14:45 -0800798 * VIA bridges which have VLink
Daniel Drake09d60292006-09-25 16:52:19 -0700799 */
Alan Cox1597cac2006-12-04 15:14:45 -0800800
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800801static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
802
803static void quirk_via_bridge(struct pci_dev *dev)
804{
805 /* See what bridge we have and find the device ranges */
806 switch (dev->device) {
807 case PCI_DEVICE_ID_VIA_82C686:
Jean Delvarecb7468e2007-01-31 23:48:12 -0800808 /* The VT82C686 is special, it attaches to PCI and can have
809 any device number. All its subdevices are functions of
810 that single device. */
811 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
812 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800813 break;
814 case PCI_DEVICE_ID_VIA_8237:
815 case PCI_DEVICE_ID_VIA_8237A:
816 via_vlink_dev_lo = 15;
817 break;
818 case PCI_DEVICE_ID_VIA_8235:
819 via_vlink_dev_lo = 16;
820 break;
821 case PCI_DEVICE_ID_VIA_8231:
822 case PCI_DEVICE_ID_VIA_8233_0:
823 case PCI_DEVICE_ID_VIA_8233A:
824 case PCI_DEVICE_ID_VIA_8233C_0:
825 via_vlink_dev_lo = 17;
826 break;
827 }
828}
829DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
830DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
831DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
832DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
833DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
834DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
835DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
836DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
Daniel Drake09d60292006-09-25 16:52:19 -0700837
Alan Cox1597cac2006-12-04 15:14:45 -0800838/**
839 * quirk_via_vlink - VIA VLink IRQ number update
840 * @dev: PCI device
841 *
842 * If the device we are dealing with is on a PIC IRQ we need to
843 * ensure that the IRQ line register which usually is not relevant
844 * for PCI cards, is actually written so that interrupts get sent
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800845 * to the right place.
846 * We only do this on systems where a VIA south bridge was detected,
847 * and only for VIA devices on the motherboard (see quirk_via_bridge
848 * above).
Alan Cox1597cac2006-12-04 15:14:45 -0800849 */
850
851static void quirk_via_vlink(struct pci_dev *dev)
Len Brown25be5e62005-05-27 04:21:50 -0400852{
853 u8 irq, new_irq;
854
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800855 /* Check if we have VLink at all */
856 if (via_vlink_dev_lo == -1)
Daniel Drake09d60292006-09-25 16:52:19 -0700857 return;
858
859 new_irq = dev->irq;
860
861 /* Don't quirk interrupts outside the legacy IRQ range */
862 if (!new_irq || new_irq > 15)
863 return;
864
Alan Cox1597cac2006-12-04 15:14:45 -0800865 /* Internal device ? */
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800866 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
867 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
Alan Cox1597cac2006-12-04 15:14:45 -0800868 return;
869
870 /* This is an internal VLink device on a PIC interrupt. The BIOS
871 ought to have set this but may not have, so we redo it */
872
Len Brown25be5e62005-05-27 04:21:50 -0400873 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
874 if (new_irq != irq) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700875 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
876 irq, new_irq);
Len Brown25be5e62005-05-27 04:21:50 -0400877 udelay(15); /* unknown if delay really needed */
878 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
879 }
880}
Alan Cox1597cac2006-12-04 15:14:45 -0800881DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
Len Brown25be5e62005-05-27 04:21:50 -0400882
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 * VIA VT82C598 has its device ID settable and many BIOSes
885 * set it to the ID of VT82C597 for backward compatibility.
886 * We need to switch it off to be able to recognize the real
887 * type of the chip.
888 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500889static void quirk_vt82c598_id(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890{
891 pci_write_config_byte(dev, 0xfc, 0);
892 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
893}
Andrew Morton652c5382007-11-21 15:07:13 -0800894DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895
896/*
897 * CardBus controllers have a legacy base address that enables them
898 * to respond as i82365 pcmcia controllers. We don't want them to
899 * do this even if the Linux CardBus driver is not loaded, because
900 * the Linux i82365 driver does not (and should not) handle CardBus.
901 */
Alan Cox1597cac2006-12-04 15:14:45 -0800902static void quirk_cardbus_legacy(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
905}
Yinghai Luae9de562012-02-23 23:46:54 -0800906DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
907 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
908DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
909 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910
911/*
912 * Following the PCI ordering rules is optional on the AMD762. I'm not
913 * sure what the designers were smoking but let's not inhale...
914 *
915 * To be fair to AMD, it follows the spec by default, its BIOS people
916 * who turn it off!
917 */
Alan Cox1597cac2006-12-04 15:14:45 -0800918static void quirk_amd_ordering(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919{
920 u32 pcic;
921 pci_read_config_dword(dev, 0x4C, &pcic);
922 if ((pcic&6)!=6) {
923 pcic |= 6;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700924 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 pci_write_config_dword(dev, 0x4C, pcic);
926 pci_read_config_dword(dev, 0x84, &pcic);
927 pcic |= (1<<23); /* Required in this mode */
928 pci_write_config_dword(dev, 0x84, pcic);
929 }
930}
Andrew Morton652c5382007-11-21 15:07:13 -0800931DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200932DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933
934/*
935 * DreamWorks provided workaround for Dunord I-3000 problem
936 *
937 * This card decodes and responds to addresses not apparently
938 * assigned to it. We force a larger allocation to ensure that
939 * nothing gets put too close to it.
940 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500941static void quirk_dunord(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942{
943 struct resource *r = &dev->resource [1];
944 r->start = 0;
945 r->end = 0xffffff;
946}
Andrew Morton652c5382007-11-21 15:07:13 -0800947DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948
949/*
950 * i82380FB mobile docking controller: its PCI-to-PCI bridge
951 * is subtractive decoding (transparent), and does indicate this
952 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
953 * instead of 0x01.
954 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500955static void quirk_transparent_bridge(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956{
957 dev->transparent = 1;
958}
Andrew Morton652c5382007-11-21 15:07:13 -0800959DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
960DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961
962/*
963 * Common misconfiguration of the MediaGX/Geode PCI master that will
964 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
Justin P. Mattock631dd1a2010-10-18 11:03:14 +0200965 * datasheets found at http://www.national.com/analog for info on what
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 * these bits do. <christer@weinigel.se>
967 */
Alan Cox1597cac2006-12-04 15:14:45 -0800968static void quirk_mediagx_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969{
970 u8 reg;
971 pci_read_config_byte(dev, 0x41, &reg);
972 if (reg & 2) {
973 reg &= ~2;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700974 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 pci_write_config_byte(dev, 0x41, reg);
976 }
977}
Andrew Morton652c5382007-11-21 15:07:13 -0800978DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
979DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980
981/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 * Ensure C0 rev restreaming is off. This is normally done by
983 * the BIOS but in the odd case it is not the results are corruption
984 * hence the presence of a Linux check
985 */
Alan Cox1597cac2006-12-04 15:14:45 -0800986static void quirk_disable_pxb(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987{
988 u16 config;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989
Auke Kok44c10132007-06-08 15:46:36 -0700990 if (pdev->revision != 0x04) /* Only C0 requires this */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 return;
992 pci_read_config_word(pdev, 0x40, &config);
993 if (config & (1<<6)) {
994 config &= ~(1<<6);
995 pci_write_config_word(pdev, 0x40, config);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700996 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 }
998}
Andrew Morton652c5382007-11-21 15:07:13 -0800999DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001000DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001
Myron Stowe25e742b2012-07-09 15:36:14 -06001002static void quirk_amd_ide_mode(struct pci_dev *pdev)
Conke Huab174432006-12-19 13:11:37 -08001003{
Shane Huang5deab532009-10-13 11:14:00 +08001004 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
Crane Cai05a7d222008-02-02 13:56:56 +08001005 u8 tmp;
Conke Huab174432006-12-19 13:11:37 -08001006
Crane Cai05a7d222008-02-02 13:56:56 +08001007 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1008 if (tmp == 0x01) {
Conke Huab174432006-12-19 13:11:37 -08001009 pci_read_config_byte(pdev, 0x40, &tmp);
1010 pci_write_config_byte(pdev, 0x40, tmp|1);
1011 pci_write_config_byte(pdev, 0x9, 1);
1012 pci_write_config_byte(pdev, 0xa, 6);
1013 pci_write_config_byte(pdev, 0x40, tmp);
1014
Conke Huc9f89472007-01-09 05:32:51 -05001015 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
Crane Cai05a7d222008-02-02 13:56:56 +08001016 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
Conke Huab174432006-12-19 13:11:37 -08001017 }
1018}
Crane Cai05a7d222008-02-02 13:56:56 +08001019DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001020DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
Crane Cai05a7d222008-02-02 13:56:56 +08001021DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001022DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
Shane Huang5deab532009-10-13 11:14:00 +08001023DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1024DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
Conke Huab174432006-12-19 13:11:37 -08001025
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026/*
1027 * Serverworks CSB5 IDE does not fully support native mode
1028 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001029static void quirk_svwks_csb5ide(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030{
1031 u8 prog;
1032 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1033 if (prog & 5) {
1034 prog &= ~5;
1035 pdev->class &= ~5;
1036 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
Alan Cox368c73d2006-10-04 00:41:26 +01001037 /* PCI layer will sort out resources */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 }
1039}
Andrew Morton652c5382007-11-21 15:07:13 -08001040DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041
1042/*
1043 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1044 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001045static void quirk_ide_samemode(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046{
1047 u8 prog;
1048
1049 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1050
1051 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001052 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 prog &= ~5;
1054 pdev->class &= ~5;
1055 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 }
1057}
Alan Cox368c73d2006-10-04 00:41:26 +01001058DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059
Alan Cox979b1792008-07-24 17:18:38 +01001060/*
1061 * Some ATA devices break if put into D3
1062 */
1063
Bill Pemberton15856ad2012-11-21 15:35:00 -05001064static void quirk_no_ata_d3(struct pci_dev *pdev)
Alan Cox979b1792008-07-24 17:18:38 +01001065{
Yinghai Lufaa738b2012-02-23 23:46:55 -08001066 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
Alan Cox979b1792008-07-24 17:18:38 +01001067}
Yinghai Lufaa738b2012-02-23 23:46:55 -08001068/* Quirk the legacy ATA devices only. The AHCI ones are ok */
1069DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1070 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1071DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1072 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
Alan Cox7a661c62009-06-24 16:02:27 +01001073/* ALi loses some register settings that we cannot then restore */
Yinghai Lufaa738b2012-02-23 23:46:55 -08001074DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1075 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
Alan Cox7a661c62009-06-24 16:02:27 +01001076/* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1077 occur when mode detecting */
Yinghai Lufaa738b2012-02-23 23:46:55 -08001078DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1079 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
Alan Cox979b1792008-07-24 17:18:38 +01001080
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081/* This was originally an Alpha specific thing, but it really fits here.
1082 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1083 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001084static void quirk_eisa_bridge(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085{
1086 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1087}
Andrew Morton652c5382007-11-21 15:07:13 -08001088DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089
Johannes Goecke7daa0c42006-04-20 02:43:17 -07001090
1091/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1093 * is not activated. The myth is that Asus said that they do not want the
1094 * users to be irritated by just another PCI Device in the Win98 device
1095 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1096 * package 2.7.0 for details)
1097 *
1098 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1099 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001100 * becomes necessary to do this tweak in two steps -- the chosen trigger
1101 * is either the Host bridge (preferred) or on-board VGA controller.
Jean Delvare9208ee82007-03-24 16:56:44 +01001102 *
1103 * Note that we used to unhide the SMBus that way on Toshiba laptops
1104 * (Satellite A40 and Tecra M2) but then found that the thermal management
1105 * was done by SMM code, which could cause unsynchronized concurrent
1106 * accesses to the SMBus registers, with potentially bad effects. Thus you
1107 * should be very careful when adding new entries: if SMM is accessing the
1108 * Intel SMBus, this is a very good reason to leave it hidden.
Jean Delvarea99acc82008-03-28 14:16:04 -07001109 *
1110 * Likewise, many recent laptops use ACPI for thermal management. If the
1111 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1112 * natively, and keeping the SMBus hidden is the right thing to do. If you
1113 * are about to add an entry in the table below, please first disassemble
1114 * the DSDT and double-check that there is no code accessing the SMBus.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 */
Vivek Goyal9d24a812007-01-11 01:52:44 +01001116static int asus_hides_smbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117
Bill Pemberton15856ad2012-11-21 15:35:00 -05001118static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119{
1120 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1121 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1122 switch(dev->subsystem_device) {
Jean Delvarea00db372005-06-29 17:04:06 +02001123 case 0x8025: /* P4B-LX */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 case 0x8070: /* P4B */
1125 case 0x8088: /* P4B533 */
1126 case 0x1626: /* L3C notebook */
1127 asus_hides_smbus = 1;
1128 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001129 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 switch(dev->subsystem_device) {
1131 case 0x80b1: /* P4GE-V */
1132 case 0x80b2: /* P4PE */
1133 case 0x8093: /* P4B533-V */
1134 asus_hides_smbus = 1;
1135 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001136 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 switch(dev->subsystem_device) {
1138 case 0x8030: /* P4T533 */
1139 asus_hides_smbus = 1;
1140 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001141 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142 switch (dev->subsystem_device) {
1143 case 0x8070: /* P4G8X Deluxe */
1144 asus_hides_smbus = 1;
1145 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001146 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
Jean Delvare321311a2006-07-31 08:53:15 +02001147 switch (dev->subsystem_device) {
1148 case 0x80c9: /* PU-DLS */
1149 asus_hides_smbus = 1;
1150 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001151 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152 switch (dev->subsystem_device) {
1153 case 0x1751: /* M2N notebook */
1154 case 0x1821: /* M5N notebook */
Mats Erik Andersson4096ed02009-05-12 12:05:23 +02001155 case 0x1897: /* A6L notebook */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 asus_hides_smbus = 1;
1157 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001158 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 switch (dev->subsystem_device) {
1160 case 0x184b: /* W1N notebook */
1161 case 0x186a: /* M6Ne notebook */
1162 asus_hides_smbus = 1;
1163 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001164 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
Jean Delvare2e457852007-01-05 09:17:56 +01001165 switch (dev->subsystem_device) {
1166 case 0x80f2: /* P4P800-X */
1167 asus_hides_smbus = 1;
1168 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001169 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001170 switch (dev->subsystem_device) {
1171 case 0x1882: /* M6V notebook */
Jean Delvare2d1e1c72006-04-01 16:46:35 +02001172 case 0x1977: /* A6VA notebook */
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001173 asus_hides_smbus = 1;
1174 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1176 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1177 switch(dev->subsystem_device) {
1178 case 0x088C: /* HP Compaq nc8000 */
1179 case 0x0890: /* HP Compaq nc6000 */
1180 asus_hides_smbus = 1;
1181 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001182 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183 switch (dev->subsystem_device) {
1184 case 0x12bc: /* HP D330L */
Jean Delvaree3b1bd52005-09-21 22:26:31 +02001185 case 0x12bd: /* HP D530 */
Michal Miroslaw74c57422009-05-12 13:49:25 -07001186 case 0x006a: /* HP Compaq nx9500 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 asus_hides_smbus = 1;
1188 }
Jean Delvare677cc642007-11-21 18:29:06 +01001189 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1190 switch (dev->subsystem_device) {
1191 case 0x12bf: /* HP xw4100 */
1192 asus_hides_smbus = 1;
1193 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1195 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1196 switch(dev->subsystem_device) {
1197 case 0xC00C: /* Samsung P35 notebook */
1198 asus_hides_smbus = 1;
1199 }
Rumen Ivanov Zarevc87f8832005-09-06 13:39:32 -07001200 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1201 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1202 switch(dev->subsystem_device) {
1203 case 0x0058: /* Compaq Evo N620c */
1204 asus_hides_smbus = 1;
1205 }
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001206 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1207 switch(dev->subsystem_device) {
1208 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1209 /* Motherboard doesn't have Host bridge
1210 * subvendor/subdevice IDs, therefore checking
1211 * its on-board VGA controller */
1212 asus_hides_smbus = 1;
1213 }
David O'Shea8293b0f2009-03-02 09:51:13 +01001214 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
Jean Delvare10260d92008-06-04 13:53:31 +02001215 switch(dev->subsystem_device) {
1216 case 0x00b8: /* Compaq Evo D510 CMT */
1217 case 0x00b9: /* Compaq Evo D510 SFF */
Jean Delvare6b5096e2009-07-28 11:49:19 +02001218 case 0x00ba: /* Compaq Evo D510 USDT */
David O'Shea8293b0f2009-03-02 09:51:13 +01001219 /* Motherboard doesn't have Host bridge
1220 * subvendor/subdevice IDs and on-board VGA
1221 * controller is disabled if an AGP card is
1222 * inserted, therefore checking USB UHCI
1223 * Controller #1 */
Jean Delvare10260d92008-06-04 13:53:31 +02001224 asus_hides_smbus = 1;
1225 }
Krzysztof Helt27e46852008-06-08 13:47:02 +02001226 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1227 switch (dev->subsystem_device) {
1228 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1229 /* Motherboard doesn't have host bridge
1230 * subvendor/subdevice IDs, therefore checking
1231 * its on-board VGA controller */
1232 asus_hides_smbus = 1;
1233 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 }
1235}
Andrew Morton652c5382007-11-21 15:07:13 -08001236DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1237DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1238DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1239DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
Jean Delvare677cc642007-11-21 18:29:06 +01001240DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
Andrew Morton652c5382007-11-21 15:07:13 -08001241DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1242DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1243DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1244DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1245DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246
Andrew Morton652c5382007-11-21 15:07:13 -08001247DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
David O'Shea8293b0f2009-03-02 09:51:13 +01001248DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
Krzysztof Helt27e46852008-06-08 13:47:02 +02001249DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001250
Alan Cox1597cac2006-12-04 15:14:45 -08001251static void asus_hides_smbus_lpc(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252{
1253 u16 val;
1254
1255 if (likely(!asus_hides_smbus))
1256 return;
1257
1258 pci_read_config_word(dev, 0xF2, &val);
1259 if (val & 0x8) {
1260 pci_write_config_word(dev, 0xF2, val & (~0x8));
1261 pci_read_config_word(dev, 0xF2, &val);
1262 if (val & 0x8)
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001263 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 else
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001265 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 }
1267}
Andrew Morton652c5382007-11-21 15:07:13 -08001268DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1269DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1270DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1271DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1272DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1273DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1274DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001275DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1276DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1277DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1278DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1279DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1280DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1281DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001283/* It appears we just have one such device. If not, we have a warning */
1284static void __iomem *asus_rcba_base;
1285static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001286{
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001287 u32 rcba;
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001288
1289 if (likely(!asus_hides_smbus))
1290 return;
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001291 WARN_ON(asus_rcba_base);
1292
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001293 pci_read_config_dword(dev, 0xF0, &rcba);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001294 /* use bits 31:14, 16 kB aligned */
1295 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1296 if (asus_rcba_base == NULL)
1297 return;
1298}
1299
1300static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1301{
1302 u32 val;
1303
1304 if (likely(!asus_hides_smbus || !asus_rcba_base))
1305 return;
1306 /* read the Function Disable register, dword mode only */
1307 val = readl(asus_rcba_base + 0x3418);
1308 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1309}
1310
1311static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1312{
1313 if (likely(!asus_hides_smbus || !asus_rcba_base))
1314 return;
1315 iounmap(asus_rcba_base);
1316 asus_rcba_base = NULL;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001317 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001318}
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001319
1320static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1321{
1322 asus_hides_smbus_lpc_ich6_suspend(dev);
1323 asus_hides_smbus_lpc_ich6_resume_early(dev);
1324 asus_hides_smbus_lpc_ich6_resume(dev);
1325}
Andrew Morton652c5382007-11-21 15:07:13 -08001326DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001327DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1328DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1329DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
Carl-Daniel Hailfingerce007ea2006-05-15 09:44:33 -07001330
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331/*
1332 * SiS 96x south bridge: BIOS typically hides SMBus device...
1333 */
Alan Cox1597cac2006-12-04 15:14:45 -08001334static void quirk_sis_96x_smbus(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335{
1336 u8 val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 pci_read_config_byte(dev, 0x77, &val);
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001338 if (val & 0x10) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001339 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001340 pci_write_config_byte(dev, 0x77, val & ~0x10);
1341 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342}
Andrew Morton652c5382007-11-21 15:07:13 -08001343DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1344DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1345DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1346DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001347DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1348DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1349DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1350DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352/*
1353 * ... This is further complicated by the fact that some SiS96x south
1354 * bridges pretend to be 85C503/5513 instead. In that case see if we
1355 * spotted a compatible north bridge to make sure.
1356 * (pci_find_device doesn't work yet)
1357 *
1358 * We can also enable the sis96x bit in the discovery register..
1359 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360#define SIS_DETECT_REGISTER 0x40
1361
Alan Cox1597cac2006-12-04 15:14:45 -08001362static void quirk_sis_503(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363{
1364 u8 reg;
1365 u16 devid;
1366
1367 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1368 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1369 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1370 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1371 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1372 return;
1373 }
1374
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375 /*
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001376 * Ok, it now shows up as a 96x.. run the 96x quirk by
1377 * hand in case it has already been processed.
1378 * (depends on link order, which is apparently not guaranteed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379 */
1380 dev->device = devid;
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001381 quirk_sis_96x_smbus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382}
Andrew Morton652c5382007-11-21 15:07:13 -08001383DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001384DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001387/*
1388 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1389 * and MC97 modem controller are disabled when a second PCI soundcard is
1390 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1391 * -- bjd
1392 */
Alan Cox1597cac2006-12-04 15:14:45 -08001393static void asus_hides_ac97_lpc(struct pci_dev *dev)
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001394{
1395 u8 val;
1396 int asus_hides_ac97 = 0;
1397
1398 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1399 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1400 asus_hides_ac97 = 1;
1401 }
1402
1403 if (!asus_hides_ac97)
1404 return;
1405
1406 pci_read_config_byte(dev, 0x50, &val);
1407 if (val & 0xc0) {
1408 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1409 pci_read_config_byte(dev, 0x50, &val);
1410 if (val & 0xc0)
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001411 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001412 else
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001413 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001414 }
1415}
Andrew Morton652c5382007-11-21 15:07:13 -08001416DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001417DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
Alan Cox1597cac2006-12-04 15:14:45 -08001418
Tejun Heo77967052006-08-19 03:54:39 +09001419#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
Alan Cox15e0c692006-07-12 15:05:41 +01001420
1421/*
1422 * If we are using libata we can drive this chip properly but must
1423 * do this early on to make the additional device appear during
1424 * the PCI scanning.
1425 */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001426static void quirk_jmicron_ata(struct pci_dev *pdev)
Alan Cox15e0c692006-07-12 15:05:41 +01001427{
Tejun Heoe34bb372007-02-26 20:24:03 +09001428 u32 conf1, conf5, class;
Alan Cox15e0c692006-07-12 15:05:41 +01001429 u8 hdr;
1430
1431 /* Only poke fn 0 */
1432 if (PCI_FUNC(pdev->devfn))
1433 return;
1434
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001435 pci_read_config_dword(pdev, 0x40, &conf1);
1436 pci_read_config_dword(pdev, 0x80, &conf5);
Alan Cox15e0c692006-07-12 15:05:41 +01001437
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001438 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1439 conf5 &= ~(1 << 24); /* Clear bit 24 */
Alan Cox15e0c692006-07-12 15:05:41 +01001440
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001441 switch (pdev->device) {
Tejun Heo4daedcf2010-06-03 11:57:04 +02001442 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1443 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001444 case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001445 /* The controller should be in single function ahci mode */
1446 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1447 break;
Alan Cox15e0c692006-07-12 15:05:41 +01001448
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001449 case PCI_DEVICE_ID_JMICRON_JMB365:
1450 case PCI_DEVICE_ID_JMICRON_JMB366:
1451 /* Redirect IDE second PATA port to the right spot */
1452 conf5 |= (1 << 24);
1453 /* Fall through */
1454 case PCI_DEVICE_ID_JMICRON_JMB361:
1455 case PCI_DEVICE_ID_JMICRON_JMB363:
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001456 case PCI_DEVICE_ID_JMICRON_JMB369:
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001457 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1458 /* Set the class codes correctly and then direct IDE 0 */
Tejun Heo3a9e3a52007-10-23 15:27:31 +09001459 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001460 break;
1461
1462 case PCI_DEVICE_ID_JMICRON_JMB368:
1463 /* The controller should be in single function IDE mode */
1464 conf1 |= 0x00C00000; /* Set 22, 23 */
1465 break;
Alan Cox15e0c692006-07-12 15:05:41 +01001466 }
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001467
1468 pci_write_config_dword(pdev, 0x40, conf1);
1469 pci_write_config_dword(pdev, 0x80, conf5);
1470
1471 /* Update pdev accordingly */
1472 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1473 pdev->hdr_type = hdr & 0x7f;
1474 pdev->multifunction = !!(hdr & 0x80);
Tejun Heoe34bb372007-02-26 20:24:03 +09001475
1476 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1477 pdev->class = class >> 8;
Alan Cox15e0c692006-07-12 15:05:41 +01001478}
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001479DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1480DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
Tejun Heo4daedcf2010-06-03 11:57:04 +02001481DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001482DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001483DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001484DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1485DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1486DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001487DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001488DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1489DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
Tejun Heo4daedcf2010-06-03 11:57:04 +02001490DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001491DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001492DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001493DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1494DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1495DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001496DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
Alan Cox15e0c692006-07-12 15:05:41 +01001497
1498#endif
1499
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500#ifdef CONFIG_X86_IO_APIC
Bill Pemberton15856ad2012-11-21 15:35:00 -05001501static void quirk_alder_ioapic(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502{
1503 int i;
1504
1505 if ((pdev->class >> 8) != 0xff00)
1506 return;
1507
1508 /* the first BAR is the location of the IO APIC...we must
1509 * not touch this (and it's already covered by the fixmap), so
1510 * forcibly insert it into the resource tree */
1511 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1512 insert_resource(&iomem_resource, &pdev->resource[0]);
1513
1514 /* The next five BARs all seem to be rubbish, so just clean
1515 * them out */
1516 for (i=1; i < 6; i++) {
1517 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1518 }
1519
1520}
Andrew Morton652c5382007-11-21 15:07:13 -08001521DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522#endif
1523
Bill Pemberton15856ad2012-11-21 15:35:00 -05001524static void quirk_pcie_mch(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525{
Eric W. Biederman0ba379e2009-09-06 21:48:35 -07001526 pci_msi_off(pdev);
1527 pdev->no_msi = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528}
Andrew Morton652c5382007-11-21 15:07:13 -08001529DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1530DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1531DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532
Kristen Accardi4602b882005-08-16 15:15:58 -07001533
1534/*
1535 * It's possible for the MSI to get corrupted if shpc and acpi
1536 * are used together on certain PXH-based systems.
1537 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001538static void quirk_pcie_pxh(struct pci_dev *dev)
Kristen Accardi4602b882005-08-16 15:15:58 -07001539{
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08001540 pci_msi_off(dev);
Kristen Accardi4602b882005-08-16 15:15:58 -07001541 dev->no_msi = 1;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001542 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
Kristen Accardi4602b882005-08-16 15:15:58 -07001543}
1544DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1545DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1546DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1547DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1548DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1549
Kristen Carlson Accardiffadcc22006-07-12 08:59:00 -07001550/*
1551 * Some Intel PCI Express chipsets have trouble with downstream
1552 * device power management.
1553 */
1554static void quirk_intel_pcie_pm(struct pci_dev * dev)
1555{
1556 pci_pm_d3_delay = 120;
1557 dev->no_d1d2 = 1;
1558}
1559
1560DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1561DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1562DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1563DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1564DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1565DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1566DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1567DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1568DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1569DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1570DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1571DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1572DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1573DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1574DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1575DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1576DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1577DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1578DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1579DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1580DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
Kristen Accardi4602b882005-08-16 15:15:58 -07001581
Stefan Assmann426b3b82008-06-11 16:35:16 +02001582#ifdef CONFIG_X86_IO_APIC
1583/*
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001584 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1585 * remap the original interrupt in the linux kernel to the boot interrupt, so
1586 * that a PCI device's interrupt handler is installed on the boot interrupt
1587 * line instead.
1588 */
1589static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1590{
Stefan Assmann41b9eb22008-07-15 13:48:55 +02001591 if (noioapicquirk || noioapicreroute)
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001592 return;
1593
1594 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001595 dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
1596 dev->vendor, dev->device);
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001597}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001598DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1599DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1600DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1601DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1602DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1603DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1604DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1605DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1606DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1607DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1608DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1609DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1610DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1611DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1612DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1613DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001614
1615/*
Stefan Assmann426b3b82008-06-11 16:35:16 +02001616 * On some chipsets we can disable the generation of legacy INTx boot
1617 * interrupts.
1618 */
1619
1620/*
1621 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1622 * 300641-004US, section 5.7.3.
1623 */
1624#define INTEL_6300_IOAPIC_ABAR 0x40
1625#define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1626
1627static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1628{
1629 u16 pci_config_word;
1630
1631 if (noioapicquirk)
1632 return;
1633
1634 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1635 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1636 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1637
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001638 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1639 dev->vendor, dev->device);
Stefan Assmann426b3b82008-06-11 16:35:16 +02001640}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001641DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1642DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
Olaf Dabrunz77251182008-07-08 15:59:47 +02001643
1644/*
1645 * disable boot interrupts on HT-1000
1646 */
1647#define BC_HT1000_FEATURE_REG 0x64
1648#define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1649#define BC_HT1000_MAP_IDX 0xC00
1650#define BC_HT1000_MAP_DATA 0xC01
1651
1652static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1653{
1654 u32 pci_config_dword;
1655 u8 irq;
1656
1657 if (noioapicquirk)
1658 return;
1659
1660 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1661 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1662 BC_HT1000_PIC_REGS_ENABLE);
1663
1664 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1665 outb(irq, BC_HT1000_MAP_IDX);
1666 outb(0x00, BC_HT1000_MAP_DATA);
1667 }
1668
1669 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1670
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001671 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1672 dev->vendor, dev->device);
Olaf Dabrunz77251182008-07-08 15:59:47 +02001673}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001674DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1675DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001676
1677/*
1678 * disable boot interrupts on AMD and ATI chipsets
1679 */
1680/*
1681 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1682 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1683 * (due to an erratum).
1684 */
1685#define AMD_813X_MISC 0x40
1686#define AMD_813X_NOIOAMODE (1<<0)
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001687#define AMD_813X_REV_B1 0x12
Stefan Assmannbbe19442009-02-26 10:46:48 -08001688#define AMD_813X_REV_B2 0x13
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001689
1690static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1691{
1692 u32 pci_config_dword;
1693
1694 if (noioapicquirk)
1695 return;
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001696 if ((dev->revision == AMD_813X_REV_B1) ||
1697 (dev->revision == AMD_813X_REV_B2))
Stefan Assmannbbe19442009-02-26 10:46:48 -08001698 return;
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001699
1700 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1701 pci_config_dword &= ~AMD_813X_NOIOAMODE;
1702 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1703
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001704 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1705 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001706}
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001707DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1708DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1709DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1710DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001711
1712#define AMD_8111_PCI_IRQ_ROUTING 0x56
1713
1714static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1715{
1716 u16 pci_config_word;
1717
1718 if (noioapicquirk)
1719 return;
1720
1721 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1722 if (!pci_config_word) {
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001723 dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] "
1724 "already disabled\n", dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001725 return;
1726 }
1727 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001728 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1729 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001730}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001731DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1732DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
Stefan Assmann426b3b82008-06-11 16:35:16 +02001733#endif /* CONFIG_X86_IO_APIC */
1734
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001735/*
1736 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1737 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1738 * Re-allocate the region if needed...
1739 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001740static void quirk_tc86c001_ide(struct pci_dev *dev)
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001741{
1742 struct resource *r = &dev->resource[0];
1743
1744 if (r->start & 0x8) {
1745 r->start = 0;
1746 r->end = 0xf;
1747 }
1748}
1749DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1750 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1751 quirk_tc86c001_ide);
1752
Ian Abbott21c5fd92012-10-30 17:25:53 +00001753/*
1754 * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
1755 * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
1756 * being read correctly if bit 7 of the base address is set.
1757 * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
1758 * Re-allocate the regions to a 256-byte boundary if necessary.
1759 */
Linus Torvalds193c0d62012-12-13 12:14:47 -08001760static void quirk_plx_pci9050(struct pci_dev *dev)
Ian Abbott21c5fd92012-10-30 17:25:53 +00001761{
1762 unsigned int bar;
1763
1764 /* Fixed in revision 2 (PCI 9052). */
1765 if (dev->revision >= 2)
1766 return;
1767 for (bar = 0; bar <= 1; bar++)
1768 if (pci_resource_len(dev, bar) == 0x80 &&
1769 (pci_resource_start(dev, bar) & 0x80)) {
1770 struct resource *r = &dev->resource[bar];
1771 dev_info(&dev->dev,
1772 "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
1773 bar);
1774 r->start = 0;
1775 r->end = 0xff;
1776 }
1777}
1778DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
1779 quirk_plx_pci9050);
Ian Abbott2794bb22012-10-29 14:40:18 +00001780/*
1781 * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
1782 * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
1783 * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
1784 * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
1785 *
1786 * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
1787 * driver.
1788 */
1789DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
1790DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
Ian Abbott21c5fd92012-10-30 17:25:53 +00001791
Bill Pemberton15856ad2012-11-21 15:35:00 -05001792static void quirk_netmos(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793{
1794 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1795 unsigned int num_serial = dev->subsystem_device & 0xf;
1796
1797 /*
1798 * These Netmos parts are multiport serial devices with optional
1799 * parallel ports. Even when parallel ports are present, they
1800 * are identified as class SERIAL, which means the serial driver
1801 * will claim them. To prevent this, mark them as class OTHER.
1802 * These combo devices should be claimed by parport_serial.
1803 *
1804 * The subdevice ID is of the form 0x00PS, where <P> is the number
1805 * of parallel ports and <S> is the number of serial ports.
1806 */
1807 switch (dev->device) {
Jiri Slaby4c9c1682008-12-08 16:19:14 +01001808 case PCI_DEVICE_ID_NETMOS_9835:
1809 /* Well, this rule doesn't hold for the following 9835 device */
1810 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1811 dev->subsystem_device == 0x0299)
1812 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813 case PCI_DEVICE_ID_NETMOS_9735:
1814 case PCI_DEVICE_ID_NETMOS_9745:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815 case PCI_DEVICE_ID_NETMOS_9845:
1816 case PCI_DEVICE_ID_NETMOS_9855:
Yinghai Lu08803ef2012-02-23 23:46:56 -08001817 if (num_parallel) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001818 dev_info(&dev->dev, "Netmos %04x (%u parallel, "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819 "%u serial); changing class SERIAL to OTHER "
1820 "(use parport_serial)\n",
1821 dev->device, num_parallel, num_serial);
1822 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1823 (dev->class & 0xff);
1824 }
1825 }
1826}
Yinghai Lu08803ef2012-02-23 23:46:56 -08001827DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
1828 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829
Bill Pemberton15856ad2012-11-21 15:35:00 -05001830static void quirk_e100_interrupt(struct pci_dev *dev)
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001831{
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001832 u16 command, pmcsr;
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001833 u8 __iomem *csr;
1834 u8 cmd_hi;
1835
1836 switch (dev->device) {
1837 /* PCI IDs taken from drivers/net/e100.c */
1838 case 0x1029:
1839 case 0x1030 ... 0x1034:
1840 case 0x1038 ... 0x103E:
1841 case 0x1050 ... 0x1057:
1842 case 0x1059:
1843 case 0x1064 ... 0x106B:
1844 case 0x1091 ... 0x1095:
1845 case 0x1209:
1846 case 0x1229:
1847 case 0x2449:
1848 case 0x2459:
1849 case 0x245D:
1850 case 0x27DC:
1851 break;
1852 default:
1853 return;
1854 }
1855
1856 /*
1857 * Some firmware hands off the e100 with interrupts enabled,
1858 * which can cause a flood of interrupts if packets are
1859 * received before the driver attaches to the device. So
1860 * disable all e100 interrupts here. The driver will
1861 * re-enable them when it's ready.
1862 */
1863 pci_read_config_word(dev, PCI_COMMAND, &command);
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001864
Benjamin Herrenschmidt1bef7dc2007-09-29 09:06:21 +10001865 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001866 return;
1867
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001868 /*
1869 * Check that the device is in the D0 power state. If it's not,
1870 * there is no point to look any further.
1871 */
Yijing Wang728cdb72013-06-18 16:22:14 +08001872 if (dev->pm_cap) {
1873 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001874 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1875 return;
1876 }
1877
Benjamin Herrenschmidt1bef7dc2007-09-29 09:06:21 +10001878 /* Convert from PCI bus to resource space. */
1879 csr = ioremap(pci_resource_start(dev, 0), 8);
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001880 if (!csr) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001881 dev_warn(&dev->dev, "Can't map e100 registers\n");
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001882 return;
1883 }
1884
1885 cmd_hi = readb(csr + 3);
1886 if (cmd_hi == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001887 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
1888 "disabling\n");
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001889 writeb(1, csr + 3);
1890 }
1891
1892 iounmap(csr);
1893}
Yinghai Lu4c5b28e2012-02-23 23:46:57 -08001894DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
1895 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001896
Alexander Duyck649426e2009-03-05 13:57:28 -05001897/*
1898 * The 82575 and 82598 may experience data corruption issues when transitioning
1899 * out of L0S. To prevent this we need to disable L0S on the pci-e link
1900 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001901static void quirk_disable_aspm_l0s(struct pci_dev *dev)
Alexander Duyck649426e2009-03-05 13:57:28 -05001902{
1903 dev_info(&dev->dev, "Disabling L0s\n");
1904 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
1905}
1906DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
1907DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
1908DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
1909DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
1910DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
1911DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
1912DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
1913DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
1914DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
1915DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
1916DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
1917DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
1918DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
1919DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
1920
Bill Pemberton15856ad2012-11-21 15:35:00 -05001921static void fixup_rev1_53c810(struct pci_dev *dev)
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001922{
1923 /* rev 1 ncr53c810 chips don't set the class at all which means
1924 * they don't get their resources remapped. Fix that here.
1925 */
1926
1927 if (dev->class == PCI_CLASS_NOT_DEFINED) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001928 dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001929 dev->class = PCI_CLASS_STORAGE_SCSI;
1930 }
1931}
1932DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
1933
Daniel Yeisley9d265122005-12-05 07:06:43 -05001934/* Enable 1k I/O space granularity on the Intel P64H2 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001935static void quirk_p64h2_1k_io(struct pci_dev *dev)
Daniel Yeisley9d265122005-12-05 07:06:43 -05001936{
1937 u16 en1k;
Daniel Yeisley9d265122005-12-05 07:06:43 -05001938
1939 pci_read_config_word(dev, 0x40, &en1k);
1940
1941 if (en1k & 0x200) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001942 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -06001943 dev->io_window_1k = 1;
Daniel Yeisley9d265122005-12-05 07:06:43 -05001944 }
1945}
1946DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
1947
Brice Goglincf34a8e2006-06-13 14:35:42 -04001948/* Under some circumstances, AER is not linked with extended capabilities.
1949 * Force it to be linked by setting the corresponding control bit in the
1950 * config space.
1951 */
Alan Cox1597cac2006-12-04 15:14:45 -08001952static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
Brice Goglincf34a8e2006-06-13 14:35:42 -04001953{
1954 uint8_t b;
1955 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
1956 if (!(b & 0x20)) {
1957 pci_write_config_byte(dev, 0xf41, b | 0x20);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001958 dev_info(&dev->dev,
1959 "Linking AER extended capability\n");
Brice Goglincf34a8e2006-06-13 14:35:42 -04001960 }
1961 }
1962}
1963DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1964 quirk_nvidia_ck804_pcie_aer_ext_cap);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001965DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
Alan Cox1597cac2006-12-04 15:14:45 -08001966 quirk_nvidia_ck804_pcie_aer_ext_cap);
Brice Goglincf34a8e2006-06-13 14:35:42 -04001967
Bill Pemberton15856ad2012-11-21 15:35:00 -05001968static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
Tim Yamin53a9bf42007-11-01 23:14:54 +00001969{
1970 /*
1971 * Disable PCI Bus Parking and PCI Master read caching on CX700
1972 * which causes unspecified timing errors with a VT6212L on the PCI
Tim Yaminca846392010-03-19 14:22:58 -07001973 * bus leading to USB2.0 packet loss.
1974 *
1975 * This quirk is only enabled if a second (on the external PCI bus)
1976 * VT6212L is found -- the CX700 core itself also contains a USB
1977 * host controller with the same PCI ID as the VT6212L.
Tim Yamin53a9bf42007-11-01 23:14:54 +00001978 */
1979
Tim Yaminca846392010-03-19 14:22:58 -07001980 /* Count VT6212L instances */
1981 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
1982 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
Tim Yamin53a9bf42007-11-01 23:14:54 +00001983 uint8_t b;
Tim Yaminca846392010-03-19 14:22:58 -07001984
1985 /* p should contain the first (internal) VT6212L -- see if we have
1986 an external one by searching again */
1987 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
1988 if (!p)
1989 return;
1990 pci_dev_put(p);
1991
Tim Yamin53a9bf42007-11-01 23:14:54 +00001992 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
1993 if (b & 0x40) {
1994 /* Turn off PCI Bus Parking */
1995 pci_write_config_byte(dev, 0x76, b ^ 0x40);
1996
Tim Yaminbc043272008-03-30 20:58:59 +01001997 dev_info(&dev->dev,
1998 "Disabling VIA CX700 PCI parking\n");
1999 }
2000 }
2001
2002 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2003 if (b != 0) {
Tim Yamin53a9bf42007-11-01 23:14:54 +00002004 /* Turn off PCI Master read caching */
2005 pci_write_config_byte(dev, 0x72, 0x0);
Tim Yaminbc043272008-03-30 20:58:59 +01002006
2007 /* Set PCI Master Bus time-out to "1x16 PCLK" */
Tim Yamin53a9bf42007-11-01 23:14:54 +00002008 pci_write_config_byte(dev, 0x75, 0x1);
Tim Yaminbc043272008-03-30 20:58:59 +01002009
2010 /* Disable "Read FIFO Timer" */
Tim Yamin53a9bf42007-11-01 23:14:54 +00002011 pci_write_config_byte(dev, 0x77, 0x0);
2012
Bjorn Helgaasd6505a52008-02-29 16:12:18 -07002013 dev_info(&dev->dev,
Tim Yaminbc043272008-03-30 20:58:59 +01002014 "Disabling VIA CX700 PCI caching\n");
Tim Yamin53a9bf42007-11-01 23:14:54 +00002015 }
2016 }
2017}
Tim Yaminca846392010-03-19 14:22:58 -07002018DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
Tim Yamin53a9bf42007-11-01 23:14:54 +00002019
Benjamin Li99cb233d2008-07-02 10:59:04 -07002020/*
2021 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2022 * VPD end tag will hang the device. This problem was initially
2023 * observed when a vpd entry was created in sysfs
2024 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
2025 * will dump 32k of data. Reading a full 32k will cause an access
2026 * beyond the VPD end tag causing the device to hang. Once the device
2027 * is hung, the bnx2 driver will not be able to reset the device.
2028 * We believe that it is legal to read beyond the end tag and
2029 * therefore the solution is to limit the read/write length.
2030 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002031static void quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
Benjamin Li99cb233d2008-07-02 10:59:04 -07002032{
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002033 /*
Dean Hildebrand35405f22008-08-07 17:31:45 -07002034 * Only disable the VPD capability for 5706, 5706S, 5708,
2035 * 5708S and 5709 rev. A
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002036 */
Benjamin Li99cb233d2008-07-02 10:59:04 -07002037 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
Dean Hildebrand35405f22008-08-07 17:31:45 -07002038 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
Benjamin Li99cb233d2008-07-02 10:59:04 -07002039 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002040 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
Benjamin Li99cb233d2008-07-02 10:59:04 -07002041 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
2042 (dev->revision & 0xf0) == 0x0)) {
2043 if (dev->vpd)
2044 dev->vpd->len = 0x80;
2045 }
2046}
2047
Yu Zhaobffadff2008-10-28 14:44:11 +08002048DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2049 PCI_DEVICE_ID_NX2_5706,
2050 quirk_brcm_570x_limit_vpd);
2051DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2052 PCI_DEVICE_ID_NX2_5706S,
2053 quirk_brcm_570x_limit_vpd);
2054DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2055 PCI_DEVICE_ID_NX2_5708,
2056 quirk_brcm_570x_limit_vpd);
2057DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2058 PCI_DEVICE_ID_NX2_5708S,
2059 quirk_brcm_570x_limit_vpd);
2060DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2061 PCI_DEVICE_ID_NX2_5709,
2062 quirk_brcm_570x_limit_vpd);
2063DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2064 PCI_DEVICE_ID_NX2_5709S,
2065 quirk_brcm_570x_limit_vpd);
Benjamin Li99cb233d2008-07-02 10:59:04 -07002066
Myron Stowe25e742b2012-07-09 15:36:14 -06002067static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
Matt Carlson0b471502012-02-27 09:44:48 +00002068{
2069 u32 rev;
2070
2071 pci_read_config_dword(dev, 0xf4, &rev);
2072
2073 /* Only CAP the MRRS if the device is a 5719 A0 */
2074 if (rev == 0x05719000) {
2075 int readrq = pcie_get_readrq(dev);
2076 if (readrq > 2048)
2077 pcie_set_readrq(dev, 2048);
2078 }
2079}
2080
2081DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2082 PCI_DEVICE_ID_TIGON3_5719,
2083 quirk_brcm_5719_limit_mrrs);
2084
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002085/* Originally in EDAC sources for i82875P:
2086 * Intel tells BIOS developers to hide device 6 which
2087 * configures the overflow device access containing
2088 * the DRBs - this is where we expose device 6.
2089 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2090 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002091static void quirk_unhide_mch_dev6(struct pci_dev *dev)
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002092{
2093 u8 reg;
2094
2095 if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2096 dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
2097 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2098 }
2099}
2100
2101DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2102 quirk_unhide_mch_dev6);
2103DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2104 quirk_unhide_mch_dev6);
2105
Chris Metcalf12962262012-04-07 17:10:17 -04002106#ifdef CONFIG_TILEPRO
Chris Metcalff02cbbe2010-11-02 12:05:10 -04002107/*
Chris Metcalf12962262012-04-07 17:10:17 -04002108 * The Tilera TILEmpower tilepro platform needs to set the link speed
Chris Metcalff02cbbe2010-11-02 12:05:10 -04002109 * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
2110 * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
2111 * capability register of the PEX8624 PCIe switch. The switch
2112 * supports link speed auto negotiation, but falsely sets
2113 * the link speed to 5GT/s.
2114 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002115static void quirk_tile_plx_gen1(struct pci_dev *dev)
Chris Metcalff02cbbe2010-11-02 12:05:10 -04002116{
2117 if (tile_plx_gen1) {
2118 pci_write_config_dword(dev, 0x98, 0x1);
2119 mdelay(50);
2120 }
2121}
2122DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
Chris Metcalf12962262012-04-07 17:10:17 -04002123#endif /* CONFIG_TILEPRO */
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002124
Brice Goglin3f79e102006-08-31 01:54:56 -04002125#ifdef CONFIG_PCI_MSI
Tejun Heoebdf7d32007-05-31 00:40:48 -07002126/* Some chipsets do not support MSI. We cannot easily rely on setting
2127 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
2128 * some other busses controlled by the chipset even if Linux is not
2129 * aware of it. Instead of setting the flag on all busses in the
2130 * machine, simply disable MSI globally.
Brice Goglin3f79e102006-08-31 01:54:56 -04002131 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002132static void quirk_disable_all_msi(struct pci_dev *dev)
Brice Goglin3f79e102006-08-31 01:54:56 -04002133{
Michael Ellerman88187df2007-01-25 19:34:07 +11002134 pci_no_msi();
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002135 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
Brice Goglin3f79e102006-08-31 01:54:56 -04002136}
Tejun Heoebdf7d32007-05-31 00:40:48 -07002137DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2138DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2139DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
Tejun Heo66d715c2008-07-04 09:59:32 -07002140DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
Jay Cliburn184b8122007-05-26 17:01:04 -05002141DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
Thomas Renninger162dedd2009-04-03 06:34:00 -07002142DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
Tejun Heo549e1562010-05-23 10:22:55 +02002143DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
Brice Goglin3f79e102006-08-31 01:54:56 -04002144
2145/* Disable MSI on chipsets that are known to not support it */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002146static void quirk_disable_msi(struct pci_dev *dev)
Brice Goglin3f79e102006-08-31 01:54:56 -04002147{
2148 if (dev->subordinate) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002149 dev_warn(&dev->dev, "MSI quirk detected; "
2150 "subordinate MSI disabled\n");
Brice Goglin3f79e102006-08-31 01:54:56 -04002151 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2152 }
2153}
2154DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
Matthew Wilcox134b3452010-03-24 07:11:01 -06002155DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
Alex Deucher9313ff42010-05-18 10:42:53 -04002156DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
Brice Goglin6397c752006-08-31 01:55:32 -04002157
Clemens Ladischaff61362010-05-26 12:21:10 +02002158/*
2159 * The APC bridge device in AMD 780 family northbridges has some random
2160 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2161 * we use the possible vendor/device IDs of the host bridge for the
2162 * declared quirk, and search for the APC bridge by slot number.
2163 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002164static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
Clemens Ladischaff61362010-05-26 12:21:10 +02002165{
2166 struct pci_dev *apc_bridge;
2167
2168 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2169 if (apc_bridge) {
2170 if (apc_bridge->device == 0x9602)
2171 quirk_disable_msi(apc_bridge);
2172 pci_dev_put(apc_bridge);
2173 }
2174}
2175DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2176DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2177
Brice Goglin6397c752006-08-31 01:55:32 -04002178/* Go through the list of Hypertransport capabilities and
2179 * return 1 if a HT MSI capability is found and enabled */
Myron Stowe25e742b2012-07-09 15:36:14 -06002180static int msi_ht_cap_enabled(struct pci_dev *dev)
Brice Goglin6397c752006-08-31 01:55:32 -04002181{
Michael Ellerman7a380502006-11-22 18:26:21 +11002182 int pos, ttl = 48;
2183
2184 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2185 while (pos && ttl--) {
2186 u8 flags;
2187
2188 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2189 &flags) == 0)
2190 {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002191 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
Michael Ellerman7a380502006-11-22 18:26:21 +11002192 flags & HT_MSI_FLAGS_ENABLE ?
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002193 "enabled" : "disabled");
Michael Ellerman7a380502006-11-22 18:26:21 +11002194 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
Brice Goglin6397c752006-08-31 01:55:32 -04002195 }
Michael Ellerman7a380502006-11-22 18:26:21 +11002196
2197 pos = pci_find_next_ht_capability(dev, pos,
2198 HT_CAPTYPE_MSI_MAPPING);
Brice Goglin6397c752006-08-31 01:55:32 -04002199 }
2200 return 0;
2201}
2202
2203/* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
Myron Stowe25e742b2012-07-09 15:36:14 -06002204static void quirk_msi_ht_cap(struct pci_dev *dev)
Brice Goglin6397c752006-08-31 01:55:32 -04002205{
2206 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002207 dev_warn(&dev->dev, "MSI quirk detected; "
2208 "subordinate MSI disabled\n");
Brice Goglin6397c752006-08-31 01:55:32 -04002209 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2210 }
2211}
2212DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2213 quirk_msi_ht_cap);
Sebastien Dugue6bae1d92007-12-13 16:09:25 -08002214
Brice Goglin6397c752006-08-31 01:55:32 -04002215/* The nVidia CK804 chipset may have 2 HT MSI mappings.
2216 * MSI are supported if the MSI capability set in any of these mappings.
2217 */
Myron Stowe25e742b2012-07-09 15:36:14 -06002218static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
Brice Goglin6397c752006-08-31 01:55:32 -04002219{
2220 struct pci_dev *pdev;
2221
2222 if (!dev->subordinate)
2223 return;
2224
2225 /* check HT MSI cap on this chipset and the root one.
2226 * a single one having MSI is enough to be sure that MSI are supported.
2227 */
Alan Cox11f242f2006-10-10 14:39:00 -07002228 pdev = pci_get_slot(dev->bus, 0);
Jesper Juhl9ac0ce82006-12-04 15:14:48 -08002229 if (!pdev)
2230 return;
David Rientjes0c875c22006-12-03 11:55:34 -08002231 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002232 dev_warn(&dev->dev, "MSI quirk detected; "
2233 "subordinate MSI disabled\n");
Brice Goglin6397c752006-08-31 01:55:32 -04002234 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2235 }
Alan Cox11f242f2006-10-10 14:39:00 -07002236 pci_dev_put(pdev);
Brice Goglin6397c752006-08-31 01:55:32 -04002237}
2238DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2239 quirk_nvidia_ck804_msi_ht_cap);
David Millerba698ad2007-10-25 01:16:30 -07002240
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07002241/* Force enable MSI mapping capability on HT bridges */
Myron Stowe25e742b2012-07-09 15:36:14 -06002242static void ht_enable_msi_mapping(struct pci_dev *dev)
Peer Chen9dc625e2008-02-04 23:50:13 -08002243{
2244 int pos, ttl = 48;
2245
2246 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2247 while (pos && ttl--) {
2248 u8 flags;
2249
2250 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2251 &flags) == 0) {
2252 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2253
2254 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2255 flags | HT_MSI_FLAGS_ENABLE);
2256 }
2257 pos = pci_find_next_ht_capability(dev, pos,
2258 HT_CAPTYPE_MSI_MAPPING);
2259 }
2260}
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07002261DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2262 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2263 ht_enable_msi_mapping);
Peer Chen9dc625e2008-02-04 23:50:13 -08002264
Yinghai Lue0ae4f52009-02-17 20:40:09 -08002265DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2266 ht_enable_msi_mapping);
2267
Ben Hutchingse4146bb2010-05-16 02:28:49 +01002268/* The P5N32-SLI motherboards from Asus have a problem with msi
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002269 * for the MCP55 NIC. It is not yet determined whether the msi problem
2270 * also affects other devices. As for now, turn off msi for this device.
2271 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002272static void nvenet_msi_disable(struct pci_dev *dev)
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002273{
Jean Delvare9251bac2011-05-15 18:13:46 +02002274 const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2275
2276 if (board_name &&
2277 (strstr(board_name, "P5N32-SLI PREMIUM") ||
2278 strstr(board_name, "P5N32-E SLI"))) {
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002279 dev_info(&dev->dev,
Ben Hutchingse4146bb2010-05-16 02:28:49 +01002280 "Disabling msi for MCP55 NIC on P5N32-SLI\n");
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002281 dev->no_msi = 1;
2282 }
2283}
2284DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2285 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2286 nvenet_msi_disable);
2287
Neil Horman66db60e2010-09-21 13:54:39 -04002288/*
2289 * Some versions of the MCP55 bridge from nvidia have a legacy irq routing
2290 * config register. This register controls the routing of legacy interrupts
2291 * from devices that route through the MCP55. If this register is misprogramed
2292 * interrupts are only sent to the bsp, unlike conventional systems where the
2293 * irq is broadxast to all online cpus. Not having this register set
2294 * properly prevents kdump from booting up properly, so lets make sure that
2295 * we have it set correctly.
2296 * Note this is an undocumented register.
2297 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002298static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
Neil Horman66db60e2010-09-21 13:54:39 -04002299{
2300 u32 cfg;
2301
Neil Horman49c2fa082010-12-08 09:47:48 -05002302 if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2303 return;
2304
Neil Horman66db60e2010-09-21 13:54:39 -04002305 pci_read_config_dword(dev, 0x74, &cfg);
2306
2307 if (cfg & ((1 << 2) | (1 << 15))) {
2308 printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
2309 cfg &= ~((1 << 2) | (1 << 15));
2310 pci_write_config_dword(dev, 0x74, cfg);
2311 }
2312}
2313
2314DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2315 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2316 nvbridge_check_legacy_irq_routing);
2317
2318DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2319 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2320 nvbridge_check_legacy_irq_routing);
2321
Myron Stowe25e742b2012-07-09 15:36:14 -06002322static int ht_check_msi_mapping(struct pci_dev *dev)
Yinghai Lude745302009-03-20 19:29:41 -07002323{
2324 int pos, ttl = 48;
2325 int found = 0;
2326
2327 /* check if there is HT MSI cap or enabled on this device */
2328 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2329 while (pos && ttl--) {
2330 u8 flags;
2331
2332 if (found < 1)
2333 found = 1;
2334 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2335 &flags) == 0) {
2336 if (flags & HT_MSI_FLAGS_ENABLE) {
2337 if (found < 2) {
2338 found = 2;
2339 break;
2340 }
2341 }
2342 }
2343 pos = pci_find_next_ht_capability(dev, pos,
2344 HT_CAPTYPE_MSI_MAPPING);
2345 }
2346
2347 return found;
2348}
2349
Myron Stowe25e742b2012-07-09 15:36:14 -06002350static int host_bridge_with_leaf(struct pci_dev *host_bridge)
Yinghai Lude745302009-03-20 19:29:41 -07002351{
2352 struct pci_dev *dev;
2353 int pos;
2354 int i, dev_no;
2355 int found = 0;
2356
2357 dev_no = host_bridge->devfn >> 3;
2358 for (i = dev_no + 1; i < 0x20; i++) {
2359 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2360 if (!dev)
2361 continue;
2362
2363 /* found next host bridge ?*/
2364 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2365 if (pos != 0) {
2366 pci_dev_put(dev);
2367 break;
2368 }
2369
2370 if (ht_check_msi_mapping(dev)) {
2371 found = 1;
2372 pci_dev_put(dev);
2373 break;
2374 }
2375 pci_dev_put(dev);
2376 }
2377
2378 return found;
2379}
2380
Yinghai Lueeafda72009-03-29 12:30:05 -07002381#define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2382#define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2383
Myron Stowe25e742b2012-07-09 15:36:14 -06002384static int is_end_of_ht_chain(struct pci_dev *dev)
Yinghai Lueeafda72009-03-29 12:30:05 -07002385{
2386 int pos, ctrl_off;
2387 int end = 0;
2388 u16 flags, ctrl;
2389
2390 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2391
2392 if (!pos)
2393 goto out;
2394
2395 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2396
2397 ctrl_off = ((flags >> 10) & 1) ?
2398 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2399 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2400
2401 if (ctrl & (1 << 6))
2402 end = 1;
2403
2404out:
2405 return end;
2406}
2407
Myron Stowe25e742b2012-07-09 15:36:14 -06002408static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002409{
2410 struct pci_dev *host_bridge;
2411 int pos;
2412 int i, dev_no;
2413 int found = 0;
2414
2415 dev_no = dev->devfn >> 3;
2416 for (i = dev_no; i >= 0; i--) {
2417 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2418 if (!host_bridge)
2419 continue;
2420
2421 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2422 if (pos != 0) {
2423 found = 1;
2424 break;
2425 }
2426 pci_dev_put(host_bridge);
2427 }
2428
2429 if (!found)
2430 return;
2431
Yinghai Lueeafda72009-03-29 12:30:05 -07002432 /* don't enable end_device/host_bridge with leaf directly here */
2433 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2434 host_bridge_with_leaf(host_bridge))
Yinghai Lude745302009-03-20 19:29:41 -07002435 goto out;
2436
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002437 /* root did that ! */
2438 if (msi_ht_cap_enabled(host_bridge))
2439 goto out;
2440
2441 ht_enable_msi_mapping(dev);
2442
2443out:
2444 pci_dev_put(host_bridge);
2445}
2446
Myron Stowe25e742b2012-07-09 15:36:14 -06002447static void ht_disable_msi_mapping(struct pci_dev *dev)
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002448{
2449 int pos, ttl = 48;
2450
2451 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2452 while (pos && ttl--) {
2453 u8 flags;
2454
2455 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2456 &flags) == 0) {
Prakash Punnoor6a958d52009-03-06 10:10:35 +01002457 dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002458
2459 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2460 flags & ~HT_MSI_FLAGS_ENABLE);
2461 }
2462 pos = pci_find_next_ht_capability(dev, pos,
2463 HT_CAPTYPE_MSI_MAPPING);
2464 }
2465}
2466
Myron Stowe25e742b2012-07-09 15:36:14 -06002467static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
Peer Chen9dc625e2008-02-04 23:50:13 -08002468{
2469 struct pci_dev *host_bridge;
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002470 int pos;
2471 int found;
2472
Rafael J. Wysocki3d2a5312010-07-23 22:19:55 +02002473 if (!pci_msi_enabled())
2474 return;
2475
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002476 /* check if there is HT MSI cap or enabled on this device */
2477 found = ht_check_msi_mapping(dev);
2478
2479 /* no HT MSI CAP */
2480 if (found == 0)
2481 return;
Peer Chen9dc625e2008-02-04 23:50:13 -08002482
2483 /*
2484 * HT MSI mapping should be disabled on devices that are below
2485 * a non-Hypertransport host bridge. Locate the host bridge...
2486 */
2487 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2488 if (host_bridge == NULL) {
2489 dev_warn(&dev->dev,
2490 "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2491 return;
2492 }
2493
2494 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2495 if (pos != 0) {
2496 /* Host bridge is to HT */
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002497 if (found == 1) {
2498 /* it is not enabled, try to enable it */
Yinghai Lude745302009-03-20 19:29:41 -07002499 if (all)
2500 ht_enable_msi_mapping(dev);
2501 else
2502 nv_ht_enable_msi_mapping(dev);
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002503 }
Myron Stowedff3aef2012-07-09 15:36:08 -06002504 goto out;
Peer Chen9dc625e2008-02-04 23:50:13 -08002505 }
2506
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002507 /* HT MSI is not enabled */
2508 if (found == 1)
Myron Stowedff3aef2012-07-09 15:36:08 -06002509 goto out;
Peer Chen9dc625e2008-02-04 23:50:13 -08002510
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002511 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2512 ht_disable_msi_mapping(dev);
Myron Stowedff3aef2012-07-09 15:36:08 -06002513
2514out:
2515 pci_dev_put(host_bridge);
Peer Chen9dc625e2008-02-04 23:50:13 -08002516}
Yinghai Lude745302009-03-20 19:29:41 -07002517
Myron Stowe25e742b2012-07-09 15:36:14 -06002518static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
Yinghai Lude745302009-03-20 19:29:41 -07002519{
2520 return __nv_msi_ht_cap_quirk(dev, 1);
2521}
2522
Myron Stowe25e742b2012-07-09 15:36:14 -06002523static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
Yinghai Lude745302009-03-20 19:29:41 -07002524{
2525 return __nv_msi_ht_cap_quirk(dev, 0);
2526}
2527
2528DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
Tejun Heo6dab62e2009-07-21 16:08:43 -07002529DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
Yinghai Lude745302009-03-20 19:29:41 -07002530
2531DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
Tejun Heo6dab62e2009-07-21 16:08:43 -07002532DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
Peer Chen9dc625e2008-02-04 23:50:13 -08002533
Bill Pemberton15856ad2012-11-21 15:35:00 -05002534static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
David Millerba698ad2007-10-25 01:16:30 -07002535{
2536 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2537}
Bill Pemberton15856ad2012-11-21 15:35:00 -05002538static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
Shane Huang4600c9d2008-01-25 15:46:24 +09002539{
2540 struct pci_dev *p;
2541
2542 /* SB700 MSI issue will be fixed at HW level from revision A21,
2543 * we need check PCI REVISION ID of SMBus controller to get SB700
2544 * revision.
2545 */
2546 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2547 NULL);
2548 if (!p)
2549 return;
2550
2551 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2552 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2553 pci_dev_put(p);
2554}
Xiong Huang70588812013-03-07 08:55:16 +00002555static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
2556{
2557 /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
2558 if (dev->revision < 0x18) {
2559 dev_info(&dev->dev, "set MSI_INTX_DISABLE_BUG flag\n");
2560 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2561 }
2562}
David Millerba698ad2007-10-25 01:16:30 -07002563DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2564 PCI_DEVICE_ID_TIGON3_5780,
2565 quirk_msi_intx_disable_bug);
2566DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2567 PCI_DEVICE_ID_TIGON3_5780S,
2568 quirk_msi_intx_disable_bug);
2569DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2570 PCI_DEVICE_ID_TIGON3_5714,
2571 quirk_msi_intx_disable_bug);
2572DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2573 PCI_DEVICE_ID_TIGON3_5714S,
2574 quirk_msi_intx_disable_bug);
2575DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2576 PCI_DEVICE_ID_TIGON3_5715,
2577 quirk_msi_intx_disable_bug);
2578DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2579 PCI_DEVICE_ID_TIGON3_5715S,
2580 quirk_msi_intx_disable_bug);
2581
David Millerbc38b412007-10-25 01:16:52 -07002582DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
Shane Huang4600c9d2008-01-25 15:46:24 +09002583 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002584DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
Shane Huang4600c9d2008-01-25 15:46:24 +09002585 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002586DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
Shane Huang4600c9d2008-01-25 15:46:24 +09002587 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002588DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
Shane Huang4600c9d2008-01-25 15:46:24 +09002589 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002590DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
Shane Huang4600c9d2008-01-25 15:46:24 +09002591 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002592
2593DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2594 quirk_msi_intx_disable_bug);
2595DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2596 quirk_msi_intx_disable_bug);
2597DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2598 quirk_msi_intx_disable_bug);
2599
Huang, Xiong7cb6a292012-04-30 15:38:49 +00002600DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
2601 quirk_msi_intx_disable_bug);
2602DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
2603 quirk_msi_intx_disable_bug);
2604DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
2605 quirk_msi_intx_disable_bug);
2606DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
2607 quirk_msi_intx_disable_bug);
2608DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
2609 quirk_msi_intx_disable_bug);
2610DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
2611 quirk_msi_intx_disable_bug);
Xiong Huang70588812013-03-07 08:55:16 +00002612DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
2613 quirk_msi_intx_disable_qca_bug);
2614DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
2615 quirk_msi_intx_disable_qca_bug);
2616DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
2617 quirk_msi_intx_disable_qca_bug);
2618DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
2619 quirk_msi_intx_disable_qca_bug);
2620DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
2621 quirk_msi_intx_disable_qca_bug);
Brice Goglin3f79e102006-08-31 01:54:56 -04002622#endif /* CONFIG_PCI_MSI */
Thomas Petazzoni3d137312008-08-19 10:28:24 +02002623
Felix Radensky33223402010-03-28 16:02:02 +03002624/* Allow manual resource allocation for PCI hotplug bridges
2625 * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
2626 * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
2627 * kernel fails to allocate resources when hotplug device is
2628 * inserted and PCI bus is rescanned.
2629 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002630static void quirk_hotplug_bridge(struct pci_dev *dev)
Felix Radensky33223402010-03-28 16:02:02 +03002631{
2632 dev->is_hotplug_bridge = 1;
2633}
2634
2635DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
2636
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002637/*
2638 * This is a quirk for the Ricoh MMC controller found as a part of
2639 * some mulifunction chips.
2640
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002641 * This is very similar and based on the ricoh_mmc driver written by
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002642 * Philip Langdale. Thank you for these magic sequences.
2643 *
2644 * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
2645 * and one or both of cardbus or firewire.
2646 *
2647 * It happens that they implement SD and MMC
2648 * support as separate controllers (and PCI functions). The linux SDHCI
2649 * driver supports MMC cards but the chip detects MMC cards in hardware
2650 * and directs them to the MMC controller - so the SDHCI driver never sees
2651 * them.
2652 *
2653 * To get around this, we must disable the useless MMC controller.
2654 * At that point, the SDHCI controller will start seeing them
2655 * It seems to be the case that the relevant PCI registers to deactivate the
2656 * MMC controller live on PCI function 0, which might be the cardbus controller
2657 * or the firewire controller, depending on the particular chip in question
2658 *
2659 * This has to be done early, because as soon as we disable the MMC controller
2660 * other pci functions shift up one level, e.g. function #2 becomes function
2661 * #1, and this will confuse the pci core.
2662 */
2663
2664#ifdef CONFIG_MMC_RICOH_MMC
2665static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
2666{
2667 /* disable via cardbus interface */
2668 u8 write_enable;
2669 u8 write_target;
2670 u8 disable;
2671
2672 /* disable must be done via function #0 */
2673 if (PCI_FUNC(dev->devfn))
2674 return;
2675
2676 pci_read_config_byte(dev, 0xB7, &disable);
2677 if (disable & 0x02)
2678 return;
2679
2680 pci_read_config_byte(dev, 0x8E, &write_enable);
2681 pci_write_config_byte(dev, 0x8E, 0xAA);
2682 pci_read_config_byte(dev, 0x8D, &write_target);
2683 pci_write_config_byte(dev, 0x8D, 0xB7);
2684 pci_write_config_byte(dev, 0xB7, disable | 0x02);
2685 pci_write_config_byte(dev, 0x8E, write_enable);
2686 pci_write_config_byte(dev, 0x8D, write_target);
2687
2688 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
2689 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2690}
2691DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2692DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2693
2694static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
2695{
2696 /* disable via firewire interface */
2697 u8 write_enable;
2698 u8 disable;
2699
2700 /* disable must be done via function #0 */
2701 if (PCI_FUNC(dev->devfn))
2702 return;
Manoj Iyer15bed0f2011-07-11 16:28:35 -05002703 /*
Andy Lutomirski812089e2012-12-01 12:37:20 -08002704 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
Manoj Iyer15bed0f2011-07-11 16:28:35 -05002705 * certain types of SD/MMC cards. Lowering the SD base
2706 * clock frequency from 200Mhz to 50Mhz fixes this issue.
2707 *
2708 * 0x150 - SD2.0 mode enable for changing base clock
2709 * frequency to 50Mhz
2710 * 0xe1 - Base clock frequency
2711 * 0x32 - 50Mhz new clock frequency
2712 * 0xf9 - Key register for 0x150
2713 * 0xfc - key register for 0xe1
2714 */
Andy Lutomirski812089e2012-12-01 12:37:20 -08002715 if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
2716 dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
Manoj Iyer15bed0f2011-07-11 16:28:35 -05002717 pci_write_config_byte(dev, 0xf9, 0xfc);
2718 pci_write_config_byte(dev, 0x150, 0x10);
2719 pci_write_config_byte(dev, 0xf9, 0x00);
2720 pci_write_config_byte(dev, 0xfc, 0x01);
2721 pci_write_config_byte(dev, 0xe1, 0x32);
2722 pci_write_config_byte(dev, 0xfc, 0x00);
2723
2724 dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
2725 }
Josh Boyer3e309cd2011-10-05 11:44:50 -04002726
2727 pci_read_config_byte(dev, 0xCB, &disable);
2728
2729 if (disable & 0x02)
2730 return;
2731
2732 pci_read_config_byte(dev, 0xCA, &write_enable);
2733 pci_write_config_byte(dev, 0xCA, 0x57);
2734 pci_write_config_byte(dev, 0xCB, disable | 0x02);
2735 pci_write_config_byte(dev, 0xCA, write_enable);
2736
2737 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
2738 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2739
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002740}
2741DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2742DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
Andy Lutomirski812089e2012-12-01 12:37:20 -08002743DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
2744DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
Manoj Iyerbe98ca62011-05-26 11:19:05 -05002745DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
2746DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002747#endif /*CONFIG_MMC_RICOH_MMC*/
2748
Suresh Siddhad3f13812011-08-23 17:05:25 -07002749#ifdef CONFIG_DMAR_TABLE
Suresh Siddha254e42002010-12-06 12:26:30 -08002750#define VTUNCERRMSK_REG 0x1ac
2751#define VTD_MSK_SPEC_ERRORS (1 << 31)
2752/*
2753 * This is a quirk for masking vt-d spec defined errors to platform error
2754 * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
2755 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
2756 * on the RAS config settings of the platform) when a vt-d fault happens.
2757 * The resulting SMI caused the system to hang.
2758 *
2759 * VT-d spec related errors are already handled by the VT-d OS code, so no
2760 * need to report the same error through other channels.
2761 */
2762static void vtd_mask_spec_errors(struct pci_dev *dev)
2763{
2764 u32 word;
2765
2766 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
2767 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
2768}
2769DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
2770DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
2771#endif
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002772
Bill Pemberton15856ad2012-11-21 15:35:00 -05002773static void fixup_ti816x_class(struct pci_dev *dev)
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302774{
2775 /* TI 816x devices do not have class code set when in PCIe boot mode */
Yinghai Lu40c96232012-02-23 23:46:58 -08002776 dev_info(&dev->dev, "Setting PCI class for 816x PCIe device\n");
2777 dev->class = PCI_CLASS_MULTIMEDIA_VIDEO;
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302778}
Yinghai Lu40c96232012-02-23 23:46:58 -08002779DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
2780 PCI_CLASS_NOT_DEFINED, 0, fixup_ti816x_class);
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302781
Ben Hutchingsa94d0722011-10-05 22:35:03 +01002782/* Some PCIe devices do not work reliably with the claimed maximum
2783 * payload size supported.
2784 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002785static void fixup_mpss_256(struct pci_dev *dev)
Ben Hutchingsa94d0722011-10-05 22:35:03 +01002786{
2787 dev->pcie_mpss = 1; /* 256 bytes */
2788}
2789DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2790 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
2791DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2792 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
2793DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2794 PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
2795
Jon Masond387a8d2011-10-14 14:56:13 -05002796/* Intel 5000 and 5100 Memory controllers have an errata with read completion
2797 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
2798 * Since there is no way of knowing what the PCIE MPS on each fabric will be
2799 * until all of the devices are discovered and buses walked, read completion
2800 * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
2801 * it is possible to hotplug a device with MPS of 256B.
2802 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002803static void quirk_intel_mc_errata(struct pci_dev *dev)
Jon Masond387a8d2011-10-14 14:56:13 -05002804{
2805 int err;
2806 u16 rcc;
2807
2808 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
2809 return;
2810
2811 /* Intel errata specifies bits to change but does not say what they are.
2812 * Keeping them magical until such time as the registers and values can
2813 * be explained.
2814 */
2815 err = pci_read_config_word(dev, 0x48, &rcc);
2816 if (err) {
2817 dev_err(&dev->dev, "Error attempting to read the read "
2818 "completion coalescing register.\n");
2819 return;
2820 }
2821
2822 if (!(rcc & (1 << 10)))
2823 return;
2824
2825 rcc &= ~(1 << 10);
2826
2827 err = pci_write_config_word(dev, 0x48, rcc);
2828 if (err) {
2829 dev_err(&dev->dev, "Error attempting to write the read "
2830 "completion coalescing register.\n");
2831 return;
2832 }
2833
2834 pr_info_once("Read completion coalescing disabled due to hardware "
2835 "errata relating to 256B MPS.\n");
2836}
2837/* Intel 5000 series memory controllers and ports 2-7 */
2838DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
2839DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
2840DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
2841DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
2842DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
2843DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
2844DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
2845DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
2846DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
2847DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
2848DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
2849DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
2850DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
2851DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
2852/* Intel 5100 series memory controllers and ports 2-7 */
2853DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
2854DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
2855DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
2856DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
2857DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
2858DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
2859DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
2860DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
2861DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
2862DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
2863DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
2864
Arjan van de Ven32098742012-01-30 20:52:07 -08002865
Jon Mason12b03182013-05-06 08:03:33 +00002866/*
2867 * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
2868 * work around this, query the size it should be configured to by the device and
2869 * modify the resource end to correspond to this new size.
2870 */
2871static void quirk_intel_ntb(struct pci_dev *dev)
2872{
2873 int rc;
2874 u8 val;
2875
2876 rc = pci_read_config_byte(dev, 0x00D0, &val);
2877 if (rc)
2878 return;
2879
2880 dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
2881
2882 rc = pci_read_config_byte(dev, 0x00D1, &val);
2883 if (rc)
2884 return;
2885
2886 dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
2887}
2888DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
2889DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
2890
Myron Stowe2729d5b2012-07-09 15:36:02 -06002891static ktime_t fixup_debug_start(struct pci_dev *dev,
2892 void (*fn)(struct pci_dev *dev))
Arjan van de Ven32098742012-01-30 20:52:07 -08002893{
Myron Stowe2729d5b2012-07-09 15:36:02 -06002894 ktime_t calltime = ktime_set(0, 0);
2895
2896 dev_dbg(&dev->dev, "calling %pF\n", fn);
2897 if (initcall_debug) {
2898 pr_debug("calling %pF @ %i for %s\n",
2899 fn, task_pid_nr(current), dev_name(&dev->dev));
2900 calltime = ktime_get();
2901 }
2902
2903 return calltime;
2904}
2905
2906static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
2907 void (*fn)(struct pci_dev *dev))
2908{
2909 ktime_t delta, rettime;
Arjan van de Ven32098742012-01-30 20:52:07 -08002910 unsigned long long duration;
2911
Myron Stowe2729d5b2012-07-09 15:36:02 -06002912 if (initcall_debug) {
2913 rettime = ktime_get();
2914 delta = ktime_sub(rettime, calltime);
2915 duration = (unsigned long long) ktime_to_ns(delta) >> 10;
2916 pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
2917 fn, duration, dev_name(&dev->dev));
2918 }
Arjan van de Ven32098742012-01-30 20:52:07 -08002919}
2920
Thomas Jaroschf67fd552011-12-07 22:08:11 +01002921/*
2922 * Some BIOS implementations leave the Intel GPU interrupts enabled,
2923 * even though no one is handling them (f.e. i915 driver is never loaded).
2924 * Additionally the interrupt destination is not set up properly
2925 * and the interrupt ends up -somewhere-.
2926 *
2927 * These spurious interrupts are "sticky" and the kernel disables
2928 * the (shared) interrupt line after 100.000+ generated interrupts.
2929 *
2930 * Fix it by disabling the still enabled interrupts.
2931 * This resolves crashes often seen on monitor unplug.
2932 */
2933#define I915_DEIER_REG 0x4400c
Bill Pemberton15856ad2012-11-21 15:35:00 -05002934static void disable_igfx_irq(struct pci_dev *dev)
Thomas Jaroschf67fd552011-12-07 22:08:11 +01002935{
2936 void __iomem *regs = pci_iomap(dev, 0, 0);
2937 if (regs == NULL) {
2938 dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
2939 return;
2940 }
2941
2942 /* Check if any interrupt line is still enabled */
2943 if (readl(regs + I915_DEIER_REG) != 0) {
2944 dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; "
2945 "disabling\n");
2946
2947 writel(0, regs + I915_DEIER_REG);
2948 }
2949
2950 pci_iounmap(dev, regs);
2951}
2952DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
2953DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
2954
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06002955/*
2956 * Some devices may pass our check in pci_intx_mask_supported if
2957 * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
2958 * support this feature.
2959 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002960static void quirk_broken_intx_masking(struct pci_dev *dev)
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06002961{
2962 dev->broken_intx_masking = 1;
2963}
Jan Kiszkade509f92012-06-07 10:30:59 +02002964DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, 0x0030,
2965 quirk_broken_intx_masking);
Alex Williamson0bdb3b22012-06-07 11:01:59 -06002966DECLARE_PCI_FIXUP_HEADER(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
2967 quirk_broken_intx_masking);
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06002968
Jesse Barnesbfb0f332008-10-27 17:50:21 -07002969static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
2970 struct pci_fixup *end)
Thomas Petazzoni3d137312008-08-19 10:28:24 +02002971{
Myron Stowe2729d5b2012-07-09 15:36:02 -06002972 ktime_t calltime;
2973
Yinghai Luf4ca5c62012-02-23 23:46:49 -08002974 for (; f < end; f++)
2975 if ((f->class == (u32) (dev->class >> f->class_shift) ||
2976 f->class == (u32) PCI_ANY_ID) &&
2977 (f->vendor == dev->vendor ||
2978 f->vendor == (u16) PCI_ANY_ID) &&
2979 (f->device == dev->device ||
2980 f->device == (u16) PCI_ANY_ID)) {
Myron Stowe2729d5b2012-07-09 15:36:02 -06002981 calltime = fixup_debug_start(dev, f->hook);
2982 f->hook(dev);
2983 fixup_debug_report(dev, calltime, f->hook);
Thomas Petazzoni3d137312008-08-19 10:28:24 +02002984 }
Thomas Petazzoni3d137312008-08-19 10:28:24 +02002985}
2986
2987extern struct pci_fixup __start_pci_fixups_early[];
2988extern struct pci_fixup __end_pci_fixups_early[];
2989extern struct pci_fixup __start_pci_fixups_header[];
2990extern struct pci_fixup __end_pci_fixups_header[];
2991extern struct pci_fixup __start_pci_fixups_final[];
2992extern struct pci_fixup __end_pci_fixups_final[];
2993extern struct pci_fixup __start_pci_fixups_enable[];
2994extern struct pci_fixup __end_pci_fixups_enable[];
2995extern struct pci_fixup __start_pci_fixups_resume[];
2996extern struct pci_fixup __end_pci_fixups_resume[];
2997extern struct pci_fixup __start_pci_fixups_resume_early[];
2998extern struct pci_fixup __end_pci_fixups_resume_early[];
2999extern struct pci_fixup __start_pci_fixups_suspend[];
3000extern struct pci_fixup __end_pci_fixups_suspend[];
3001
Myron Stowe95df8b82012-07-13 14:29:00 -06003002static bool pci_apply_fixup_final_quirks;
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003003
3004void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
3005{
3006 struct pci_fixup *start, *end;
3007
3008 switch(pass) {
3009 case pci_fixup_early:
3010 start = __start_pci_fixups_early;
3011 end = __end_pci_fixups_early;
3012 break;
3013
3014 case pci_fixup_header:
3015 start = __start_pci_fixups_header;
3016 end = __end_pci_fixups_header;
3017 break;
3018
3019 case pci_fixup_final:
Myron Stowe95df8b82012-07-13 14:29:00 -06003020 if (!pci_apply_fixup_final_quirks)
3021 return;
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003022 start = __start_pci_fixups_final;
3023 end = __end_pci_fixups_final;
3024 break;
3025
3026 case pci_fixup_enable:
3027 start = __start_pci_fixups_enable;
3028 end = __end_pci_fixups_enable;
3029 break;
3030
3031 case pci_fixup_resume:
3032 start = __start_pci_fixups_resume;
3033 end = __end_pci_fixups_resume;
3034 break;
3035
3036 case pci_fixup_resume_early:
3037 start = __start_pci_fixups_resume_early;
3038 end = __end_pci_fixups_resume_early;
3039 break;
3040
3041 case pci_fixup_suspend:
3042 start = __start_pci_fixups_suspend;
3043 end = __end_pci_fixups_suspend;
3044 break;
3045
3046 default:
3047 /* stupid compiler warning, you would think with an enum... */
3048 return;
3049 }
3050 pci_do_fixups(dev, start, end);
3051}
Rafael J. Wysocki93177a72010-01-02 22:57:24 +01003052EXPORT_SYMBOL(pci_fixup_device);
David Woodhouse8d86fb22009-10-12 12:48:43 +01003053
Myron Stowe735bff12012-07-09 15:36:46 -06003054
David Woodhouse00010262009-10-12 12:50:34 +01003055static int __init pci_apply_final_quirks(void)
David Woodhouse8d86fb22009-10-12 12:48:43 +01003056{
3057 struct pci_dev *dev = NULL;
Jesse Barnesac1aa472009-10-26 13:20:44 -07003058 u8 cls = 0;
3059 u8 tmp;
3060
3061 if (pci_cache_line_size)
3062 printk(KERN_DEBUG "PCI: CLS %u bytes\n",
3063 pci_cache_line_size << 2);
David Woodhouse8d86fb22009-10-12 12:48:43 +01003064
Myron Stowe95df8b82012-07-13 14:29:00 -06003065 pci_apply_fixup_final_quirks = true;
Kulikov Vasiliy4e344b12010-07-03 20:04:39 +04003066 for_each_pci_dev(dev) {
David Woodhouse8d86fb22009-10-12 12:48:43 +01003067 pci_fixup_device(pci_fixup_final, dev);
Jesse Barnesac1aa472009-10-26 13:20:44 -07003068 /*
3069 * If arch hasn't set it explicitly yet, use the CLS
3070 * value shared by all PCI devices. If there's a
3071 * mismatch, fall back to the default value.
3072 */
3073 if (!pci_cache_line_size) {
3074 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
3075 if (!cls)
3076 cls = tmp;
3077 if (!tmp || cls == tmp)
3078 continue;
3079
3080 printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), "
3081 "using %u bytes\n", cls << 2, tmp << 2,
3082 pci_dfl_cache_line_size << 2);
3083 pci_cache_line_size = pci_dfl_cache_line_size;
3084 }
3085 }
Myron Stowe735bff12012-07-09 15:36:46 -06003086
Jesse Barnesac1aa472009-10-26 13:20:44 -07003087 if (!pci_cache_line_size) {
3088 printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
3089 cls << 2, pci_dfl_cache_line_size << 2);
Csaba Henk2820f332009-12-15 17:55:25 +05303090 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
David Woodhouse8d86fb22009-10-12 12:48:43 +01003091 }
3092
3093 return 0;
3094}
3095
David Woodhousecf6f3bf2009-10-12 12:51:22 +01003096fs_initcall_sync(pci_apply_final_quirks);
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003097
3098/*
3099 * Followings are device-specific reset methods which can be used to
3100 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3101 * not available.
3102 */
Dexuan Cuiaeb30012009-12-07 13:03:22 +08003103static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
3104{
3105 int pos;
3106
3107 /* only implement PCI_CLASS_SERIAL_USB at present */
3108 if (dev->class == PCI_CLASS_SERIAL_USB) {
3109 pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
3110 if (!pos)
3111 return -ENOTTY;
3112
3113 if (probe)
3114 return 0;
3115
3116 pci_write_config_byte(dev, pos + 0x4, 1);
3117 msleep(100);
3118
3119 return 0;
3120 } else {
3121 return -ENOTTY;
3122 }
3123}
3124
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003125static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
3126{
Bjorn Helgaas76b57c62012-08-22 09:41:27 -06003127 int i;
3128 u16 status;
3129
3130 /*
3131 * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
3132 *
3133 * The 82599 supports FLR on VFs, but FLR support is reported only
3134 * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
3135 * Therefore, we can't use pcie_flr(), which checks the VF DEVCAP.
3136 */
3137
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003138 if (probe)
3139 return 0;
3140
Bjorn Helgaas76b57c62012-08-22 09:41:27 -06003141 /* Wait for Transaction Pending bit clean */
3142 for (i = 0; i < 4; i++) {
3143 if (i)
3144 msleep((1 << (i - 1)) * 100);
3145
3146 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
3147 if (!(status & PCI_EXP_DEVSTA_TRPND))
3148 goto clear;
3149 }
3150
3151 dev_err(&dev->dev, "transaction is not cleared; "
3152 "proceeding with reset anyway\n");
3153
3154clear:
3155 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
3156
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003157 msleep(100);
3158
3159 return 0;
3160}
3161
Xudong Haodf558de2012-04-27 09:16:46 -06003162#include "../gpu/drm/i915/i915_reg.h"
3163#define MSG_CTL 0x45010
3164#define NSDE_PWR_STATE 0xd0100
3165#define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
3166
3167static int reset_ivb_igd(struct pci_dev *dev, int probe)
3168{
3169 void __iomem *mmio_base;
3170 unsigned long timeout;
3171 u32 val;
3172
3173 if (probe)
3174 return 0;
3175
3176 mmio_base = pci_iomap(dev, 0, 0);
3177 if (!mmio_base)
3178 return -ENOMEM;
3179
3180 iowrite32(0x00000002, mmio_base + MSG_CTL);
3181
3182 /*
3183 * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3184 * driver loaded sets the right bits. However, this's a reset and
3185 * the bits have been set by i915 previously, so we clobber
3186 * SOUTH_CHICKEN2 register directly here.
3187 */
3188 iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
3189
3190 val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
3191 iowrite32(val, mmio_base + PCH_PP_CONTROL);
3192
3193 timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
3194 do {
3195 val = ioread32(mmio_base + PCH_PP_STATUS);
3196 if ((val & 0xb0000000) == 0)
3197 goto reset_complete;
3198 msleep(10);
3199 } while (time_before(jiffies, timeout));
3200 dev_warn(&dev->dev, "timeout during reset\n");
3201
3202reset_complete:
3203 iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
3204
3205 pci_iounmap(dev, mmio_base);
3206 return 0;
3207}
3208
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003209#define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
Xudong Haodf558de2012-04-27 09:16:46 -06003210#define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
3211#define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003212
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003213static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003214 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
3215 reset_intel_82599_sfp_virtfn },
Xudong Haodf558de2012-04-27 09:16:46 -06003216 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
3217 reset_ivb_igd },
3218 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
3219 reset_ivb_igd },
Dexuan Cuiaeb30012009-12-07 13:03:22 +08003220 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
3221 reset_intel_generic_dev },
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003222 { 0 }
3223};
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003224
Xudong Haodf558de2012-04-27 09:16:46 -06003225/*
3226 * These device-specific reset methods are here rather than in a driver
3227 * because when a host assigns a device to a guest VM, the host may need
3228 * to reset the device but probably doesn't have a driver for it.
3229 */
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003230int pci_dev_specific_reset(struct pci_dev *dev, int probe)
3231{
Linus Torvaldsdf9d1e82009-12-31 16:44:43 -08003232 const struct pci_dev_reset_methods *i;
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003233
3234 for (i = pci_dev_reset_methods; i->reset; i++) {
3235 if ((i->vendor == dev->vendor ||
3236 i->vendor == (u16)PCI_ANY_ID) &&
3237 (i->device == dev->device ||
3238 i->device == (u16)PCI_ANY_ID))
3239 return i->reset(dev, probe);
3240 }
3241
3242 return -ENOTTY;
3243}
Alex Williamson12ea6ca2012-06-11 05:26:55 +00003244
3245static struct pci_dev *pci_func_0_dma_source(struct pci_dev *dev)
3246{
3247 if (!PCI_FUNC(dev->devfn))
3248 return pci_dev_get(dev);
3249
3250 return pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
3251}
3252
3253static const struct pci_dev_dma_source {
3254 u16 vendor;
3255 u16 device;
3256 struct pci_dev *(*dma_source)(struct pci_dev *dev);
3257} pci_dev_dma_source[] = {
3258 /*
3259 * https://bugzilla.redhat.com/show_bug.cgi?id=605888
3260 *
3261 * Some Ricoh devices use the function 0 source ID for DMA on
3262 * other functions of a multifunction device. The DMA devices
3263 * is therefore function 0, which will have implications of the
3264 * iommu grouping of these devices.
3265 */
3266 { PCI_VENDOR_ID_RICOH, 0xe822, pci_func_0_dma_source },
3267 { PCI_VENDOR_ID_RICOH, 0xe230, pci_func_0_dma_source },
3268 { PCI_VENDOR_ID_RICOH, 0xe832, pci_func_0_dma_source },
3269 { PCI_VENDOR_ID_RICOH, 0xe476, pci_func_0_dma_source },
3270 { 0 }
3271};
3272
3273/*
3274 * IOMMUs with isolation capabilities need to be programmed with the
3275 * correct source ID of a device. In most cases, the source ID matches
3276 * the device doing the DMA, but sometimes hardware is broken and will
3277 * tag the DMA as being sourced from a different device. This function
3278 * allows that translation. Note that the reference count of the
3279 * returned device is incremented on all paths.
3280 */
3281struct pci_dev *pci_get_dma_source(struct pci_dev *dev)
3282{
3283 const struct pci_dev_dma_source *i;
3284
3285 for (i = pci_dev_dma_source; i->dma_source; i++) {
3286 if ((i->vendor == dev->vendor ||
3287 i->vendor == (u16)PCI_ANY_ID) &&
3288 (i->device == dev->device ||
3289 i->device == (u16)PCI_ANY_ID))
3290 return i->dma_source(dev);
3291 }
3292
3293 return pci_dev_get(dev);
3294}
Alex Williamsonad805752012-06-11 05:27:07 +00003295
3296static const struct pci_dev_acs_enabled {
3297 u16 vendor;
3298 u16 device;
3299 int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
3300} pci_dev_acs_enabled[] = {
3301 { 0 }
3302};
3303
3304int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
3305{
3306 const struct pci_dev_acs_enabled *i;
3307 int ret;
3308
3309 /*
3310 * Allow devices that do not expose standard PCIe ACS capabilities
3311 * or control to indicate their support here. Multi-function express
3312 * devices which do not allow internal peer-to-peer between functions,
3313 * but do not implement PCIe ACS may wish to return true here.
3314 */
3315 for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
3316 if ((i->vendor == dev->vendor ||
3317 i->vendor == (u16)PCI_ANY_ID) &&
3318 (i->device == dev->device ||
3319 i->device == (u16)PCI_ANY_ID)) {
3320 ret = i->acs_enabled(dev, acs_flags);
3321 if (ret >= 0)
3322 return ret;
3323 }
3324 }
3325
3326 return -ENOTTY;
3327}