blob: a4512c968bd2a71ce15179f44e58e8b2583e6ff6 [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
2 * Copyright (C) 2013 Red Hat
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#ifndef __MSM_DRV_H__
19#define __MSM_DRV_H__
20
21#include <linux/kernel.h>
22#include <linux/clk.h>
23#include <linux/cpufreq.h>
24#include <linux/module.h>
Rob Clark060530f2014-03-03 14:19:12 -050025#include <linux/component.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040026#include <linux/platform_device.h>
27#include <linux/pm.h>
28#include <linux/pm_runtime.h>
29#include <linux/slab.h>
30#include <linux/list.h>
31#include <linux/iommu.h>
32#include <linux/types.h>
Archit Taneja3d6df062015-06-09 14:17:22 +053033#include <linux/of_graph.h>
Archit Tanejae9fbdaf2015-11-18 12:15:14 +053034#include <linux/of_device.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040035#include <asm/sizes.h>
36
Rob Clarkc8afe682013-06-26 12:44:06 -040037#include <drm/drmP.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050038#include <drm/drm_atomic.h>
39#include <drm/drm_atomic_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040040#include <drm/drm_crtc_helper.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050041#include <drm/drm_plane_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040042#include <drm/drm_fb_helper.h>
Rob Clark7198e6b2013-07-19 12:59:32 -040043#include <drm/msm_drm.h>
Daniel Vetterd9fc9412014-09-23 15:46:53 +020044#include <drm/drm_gem.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040045
Lloyd Atkinson154b6aa2016-05-24 17:11:37 -040046#include "msm_evtlog.h"
47
Rob Clarkc8afe682013-06-26 12:44:06 -040048struct msm_kms;
Rob Clark7198e6b2013-07-19 12:59:32 -040049struct msm_gpu;
Rob Clark871d8122013-11-16 12:56:06 -050050struct msm_mmu;
Archit Taneja990a4002016-05-07 23:11:25 +053051struct msm_mdss;
Rob Clarka7d3c952014-05-30 14:47:38 -040052struct msm_rd_state;
Rob Clark70c70f02014-05-30 14:49:43 -040053struct msm_perf_state;
Rob Clarka7d3c952014-05-30 14:47:38 -040054struct msm_gem_submit;
Rob Clarkca762a82016-03-15 17:22:13 -040055struct msm_fence_context;
Rob Clarkfde5de62016-03-15 15:35:08 -040056struct msm_fence_cb;
Rob Clarkc8afe682013-06-26 12:44:06 -040057
Alan Kwong112a84f2016-05-24 20:49:21 -040058#define NUM_DOMAINS 4 /* one for KMS, then one per gpu core (?) */
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070059#define MAX_CRTCS 8
60#define MAX_PLANES 12
61#define MAX_ENCODERS 8
62#define MAX_BRIDGES 8
63#define MAX_CONNECTORS 8
Rob Clark7198e6b2013-07-19 12:59:32 -040064
65struct msm_file_private {
66 /* currently we don't do anything useful with this.. but when
67 * per-context address spaces are supported we'd keep track of
68 * the context's page-tables here.
69 */
70 int dummy;
71};
Rob Clarkc8afe682013-06-26 12:44:06 -040072
jilai wang12987782015-06-25 17:37:42 -040073enum msm_mdp_plane_property {
Clarence Ip5e2a9222016-06-26 22:38:24 -040074 /* blob properties, always put these first */
75 PLANE_PROP_SCALER,
76 PLANE_PROP_CSC,
Clarence Ipea3d6262016-07-15 16:20:11 -040077 PLANE_PROP_SDE_INFO,
Clarence Ip5e2a9222016-06-26 22:38:24 -040078
79 /* # of blob properties */
80 PLANE_PROP_BLOBCOUNT,
81
Clarence Ipe78efb72016-06-24 18:35:21 -040082 /* range properties */
Clarence Ip5e2a9222016-06-26 22:38:24 -040083 PLANE_PROP_ZPOS = PLANE_PROP_BLOBCOUNT,
jilai wang12987782015-06-25 17:37:42 -040084 PLANE_PROP_ALPHA,
Clarence Ipcb410d42016-06-26 22:52:33 -040085 PLANE_PROP_COLOR_FILL,
Clarence Ipcae1bb62016-07-07 12:07:13 -040086 PLANE_PROP_INPUT_FENCE,
Clarence Ipe78efb72016-06-24 18:35:21 -040087
Clarence Ip5e2a9222016-06-26 22:38:24 -040088 /* enum/bitmask properties */
89 PLANE_PROP_ROTATION,
90 PLANE_PROP_BLEND_OP,
91 PLANE_PROP_SRC_CONFIG,
Clarence Ipe78efb72016-06-24 18:35:21 -040092
Clarence Ip5e2a9222016-06-26 22:38:24 -040093 /* total # of properties */
94 PLANE_PROP_COUNT
jilai wang12987782015-06-25 17:37:42 -040095};
96
Clarence Ip7a753bb2016-07-07 11:47:44 -040097enum msm_mdp_crtc_property {
98 /* # of blob properties */
99 CRTC_PROP_BLOBCOUNT,
100
101 /* range properties */
Clarence Ipcae1bb62016-07-07 12:07:13 -0400102 CRTC_PROP_INPUT_FENCE_TIMEOUT = CRTC_PROP_BLOBCOUNT,
Clarence Ip24f80662016-06-13 19:05:32 -0400103 CRTC_PROP_OUTPUT_FENCE,
Clarence Ip7a753bb2016-07-07 11:47:44 -0400104
105 /* total # of properties */
106 CRTC_PROP_COUNT
107};
108
Clarence Ipdd8021c2016-07-20 16:39:47 -0400109enum msm_mdp_conn_property {
110 /* blob properties, always put these first */
111 CONNECTOR_PROP_SDE_INFO,
112
113 /* # of blob properties */
114 CONNECTOR_PROP_BLOBCOUNT,
115
116 /* range properties */
117 CONNECTOR_PROP_OUT_FB = CONNECTOR_PROP_BLOBCOUNT,
118 CONNECTOR_PROP_RETIRE_FENCE,
Alan Kwongbb27c092016-07-20 16:41:25 -0400119 CONNECTOR_PROP_DST_X,
120 CONNECTOR_PROP_DST_Y,
121 CONNECTOR_PROP_DST_W,
122 CONNECTOR_PROP_DST_H,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400123
124 /* enum/bitmask properties */
Lloyd Atkinsonb6191972016-08-10 18:31:46 -0400125 CONNECTOR_PROP_TOPOLOGY_NAME,
126 CONNECTOR_PROP_TOPOLOGY_CONTROL,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400127
128 /* total # of properties */
129 CONNECTOR_PROP_COUNT
130};
131
Hai Li78b1d472015-07-27 13:49:45 -0400132struct msm_vblank_ctrl {
133 struct work_struct work;
134 struct list_head event_list;
135 spinlock_t lock;
136};
137
Clarence Ipa4039322016-07-15 16:23:59 -0400138#define MAX_H_TILES_PER_DISPLAY 2
139
140/**
141 * enum msm_display_compression - compression method used for pixel stream
142 * @MSM_DISPLAY_COMPRESS_NONE: Pixel data is not compressed
143 * @MSM_DISPLAY_COMPRESS_DSC: DSC compresison is used
144 * @MSM_DISPLAY_COMPRESS_FBC: FBC compression is used
145 */
146enum msm_display_compression {
147 MSM_DISPLAY_COMPRESS_NONE,
148 MSM_DISPLAY_COMPRESS_DSC,
149 MSM_DISPLAY_COMPRESS_FBC,
150};
151
152/**
153 * enum msm_display_caps - features/capabilities supported by displays
154 * @MSM_DISPLAY_CAP_VID_MODE: Video or "active" mode supported
155 * @MSM_DISPLAY_CAP_CMD_MODE: Command mode supported
156 * @MSM_DISPLAY_CAP_HOT_PLUG: Hot plug detection supported
157 * @MSM_DISPLAY_CAP_EDID: EDID supported
158 */
159enum msm_display_caps {
160 MSM_DISPLAY_CAP_VID_MODE = BIT(0),
161 MSM_DISPLAY_CAP_CMD_MODE = BIT(1),
162 MSM_DISPLAY_CAP_HOT_PLUG = BIT(2),
163 MSM_DISPLAY_CAP_EDID = BIT(3),
164};
165
166/**
167 * struct msm_display_info - defines display properties
168 * @intf_type: DRM_MODE_CONNECTOR_ display type
169 * @capabilities: Bitmask of display flags
170 * @num_of_h_tiles: Number of horizontal tiles in case of split interface
171 * @h_tile_instance: Controller instance used per tile. Number of elements is
172 * based on num_of_h_tiles
173 * @is_connected: Set to true if display is connected
174 * @width_mm: Physical width
175 * @height_mm: Physical height
176 * @max_width: Max width of display. In case of hot pluggable display
177 * this is max width supported by controller
178 * @max_height: Max height of display. In case of hot pluggable display
179 * this is max height supported by controller
180 * @compression: Compression supported by the display
181 */
182struct msm_display_info {
183 int intf_type;
184 uint32_t capabilities;
185
186 uint32_t num_of_h_tiles;
187 uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY];
188
189 bool is_connected;
190
191 unsigned int width_mm;
192 unsigned int height_mm;
193
194 uint32_t max_width;
195 uint32_t max_height;
196
197 enum msm_display_compression compression;
198};
199
Ajay Singh Parmar64c19192016-06-10 16:44:56 -0700200struct display_manager;
201
Rob Clarkc8afe682013-06-26 12:44:06 -0400202struct msm_drm_private {
203
Rob Clark68209392016-05-17 16:19:32 -0400204 struct drm_device *dev;
205
Rob Clarkc8afe682013-06-26 12:44:06 -0400206 struct msm_kms *kms;
207
Rob Clark060530f2014-03-03 14:19:12 -0500208 /* subordinate devices, if present: */
Rob Clark067fef32014-11-04 13:33:14 -0500209 struct platform_device *gpu_pdev;
210
Archit Taneja990a4002016-05-07 23:11:25 +0530211 /* top level MDSS wrapper device (for MDP5 only) */
212 struct msm_mdss *mdss;
213
Rob Clark067fef32014-11-04 13:33:14 -0500214 /* possibly this should be in the kms component, but it is
215 * shared by both mdp4 and mdp5..
216 */
217 struct hdmi *hdmi;
Rob Clark060530f2014-03-03 14:19:12 -0500218
Hai Liab5b0102015-01-07 18:47:44 -0500219 /* eDP is for mdp5 only, but kms has not been created
220 * when edp_bind() and edp_init() are called. Here is the only
221 * place to keep the edp instance.
222 */
223 struct msm_edp *edp;
224
Hai Lia6895542015-03-31 14:36:33 -0400225 /* DSI is shared by mdp4 and mdp5 */
226 struct msm_dsi *dsi[2];
227
Ajay Singh Parmar64c19192016-06-10 16:44:56 -0700228 /* Display manager for SDE driver */
229 struct display_manager *dm;
230
Rob Clark7198e6b2013-07-19 12:59:32 -0400231 /* when we have more than one 'msm_gpu' these need to be an array: */
232 struct msm_gpu *gpu;
233 struct msm_file_private *lastctx;
234
Rob Clarkc8afe682013-06-26 12:44:06 -0400235 struct drm_fb_helper *fbdev;
236
Rob Clarka7d3c952014-05-30 14:47:38 -0400237 struct msm_rd_state *rd;
Rob Clark70c70f02014-05-30 14:49:43 -0400238 struct msm_perf_state *perf;
Rob Clarka7d3c952014-05-30 14:47:38 -0400239
Rob Clarkc8afe682013-06-26 12:44:06 -0400240 /* list of GEM objects: */
241 struct list_head inactive_list;
242
243 struct workqueue_struct *wq;
Rob Clarkba00c3f2016-03-16 18:18:17 -0400244 struct workqueue_struct *atomic_wq;
Rob Clarkc8afe682013-06-26 12:44:06 -0400245
Rob Clarkf86afec2014-11-25 12:41:18 -0500246 /* crtcs pending async atomic updates: */
247 uint32_t pending_crtcs;
248 wait_queue_head_t pending_crtcs_event;
249
Rob Clark871d8122013-11-16 12:56:06 -0500250 /* registered MMUs: */
251 unsigned int num_mmus;
252 struct msm_mmu *mmus[NUM_DOMAINS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400253
Rob Clarka8623912013-10-08 12:57:48 -0400254 unsigned int num_planes;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700255 struct drm_plane *planes[MAX_PLANES];
Rob Clarka8623912013-10-08 12:57:48 -0400256
Rob Clarkc8afe682013-06-26 12:44:06 -0400257 unsigned int num_crtcs;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700258 struct drm_crtc *crtcs[MAX_CRTCS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400259
260 unsigned int num_encoders;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700261 struct drm_encoder *encoders[MAX_ENCODERS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400262
Rob Clarka3376e32013-08-30 13:02:15 -0400263 unsigned int num_bridges;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700264 struct drm_bridge *bridges[MAX_BRIDGES];
Rob Clarka3376e32013-08-30 13:02:15 -0400265
Rob Clarkc8afe682013-06-26 12:44:06 -0400266 unsigned int num_connectors;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700267 struct drm_connector *connectors[MAX_CONNECTORS];
Rob Clark871d8122013-11-16 12:56:06 -0500268
jilai wang12987782015-06-25 17:37:42 -0400269 /* Properties */
Clarence Ipe78efb72016-06-24 18:35:21 -0400270 struct drm_property *plane_property[PLANE_PROP_COUNT];
Clarence Ip7a753bb2016-07-07 11:47:44 -0400271 struct drm_property *crtc_property[CRTC_PROP_COUNT];
Clarence Ipdd8021c2016-07-20 16:39:47 -0400272 struct drm_property *conn_property[CONNECTOR_PROP_COUNT];
jilai wang12987782015-06-25 17:37:42 -0400273
Rob Clark871d8122013-11-16 12:56:06 -0500274 /* VRAM carveout, used when no IOMMU: */
275 struct {
276 unsigned long size;
277 dma_addr_t paddr;
278 /* NOTE: mm managed at the page level, size is in # of pages
279 * and position mm_node->start is in # of pages:
280 */
281 struct drm_mm mm;
282 } vram;
Hai Li78b1d472015-07-27 13:49:45 -0400283
Rob Clarke1e9db22016-05-27 11:16:28 -0400284 struct notifier_block vmap_notifier;
Rob Clark68209392016-05-17 16:19:32 -0400285 struct shrinker shrinker;
286
Hai Li78b1d472015-07-27 13:49:45 -0400287 struct msm_vblank_ctrl vblank_ctrl;
Rob Clarkd78d3832016-08-22 15:28:38 -0400288
289 /* task holding struct_mutex.. currently only used in submit path
290 * to detect and reject faults from copy_from_user() for submit
291 * ioctl.
292 */
293 struct task_struct *struct_mutex_task;
Lloyd Atkinson154b6aa2016-05-24 17:11:37 -0400294
295 struct msm_evtlog evtlog;
Rob Clarkc8afe682013-06-26 12:44:06 -0400296};
297
Clarence Ip7f23b892016-06-01 10:30:34 -0400298/* Helper macro for accessing msm_drm_private's event log */
299#define MSM_EVTMSG(dev, msg, x, y) do { \
300 if ((dev) && ((struct drm_device *)(dev))->dev_private) \
301 msm_evtlog_sample(&((struct msm_drm_private *) \
302 ((struct drm_device *) \
303 (dev))->dev_private)->evtlog, __func__,\
304 (msg), (uint64_t)(x), (uint64_t)(y), \
305 __LINE__); \
306 } while (0)
307
308/* Helper macro for accessing msm_drm_private's event log */
309#define MSM_EVT(dev, x, y) MSM_EVTMSG((dev), 0, (x), (y))
310
Rob Clarkc8afe682013-06-26 12:44:06 -0400311struct msm_format {
312 uint32_t pixel_format;
313};
314
Daniel Vetterb4274fb2014-11-26 17:02:18 +0100315int msm_atomic_check(struct drm_device *dev,
316 struct drm_atomic_state *state);
Dhaval Patel7a7d85d2016-08-26 16:35:34 -0700317/* callback from wq once fence has passed: */
318struct msm_fence_cb {
319 struct work_struct work;
320 uint32_t fence;
321 void (*func)(struct msm_fence_cb *cb);
322};
323
324void __msm_fence_worker(struct work_struct *work);
325
326#define INIT_FENCE_CB(_cb, _func) do { \
327 INIT_WORK(&(_cb)->work, __msm_fence_worker); \
328 (_cb)->func = _func; \
329 } while (0)
330
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500331int msm_atomic_commit(struct drm_device *dev,
Maarten Lankhorsta3ccfb92016-04-26 16:11:38 +0200332 struct drm_atomic_state *state, bool nonblock);
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500333
Rob Clark871d8122013-11-16 12:56:06 -0500334int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
Rob Clarkc8afe682013-06-26 12:44:06 -0400335
Rob Clark40e68152016-05-03 09:50:26 -0400336void msm_gem_submit_free(struct msm_gem_submit *submit);
Rob Clark7198e6b2013-07-19 12:59:32 -0400337int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
338 struct drm_file *file);
339
Rob Clark68209392016-05-17 16:19:32 -0400340void msm_gem_shrinker_init(struct drm_device *dev);
341void msm_gem_shrinker_cleanup(struct drm_device *dev);
342
Daniel Thompson77a147e2014-11-12 11:38:14 +0000343int msm_gem_mmap_obj(struct drm_gem_object *obj,
344 struct vm_area_struct *vma);
Rob Clarkc8afe682013-06-26 12:44:06 -0400345int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
346int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
347uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
348int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id,
349 uint32_t *iova);
350int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint32_t *iova);
Rob Clark2638d902014-11-08 09:13:37 -0500351uint32_t msm_gem_iova(struct drm_gem_object *obj, int id);
Rob Clark05b84912013-09-28 11:28:35 -0400352struct page **msm_gem_get_pages(struct drm_gem_object *obj);
353void msm_gem_put_pages(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400354void msm_gem_put_iova(struct drm_gem_object *obj, int id);
355int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
356 struct drm_mode_create_dumb *args);
Rob Clarkc8afe682013-06-26 12:44:06 -0400357int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
358 uint32_t handle, uint64_t *offset);
Rob Clark05b84912013-09-28 11:28:35 -0400359struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
360void *msm_gem_prime_vmap(struct drm_gem_object *obj);
361void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Daniel Thompson77a147e2014-11-12 11:38:14 +0000362int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
Rob Clark05b84912013-09-28 11:28:35 -0400363struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
Maarten Lankhorstb5e9c1a2014-01-09 11:03:14 +0100364 struct dma_buf_attachment *attach, struct sg_table *sg);
Rob Clark05b84912013-09-28 11:28:35 -0400365int msm_gem_prime_pin(struct drm_gem_object *obj);
366void msm_gem_prime_unpin(struct drm_gem_object *obj);
Rob Clark18f23042016-05-26 16:24:35 -0400367void *msm_gem_get_vaddr_locked(struct drm_gem_object *obj);
368void *msm_gem_get_vaddr(struct drm_gem_object *obj);
369void msm_gem_put_vaddr_locked(struct drm_gem_object *obj);
370void msm_gem_put_vaddr(struct drm_gem_object *obj);
Rob Clark4cd33c42016-05-17 15:44:49 -0400371int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
Rob Clark68209392016-05-17 16:19:32 -0400372void msm_gem_purge(struct drm_gem_object *obj);
Rob Clarke1e9db22016-05-27 11:16:28 -0400373void msm_gem_vunmap(struct drm_gem_object *obj);
Rob Clarkb6295f92016-03-15 18:26:28 -0400374int msm_gem_sync_object(struct drm_gem_object *obj,
375 struct msm_fence_context *fctx, bool exclusive);
Rob Clark7198e6b2013-07-19 12:59:32 -0400376void msm_gem_move_to_active(struct drm_gem_object *obj,
Rob Clarkb6295f92016-03-15 18:26:28 -0400377 struct msm_gpu *gpu, bool exclusive, struct fence *fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400378void msm_gem_move_to_inactive(struct drm_gem_object *obj);
Rob Clarkba00c3f2016-03-16 18:18:17 -0400379int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400380int msm_gem_cpu_fini(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400381void msm_gem_free_object(struct drm_gem_object *obj);
382int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
383 uint32_t size, uint32_t flags, uint32_t *handle);
384struct drm_gem_object *msm_gem_new(struct drm_device *dev,
385 uint32_t size, uint32_t flags);
Rob Clark05b84912013-09-28 11:28:35 -0400386struct drm_gem_object *msm_gem_import(struct drm_device *dev,
Rob Clark79f0e202016-03-16 12:40:35 -0400387 struct dma_buf *dmabuf, struct sg_table *sgt);
Rob Clarkc8afe682013-06-26 12:44:06 -0400388
Rob Clark2638d902014-11-08 09:13:37 -0500389int msm_framebuffer_prepare(struct drm_framebuffer *fb, int id);
390void msm_framebuffer_cleanup(struct drm_framebuffer *fb, int id);
391uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, int id, int plane);
Rob Clarkc8afe682013-06-26 12:44:06 -0400392struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
393const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
394struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200395 const struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos);
Rob Clarkc8afe682013-06-26 12:44:06 -0400396struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200397 struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
Rob Clarkc8afe682013-06-26 12:44:06 -0400398
399struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530400void msm_fbdev_free(struct drm_device *dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400401
Rob Clarkdada25b2013-12-01 12:12:54 -0500402struct hdmi;
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100403int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
Rob Clark067fef32014-11-04 13:33:14 -0500404 struct drm_encoder *encoder);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100405void __init msm_hdmi_register(void);
406void __exit msm_hdmi_unregister(void);
Rob Clarkc8afe682013-06-26 12:44:06 -0400407
Hai Li00453982014-12-12 14:41:17 -0500408struct msm_edp;
409void __init msm_edp_register(void);
410void __exit msm_edp_unregister(void);
411int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
412 struct drm_encoder *encoder);
413
Hai Lia6895542015-03-31 14:36:33 -0400414struct msm_dsi;
415enum msm_dsi_encoder_id {
416 MSM_DSI_VIDEO_ENCODER_ID = 0,
417 MSM_DSI_CMD_ENCODER_ID = 1,
418 MSM_DSI_ENCODER_NUM = 2
419};
420#ifdef CONFIG_DRM_MSM_DSI
421void __init msm_dsi_register(void);
422void __exit msm_dsi_unregister(void);
423int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
424 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]);
425#else
426static inline void __init msm_dsi_register(void)
427{
428}
429static inline void __exit msm_dsi_unregister(void)
430{
431}
432static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
433 struct drm_device *dev,
434 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM])
435{
436 return -EINVAL;
437}
438#endif
439
Archit Taneja1dd0a0b2016-05-30 16:36:50 +0530440void __init msm_mdp_register(void);
441void __exit msm_mdp_unregister(void);
442
Rob Clarkc8afe682013-06-26 12:44:06 -0400443#ifdef CONFIG_DEBUG_FS
444void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
445void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
446void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
Rob Clarka7d3c952014-05-30 14:47:38 -0400447int msm_debugfs_late_init(struct drm_device *dev);
448int msm_rd_debugfs_init(struct drm_minor *minor);
449void msm_rd_debugfs_cleanup(struct drm_minor *minor);
450void msm_rd_dump_submit(struct msm_gem_submit *submit);
Rob Clark70c70f02014-05-30 14:49:43 -0400451int msm_perf_debugfs_init(struct drm_minor *minor);
452void msm_perf_debugfs_cleanup(struct drm_minor *minor);
Rob Clarka7d3c952014-05-30 14:47:38 -0400453#else
454static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
455static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {}
Rob Clarkc8afe682013-06-26 12:44:06 -0400456#endif
457
458void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
459 const char *dbgname);
460void msm_writel(u32 data, void __iomem *addr);
461u32 msm_readl(const void __iomem *addr);
462
463#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
464#define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
465
466static inline int align_pitch(int width, int bpp)
467{
468 int bytespp = (bpp + 7) / 8;
469 /* adreno needs pitch aligned to 32 pixels: */
470 return bytespp * ALIGN(width, 32);
471}
472
473/* for the generated headers: */
474#define INVALID_IDX(idx) ({BUG(); 0;})
Rob Clark7198e6b2013-07-19 12:59:32 -0400475#define fui(x) ({BUG(); 0;})
476#define util_float_to_half(x) ({BUG(); 0;})
477
Rob Clarkc8afe682013-06-26 12:44:06 -0400478
479#define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
480
481/* for conditionally setting boolean flag(s): */
482#define COND(bool, val) ((bool) ? (val) : 0)
483
Rob Clark340ff412016-03-16 14:57:22 -0400484static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
485{
486 ktime_t now = ktime_get();
487 unsigned long remaining_jiffies;
488
489 if (ktime_compare(*timeout, now) < 0) {
490 remaining_jiffies = 0;
491 } else {
492 ktime_t rem = ktime_sub(*timeout, now);
493 struct timespec ts = ktime_to_timespec(rem);
494 remaining_jiffies = timespec_to_jiffies(&ts);
495 }
496
497 return remaining_jiffies;
498}
Rob Clarkc8afe682013-06-26 12:44:06 -0400499
500#endif /* __MSM_DRV_H__ */