blob: 390fac59c6bca62fbb473e1fc7b091114b5371bf [file] [log] [blame]
Russell Kingf27ecac2005-08-18 21:31:00 +01001/*
Russell Kingf27ecac2005-08-18 21:31:00 +01002 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * Interrupt architecture for the GIC:
9 *
10 * o There is one Interrupt Distributor, which receives interrupts
11 * from system devices and sends them to the Interrupt Controllers.
12 *
13 * o There is one CPU Interface per CPU, which sends interrupts sent
14 * by the Distributor, and interrupts generated locally, to the
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010015 * associated CPU. The base address of the CPU interface is usually
16 * aliased so that the same address points to different chips depending
17 * on the CPU it is accessed from.
Russell Kingf27ecac2005-08-18 21:31:00 +010018 *
19 * Note that IRQs 0-31 are special - they are local to each CPU.
20 * As such, the enable set/clear, pending set/clear and active bit
21 * registers are banked per-cpu for these sources.
22 */
23#include <linux/init.h>
24#include <linux/kernel.h>
Rob Herringf37a53c2011-10-21 17:14:27 -050025#include <linux/err.h>
Arnd Bergmann7e1efcf2011-11-01 00:28:37 +010026#include <linux/module.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010027#include <linux/list.h>
28#include <linux/smp.h>
Catalin Marinasc0114702013-01-14 18:05:37 +000029#include <linux/cpu.h>
Colin Cross254056f2011-02-10 12:54:10 -080030#include <linux/cpu_pm.h>
Catalin Marinasdcb86e82005-08-31 21:45:14 +010031#include <linux/cpumask.h>
Russell Kingfced80c2008-09-06 12:10:45 +010032#include <linux/io.h>
Rob Herringb3f7ed02011-09-28 21:27:52 -050033#include <linux/of.h>
34#include <linux/of_address.h>
35#include <linux/of_irq.h>
Tomasz Nowickid60fc382015-03-24 14:02:49 +000036#include <linux/acpi.h>
Rob Herring4294f8ba2011-09-28 21:25:31 -050037#include <linux/irqdomain.h>
Marc Zyngier292b2932011-07-20 16:24:14 +010038#include <linux/interrupt.h>
39#include <linux/percpu.h>
40#include <linux/slab.h>
Joel Porquet41a83e02015-07-07 17:11:46 -040041#include <linux/irqchip.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000042#include <linux/irqchip/chained_irq.h>
Rob Herring520f7bd2012-12-27 13:10:24 -060043#include <linux/irqchip/arm-gic.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010044
Tomasz Figa29e697b2014-07-17 17:23:44 +020045#include <asm/cputype.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010046#include <asm/irq.h>
Marc Zyngier562e0022011-09-06 09:56:17 +010047#include <asm/exception.h>
Will Deaconeb504392012-01-20 12:01:12 +010048#include <asm/smp_plat.h>
Marc Zyngier0b996fd2015-08-26 17:00:44 +010049#include <asm/virt.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010050
Marc Zyngierd51d0af2014-06-30 16:01:30 +010051#include "irq-gic-common.h"
Russell Kingf27ecac2005-08-18 21:31:00 +010052
Marc Zyngier76e52dd2015-09-30 12:01:16 +010053#ifdef CONFIG_ARM64
54#include <asm/cpufeature.h>
55
56static void gic_check_cpu_features(void)
57{
Marc Zyngier25fc11a2016-04-22 12:25:33 +010058 WARN_TAINT_ONCE(this_cpu_has_cap(ARM64_HAS_SYSREG_GIC_CPUIF),
Marc Zyngier76e52dd2015-09-30 12:01:16 +010059 TAINT_CPU_OUT_OF_SPEC,
60 "GICv3 system registers enabled, broken firmware!\n");
61}
62#else
63#define gic_check_cpu_features() do { } while(0)
64#endif
65
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000066union gic_base {
67 void __iomem *common_base;
Stephen Boyd68593582014-03-04 17:02:01 -080068 void __percpu * __iomem *percpu_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000069};
70
71struct gic_chip_data {
Linus Walleij58b89642015-10-24 00:15:53 +020072 struct irq_chip chip;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000073 union gic_base dist_base;
74 union gic_base cpu_base;
Jon Hunterf673b9b2016-05-10 16:14:44 +010075 void __iomem *raw_dist_base;
76 void __iomem *raw_cpu_base;
77 u32 percpu_offset;
Jon Hunter9c8eddd2016-06-07 16:12:34 +010078#if defined(CONFIG_CPU_PM) || defined(CONFIG_ARM_GIC_PM)
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000079 u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +000080 u32 saved_spi_active[DIV_ROUND_UP(1020, 32)];
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000081 u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
82 u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
83 u32 __percpu *saved_ppi_enable;
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +000084 u32 __percpu *saved_ppi_active;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000085 u32 __percpu *saved_ppi_conf;
86#endif
Grant Likely75294952012-02-14 14:06:57 -070087 struct irq_domain *domain;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000088 unsigned int gic_irqs;
89#ifdef CONFIG_GIC_NON_BANKED
90 void __iomem *(*get_base)(union gic_base *);
91#endif
92};
93
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050094static DEFINE_RAW_SPINLOCK(irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +010095
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010096/*
Nicolas Pitre384a2902012-04-11 18:55:48 -040097 * The GIC mapping of CPU interfaces does not necessarily match
98 * the logical CPU numbering. Let's use a mapping as returned
99 * by the GIC itself.
100 */
101#define NR_GIC_CPU_IF 8
102static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;
103
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100104static struct static_key supports_deactivate = STATIC_KEY_INIT_TRUE;
105
Linus Walleija27d21e2015-12-18 10:44:53 +0100106static struct gic_chip_data gic_data[CONFIG_ARM_GIC_MAX_NR] __read_mostly;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100107
Julien Grall502d6df2016-04-11 16:32:54 +0100108static struct gic_kvm_info gic_v2_kvm_info;
109
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000110#ifdef CONFIG_GIC_NON_BANKED
111static void __iomem *gic_get_percpu_base(union gic_base *base)
112{
Christoph Lameter513d1a22014-09-02 10:00:07 -0500113 return raw_cpu_read(*base->percpu_base);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000114}
115
116static void __iomem *gic_get_common_base(union gic_base *base)
117{
118 return base->common_base;
119}
120
121static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
122{
123 return data->get_base(&data->dist_base);
124}
125
126static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
127{
128 return data->get_base(&data->cpu_base);
129}
130
131static inline void gic_set_base_accessor(struct gic_chip_data *data,
132 void __iomem *(*f)(union gic_base *))
133{
134 data->get_base = f;
135}
136#else
137#define gic_data_dist_base(d) ((d)->dist_base.common_base)
138#define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
Sachin Kamat46f101d2013-03-13 15:05:15 +0530139#define gic_set_base_accessor(d, f)
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000140#endif
141
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100142static inline void __iomem *gic_dist_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100143{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100144 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000145 return gic_data_dist_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100146}
147
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100148static inline void __iomem *gic_cpu_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100149{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100150 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000151 return gic_data_cpu_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100152}
153
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100154static inline unsigned int gic_irq(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100155{
Rob Herring4294f8ba2011-09-28 21:25:31 -0500156 return d->hwirq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100157}
158
Marc Zyngier01f779f2015-08-26 17:00:45 +0100159static inline bool cascading_gic_irq(struct irq_data *d)
160{
161 void *data = irq_data_get_irq_handler_data(d);
162
163 /*
Thomas Gleixner714665352015-09-15 12:37:36 +0200164 * If handler_data is set, this is a cascading interrupt, and
165 * it cannot possibly be forwarded.
Marc Zyngier01f779f2015-08-26 17:00:45 +0100166 */
Thomas Gleixner714665352015-09-15 12:37:36 +0200167 return data != NULL;
Marc Zyngier01f779f2015-08-26 17:00:45 +0100168}
169
Russell Kingf27ecac2005-08-18 21:31:00 +0100170/*
171 * Routines to acknowledge, disable and enable interrupts
Russell Kingf27ecac2005-08-18 21:31:00 +0100172 */
Marc Zyngier56717802015-03-18 11:01:23 +0000173static void gic_poke_irq(struct irq_data *d, u32 offset)
Russell Kingf27ecac2005-08-18 21:31:00 +0100174{
Rob Herring4294f8ba2011-09-28 21:25:31 -0500175 u32 mask = 1 << (gic_irq(d) % 32);
Marc Zyngier56717802015-03-18 11:01:23 +0000176 writel_relaxed(mask, gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4);
177}
178
179static int gic_peek_irq(struct irq_data *d, u32 offset)
180{
181 u32 mask = 1 << (gic_irq(d) % 32);
182 return !!(readl_relaxed(gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4) & mask);
183}
184
185static void gic_mask_irq(struct irq_data *d)
186{
Marc Zyngier56717802015-03-18 11:01:23 +0000187 gic_poke_irq(d, GIC_DIST_ENABLE_CLEAR);
Russell Kingf27ecac2005-08-18 21:31:00 +0100188}
189
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100190static void gic_eoimode1_mask_irq(struct irq_data *d)
191{
192 gic_mask_irq(d);
Marc Zyngier01f779f2015-08-26 17:00:45 +0100193 /*
194 * When masking a forwarded interrupt, make sure it is
195 * deactivated as well.
196 *
197 * This ensures that an interrupt that is getting
198 * disabled/masked will not get "stuck", because there is
199 * noone to deactivate it (guest is being terminated).
200 */
Thomas Gleixner714665352015-09-15 12:37:36 +0200201 if (irqd_is_forwarded_to_vcpu(d))
Marc Zyngier01f779f2015-08-26 17:00:45 +0100202 gic_poke_irq(d, GIC_DIST_ACTIVE_CLEAR);
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100203}
204
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100205static void gic_unmask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100206{
Marc Zyngier56717802015-03-18 11:01:23 +0000207 gic_poke_irq(d, GIC_DIST_ENABLE_SET);
Russell Kingf27ecac2005-08-18 21:31:00 +0100208}
209
Will Deacon1a017532011-02-09 12:01:12 +0000210static void gic_eoi_irq(struct irq_data *d)
211{
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530212 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
Will Deacon1a017532011-02-09 12:01:12 +0000213}
214
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100215static void gic_eoimode1_eoi_irq(struct irq_data *d)
216{
Marc Zyngier01f779f2015-08-26 17:00:45 +0100217 /* Do not deactivate an IRQ forwarded to a vcpu. */
Thomas Gleixner714665352015-09-15 12:37:36 +0200218 if (irqd_is_forwarded_to_vcpu(d))
Marc Zyngier01f779f2015-08-26 17:00:45 +0100219 return;
220
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100221 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_DEACTIVATE);
222}
223
Marc Zyngier56717802015-03-18 11:01:23 +0000224static int gic_irq_set_irqchip_state(struct irq_data *d,
225 enum irqchip_irq_state which, bool val)
226{
227 u32 reg;
228
229 switch (which) {
230 case IRQCHIP_STATE_PENDING:
231 reg = val ? GIC_DIST_PENDING_SET : GIC_DIST_PENDING_CLEAR;
232 break;
233
234 case IRQCHIP_STATE_ACTIVE:
235 reg = val ? GIC_DIST_ACTIVE_SET : GIC_DIST_ACTIVE_CLEAR;
236 break;
237
238 case IRQCHIP_STATE_MASKED:
239 reg = val ? GIC_DIST_ENABLE_CLEAR : GIC_DIST_ENABLE_SET;
240 break;
241
242 default:
243 return -EINVAL;
244 }
245
246 gic_poke_irq(d, reg);
247 return 0;
248}
249
250static int gic_irq_get_irqchip_state(struct irq_data *d,
251 enum irqchip_irq_state which, bool *val)
252{
253 switch (which) {
254 case IRQCHIP_STATE_PENDING:
255 *val = gic_peek_irq(d, GIC_DIST_PENDING_SET);
256 break;
257
258 case IRQCHIP_STATE_ACTIVE:
259 *val = gic_peek_irq(d, GIC_DIST_ACTIVE_SET);
260 break;
261
262 case IRQCHIP_STATE_MASKED:
263 *val = !gic_peek_irq(d, GIC_DIST_ENABLE_SET);
264 break;
265
266 default:
267 return -EINVAL;
268 }
269
270 return 0;
271}
272
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100273static int gic_set_type(struct irq_data *d, unsigned int type)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100274{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100275 void __iomem *base = gic_dist_base(d);
276 unsigned int gicirq = gic_irq(d);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100277
278 /* Interrupt configuration for SGIs can't be changed */
279 if (gicirq < 16)
280 return -EINVAL;
281
Liviu Dudaufb7e7de2015-01-20 16:52:59 +0000282 /* SPIs have restrictions on the supported types */
283 if (gicirq >= 32 && type != IRQ_TYPE_LEVEL_HIGH &&
284 type != IRQ_TYPE_EDGE_RISING)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100285 return -EINVAL;
286
Marc Zyngier1dcc73d2015-04-22 18:20:04 +0100287 return gic_configure_irq(gicirq, type, base, NULL);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100288}
289
Marc Zyngier01f779f2015-08-26 17:00:45 +0100290static int gic_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu)
291{
292 /* Only interrupts on the primary GIC can be forwarded to a vcpu. */
293 if (cascading_gic_irq(d))
294 return -EINVAL;
295
Thomas Gleixner714665352015-09-15 12:37:36 +0200296 if (vcpu)
297 irqd_set_forwarded_to_vcpu(d);
298 else
299 irqd_clr_forwarded_to_vcpu(d);
Marc Zyngier01f779f2015-08-26 17:00:45 +0100300 return 0;
301}
302
Catalin Marinasa06f5462005-09-30 16:07:05 +0100303#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000304static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
305 bool force)
Russell Kingf27ecac2005-08-18 21:31:00 +0100306{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100307 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
Thomas Gleixnerffde1de2014-04-16 14:36:44 +0000308 unsigned int cpu, shift = (gic_irq(d) % 4) * 8;
Russell Kingc1917892011-01-23 12:12:01 +0000309 u32 val, mask, bit;
Marc Zyngiercf613872015-03-06 16:37:44 +0000310 unsigned long flags;
Russell Kingc1917892011-01-23 12:12:01 +0000311
Thomas Gleixnerffde1de2014-04-16 14:36:44 +0000312 if (!force)
313 cpu = cpumask_any_and(mask_val, cpu_online_mask);
314 else
315 cpu = cpumask_first(mask_val);
316
Nicolas Pitre384a2902012-04-11 18:55:48 -0400317 if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
Russell Kingc1917892011-01-23 12:12:01 +0000318 return -EINVAL;
319
Marc Zyngiercf613872015-03-06 16:37:44 +0000320 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Russell Kingc1917892011-01-23 12:12:01 +0000321 mask = 0xff << shift;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400322 bit = gic_cpu_map[cpu] << shift;
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530323 val = readl_relaxed(reg) & ~mask;
324 writel_relaxed(val | bit, reg);
Marc Zyngiercf613872015-03-06 16:37:44 +0000325 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
Yinghai Lud5dedd42009-04-27 17:59:21 -0700326
Marc Zyngier0407dac2016-02-19 15:00:29 +0000327 return IRQ_SET_MASK_OK_DONE;
Russell Kingf27ecac2005-08-18 21:31:00 +0100328}
Catalin Marinasa06f5462005-09-30 16:07:05 +0100329#endif
Russell Kingf27ecac2005-08-18 21:31:00 +0100330
Stephen Boyd8783dd32014-03-04 16:40:30 -0800331static void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
Marc Zyngier562e0022011-09-06 09:56:17 +0100332{
333 u32 irqstat, irqnr;
334 struct gic_chip_data *gic = &gic_data[0];
335 void __iomem *cpu_base = gic_data_cpu_base(gic);
336
337 do {
338 irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
Haojian Zhuangb8802f72014-05-11 16:05:58 +0800339 irqnr = irqstat & GICC_IAR_INT_ID_MASK;
Marc Zyngier562e0022011-09-06 09:56:17 +0100340
Marc Zyngier327ebe12015-12-16 14:11:22 +0000341 if (likely(irqnr > 15 && irqnr < 1020)) {
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100342 if (static_key_true(&supports_deactivate))
343 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
Marc Zyngier60031b42014-08-26 11:03:20 +0100344 handle_domain_irq(gic->domain, irqnr, regs);
Marc Zyngier562e0022011-09-06 09:56:17 +0100345 continue;
346 }
347 if (irqnr < 16) {
348 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100349 if (static_key_true(&supports_deactivate))
350 writel_relaxed(irqstat, cpu_base + GIC_CPU_DEACTIVATE);
Marc Zyngier562e0022011-09-06 09:56:17 +0100351#ifdef CONFIG_SMP
Will Deaconf86c4fb2016-04-26 12:00:00 +0100352 /*
353 * Ensure any shared data written by the CPU sending
354 * the IPI is read after we've read the ACK register
355 * on the GIC.
356 *
357 * Pairs with the write barrier in gic_raise_softirq
358 */
359 smp_rmb();
Marc Zyngier562e0022011-09-06 09:56:17 +0100360 handle_IPI(irqnr, regs);
361#endif
362 continue;
363 }
364 break;
365 } while (1);
366}
367
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200368static void gic_handle_cascade_irq(struct irq_desc *desc)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100369{
Jiang Liu5b292642015-06-04 12:13:20 +0800370 struct gic_chip_data *chip_data = irq_desc_get_handler_data(desc);
371 struct irq_chip *chip = irq_desc_get_chip(desc);
Russell King0f347bb2007-05-17 10:11:34 +0100372 unsigned int cascade_irq, gic_irq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100373 unsigned long status;
374
Will Deacon1a017532011-02-09 12:01:12 +0000375 chained_irq_enter(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100376
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500377 raw_spin_lock(&irq_controller_lock);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000378 status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500379 raw_spin_unlock(&irq_controller_lock);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100380
Feng Kane5f81532014-07-30 14:56:58 -0700381 gic_irq = (status & GICC_IAR_INT_ID_MASK);
382 if (gic_irq == GICC_INT_SPURIOUS)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100383 goto out;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100384
Grant Likely75294952012-02-14 14:06:57 -0700385 cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
386 if (unlikely(gic_irq < 32 || gic_irq > 1020))
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200387 handle_bad_irq(desc);
Russell King0f347bb2007-05-17 10:11:34 +0100388 else
389 generic_handle_irq(cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100390
391 out:
Will Deacon1a017532011-02-09 12:01:12 +0000392 chained_irq_exit(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100393}
394
David Brownell38c677c2006-08-01 22:26:25 +0100395static struct irq_chip gic_chip = {
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100396 .irq_mask = gic_mask_irq,
397 .irq_unmask = gic_unmask_irq,
Will Deacon1a017532011-02-09 12:01:12 +0000398 .irq_eoi = gic_eoi_irq,
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100399 .irq_set_type = gic_set_type,
Marc Zyngier56717802015-03-18 11:01:23 +0000400 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
401 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
Sudeep Hollaaec89ef2015-07-15 15:38:28 +0100402 .flags = IRQCHIP_SET_TYPE_MASKED |
403 IRQCHIP_SKIP_SET_WAKE |
404 IRQCHIP_MASK_ON_SUSPEND,
Russell Kingf27ecac2005-08-18 21:31:00 +0100405};
406
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100407void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
408{
Linus Walleija27d21e2015-12-18 10:44:53 +0100409 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
Thomas Gleixner4d83fcf2015-06-21 21:10:53 +0200410 irq_set_chained_handler_and_data(irq, gic_handle_cascade_irq,
411 &gic_data[gic_nr]);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100412}
413
Russell King2bb31352013-01-30 23:49:57 +0000414static u8 gic_get_cpumask(struct gic_chip_data *gic)
415{
416 void __iomem *base = gic_data_dist_base(gic);
417 u32 mask, i;
418
419 for (i = mask = 0; i < 32; i += 4) {
420 mask = readl_relaxed(base + GIC_DIST_TARGET + i);
421 mask |= mask >> 16;
422 mask |= mask >> 8;
423 if (mask)
424 break;
425 }
426
Stephen Boyd6e3aca42015-03-11 23:21:31 -0700427 if (!mask && num_possible_cpus() > 1)
Russell King2bb31352013-01-30 23:49:57 +0000428 pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
429
430 return mask;
431}
432
Jon Hunter4c2880b2015-07-31 09:44:12 +0100433static void gic_cpu_if_up(struct gic_chip_data *gic)
Feng Kan32289502014-07-30 14:56:59 -0700434{
Jon Hunter4c2880b2015-07-31 09:44:12 +0100435 void __iomem *cpu_base = gic_data_cpu_base(gic);
Feng Kan32289502014-07-30 14:56:59 -0700436 u32 bypass = 0;
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100437 u32 mode = 0;
438
Jon Hunter389a00d2016-02-09 15:24:57 +0000439 if (gic == &gic_data[0] && static_key_true(&supports_deactivate))
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100440 mode = GIC_CPU_CTRL_EOImodeNS;
Feng Kan32289502014-07-30 14:56:59 -0700441
442 /*
443 * Preserve bypass disable bits to be written back later
444 */
445 bypass = readl(cpu_base + GIC_CPU_CTRL);
446 bypass &= GICC_DIS_BYPASS_MASK;
447
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100448 writel_relaxed(bypass | mode | GICC_ENABLE, cpu_base + GIC_CPU_CTRL);
Feng Kan32289502014-07-30 14:56:59 -0700449}
450
451
Jon Huntercdbb8132016-06-07 16:12:32 +0100452static void gic_dist_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100453{
Grant Likely75294952012-02-14 14:06:57 -0700454 unsigned int i;
Will Deacon267840f2011-08-23 22:20:03 +0100455 u32 cpumask;
Rob Herring4294f8ba2011-09-28 21:25:31 -0500456 unsigned int gic_irqs = gic->gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000457 void __iomem *base = gic_data_dist_base(gic);
Russell Kingf27ecac2005-08-18 21:31:00 +0100458
Feng Kane5f81532014-07-30 14:56:58 -0700459 writel_relaxed(GICD_DISABLE, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100460
461 /*
Russell Kingf27ecac2005-08-18 21:31:00 +0100462 * Set all global interrupts to this CPU only.
463 */
Russell King2bb31352013-01-30 23:49:57 +0000464 cpumask = gic_get_cpumask(gic);
465 cpumask |= cpumask << 8;
466 cpumask |= cpumask << 16;
Pawel Molle6afec92010-11-26 13:45:43 +0100467 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530468 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100469
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100470 gic_dist_config(base, gic_irqs, NULL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100471
Feng Kane5f81532014-07-30 14:56:58 -0700472 writel_relaxed(GICD_ENABLE, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100473}
474
Jon Hunterdc9722c2016-05-10 16:14:42 +0100475static int gic_cpu_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100476{
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000477 void __iomem *dist_base = gic_data_dist_base(gic);
478 void __iomem *base = gic_data_cpu_base(gic);
Nicolas Pitre384a2902012-04-11 18:55:48 -0400479 unsigned int cpu_mask, cpu = smp_processor_id();
Russell King9395f6e2010-11-11 23:10:30 +0000480 int i;
481
Russell King9395f6e2010-11-11 23:10:30 +0000482 /*
Jon Hunter567e5a02015-07-31 09:44:11 +0100483 * Setting up the CPU map is only relevant for the primary GIC
484 * because any nested/secondary GICs do not directly interface
485 * with the CPU(s).
Nicolas Pitre384a2902012-04-11 18:55:48 -0400486 */
Jon Hunter567e5a02015-07-31 09:44:11 +0100487 if (gic == &gic_data[0]) {
488 /*
489 * Get what the GIC says our CPU mask is.
490 */
Jon Hunterdc9722c2016-05-10 16:14:42 +0100491 if (WARN_ON(cpu >= NR_GIC_CPU_IF))
492 return -EINVAL;
493
Marc Zyngier25fc11a2016-04-22 12:25:33 +0100494 gic_check_cpu_features();
Jon Hunter567e5a02015-07-31 09:44:11 +0100495 cpu_mask = gic_get_cpumask(gic);
496 gic_cpu_map[cpu] = cpu_mask;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400497
Jon Hunter567e5a02015-07-31 09:44:11 +0100498 /*
499 * Clear our mask from the other map entries in case they're
500 * still undefined.
501 */
502 for (i = 0; i < NR_GIC_CPU_IF; i++)
503 if (i != cpu)
504 gic_cpu_map[i] &= ~cpu_mask;
505 }
Nicolas Pitre384a2902012-04-11 18:55:48 -0400506
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100507 gic_cpu_config(dist_base, NULL);
Russell King9395f6e2010-11-11 23:10:30 +0000508
Feng Kane5f81532014-07-30 14:56:58 -0700509 writel_relaxed(GICC_INT_PRI_THRESHOLD, base + GIC_CPU_PRIMASK);
Jon Hunter4c2880b2015-07-31 09:44:12 +0100510 gic_cpu_if_up(gic);
Jon Hunterdc9722c2016-05-10 16:14:42 +0100511
512 return 0;
Russell Kingf27ecac2005-08-18 21:31:00 +0100513}
514
Jon Hunter4c2880b2015-07-31 09:44:12 +0100515int gic_cpu_if_down(unsigned int gic_nr)
Nicolas Pitre10d9eb82013-03-19 23:59:04 -0400516{
Jon Hunter4c2880b2015-07-31 09:44:12 +0100517 void __iomem *cpu_base;
Feng Kan32289502014-07-30 14:56:59 -0700518 u32 val = 0;
519
Linus Walleija27d21e2015-12-18 10:44:53 +0100520 if (gic_nr >= CONFIG_ARM_GIC_MAX_NR)
Jon Hunter4c2880b2015-07-31 09:44:12 +0100521 return -EINVAL;
522
523 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Feng Kan32289502014-07-30 14:56:59 -0700524 val = readl(cpu_base + GIC_CPU_CTRL);
525 val &= ~GICC_ENABLE;
526 writel_relaxed(val, cpu_base + GIC_CPU_CTRL);
Jon Hunter4c2880b2015-07-31 09:44:12 +0100527
528 return 0;
Nicolas Pitre10d9eb82013-03-19 23:59:04 -0400529}
530
Jon Hunter9c8eddd2016-06-07 16:12:34 +0100531#if defined(CONFIG_CPU_PM) || defined(CONFIG_ARM_GIC_PM)
Colin Cross254056f2011-02-10 12:54:10 -0800532/*
533 * Saves the GIC distributor registers during suspend or idle. Must be called
534 * with interrupts disabled but before powering down the GIC. After calling
535 * this function, no interrupts will be delivered by the GIC, and another
536 * platform-specific wakeup source must be enabled.
537 */
Jon Huntercdbb8132016-06-07 16:12:32 +0100538void gic_dist_save(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800539{
540 unsigned int gic_irqs;
541 void __iomem *dist_base;
542 int i;
543
Jon Hunter6e5b5922016-05-10 16:14:43 +0100544 if (WARN_ON(!gic))
545 return;
Colin Cross254056f2011-02-10 12:54:10 -0800546
Jon Hunter6e5b5922016-05-10 16:14:43 +0100547 gic_irqs = gic->gic_irqs;
548 dist_base = gic_data_dist_base(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800549
550 if (!dist_base)
551 return;
552
553 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100554 gic->saved_spi_conf[i] =
Colin Cross254056f2011-02-10 12:54:10 -0800555 readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
556
557 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100558 gic->saved_spi_target[i] =
Colin Cross254056f2011-02-10 12:54:10 -0800559 readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
560
561 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100562 gic->saved_spi_enable[i] =
Colin Cross254056f2011-02-10 12:54:10 -0800563 readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000564
565 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100566 gic->saved_spi_active[i] =
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000567 readl_relaxed(dist_base + GIC_DIST_ACTIVE_SET + i * 4);
Colin Cross254056f2011-02-10 12:54:10 -0800568}
569
570/*
571 * Restores the GIC distributor registers during resume or when coming out of
572 * idle. Must be called before enabling interrupts. If a level interrupt
573 * that occured while the GIC was suspended is still present, it will be
574 * handled normally, but any edge interrupts that occured will not be seen by
575 * the GIC and need to be handled by the platform-specific wakeup source.
576 */
Jon Huntercdbb8132016-06-07 16:12:32 +0100577void gic_dist_restore(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800578{
579 unsigned int gic_irqs;
580 unsigned int i;
581 void __iomem *dist_base;
582
Jon Hunter6e5b5922016-05-10 16:14:43 +0100583 if (WARN_ON(!gic))
584 return;
Colin Cross254056f2011-02-10 12:54:10 -0800585
Jon Hunter6e5b5922016-05-10 16:14:43 +0100586 gic_irqs = gic->gic_irqs;
587 dist_base = gic_data_dist_base(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800588
589 if (!dist_base)
590 return;
591
Feng Kane5f81532014-07-30 14:56:58 -0700592 writel_relaxed(GICD_DISABLE, dist_base + GIC_DIST_CTRL);
Colin Cross254056f2011-02-10 12:54:10 -0800593
594 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100595 writel_relaxed(gic->saved_spi_conf[i],
Colin Cross254056f2011-02-10 12:54:10 -0800596 dist_base + GIC_DIST_CONFIG + i * 4);
597
598 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
Feng Kane5f81532014-07-30 14:56:58 -0700599 writel_relaxed(GICD_INT_DEF_PRI_X4,
Colin Cross254056f2011-02-10 12:54:10 -0800600 dist_base + GIC_DIST_PRI + i * 4);
601
602 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100603 writel_relaxed(gic->saved_spi_target[i],
Colin Cross254056f2011-02-10 12:54:10 -0800604 dist_base + GIC_DIST_TARGET + i * 4);
605
Marc Zyngier92eda4a2015-11-16 19:13:27 +0000606 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) {
607 writel_relaxed(GICD_INT_EN_CLR_X32,
608 dist_base + GIC_DIST_ENABLE_CLEAR + i * 4);
Jon Hunter6e5b5922016-05-10 16:14:43 +0100609 writel_relaxed(gic->saved_spi_enable[i],
Colin Cross254056f2011-02-10 12:54:10 -0800610 dist_base + GIC_DIST_ENABLE_SET + i * 4);
Marc Zyngier92eda4a2015-11-16 19:13:27 +0000611 }
Colin Cross254056f2011-02-10 12:54:10 -0800612
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000613 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) {
614 writel_relaxed(GICD_INT_EN_CLR_X32,
615 dist_base + GIC_DIST_ACTIVE_CLEAR + i * 4);
Jon Hunter6e5b5922016-05-10 16:14:43 +0100616 writel_relaxed(gic->saved_spi_active[i],
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000617 dist_base + GIC_DIST_ACTIVE_SET + i * 4);
618 }
619
Feng Kane5f81532014-07-30 14:56:58 -0700620 writel_relaxed(GICD_ENABLE, dist_base + GIC_DIST_CTRL);
Colin Cross254056f2011-02-10 12:54:10 -0800621}
622
Jon Huntercdbb8132016-06-07 16:12:32 +0100623void gic_cpu_save(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800624{
625 int i;
626 u32 *ptr;
627 void __iomem *dist_base;
628 void __iomem *cpu_base;
629
Jon Hunter6e5b5922016-05-10 16:14:43 +0100630 if (WARN_ON(!gic))
631 return;
Colin Cross254056f2011-02-10 12:54:10 -0800632
Jon Hunter6e5b5922016-05-10 16:14:43 +0100633 dist_base = gic_data_dist_base(gic);
634 cpu_base = gic_data_cpu_base(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800635
636 if (!dist_base || !cpu_base)
637 return;
638
Jon Hunter6e5b5922016-05-10 16:14:43 +0100639 ptr = raw_cpu_ptr(gic->saved_ppi_enable);
Colin Cross254056f2011-02-10 12:54:10 -0800640 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
641 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
642
Jon Hunter6e5b5922016-05-10 16:14:43 +0100643 ptr = raw_cpu_ptr(gic->saved_ppi_active);
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000644 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
645 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ACTIVE_SET + i * 4);
646
Jon Hunter6e5b5922016-05-10 16:14:43 +0100647 ptr = raw_cpu_ptr(gic->saved_ppi_conf);
Colin Cross254056f2011-02-10 12:54:10 -0800648 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
649 ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
650
651}
652
Jon Huntercdbb8132016-06-07 16:12:32 +0100653void gic_cpu_restore(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800654{
655 int i;
656 u32 *ptr;
657 void __iomem *dist_base;
658 void __iomem *cpu_base;
659
Jon Hunter6e5b5922016-05-10 16:14:43 +0100660 if (WARN_ON(!gic))
661 return;
Colin Cross254056f2011-02-10 12:54:10 -0800662
Jon Hunter6e5b5922016-05-10 16:14:43 +0100663 dist_base = gic_data_dist_base(gic);
664 cpu_base = gic_data_cpu_base(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800665
666 if (!dist_base || !cpu_base)
667 return;
668
Jon Hunter6e5b5922016-05-10 16:14:43 +0100669 ptr = raw_cpu_ptr(gic->saved_ppi_enable);
Marc Zyngier92eda4a2015-11-16 19:13:27 +0000670 for (i = 0; i < DIV_ROUND_UP(32, 32); i++) {
671 writel_relaxed(GICD_INT_EN_CLR_X32,
672 dist_base + GIC_DIST_ENABLE_CLEAR + i * 4);
Colin Cross254056f2011-02-10 12:54:10 -0800673 writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
Marc Zyngier92eda4a2015-11-16 19:13:27 +0000674 }
Colin Cross254056f2011-02-10 12:54:10 -0800675
Jon Hunter6e5b5922016-05-10 16:14:43 +0100676 ptr = raw_cpu_ptr(gic->saved_ppi_active);
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000677 for (i = 0; i < DIV_ROUND_UP(32, 32); i++) {
678 writel_relaxed(GICD_INT_EN_CLR_X32,
679 dist_base + GIC_DIST_ACTIVE_CLEAR + i * 4);
680 writel_relaxed(ptr[i], dist_base + GIC_DIST_ACTIVE_SET + i * 4);
681 }
682
Jon Hunter6e5b5922016-05-10 16:14:43 +0100683 ptr = raw_cpu_ptr(gic->saved_ppi_conf);
Colin Cross254056f2011-02-10 12:54:10 -0800684 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
685 writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
686
687 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
Feng Kane5f81532014-07-30 14:56:58 -0700688 writel_relaxed(GICD_INT_DEF_PRI_X4,
689 dist_base + GIC_DIST_PRI + i * 4);
Colin Cross254056f2011-02-10 12:54:10 -0800690
Feng Kane5f81532014-07-30 14:56:58 -0700691 writel_relaxed(GICC_INT_PRI_THRESHOLD, cpu_base + GIC_CPU_PRIMASK);
Jon Hunter6e5b5922016-05-10 16:14:43 +0100692 gic_cpu_if_up(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800693}
694
695static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
696{
697 int i;
698
Linus Walleija27d21e2015-12-18 10:44:53 +0100699 for (i = 0; i < CONFIG_ARM_GIC_MAX_NR; i++) {
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000700#ifdef CONFIG_GIC_NON_BANKED
701 /* Skip over unused GICs */
702 if (!gic_data[i].get_base)
703 continue;
704#endif
Colin Cross254056f2011-02-10 12:54:10 -0800705 switch (cmd) {
706 case CPU_PM_ENTER:
Jon Hunter6e5b5922016-05-10 16:14:43 +0100707 gic_cpu_save(&gic_data[i]);
Colin Cross254056f2011-02-10 12:54:10 -0800708 break;
709 case CPU_PM_ENTER_FAILED:
710 case CPU_PM_EXIT:
Jon Hunter6e5b5922016-05-10 16:14:43 +0100711 gic_cpu_restore(&gic_data[i]);
Colin Cross254056f2011-02-10 12:54:10 -0800712 break;
713 case CPU_CLUSTER_PM_ENTER:
Jon Hunter6e5b5922016-05-10 16:14:43 +0100714 gic_dist_save(&gic_data[i]);
Colin Cross254056f2011-02-10 12:54:10 -0800715 break;
716 case CPU_CLUSTER_PM_ENTER_FAILED:
717 case CPU_CLUSTER_PM_EXIT:
Jon Hunter6e5b5922016-05-10 16:14:43 +0100718 gic_dist_restore(&gic_data[i]);
Colin Cross254056f2011-02-10 12:54:10 -0800719 break;
720 }
721 }
722
723 return NOTIFY_OK;
724}
725
726static struct notifier_block gic_notifier_block = {
727 .notifier_call = gic_notifier,
728};
729
Jon Huntercdbb8132016-06-07 16:12:32 +0100730static int gic_pm_init(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800731{
732 gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
733 sizeof(u32));
Jon Hunterdc9722c2016-05-10 16:14:42 +0100734 if (WARN_ON(!gic->saved_ppi_enable))
735 return -ENOMEM;
Colin Cross254056f2011-02-10 12:54:10 -0800736
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000737 gic->saved_ppi_active = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
738 sizeof(u32));
Jon Hunterdc9722c2016-05-10 16:14:42 +0100739 if (WARN_ON(!gic->saved_ppi_active))
740 goto free_ppi_enable;
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000741
Colin Cross254056f2011-02-10 12:54:10 -0800742 gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
743 sizeof(u32));
Jon Hunterdc9722c2016-05-10 16:14:42 +0100744 if (WARN_ON(!gic->saved_ppi_conf))
745 goto free_ppi_active;
Colin Cross254056f2011-02-10 12:54:10 -0800746
Marc Zyngierabdd7b92011-11-25 17:58:19 +0100747 if (gic == &gic_data[0])
748 cpu_pm_register_notifier(&gic_notifier_block);
Jon Hunterdc9722c2016-05-10 16:14:42 +0100749
750 return 0;
751
752free_ppi_active:
753 free_percpu(gic->saved_ppi_active);
754free_ppi_enable:
755 free_percpu(gic->saved_ppi_enable);
756
757 return -ENOMEM;
Colin Cross254056f2011-02-10 12:54:10 -0800758}
759#else
Jon Huntercdbb8132016-06-07 16:12:32 +0100760static int gic_pm_init(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800761{
Jon Hunterdc9722c2016-05-10 16:14:42 +0100762 return 0;
Colin Cross254056f2011-02-10 12:54:10 -0800763}
764#endif
765
Rob Herringb1cffeb2012-11-26 15:05:48 -0600766#ifdef CONFIG_SMP
Stephen Boyd68593582014-03-04 17:02:01 -0800767static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
Rob Herringb1cffeb2012-11-26 15:05:48 -0600768{
769 int cpu;
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400770 unsigned long flags, map = 0;
771
Marc Zyngier059e2322016-08-09 07:50:44 +0100772 if (unlikely(nr_cpu_ids == 1)) {
773 /* Only one CPU? let's do a self-IPI... */
774 writel_relaxed(2 << 24 | irq,
775 gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
776 return;
777 }
778
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400779 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600780
781 /* Convert our logical CPU mask into a physical one. */
782 for_each_cpu(cpu, mask)
Javi Merino91bdf0d2013-02-19 13:52:22 +0000783 map |= gic_cpu_map[cpu];
Rob Herringb1cffeb2012-11-26 15:05:48 -0600784
785 /*
786 * Ensure that stores to Normal memory are visible to the
Will Deacon8adbf572014-02-20 17:42:07 +0000787 * other CPUs before they observe us issuing the IPI.
Rob Herringb1cffeb2012-11-26 15:05:48 -0600788 */
Will Deacon8adbf572014-02-20 17:42:07 +0000789 dmb(ishst);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600790
791 /* this always happens on GIC0 */
792 writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400793
794 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
795}
796#endif
797
798#ifdef CONFIG_BL_SWITCHER
799/*
Nicolas Pitre14d2ca62012-11-28 18:48:19 -0500800 * gic_send_sgi - send a SGI directly to given CPU interface number
801 *
802 * cpu_id: the ID for the destination CPU interface
803 * irq: the IPI number to send a SGI for
804 */
805void gic_send_sgi(unsigned int cpu_id, unsigned int irq)
806{
807 BUG_ON(cpu_id >= NR_GIC_CPU_IF);
808 cpu_id = 1 << cpu_id;
809 /* this always happens on GIC0 */
810 writel_relaxed((cpu_id << 16) | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
811}
812
813/*
Nicolas Pitreed967622012-07-05 21:33:26 -0400814 * gic_get_cpu_id - get the CPU interface ID for the specified CPU
815 *
816 * @cpu: the logical CPU number to get the GIC ID for.
817 *
818 * Return the CPU interface ID for the given logical CPU number,
819 * or -1 if the CPU number is too large or the interface ID is
820 * unknown (more than one bit set).
821 */
822int gic_get_cpu_id(unsigned int cpu)
823{
824 unsigned int cpu_bit;
825
826 if (cpu >= NR_GIC_CPU_IF)
827 return -1;
828 cpu_bit = gic_cpu_map[cpu];
829 if (cpu_bit & (cpu_bit - 1))
830 return -1;
831 return __ffs(cpu_bit);
832}
833
834/*
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400835 * gic_migrate_target - migrate IRQs to another CPU interface
836 *
837 * @new_cpu_id: the CPU target ID to migrate IRQs to
838 *
839 * Migrate all peripheral interrupts with a target matching the current CPU
840 * to the interface corresponding to @new_cpu_id. The CPU interface mapping
841 * is also updated. Targets to other CPU interfaces are unchanged.
842 * This must be called with IRQs locally disabled.
843 */
844void gic_migrate_target(unsigned int new_cpu_id)
845{
846 unsigned int cur_cpu_id, gic_irqs, gic_nr = 0;
847 void __iomem *dist_base;
848 int i, ror_val, cpu = smp_processor_id();
849 u32 val, cur_target_mask, active_mask;
850
Linus Walleija27d21e2015-12-18 10:44:53 +0100851 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400852
853 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
854 if (!dist_base)
855 return;
856 gic_irqs = gic_data[gic_nr].gic_irqs;
857
858 cur_cpu_id = __ffs(gic_cpu_map[cpu]);
859 cur_target_mask = 0x01010101 << cur_cpu_id;
860 ror_val = (cur_cpu_id - new_cpu_id) & 31;
861
862 raw_spin_lock(&irq_controller_lock);
863
864 /* Update the target interface for this logical CPU */
865 gic_cpu_map[cpu] = 1 << new_cpu_id;
866
867 /*
868 * Find all the peripheral interrupts targetting the current
869 * CPU interface and migrate them to the new CPU interface.
870 * We skip DIST_TARGET 0 to 7 as they are read-only.
871 */
872 for (i = 8; i < DIV_ROUND_UP(gic_irqs, 4); i++) {
873 val = readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
874 active_mask = val & cur_target_mask;
875 if (active_mask) {
876 val &= ~active_mask;
877 val |= ror32(active_mask, ror_val);
878 writel_relaxed(val, dist_base + GIC_DIST_TARGET + i*4);
879 }
880 }
881
882 raw_spin_unlock(&irq_controller_lock);
883
884 /*
885 * Now let's migrate and clear any potential SGIs that might be
886 * pending for us (cur_cpu_id). Since GIC_DIST_SGI_PENDING_SET
887 * is a banked register, we can only forward the SGI using
888 * GIC_DIST_SOFTINT. The original SGI source is lost but Linux
889 * doesn't use that information anyway.
890 *
891 * For the same reason we do not adjust SGI source information
892 * for previously sent SGIs by us to other CPUs either.
893 */
894 for (i = 0; i < 16; i += 4) {
895 int j;
896 val = readl_relaxed(dist_base + GIC_DIST_SGI_PENDING_SET + i);
897 if (!val)
898 continue;
899 writel_relaxed(val, dist_base + GIC_DIST_SGI_PENDING_CLEAR + i);
900 for (j = i; j < i + 4; j++) {
901 if (val & 0xff)
902 writel_relaxed((1 << (new_cpu_id + 16)) | j,
903 dist_base + GIC_DIST_SOFTINT);
904 val >>= 8;
905 }
906 }
Rob Herringb1cffeb2012-11-26 15:05:48 -0600907}
Nicolas Pitreeeb44652012-11-28 18:17:25 -0500908
909/*
910 * gic_get_sgir_physaddr - get the physical address for the SGI register
911 *
912 * REturn the physical address of the SGI register to be used
913 * by some early assembly code when the kernel is not yet available.
914 */
915static unsigned long gic_dist_physaddr;
916
917unsigned long gic_get_sgir_physaddr(void)
918{
919 if (!gic_dist_physaddr)
920 return 0;
921 return gic_dist_physaddr + GIC_DIST_SOFTINT;
922}
923
924void __init gic_init_physaddr(struct device_node *node)
925{
926 struct resource res;
927 if (of_address_to_resource(node, 0, &res) == 0) {
928 gic_dist_physaddr = res.start;
929 pr_info("GIC physical location is %#lx\n", gic_dist_physaddr);
930 }
931}
932
933#else
934#define gic_init_physaddr(node) do { } while (0)
Rob Herringb1cffeb2012-11-26 15:05:48 -0600935#endif
936
Grant Likely75294952012-02-14 14:06:57 -0700937static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
938 irq_hw_number_t hw)
939{
Linus Walleij58b89642015-10-24 00:15:53 +0200940 struct gic_chip_data *gic = d->host_data;
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100941
Grant Likely75294952012-02-14 14:06:57 -0700942 if (hw < 32) {
943 irq_set_percpu_devid(irq);
Linus Walleij58b89642015-10-24 00:15:53 +0200944 irq_domain_set_info(d, irq, hw, &gic->chip, d->host_data,
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800945 handle_percpu_devid_irq, NULL, NULL);
Rob Herringd17cab42015-08-29 18:01:22 -0500946 irq_set_status_flags(irq, IRQ_NOAUTOEN);
Grant Likely75294952012-02-14 14:06:57 -0700947 } else {
Linus Walleij58b89642015-10-24 00:15:53 +0200948 irq_domain_set_info(d, irq, hw, &gic->chip, d->host_data,
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800949 handle_fasteoi_irq, NULL, NULL);
Rob Herringd17cab42015-08-29 18:01:22 -0500950 irq_set_probe(irq);
Grant Likely75294952012-02-14 14:06:57 -0700951 }
Grant Likely75294952012-02-14 14:06:57 -0700952 return 0;
953}
954
Sricharan R006e9832013-12-03 15:57:22 +0530955static void gic_irq_domain_unmap(struct irq_domain *d, unsigned int irq)
956{
Sricharan R006e9832013-12-03 15:57:22 +0530957}
958
Marc Zyngierf833f572015-10-13 12:51:33 +0100959static int gic_irq_domain_translate(struct irq_domain *d,
960 struct irq_fwspec *fwspec,
961 unsigned long *hwirq,
962 unsigned int *type)
963{
964 if (is_of_node(fwspec->fwnode)) {
965 if (fwspec->param_count < 3)
966 return -EINVAL;
967
968 /* Get the interrupt number and add 16 to skip over SGIs */
969 *hwirq = fwspec->param[1] + 16;
970
971 /*
972 * For SPIs, we need to add 16 more to get the GIC irq
973 * ID number
974 */
975 if (!fwspec->param[0])
976 *hwirq += 16;
977
978 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
979 return 0;
980 }
981
Suravee Suthikulpanit75aba7b2015-12-10 08:55:28 -0800982 if (is_fwnode_irqchip(fwspec->fwnode)) {
Marc Zyngier891ae762015-10-13 12:51:40 +0100983 if(fwspec->param_count != 2)
984 return -EINVAL;
985
986 *hwirq = fwspec->param[0];
987 *type = fwspec->param[1];
988 return 0;
989 }
990
Marc Zyngierf833f572015-10-13 12:51:33 +0100991 return -EINVAL;
992}
993
Richard Cochran93131f72016-07-13 17:16:04 +0000994static int gic_starting_cpu(unsigned int cpu)
Catalin Marinasc0114702013-01-14 18:05:37 +0000995{
Richard Cochran93131f72016-07-13 17:16:04 +0000996 gic_cpu_init(&gic_data[0]);
997 return 0;
Catalin Marinasc0114702013-01-14 18:05:37 +0000998}
999
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001000static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
1001 unsigned int nr_irqs, void *arg)
1002{
1003 int i, ret;
1004 irq_hw_number_t hwirq;
1005 unsigned int type = IRQ_TYPE_NONE;
Marc Zyngierf833f572015-10-13 12:51:33 +01001006 struct irq_fwspec *fwspec = arg;
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001007
Marc Zyngierf833f572015-10-13 12:51:33 +01001008 ret = gic_irq_domain_translate(domain, fwspec, &hwirq, &type);
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001009 if (ret)
1010 return ret;
1011
1012 for (i = 0; i < nr_irqs; i++)
1013 gic_irq_domain_map(domain, virq + i, hwirq + i);
1014
1015 return 0;
1016}
1017
1018static const struct irq_domain_ops gic_irq_domain_hierarchy_ops = {
Marc Zyngierf833f572015-10-13 12:51:33 +01001019 .translate = gic_irq_domain_translate,
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001020 .alloc = gic_irq_domain_alloc,
1021 .free = irq_domain_free_irqs_top,
1022};
1023
Stephen Boyd68593582014-03-04 17:02:01 -08001024static const struct irq_domain_ops gic_irq_domain_ops = {
Grant Likely75294952012-02-14 14:06:57 -07001025 .map = gic_irq_domain_map,
Sricharan R006e9832013-12-03 15:57:22 +05301026 .unmap = gic_irq_domain_unmap,
Rob Herring4294f8ba2011-09-28 21:25:31 -05001027};
1028
Jon Hunterfaea6452016-06-07 16:12:31 +01001029static void gic_init_chip(struct gic_chip_data *gic, struct device *dev,
1030 const char *name, bool use_eoimode1)
Russell Kingb580b892010-12-04 15:55:14 +00001031{
Linus Walleij58b89642015-10-24 00:15:53 +02001032 /* Initialize irq_chip */
Jon Hunterc2baa2f2016-05-10 16:14:41 +01001033 gic->chip = gic_chip;
Jon Hunterfaea6452016-06-07 16:12:31 +01001034 gic->chip.name = name;
1035 gic->chip.parent_device = dev;
Jon Hunterc2baa2f2016-05-10 16:14:41 +01001036
Jon Hunterfaea6452016-06-07 16:12:31 +01001037 if (use_eoimode1) {
Jon Hunterc2baa2f2016-05-10 16:14:41 +01001038 gic->chip.irq_mask = gic_eoimode1_mask_irq;
1039 gic->chip.irq_eoi = gic_eoimode1_eoi_irq;
1040 gic->chip.irq_set_vcpu_affinity = gic_irq_set_vcpu_affinity;
Linus Walleij58b89642015-10-24 00:15:53 +02001041 }
1042
Jon Hunter7bf29d32016-02-09 15:24:56 +00001043#ifdef CONFIG_SMP
Jon Hunterf673b9b2016-05-10 16:14:44 +01001044 if (gic == &gic_data[0])
Jon Hunter7bf29d32016-02-09 15:24:56 +00001045 gic->chip.irq_set_affinity = gic_set_affinity;
1046#endif
Jon Hunterfaea6452016-06-07 16:12:31 +01001047}
1048
1049static int gic_init_bases(struct gic_chip_data *gic, int irq_start,
1050 struct fwnode_handle *handle)
1051{
1052 irq_hw_number_t hwirq_base;
1053 int gic_irqs, irq_base, ret;
Jon Hunter7bf29d32016-02-09 15:24:56 +00001054
Jon Hunterf673b9b2016-05-10 16:14:44 +01001055 if (IS_ENABLED(CONFIG_GIC_NON_BANKED) && gic->percpu_offset) {
Jon Hunterdc9722c2016-05-10 16:14:42 +01001056 /* Frankein-GIC without banked registers... */
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001057 unsigned int cpu;
1058
1059 gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
1060 gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
1061 if (WARN_ON(!gic->dist_base.percpu_base ||
1062 !gic->cpu_base.percpu_base)) {
Jon Hunterdc9722c2016-05-10 16:14:42 +01001063 ret = -ENOMEM;
1064 goto error;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001065 }
1066
1067 for_each_possible_cpu(cpu) {
Tomasz Figa29e697b2014-07-17 17:23:44 +02001068 u32 mpidr = cpu_logical_map(cpu);
1069 u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
Jon Hunterf673b9b2016-05-10 16:14:44 +01001070 unsigned long offset = gic->percpu_offset * core_id;
1071 *per_cpu_ptr(gic->dist_base.percpu_base, cpu) =
1072 gic->raw_dist_base + offset;
1073 *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) =
1074 gic->raw_cpu_base + offset;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001075 }
1076
1077 gic_set_base_accessor(gic, gic_get_percpu_base);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001078 } else {
1079 /* Normal, sane GIC... */
Jon Hunterf673b9b2016-05-10 16:14:44 +01001080 WARN(gic->percpu_offset,
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001081 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
Jon Hunterf673b9b2016-05-10 16:14:44 +01001082 gic->percpu_offset);
1083 gic->dist_base.common_base = gic->raw_dist_base;
1084 gic->cpu_base.common_base = gic->raw_cpu_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001085 gic_set_base_accessor(gic, gic_get_common_base);
1086 }
Russell Kingbef8f9e2010-12-04 16:50:58 +00001087
Rob Herring4294f8ba2011-09-28 21:25:31 -05001088 /*
Rob Herring4294f8ba2011-09-28 21:25:31 -05001089 * Find out how many interrupts are supported.
1090 * The GIC only supports up to 1020 interrupt sources.
1091 */
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001092 gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
Rob Herring4294f8ba2011-09-28 21:25:31 -05001093 gic_irqs = (gic_irqs + 1) * 32;
1094 if (gic_irqs > 1020)
1095 gic_irqs = 1020;
1096 gic->gic_irqs = gic_irqs;
1097
Marc Zyngier891ae762015-10-13 12:51:40 +01001098 if (handle) { /* DT/ACPI */
1099 gic->domain = irq_domain_create_linear(handle, gic_irqs,
1100 &gic_irq_domain_hierarchy_ops,
1101 gic);
1102 } else { /* Legacy support */
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001103 /*
1104 * For primary GICs, skip over SGIs.
1105 * For secondary GICs, skip over PPIs, too.
1106 */
Jon Hunterf673b9b2016-05-10 16:14:44 +01001107 if (gic == &gic_data[0] && (irq_start & 31) > 0) {
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001108 hwirq_base = 16;
1109 if (irq_start != -1)
1110 irq_start = (irq_start & ~31) + 16;
1111 } else {
1112 hwirq_base = 32;
1113 }
1114
1115 gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
1116
Sricharan R006e9832013-12-03 15:57:22 +05301117 irq_base = irq_alloc_descs(irq_start, 16, gic_irqs,
1118 numa_node_id());
Arnd Bergmann287980e2016-05-27 23:23:25 +02001119 if (irq_base < 0) {
Sricharan R006e9832013-12-03 15:57:22 +05301120 WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
1121 irq_start);
1122 irq_base = irq_start;
1123 }
1124
Marc Zyngier891ae762015-10-13 12:51:40 +01001125 gic->domain = irq_domain_add_legacy(NULL, gic_irqs, irq_base,
Sricharan R006e9832013-12-03 15:57:22 +05301126 hwirq_base, &gic_irq_domain_ops, gic);
Rob Herringf37a53c2011-10-21 17:14:27 -05001127 }
Sricharan R006e9832013-12-03 15:57:22 +05301128
Jon Hunterdc9722c2016-05-10 16:14:42 +01001129 if (WARN_ON(!gic->domain)) {
1130 ret = -ENODEV;
1131 goto error;
1132 }
Russell Kingbef8f9e2010-12-04 16:50:58 +00001133
Rob Herring4294f8ba2011-09-28 21:25:31 -05001134 gic_dist_init(gic);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001135 ret = gic_cpu_init(gic);
1136 if (ret)
1137 goto error;
1138
1139 ret = gic_pm_init(gic);
1140 if (ret)
1141 goto error;
1142
1143 return 0;
1144
1145error:
Jon Hunterf673b9b2016-05-10 16:14:44 +01001146 if (IS_ENABLED(CONFIG_GIC_NON_BANKED) && gic->percpu_offset) {
Jon Hunterdc9722c2016-05-10 16:14:42 +01001147 free_percpu(gic->dist_base.percpu_base);
1148 free_percpu(gic->cpu_base.percpu_base);
1149 }
1150
Jon Hunterdc9722c2016-05-10 16:14:42 +01001151 return ret;
Russell Kingb580b892010-12-04 15:55:14 +00001152}
1153
Jon Hunterd6ce5642016-06-07 16:12:30 +01001154static int __init __gic_init_bases(struct gic_chip_data *gic,
1155 int irq_start,
1156 struct fwnode_handle *handle)
1157{
Jon Hunterfaea6452016-06-07 16:12:31 +01001158 char *name;
1159 int i, ret;
Jon Hunterd6ce5642016-06-07 16:12:30 +01001160
1161 if (WARN_ON(!gic || gic->domain))
1162 return -EINVAL;
1163
1164 if (gic == &gic_data[0]) {
1165 /*
1166 * Initialize the CPU interface map to all CPUs.
1167 * It will be refined as each CPU probes its ID.
1168 * This is only necessary for the primary GIC.
1169 */
1170 for (i = 0; i < NR_GIC_CPU_IF; i++)
1171 gic_cpu_map[i] = 0xff;
1172#ifdef CONFIG_SMP
1173 set_smp_cross_call(gic_raise_softirq);
Jon Hunterd6ce5642016-06-07 16:12:30 +01001174#endif
Richard Cochran93131f72016-07-13 17:16:04 +00001175 cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_GIC_STARTING,
1176 "AP_IRQ_GIC_STARTING",
1177 gic_starting_cpu, NULL);
Jon Hunterd6ce5642016-06-07 16:12:30 +01001178 set_handle_irq(gic_handle_irq);
1179 if (static_key_true(&supports_deactivate))
1180 pr_info("GIC: Using split EOI/Deactivate mode\n");
1181 }
1182
Jon Hunterfaea6452016-06-07 16:12:31 +01001183 if (static_key_true(&supports_deactivate) && gic == &gic_data[0]) {
1184 name = kasprintf(GFP_KERNEL, "GICv2");
1185 gic_init_chip(gic, NULL, name, true);
1186 } else {
1187 name = kasprintf(GFP_KERNEL, "GIC-%d", (int)(gic-&gic_data[0]));
1188 gic_init_chip(gic, NULL, name, false);
1189 }
1190
1191 ret = gic_init_bases(gic, irq_start, handle);
1192 if (ret)
1193 kfree(name);
1194
1195 return ret;
Jon Hunterd6ce5642016-06-07 16:12:30 +01001196}
1197
Marc Zyngiere81a7cd2015-10-13 12:51:39 +01001198void __init gic_init(unsigned int gic_nr, int irq_start,
1199 void __iomem *dist_base, void __iomem *cpu_base)
Marc Zyngier4a6ac302015-09-01 10:08:53 +01001200{
Jon Hunterf673b9b2016-05-10 16:14:44 +01001201 struct gic_chip_data *gic;
1202
1203 if (WARN_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR))
1204 return;
1205
Marc Zyngier4a6ac302015-09-01 10:08:53 +01001206 /*
1207 * Non-DT/ACPI systems won't run a hypervisor, so let's not
1208 * bother with these...
1209 */
1210 static_key_slow_dec(&supports_deactivate);
Jon Hunterf673b9b2016-05-10 16:14:44 +01001211
1212 gic = &gic_data[gic_nr];
1213 gic->raw_dist_base = dist_base;
1214 gic->raw_cpu_base = cpu_base;
1215
1216 __gic_init_bases(gic, irq_start, NULL);
Marc Zyngier4a6ac302015-09-01 10:08:53 +01001217}
1218
Jon Hunterd6490462016-05-10 16:14:45 +01001219static void gic_teardown(struct gic_chip_data *gic)
1220{
1221 if (WARN_ON(!gic))
1222 return;
1223
1224 if (gic->raw_dist_base)
1225 iounmap(gic->raw_dist_base);
1226 if (gic->raw_cpu_base)
1227 iounmap(gic->raw_cpu_base);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +01001228}
1229
Rob Herringb3f7ed02011-09-28 21:27:52 -05001230#ifdef CONFIG_OF
Sachin Kamat46f101d2013-03-13 15:05:15 +05301231static int gic_cnt __initdata;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001232
Marc Zyngier12e14062015-09-13 12:14:31 +01001233static bool gic_check_eoimode(struct device_node *node, void __iomem **base)
1234{
1235 struct resource cpuif_res;
1236
1237 of_address_to_resource(node, 1, &cpuif_res);
1238
1239 if (!is_hyp_mode_available())
1240 return false;
1241 if (resource_size(&cpuif_res) < SZ_8K)
1242 return false;
1243 if (resource_size(&cpuif_res) == SZ_128K) {
1244 u32 val_low, val_high;
1245
1246 /*
1247 * Verify that we have the first 4kB of a GIC400
1248 * aliased over the first 64kB by checking the
1249 * GICC_IIDR register on both ends.
1250 */
1251 val_low = readl_relaxed(*base + GIC_CPU_IDENT);
1252 val_high = readl_relaxed(*base + GIC_CPU_IDENT + 0xf000);
1253 if ((val_low & 0xffff0fff) != 0x0202043B ||
1254 val_low != val_high)
1255 return false;
1256
1257 /*
1258 * Move the base up by 60kB, so that we have a 8kB
1259 * contiguous region, which allows us to use GICC_DIR
1260 * at its normal offset. Please pass me that bucket.
1261 */
1262 *base += 0xf000;
1263 cpuif_res.start += 0xf000;
1264 pr_warn("GIC: Adjusting CPU interface base to %pa",
1265 &cpuif_res.start);
1266 }
1267
1268 return true;
1269}
1270
Jon Hunter9c8eddd2016-06-07 16:12:34 +01001271static int gic_of_setup(struct gic_chip_data *gic, struct device_node *node)
Jon Hunterd6490462016-05-10 16:14:45 +01001272{
1273 if (!gic || !node)
1274 return -EINVAL;
1275
1276 gic->raw_dist_base = of_iomap(node, 0);
1277 if (WARN(!gic->raw_dist_base, "unable to map gic dist registers\n"))
1278 goto error;
1279
1280 gic->raw_cpu_base = of_iomap(node, 1);
1281 if (WARN(!gic->raw_cpu_base, "unable to map gic cpu registers\n"))
1282 goto error;
1283
1284 if (of_property_read_u32(node, "cpu-offset", &gic->percpu_offset))
1285 gic->percpu_offset = 0;
1286
1287 return 0;
1288
1289error:
1290 gic_teardown(gic);
1291
1292 return -ENOMEM;
1293}
1294
Jon Hunter9c8eddd2016-06-07 16:12:34 +01001295int gic_of_init_child(struct device *dev, struct gic_chip_data **gic, int irq)
1296{
1297 int ret;
1298
1299 if (!dev || !dev->of_node || !gic || !irq)
1300 return -EINVAL;
1301
1302 *gic = devm_kzalloc(dev, sizeof(**gic), GFP_KERNEL);
1303 if (!*gic)
1304 return -ENOMEM;
1305
1306 gic_init_chip(*gic, dev, dev->of_node->name, false);
1307
1308 ret = gic_of_setup(*gic, dev->of_node);
1309 if (ret)
1310 return ret;
1311
1312 ret = gic_init_bases(*gic, -1, &dev->of_node->fwnode);
1313 if (ret) {
1314 gic_teardown(*gic);
1315 return ret;
1316 }
1317
1318 irq_set_chained_handler_and_data(irq, gic_handle_cascade_irq, *gic);
1319
1320 return 0;
1321}
1322
Julien Grall502d6df2016-04-11 16:32:54 +01001323static void __init gic_of_setup_kvm_info(struct device_node *node)
1324{
1325 int ret;
1326 struct resource *vctrl_res = &gic_v2_kvm_info.vctrl;
1327 struct resource *vcpu_res = &gic_v2_kvm_info.vcpu;
1328
1329 gic_v2_kvm_info.type = GIC_V2;
1330
1331 gic_v2_kvm_info.maint_irq = irq_of_parse_and_map(node, 0);
1332 if (!gic_v2_kvm_info.maint_irq)
1333 return;
1334
1335 ret = of_address_to_resource(node, 2, vctrl_res);
1336 if (ret)
1337 return;
1338
1339 ret = of_address_to_resource(node, 3, vcpu_res);
1340 if (ret)
1341 return;
1342
1343 gic_set_kvm_info(&gic_v2_kvm_info);
1344}
1345
Linus Walleij8673c1d2015-10-24 00:15:52 +02001346int __init
Stephen Boyd68593582014-03-04 17:02:01 -08001347gic_of_init(struct device_node *node, struct device_node *parent)
Rob Herringb3f7ed02011-09-28 21:27:52 -05001348{
Jon Hunterf673b9b2016-05-10 16:14:44 +01001349 struct gic_chip_data *gic;
Jon Hunterdc9722c2016-05-10 16:14:42 +01001350 int irq, ret;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001351
1352 if (WARN_ON(!node))
1353 return -ENODEV;
1354
Jon Hunterf673b9b2016-05-10 16:14:44 +01001355 if (WARN_ON(gic_cnt >= CONFIG_ARM_GIC_MAX_NR))
1356 return -EINVAL;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001357
Jon Hunterf673b9b2016-05-10 16:14:44 +01001358 gic = &gic_data[gic_cnt];
1359
Jon Hunterd6490462016-05-10 16:14:45 +01001360 ret = gic_of_setup(gic, node);
1361 if (ret)
1362 return ret;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001363
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001364 /*
1365 * Disable split EOI/Deactivate if either HYP is not available
1366 * or the CPU interface is too small.
1367 */
Jon Hunterf673b9b2016-05-10 16:14:44 +01001368 if (gic_cnt == 0 && !gic_check_eoimode(node, &gic->raw_cpu_base))
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001369 static_key_slow_dec(&supports_deactivate);
1370
Jon Hunterf673b9b2016-05-10 16:14:44 +01001371 ret = __gic_init_bases(gic, -1, &node->fwnode);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001372 if (ret) {
Jon Hunterd6490462016-05-10 16:14:45 +01001373 gic_teardown(gic);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001374 return ret;
1375 }
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001376
Julien Grall502d6df2016-04-11 16:32:54 +01001377 if (!gic_cnt) {
Nicolas Pitreeeb44652012-11-28 18:17:25 -05001378 gic_init_physaddr(node);
Julien Grall502d6df2016-04-11 16:32:54 +01001379 gic_of_setup_kvm_info(node);
1380 }
Rob Herringb3f7ed02011-09-28 21:27:52 -05001381
1382 if (parent) {
1383 irq = irq_of_parse_and_map(node, 0);
1384 gic_cascade_irq(gic_cnt, irq);
1385 }
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +00001386
1387 if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
Suravee Suthikulpanit0644b3d2015-12-10 08:55:30 -08001388 gicv2m_init(&node->fwnode, gic_data[gic_cnt].domain);
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +00001389
Rob Herringb3f7ed02011-09-28 21:27:52 -05001390 gic_cnt++;
1391 return 0;
1392}
Suravee Suthikulpanit144cb082014-07-15 00:03:03 +02001393IRQCHIP_DECLARE(gic_400, "arm,gic-400", gic_of_init);
Linus Walleijfa6e2ee2014-10-01 09:29:22 +02001394IRQCHIP_DECLARE(arm11mp_gic, "arm,arm11mp-gic", gic_of_init);
1395IRQCHIP_DECLARE(arm1176jzf_dc_gic, "arm,arm1176jzf-devchip-gic", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001396IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
1397IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
Matthias Bruggera97e80272014-07-03 13:58:52 +02001398IRQCHIP_DECLARE(cortex_a7_gic, "arm,cortex-a7-gic", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001399IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
1400IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);
Geert Uytterhoeven8709b9e2015-09-14 22:06:43 +02001401IRQCHIP_DECLARE(pl390, "arm,pl390", gic_of_init);
Jon Hunter9c8eddd2016-06-07 16:12:34 +01001402#else
1403int gic_of_init_child(struct device *dev, struct gic_chip_data **gic, int irq)
1404{
1405 return -ENOTSUPP;
1406}
Rob Herringb3f7ed02011-09-28 21:27:52 -05001407#endif
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001408
1409#ifdef CONFIG_ACPI
Julien Grallbafa9192016-04-11 16:32:53 +01001410static struct
1411{
1412 phys_addr_t cpu_phys_base;
Julien Grall502d6df2016-04-11 16:32:54 +01001413 u32 maint_irq;
1414 int maint_irq_mode;
1415 phys_addr_t vctrl_base;
1416 phys_addr_t vcpu_base;
Julien Grallbafa9192016-04-11 16:32:53 +01001417} acpi_data __initdata;
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001418
1419static int __init
1420gic_acpi_parse_madt_cpu(struct acpi_subtable_header *header,
1421 const unsigned long end)
1422{
1423 struct acpi_madt_generic_interrupt *processor;
1424 phys_addr_t gic_cpu_base;
1425 static int cpu_base_assigned;
1426
1427 processor = (struct acpi_madt_generic_interrupt *)header;
1428
Al Stone99e3e3a2015-07-06 17:16:48 -06001429 if (BAD_MADT_GICC_ENTRY(processor, end))
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001430 return -EINVAL;
1431
1432 /*
1433 * There is no support for non-banked GICv1/2 register in ACPI spec.
1434 * All CPU interface addresses have to be the same.
1435 */
1436 gic_cpu_base = processor->base_address;
Julien Grallbafa9192016-04-11 16:32:53 +01001437 if (cpu_base_assigned && gic_cpu_base != acpi_data.cpu_phys_base)
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001438 return -EINVAL;
1439
Julien Grallbafa9192016-04-11 16:32:53 +01001440 acpi_data.cpu_phys_base = gic_cpu_base;
Julien Grall502d6df2016-04-11 16:32:54 +01001441 acpi_data.maint_irq = processor->vgic_interrupt;
1442 acpi_data.maint_irq_mode = (processor->flags & ACPI_MADT_VGIC_IRQ_MODE) ?
1443 ACPI_EDGE_SENSITIVE : ACPI_LEVEL_SENSITIVE;
1444 acpi_data.vctrl_base = processor->gich_base_address;
1445 acpi_data.vcpu_base = processor->gicv_base_address;
1446
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001447 cpu_base_assigned = 1;
1448 return 0;
1449}
1450
Marc Zyngierf26527b2015-09-28 15:49:14 +01001451/* The things you have to do to just *count* something... */
1452static int __init acpi_dummy_func(struct acpi_subtable_header *header,
1453 const unsigned long end)
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001454{
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001455 return 0;
1456}
1457
Marc Zyngierf26527b2015-09-28 15:49:14 +01001458static bool __init acpi_gic_redist_is_present(void)
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001459{
Marc Zyngierf26527b2015-09-28 15:49:14 +01001460 return acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR,
1461 acpi_dummy_func, 0) > 0;
1462}
1463
1464static bool __init gic_validate_dist(struct acpi_subtable_header *header,
1465 struct acpi_probe_entry *ape)
1466{
1467 struct acpi_madt_generic_distributor *dist;
1468 dist = (struct acpi_madt_generic_distributor *)header;
1469
1470 return (dist->version == ape->driver_data &&
1471 (dist->version != ACPI_MADT_GIC_VERSION_NONE ||
1472 !acpi_gic_redist_is_present()));
1473}
1474
1475#define ACPI_GICV2_DIST_MEM_SIZE (SZ_4K)
1476#define ACPI_GIC_CPU_IF_MEM_SIZE (SZ_8K)
Julien Grall502d6df2016-04-11 16:32:54 +01001477#define ACPI_GICV2_VCTRL_MEM_SIZE (SZ_4K)
1478#define ACPI_GICV2_VCPU_MEM_SIZE (SZ_8K)
1479
1480static void __init gic_acpi_setup_kvm_info(void)
1481{
1482 int irq;
1483 struct resource *vctrl_res = &gic_v2_kvm_info.vctrl;
1484 struct resource *vcpu_res = &gic_v2_kvm_info.vcpu;
1485
1486 gic_v2_kvm_info.type = GIC_V2;
1487
1488 if (!acpi_data.vctrl_base)
1489 return;
1490
1491 vctrl_res->flags = IORESOURCE_MEM;
1492 vctrl_res->start = acpi_data.vctrl_base;
1493 vctrl_res->end = vctrl_res->start + ACPI_GICV2_VCTRL_MEM_SIZE - 1;
1494
1495 if (!acpi_data.vcpu_base)
1496 return;
1497
1498 vcpu_res->flags = IORESOURCE_MEM;
1499 vcpu_res->start = acpi_data.vcpu_base;
1500 vcpu_res->end = vcpu_res->start + ACPI_GICV2_VCPU_MEM_SIZE - 1;
1501
1502 irq = acpi_register_gsi(NULL, acpi_data.maint_irq,
1503 acpi_data.maint_irq_mode,
1504 ACPI_ACTIVE_HIGH);
1505 if (irq <= 0)
1506 return;
1507
1508 gic_v2_kvm_info.maint_irq = irq;
1509
1510 gic_set_kvm_info(&gic_v2_kvm_info);
1511}
Marc Zyngierf26527b2015-09-28 15:49:14 +01001512
1513static int __init gic_v2_acpi_init(struct acpi_subtable_header *header,
1514 const unsigned long end)
1515{
1516 struct acpi_madt_generic_distributor *dist;
Marc Zyngier891ae762015-10-13 12:51:40 +01001517 struct fwnode_handle *domain_handle;
Jon Hunterf673b9b2016-05-10 16:14:44 +01001518 struct gic_chip_data *gic = &gic_data[0];
Jon Hunterdc9722c2016-05-10 16:14:42 +01001519 int count, ret;
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001520
1521 /* Collect CPU base addresses */
Marc Zyngierf26527b2015-09-28 15:49:14 +01001522 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
1523 gic_acpi_parse_madt_cpu, 0);
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001524 if (count <= 0) {
1525 pr_err("No valid GICC entries exist\n");
1526 return -EINVAL;
1527 }
1528
Linus Torvalds7beaa242016-05-19 11:27:09 -07001529 gic->raw_cpu_base = ioremap(acpi_data.cpu_phys_base, ACPI_GIC_CPU_IF_MEM_SIZE);
Jon Hunterf673b9b2016-05-10 16:14:44 +01001530 if (!gic->raw_cpu_base) {
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001531 pr_err("Unable to map GICC registers\n");
1532 return -ENOMEM;
1533 }
1534
Marc Zyngierf26527b2015-09-28 15:49:14 +01001535 dist = (struct acpi_madt_generic_distributor *)header;
Jon Hunterf673b9b2016-05-10 16:14:44 +01001536 gic->raw_dist_base = ioremap(dist->base_address,
1537 ACPI_GICV2_DIST_MEM_SIZE);
1538 if (!gic->raw_dist_base) {
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001539 pr_err("Unable to map GICD registers\n");
Jon Hunterd6490462016-05-10 16:14:45 +01001540 gic_teardown(gic);
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001541 return -ENOMEM;
1542 }
1543
1544 /*
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001545 * Disable split EOI/Deactivate if HYP is not available. ACPI
1546 * guarantees that we'll always have a GICv2, so the CPU
1547 * interface will always be the right size.
1548 */
1549 if (!is_hyp_mode_available())
1550 static_key_slow_dec(&supports_deactivate);
1551
1552 /*
Marc Zyngier891ae762015-10-13 12:51:40 +01001553 * Initialize GIC instance zero (no multi-GIC support).
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001554 */
Jon Hunterf673b9b2016-05-10 16:14:44 +01001555 domain_handle = irq_domain_alloc_fwnode(gic->raw_dist_base);
Marc Zyngier891ae762015-10-13 12:51:40 +01001556 if (!domain_handle) {
1557 pr_err("Unable to allocate domain handle\n");
Jon Hunterd6490462016-05-10 16:14:45 +01001558 gic_teardown(gic);
Marc Zyngier891ae762015-10-13 12:51:40 +01001559 return -ENOMEM;
1560 }
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00001561
Jon Hunterf673b9b2016-05-10 16:14:44 +01001562 ret = __gic_init_bases(gic, -1, domain_handle);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001563 if (ret) {
1564 pr_err("Failed to initialise GIC\n");
1565 irq_domain_free_fwnode(domain_handle);
Jon Hunterd6490462016-05-10 16:14:45 +01001566 gic_teardown(gic);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001567 return ret;
1568 }
Marc Zyngier891ae762015-10-13 12:51:40 +01001569
1570 acpi_set_irq_model(ACPI_IRQ_MODEL_GIC, domain_handle);
Suravee Suthikulpanit0644b3d2015-12-10 08:55:30 -08001571
1572 if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
1573 gicv2m_init(NULL, gic_data[0].domain);
1574
Julien Grall502d6df2016-04-11 16:32:54 +01001575 gic_acpi_setup_kvm_info();
1576
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001577 return 0;
1578}
Marc Zyngierf26527b2015-09-28 15:49:14 +01001579IRQCHIP_ACPI_DECLARE(gic_v2, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1580 gic_validate_dist, ACPI_MADT_GIC_VERSION_V2,
1581 gic_v2_acpi_init);
1582IRQCHIP_ACPI_DECLARE(gic_v2_maybe, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1583 gic_validate_dist, ACPI_MADT_GIC_VERSION_NONE,
1584 gic_v2_acpi_init);
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001585#endif