blob: a5ff4358357cf1575db91b4cb9a47ebf92f6cc1a [file] [log] [blame]
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmorea52055e2011-02-23 09:58:39 +00004 Copyright(c) 1999 - 2011 Intel Corporation.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/pci.h>
29#include <linux/delay.h>
30#include <linux/sched.h>
31
32#include "ixgbe.h"
33#include "ixgbe_phy.h"
Greg Rose096a58f2010-01-09 02:26:26 +000034#include "ixgbe_mbx.h"
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000035
36#define IXGBE_82599_MAX_TX_QUEUES 128
37#define IXGBE_82599_MAX_RX_QUEUES 128
38#define IXGBE_82599_RAR_ENTRIES 128
39#define IXGBE_82599_MC_TBL_SIZE 128
40#define IXGBE_82599_VFT_TBL_SIZE 128
John Fastabende09ad232011-04-04 04:29:41 +000041#define IXGBE_82599_RX_PB_SIZE 512
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000042
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000043static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
44static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
45static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
46static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
47 ixgbe_link_speed speed,
48 bool autoneg,
49 bool autoneg_wait_to_complete);
Don Skidmorecd7e1f02009-10-08 15:36:22 +000050static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
51 ixgbe_link_speed speed,
52 bool autoneg,
53 bool autoneg_wait_to_complete);
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000054static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
55 bool autoneg_wait_to_complete);
56static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000057 ixgbe_link_speed speed,
58 bool autoneg,
59 bool autoneg_wait_to_complete);
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000060static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
61 ixgbe_link_speed speed,
62 bool autoneg,
63 bool autoneg_wait_to_complete);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +000064static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw);
Emil Tantilov0fa6d832011-03-18 08:18:32 +000065static bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000066
Don Skidmore7b25cdb2009-08-25 04:47:32 +000067static void ixgbe_init_mac_link_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000068{
69 struct ixgbe_mac_info *mac = &hw->mac;
Don Skidmorec6ecf392010-12-03 03:31:51 +000070
71 /* enable the laser control functions for SFP+ fiber */
72 if (mac->ops.get_media_type(hw) == ixgbe_media_type_fiber) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +000073 mac->ops.disable_tx_laser =
74 &ixgbe_disable_tx_laser_multispeed_fiber;
75 mac->ops.enable_tx_laser =
76 &ixgbe_enable_tx_laser_multispeed_fiber;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +000077 mac->ops.flap_tx_laser = &ixgbe_flap_tx_laser_multispeed_fiber;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000078 } else {
Peter Waskiewicz61fac742010-04-27 00:38:15 +000079 mac->ops.disable_tx_laser = NULL;
80 mac->ops.enable_tx_laser = NULL;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +000081 mac->ops.flap_tx_laser = NULL;
Don Skidmorec6ecf392010-12-03 03:31:51 +000082 }
83
84 if (hw->phy.multispeed_fiber) {
85 /* Set up dual speed SFP+ support */
86 mac->ops.setup_link = &ixgbe_setup_mac_link_multispeed_fiber;
87 } else {
Don Skidmorecd7e1f02009-10-08 15:36:22 +000088 if ((mac->ops.get_media_type(hw) ==
89 ixgbe_media_type_backplane) &&
90 (hw->phy.smart_speed == ixgbe_smart_speed_auto ||
Emil Tantilov0fa6d832011-03-18 08:18:32 +000091 hw->phy.smart_speed == ixgbe_smart_speed_on) &&
92 !ixgbe_verify_lesm_fw_enabled_82599(hw))
Don Skidmorecd7e1f02009-10-08 15:36:22 +000093 mac->ops.setup_link = &ixgbe_setup_mac_link_smartspeed;
94 else
95 mac->ops.setup_link = &ixgbe_setup_mac_link_82599;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000096 }
97}
98
Don Skidmore7b25cdb2009-08-25 04:47:32 +000099static s32 ixgbe_setup_sfp_modules_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000100{
101 s32 ret_val = 0;
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000102 u32 reg_anlp1 = 0;
103 u32 i = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000104 u16 list_offset, data_offset, data_value;
105
106 if (hw->phy.sfp_type != ixgbe_sfp_type_unknown) {
107 ixgbe_init_mac_link_ops_82599(hw);
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000108
109 hw->phy.ops.reset = NULL;
110
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000111 ret_val = ixgbe_get_sfp_init_sequence_offsets(hw, &list_offset,
112 &data_offset);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000113 if (ret_val != 0)
114 goto setup_sfp_out;
115
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000116 /* PHY config will finish before releasing the semaphore */
Don Skidmore5e655102011-02-25 01:58:04 +0000117 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
118 IXGBE_GSSR_MAC_CSR_SM);
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000119 if (ret_val != 0) {
120 ret_val = IXGBE_ERR_SWFW_SYNC;
121 goto setup_sfp_out;
122 }
123
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000124 hw->eeprom.ops.read(hw, ++data_offset, &data_value);
125 while (data_value != 0xffff) {
126 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, data_value);
127 IXGBE_WRITE_FLUSH(hw);
128 hw->eeprom.ops.read(hw, ++data_offset, &data_value);
129 }
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000130
131 /* Release the semaphore */
Emil Tantilov6d980c32011-04-13 04:56:15 +0000132 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
Don Skidmore032b4322011-03-18 09:32:53 +0000133 /*
134 * Delay obtaining semaphore again to allow FW access,
135 * semaphore_delay is in ms usleep_range needs us.
136 */
137 usleep_range(hw->eeprom.semaphore_delay * 1000,
138 hw->eeprom.semaphore_delay * 2000);
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000139
140 /* Now restart DSP by setting Restart_AN and clearing LMS */
141 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, ((IXGBE_READ_REG(hw,
142 IXGBE_AUTOC) & ~IXGBE_AUTOC_LMS_MASK) |
143 IXGBE_AUTOC_AN_RESTART));
144
145 /* Wait for AN to leave state 0 */
146 for (i = 0; i < 10; i++) {
Don Skidmore032b4322011-03-18 09:32:53 +0000147 usleep_range(4000, 8000);
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000148 reg_anlp1 = IXGBE_READ_REG(hw, IXGBE_ANLP1);
149 if (reg_anlp1 & IXGBE_ANLP1_AN_STATE_MASK)
150 break;
151 }
152 if (!(reg_anlp1 & IXGBE_ANLP1_AN_STATE_MASK)) {
153 hw_dbg(hw, "sfp module setup not complete\n");
154 ret_val = IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
155 goto setup_sfp_out;
156 }
157
158 /* Restart DSP by setting Restart_AN and return to SFI mode */
159 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, (IXGBE_READ_REG(hw,
160 IXGBE_AUTOC) | IXGBE_AUTOC_LMS_10G_SERIAL |
161 IXGBE_AUTOC_AN_RESTART));
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000162 }
163
164setup_sfp_out:
165 return ret_val;
166}
167
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000168static s32 ixgbe_get_invariants_82599(struct ixgbe_hw *hw)
169{
170 struct ixgbe_mac_info *mac = &hw->mac;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000171
172 ixgbe_init_mac_link_ops_82599(hw);
173
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000174 mac->mcft_size = IXGBE_82599_MC_TBL_SIZE;
175 mac->vft_size = IXGBE_82599_VFT_TBL_SIZE;
176 mac->num_rar_entries = IXGBE_82599_RAR_ENTRIES;
177 mac->max_rx_queues = IXGBE_82599_MAX_RX_QUEUES;
178 mac->max_tx_queues = IXGBE_82599_MAX_TX_QUEUES;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +0000179 mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000180
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000181 return 0;
182}
183
184/**
185 * ixgbe_init_phy_ops_82599 - PHY/SFP specific init
186 * @hw: pointer to hardware structure
187 *
188 * Initialize any function pointers that were not able to be
189 * set during get_invariants because the PHY/SFP type was
190 * not known. Perform the SFP init if necessary.
191 *
192 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000193static s32 ixgbe_init_phy_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000194{
195 struct ixgbe_mac_info *mac = &hw->mac;
196 struct ixgbe_phy_info *phy = &hw->phy;
197 s32 ret_val = 0;
198
199 /* Identify the PHY or SFP module */
200 ret_val = phy->ops.identify(hw);
201
202 /* Setup function pointers based on detected SFP module and speeds */
203 ixgbe_init_mac_link_ops_82599(hw);
204
205 /* If copper media, overwrite with copper function pointers */
206 if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) {
207 mac->ops.setup_link = &ixgbe_setup_copper_link_82599;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000208 mac->ops.get_link_capabilities =
Don Skidmorea391f1d2010-11-16 19:27:15 -0800209 &ixgbe_get_copper_link_capabilities_generic;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000210 }
211
212 /* Set necessary function pointers based on phy type */
213 switch (hw->phy.type) {
214 case ixgbe_phy_tn:
215 phy->ops.check_link = &ixgbe_check_phy_link_tnx;
Emil Tantilovb57e35b2011-07-28 06:17:04 +0000216 phy->ops.setup_link = &ixgbe_setup_phy_link_tnx;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000217 phy->ops.get_firmware_version =
218 &ixgbe_get_phy_firmware_version_tnx;
219 break;
Don Skidmorefe15e8e2010-11-16 19:27:16 -0800220 case ixgbe_phy_aq:
221 phy->ops.get_firmware_version =
222 &ixgbe_get_phy_firmware_version_generic;
223 break;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000224 default:
225 break;
226 }
227
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000228 return ret_val;
229}
230
231/**
232 * ixgbe_get_link_capabilities_82599 - Determines link capabilities
233 * @hw: pointer to hardware structure
234 * @speed: pointer to link speed
235 * @negotiation: true when autoneg or autotry is enabled
236 *
237 * Determines the link capabilities by reading the AUTOC register.
238 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000239static s32 ixgbe_get_link_capabilities_82599(struct ixgbe_hw *hw,
240 ixgbe_link_speed *speed,
241 bool *negotiation)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000242{
243 s32 status = 0;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000244 u32 autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000245
Don Skidmorecb836a92010-06-29 18:30:59 +0000246 /* Determine 1G link capabilities off of SFP+ type */
247 if (hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core0 ||
248 hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core1) {
249 *speed = IXGBE_LINK_SPEED_1GB_FULL;
250 *negotiation = true;
251 goto out;
252 }
253
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000254 /*
255 * Determine link capabilities based on the stored value of AUTOC,
256 * which represents EEPROM defaults. If AUTOC value has not been
257 * stored, use the current register value.
258 */
259 if (hw->mac.orig_link_settings_stored)
260 autoc = hw->mac.orig_autoc;
261 else
262 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
263
264 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000265 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
266 *speed = IXGBE_LINK_SPEED_1GB_FULL;
267 *negotiation = false;
268 break;
269
270 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
271 *speed = IXGBE_LINK_SPEED_10GB_FULL;
272 *negotiation = false;
273 break;
274
275 case IXGBE_AUTOC_LMS_1G_AN:
276 *speed = IXGBE_LINK_SPEED_1GB_FULL;
277 *negotiation = true;
278 break;
279
280 case IXGBE_AUTOC_LMS_10G_SERIAL:
281 *speed = IXGBE_LINK_SPEED_10GB_FULL;
282 *negotiation = false;
283 break;
284
285 case IXGBE_AUTOC_LMS_KX4_KX_KR:
286 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
287 *speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000288 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000289 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000290 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000291 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000292 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000293 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
294 *negotiation = true;
295 break;
296
297 case IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII:
298 *speed = IXGBE_LINK_SPEED_100_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000299 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000300 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000301 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000302 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000303 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000304 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
305 *negotiation = true;
306 break;
307
308 case IXGBE_AUTOC_LMS_SGMII_1G_100M:
309 *speed = IXGBE_LINK_SPEED_1GB_FULL | IXGBE_LINK_SPEED_100_FULL;
310 *negotiation = false;
311 break;
312
313 default:
314 status = IXGBE_ERR_LINK_SETUP;
315 goto out;
316 break;
317 }
318
319 if (hw->phy.multispeed_fiber) {
320 *speed |= IXGBE_LINK_SPEED_10GB_FULL |
321 IXGBE_LINK_SPEED_1GB_FULL;
322 *negotiation = true;
323 }
324
325out:
326 return status;
327}
328
329/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000330 * ixgbe_get_media_type_82599 - Get media type
331 * @hw: pointer to hardware structure
332 *
333 * Returns the media type (fiber, copper, backplane)
334 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000335static enum ixgbe_media_type ixgbe_get_media_type_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000336{
337 enum ixgbe_media_type media_type;
338
339 /* Detect if there is a copper PHY attached. */
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000340 switch (hw->phy.type) {
341 case ixgbe_phy_cu_unknown:
342 case ixgbe_phy_tn:
343 case ixgbe_phy_aq:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000344 media_type = ixgbe_media_type_copper;
345 goto out;
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000346 default:
347 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000348 }
349
350 switch (hw->device_id) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000351 case IXGBE_DEV_ID_82599_KX4:
Don Skidmoredbfec662009-10-02 08:58:25 +0000352 case IXGBE_DEV_ID_82599_KX4_MEZZ:
Don Skidmore312eb932009-10-02 08:58:04 +0000353 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
Don Skidmore74757d42009-12-08 07:22:23 +0000354 case IXGBE_DEV_ID_82599_KR:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000355 case IXGBE_DEV_ID_82599_BACKPLANE_FCOE:
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +0000356 case IXGBE_DEV_ID_82599_XAUI_LOM:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000357 /* Default device ID is mezzanine card KX/KX4 */
358 media_type = ixgbe_media_type_backplane;
359 break;
360 case IXGBE_DEV_ID_82599_SFP:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000361 case IXGBE_DEV_ID_82599_SFP_FCOE:
Don Skidmore38ad1c82009-10-08 15:35:58 +0000362 case IXGBE_DEV_ID_82599_SFP_EM:
Emil Tantilov4c40ef02011-03-24 07:06:02 +0000363 case IXGBE_DEV_ID_82599_SFP_SF2:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000364 media_type = ixgbe_media_type_fiber;
365 break;
Peter P Waskiewicz Jr89111842009-09-14 07:47:49 +0000366 case IXGBE_DEV_ID_82599_CX4:
Peter P Waskiewicz Jr6b1be192009-09-14 07:48:10 +0000367 media_type = ixgbe_media_type_cx4;
Peter P Waskiewicz Jr89111842009-09-14 07:47:49 +0000368 break;
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000369 case IXGBE_DEV_ID_82599_T3_LOM:
370 media_type = ixgbe_media_type_copper;
371 break;
Don Skidmore4f6290c2011-05-14 06:36:35 +0000372 case IXGBE_DEV_ID_82599_LS:
373 media_type = ixgbe_media_type_fiber_lco;
374 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000375 default:
376 media_type = ixgbe_media_type_unknown;
377 break;
378 }
379out:
380 return media_type;
381}
382
383/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000384 * ixgbe_start_mac_link_82599 - Setup MAC link settings
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000385 * @hw: pointer to hardware structure
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000386 * @autoneg_wait_to_complete: true when waiting for completion is needed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000387 *
388 * Configures link settings based on values in the ixgbe_hw struct.
389 * Restarts the link. Performs autonegotiation if needed.
390 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000391static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000392 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000393{
394 u32 autoc_reg;
395 u32 links_reg;
396 u32 i;
397 s32 status = 0;
398
399 /* Restart link */
400 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
401 autoc_reg |= IXGBE_AUTOC_AN_RESTART;
402 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
403
404 /* Only poll for autoneg to complete if specified to do so */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000405 if (autoneg_wait_to_complete) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000406 if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
407 IXGBE_AUTOC_LMS_KX4_KX_KR ||
408 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
409 IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
410 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
411 IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
412 links_reg = 0; /* Just in case Autoneg time = 0 */
413 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
414 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
415 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
416 break;
417 msleep(100);
418 }
419 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
420 status = IXGBE_ERR_AUTONEG_NOT_COMPLETE;
421 hw_dbg(hw, "Autoneg did not complete.\n");
422 }
423 }
424 }
425
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000426 /* Add delay to filter out noises during initial link setup */
427 msleep(50);
428
429 return status;
430}
431
Emil Tantilov8c7bea32011-02-19 08:43:44 +0000432/**
433 * ixgbe_disable_tx_laser_multispeed_fiber - Disable Tx laser
434 * @hw: pointer to hardware structure
435 *
436 * The base drivers may require better control over SFP+ module
437 * PHY states. This includes selectively shutting down the Tx
438 * laser on the PHY, effectively halting physical link.
439 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000440static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000441{
442 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
443
444 /* Disable tx laser; allow 100us to go dark per spec */
445 esdp_reg |= IXGBE_ESDP_SDP3;
446 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
447 IXGBE_WRITE_FLUSH(hw);
448 udelay(100);
449}
450
451/**
452 * ixgbe_enable_tx_laser_multispeed_fiber - Enable Tx laser
453 * @hw: pointer to hardware structure
454 *
455 * The base drivers may require better control over SFP+ module
456 * PHY states. This includes selectively turning on the Tx
457 * laser on the PHY, effectively starting physical link.
458 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000459static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000460{
461 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
462
463 /* Enable tx laser; allow 100ms to light up */
464 esdp_reg &= ~IXGBE_ESDP_SDP3;
465 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
466 IXGBE_WRITE_FLUSH(hw);
467 msleep(100);
468}
469
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000470/**
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000471 * ixgbe_flap_tx_laser_multispeed_fiber - Flap Tx laser
472 * @hw: pointer to hardware structure
473 *
474 * When the driver changes the link speeds that it can support,
475 * it sets autotry_restart to true to indicate that we need to
476 * initiate a new autotry session with the link partner. To do
477 * so, we set the speed then disable and re-enable the tx laser, to
478 * alert the link partner that it also needs to restart autotry on its
479 * end. This is consistent with true clause 37 autoneg, which also
480 * involves a loss of signal.
481 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000482static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000483{
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000484 if (hw->mac.autotry_restart) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000485 ixgbe_disable_tx_laser_multispeed_fiber(hw);
486 ixgbe_enable_tx_laser_multispeed_fiber(hw);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000487 hw->mac.autotry_restart = false;
488 }
489}
490
491/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000492 * ixgbe_setup_mac_link_multispeed_fiber - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000493 * @hw: pointer to hardware structure
494 * @speed: new link speed
495 * @autoneg: true if autonegotiation enabled
496 * @autoneg_wait_to_complete: true when waiting for completion is needed
497 *
498 * Set the link speed in the AUTOC register and restarts link.
499 **/
John Fastabendb32c8dc2011-04-12 02:44:55 +0000500static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000501 ixgbe_link_speed speed,
502 bool autoneg,
503 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000504{
505 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000506 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000507 ixgbe_link_speed highest_link_speed = IXGBE_LINK_SPEED_UNKNOWN;
508 u32 speedcnt = 0;
509 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000510 u32 i = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000511 bool link_up = false;
512 bool negotiation;
513
514 /* Mask off requested but non-supported speeds */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000515 status = hw->mac.ops.get_link_capabilities(hw, &link_speed,
516 &negotiation);
517 if (status != 0)
518 return status;
519
520 speed &= link_speed;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000521
522 /*
523 * Try each speed one by one, highest priority first. We do this in
524 * software because 10gb fiber doesn't support speed autonegotiation.
525 */
526 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
527 speedcnt++;
528 highest_link_speed = IXGBE_LINK_SPEED_10GB_FULL;
529
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000530 /* If we already have link at this speed, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000531 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
532 false);
533 if (status != 0)
534 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000535
Emil Tantilov037c6d02011-02-25 07:49:39 +0000536 if ((link_speed == IXGBE_LINK_SPEED_10GB_FULL) && link_up)
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000537 goto out;
538
539 /* Set the module link speed */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000540 esdp_reg |= (IXGBE_ESDP_SDP5_DIR | IXGBE_ESDP_SDP5);
541 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000542 IXGBE_WRITE_FLUSH(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000543
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000544 /* Allow module to change analog characteristics (1G->10G) */
545 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000546
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000547 status = ixgbe_setup_mac_link_82599(hw,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000548 IXGBE_LINK_SPEED_10GB_FULL,
549 autoneg,
550 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000551 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000552 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000553
554 /* Flap the tx laser if it has not already been done */
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000555 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000556
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000557 /*
558 * Wait for the controller to acquire link. Per IEEE 802.3ap,
559 * Section 73.10.2, we may have to wait up to 500ms if KR is
560 * attempted. 82599 uses the same timing for 10g SFI.
561 */
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000562 for (i = 0; i < 5; i++) {
563 /* Wait for the link partner to also set speed */
564 msleep(100);
565
566 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000567 status = hw->mac.ops.check_link(hw, &link_speed,
568 &link_up, false);
569 if (status != 0)
570 return status;
571
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000572 if (link_up)
573 goto out;
574 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000575 }
576
577 if (speed & IXGBE_LINK_SPEED_1GB_FULL) {
578 speedcnt++;
579 if (highest_link_speed == IXGBE_LINK_SPEED_UNKNOWN)
580 highest_link_speed = IXGBE_LINK_SPEED_1GB_FULL;
581
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000582 /* If we already have link at this speed, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000583 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
584 false);
585 if (status != 0)
586 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000587
Emil Tantilov037c6d02011-02-25 07:49:39 +0000588 if ((link_speed == IXGBE_LINK_SPEED_1GB_FULL) && link_up)
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000589 goto out;
590
591 /* Set the module link speed */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000592 esdp_reg &= ~IXGBE_ESDP_SDP5;
593 esdp_reg |= IXGBE_ESDP_SDP5_DIR;
594 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000595 IXGBE_WRITE_FLUSH(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000596
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000597 /* Allow module to change analog characteristics (10G->1G) */
598 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000599
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000600 status = ixgbe_setup_mac_link_82599(hw,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000601 IXGBE_LINK_SPEED_1GB_FULL,
602 autoneg,
603 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000604 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000605 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000606
607 /* Flap the tx laser if it has not already been done */
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000608 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000609
610 /* Wait for the link partner to also set speed */
611 msleep(100);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000612
613 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000614 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
615 false);
616 if (status != 0)
617 return status;
618
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000619 if (link_up)
620 goto out;
621 }
622
623 /*
624 * We didn't get link. Configure back to the highest speed we tried,
625 * (if there was more than one). We call ourselves back with just the
626 * single highest speed that the user requested.
627 */
628 if (speedcnt > 1)
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000629 status = ixgbe_setup_mac_link_multispeed_fiber(hw,
630 highest_link_speed,
631 autoneg,
632 autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000633
634out:
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000635 /* Set autoneg_advertised value based on input link speed */
636 hw->phy.autoneg_advertised = 0;
637
638 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
639 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
640
641 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
642 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
643
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000644 return status;
645}
646
647/**
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000648 * ixgbe_setup_mac_link_smartspeed - Set MAC link speed using SmartSpeed
649 * @hw: pointer to hardware structure
650 * @speed: new link speed
651 * @autoneg: true if autonegotiation enabled
652 * @autoneg_wait_to_complete: true when waiting for completion is needed
653 *
654 * Implements the Intel SmartSpeed algorithm.
655 **/
656static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
657 ixgbe_link_speed speed, bool autoneg,
658 bool autoneg_wait_to_complete)
659{
660 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000661 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000662 s32 i, j;
663 bool link_up = false;
664 u32 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000665
666 /* Set autoneg_advertised value based on input link speed */
667 hw->phy.autoneg_advertised = 0;
668
669 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
670 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
671
672 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
673 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
674
675 if (speed & IXGBE_LINK_SPEED_100_FULL)
676 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_100_FULL;
677
678 /*
679 * Implement Intel SmartSpeed algorithm. SmartSpeed will reduce the
680 * autoneg advertisement if link is unable to be established at the
681 * highest negotiated rate. This can sometimes happen due to integrity
682 * issues with the physical media connection.
683 */
684
685 /* First, try to get link with full advertisement */
686 hw->phy.smart_speed_active = false;
687 for (j = 0; j < IXGBE_SMARTSPEED_MAX_RETRIES; j++) {
688 status = ixgbe_setup_mac_link_82599(hw, speed, autoneg,
689 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000690 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000691 goto out;
692
693 /*
694 * Wait for the controller to acquire link. Per IEEE 802.3ap,
695 * Section 73.10.2, we may have to wait up to 500ms if KR is
696 * attempted, or 200ms if KX/KX4/BX/BX4 is attempted, per
697 * Table 9 in the AN MAS.
698 */
699 for (i = 0; i < 5; i++) {
700 mdelay(100);
701
702 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000703 status = hw->mac.ops.check_link(hw, &link_speed,
704 &link_up, false);
705 if (status != 0)
706 goto out;
707
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000708 if (link_up)
709 goto out;
710 }
711 }
712
713 /*
714 * We didn't get link. If we advertised KR plus one of KX4/KX
715 * (or BX4/BX), then disable KR and try again.
716 */
717 if (((autoc_reg & IXGBE_AUTOC_KR_SUPP) == 0) ||
718 ((autoc_reg & IXGBE_AUTOC_KX4_KX_SUPP_MASK) == 0))
719 goto out;
720
721 /* Turn SmartSpeed on to disable KR support */
722 hw->phy.smart_speed_active = true;
723 status = ixgbe_setup_mac_link_82599(hw, speed, autoneg,
724 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000725 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000726 goto out;
727
728 /*
729 * Wait for the controller to acquire link. 600ms will allow for
730 * the AN link_fail_inhibit_timer as well for multiple cycles of
731 * parallel detect, both 10g and 1g. This allows for the maximum
732 * connect attempts as defined in the AN MAS table 73-7.
733 */
734 for (i = 0; i < 6; i++) {
735 mdelay(100);
736
737 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000738 status = hw->mac.ops.check_link(hw, &link_speed,
739 &link_up, false);
740 if (status != 0)
741 goto out;
742
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000743 if (link_up)
744 goto out;
745 }
746
747 /* We didn't get link. Turn SmartSpeed back off. */
748 hw->phy.smart_speed_active = false;
749 status = ixgbe_setup_mac_link_82599(hw, speed, autoneg,
750 autoneg_wait_to_complete);
751
752out:
Anjali Singhaic4ee6a52010-04-27 11:31:25 +0000753 if (link_up && (link_speed == IXGBE_LINK_SPEED_1GB_FULL))
Emil Tantilov037c6d02011-02-25 07:49:39 +0000754 hw_dbg(hw, "Smartspeed has downgraded the link speed from "
Emil Tantilov849c4542010-06-03 16:53:41 +0000755 "the maximum advertised\n");
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000756 return status;
757}
758
759/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000760 * ixgbe_setup_mac_link_82599 - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000761 * @hw: pointer to hardware structure
762 * @speed: new link speed
763 * @autoneg: true if autonegotiation enabled
764 * @autoneg_wait_to_complete: true when waiting for completion is needed
765 *
766 * Set the link speed in the AUTOC register and restarts link.
767 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000768static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000769 ixgbe_link_speed speed, bool autoneg,
770 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000771{
772 s32 status = 0;
773 u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
774 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000775 u32 start_autoc = autoc;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000776 u32 orig_autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000777 u32 link_mode = autoc & IXGBE_AUTOC_LMS_MASK;
778 u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
779 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
780 u32 links_reg;
781 u32 i;
782 ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN;
783
784 /* Check to see if speed passed in is supported. */
785 hw->mac.ops.get_link_capabilities(hw, &link_capabilities, &autoneg);
Emil Tantilov0b0c2b32011-02-26 06:40:16 +0000786 if (status != 0)
787 goto out;
788
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000789 speed &= link_capabilities;
790
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000791 if (speed == IXGBE_LINK_SPEED_UNKNOWN) {
792 status = IXGBE_ERR_LINK_SETUP;
793 goto out;
794 }
795
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000796 /* Use stored value (EEPROM defaults) of AUTOC to find KR/KX4 support*/
797 if (hw->mac.orig_link_settings_stored)
798 orig_autoc = hw->mac.orig_autoc;
799 else
800 orig_autoc = autoc;
801
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000802 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
803 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
804 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000805 /* Set KX4/KX/KR support according to speed requested */
806 autoc &= ~(IXGBE_AUTOC_KX4_KX_SUPP_MASK | IXGBE_AUTOC_KR_SUPP);
807 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000808 if (orig_autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000809 autoc |= IXGBE_AUTOC_KX4_SUPP;
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000810 if ((orig_autoc & IXGBE_AUTOC_KR_SUPP) &&
811 (hw->phy.smart_speed_active == false))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000812 autoc |= IXGBE_AUTOC_KR_SUPP;
813 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
814 autoc |= IXGBE_AUTOC_KX_SUPP;
815 } else if ((pma_pmd_1g == IXGBE_AUTOC_1G_SFI) &&
816 (link_mode == IXGBE_AUTOC_LMS_1G_LINK_NO_AN ||
817 link_mode == IXGBE_AUTOC_LMS_1G_AN)) {
818 /* Switch from 1G SFI to 10G SFI if requested */
819 if ((speed == IXGBE_LINK_SPEED_10GB_FULL) &&
820 (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)) {
821 autoc &= ~IXGBE_AUTOC_LMS_MASK;
822 autoc |= IXGBE_AUTOC_LMS_10G_SERIAL;
823 }
824 } else if ((pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI) &&
825 (link_mode == IXGBE_AUTOC_LMS_10G_SERIAL)) {
826 /* Switch from 10G SFI to 1G SFI if requested */
827 if ((speed == IXGBE_LINK_SPEED_1GB_FULL) &&
828 (pma_pmd_1g == IXGBE_AUTOC_1G_SFI)) {
829 autoc &= ~IXGBE_AUTOC_LMS_MASK;
830 if (autoneg)
831 autoc |= IXGBE_AUTOC_LMS_1G_AN;
832 else
833 autoc |= IXGBE_AUTOC_LMS_1G_LINK_NO_AN;
834 }
835 }
836
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000837 if (autoc != start_autoc) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000838 /* Restart link */
839 autoc |= IXGBE_AUTOC_AN_RESTART;
840 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc);
841
842 /* Only poll for autoneg to complete if specified to do so */
843 if (autoneg_wait_to_complete) {
844 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
845 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
846 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
847 links_reg = 0; /*Just in case Autoneg time=0*/
848 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
849 links_reg =
850 IXGBE_READ_REG(hw, IXGBE_LINKS);
851 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
852 break;
853 msleep(100);
854 }
855 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
856 status =
857 IXGBE_ERR_AUTONEG_NOT_COMPLETE;
858 hw_dbg(hw, "Autoneg did not "
859 "complete.\n");
860 }
861 }
862 }
863
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000864 /* Add delay to filter out noises during initial link setup */
865 msleep(50);
866 }
867
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000868out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000869 return status;
870}
871
872/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000873 * ixgbe_setup_copper_link_82599 - Set the PHY autoneg advertised field
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000874 * @hw: pointer to hardware structure
875 * @speed: new link speed
876 * @autoneg: true if autonegotiation enabled
877 * @autoneg_wait_to_complete: true if waiting is needed to complete
878 *
879 * Restarts link on PHY and MAC based on settings passed in.
880 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000881static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
882 ixgbe_link_speed speed,
883 bool autoneg,
884 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000885{
886 s32 status;
887
888 /* Setup the PHY according to input speed */
889 status = hw->phy.ops.setup_link_speed(hw, speed, autoneg,
890 autoneg_wait_to_complete);
891 /* Set up MAC */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000892 ixgbe_start_mac_link_82599(hw, autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000893
894 return status;
895}
896
897/**
898 * ixgbe_reset_hw_82599 - Perform hardware reset
899 * @hw: pointer to hardware structure
900 *
901 * Resets the hardware by resetting the transmit and receive units, masks
902 * and clears all interrupts, perform a PHY reset, and perform a link (MAC)
903 * reset.
904 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000905static s32 ixgbe_reset_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000906{
Alexander Duyck8132b542011-07-15 07:29:44 +0000907 ixgbe_link_speed link_speed;
908 s32 status;
909 u32 ctrl, i, autoc, autoc2;
910 bool link_up = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000911
912 /* Call adapter stop to disable tx/rx and clear interrupts */
913 hw->mac.ops.stop_adapter(hw);
914
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000915 /* PHY ops must be identified and initialized prior to reset */
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000916
Emil Tantilov037c6d02011-02-25 07:49:39 +0000917 /* Identify PHY and related function pointers */
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000918 status = hw->phy.ops.init(hw);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000919
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000920 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
921 goto reset_hw_out;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000922
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000923 /* Setup SFP module if there is one present. */
924 if (hw->phy.sfp_setup_needed) {
925 status = hw->mac.ops.setup_sfp(hw);
926 hw->phy.sfp_setup_needed = false;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000927 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000928
Emil Tantilov037c6d02011-02-25 07:49:39 +0000929 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
930 goto reset_hw_out;
931
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000932 /* Reset PHY */
933 if (hw->phy.reset_disable == false && hw->phy.ops.reset != NULL)
934 hw->phy.ops.reset(hw);
935
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000936 /*
937 * Prevent the PCI-E bus from from hanging by disabling PCI-E master
938 * access and verify no pending requests before reset
939 */
Emil Tantilova4297dc2011-02-14 08:45:13 +0000940 ixgbe_disable_pcie_master(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000941
Emil Tantilova4297dc2011-02-14 08:45:13 +0000942mac_reset_top:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000943 /*
Alexander Duyck8132b542011-07-15 07:29:44 +0000944 * Issue global reset to the MAC. Needs to be SW reset if link is up.
945 * If link reset is used when link is up, it might reset the PHY when
946 * mng is using it. If link is down or the flag to force full link
947 * reset is set, then perform link reset.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000948 */
Alexander Duyck8132b542011-07-15 07:29:44 +0000949 ctrl = IXGBE_CTRL_LNK_RST;
950 if (!hw->force_full_reset) {
951 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
952 if (link_up)
953 ctrl = IXGBE_CTRL_RST;
954 }
955
956 ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
957 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000958 IXGBE_WRITE_FLUSH(hw);
959
960 /* Poll for reset bit to self-clear indicating reset is complete */
961 for (i = 0; i < 10; i++) {
962 udelay(1);
963 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
Alexander Duyck8132b542011-07-15 07:29:44 +0000964 if (!(ctrl & IXGBE_CTRL_RST_MASK))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000965 break;
966 }
Alexander Duyck8132b542011-07-15 07:29:44 +0000967
968 if (ctrl & IXGBE_CTRL_RST_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000969 status = IXGBE_ERR_RESET_FAILED;
970 hw_dbg(hw, "Reset polling failed to complete.\n");
971 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000972
Alexander Duyck8132b542011-07-15 07:29:44 +0000973 msleep(50);
974
Emil Tantilova4297dc2011-02-14 08:45:13 +0000975 /*
976 * Double resets are required for recovery from certain error
977 * conditions. Between resets, it is necessary to stall to allow time
Alexander Duyck8132b542011-07-15 07:29:44 +0000978 * for any pending HW events to complete.
Emil Tantilova4297dc2011-02-14 08:45:13 +0000979 */
980 if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
981 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
Emil Tantilova4297dc2011-02-14 08:45:13 +0000982 goto mac_reset_top;
983 }
984
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000985 /*
986 * Store the original AUTOC/AUTOC2 values if they have not been
987 * stored off yet. Otherwise restore the stored original
988 * values since the reset operation sets back to defaults.
989 */
990 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
991 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
992 if (hw->mac.orig_link_settings_stored == false) {
993 hw->mac.orig_autoc = autoc;
994 hw->mac.orig_autoc2 = autoc2;
995 hw->mac.orig_link_settings_stored = true;
Jesse Brandeburg4df10462009-03-13 22:15:31 +0000996 } else {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000997 if (autoc != hw->mac.orig_autoc)
998 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, (hw->mac.orig_autoc |
999 IXGBE_AUTOC_AN_RESTART));
1000
1001 if ((autoc2 & IXGBE_AUTOC2_UPPER_MASK) !=
1002 (hw->mac.orig_autoc2 & IXGBE_AUTOC2_UPPER_MASK)) {
1003 autoc2 &= ~IXGBE_AUTOC2_UPPER_MASK;
1004 autoc2 |= (hw->mac.orig_autoc2 &
1005 IXGBE_AUTOC2_UPPER_MASK);
1006 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1007 }
1008 }
1009
Emil Tantilov278675d2011-02-19 08:43:49 +00001010 /* Store the permanent mac address */
1011 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
1012
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001013 /*
1014 * Store MAC address from RAR0, clear receive address registers, and
1015 * clear the multicast table. Also reset num_rar_entries to 128,
1016 * since we modify this value when programming the SAN MAC address.
1017 */
1018 hw->mac.num_rar_entries = 128;
1019 hw->mac.ops.init_rx_addrs(hw);
1020
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00001021 /* Store the permanent SAN mac address */
1022 hw->mac.ops.get_san_mac_addr(hw, hw->mac.san_addr);
1023
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001024 /* Add the SAN MAC address to the RAR only if it's a valid address */
1025 if (ixgbe_validate_mac_addr(hw->mac.san_addr) == 0) {
1026 hw->mac.ops.set_rar(hw, hw->mac.num_rar_entries - 1,
1027 hw->mac.san_addr, 0, IXGBE_RAH_AV);
1028
1029 /* Reserve the last RAR for the SAN MAC address */
1030 hw->mac.num_rar_entries--;
1031 }
1032
Yi Zou383ff342009-10-28 18:23:57 +00001033 /* Store the alternative WWNN/WWPN prefix */
1034 hw->mac.ops.get_wwn_prefix(hw, &hw->mac.wwnn_prefix,
1035 &hw->mac.wwpn_prefix);
1036
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001037reset_hw_out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001038 return status;
1039}
1040
1041/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001042 * ixgbe_reinit_fdir_tables_82599 - Reinitialize Flow Director tables.
1043 * @hw: pointer to hardware structure
1044 **/
1045s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw)
1046{
1047 int i;
1048 u32 fdirctrl = IXGBE_READ_REG(hw, IXGBE_FDIRCTRL);
1049 fdirctrl &= ~IXGBE_FDIRCTRL_INIT_DONE;
1050
1051 /*
1052 * Before starting reinitialization process,
1053 * FDIRCMD.CMD must be zero.
1054 */
1055 for (i = 0; i < IXGBE_FDIRCMD_CMD_POLL; i++) {
1056 if (!(IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1057 IXGBE_FDIRCMD_CMD_MASK))
1058 break;
1059 udelay(10);
1060 }
1061 if (i >= IXGBE_FDIRCMD_CMD_POLL) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001062 hw_dbg(hw, "Flow Director previous command isn't complete, "
Frans Popd6dbee82010-03-24 07:57:35 +00001063 "aborting table re-initialization.\n");
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001064 return IXGBE_ERR_FDIR_REINIT_FAILED;
1065 }
1066
1067 IXGBE_WRITE_REG(hw, IXGBE_FDIRFREE, 0);
1068 IXGBE_WRITE_FLUSH(hw);
1069 /*
1070 * 82599 adapters flow director init flow cannot be restarted,
1071 * Workaround 82599 silicon errata by performing the following steps
1072 * before re-writing the FDIRCTRL control register with the same value.
1073 * - write 1 to bit 8 of FDIRCMD register &
1074 * - write 0 to bit 8 of FDIRCMD register
1075 */
1076 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1077 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) |
1078 IXGBE_FDIRCMD_CLEARHT));
1079 IXGBE_WRITE_FLUSH(hw);
1080 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1081 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1082 ~IXGBE_FDIRCMD_CLEARHT));
1083 IXGBE_WRITE_FLUSH(hw);
1084 /*
1085 * Clear FDIR Hash register to clear any leftover hashes
1086 * waiting to be programmed.
1087 */
1088 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, 0x00);
1089 IXGBE_WRITE_FLUSH(hw);
1090
1091 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1092 IXGBE_WRITE_FLUSH(hw);
1093
1094 /* Poll init-done after we write FDIRCTRL register */
1095 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1096 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1097 IXGBE_FDIRCTRL_INIT_DONE)
1098 break;
1099 udelay(10);
1100 }
1101 if (i >= IXGBE_FDIR_INIT_DONE_POLL) {
1102 hw_dbg(hw, "Flow Director Signature poll time exceeded!\n");
1103 return IXGBE_ERR_FDIR_REINIT_FAILED;
1104 }
1105
1106 /* Clear FDIR statistics registers (read to clear) */
1107 IXGBE_READ_REG(hw, IXGBE_FDIRUSTAT);
1108 IXGBE_READ_REG(hw, IXGBE_FDIRFSTAT);
1109 IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
1110 IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
1111 IXGBE_READ_REG(hw, IXGBE_FDIRLEN);
1112
1113 return 0;
1114}
1115
1116/**
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001117 * ixgbe_fdir_enable_82599 - Initialize Flow Director control registers
1118 * @hw: pointer to hardware structure
1119 * @fdirctrl: value to write to flow director control register
1120 **/
1121static void ixgbe_fdir_enable_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1122{
1123 int i;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001124
1125 /* Prime the keys for hashing */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001126 IXGBE_WRITE_REG(hw, IXGBE_FDIRHKEY, IXGBE_ATR_BUCKET_HASH_KEY);
1127 IXGBE_WRITE_REG(hw, IXGBE_FDIRSKEY, IXGBE_ATR_SIGNATURE_HASH_KEY);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001128
1129 /*
1130 * Poll init-done after we write the register. Estimated times:
1131 * 10G: PBALLOC = 11b, timing is 60us
1132 * 1G: PBALLOC = 11b, timing is 600us
1133 * 100M: PBALLOC = 11b, timing is 6ms
1134 *
1135 * Multiple these timings by 4 if under full Rx load
1136 *
1137 * So we'll poll for IXGBE_FDIR_INIT_DONE_POLL times, sleeping for
1138 * 1 msec per poll time. If we're at line rate and drop to 100M, then
1139 * this might not finish in our poll time, but we can live with that
1140 * for now.
1141 */
1142 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1143 IXGBE_WRITE_FLUSH(hw);
1144 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1145 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1146 IXGBE_FDIRCTRL_INIT_DONE)
1147 break;
Don Skidmore032b4322011-03-18 09:32:53 +00001148 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001149 }
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001150
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001151 if (i >= IXGBE_FDIR_INIT_DONE_POLL)
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001152 hw_dbg(hw, "Flow Director poll time exceeded!\n");
1153}
1154
1155/**
1156 * ixgbe_init_fdir_signature_82599 - Initialize Flow Director signature filters
1157 * @hw: pointer to hardware structure
1158 * @fdirctrl: value to write to flow director control register, initially
1159 * contains just the value of the Rx packet buffer allocation
1160 **/
1161s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1162{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001163 /*
1164 * Continue setup of fdirctrl register bits:
1165 * Move the flexible bytes to use the ethertype - shift 6 words
1166 * Set the maximum length per hash bucket to 0xA filters
1167 * Send interrupt when 64 filters are left
1168 */
1169 fdirctrl |= (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1170 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1171 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
1172
1173 /* write hashes and fdirctrl register, poll for completion */
1174 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001175
1176 return 0;
1177}
1178
1179/**
1180 * ixgbe_init_fdir_perfect_82599 - Initialize Flow Director perfect filters
1181 * @hw: pointer to hardware structure
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001182 * @fdirctrl: value to write to flow director control register, initially
1183 * contains just the value of the Rx packet buffer allocation
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001184 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001185s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001186{
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001187 /*
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001188 * Continue setup of fdirctrl register bits:
1189 * Turn perfect match filtering on
1190 * Report hash in RSS field of Rx wb descriptor
1191 * Initialize the drop queue
1192 * Move the flexible bytes to use the ethertype - shift 6 words
1193 * Set the maximum length per hash bucket to 0xA filters
1194 * Send interrupt when 64 (0x4 * 16) filters are left
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001195 */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001196 fdirctrl |= IXGBE_FDIRCTRL_PERFECT_MATCH |
1197 IXGBE_FDIRCTRL_REPORT_STATUS |
1198 (IXGBE_FDIR_DROP_QUEUE << IXGBE_FDIRCTRL_DROP_Q_SHIFT) |
1199 (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1200 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1201 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001202
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001203 /* write hashes and fdirctrl register, poll for completion */
1204 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001205
1206 return 0;
1207}
1208
Alexander Duyck69830522011-01-06 14:29:58 +00001209/*
1210 * These defines allow us to quickly generate all of the necessary instructions
1211 * in the function below by simply calling out IXGBE_COMPUTE_SIG_HASH_ITERATION
1212 * for values 0 through 15
1213 */
1214#define IXGBE_ATR_COMMON_HASH_KEY \
1215 (IXGBE_ATR_BUCKET_HASH_KEY & IXGBE_ATR_SIGNATURE_HASH_KEY)
1216#define IXGBE_COMPUTE_SIG_HASH_ITERATION(_n) \
1217do { \
1218 u32 n = (_n); \
1219 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << n)) \
1220 common_hash ^= lo_hash_dword >> n; \
1221 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1222 bucket_hash ^= lo_hash_dword >> n; \
1223 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << n)) \
1224 sig_hash ^= lo_hash_dword << (16 - n); \
1225 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << (n + 16))) \
1226 common_hash ^= hi_hash_dword >> n; \
1227 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1228 bucket_hash ^= hi_hash_dword >> n; \
1229 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << (n + 16))) \
1230 sig_hash ^= hi_hash_dword << (16 - n); \
1231} while (0);
1232
1233/**
1234 * ixgbe_atr_compute_sig_hash_82599 - Compute the signature hash
1235 * @stream: input bitstream to compute the hash on
1236 *
1237 * This function is almost identical to the function above but contains
1238 * several optomizations such as unwinding all of the loops, letting the
1239 * compiler work out all of the conditional ifs since the keys are static
1240 * defines, and computing two keys at once since the hashed dword stream
1241 * will be the same for both keys.
1242 **/
1243static u32 ixgbe_atr_compute_sig_hash_82599(union ixgbe_atr_hash_dword input,
1244 union ixgbe_atr_hash_dword common)
1245{
1246 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1247 u32 sig_hash = 0, bucket_hash = 0, common_hash = 0;
1248
1249 /* record the flow_vm_vlan bits as they are a key part to the hash */
1250 flow_vm_vlan = ntohl(input.dword);
1251
1252 /* generate common hash dword */
1253 hi_hash_dword = ntohl(common.dword);
1254
1255 /* low dword is word swapped version of common */
1256 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1257
1258 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1259 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1260
1261 /* Process bits 0 and 16 */
1262 IXGBE_COMPUTE_SIG_HASH_ITERATION(0);
1263
1264 /*
1265 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1266 * delay this because bit 0 of the stream should not be processed
1267 * so we do not add the vlan until after bit 0 was processed
1268 */
1269 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1270
1271 /* Process remaining 30 bit of the key */
1272 IXGBE_COMPUTE_SIG_HASH_ITERATION(1);
1273 IXGBE_COMPUTE_SIG_HASH_ITERATION(2);
1274 IXGBE_COMPUTE_SIG_HASH_ITERATION(3);
1275 IXGBE_COMPUTE_SIG_HASH_ITERATION(4);
1276 IXGBE_COMPUTE_SIG_HASH_ITERATION(5);
1277 IXGBE_COMPUTE_SIG_HASH_ITERATION(6);
1278 IXGBE_COMPUTE_SIG_HASH_ITERATION(7);
1279 IXGBE_COMPUTE_SIG_HASH_ITERATION(8);
1280 IXGBE_COMPUTE_SIG_HASH_ITERATION(9);
1281 IXGBE_COMPUTE_SIG_HASH_ITERATION(10);
1282 IXGBE_COMPUTE_SIG_HASH_ITERATION(11);
1283 IXGBE_COMPUTE_SIG_HASH_ITERATION(12);
1284 IXGBE_COMPUTE_SIG_HASH_ITERATION(13);
1285 IXGBE_COMPUTE_SIG_HASH_ITERATION(14);
1286 IXGBE_COMPUTE_SIG_HASH_ITERATION(15);
1287
1288 /* combine common_hash result with signature and bucket hashes */
1289 bucket_hash ^= common_hash;
1290 bucket_hash &= IXGBE_ATR_HASH_MASK;
1291
1292 sig_hash ^= common_hash << 16;
1293 sig_hash &= IXGBE_ATR_HASH_MASK << 16;
1294
1295 /* return completed signature hash */
1296 return sig_hash ^ bucket_hash;
1297}
1298
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001299/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001300 * ixgbe_atr_add_signature_filter_82599 - Adds a signature hash filter
1301 * @hw: pointer to hardware structure
Alexander Duyck69830522011-01-06 14:29:58 +00001302 * @input: unique input dword
1303 * @common: compressed common input dword
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001304 * @queue: queue index to direct traffic to
1305 **/
1306s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
Alexander Duyck69830522011-01-06 14:29:58 +00001307 union ixgbe_atr_hash_dword input,
1308 union ixgbe_atr_hash_dword common,
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001309 u8 queue)
1310{
1311 u64 fdirhashcmd;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001312 u32 fdircmd;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001313
Alexander Duyck905e4a42011-01-06 14:29:57 +00001314 /*
1315 * Get the flow_type in order to program FDIRCMD properly
1316 * lowest 2 bits are FDIRCMD.L4TYPE, third lowest bit is FDIRCMD.IPV6
1317 */
Alexander Duyck69830522011-01-06 14:29:58 +00001318 switch (input.formatted.flow_type) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001319 case IXGBE_ATR_FLOW_TYPE_TCPV4:
1320 case IXGBE_ATR_FLOW_TYPE_UDPV4:
1321 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
1322 case IXGBE_ATR_FLOW_TYPE_TCPV6:
1323 case IXGBE_ATR_FLOW_TYPE_UDPV6:
1324 case IXGBE_ATR_FLOW_TYPE_SCTPV6:
1325 break;
1326 default:
1327 hw_dbg(hw, " Error on flow type input\n");
1328 return IXGBE_ERR_CONFIG;
1329 }
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001330
Alexander Duyck905e4a42011-01-06 14:29:57 +00001331 /* configure FDIRCMD register */
1332 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1333 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Alexander Duyck69830522011-01-06 14:29:58 +00001334 fdircmd |= input.formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001335 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001336
1337 /*
1338 * The lower 32-bits of fdirhashcmd is for FDIRHASH, the upper 32-bits
1339 * is for FDIRCMD. Then do a 64-bit register write from FDIRHASH.
1340 */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001341 fdirhashcmd = (u64)fdircmd << 32;
Alexander Duyck69830522011-01-06 14:29:58 +00001342 fdirhashcmd |= ixgbe_atr_compute_sig_hash_82599(input, common);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001343 IXGBE_WRITE_REG64(hw, IXGBE_FDIRHASH, fdirhashcmd);
1344
Alexander Duyck69830522011-01-06 14:29:58 +00001345 hw_dbg(hw, "Tx Queue=%x hash=%x\n", queue, (u32)fdirhashcmd);
1346
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001347 return 0;
1348}
1349
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001350#define IXGBE_COMPUTE_BKT_HASH_ITERATION(_n) \
1351do { \
1352 u32 n = (_n); \
1353 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1354 bucket_hash ^= lo_hash_dword >> n; \
1355 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1356 bucket_hash ^= hi_hash_dword >> n; \
1357} while (0);
1358
1359/**
1360 * ixgbe_atr_compute_perfect_hash_82599 - Compute the perfect filter hash
1361 * @atr_input: input bitstream to compute the hash on
1362 * @input_mask: mask for the input bitstream
1363 *
1364 * This function serves two main purposes. First it applys the input_mask
1365 * to the atr_input resulting in a cleaned up atr_input data stream.
1366 * Secondly it computes the hash and stores it in the bkt_hash field at
1367 * the end of the input byte stream. This way it will be available for
1368 * future use without needing to recompute the hash.
1369 **/
1370void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
1371 union ixgbe_atr_input *input_mask)
1372{
1373
1374 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1375 u32 bucket_hash = 0;
1376
1377 /* Apply masks to input data */
1378 input->dword_stream[0] &= input_mask->dword_stream[0];
1379 input->dword_stream[1] &= input_mask->dword_stream[1];
1380 input->dword_stream[2] &= input_mask->dword_stream[2];
1381 input->dword_stream[3] &= input_mask->dword_stream[3];
1382 input->dword_stream[4] &= input_mask->dword_stream[4];
1383 input->dword_stream[5] &= input_mask->dword_stream[5];
1384 input->dword_stream[6] &= input_mask->dword_stream[6];
1385 input->dword_stream[7] &= input_mask->dword_stream[7];
1386 input->dword_stream[8] &= input_mask->dword_stream[8];
1387 input->dword_stream[9] &= input_mask->dword_stream[9];
1388 input->dword_stream[10] &= input_mask->dword_stream[10];
1389
1390 /* record the flow_vm_vlan bits as they are a key part to the hash */
1391 flow_vm_vlan = ntohl(input->dword_stream[0]);
1392
1393 /* generate common hash dword */
1394 hi_hash_dword = ntohl(input->dword_stream[1] ^
1395 input->dword_stream[2] ^
1396 input->dword_stream[3] ^
1397 input->dword_stream[4] ^
1398 input->dword_stream[5] ^
1399 input->dword_stream[6] ^
1400 input->dword_stream[7] ^
1401 input->dword_stream[8] ^
1402 input->dword_stream[9] ^
1403 input->dword_stream[10]);
1404
1405 /* low dword is word swapped version of common */
1406 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1407
1408 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1409 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1410
1411 /* Process bits 0 and 16 */
1412 IXGBE_COMPUTE_BKT_HASH_ITERATION(0);
1413
1414 /*
1415 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1416 * delay this because bit 0 of the stream should not be processed
1417 * so we do not add the vlan until after bit 0 was processed
1418 */
1419 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1420
1421 /* Process remaining 30 bit of the key */
1422 IXGBE_COMPUTE_BKT_HASH_ITERATION(1);
1423 IXGBE_COMPUTE_BKT_HASH_ITERATION(2);
1424 IXGBE_COMPUTE_BKT_HASH_ITERATION(3);
1425 IXGBE_COMPUTE_BKT_HASH_ITERATION(4);
1426 IXGBE_COMPUTE_BKT_HASH_ITERATION(5);
1427 IXGBE_COMPUTE_BKT_HASH_ITERATION(6);
1428 IXGBE_COMPUTE_BKT_HASH_ITERATION(7);
1429 IXGBE_COMPUTE_BKT_HASH_ITERATION(8);
1430 IXGBE_COMPUTE_BKT_HASH_ITERATION(9);
1431 IXGBE_COMPUTE_BKT_HASH_ITERATION(10);
1432 IXGBE_COMPUTE_BKT_HASH_ITERATION(11);
1433 IXGBE_COMPUTE_BKT_HASH_ITERATION(12);
1434 IXGBE_COMPUTE_BKT_HASH_ITERATION(13);
1435 IXGBE_COMPUTE_BKT_HASH_ITERATION(14);
1436 IXGBE_COMPUTE_BKT_HASH_ITERATION(15);
1437
1438 /*
1439 * Limit hash to 13 bits since max bucket count is 8K.
1440 * Store result at the end of the input stream.
1441 */
1442 input->formatted.bkt_hash = bucket_hash & 0x1FFF;
1443}
1444
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001445/**
Alexander Duyck45b9f502011-01-06 14:29:59 +00001446 * ixgbe_get_fdirtcpm_82599 - generate a tcp port from atr_input_masks
1447 * @input_mask: mask to be bit swapped
1448 *
1449 * The source and destination port masks for flow director are bit swapped
1450 * in that bit 15 effects bit 0, 14 effects 1, 13, 2 etc. In order to
1451 * generate a correctly swapped value we need to bit swap the mask and that
1452 * is what is accomplished by this function.
1453 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001454static u32 ixgbe_get_fdirtcpm_82599(union ixgbe_atr_input *input_mask)
Alexander Duyck45b9f502011-01-06 14:29:59 +00001455{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001456 u32 mask = ntohs(input_mask->formatted.dst_port);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001457 mask <<= IXGBE_FDIRTCPM_DPORTM_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001458 mask |= ntohs(input_mask->formatted.src_port);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001459 mask = ((mask & 0x55555555) << 1) | ((mask & 0xAAAAAAAA) >> 1);
1460 mask = ((mask & 0x33333333) << 2) | ((mask & 0xCCCCCCCC) >> 2);
1461 mask = ((mask & 0x0F0F0F0F) << 4) | ((mask & 0xF0F0F0F0) >> 4);
1462 return ((mask & 0x00FF00FF) << 8) | ((mask & 0xFF00FF00) >> 8);
1463}
1464
1465/*
1466 * These two macros are meant to address the fact that we have registers
1467 * that are either all or in part big-endian. As a result on big-endian
1468 * systems we will end up byte swapping the value to little-endian before
1469 * it is byte swapped again and written to the hardware in the original
1470 * big-endian format.
1471 */
1472#define IXGBE_STORE_AS_BE32(_value) \
1473 (((u32)(_value) >> 24) | (((u32)(_value) & 0x00FF0000) >> 8) | \
1474 (((u32)(_value) & 0x0000FF00) << 8) | ((u32)(_value) << 24))
1475
1476#define IXGBE_WRITE_REG_BE32(a, reg, value) \
1477 IXGBE_WRITE_REG((a), (reg), IXGBE_STORE_AS_BE32(ntohl(value)))
1478
1479#define IXGBE_STORE_AS_BE16(_value) \
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001480 ntohs(((u16)(_value) >> 8) | ((u16)(_value) << 8))
Alexander Duyck45b9f502011-01-06 14:29:59 +00001481
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001482s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
1483 union ixgbe_atr_input *input_mask)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001484{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001485 /* mask IPv6 since it is currently not supported */
1486 u32 fdirm = IXGBE_FDIRM_DIPv6;
1487 u32 fdirtcpm;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001488
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001489 /*
Alexander Duyck45b9f502011-01-06 14:29:59 +00001490 * Program the relevant mask registers. If src/dst_port or src/dst_addr
1491 * are zero, then assume a full mask for that field. Also assume that
1492 * a VLAN of 0 is unspecified, so mask that out as well. L4type
1493 * cannot be masked out in this implementation.
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001494 *
1495 * This also assumes IPv4 only. IPv6 masking isn't supported at this
1496 * point in time.
1497 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001498
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001499 /* verify bucket hash is cleared on hash generation */
1500 if (input_mask->formatted.bkt_hash)
1501 hw_dbg(hw, " bucket hash should always be 0 in mask\n");
1502
1503 /* Program FDIRM and verify partial masks */
1504 switch (input_mask->formatted.vm_pool & 0x7F) {
1505 case 0x0:
1506 fdirm |= IXGBE_FDIRM_POOL;
1507 case 0x7F:
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001508 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001509 default:
1510 hw_dbg(hw, " Error on vm pool mask\n");
1511 return IXGBE_ERR_CONFIG;
1512 }
1513
1514 switch (input_mask->formatted.flow_type & IXGBE_ATR_L4TYPE_MASK) {
1515 case 0x0:
1516 fdirm |= IXGBE_FDIRM_L4P;
1517 if (input_mask->formatted.dst_port ||
1518 input_mask->formatted.src_port) {
1519 hw_dbg(hw, " Error on src/dst port mask\n");
1520 return IXGBE_ERR_CONFIG;
1521 }
1522 case IXGBE_ATR_L4TYPE_MASK:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001523 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001524 default:
1525 hw_dbg(hw, " Error on flow type mask\n");
1526 return IXGBE_ERR_CONFIG;
1527 }
1528
1529 switch (ntohs(input_mask->formatted.vlan_id) & 0xEFFF) {
Alexander Duyck45b9f502011-01-06 14:29:59 +00001530 case 0x0000:
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001531 /* mask VLAN ID, fall through to mask VLAN priority */
1532 fdirm |= IXGBE_FDIRM_VLANID;
1533 case 0x0FFF:
1534 /* mask VLAN priority */
1535 fdirm |= IXGBE_FDIRM_VLANP;
1536 break;
1537 case 0xE000:
1538 /* mask VLAN ID only, fall through */
1539 fdirm |= IXGBE_FDIRM_VLANID;
1540 case 0xEFFF:
1541 /* no VLAN fields masked */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001542 break;
1543 default:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001544 hw_dbg(hw, " Error on VLAN mask\n");
1545 return IXGBE_ERR_CONFIG;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001546 }
1547
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001548 switch (input_mask->formatted.flex_bytes & 0xFFFF) {
1549 case 0x0000:
1550 /* Mask Flex Bytes, fall through */
1551 fdirm |= IXGBE_FDIRM_FLEX;
1552 case 0xFFFF:
1553 break;
1554 default:
1555 hw_dbg(hw, " Error on flexible byte mask\n");
1556 return IXGBE_ERR_CONFIG;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001557 }
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001558
1559 /* Now mask VM pool and destination IPv6 - bits 5 and 2 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001560 IXGBE_WRITE_REG(hw, IXGBE_FDIRM, fdirm);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001561
Alexander Duyck45b9f502011-01-06 14:29:59 +00001562 /* store the TCP/UDP port masks, bit reversed from port layout */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001563 fdirtcpm = ixgbe_get_fdirtcpm_82599(input_mask);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001564
1565 /* write both the same so that UDP and TCP use the same mask */
1566 IXGBE_WRITE_REG(hw, IXGBE_FDIRTCPM, ~fdirtcpm);
1567 IXGBE_WRITE_REG(hw, IXGBE_FDIRUDPM, ~fdirtcpm);
1568
1569 /* store source and destination IP masks (big-enian) */
1570 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001571 ~input_mask->formatted.src_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001572 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRDIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001573 ~input_mask->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001574
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001575 return 0;
1576}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001577
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001578s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
1579 union ixgbe_atr_input *input,
1580 u16 soft_id, u8 queue)
1581{
1582 u32 fdirport, fdirvlan, fdirhash, fdircmd;
1583
1584 /* currently IPv6 is not supported, must be programmed with 0 */
1585 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(0),
1586 input->formatted.src_ip[0]);
1587 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(1),
1588 input->formatted.src_ip[1]);
1589 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(2),
1590 input->formatted.src_ip[2]);
1591
1592 /* record the source address (big-endian) */
1593 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPSA, input->formatted.src_ip[0]);
1594
1595 /* record the first 32 bits of the destination address (big-endian) */
1596 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPDA, input->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001597
1598 /* record source and destination port (little-endian)*/
1599 fdirport = ntohs(input->formatted.dst_port);
1600 fdirport <<= IXGBE_FDIRPORT_DESTINATION_SHIFT;
1601 fdirport |= ntohs(input->formatted.src_port);
1602 IXGBE_WRITE_REG(hw, IXGBE_FDIRPORT, fdirport);
1603
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001604 /* record vlan (little-endian) and flex_bytes(big-endian) */
1605 fdirvlan = IXGBE_STORE_AS_BE16(input->formatted.flex_bytes);
1606 fdirvlan <<= IXGBE_FDIRVLAN_FLEX_SHIFT;
1607 fdirvlan |= ntohs(input->formatted.vlan_id);
1608 IXGBE_WRITE_REG(hw, IXGBE_FDIRVLAN, fdirvlan);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001609
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001610 /* configure FDIRHASH register */
1611 fdirhash = input->formatted.bkt_hash;
1612 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1613 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1614
1615 /*
1616 * flush all previous writes to make certain registers are
1617 * programmed prior to issuing the command
1618 */
1619 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001620
1621 /* configure FDIRCMD register */
1622 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1623 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001624 if (queue == IXGBE_FDIR_DROP_QUEUE)
1625 fdircmd |= IXGBE_FDIRCMD_DROP;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001626 fdircmd |= input->formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
1627 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001628 fdircmd |= (u32)input->formatted.vm_pool << IXGBE_FDIRCMD_VT_POOL_SHIFT;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001629
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001630 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, fdircmd);
1631
1632 return 0;
1633}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001634
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001635s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
1636 union ixgbe_atr_input *input,
1637 u16 soft_id)
1638{
1639 u32 fdirhash;
1640 u32 fdircmd = 0;
1641 u32 retry_count;
1642 s32 err = 0;
1643
1644 /* configure FDIRHASH register */
1645 fdirhash = input->formatted.bkt_hash;
1646 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1647 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1648
1649 /* flush hash to HW */
1650 IXGBE_WRITE_FLUSH(hw);
1651
1652 /* Query if filter is present */
1653 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, IXGBE_FDIRCMD_CMD_QUERY_REM_FILT);
1654
1655 for (retry_count = 10; retry_count; retry_count--) {
1656 /* allow 10us for query to process */
1657 udelay(10);
1658 /* verify query completed successfully */
1659 fdircmd = IXGBE_READ_REG(hw, IXGBE_FDIRCMD);
1660 if (!(fdircmd & IXGBE_FDIRCMD_CMD_MASK))
1661 break;
1662 }
1663
1664 if (!retry_count)
1665 err = IXGBE_ERR_FDIR_REINIT_FAILED;
1666
1667 /* if filter exists in hardware then remove it */
1668 if (fdircmd & IXGBE_FDIRCMD_FILTER_VALID) {
1669 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1670 IXGBE_WRITE_FLUSH(hw);
1671 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1672 IXGBE_FDIRCMD_CMD_REMOVE_FLOW);
1673 }
1674
1675 return err;
1676}
1677
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001678/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001679 * ixgbe_read_analog_reg8_82599 - Reads 8 bit Omer analog register
1680 * @hw: pointer to hardware structure
1681 * @reg: analog register to read
1682 * @val: read value
1683 *
1684 * Performs read operation to Omer analog register specified.
1685 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001686static s32 ixgbe_read_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 *val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001687{
1688 u32 core_ctl;
1689
1690 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, IXGBE_CORECTL_WRITE_CMD |
1691 (reg << 8));
1692 IXGBE_WRITE_FLUSH(hw);
1693 udelay(10);
1694 core_ctl = IXGBE_READ_REG(hw, IXGBE_CORECTL);
1695 *val = (u8)core_ctl;
1696
1697 return 0;
1698}
1699
1700/**
1701 * ixgbe_write_analog_reg8_82599 - Writes 8 bit Omer analog register
1702 * @hw: pointer to hardware structure
1703 * @reg: atlas register to write
1704 * @val: value to write
1705 *
1706 * Performs write operation to Omer analog register specified.
1707 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001708static s32 ixgbe_write_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001709{
1710 u32 core_ctl;
1711
1712 core_ctl = (reg << 8) | val;
1713 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, core_ctl);
1714 IXGBE_WRITE_FLUSH(hw);
1715 udelay(10);
1716
1717 return 0;
1718}
1719
1720/**
1721 * ixgbe_start_hw_82599 - Prepare hardware for Tx/Rx
1722 * @hw: pointer to hardware structure
1723 *
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001724 * Starts the hardware using the generic start_hw function
1725 * and the generation start_hw function.
1726 * Then performs revision-specific operations, if any.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001727 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001728static s32 ixgbe_start_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001729{
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001730 s32 ret_val = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001731
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001732 ret_val = ixgbe_start_hw_generic(hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001733 if (ret_val != 0)
1734 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001735
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001736 ret_val = ixgbe_start_hw_gen2(hw);
1737 if (ret_val != 0)
1738 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001739
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001740 /* We need to run link autotry after the driver loads */
1741 hw->mac.autotry_restart = true;
John Fastabende09ad232011-04-04 04:29:41 +00001742 hw->mac.rx_pb_size = IXGBE_82599_RX_PB_SIZE;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001743
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001744 if (ret_val == 0)
1745 ret_val = ixgbe_verify_fw_version_82599(hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001746out:
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001747 return ret_val;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001748}
1749
1750/**
1751 * ixgbe_identify_phy_82599 - Get physical layer module
1752 * @hw: pointer to hardware structure
1753 *
1754 * Determines the physical layer module found on the current adapter.
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001755 * If PHY already detected, maintains current PHY type in hw struct,
1756 * otherwise executes the PHY detection routine.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001757 **/
Emil Tantilovd6cd8e02011-03-16 01:58:20 +00001758static s32 ixgbe_identify_phy_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001759{
1760 s32 status = IXGBE_ERR_PHY_ADDR_INVALID;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001761
1762 /* Detect PHY if not unknown - returns success if already detected. */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001763 status = ixgbe_identify_phy_generic(hw);
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001764 if (status != 0) {
1765 /* 82599 10GBASE-T requires an external PHY */
1766 if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper)
1767 goto out;
1768 else
1769 status = ixgbe_identify_sfp_module_generic(hw);
1770 }
1771
1772 /* Set PHY type none if no PHY detected */
1773 if (hw->phy.type == ixgbe_phy_unknown) {
1774 hw->phy.type = ixgbe_phy_none;
1775 status = 0;
1776 }
1777
1778 /* Return error if SFP module has been detected but is not supported */
1779 if (hw->phy.type == ixgbe_phy_sfp_unsupported)
1780 status = IXGBE_ERR_SFP_NOT_SUPPORTED;
1781
1782out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001783 return status;
1784}
1785
1786/**
1787 * ixgbe_get_supported_physical_layer_82599 - Returns physical layer type
1788 * @hw: pointer to hardware structure
1789 *
1790 * Determines physical layer capabilities of the current configuration.
1791 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001792static u32 ixgbe_get_supported_physical_layer_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001793{
1794 u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001795 u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
1796 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
1797 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
1798 u32 pma_pmd_10g_parallel = autoc & IXGBE_AUTOC_10G_PMA_PMD_MASK;
1799 u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
1800 u16 ext_ability = 0;
PJ Waskiewicz1339b9e2009-03-13 22:12:29 +00001801 u8 comp_codes_10g = 0;
Don Skidmorecb836a92010-06-29 18:30:59 +00001802 u8 comp_codes_1g = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001803
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001804 hw->phy.ops.identify(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001805
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001806 switch (hw->phy.type) {
1807 case ixgbe_phy_tn:
1808 case ixgbe_phy_aq:
1809 case ixgbe_phy_cu_unknown:
Ben Hutchings6b73e102009-04-29 08:08:58 +00001810 hw->phy.ops.read_reg(hw, MDIO_PMA_EXTABLE, MDIO_MMD_PMAPMD,
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001811 &ext_ability);
Ben Hutchings6b73e102009-04-29 08:08:58 +00001812 if (ext_ability & MDIO_PMA_EXTABLE_10GBT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001813 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00001814 if (ext_ability & MDIO_PMA_EXTABLE_1000BT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001815 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00001816 if (ext_ability & MDIO_PMA_EXTABLE_100BTX)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001817 physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
1818 goto out;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001819 default:
1820 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001821 }
1822
1823 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
1824 case IXGBE_AUTOC_LMS_1G_AN:
1825 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
1826 if (pma_pmd_1g == IXGBE_AUTOC_1G_KX_BX) {
1827 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_KX |
1828 IXGBE_PHYSICAL_LAYER_1000BASE_BX;
1829 goto out;
1830 } else
1831 /* SFI mode so read SFP module */
1832 goto sfp_check;
1833 break;
1834 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
1835 if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_CX4)
1836 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_CX4;
1837 else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_KX4)
1838 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +00001839 else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_XAUI)
1840 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_XAUI;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001841 goto out;
1842 break;
1843 case IXGBE_AUTOC_LMS_10G_SERIAL:
1844 if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_KR) {
1845 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KR;
1846 goto out;
1847 } else if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)
1848 goto sfp_check;
1849 break;
1850 case IXGBE_AUTOC_LMS_KX4_KX_KR:
1851 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
1852 if (autoc & IXGBE_AUTOC_KX_SUPP)
1853 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_KX;
1854 if (autoc & IXGBE_AUTOC_KX4_SUPP)
1855 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
1856 if (autoc & IXGBE_AUTOC_KR_SUPP)
1857 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KR;
1858 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001859 break;
1860 default:
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001861 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001862 break;
1863 }
1864
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001865sfp_check:
1866 /* SFP check must be done last since DA modules are sometimes used to
1867 * test KR mode - we need to id KR mode correctly before SFP module.
1868 * Call identify_sfp because the pluggable module may have changed */
1869 hw->phy.ops.identify_sfp(hw);
1870 if (hw->phy.sfp_type == ixgbe_sfp_type_not_present)
1871 goto out;
1872
1873 switch (hw->phy.type) {
Don Skidmoreea0a04d2010-05-18 16:00:13 +00001874 case ixgbe_phy_sfp_passive_tyco:
1875 case ixgbe_phy_sfp_passive_unknown:
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001876 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
1877 break;
Don Skidmoreea0a04d2010-05-18 16:00:13 +00001878 case ixgbe_phy_sfp_ftl_active:
1879 case ixgbe_phy_sfp_active_unknown:
1880 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_ACTIVE_DA;
1881 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001882 case ixgbe_phy_sfp_avago:
1883 case ixgbe_phy_sfp_ftl:
1884 case ixgbe_phy_sfp_intel:
1885 case ixgbe_phy_sfp_unknown:
1886 hw->phy.ops.read_i2c_eeprom(hw,
Don Skidmorecb836a92010-06-29 18:30:59 +00001887 IXGBE_SFF_1GBE_COMP_CODES, &comp_codes_1g);
1888 hw->phy.ops.read_i2c_eeprom(hw,
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001889 IXGBE_SFF_10GBE_COMP_CODES, &comp_codes_10g);
1890 if (comp_codes_10g & IXGBE_SFF_10GBASESR_CAPABLE)
1891 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
1892 else if (comp_codes_10g & IXGBE_SFF_10GBASELR_CAPABLE)
1893 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
Don Skidmorecb836a92010-06-29 18:30:59 +00001894 else if (comp_codes_1g & IXGBE_SFF_1GBASET_CAPABLE)
1895 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_T;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001896 break;
1897 default:
1898 break;
1899 }
1900
1901out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001902 return physical_layer;
1903}
1904
1905/**
1906 * ixgbe_enable_rx_dma_82599 - Enable the Rx DMA unit on 82599
1907 * @hw: pointer to hardware structure
1908 * @regval: register value to write to RXCTRL
1909 *
1910 * Enables the Rx DMA unit for 82599
1911 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001912static s32 ixgbe_enable_rx_dma_82599(struct ixgbe_hw *hw, u32 regval)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001913{
1914#define IXGBE_MAX_SECRX_POLL 30
1915 int i;
1916 int secrxreg;
1917
1918 /*
1919 * Workaround for 82599 silicon errata when enabling the Rx datapath.
1920 * If traffic is incoming before we enable the Rx unit, it could hang
1921 * the Rx DMA unit. Therefore, make sure the security engine is
1922 * completely disabled prior to enabling the Rx unit.
1923 */
1924 secrxreg = IXGBE_READ_REG(hw, IXGBE_SECRXCTRL);
1925 secrxreg |= IXGBE_SECRXCTRL_RX_DIS;
1926 IXGBE_WRITE_REG(hw, IXGBE_SECRXCTRL, secrxreg);
1927 for (i = 0; i < IXGBE_MAX_SECRX_POLL; i++) {
1928 secrxreg = IXGBE_READ_REG(hw, IXGBE_SECRXSTAT);
1929 if (secrxreg & IXGBE_SECRXSTAT_SECRX_RDY)
1930 break;
1931 else
Emil Tantilov8c7bea32011-02-19 08:43:44 +00001932 /* Use interrupt-safe sleep just in case */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001933 udelay(10);
1934 }
1935
1936 /* For informational purposes only */
1937 if (i >= IXGBE_MAX_SECRX_POLL)
1938 hw_dbg(hw, "Rx unit being enabled before security "
1939 "path fully disabled. Continuing with init.\n");
1940
1941 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, regval);
1942 secrxreg = IXGBE_READ_REG(hw, IXGBE_SECRXCTRL);
1943 secrxreg &= ~IXGBE_SECRXCTRL_RX_DIS;
1944 IXGBE_WRITE_REG(hw, IXGBE_SECRXCTRL, secrxreg);
1945 IXGBE_WRITE_FLUSH(hw);
1946
1947 return 0;
1948}
1949
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001950/**
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001951 * ixgbe_verify_fw_version_82599 - verify fw version for 82599
1952 * @hw: pointer to hardware structure
1953 *
1954 * Verifies that installed the firmware version is 0.6 or higher
1955 * for SFI devices. All 82599 SFI devices should have version 0.6 or higher.
1956 *
1957 * Returns IXGBE_ERR_EEPROM_VERSION if the FW is not present or
1958 * if the FW version is not supported.
1959 **/
1960static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw)
1961{
1962 s32 status = IXGBE_ERR_EEPROM_VERSION;
1963 u16 fw_offset, fw_ptp_cfg_offset;
1964 u16 fw_version = 0;
1965
1966 /* firmware check is only necessary for SFI devices */
1967 if (hw->phy.media_type != ixgbe_media_type_fiber) {
1968 status = 0;
1969 goto fw_version_out;
1970 }
1971
1972 /* get the offset to the Firmware Module block */
1973 hw->eeprom.ops.read(hw, IXGBE_FW_PTR, &fw_offset);
1974
1975 if ((fw_offset == 0) || (fw_offset == 0xFFFF))
1976 goto fw_version_out;
1977
1978 /* get the offset to the Pass Through Patch Configuration block */
1979 hw->eeprom.ops.read(hw, (fw_offset +
1980 IXGBE_FW_PASSTHROUGH_PATCH_CONFIG_PTR),
1981 &fw_ptp_cfg_offset);
1982
1983 if ((fw_ptp_cfg_offset == 0) || (fw_ptp_cfg_offset == 0xFFFF))
1984 goto fw_version_out;
1985
1986 /* get the firmware version */
1987 hw->eeprom.ops.read(hw, (fw_ptp_cfg_offset +
1988 IXGBE_FW_PATCH_VERSION_4),
1989 &fw_version);
1990
1991 if (fw_version > 0x5)
1992 status = 0;
1993
1994fw_version_out:
1995 return status;
1996}
1997
Emil Tantilov0fa6d832011-03-18 08:18:32 +00001998/**
1999 * ixgbe_verify_lesm_fw_enabled_82599 - Checks LESM FW module state.
2000 * @hw: pointer to hardware structure
2001 *
2002 * Returns true if the LESM FW module is present and enabled. Otherwise
2003 * returns false. Smart Speed must be disabled if LESM FW module is enabled.
2004 **/
2005static bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw)
2006{
2007 bool lesm_enabled = false;
2008 u16 fw_offset, fw_lesm_param_offset, fw_lesm_state;
2009 s32 status;
2010
2011 /* get the offset to the Firmware Module block */
2012 status = hw->eeprom.ops.read(hw, IXGBE_FW_PTR, &fw_offset);
2013
2014 if ((status != 0) ||
2015 (fw_offset == 0) || (fw_offset == 0xFFFF))
2016 goto out;
2017
2018 /* get the offset to the LESM Parameters block */
2019 status = hw->eeprom.ops.read(hw, (fw_offset +
2020 IXGBE_FW_LESM_PARAMETERS_PTR),
2021 &fw_lesm_param_offset);
2022
2023 if ((status != 0) ||
2024 (fw_lesm_param_offset == 0) || (fw_lesm_param_offset == 0xFFFF))
2025 goto out;
2026
2027 /* get the lesm state word */
2028 status = hw->eeprom.ops.read(hw, (fw_lesm_param_offset +
2029 IXGBE_FW_LESM_STATE_1),
2030 &fw_lesm_state);
2031
2032 if ((status == 0) &&
2033 (fw_lesm_state & IXGBE_FW_LESM_STATE_ENABLED))
2034 lesm_enabled = true;
2035
2036out:
2037 return lesm_enabled;
2038}
2039
Emil Tantilov0665b092011-04-01 08:17:19 +00002040/**
Emil Tantilov68c70052011-04-20 08:49:06 +00002041 * ixgbe_read_eeprom_buffer_82599 - Read EEPROM word(s) using
2042 * fastest available method
2043 *
2044 * @hw: pointer to hardware structure
2045 * @offset: offset of word in EEPROM to read
2046 * @words: number of words
2047 * @data: word(s) read from the EEPROM
2048 *
2049 * Retrieves 16 bit word(s) read from EEPROM
2050 **/
2051static s32 ixgbe_read_eeprom_buffer_82599(struct ixgbe_hw *hw, u16 offset,
2052 u16 words, u16 *data)
2053{
2054 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
2055 s32 ret_val = IXGBE_ERR_CONFIG;
2056
2057 /*
2058 * If EEPROM is detected and can be addressed using 14 bits,
2059 * use EERD otherwise use bit bang
2060 */
2061 if ((eeprom->type == ixgbe_eeprom_spi) &&
2062 (offset + (words - 1) <= IXGBE_EERD_MAX_ADDR))
2063 ret_val = ixgbe_read_eerd_buffer_generic(hw, offset, words,
2064 data);
2065 else
2066 ret_val = ixgbe_read_eeprom_buffer_bit_bang_generic(hw, offset,
2067 words,
2068 data);
2069
2070 return ret_val;
2071}
2072
2073/**
Emil Tantilov0665b092011-04-01 08:17:19 +00002074 * ixgbe_read_eeprom_82599 - Read EEPROM word using
2075 * fastest available method
2076 *
2077 * @hw: pointer to hardware structure
2078 * @offset: offset of word in the EEPROM to read
2079 * @data: word read from the EEPROM
2080 *
2081 * Reads a 16 bit word from the EEPROM
2082 **/
2083static s32 ixgbe_read_eeprom_82599(struct ixgbe_hw *hw,
2084 u16 offset, u16 *data)
2085{
2086 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
2087 s32 ret_val = IXGBE_ERR_CONFIG;
2088
2089 /*
2090 * If EEPROM is detected and can be addressed using 14 bits,
2091 * use EERD otherwise use bit bang
2092 */
2093 if ((eeprom->type == ixgbe_eeprom_spi) &&
2094 (offset <= IXGBE_EERD_MAX_ADDR))
2095 ret_val = ixgbe_read_eerd_generic(hw, offset, data);
2096 else
2097 ret_val = ixgbe_read_eeprom_bit_bang_generic(hw, offset, data);
2098
2099 return ret_val;
2100}
2101
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002102static struct ixgbe_mac_operations mac_ops_82599 = {
2103 .init_hw = &ixgbe_init_hw_generic,
2104 .reset_hw = &ixgbe_reset_hw_82599,
2105 .start_hw = &ixgbe_start_hw_82599,
2106 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic,
2107 .get_media_type = &ixgbe_get_media_type_82599,
2108 .get_supported_physical_layer = &ixgbe_get_supported_physical_layer_82599,
2109 .enable_rx_dma = &ixgbe_enable_rx_dma_82599,
2110 .get_mac_addr = &ixgbe_get_mac_addr_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002111 .get_san_mac_addr = &ixgbe_get_san_mac_addr_generic,
Emil Tantilovb776d102011-03-31 09:36:18 +00002112 .get_device_caps = &ixgbe_get_device_caps_generic,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002113 .get_wwn_prefix = &ixgbe_get_wwn_prefix_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002114 .stop_adapter = &ixgbe_stop_adapter_generic,
2115 .get_bus_info = &ixgbe_get_bus_info_generic,
2116 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie,
2117 .read_analog_reg8 = &ixgbe_read_analog_reg8_82599,
2118 .write_analog_reg8 = &ixgbe_write_analog_reg8_82599,
2119 .setup_link = &ixgbe_setup_mac_link_82599,
John Fastabend80605c652011-05-02 12:34:10 +00002120 .set_rxpba = &ixgbe_set_rxpba_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002121 .check_link = &ixgbe_check_mac_link_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002122 .get_link_capabilities = &ixgbe_get_link_capabilities_82599,
2123 .led_on = &ixgbe_led_on_generic,
2124 .led_off = &ixgbe_led_off_generic,
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002125 .blink_led_start = &ixgbe_blink_led_start_generic,
2126 .blink_led_stop = &ixgbe_blink_led_stop_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002127 .set_rar = &ixgbe_set_rar_generic,
2128 .clear_rar = &ixgbe_clear_rar_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002129 .set_vmdq = &ixgbe_set_vmdq_generic,
2130 .clear_vmdq = &ixgbe_clear_vmdq_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002131 .init_rx_addrs = &ixgbe_init_rx_addrs_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002132 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic,
2133 .enable_mc = &ixgbe_enable_mc_generic,
2134 .disable_mc = &ixgbe_disable_mc_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002135 .clear_vfta = &ixgbe_clear_vfta_generic,
2136 .set_vfta = &ixgbe_set_vfta_generic,
2137 .fc_enable = &ixgbe_fc_enable_generic,
Emil Tantilov9612de92011-05-07 07:40:20 +00002138 .set_fw_drv_ver = &ixgbe_set_fw_drv_ver_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002139 .init_uta_tables = &ixgbe_init_uta_tables_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002140 .setup_sfp = &ixgbe_setup_sfp_modules_82599,
Greg Rosea985b6c32010-11-18 03:02:52 +00002141 .set_mac_anti_spoofing = &ixgbe_set_mac_anti_spoofing,
2142 .set_vlan_anti_spoofing = &ixgbe_set_vlan_anti_spoofing,
Don Skidmore5e655102011-02-25 01:58:04 +00002143 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync,
2144 .release_swfw_sync = &ixgbe_release_swfw_sync,
2145
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002146};
2147
2148static struct ixgbe_eeprom_operations eeprom_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002149 .init_params = &ixgbe_init_eeprom_params_generic,
Emil Tantilov0665b092011-04-01 08:17:19 +00002150 .read = &ixgbe_read_eeprom_82599,
Emil Tantilov68c70052011-04-20 08:49:06 +00002151 .read_buffer = &ixgbe_read_eeprom_buffer_82599,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002152 .write = &ixgbe_write_eeprom_generic,
Emil Tantilov68c70052011-04-20 08:49:06 +00002153 .write_buffer = &ixgbe_write_eeprom_buffer_bit_bang_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002154 .calc_checksum = &ixgbe_calc_eeprom_checksum_generic,
2155 .validate_checksum = &ixgbe_validate_eeprom_checksum_generic,
2156 .update_checksum = &ixgbe_update_eeprom_checksum_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002157};
2158
2159static struct ixgbe_phy_operations phy_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002160 .identify = &ixgbe_identify_phy_82599,
2161 .identify_sfp = &ixgbe_identify_sfp_module_generic,
2162 .init = &ixgbe_init_phy_ops_82599,
2163 .reset = &ixgbe_reset_phy_generic,
2164 .read_reg = &ixgbe_read_phy_reg_generic,
2165 .write_reg = &ixgbe_write_phy_reg_generic,
2166 .setup_link = &ixgbe_setup_phy_link_generic,
2167 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic,
2168 .read_i2c_byte = &ixgbe_read_i2c_byte_generic,
2169 .write_i2c_byte = &ixgbe_write_i2c_byte_generic,
2170 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_generic,
2171 .write_i2c_eeprom = &ixgbe_write_i2c_eeprom_generic,
2172 .check_overtemp = &ixgbe_tn_check_overtemp,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002173};
2174
2175struct ixgbe_info ixgbe_82599_info = {
2176 .mac = ixgbe_mac_82599EB,
2177 .get_invariants = &ixgbe_get_invariants_82599,
2178 .mac_ops = &mac_ops_82599,
2179 .eeprom_ops = &eeprom_ops_82599,
2180 .phy_ops = &phy_ops_82599,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002181 .mbx_ops = &mbx_ops_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002182};