blob: b54d4f36c4dada8b4f0b0312796e4b901cfd0df9 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
Dave Airliec2142712009-09-22 08:50:10 +100073#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020074#include "radeon_mode.h"
75#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020076
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020088extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020089extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100090extern int radeon_tv;
Alex Deucherb27b6372009-12-09 17:44:25 -050091extern int radeon_new_pll;
Rafał Miłeckic913e232009-12-22 23:02:16 +010092extern int radeon_dynpm;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020093extern int radeon_audio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020094
95/*
96 * Copy from radeon_drv.h so we don't have to include both and have conflicting
97 * symbol;
98 */
99#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glissee8217672010-02-15 21:36:13 +0100100/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200101#define RADEON_IB_POOL_SIZE 16
102#define RADEON_DEBUGFS_MAX_NUM_FILES 32
103#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000104#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200106/*
107 * Errata workarounds.
108 */
109enum radeon_pll_errata {
110 CHIP_ERRATA_R300_CG = 0x00000001,
111 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
112 CHIP_ERRATA_PLL_DELAY = 0x00000004
113};
114
115
116struct radeon_device;
117
118
119/*
120 * BIOS.
121 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000122#define ATRM_BIOS_PAGE 4096
123
Dave Airlie8edb3812010-03-01 21:50:01 +1100124#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000125bool radeon_atrm_supported(struct pci_dev *pdev);
126int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100127#else
128static inline bool radeon_atrm_supported(struct pci_dev *pdev)
129{
130 return false;
131}
132
133static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
134 return -EINVAL;
135}
136#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200137bool radeon_get_bios(struct radeon_device *rdev);
138
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000139
140/*
141 * Dummy page
142 */
143struct radeon_dummy_page {
144 struct page *page;
145 dma_addr_t addr;
146};
147int radeon_dummy_page_init(struct radeon_device *rdev);
148void radeon_dummy_page_fini(struct radeon_device *rdev);
149
150
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200151/*
152 * Clocks
153 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200154struct radeon_clock {
155 struct radeon_pll p1pll;
156 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500157 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200158 struct radeon_pll spll;
159 struct radeon_pll mpll;
160 /* 10 Khz units */
161 uint32_t default_mclk;
162 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500163 uint32_t default_dispclk;
164 uint32_t dp_extclk;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200165};
166
Rafał Miłecki74338742009-11-03 00:53:02 +0100167/*
168 * Power management
169 */
170int radeon_pm_init(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100171void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500172void radeon_combios_get_power_modes(struct radeon_device *rdev);
173void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000174
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200175/*
176 * Fences.
177 */
178struct radeon_fence_driver {
179 uint32_t scratch_reg;
180 atomic_t seq;
181 uint32_t last_seq;
182 unsigned long count_timeout;
183 wait_queue_head_t queue;
184 rwlock_t lock;
185 struct list_head created;
186 struct list_head emited;
187 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100188 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200189};
190
191struct radeon_fence {
192 struct radeon_device *rdev;
193 struct kref kref;
194 struct list_head list;
195 /* protected by radeon_fence.lock */
196 uint32_t seq;
197 unsigned long timeout;
198 bool emited;
199 bool signaled;
200};
201
202int radeon_fence_driver_init(struct radeon_device *rdev);
203void radeon_fence_driver_fini(struct radeon_device *rdev);
204int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
205int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
206void radeon_fence_process(struct radeon_device *rdev);
207bool radeon_fence_signaled(struct radeon_fence *fence);
208int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
209int radeon_fence_wait_next(struct radeon_device *rdev);
210int radeon_fence_wait_last(struct radeon_device *rdev);
211struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
212void radeon_fence_unref(struct radeon_fence **fence);
213
Dave Airliee024e112009-06-24 09:48:08 +1000214/*
215 * Tiling registers
216 */
217struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100218 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000219};
220
221#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200222
223/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100224 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200225 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100226struct radeon_mman {
227 struct ttm_bo_global_ref bo_global_ref;
228 struct ttm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100229 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100230 bool mem_global_referenced;
231 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100232};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200233
Jerome Glisse4c788672009-11-20 14:29:23 +0100234struct radeon_bo {
235 /* Protected by gem.mutex */
236 struct list_head list;
237 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100238 u32 placements[3];
239 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100240 struct ttm_buffer_object tbo;
241 struct ttm_bo_kmap_obj kmap;
242 unsigned pin_count;
243 void *kptr;
244 u32 tiling_flags;
245 u32 pitch;
246 int surface_reg;
247 /* Constant after initialization */
248 struct radeon_device *rdev;
249 struct drm_gem_object *gobj;
250};
251
252struct radeon_bo_list {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200253 struct list_head list;
Jerome Glisse4c788672009-11-20 14:29:23 +0100254 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200255 uint64_t gpu_offset;
256 unsigned rdomain;
257 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100258 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200259};
260
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261/*
262 * GEM objects.
263 */
264struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100265 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200266 struct list_head objects;
267};
268
269int radeon_gem_init(struct radeon_device *rdev);
270void radeon_gem_fini(struct radeon_device *rdev);
271int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100272 int alignment, int initial_domain,
273 bool discardable, bool kernel,
274 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200275int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
276 uint64_t *gpu_addr);
277void radeon_gem_object_unpin(struct drm_gem_object *obj);
278
279
280/*
281 * GART structures, functions & helpers
282 */
283struct radeon_mc;
284
285struct radeon_gart_table_ram {
286 volatile uint32_t *ptr;
287};
288
289struct radeon_gart_table_vram {
Jerome Glisse4c788672009-11-20 14:29:23 +0100290 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200291 volatile uint32_t *ptr;
292};
293
294union radeon_gart_table {
295 struct radeon_gart_table_ram ram;
296 struct radeon_gart_table_vram vram;
297};
298
Matt Turnera77f1712009-10-14 00:34:41 -0400299#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000300#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Matt Turnera77f1712009-10-14 00:34:41 -0400301
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200302struct radeon_gart {
303 dma_addr_t table_addr;
304 unsigned num_gpu_pages;
305 unsigned num_cpu_pages;
306 unsigned table_size;
307 union radeon_gart_table table;
308 struct page **pages;
309 dma_addr_t *pages_addr;
310 bool ready;
311};
312
313int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
314void radeon_gart_table_ram_free(struct radeon_device *rdev);
315int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
316void radeon_gart_table_vram_free(struct radeon_device *rdev);
317int radeon_gart_init(struct radeon_device *rdev);
318void radeon_gart_fini(struct radeon_device *rdev);
319void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
320 int pages);
321int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
322 int pages, struct page **pagelist);
323
324
325/*
326 * GPU MC structures, functions & helpers
327 */
328struct radeon_mc {
329 resource_size_t aper_size;
330 resource_size_t aper_base;
331 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000332 /* for some chips with <= 32MB we need to lie
333 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000334 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000335 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000336 u64 gtt_size;
337 u64 gtt_start;
338 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000339 u64 vram_start;
340 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200341 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000342 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200343 int vram_mtrr;
344 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000345 bool igp_sideport_enabled;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200346};
347
Alex Deucher06b64762010-01-05 11:27:29 -0500348bool radeon_combios_sideport_present(struct radeon_device *rdev);
349bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200350
351/*
352 * GPU scratch registers structures, functions & helpers
353 */
354struct radeon_scratch {
355 unsigned num_reg;
356 bool free[32];
357 uint32_t reg[32];
358};
359
360int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
361void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
362
363
364/*
365 * IRQS.
366 */
367struct radeon_irq {
368 bool installed;
369 bool sw_int;
370 /* FIXME: use a define max crtc rather than hardcode it */
371 bool crtc_vblank_int[2];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100372 wait_queue_head_t vblank_queue;
Alex Deucherb500f682009-12-03 13:08:53 -0500373 /* FIXME: use defines for max hpd/dacs */
374 bool hpd[6];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000375 spinlock_t sw_lock;
376 int sw_refcount;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200377};
378
379int radeon_irq_kms_init(struct radeon_device *rdev);
380void radeon_irq_kms_fini(struct radeon_device *rdev);
Dave Airlie1614f8b2009-12-01 16:04:56 +1000381void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
382void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200383
384/*
385 * CP & ring.
386 */
387struct radeon_ib {
388 struct list_head list;
Jerome Glissee8217672010-02-15 21:36:13 +0100389 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200390 uint64_t gpu_addr;
391 struct radeon_fence *fence;
Jerome Glissee8217672010-02-15 21:36:13 +0100392 uint32_t *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200393 uint32_t length_dw;
Jerome Glissee8217672010-02-15 21:36:13 +0100394 bool free;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200395};
396
Dave Airlieecb114a2009-09-15 11:12:56 +1000397/*
398 * locking -
399 * mutex protects scheduled_ibs, ready, alloc_bm
400 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200401struct radeon_ib_pool {
402 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100403 struct radeon_bo *robj;
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100404 struct list_head bogus_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200405 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
406 bool ready;
Jerome Glissee8217672010-02-15 21:36:13 +0100407 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200408};
409
410struct radeon_cp {
Jerome Glisse4c788672009-11-20 14:29:23 +0100411 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200412 volatile uint32_t *ring;
413 unsigned rptr;
414 unsigned wptr;
415 unsigned wptr_old;
416 unsigned ring_size;
417 unsigned ring_free_dw;
418 int count_dw;
419 uint64_t gpu_addr;
420 uint32_t align_mask;
421 uint32_t ptr_mask;
422 struct mutex mutex;
423 bool ready;
424};
425
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500426/*
427 * R6xx+ IH ring
428 */
429struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100430 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500431 volatile uint32_t *ring;
432 unsigned rptr;
433 unsigned wptr;
434 unsigned wptr_old;
435 unsigned ring_size;
436 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500437 uint32_t ptr_mask;
438 spinlock_t lock;
439 bool enabled;
440};
441
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000442struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100443 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100444 struct radeon_bo *shader_obj;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000445 u64 shader_gpu_addr;
446 u32 vs_offset, ps_offset;
447 u32 state_offset;
448 u32 state_len;
449 u32 vb_used, vb_total;
450 struct radeon_ib *vb_ib;
451};
452
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200453int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
454void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
455int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
456int radeon_ib_pool_init(struct radeon_device *rdev);
457void radeon_ib_pool_fini(struct radeon_device *rdev);
458int radeon_ib_test(struct radeon_device *rdev);
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100459extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200460/* Ring access between begin & end cannot sleep */
461void radeon_ring_free_size(struct radeon_device *rdev);
462int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
463void radeon_ring_unlock_commit(struct radeon_device *rdev);
464void radeon_ring_unlock_undo(struct radeon_device *rdev);
465int radeon_ring_test(struct radeon_device *rdev);
466int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
467void radeon_ring_fini(struct radeon_device *rdev);
468
469
470/*
471 * CS.
472 */
473struct radeon_cs_reloc {
474 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100475 struct radeon_bo *robj;
476 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200477 uint32_t handle;
478 uint32_t flags;
479};
480
481struct radeon_cs_chunk {
482 uint32_t chunk_id;
483 uint32_t length_dw;
Dave Airlie513bcb42009-09-23 16:56:27 +1000484 int kpage_idx[2];
485 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200486 uint32_t *kdata;
Dave Airlie513bcb42009-09-23 16:56:27 +1000487 void __user *user_ptr;
488 int last_copied_page;
489 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200490};
491
492struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100493 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200494 struct radeon_device *rdev;
495 struct drm_file *filp;
496 /* chunks */
497 unsigned nchunks;
498 struct radeon_cs_chunk *chunks;
499 uint64_t *chunks_array;
500 /* IB */
501 unsigned idx;
502 /* relocations */
503 unsigned nrelocs;
504 struct radeon_cs_reloc *relocs;
505 struct radeon_cs_reloc **relocs_ptr;
506 struct list_head validated;
507 /* indices of various chunks */
508 int chunk_ib_idx;
509 int chunk_relocs_idx;
510 struct radeon_ib *ib;
511 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000512 unsigned family;
Dave Airlie513bcb42009-09-23 16:56:27 +1000513 int parser_error;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200514};
515
Dave Airlie513bcb42009-09-23 16:56:27 +1000516extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
517extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
518
519
520static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
521{
522 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
523 u32 pg_idx, pg_offset;
524 u32 idx_value = 0;
525 int new_page;
526
527 pg_idx = (idx * 4) / PAGE_SIZE;
528 pg_offset = (idx * 4) % PAGE_SIZE;
529
530 if (ibc->kpage_idx[0] == pg_idx)
531 return ibc->kpage[0][pg_offset/4];
532 if (ibc->kpage_idx[1] == pg_idx)
533 return ibc->kpage[1][pg_offset/4];
534
535 new_page = radeon_cs_update_pages(p, pg_idx);
536 if (new_page < 0) {
537 p->parser_error = new_page;
538 return 0;
539 }
540
541 idx_value = ibc->kpage[new_page][pg_offset/4];
542 return idx_value;
543}
544
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200545struct radeon_cs_packet {
546 unsigned idx;
547 unsigned type;
548 unsigned reg;
549 unsigned opcode;
550 int count;
551 unsigned one_reg_wr;
552};
553
554typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
555 struct radeon_cs_packet *pkt,
556 unsigned idx, unsigned reg);
557typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
558 struct radeon_cs_packet *pkt);
559
560
561/*
562 * AGP
563 */
564int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000565void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200566void radeon_agp_fini(struct radeon_device *rdev);
567
568
569/*
570 * Writeback
571 */
572struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100573 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200574 volatile uint32_t *wb;
575 uint64_t gpu_addr;
576};
577
Jerome Glissec93bb852009-07-13 21:04:08 +0200578/**
579 * struct radeon_pm - power management datas
580 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
581 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
582 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
583 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
584 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
585 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
586 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
587 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
588 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
589 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
590 * @needed_bandwidth: current bandwidth needs
591 *
592 * It keeps track of various data needed to take powermanagement decision.
593 * Bandwith need is used to determine minimun clock of the GPU and memory.
594 * Equation between gpu/memory clock and available bandwidth is hw dependent
595 * (type of memory, bus size, efficiency, ...)
596 */
Rafał Miłeckic913e232009-12-22 23:02:16 +0100597enum radeon_pm_state {
598 PM_STATE_DISABLED,
599 PM_STATE_MINIMUM,
600 PM_STATE_PAUSED,
601 PM_STATE_ACTIVE
602};
603enum radeon_pm_action {
604 PM_ACTION_NONE,
605 PM_ACTION_MINIMUM,
606 PM_ACTION_DOWNCLOCK,
607 PM_ACTION_UPCLOCK
608};
Alex Deucher56278a82009-12-28 13:58:44 -0500609
610enum radeon_voltage_type {
611 VOLTAGE_NONE = 0,
612 VOLTAGE_GPIO,
613 VOLTAGE_VDDC,
614 VOLTAGE_SW
615};
616
Alex Deucher0ec0e742009-12-23 13:21:58 -0500617enum radeon_pm_state_type {
618 POWER_STATE_TYPE_DEFAULT,
619 POWER_STATE_TYPE_POWERSAVE,
620 POWER_STATE_TYPE_BATTERY,
621 POWER_STATE_TYPE_BALANCED,
622 POWER_STATE_TYPE_PERFORMANCE,
623};
624
Alex Deucher516d0e42009-12-23 14:28:05 -0500625enum radeon_pm_clock_mode_type {
626 POWER_MODE_TYPE_DEFAULT,
627 POWER_MODE_TYPE_LOW,
628 POWER_MODE_TYPE_MID,
629 POWER_MODE_TYPE_HIGH,
630};
631
Alex Deucher56278a82009-12-28 13:58:44 -0500632struct radeon_voltage {
633 enum radeon_voltage_type type;
634 /* gpio voltage */
635 struct radeon_gpio_rec gpio;
636 u32 delay; /* delay in usec from voltage drop to sclk change */
637 bool active_high; /* voltage drop is active when bit is high */
638 /* VDDC voltage */
639 u8 vddc_id; /* index into vddc voltage table */
640 u8 vddci_id; /* index into vddci voltage table */
641 bool vddci_enabled;
642 /* r6xx+ sw */
643 u32 voltage;
644};
645
646struct radeon_pm_non_clock_info {
647 /* pcie lanes */
648 int pcie_lanes;
649 /* standardized non-clock flags */
650 u32 flags;
651};
652
653struct radeon_pm_clock_info {
654 /* memory clock */
655 u32 mclk;
656 /* engine clock */
657 u32 sclk;
658 /* voltage info */
659 struct radeon_voltage voltage;
660 /* standardized clock flags - not sure we'll need these */
661 u32 flags;
662};
663
664struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -0500665 enum radeon_pm_state_type type;
Alex Deucher56278a82009-12-28 13:58:44 -0500666 /* XXX: use a define for num clock modes */
667 struct radeon_pm_clock_info clock_info[8];
668 /* number of valid clock modes in this power state */
669 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -0500670 struct radeon_pm_clock_info *default_clock_mode;
671 /* non clock info about this state */
672 struct radeon_pm_non_clock_info non_clock_info;
673 bool voltage_drop_active;
674};
675
Rafał Miłecki27459322010-02-11 22:16:36 +0000676/*
677 * Some modes are overclocked by very low value, accept them
678 */
679#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
680
Jerome Glissec93bb852009-07-13 21:04:08 +0200681struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +0100682 struct mutex mutex;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100683 struct delayed_work idle_work;
684 enum radeon_pm_state state;
685 enum radeon_pm_action planned_action;
686 unsigned long action_timeout;
687 bool downclocked;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100688 int active_crtcs;
689 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +0100690 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +0200691 fixed20_12 max_bandwidth;
692 fixed20_12 igp_sideport_mclk;
693 fixed20_12 igp_system_mclk;
694 fixed20_12 igp_ht_link_clk;
695 fixed20_12 igp_ht_link_width;
696 fixed20_12 k8_bandwidth;
697 fixed20_12 sideport_bandwidth;
698 fixed20_12 ht_bandwidth;
699 fixed20_12 core_bandwidth;
700 fixed20_12 sclk;
701 fixed20_12 needed_bandwidth;
Alex Deucher56278a82009-12-28 13:58:44 -0500702 /* XXX: use a define for num power modes */
703 struct radeon_power_state power_state[8];
704 /* number of valid power states */
705 int num_power_states;
706 struct radeon_power_state *current_power_state;
Rafał Miłecki9038dfd2010-02-20 23:15:04 +0000707 struct radeon_pm_clock_info *current_clock_mode;
Alex Deucher516d0e42009-12-23 14:28:05 -0500708 struct radeon_power_state *requested_power_state;
Rafał Miłecki9038dfd2010-02-20 23:15:04 +0000709 struct radeon_pm_clock_info *requested_clock_mode;
Alex Deucher56278a82009-12-28 13:58:44 -0500710 struct radeon_power_state *default_power_state;
Jerome Glissec93bb852009-07-13 21:04:08 +0200711};
712
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200713
714/*
715 * Benchmarking
716 */
717void radeon_benchmark(struct radeon_device *rdev);
718
719
720/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200721 * Testing
722 */
723void radeon_test_moves(struct radeon_device *rdev);
724
725
726/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200727 * Debugfs
728 */
729int radeon_debugfs_add_files(struct radeon_device *rdev,
730 struct drm_info_list *files,
731 unsigned nfiles);
732int radeon_debugfs_fence_init(struct radeon_device *rdev);
733int r100_debugfs_rbbm_init(struct radeon_device *rdev);
734int r100_debugfs_cp_init(struct radeon_device *rdev);
735
736
737/*
738 * ASIC specific functions.
739 */
740struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200741 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000742 void (*fini)(struct radeon_device *rdev);
743 int (*resume)(struct radeon_device *rdev);
744 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000745 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200746 int (*gpu_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200747 void (*gart_tlb_flush)(struct radeon_device *rdev);
748 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
749 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
750 void (*cp_fini)(struct radeon_device *rdev);
751 void (*cp_disable)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000752 void (*cp_commit)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200753 void (*ring_start)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000754 int (*ring_test)(struct radeon_device *rdev);
755 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200756 int (*irq_set)(struct radeon_device *rdev);
757 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200758 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200759 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
760 int (*cs_parse)(struct radeon_cs_parser *p);
761 int (*copy_blit)(struct radeon_device *rdev,
762 uint64_t src_offset,
763 uint64_t dst_offset,
764 unsigned num_pages,
765 struct radeon_fence *fence);
766 int (*copy_dma)(struct radeon_device *rdev,
767 uint64_t src_offset,
768 uint64_t dst_offset,
769 unsigned num_pages,
770 struct radeon_fence *fence);
771 int (*copy)(struct radeon_device *rdev,
772 uint64_t src_offset,
773 uint64_t dst_offset,
774 unsigned num_pages,
775 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +0100776 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200777 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +0100778 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200779 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
Alex Deucherc836a412009-12-23 10:07:50 -0500780 int (*get_pcie_lanes)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200781 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
782 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +1000783 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
784 uint32_t tiling_flags, uint32_t pitch,
785 uint32_t offset, uint32_t obj_size);
786 int (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +0200787 void (*bandwidth_update)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500788 void (*hpd_init)(struct radeon_device *rdev);
789 void (*hpd_fini)(struct radeon_device *rdev);
790 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
791 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +0100792 /* ioctl hw specific callback. Some hw might want to perform special
793 * operation on specific ioctl. For instance on wait idle some hw
794 * might want to perform and HDP flush through MMIO as it seems that
795 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
796 * through ring.
797 */
798 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200799};
800
Jerome Glisse21f9a432009-09-11 15:55:33 +0200801/*
802 * Asic structures
803 */
Dave Airlie551ebd82009-09-01 15:25:57 +1000804struct r100_asic {
805 const unsigned *reg_safe_bm;
806 unsigned reg_safe_bm_size;
Jerome Glissecafe6602010-01-07 12:39:21 +0100807 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +1000808};
809
Jerome Glisse21f9a432009-09-11 15:55:33 +0200810struct r300_asic {
811 const unsigned *reg_safe_bm;
812 unsigned reg_safe_bm_size;
Corbin Simpson62cdc0c2010-01-06 19:28:48 +0100813 u32 resync_scratch;
Jerome Glissecafe6602010-01-07 12:39:21 +0100814 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200815};
816
817struct r600_asic {
818 unsigned max_pipes;
819 unsigned max_tile_pipes;
820 unsigned max_simds;
821 unsigned max_backends;
822 unsigned max_gprs;
823 unsigned max_threads;
824 unsigned max_stack_entries;
825 unsigned max_hw_contexts;
826 unsigned max_gs_threads;
827 unsigned sx_max_export_size;
828 unsigned sx_max_export_pos_size;
829 unsigned sx_max_export_smx_size;
830 unsigned sq_num_cf_insts;
Jerome Glisse961fb592010-02-10 22:30:05 +0000831 unsigned tiling_nbanks;
832 unsigned tiling_npipes;
833 unsigned tiling_group_size;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200834};
835
836struct rv770_asic {
837 unsigned max_pipes;
838 unsigned max_tile_pipes;
839 unsigned max_simds;
840 unsigned max_backends;
841 unsigned max_gprs;
842 unsigned max_threads;
843 unsigned max_stack_entries;
844 unsigned max_hw_contexts;
845 unsigned max_gs_threads;
846 unsigned sx_max_export_size;
847 unsigned sx_max_export_pos_size;
848 unsigned sx_max_export_smx_size;
849 unsigned sq_num_cf_insts;
850 unsigned sx_num_of_sets;
851 unsigned sc_prim_fifo_size;
852 unsigned sc_hiz_tile_fifo_size;
853 unsigned sc_earlyz_tile_fifo_fize;
Jerome Glisse961fb592010-02-10 22:30:05 +0000854 unsigned tiling_nbanks;
855 unsigned tiling_npipes;
856 unsigned tiling_group_size;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200857};
858
Jerome Glisse068a1172009-06-17 13:28:30 +0200859union radeon_asic_config {
860 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +1000861 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000862 struct r600_asic r600;
863 struct rv770_asic rv770;
Jerome Glisse068a1172009-06-17 13:28:30 +0200864};
865
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200866
867/*
868 * IOCTL.
869 */
870int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
871 struct drm_file *filp);
872int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
873 struct drm_file *filp);
874int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
875 struct drm_file *file_priv);
876int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
877 struct drm_file *file_priv);
878int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
879 struct drm_file *file_priv);
880int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
881 struct drm_file *file_priv);
882int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
883 struct drm_file *filp);
884int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
885 struct drm_file *filp);
886int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
887 struct drm_file *filp);
888int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
889 struct drm_file *filp);
890int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +1000891int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
892 struct drm_file *filp);
893int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
894 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200895
896
897/*
898 * Core structure, functions and helpers.
899 */
900typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
901typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
902
903struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200904 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200905 struct drm_device *ddev;
906 struct pci_dev *pdev;
907 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +0200908 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200909 enum radeon_family family;
910 unsigned long flags;
911 int usec_timeout;
912 enum radeon_pll_errata pll_errata;
913 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -0400914 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200915 int disp_priority;
916 /* BIOS */
917 uint8_t *bios;
918 bool is_atom_bios;
919 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +0100920 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200921 struct fb_info *fbdev_info;
Jerome Glisse4c788672009-11-20 14:29:23 +0100922 struct radeon_bo *fbdev_rbo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200923 struct radeon_framebuffer *fbdev_rfb;
924 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +1000925 resource_size_t rmmio_base;
926 resource_size_t rmmio_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200927 void *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200928 radeon_rreg_t mc_rreg;
929 radeon_wreg_t mc_wreg;
930 radeon_rreg_t pll_rreg;
931 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +1000932 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200933 radeon_rreg_t pciep_rreg;
934 radeon_wreg_t pciep_wreg;
935 struct radeon_clock clock;
936 struct radeon_mc mc;
937 struct radeon_gart gart;
938 struct radeon_mode_info mode_info;
939 struct radeon_scratch scratch;
940 struct radeon_mman mman;
941 struct radeon_fence_driver fence_drv;
942 struct radeon_cp cp;
943 struct radeon_ib_pool ib_pool;
944 struct radeon_irq irq;
945 struct radeon_asic *asic;
946 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +0200947 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +1000948 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200949 struct mutex cs_mutex;
950 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000951 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200952 bool gpu_lockup;
953 bool shutdown;
954 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +1000955 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +0200956 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +1000957 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000958 const struct firmware *me_fw; /* all family ME firmware */
959 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500960 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000961 struct r600_blit r600_blit;
Alex Deucher3e5cb982009-10-16 12:21:24 -0400962 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500963 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -0500964 struct workqueue_struct *wq;
965 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -0500966 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -0500967 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200968
969 /* audio stuff */
970 struct timer_list audio_timer;
971 int audio_channels;
972 int audio_rate;
973 int audio_bits_per_sample;
974 uint8_t audio_status_bits;
975 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000976
977 bool powered_down;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200978};
979
980int radeon_device_init(struct radeon_device *rdev,
981 struct drm_device *ddev,
982 struct pci_dev *pdev,
983 uint32_t flags);
984void radeon_device_fini(struct radeon_device *rdev);
985int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
986
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000987/* r600 blit */
988int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
989void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
990void r600_kms_blit_copy(struct radeon_device *rdev,
991 u64 src_gpu_addr, u64 dst_gpu_addr,
992 int size_bytes);
993
Dave Airliede1b2892009-08-12 18:43:14 +1000994static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
995{
Alex Deucher07bec2d2010-01-13 19:09:12 -0500996 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +1000997 return readl(((void __iomem *)rdev->rmmio) + reg);
998 else {
999 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1000 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1001 }
1002}
1003
1004static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1005{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001006 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001007 writel(v, ((void __iomem *)rdev->rmmio) + reg);
1008 else {
1009 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1010 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1011 }
1012}
1013
Jerome Glisse4c788672009-11-20 14:29:23 +01001014/*
1015 * Cast helper
1016 */
1017#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001018
1019/*
1020 * Registers read & write functions.
1021 */
1022#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
1023#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001024#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001025#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001026#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001027#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1028#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1029#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1030#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1031#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1032#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001033#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1034#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001035#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1036#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001037#define WREG32_P(reg, val, mask) \
1038 do { \
1039 uint32_t tmp_ = RREG32(reg); \
1040 tmp_ &= (mask); \
1041 tmp_ |= ((val) & ~(mask)); \
1042 WREG32(reg, tmp_); \
1043 } while (0)
1044#define WREG32_PLL_P(reg, val, mask) \
1045 do { \
1046 uint32_t tmp_ = RREG32_PLL(reg); \
1047 tmp_ &= (mask); \
1048 tmp_ |= ((val) & ~(mask)); \
1049 WREG32_PLL(reg, tmp_); \
1050 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001051#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001052
Dave Airliede1b2892009-08-12 18:43:14 +10001053/*
1054 * Indirect registers accessor
1055 */
1056static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1057{
1058 uint32_t r;
1059
1060 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1061 r = RREG32(RADEON_PCIE_DATA);
1062 return r;
1063}
1064
1065static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1066{
1067 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1068 WREG32(RADEON_PCIE_DATA, (v));
1069}
1070
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001071void r100_pll_errata_after_index(struct radeon_device *rdev);
1072
1073
1074/*
1075 * ASICs helpers.
1076 */
Dave Airlieb995e432009-07-14 02:02:32 +10001077#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1078 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001079#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1080 (rdev->family == CHIP_RV200) || \
1081 (rdev->family == CHIP_RS100) || \
1082 (rdev->family == CHIP_RS200) || \
1083 (rdev->family == CHIP_RV250) || \
1084 (rdev->family == CHIP_RV280) || \
1085 (rdev->family == CHIP_RS300))
1086#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1087 (rdev->family == CHIP_RV350) || \
1088 (rdev->family == CHIP_R350) || \
1089 (rdev->family == CHIP_RV380) || \
1090 (rdev->family == CHIP_R420) || \
1091 (rdev->family == CHIP_R423) || \
1092 (rdev->family == CHIP_RV410) || \
1093 (rdev->family == CHIP_RS400) || \
1094 (rdev->family == CHIP_RS480))
1095#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
1096#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1097#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001098#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001099
1100/*
1101 * BIOS helpers.
1102 */
1103#define RBIOS8(i) (rdev->bios[i])
1104#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1105#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1106
1107int radeon_combios_init(struct radeon_device *rdev);
1108void radeon_combios_fini(struct radeon_device *rdev);
1109int radeon_atombios_init(struct radeon_device *rdev);
1110void radeon_atombios_fini(struct radeon_device *rdev);
1111
1112
1113/*
1114 * RING helpers.
1115 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001116static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1117{
1118#if DRM_DEBUG_CODE
1119 if (rdev->cp.count_dw <= 0) {
1120 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1121 }
1122#endif
1123 rdev->cp.ring[rdev->cp.wptr++] = v;
1124 rdev->cp.wptr &= rdev->cp.ptr_mask;
1125 rdev->cp.count_dw--;
1126 rdev->cp.ring_free_dw--;
1127}
1128
1129
1130/*
1131 * ASICs macro.
1132 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001133#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001134#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1135#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1136#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001137#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001138#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001139#define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001140#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1141#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001142#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001143#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001144#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1145#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001146#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1147#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001148#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001149#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1150#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1151#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1152#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001153#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001154#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001155#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001156#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Alex Deucherc836a412009-12-23 10:07:50 -05001157#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001158#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1159#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001160#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1161#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001162#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001163#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1164#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1165#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1166#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001167
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001168/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001169/* AGP */
1170extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001171extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
Dave Airlie82568562010-02-05 16:00:07 +10001172extern void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001173extern int radeon_modeset_init(struct radeon_device *rdev);
1174extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001175extern bool radeon_card_posted(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001176extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001177extern int radeon_clocks_init(struct radeon_device *rdev);
1178extern void radeon_clocks_fini(struct radeon_device *rdev);
1179extern void radeon_scratch_init(struct radeon_device *rdev);
1180extern void radeon_surface_init(struct radeon_device *rdev);
1181extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001182extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001183extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001184extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001185extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001186extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1187extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001188extern int radeon_resume_kms(struct drm_device *dev);
1189extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001190
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001191/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001192struct r100_mc_save {
1193 u32 GENMO_WT;
1194 u32 CRTC_EXT_CNTL;
1195 u32 CRTC_GEN_CNTL;
1196 u32 CRTC2_GEN_CNTL;
1197 u32 CUR_OFFSET;
1198 u32 CUR2_OFFSET;
1199};
1200extern void r100_cp_disable(struct radeon_device *rdev);
1201extern int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
1202extern void r100_cp_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001203extern void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001204extern int r100_pci_gart_init(struct radeon_device *rdev);
1205extern void r100_pci_gart_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001206extern int r100_pci_gart_enable(struct radeon_device *rdev);
1207extern void r100_pci_gart_disable(struct radeon_device *rdev);
1208extern int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001209extern int r100_debugfs_mc_info_init(struct radeon_device *rdev);
1210extern int r100_gui_wait_for_idle(struct radeon_device *rdev);
1211extern void r100_ib_fini(struct radeon_device *rdev);
1212extern int r100_ib_init(struct radeon_device *rdev);
1213extern void r100_irq_disable(struct radeon_device *rdev);
1214extern int r100_irq_set(struct radeon_device *rdev);
1215extern void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
1216extern void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001217extern void r100_vram_init_sizes(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001218extern void r100_wb_disable(struct radeon_device *rdev);
1219extern void r100_wb_fini(struct radeon_device *rdev);
1220extern int r100_wb_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001221extern void r100_hdp_reset(struct radeon_device *rdev);
1222extern int r100_rb2d_reset(struct radeon_device *rdev);
1223extern int r100_cp_reset(struct radeon_device *rdev);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001224extern void r100_vga_render_disable(struct radeon_device *rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001225extern int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1226 struct radeon_cs_packet *pkt,
Jerome Glisse4c788672009-11-20 14:29:23 +01001227 struct radeon_bo *robj);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001228extern int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1229 struct radeon_cs_packet *pkt,
1230 const unsigned *auth, unsigned n,
1231 radeon_packet0_check_t check);
1232extern int r100_cs_packet_parse(struct radeon_cs_parser *p,
1233 struct radeon_cs_packet *pkt,
1234 unsigned idx);
Dave Airlie17e15b02009-11-05 15:36:53 +10001235extern void r100_enable_bm(struct radeon_device *rdev);
Alex Deucher92cde002009-12-04 10:55:12 -05001236extern void r100_set_common_regs(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001237
Jerome Glissed4550902009-10-01 10:12:06 +02001238/* rv200,rv250,rv280 */
1239extern void r200_set_safe_registers(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001240
1241/* r300,r350,rv350,rv370,rv380 */
1242extern void r300_set_reg_safe(struct radeon_device *rdev);
1243extern void r300_mc_program(struct radeon_device *rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00001244extern void r300_mc_init(struct radeon_device *rdev);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001245extern void r300_clock_startup(struct radeon_device *rdev);
1246extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001247extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1248extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1249extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001250extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001251
Jerome Glisse905b6822009-09-09 22:24:20 +02001252/* r420,r423,rv410 */
Jerome Glisse21f9a432009-09-11 15:55:33 +02001253extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1254extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001255extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001256extern void r420_pipes_init(struct radeon_device *rdev);
Jerome Glisse905b6822009-09-09 22:24:20 +02001257
Jerome Glisse21f9a432009-09-11 15:55:33 +02001258/* rv515 */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001259struct rv515_mc_save {
1260 u32 d1vga_control;
1261 u32 d2vga_control;
1262 u32 vga_render_control;
1263 u32 vga_hdp_control;
1264 u32 d1crtc_control;
1265 u32 d2crtc_control;
1266};
Jerome Glisse21f9a432009-09-11 15:55:33 +02001267extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001268extern void rv515_vga_render_disable(struct radeon_device *rdev);
1269extern void rv515_set_safe_registers(struct radeon_device *rdev);
Jerome Glissef0ed1f62009-09-28 20:39:19 +02001270extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1271extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1272extern void rv515_clock_startup(struct radeon_device *rdev);
1273extern void rv515_debugfs(struct radeon_device *rdev);
1274extern int rv515_suspend(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001275
Jerome Glisse3bc68532009-10-01 09:39:24 +02001276/* rs400 */
1277extern int rs400_gart_init(struct radeon_device *rdev);
1278extern int rs400_gart_enable(struct radeon_device *rdev);
1279extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1280extern void rs400_gart_disable(struct radeon_device *rdev);
1281extern void rs400_gart_fini(struct radeon_device *rdev);
1282
1283/* rs600 */
1284extern void rs600_set_safe_registers(struct radeon_device *rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +02001285extern int rs600_irq_set(struct radeon_device *rdev);
1286extern void rs600_irq_disable(struct radeon_device *rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +02001287
Jerome Glisse21f9a432009-09-11 15:55:33 +02001288/* rs690, rs740 */
1289extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1290 struct drm_display_mode *mode1,
1291 struct drm_display_mode *mode2);
1292
1293/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
Jerome Glissed594e462010-02-17 21:54:29 +00001294extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001295extern bool r600_card_posted(struct radeon_device *rdev);
1296extern void r600_cp_stop(struct radeon_device *rdev);
1297extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1298extern int r600_cp_resume(struct radeon_device *rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001299extern void r600_cp_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001300extern int r600_count_pipe_bits(uint32_t val);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001301extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001302extern int r600_pcie_gart_init(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001303extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1304extern int r600_ib_test(struct radeon_device *rdev);
1305extern int r600_ring_test(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001306extern void r600_wb_fini(struct radeon_device *rdev);
Jerome Glisse81cc35b2009-10-01 18:02:12 +02001307extern int r600_wb_enable(struct radeon_device *rdev);
1308extern void r600_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001309extern void r600_scratch_init(struct radeon_device *rdev);
1310extern int r600_blit_init(struct radeon_device *rdev);
1311extern void r600_blit_fini(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001312extern int r600_init_microcode(struct radeon_device *rdev);
Dave Airliefe62e1a2009-09-21 14:06:30 +10001313extern int r600_gpu_reset(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001314/* r600 irq */
1315extern int r600_irq_init(struct radeon_device *rdev);
1316extern void r600_irq_fini(struct radeon_device *rdev);
1317extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1318extern int r600_irq_set(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001319extern void r600_irq_suspend(struct radeon_device *rdev);
1320/* r600 audio */
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001321extern int r600_audio_init(struct radeon_device *rdev);
1322extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1323extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
1324extern void r600_audio_fini(struct radeon_device *rdev);
1325extern void r600_hdmi_init(struct drm_encoder *encoder);
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001326extern void r600_hdmi_enable(struct drm_encoder *encoder);
1327extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001328extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1329extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
1330extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder,
1331 int channels,
1332 int rate,
1333 int bps,
1334 uint8_t status_bits,
1335 uint8_t category_code);
1336
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001337/* evergreen */
1338struct evergreen_mc_save {
1339 u32 vga_control[6];
1340 u32 vga_render_control;
1341 u32 vga_hdp_control;
1342 u32 crtc_control[6];
1343};
1344
Jerome Glisse4c788672009-11-20 14:29:23 +01001345#include "radeon_object.h"
1346
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001347#endif