blob: 574d043cdfcda8797d76a2d1cd30bed2b6b4cda2 [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chan72fbaeb2007-05-03 13:25:32 -07003 * Copyright (c) 2004-2007 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Michael Chanf2a4f052006-03-23 01:13:12 -080012
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15
16#include <linux/kernel.h>
17#include <linux/timer.h>
18#include <linux/errno.h>
19#include <linux/ioport.h>
20#include <linux/slab.h>
21#include <linux/vmalloc.h>
22#include <linux/interrupt.h>
23#include <linux/pci.h>
24#include <linux/init.h>
25#include <linux/netdevice.h>
26#include <linux/etherdevice.h>
27#include <linux/skbuff.h>
28#include <linux/dma-mapping.h>
29#include <asm/bitops.h>
30#include <asm/io.h>
31#include <asm/irq.h>
32#include <linux/delay.h>
33#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070034#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080035#include <linux/time.h>
36#include <linux/ethtool.h>
37#include <linux/mii.h>
38#ifdef NETIF_F_HW_VLAN_TX
39#include <linux/if_vlan.h>
40#define BCM_VLAN 1
41#endif
Michael Chanf2a4f052006-03-23 01:13:12 -080042#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070043#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080044#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080045#include <linux/workqueue.h>
46#include <linux/crc32.h>
47#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080048#include <linux/cache.h>
Michael Chanfba9fe92006-06-12 22:21:25 -070049#include <linux/zlib.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080050
Michael Chanb6016b72005-05-26 13:03:09 -070051#include "bnx2.h"
52#include "bnx2_fw.h"
Michael Chand43584c2006-11-19 14:14:35 -080053#include "bnx2_fw2.h"
Michael Chanb6016b72005-05-26 13:03:09 -070054
Denys Vlasenkob3448b02007-09-30 17:55:51 -070055#define FW_BUF_SIZE 0x8000
56
Michael Chanb6016b72005-05-26 13:03:09 -070057#define DRV_MODULE_NAME "bnx2"
58#define PFX DRV_MODULE_NAME ": "
Michael Chanf74347d2007-10-02 16:28:09 -070059#define DRV_MODULE_VERSION "1.6.6"
60#define DRV_MODULE_RELDATE "October 2, 2007"
Michael Chanb6016b72005-05-26 13:03:09 -070061
62#define RUN_AT(x) (jiffies + (x))
63
64/* Time in jiffies before concluding the transmitter is hung. */
65#define TX_TIMEOUT (5*HZ)
66
Randy Dunlape19360f2006-04-10 23:22:06 -070067static const char version[] __devinitdata =
Michael Chanb6016b72005-05-26 13:03:09 -070068 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
69
70MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Michael Chan05d0f1c2005-11-04 08:53:48 -080071MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070072MODULE_LICENSE("GPL");
73MODULE_VERSION(DRV_MODULE_VERSION);
74
75static int disable_msi = 0;
76
77module_param(disable_msi, int, 0);
78MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
79
80typedef enum {
81 BCM5706 = 0,
82 NC370T,
83 NC370I,
84 BCM5706S,
85 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080086 BCM5708,
87 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -080088 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -070089 BCM5709S,
Michael Chanb6016b72005-05-26 13:03:09 -070090} board_t;
91
92/* indexed by board_t, above */
Arjan van de Venf71e1302006-03-03 21:33:57 -050093static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -070094 char *name;
95} board_info[] __devinitdata = {
96 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
97 { "HP NC370T Multifunction Gigabit Server Adapter" },
98 { "HP NC370i Multifunction Gigabit Server Adapter" },
99 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
100 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800101 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
102 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800103 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700104 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chanb6016b72005-05-26 13:03:09 -0700105 };
106
107static struct pci_device_id bnx2_pci_tbl[] = {
108 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
109 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
110 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
111 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
112 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
113 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800114 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
115 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700116 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
117 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
118 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
119 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800120 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
121 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800122 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
123 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700124 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
125 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chanb6016b72005-05-26 13:03:09 -0700126 { 0, }
127};
128
129static struct flash_spec flash_table[] =
130{
Michael Chane30372c2007-07-16 18:26:23 -0700131#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
132#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700133 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800134 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700135 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700136 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
137 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800138 /* Expansion entry 0001 */
139 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700140 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800141 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
142 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700143 /* Saifun SA25F010 (non-buffered flash) */
144 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800145 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700146 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700147 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
148 "Non-buffered flash (128kB)"},
149 /* Saifun SA25F020 (non-buffered flash) */
150 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800151 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700152 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700153 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
154 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800155 /* Expansion entry 0100 */
156 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700157 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800158 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
159 "Entry 0100"},
160 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400161 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700162 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800163 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
164 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
165 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
166 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700167 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800168 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
169 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
170 /* Saifun SA25F005 (non-buffered flash) */
171 /* strap, cfg1, & write1 need updates */
172 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700173 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800174 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
175 "Non-buffered flash (64kB)"},
176 /* Fast EEPROM */
177 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700178 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800179 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
180 "EEPROM - fast"},
181 /* Expansion entry 1001 */
182 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700183 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800184 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
185 "Entry 1001"},
186 /* Expansion entry 1010 */
187 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700188 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800189 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
190 "Entry 1010"},
191 /* ATMEL AT45DB011B (buffered flash) */
192 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700193 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800194 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
195 "Buffered flash (128kB)"},
196 /* Expansion entry 1100 */
197 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700198 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800199 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
200 "Entry 1100"},
201 /* Expansion entry 1101 */
202 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700203 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800204 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
205 "Entry 1101"},
206 /* Ateml Expansion entry 1110 */
207 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700208 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800209 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
210 "Entry 1110 (Atmel)"},
211 /* ATMEL AT45DB021B (buffered flash) */
212 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700213 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800214 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
215 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700216};
217
Michael Chane30372c2007-07-16 18:26:23 -0700218static struct flash_spec flash_5709 = {
219 .flags = BNX2_NV_BUFFERED,
220 .page_bits = BCM5709_FLASH_PAGE_BITS,
221 .page_size = BCM5709_FLASH_PAGE_SIZE,
222 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
223 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
224 .name = "5709 Buffered flash (256kB)",
225};
226
Michael Chanb6016b72005-05-26 13:03:09 -0700227MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
228
Michael Chane89bbf12005-08-25 15:36:58 -0700229static inline u32 bnx2_tx_avail(struct bnx2 *bp)
230{
Michael Chan2f8af122006-08-15 01:39:10 -0700231 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700232
Michael Chan2f8af122006-08-15 01:39:10 -0700233 smp_mb();
Michael Chanfaac9c42006-12-14 15:56:32 -0800234
235 /* The ring uses 256 indices for 255 entries, one of them
236 * needs to be skipped.
237 */
238 diff = bp->tx_prod - bp->tx_cons;
239 if (unlikely(diff >= TX_DESC_CNT)) {
240 diff &= 0xffff;
241 if (diff == TX_DESC_CNT)
242 diff = MAX_TX_DESC_CNT;
243 }
Michael Chane89bbf12005-08-25 15:36:58 -0700244 return (bp->tx_ring_size - diff);
245}
246
Michael Chanb6016b72005-05-26 13:03:09 -0700247static u32
248bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
249{
Michael Chan1b8227c2007-05-03 13:24:05 -0700250 u32 val;
251
252 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700253 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
Michael Chan1b8227c2007-05-03 13:24:05 -0700254 val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
255 spin_unlock_bh(&bp->indirect_lock);
256 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700257}
258
259static void
260bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
261{
Michael Chan1b8227c2007-05-03 13:24:05 -0700262 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700263 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
264 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700265 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700266}
267
268static void
269bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
270{
271 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700272 spin_lock_bh(&bp->indirect_lock);
Michael Chan59b47d82006-11-19 14:10:45 -0800273 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
274 int i;
275
276 REG_WR(bp, BNX2_CTX_CTX_DATA, val);
277 REG_WR(bp, BNX2_CTX_CTX_CTRL,
278 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
279 for (i = 0; i < 5; i++) {
280 u32 val;
281 val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
282 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
283 break;
284 udelay(5);
285 }
286 } else {
287 REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
288 REG_WR(bp, BNX2_CTX_DATA, val);
289 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700290 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700291}
292
293static int
294bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
295{
296 u32 val1;
297 int i, ret;
298
299 if (bp->phy_flags & PHY_INT_MODE_AUTO_POLLING_FLAG) {
300 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
301 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
302
303 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
304 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
305
306 udelay(40);
307 }
308
309 val1 = (bp->phy_addr << 21) | (reg << 16) |
310 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
311 BNX2_EMAC_MDIO_COMM_START_BUSY;
312 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
313
314 for (i = 0; i < 50; i++) {
315 udelay(10);
316
317 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
318 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
319 udelay(5);
320
321 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
322 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
323
324 break;
325 }
326 }
327
328 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
329 *val = 0x0;
330 ret = -EBUSY;
331 }
332 else {
333 *val = val1;
334 ret = 0;
335 }
336
337 if (bp->phy_flags & PHY_INT_MODE_AUTO_POLLING_FLAG) {
338 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
339 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
340
341 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
342 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
343
344 udelay(40);
345 }
346
347 return ret;
348}
349
350static int
351bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
352{
353 u32 val1;
354 int i, ret;
355
356 if (bp->phy_flags & PHY_INT_MODE_AUTO_POLLING_FLAG) {
357 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
358 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
359
360 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
361 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
362
363 udelay(40);
364 }
365
366 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
367 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
368 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
369 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400370
Michael Chanb6016b72005-05-26 13:03:09 -0700371 for (i = 0; i < 50; i++) {
372 udelay(10);
373
374 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
375 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
376 udelay(5);
377 break;
378 }
379 }
380
381 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
382 ret = -EBUSY;
383 else
384 ret = 0;
385
386 if (bp->phy_flags & PHY_INT_MODE_AUTO_POLLING_FLAG) {
387 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
388 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
389
390 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
391 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
392
393 udelay(40);
394 }
395
396 return ret;
397}
398
399static void
400bnx2_disable_int(struct bnx2 *bp)
401{
402 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
403 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
404 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
405}
406
407static void
408bnx2_enable_int(struct bnx2 *bp)
409{
Michael Chanb6016b72005-05-26 13:03:09 -0700410 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
Michael Chan1269a8a2006-01-23 16:11:03 -0800411 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
412 BNX2_PCICFG_INT_ACK_CMD_MASK_INT | bp->last_status_idx);
413
414 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
Michael Chanb6016b72005-05-26 13:03:09 -0700415 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID | bp->last_status_idx);
416
Michael Chanbf5295b2006-03-23 01:11:56 -0800417 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700418}
419
420static void
421bnx2_disable_int_sync(struct bnx2 *bp)
422{
423 atomic_inc(&bp->intr_sem);
424 bnx2_disable_int(bp);
425 synchronize_irq(bp->pdev->irq);
426}
427
428static void
429bnx2_netif_stop(struct bnx2 *bp)
430{
431 bnx2_disable_int_sync(bp);
432 if (netif_running(bp->dev)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700433 napi_disable(&bp->napi);
Michael Chanb6016b72005-05-26 13:03:09 -0700434 netif_tx_disable(bp->dev);
435 bp->dev->trans_start = jiffies; /* prevent tx timeout */
436 }
437}
438
439static void
440bnx2_netif_start(struct bnx2 *bp)
441{
442 if (atomic_dec_and_test(&bp->intr_sem)) {
443 if (netif_running(bp->dev)) {
444 netif_wake_queue(bp->dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700445 napi_enable(&bp->napi);
Michael Chanb6016b72005-05-26 13:03:09 -0700446 bnx2_enable_int(bp);
447 }
448 }
449}
450
451static void
452bnx2_free_mem(struct bnx2 *bp)
453{
Michael Chan13daffa2006-03-20 17:49:20 -0800454 int i;
455
Michael Chan59b47d82006-11-19 14:10:45 -0800456 for (i = 0; i < bp->ctx_pages; i++) {
457 if (bp->ctx_blk[i]) {
458 pci_free_consistent(bp->pdev, BCM_PAGE_SIZE,
459 bp->ctx_blk[i],
460 bp->ctx_blk_mapping[i]);
461 bp->ctx_blk[i] = NULL;
462 }
463 }
Michael Chanb6016b72005-05-26 13:03:09 -0700464 if (bp->status_blk) {
Michael Chan0f31f992006-03-23 01:12:38 -0800465 pci_free_consistent(bp->pdev, bp->status_stats_size,
Michael Chanb6016b72005-05-26 13:03:09 -0700466 bp->status_blk, bp->status_blk_mapping);
467 bp->status_blk = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800468 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700469 }
470 if (bp->tx_desc_ring) {
471 pci_free_consistent(bp->pdev,
472 sizeof(struct tx_bd) * TX_DESC_CNT,
473 bp->tx_desc_ring, bp->tx_desc_mapping);
474 bp->tx_desc_ring = NULL;
475 }
Jesper Juhlb4558ea2005-10-28 16:53:13 -0400476 kfree(bp->tx_buf_ring);
477 bp->tx_buf_ring = NULL;
Michael Chan13daffa2006-03-20 17:49:20 -0800478 for (i = 0; i < bp->rx_max_ring; i++) {
479 if (bp->rx_desc_ring[i])
480 pci_free_consistent(bp->pdev,
481 sizeof(struct rx_bd) * RX_DESC_CNT,
482 bp->rx_desc_ring[i],
483 bp->rx_desc_mapping[i]);
484 bp->rx_desc_ring[i] = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700485 }
Michael Chan13daffa2006-03-20 17:49:20 -0800486 vfree(bp->rx_buf_ring);
Jesper Juhlb4558ea2005-10-28 16:53:13 -0400487 bp->rx_buf_ring = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700488}
489
490static int
491bnx2_alloc_mem(struct bnx2 *bp)
492{
Michael Chan0f31f992006-03-23 01:12:38 -0800493 int i, status_blk_size;
Michael Chan13daffa2006-03-20 17:49:20 -0800494
Michael Chan0f31f992006-03-23 01:12:38 -0800495 bp->tx_buf_ring = kzalloc(sizeof(struct sw_bd) * TX_DESC_CNT,
496 GFP_KERNEL);
Michael Chanb6016b72005-05-26 13:03:09 -0700497 if (bp->tx_buf_ring == NULL)
498 return -ENOMEM;
499
Michael Chanb6016b72005-05-26 13:03:09 -0700500 bp->tx_desc_ring = pci_alloc_consistent(bp->pdev,
501 sizeof(struct tx_bd) *
502 TX_DESC_CNT,
503 &bp->tx_desc_mapping);
504 if (bp->tx_desc_ring == NULL)
505 goto alloc_mem_err;
506
Michael Chan13daffa2006-03-20 17:49:20 -0800507 bp->rx_buf_ring = vmalloc(sizeof(struct sw_bd) * RX_DESC_CNT *
508 bp->rx_max_ring);
Michael Chanb6016b72005-05-26 13:03:09 -0700509 if (bp->rx_buf_ring == NULL)
510 goto alloc_mem_err;
511
Michael Chan13daffa2006-03-20 17:49:20 -0800512 memset(bp->rx_buf_ring, 0, sizeof(struct sw_bd) * RX_DESC_CNT *
513 bp->rx_max_ring);
514
515 for (i = 0; i < bp->rx_max_ring; i++) {
516 bp->rx_desc_ring[i] =
517 pci_alloc_consistent(bp->pdev,
518 sizeof(struct rx_bd) * RX_DESC_CNT,
519 &bp->rx_desc_mapping[i]);
520 if (bp->rx_desc_ring[i] == NULL)
521 goto alloc_mem_err;
522
523 }
Michael Chanb6016b72005-05-26 13:03:09 -0700524
Michael Chan0f31f992006-03-23 01:12:38 -0800525 /* Combine status and statistics blocks into one allocation. */
526 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
527 bp->status_stats_size = status_blk_size +
528 sizeof(struct statistics_block);
529
530 bp->status_blk = pci_alloc_consistent(bp->pdev, bp->status_stats_size,
Michael Chanb6016b72005-05-26 13:03:09 -0700531 &bp->status_blk_mapping);
532 if (bp->status_blk == NULL)
533 goto alloc_mem_err;
534
Michael Chan0f31f992006-03-23 01:12:38 -0800535 memset(bp->status_blk, 0, bp->status_stats_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700536
Michael Chan0f31f992006-03-23 01:12:38 -0800537 bp->stats_blk = (void *) ((unsigned long) bp->status_blk +
538 status_blk_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700539
Michael Chan0f31f992006-03-23 01:12:38 -0800540 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700541
Michael Chan59b47d82006-11-19 14:10:45 -0800542 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
543 bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
544 if (bp->ctx_pages == 0)
545 bp->ctx_pages = 1;
546 for (i = 0; i < bp->ctx_pages; i++) {
547 bp->ctx_blk[i] = pci_alloc_consistent(bp->pdev,
548 BCM_PAGE_SIZE,
549 &bp->ctx_blk_mapping[i]);
550 if (bp->ctx_blk[i] == NULL)
551 goto alloc_mem_err;
552 }
553 }
Michael Chanb6016b72005-05-26 13:03:09 -0700554 return 0;
555
556alloc_mem_err:
557 bnx2_free_mem(bp);
558 return -ENOMEM;
559}
560
561static void
Michael Chane3648b32005-11-04 08:51:21 -0800562bnx2_report_fw_link(struct bnx2 *bp)
563{
564 u32 fw_link_status = 0;
565
Michael Chan0d8a6572007-07-07 22:49:43 -0700566 if (bp->phy_flags & REMOTE_PHY_CAP_FLAG)
567 return;
568
Michael Chane3648b32005-11-04 08:51:21 -0800569 if (bp->link_up) {
570 u32 bmsr;
571
572 switch (bp->line_speed) {
573 case SPEED_10:
574 if (bp->duplex == DUPLEX_HALF)
575 fw_link_status = BNX2_LINK_STATUS_10HALF;
576 else
577 fw_link_status = BNX2_LINK_STATUS_10FULL;
578 break;
579 case SPEED_100:
580 if (bp->duplex == DUPLEX_HALF)
581 fw_link_status = BNX2_LINK_STATUS_100HALF;
582 else
583 fw_link_status = BNX2_LINK_STATUS_100FULL;
584 break;
585 case SPEED_1000:
586 if (bp->duplex == DUPLEX_HALF)
587 fw_link_status = BNX2_LINK_STATUS_1000HALF;
588 else
589 fw_link_status = BNX2_LINK_STATUS_1000FULL;
590 break;
591 case SPEED_2500:
592 if (bp->duplex == DUPLEX_HALF)
593 fw_link_status = BNX2_LINK_STATUS_2500HALF;
594 else
595 fw_link_status = BNX2_LINK_STATUS_2500FULL;
596 break;
597 }
598
599 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
600
601 if (bp->autoneg) {
602 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
603
Michael Chanca58c3a2007-05-03 13:22:52 -0700604 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
605 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800606
607 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
608 bp->phy_flags & PHY_PARALLEL_DETECT_FLAG)
609 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
610 else
611 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
612 }
613 }
614 else
615 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
616
617 REG_WR_IND(bp, bp->shmem_base + BNX2_LINK_STATUS, fw_link_status);
618}
619
Michael Chan9b1084b2007-07-07 22:50:37 -0700620static char *
621bnx2_xceiver_str(struct bnx2 *bp)
622{
623 return ((bp->phy_port == PORT_FIBRE) ? "SerDes" :
624 ((bp->phy_flags & PHY_SERDES_FLAG) ? "Remote Copper" :
625 "Copper"));
626}
627
Michael Chane3648b32005-11-04 08:51:21 -0800628static void
Michael Chanb6016b72005-05-26 13:03:09 -0700629bnx2_report_link(struct bnx2 *bp)
630{
631 if (bp->link_up) {
632 netif_carrier_on(bp->dev);
Michael Chan9b1084b2007-07-07 22:50:37 -0700633 printk(KERN_INFO PFX "%s NIC %s Link is Up, ", bp->dev->name,
634 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -0700635
636 printk("%d Mbps ", bp->line_speed);
637
638 if (bp->duplex == DUPLEX_FULL)
639 printk("full duplex");
640 else
641 printk("half duplex");
642
643 if (bp->flow_ctrl) {
644 if (bp->flow_ctrl & FLOW_CTRL_RX) {
645 printk(", receive ");
646 if (bp->flow_ctrl & FLOW_CTRL_TX)
647 printk("& transmit ");
648 }
649 else {
650 printk(", transmit ");
651 }
652 printk("flow control ON");
653 }
654 printk("\n");
655 }
656 else {
657 netif_carrier_off(bp->dev);
Michael Chan9b1084b2007-07-07 22:50:37 -0700658 printk(KERN_ERR PFX "%s NIC %s Link is Down\n", bp->dev->name,
659 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -0700660 }
Michael Chane3648b32005-11-04 08:51:21 -0800661
662 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700663}
664
665static void
666bnx2_resolve_flow_ctrl(struct bnx2 *bp)
667{
668 u32 local_adv, remote_adv;
669
670 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400671 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -0700672 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
673
674 if (bp->duplex == DUPLEX_FULL) {
675 bp->flow_ctrl = bp->req_flow_ctrl;
676 }
677 return;
678 }
679
680 if (bp->duplex != DUPLEX_FULL) {
681 return;
682 }
683
Michael Chan5b0c76a2005-11-04 08:45:49 -0800684 if ((bp->phy_flags & PHY_SERDES_FLAG) &&
685 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
686 u32 val;
687
688 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
689 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
690 bp->flow_ctrl |= FLOW_CTRL_TX;
691 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
692 bp->flow_ctrl |= FLOW_CTRL_RX;
693 return;
694 }
695
Michael Chanca58c3a2007-05-03 13:22:52 -0700696 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
697 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -0700698
699 if (bp->phy_flags & PHY_SERDES_FLAG) {
700 u32 new_local_adv = 0;
701 u32 new_remote_adv = 0;
702
703 if (local_adv & ADVERTISE_1000XPAUSE)
704 new_local_adv |= ADVERTISE_PAUSE_CAP;
705 if (local_adv & ADVERTISE_1000XPSE_ASYM)
706 new_local_adv |= ADVERTISE_PAUSE_ASYM;
707 if (remote_adv & ADVERTISE_1000XPAUSE)
708 new_remote_adv |= ADVERTISE_PAUSE_CAP;
709 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
710 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
711
712 local_adv = new_local_adv;
713 remote_adv = new_remote_adv;
714 }
715
716 /* See Table 28B-3 of 802.3ab-1999 spec. */
717 if (local_adv & ADVERTISE_PAUSE_CAP) {
718 if(local_adv & ADVERTISE_PAUSE_ASYM) {
719 if (remote_adv & ADVERTISE_PAUSE_CAP) {
720 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
721 }
722 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
723 bp->flow_ctrl = FLOW_CTRL_RX;
724 }
725 }
726 else {
727 if (remote_adv & ADVERTISE_PAUSE_CAP) {
728 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
729 }
730 }
731 }
732 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
733 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
734 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
735
736 bp->flow_ctrl = FLOW_CTRL_TX;
737 }
738 }
739}
740
741static int
Michael Chan27a005b2007-05-03 13:23:41 -0700742bnx2_5709s_linkup(struct bnx2 *bp)
743{
744 u32 val, speed;
745
746 bp->link_up = 1;
747
748 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
749 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
750 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
751
752 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
753 bp->line_speed = bp->req_line_speed;
754 bp->duplex = bp->req_duplex;
755 return 0;
756 }
757 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
758 switch (speed) {
759 case MII_BNX2_GP_TOP_AN_SPEED_10:
760 bp->line_speed = SPEED_10;
761 break;
762 case MII_BNX2_GP_TOP_AN_SPEED_100:
763 bp->line_speed = SPEED_100;
764 break;
765 case MII_BNX2_GP_TOP_AN_SPEED_1G:
766 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
767 bp->line_speed = SPEED_1000;
768 break;
769 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
770 bp->line_speed = SPEED_2500;
771 break;
772 }
773 if (val & MII_BNX2_GP_TOP_AN_FD)
774 bp->duplex = DUPLEX_FULL;
775 else
776 bp->duplex = DUPLEX_HALF;
777 return 0;
778}
779
780static int
Michael Chan5b0c76a2005-11-04 08:45:49 -0800781bnx2_5708s_linkup(struct bnx2 *bp)
782{
783 u32 val;
784
785 bp->link_up = 1;
786 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
787 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
788 case BCM5708S_1000X_STAT1_SPEED_10:
789 bp->line_speed = SPEED_10;
790 break;
791 case BCM5708S_1000X_STAT1_SPEED_100:
792 bp->line_speed = SPEED_100;
793 break;
794 case BCM5708S_1000X_STAT1_SPEED_1G:
795 bp->line_speed = SPEED_1000;
796 break;
797 case BCM5708S_1000X_STAT1_SPEED_2G5:
798 bp->line_speed = SPEED_2500;
799 break;
800 }
801 if (val & BCM5708S_1000X_STAT1_FD)
802 bp->duplex = DUPLEX_FULL;
803 else
804 bp->duplex = DUPLEX_HALF;
805
806 return 0;
807}
808
809static int
810bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -0700811{
812 u32 bmcr, local_adv, remote_adv, common;
813
814 bp->link_up = 1;
815 bp->line_speed = SPEED_1000;
816
Michael Chanca58c3a2007-05-03 13:22:52 -0700817 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -0700818 if (bmcr & BMCR_FULLDPLX) {
819 bp->duplex = DUPLEX_FULL;
820 }
821 else {
822 bp->duplex = DUPLEX_HALF;
823 }
824
825 if (!(bmcr & BMCR_ANENABLE)) {
826 return 0;
827 }
828
Michael Chanca58c3a2007-05-03 13:22:52 -0700829 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
830 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -0700831
832 common = local_adv & remote_adv;
833 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
834
835 if (common & ADVERTISE_1000XFULL) {
836 bp->duplex = DUPLEX_FULL;
837 }
838 else {
839 bp->duplex = DUPLEX_HALF;
840 }
841 }
842
843 return 0;
844}
845
846static int
847bnx2_copper_linkup(struct bnx2 *bp)
848{
849 u32 bmcr;
850
Michael Chanca58c3a2007-05-03 13:22:52 -0700851 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -0700852 if (bmcr & BMCR_ANENABLE) {
853 u32 local_adv, remote_adv, common;
854
855 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
856 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
857
858 common = local_adv & (remote_adv >> 2);
859 if (common & ADVERTISE_1000FULL) {
860 bp->line_speed = SPEED_1000;
861 bp->duplex = DUPLEX_FULL;
862 }
863 else if (common & ADVERTISE_1000HALF) {
864 bp->line_speed = SPEED_1000;
865 bp->duplex = DUPLEX_HALF;
866 }
867 else {
Michael Chanca58c3a2007-05-03 13:22:52 -0700868 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
869 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -0700870
871 common = local_adv & remote_adv;
872 if (common & ADVERTISE_100FULL) {
873 bp->line_speed = SPEED_100;
874 bp->duplex = DUPLEX_FULL;
875 }
876 else if (common & ADVERTISE_100HALF) {
877 bp->line_speed = SPEED_100;
878 bp->duplex = DUPLEX_HALF;
879 }
880 else if (common & ADVERTISE_10FULL) {
881 bp->line_speed = SPEED_10;
882 bp->duplex = DUPLEX_FULL;
883 }
884 else if (common & ADVERTISE_10HALF) {
885 bp->line_speed = SPEED_10;
886 bp->duplex = DUPLEX_HALF;
887 }
888 else {
889 bp->line_speed = 0;
890 bp->link_up = 0;
891 }
892 }
893 }
894 else {
895 if (bmcr & BMCR_SPEED100) {
896 bp->line_speed = SPEED_100;
897 }
898 else {
899 bp->line_speed = SPEED_10;
900 }
901 if (bmcr & BMCR_FULLDPLX) {
902 bp->duplex = DUPLEX_FULL;
903 }
904 else {
905 bp->duplex = DUPLEX_HALF;
906 }
907 }
908
909 return 0;
910}
911
912static int
913bnx2_set_mac_link(struct bnx2 *bp)
914{
915 u32 val;
916
917 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
918 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
919 (bp->duplex == DUPLEX_HALF)) {
920 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
921 }
922
923 /* Configure the EMAC mode register. */
924 val = REG_RD(bp, BNX2_EMAC_MODE);
925
926 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -0800927 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -0800928 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700929
930 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -0800931 switch (bp->line_speed) {
932 case SPEED_10:
Michael Chan59b47d82006-11-19 14:10:45 -0800933 if (CHIP_NUM(bp) != CHIP_NUM_5706) {
934 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -0800935 break;
936 }
937 /* fall through */
938 case SPEED_100:
939 val |= BNX2_EMAC_MODE_PORT_MII;
940 break;
941 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -0800942 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -0800943 /* fall through */
944 case SPEED_1000:
945 val |= BNX2_EMAC_MODE_PORT_GMII;
946 break;
947 }
Michael Chanb6016b72005-05-26 13:03:09 -0700948 }
949 else {
950 val |= BNX2_EMAC_MODE_PORT_GMII;
951 }
952
953 /* Set the MAC to operate in the appropriate duplex mode. */
954 if (bp->duplex == DUPLEX_HALF)
955 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
956 REG_WR(bp, BNX2_EMAC_MODE, val);
957
958 /* Enable/disable rx PAUSE. */
959 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
960
961 if (bp->flow_ctrl & FLOW_CTRL_RX)
962 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
963 REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
964
965 /* Enable/disable tx PAUSE. */
966 val = REG_RD(bp, BNX2_EMAC_TX_MODE);
967 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
968
969 if (bp->flow_ctrl & FLOW_CTRL_TX)
970 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
971 REG_WR(bp, BNX2_EMAC_TX_MODE, val);
972
973 /* Acknowledge the interrupt. */
974 REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
975
976 return 0;
977}
978
Michael Chan27a005b2007-05-03 13:23:41 -0700979static void
980bnx2_enable_bmsr1(struct bnx2 *bp)
981{
982 if ((bp->phy_flags & PHY_SERDES_FLAG) &&
983 (CHIP_NUM(bp) == CHIP_NUM_5709))
984 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
985 MII_BNX2_BLK_ADDR_GP_STATUS);
986}
987
988static void
989bnx2_disable_bmsr1(struct bnx2 *bp)
990{
991 if ((bp->phy_flags & PHY_SERDES_FLAG) &&
992 (CHIP_NUM(bp) == CHIP_NUM_5709))
993 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
994 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
995}
996
Michael Chanb6016b72005-05-26 13:03:09 -0700997static int
Michael Chan605a9e22007-05-03 13:23:13 -0700998bnx2_test_and_enable_2g5(struct bnx2 *bp)
999{
1000 u32 up1;
1001 int ret = 1;
1002
1003 if (!(bp->phy_flags & PHY_2_5G_CAPABLE_FLAG))
1004 return 0;
1005
1006 if (bp->autoneg & AUTONEG_SPEED)
1007 bp->advertising |= ADVERTISED_2500baseX_Full;
1008
Michael Chan27a005b2007-05-03 13:23:41 -07001009 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1010 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1011
Michael Chan605a9e22007-05-03 13:23:13 -07001012 bnx2_read_phy(bp, bp->mii_up1, &up1);
1013 if (!(up1 & BCM5708S_UP1_2G5)) {
1014 up1 |= BCM5708S_UP1_2G5;
1015 bnx2_write_phy(bp, bp->mii_up1, up1);
1016 ret = 0;
1017 }
1018
Michael Chan27a005b2007-05-03 13:23:41 -07001019 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1020 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1021 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1022
Michael Chan605a9e22007-05-03 13:23:13 -07001023 return ret;
1024}
1025
1026static int
1027bnx2_test_and_disable_2g5(struct bnx2 *bp)
1028{
1029 u32 up1;
1030 int ret = 0;
1031
1032 if (!(bp->phy_flags & PHY_2_5G_CAPABLE_FLAG))
1033 return 0;
1034
Michael Chan27a005b2007-05-03 13:23:41 -07001035 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1036 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1037
Michael Chan605a9e22007-05-03 13:23:13 -07001038 bnx2_read_phy(bp, bp->mii_up1, &up1);
1039 if (up1 & BCM5708S_UP1_2G5) {
1040 up1 &= ~BCM5708S_UP1_2G5;
1041 bnx2_write_phy(bp, bp->mii_up1, up1);
1042 ret = 1;
1043 }
1044
Michael Chan27a005b2007-05-03 13:23:41 -07001045 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1046 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1047 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1048
Michael Chan605a9e22007-05-03 13:23:13 -07001049 return ret;
1050}
1051
1052static void
1053bnx2_enable_forced_2g5(struct bnx2 *bp)
1054{
1055 u32 bmcr;
1056
1057 if (!(bp->phy_flags & PHY_2_5G_CAPABLE_FLAG))
1058 return;
1059
Michael Chan27a005b2007-05-03 13:23:41 -07001060 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1061 u32 val;
1062
1063 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1064 MII_BNX2_BLK_ADDR_SERDES_DIG);
1065 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1066 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1067 val |= MII_BNX2_SD_MISC1_FORCE | MII_BNX2_SD_MISC1_FORCE_2_5G;
1068 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1069
1070 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1071 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1072 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1073
1074 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001075 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1076 bmcr |= BCM5708S_BMCR_FORCE_2500;
1077 }
1078
1079 if (bp->autoneg & AUTONEG_SPEED) {
1080 bmcr &= ~BMCR_ANENABLE;
1081 if (bp->req_duplex == DUPLEX_FULL)
1082 bmcr |= BMCR_FULLDPLX;
1083 }
1084 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1085}
1086
1087static void
1088bnx2_disable_forced_2g5(struct bnx2 *bp)
1089{
1090 u32 bmcr;
1091
1092 if (!(bp->phy_flags & PHY_2_5G_CAPABLE_FLAG))
1093 return;
1094
Michael Chan27a005b2007-05-03 13:23:41 -07001095 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1096 u32 val;
1097
1098 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1099 MII_BNX2_BLK_ADDR_SERDES_DIG);
1100 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1101 val &= ~MII_BNX2_SD_MISC1_FORCE;
1102 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1103
1104 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1105 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1106 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1107
1108 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001109 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1110 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
1111 }
1112
1113 if (bp->autoneg & AUTONEG_SPEED)
1114 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1115 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1116}
1117
1118static int
Michael Chanb6016b72005-05-26 13:03:09 -07001119bnx2_set_link(struct bnx2 *bp)
1120{
1121 u32 bmsr;
1122 u8 link_up;
1123
Michael Chan80be4432006-11-19 14:07:28 -08001124 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001125 bp->link_up = 1;
1126 return 0;
1127 }
1128
Michael Chan0d8a6572007-07-07 22:49:43 -07001129 if (bp->phy_flags & REMOTE_PHY_CAP_FLAG)
1130 return 0;
1131
Michael Chanb6016b72005-05-26 13:03:09 -07001132 link_up = bp->link_up;
1133
Michael Chan27a005b2007-05-03 13:23:41 -07001134 bnx2_enable_bmsr1(bp);
1135 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1136 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1137 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001138
1139 if ((bp->phy_flags & PHY_SERDES_FLAG) &&
1140 (CHIP_NUM(bp) == CHIP_NUM_5706)) {
1141 u32 val;
1142
1143 val = REG_RD(bp, BNX2_EMAC_STATUS);
1144 if (val & BNX2_EMAC_STATUS_LINK)
1145 bmsr |= BMSR_LSTATUS;
1146 else
1147 bmsr &= ~BMSR_LSTATUS;
1148 }
1149
1150 if (bmsr & BMSR_LSTATUS) {
1151 bp->link_up = 1;
1152
1153 if (bp->phy_flags & PHY_SERDES_FLAG) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001154 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1155 bnx2_5706s_linkup(bp);
1156 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
1157 bnx2_5708s_linkup(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001158 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
1159 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001160 }
1161 else {
1162 bnx2_copper_linkup(bp);
1163 }
1164 bnx2_resolve_flow_ctrl(bp);
1165 }
1166 else {
1167 if ((bp->phy_flags & PHY_SERDES_FLAG) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001168 (bp->autoneg & AUTONEG_SPEED))
1169 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001170
Michael Chanb6016b72005-05-26 13:03:09 -07001171 bp->phy_flags &= ~PHY_PARALLEL_DETECT_FLAG;
1172 bp->link_up = 0;
1173 }
1174
1175 if (bp->link_up != link_up) {
1176 bnx2_report_link(bp);
1177 }
1178
1179 bnx2_set_mac_link(bp);
1180
1181 return 0;
1182}
1183
1184static int
1185bnx2_reset_phy(struct bnx2 *bp)
1186{
1187 int i;
1188 u32 reg;
1189
Michael Chanca58c3a2007-05-03 13:22:52 -07001190 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001191
1192#define PHY_RESET_MAX_WAIT 100
1193 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1194 udelay(10);
1195
Michael Chanca58c3a2007-05-03 13:22:52 -07001196 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001197 if (!(reg & BMCR_RESET)) {
1198 udelay(20);
1199 break;
1200 }
1201 }
1202 if (i == PHY_RESET_MAX_WAIT) {
1203 return -EBUSY;
1204 }
1205 return 0;
1206}
1207
1208static u32
1209bnx2_phy_get_pause_adv(struct bnx2 *bp)
1210{
1211 u32 adv = 0;
1212
1213 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1214 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1215
1216 if (bp->phy_flags & PHY_SERDES_FLAG) {
1217 adv = ADVERTISE_1000XPAUSE;
1218 }
1219 else {
1220 adv = ADVERTISE_PAUSE_CAP;
1221 }
1222 }
1223 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
1224 if (bp->phy_flags & PHY_SERDES_FLAG) {
1225 adv = ADVERTISE_1000XPSE_ASYM;
1226 }
1227 else {
1228 adv = ADVERTISE_PAUSE_ASYM;
1229 }
1230 }
1231 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
1232 if (bp->phy_flags & PHY_SERDES_FLAG) {
1233 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1234 }
1235 else {
1236 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1237 }
1238 }
1239 return adv;
1240}
1241
Michael Chan0d8a6572007-07-07 22:49:43 -07001242static int bnx2_fw_sync(struct bnx2 *, u32, int);
1243
Michael Chanb6016b72005-05-26 13:03:09 -07001244static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001245bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
1246{
1247 u32 speed_arg = 0, pause_adv;
1248
1249 pause_adv = bnx2_phy_get_pause_adv(bp);
1250
1251 if (bp->autoneg & AUTONEG_SPEED) {
1252 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1253 if (bp->advertising & ADVERTISED_10baseT_Half)
1254 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1255 if (bp->advertising & ADVERTISED_10baseT_Full)
1256 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1257 if (bp->advertising & ADVERTISED_100baseT_Half)
1258 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1259 if (bp->advertising & ADVERTISED_100baseT_Full)
1260 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1261 if (bp->advertising & ADVERTISED_1000baseT_Full)
1262 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1263 if (bp->advertising & ADVERTISED_2500baseX_Full)
1264 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1265 } else {
1266 if (bp->req_line_speed == SPEED_2500)
1267 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1268 else if (bp->req_line_speed == SPEED_1000)
1269 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1270 else if (bp->req_line_speed == SPEED_100) {
1271 if (bp->req_duplex == DUPLEX_FULL)
1272 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1273 else
1274 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1275 } else if (bp->req_line_speed == SPEED_10) {
1276 if (bp->req_duplex == DUPLEX_FULL)
1277 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1278 else
1279 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1280 }
1281 }
1282
1283 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1284 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
1285 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_1000XPSE_ASYM))
1286 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1287
1288 if (port == PORT_TP)
1289 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1290 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1291
1292 REG_WR_IND(bp, bp->shmem_base + BNX2_DRV_MB_ARG0, speed_arg);
1293
1294 spin_unlock_bh(&bp->phy_lock);
1295 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 0);
1296 spin_lock_bh(&bp->phy_lock);
1297
1298 return 0;
1299}
1300
1301static int
1302bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Michael Chanb6016b72005-05-26 13:03:09 -07001303{
Michael Chan605a9e22007-05-03 13:23:13 -07001304 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001305 u32 new_adv = 0;
1306
Michael Chan0d8a6572007-07-07 22:49:43 -07001307 if (bp->phy_flags & REMOTE_PHY_CAP_FLAG)
1308 return (bnx2_setup_remote_phy(bp, port));
1309
Michael Chanb6016b72005-05-26 13:03:09 -07001310 if (!(bp->autoneg & AUTONEG_SPEED)) {
1311 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001312 int force_link_down = 0;
1313
Michael Chan605a9e22007-05-03 13:23:13 -07001314 if (bp->req_line_speed == SPEED_2500) {
1315 if (!bnx2_test_and_enable_2g5(bp))
1316 force_link_down = 1;
1317 } else if (bp->req_line_speed == SPEED_1000) {
1318 if (bnx2_test_and_disable_2g5(bp))
1319 force_link_down = 1;
1320 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001321 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001322 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1323
Michael Chanca58c3a2007-05-03 13:22:52 -07001324 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001325 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001326 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001327
Michael Chan27a005b2007-05-03 13:23:41 -07001328 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1329 if (bp->req_line_speed == SPEED_2500)
1330 bnx2_enable_forced_2g5(bp);
1331 else if (bp->req_line_speed == SPEED_1000) {
1332 bnx2_disable_forced_2g5(bp);
1333 new_bmcr &= ~0x2000;
1334 }
1335
1336 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001337 if (bp->req_line_speed == SPEED_2500)
1338 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1339 else
1340 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001341 }
1342
Michael Chanb6016b72005-05-26 13:03:09 -07001343 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001344 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001345 new_bmcr |= BMCR_FULLDPLX;
1346 }
1347 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001348 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001349 new_bmcr &= ~BMCR_FULLDPLX;
1350 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001351 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001352 /* Force a link down visible on the other side */
1353 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001354 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001355 ~(ADVERTISE_1000XFULL |
1356 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001357 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001358 BMCR_ANRESTART | BMCR_ANENABLE);
1359
1360 bp->link_up = 0;
1361 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001362 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001363 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001364 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001365 bnx2_write_phy(bp, bp->mii_adv, adv);
1366 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001367 } else {
1368 bnx2_resolve_flow_ctrl(bp);
1369 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001370 }
1371 return 0;
1372 }
1373
Michael Chan605a9e22007-05-03 13:23:13 -07001374 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001375
Michael Chanb6016b72005-05-26 13:03:09 -07001376 if (bp->advertising & ADVERTISED_1000baseT_Full)
1377 new_adv |= ADVERTISE_1000XFULL;
1378
1379 new_adv |= bnx2_phy_get_pause_adv(bp);
1380
Michael Chanca58c3a2007-05-03 13:22:52 -07001381 bnx2_read_phy(bp, bp->mii_adv, &adv);
1382 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001383
1384 bp->serdes_an_pending = 0;
1385 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1386 /* Force a link down visible on the other side */
1387 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001388 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001389 spin_unlock_bh(&bp->phy_lock);
1390 msleep(20);
1391 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001392 }
1393
Michael Chanca58c3a2007-05-03 13:22:52 -07001394 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1395 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001396 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001397 /* Speed up link-up time when the link partner
1398 * does not autonegotiate which is very common
1399 * in blade servers. Some blade servers use
1400 * IPMI for kerboard input and it's important
1401 * to minimize link disruptions. Autoneg. involves
1402 * exchanging base pages plus 3 next pages and
1403 * normally completes in about 120 msec.
1404 */
1405 bp->current_interval = SERDES_AN_TIMEOUT;
1406 bp->serdes_an_pending = 1;
1407 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001408 } else {
1409 bnx2_resolve_flow_ctrl(bp);
1410 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001411 }
1412
1413 return 0;
1414}
1415
1416#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chandeaf3912007-07-07 22:48:00 -07001417 (bp->phy_flags & PHY_2_5G_CAPABLE_FLAG) ? \
1418 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1419 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001420
1421#define ETHTOOL_ALL_COPPER_SPEED \
1422 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1423 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1424 ADVERTISED_1000baseT_Full)
1425
1426#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1427 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001428
Michael Chanb6016b72005-05-26 13:03:09 -07001429#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1430
Michael Chandeaf3912007-07-07 22:48:00 -07001431static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001432bnx2_set_default_remote_link(struct bnx2 *bp)
1433{
1434 u32 link;
1435
1436 if (bp->phy_port == PORT_TP)
1437 link = REG_RD_IND(bp, bp->shmem_base + BNX2_RPHY_COPPER_LINK);
1438 else
1439 link = REG_RD_IND(bp, bp->shmem_base + BNX2_RPHY_SERDES_LINK);
1440
1441 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1442 bp->req_line_speed = 0;
1443 bp->autoneg |= AUTONEG_SPEED;
1444 bp->advertising = ADVERTISED_Autoneg;
1445 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1446 bp->advertising |= ADVERTISED_10baseT_Half;
1447 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1448 bp->advertising |= ADVERTISED_10baseT_Full;
1449 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1450 bp->advertising |= ADVERTISED_100baseT_Half;
1451 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1452 bp->advertising |= ADVERTISED_100baseT_Full;
1453 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1454 bp->advertising |= ADVERTISED_1000baseT_Full;
1455 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1456 bp->advertising |= ADVERTISED_2500baseX_Full;
1457 } else {
1458 bp->autoneg = 0;
1459 bp->advertising = 0;
1460 bp->req_duplex = DUPLEX_FULL;
1461 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1462 bp->req_line_speed = SPEED_10;
1463 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1464 bp->req_duplex = DUPLEX_HALF;
1465 }
1466 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1467 bp->req_line_speed = SPEED_100;
1468 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1469 bp->req_duplex = DUPLEX_HALF;
1470 }
1471 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1472 bp->req_line_speed = SPEED_1000;
1473 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1474 bp->req_line_speed = SPEED_2500;
1475 }
1476}
1477
1478static void
Michael Chandeaf3912007-07-07 22:48:00 -07001479bnx2_set_default_link(struct bnx2 *bp)
1480{
Michael Chan0d8a6572007-07-07 22:49:43 -07001481 if (bp->phy_flags & REMOTE_PHY_CAP_FLAG)
1482 return bnx2_set_default_remote_link(bp);
1483
Michael Chandeaf3912007-07-07 22:48:00 -07001484 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1485 bp->req_line_speed = 0;
1486 if (bp->phy_flags & PHY_SERDES_FLAG) {
1487 u32 reg;
1488
1489 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1490
1491 reg = REG_RD_IND(bp, bp->shmem_base + BNX2_PORT_HW_CFG_CONFIG);
1492 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1493 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1494 bp->autoneg = 0;
1495 bp->req_line_speed = bp->line_speed = SPEED_1000;
1496 bp->req_duplex = DUPLEX_FULL;
1497 }
1498 } else
1499 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1500}
1501
Michael Chan0d8a6572007-07-07 22:49:43 -07001502static void
Michael Chandf149d72007-07-07 22:51:36 -07001503bnx2_send_heart_beat(struct bnx2 *bp)
1504{
1505 u32 msg;
1506 u32 addr;
1507
1508 spin_lock(&bp->indirect_lock);
1509 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1510 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
1511 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1512 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
1513 spin_unlock(&bp->indirect_lock);
1514}
1515
1516static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001517bnx2_remote_phy_event(struct bnx2 *bp)
1518{
1519 u32 msg;
1520 u8 link_up = bp->link_up;
1521 u8 old_port;
1522
1523 msg = REG_RD_IND(bp, bp->shmem_base + BNX2_LINK_STATUS);
1524
Michael Chandf149d72007-07-07 22:51:36 -07001525 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1526 bnx2_send_heart_beat(bp);
1527
1528 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1529
Michael Chan0d8a6572007-07-07 22:49:43 -07001530 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1531 bp->link_up = 0;
1532 else {
1533 u32 speed;
1534
1535 bp->link_up = 1;
1536 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1537 bp->duplex = DUPLEX_FULL;
1538 switch (speed) {
1539 case BNX2_LINK_STATUS_10HALF:
1540 bp->duplex = DUPLEX_HALF;
1541 case BNX2_LINK_STATUS_10FULL:
1542 bp->line_speed = SPEED_10;
1543 break;
1544 case BNX2_LINK_STATUS_100HALF:
1545 bp->duplex = DUPLEX_HALF;
1546 case BNX2_LINK_STATUS_100BASE_T4:
1547 case BNX2_LINK_STATUS_100FULL:
1548 bp->line_speed = SPEED_100;
1549 break;
1550 case BNX2_LINK_STATUS_1000HALF:
1551 bp->duplex = DUPLEX_HALF;
1552 case BNX2_LINK_STATUS_1000FULL:
1553 bp->line_speed = SPEED_1000;
1554 break;
1555 case BNX2_LINK_STATUS_2500HALF:
1556 bp->duplex = DUPLEX_HALF;
1557 case BNX2_LINK_STATUS_2500FULL:
1558 bp->line_speed = SPEED_2500;
1559 break;
1560 default:
1561 bp->line_speed = 0;
1562 break;
1563 }
1564
1565 spin_lock(&bp->phy_lock);
1566 bp->flow_ctrl = 0;
1567 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
1568 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1569 if (bp->duplex == DUPLEX_FULL)
1570 bp->flow_ctrl = bp->req_flow_ctrl;
1571 } else {
1572 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
1573 bp->flow_ctrl |= FLOW_CTRL_TX;
1574 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
1575 bp->flow_ctrl |= FLOW_CTRL_RX;
1576 }
1577
1578 old_port = bp->phy_port;
1579 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
1580 bp->phy_port = PORT_FIBRE;
1581 else
1582 bp->phy_port = PORT_TP;
1583
1584 if (old_port != bp->phy_port)
1585 bnx2_set_default_link(bp);
1586
1587 spin_unlock(&bp->phy_lock);
1588 }
1589 if (bp->link_up != link_up)
1590 bnx2_report_link(bp);
1591
1592 bnx2_set_mac_link(bp);
1593}
1594
1595static int
1596bnx2_set_remote_link(struct bnx2 *bp)
1597{
1598 u32 evt_code;
1599
1600 evt_code = REG_RD_IND(bp, bp->shmem_base + BNX2_FW_EVT_CODE_MB);
1601 switch (evt_code) {
1602 case BNX2_FW_EVT_CODE_LINK_EVENT:
1603 bnx2_remote_phy_event(bp);
1604 break;
1605 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
1606 default:
Michael Chandf149d72007-07-07 22:51:36 -07001607 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07001608 break;
1609 }
1610 return 0;
1611}
1612
Michael Chanb6016b72005-05-26 13:03:09 -07001613static int
1614bnx2_setup_copper_phy(struct bnx2 *bp)
1615{
1616 u32 bmcr;
1617 u32 new_bmcr;
1618
Michael Chanca58c3a2007-05-03 13:22:52 -07001619 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001620
1621 if (bp->autoneg & AUTONEG_SPEED) {
1622 u32 adv_reg, adv1000_reg;
1623 u32 new_adv_reg = 0;
1624 u32 new_adv1000_reg = 0;
1625
Michael Chanca58c3a2007-05-03 13:22:52 -07001626 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001627 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
1628 ADVERTISE_PAUSE_ASYM);
1629
1630 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
1631 adv1000_reg &= PHY_ALL_1000_SPEED;
1632
1633 if (bp->advertising & ADVERTISED_10baseT_Half)
1634 new_adv_reg |= ADVERTISE_10HALF;
1635 if (bp->advertising & ADVERTISED_10baseT_Full)
1636 new_adv_reg |= ADVERTISE_10FULL;
1637 if (bp->advertising & ADVERTISED_100baseT_Half)
1638 new_adv_reg |= ADVERTISE_100HALF;
1639 if (bp->advertising & ADVERTISED_100baseT_Full)
1640 new_adv_reg |= ADVERTISE_100FULL;
1641 if (bp->advertising & ADVERTISED_1000baseT_Full)
1642 new_adv1000_reg |= ADVERTISE_1000FULL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001643
Michael Chanb6016b72005-05-26 13:03:09 -07001644 new_adv_reg |= ADVERTISE_CSMA;
1645
1646 new_adv_reg |= bnx2_phy_get_pause_adv(bp);
1647
1648 if ((adv1000_reg != new_adv1000_reg) ||
1649 (adv_reg != new_adv_reg) ||
1650 ((bmcr & BMCR_ANENABLE) == 0)) {
1651
Michael Chanca58c3a2007-05-03 13:22:52 -07001652 bnx2_write_phy(bp, bp->mii_adv, new_adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001653 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
Michael Chanca58c3a2007-05-03 13:22:52 -07001654 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001655 BMCR_ANENABLE);
1656 }
1657 else if (bp->link_up) {
1658 /* Flow ctrl may have changed from auto to forced */
1659 /* or vice-versa. */
1660
1661 bnx2_resolve_flow_ctrl(bp);
1662 bnx2_set_mac_link(bp);
1663 }
1664 return 0;
1665 }
1666
1667 new_bmcr = 0;
1668 if (bp->req_line_speed == SPEED_100) {
1669 new_bmcr |= BMCR_SPEED100;
1670 }
1671 if (bp->req_duplex == DUPLEX_FULL) {
1672 new_bmcr |= BMCR_FULLDPLX;
1673 }
1674 if (new_bmcr != bmcr) {
1675 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07001676
Michael Chanca58c3a2007-05-03 13:22:52 -07001677 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
1678 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001679
Michael Chanb6016b72005-05-26 13:03:09 -07001680 if (bmsr & BMSR_LSTATUS) {
1681 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07001682 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08001683 spin_unlock_bh(&bp->phy_lock);
1684 msleep(50);
1685 spin_lock_bh(&bp->phy_lock);
1686
Michael Chanca58c3a2007-05-03 13:22:52 -07001687 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
1688 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07001689 }
1690
Michael Chanca58c3a2007-05-03 13:22:52 -07001691 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001692
1693 /* Normally, the new speed is setup after the link has
1694 * gone down and up again. In some cases, link will not go
1695 * down so we need to set up the new speed here.
1696 */
1697 if (bmsr & BMSR_LSTATUS) {
1698 bp->line_speed = bp->req_line_speed;
1699 bp->duplex = bp->req_duplex;
1700 bnx2_resolve_flow_ctrl(bp);
1701 bnx2_set_mac_link(bp);
1702 }
Michael Chan27a005b2007-05-03 13:23:41 -07001703 } else {
1704 bnx2_resolve_flow_ctrl(bp);
1705 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001706 }
1707 return 0;
1708}
1709
1710static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001711bnx2_setup_phy(struct bnx2 *bp, u8 port)
Michael Chanb6016b72005-05-26 13:03:09 -07001712{
1713 if (bp->loopback == MAC_LOOPBACK)
1714 return 0;
1715
1716 if (bp->phy_flags & PHY_SERDES_FLAG) {
Michael Chan0d8a6572007-07-07 22:49:43 -07001717 return (bnx2_setup_serdes_phy(bp, port));
Michael Chanb6016b72005-05-26 13:03:09 -07001718 }
1719 else {
1720 return (bnx2_setup_copper_phy(bp));
1721 }
1722}
1723
1724static int
Michael Chan27a005b2007-05-03 13:23:41 -07001725bnx2_init_5709s_phy(struct bnx2 *bp)
1726{
1727 u32 val;
1728
1729 bp->mii_bmcr = MII_BMCR + 0x10;
1730 bp->mii_bmsr = MII_BMSR + 0x10;
1731 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
1732 bp->mii_adv = MII_ADVERTISE + 0x10;
1733 bp->mii_lpa = MII_LPA + 0x10;
1734 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
1735
1736 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
1737 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
1738
1739 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1740 bnx2_reset_phy(bp);
1741
1742 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
1743
1744 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
1745 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
1746 val |= MII_BNX2_SD_1000XCTL1_FIBER;
1747 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
1748
1749 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1750 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
1751 if (bp->phy_flags & PHY_2_5G_CAPABLE_FLAG)
1752 val |= BCM5708S_UP1_2G5;
1753 else
1754 val &= ~BCM5708S_UP1_2G5;
1755 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
1756
1757 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
1758 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
1759 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
1760 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
1761
1762 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
1763
1764 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
1765 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
1766 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
1767
1768 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1769
1770 return 0;
1771}
1772
1773static int
Michael Chan5b0c76a2005-11-04 08:45:49 -08001774bnx2_init_5708s_phy(struct bnx2 *bp)
1775{
1776 u32 val;
1777
Michael Chan27a005b2007-05-03 13:23:41 -07001778 bnx2_reset_phy(bp);
1779
1780 bp->mii_up1 = BCM5708S_UP1;
1781
Michael Chan5b0c76a2005-11-04 08:45:49 -08001782 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
1783 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
1784 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
1785
1786 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
1787 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
1788 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
1789
1790 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
1791 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
1792 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
1793
1794 if (bp->phy_flags & PHY_2_5G_CAPABLE_FLAG) {
1795 bnx2_read_phy(bp, BCM5708S_UP1, &val);
1796 val |= BCM5708S_UP1_2G5;
1797 bnx2_write_phy(bp, BCM5708S_UP1, val);
1798 }
1799
1800 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
Michael Chandda1e392006-01-23 16:08:14 -08001801 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
1802 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001803 /* increase tx signal amplitude */
1804 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
1805 BCM5708S_BLK_ADDR_TX_MISC);
1806 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
1807 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
1808 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
1809 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
1810 }
1811
Michael Chane3648b32005-11-04 08:51:21 -08001812 val = REG_RD_IND(bp, bp->shmem_base + BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001813 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
1814
1815 if (val) {
1816 u32 is_backplane;
1817
Michael Chane3648b32005-11-04 08:51:21 -08001818 is_backplane = REG_RD_IND(bp, bp->shmem_base +
Michael Chan5b0c76a2005-11-04 08:45:49 -08001819 BNX2_SHARED_HW_CFG_CONFIG);
1820 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
1821 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
1822 BCM5708S_BLK_ADDR_TX_MISC);
1823 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
1824 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
1825 BCM5708S_BLK_ADDR_DIG);
1826 }
1827 }
1828 return 0;
1829}
1830
1831static int
1832bnx2_init_5706s_phy(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -07001833{
Michael Chan27a005b2007-05-03 13:23:41 -07001834 bnx2_reset_phy(bp);
1835
Michael Chanb6016b72005-05-26 13:03:09 -07001836 bp->phy_flags &= ~PHY_PARALLEL_DETECT_FLAG;
1837
Michael Chan59b47d82006-11-19 14:10:45 -08001838 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1839 REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07001840
1841 if (bp->dev->mtu > 1500) {
1842 u32 val;
1843
1844 /* Set extended packet length bit */
1845 bnx2_write_phy(bp, 0x18, 0x7);
1846 bnx2_read_phy(bp, 0x18, &val);
1847 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
1848
1849 bnx2_write_phy(bp, 0x1c, 0x6c00);
1850 bnx2_read_phy(bp, 0x1c, &val);
1851 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
1852 }
1853 else {
1854 u32 val;
1855
1856 bnx2_write_phy(bp, 0x18, 0x7);
1857 bnx2_read_phy(bp, 0x18, &val);
1858 bnx2_write_phy(bp, 0x18, val & ~0x4007);
1859
1860 bnx2_write_phy(bp, 0x1c, 0x6c00);
1861 bnx2_read_phy(bp, 0x1c, &val);
1862 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
1863 }
1864
1865 return 0;
1866}
1867
1868static int
1869bnx2_init_copper_phy(struct bnx2 *bp)
1870{
Michael Chan5b0c76a2005-11-04 08:45:49 -08001871 u32 val;
1872
Michael Chan27a005b2007-05-03 13:23:41 -07001873 bnx2_reset_phy(bp);
1874
Michael Chanb6016b72005-05-26 13:03:09 -07001875 if (bp->phy_flags & PHY_CRC_FIX_FLAG) {
1876 bnx2_write_phy(bp, 0x18, 0x0c00);
1877 bnx2_write_phy(bp, 0x17, 0x000a);
1878 bnx2_write_phy(bp, 0x15, 0x310b);
1879 bnx2_write_phy(bp, 0x17, 0x201f);
1880 bnx2_write_phy(bp, 0x15, 0x9506);
1881 bnx2_write_phy(bp, 0x17, 0x401f);
1882 bnx2_write_phy(bp, 0x15, 0x14e2);
1883 bnx2_write_phy(bp, 0x18, 0x0400);
1884 }
1885
Michael Chanb659f442007-02-02 00:46:35 -08001886 if (bp->phy_flags & PHY_DIS_EARLY_DAC_FLAG) {
1887 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
1888 MII_BNX2_DSP_EXPAND_REG | 0x8);
1889 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1890 val &= ~(1 << 8);
1891 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
1892 }
1893
Michael Chanb6016b72005-05-26 13:03:09 -07001894 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07001895 /* Set extended packet length bit */
1896 bnx2_write_phy(bp, 0x18, 0x7);
1897 bnx2_read_phy(bp, 0x18, &val);
1898 bnx2_write_phy(bp, 0x18, val | 0x4000);
1899
1900 bnx2_read_phy(bp, 0x10, &val);
1901 bnx2_write_phy(bp, 0x10, val | 0x1);
1902 }
1903 else {
Michael Chanb6016b72005-05-26 13:03:09 -07001904 bnx2_write_phy(bp, 0x18, 0x7);
1905 bnx2_read_phy(bp, 0x18, &val);
1906 bnx2_write_phy(bp, 0x18, val & ~0x4007);
1907
1908 bnx2_read_phy(bp, 0x10, &val);
1909 bnx2_write_phy(bp, 0x10, val & ~0x1);
1910 }
1911
Michael Chan5b0c76a2005-11-04 08:45:49 -08001912 /* ethernet@wirespeed */
1913 bnx2_write_phy(bp, 0x18, 0x7007);
1914 bnx2_read_phy(bp, 0x18, &val);
1915 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
Michael Chanb6016b72005-05-26 13:03:09 -07001916 return 0;
1917}
1918
1919
1920static int
1921bnx2_init_phy(struct bnx2 *bp)
1922{
1923 u32 val;
1924 int rc = 0;
1925
1926 bp->phy_flags &= ~PHY_INT_MODE_MASK_FLAG;
1927 bp->phy_flags |= PHY_INT_MODE_LINK_READY_FLAG;
1928
Michael Chanca58c3a2007-05-03 13:22:52 -07001929 bp->mii_bmcr = MII_BMCR;
1930 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07001931 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07001932 bp->mii_adv = MII_ADVERTISE;
1933 bp->mii_lpa = MII_LPA;
1934
Michael Chanb6016b72005-05-26 13:03:09 -07001935 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
1936
Michael Chan0d8a6572007-07-07 22:49:43 -07001937 if (bp->phy_flags & REMOTE_PHY_CAP_FLAG)
1938 goto setup_phy;
1939
Michael Chanb6016b72005-05-26 13:03:09 -07001940 bnx2_read_phy(bp, MII_PHYSID1, &val);
1941 bp->phy_id = val << 16;
1942 bnx2_read_phy(bp, MII_PHYSID2, &val);
1943 bp->phy_id |= val & 0xffff;
1944
1945 if (bp->phy_flags & PHY_SERDES_FLAG) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001946 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1947 rc = bnx2_init_5706s_phy(bp);
1948 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
1949 rc = bnx2_init_5708s_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001950 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
1951 rc = bnx2_init_5709s_phy(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001952 }
1953 else {
1954 rc = bnx2_init_copper_phy(bp);
1955 }
1956
Michael Chan0d8a6572007-07-07 22:49:43 -07001957setup_phy:
1958 if (!rc)
1959 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07001960
1961 return rc;
1962}
1963
1964static int
1965bnx2_set_mac_loopback(struct bnx2 *bp)
1966{
1967 u32 mac_mode;
1968
1969 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
1970 mac_mode &= ~BNX2_EMAC_MODE_PORT;
1971 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
1972 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
1973 bp->link_up = 1;
1974 return 0;
1975}
1976
Michael Chanbc5a0692006-01-23 16:13:22 -08001977static int bnx2_test_link(struct bnx2 *);
1978
1979static int
1980bnx2_set_phy_loopback(struct bnx2 *bp)
1981{
1982 u32 mac_mode;
1983 int rc, i;
1984
1985 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07001986 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08001987 BMCR_SPEED1000);
1988 spin_unlock_bh(&bp->phy_lock);
1989 if (rc)
1990 return rc;
1991
1992 for (i = 0; i < 10; i++) {
1993 if (bnx2_test_link(bp) == 0)
1994 break;
Michael Chan80be4432006-11-19 14:07:28 -08001995 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08001996 }
1997
1998 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
1999 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2000 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002001 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002002
2003 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
2004 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2005 bp->link_up = 1;
2006 return 0;
2007}
2008
Michael Chanb6016b72005-05-26 13:03:09 -07002009static int
Michael Chanb090ae22006-01-23 16:07:10 -08002010bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002011{
2012 int i;
2013 u32 val;
2014
Michael Chanb6016b72005-05-26 13:03:09 -07002015 bp->fw_wr_seq++;
2016 msg_data |= bp->fw_wr_seq;
2017
Michael Chane3648b32005-11-04 08:51:21 -08002018 REG_WR_IND(bp, bp->shmem_base + BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002019
2020 /* wait for an acknowledgement. */
Michael Chanb090ae22006-01-23 16:07:10 -08002021 for (i = 0; i < (FW_ACK_TIME_OUT_MS / 10); i++) {
2022 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002023
Michael Chane3648b32005-11-04 08:51:21 -08002024 val = REG_RD_IND(bp, bp->shmem_base + BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002025
2026 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2027 break;
2028 }
Michael Chanb090ae22006-01-23 16:07:10 -08002029 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2030 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002031
2032 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002033 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
2034 if (!silent)
2035 printk(KERN_ERR PFX "fw sync timeout, reset code = "
2036 "%x\n", msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002037
2038 msg_data &= ~BNX2_DRV_MSG_CODE;
2039 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2040
Michael Chane3648b32005-11-04 08:51:21 -08002041 REG_WR_IND(bp, bp->shmem_base + BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002042
Michael Chanb6016b72005-05-26 13:03:09 -07002043 return -EBUSY;
2044 }
2045
Michael Chanb090ae22006-01-23 16:07:10 -08002046 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2047 return -EIO;
2048
Michael Chanb6016b72005-05-26 13:03:09 -07002049 return 0;
2050}
2051
Michael Chan59b47d82006-11-19 14:10:45 -08002052static int
2053bnx2_init_5709_context(struct bnx2 *bp)
2054{
2055 int i, ret = 0;
2056 u32 val;
2057
2058 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
2059 val |= (BCM_PAGE_BITS - 8) << 16;
2060 REG_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002061 for (i = 0; i < 10; i++) {
2062 val = REG_RD(bp, BNX2_CTX_COMMAND);
2063 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2064 break;
2065 udelay(2);
2066 }
2067 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2068 return -EBUSY;
2069
Michael Chan59b47d82006-11-19 14:10:45 -08002070 for (i = 0; i < bp->ctx_pages; i++) {
2071 int j;
2072
2073 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2074 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2075 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2076 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2077 (u64) bp->ctx_blk_mapping[i] >> 32);
2078 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2079 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
2080 for (j = 0; j < 10; j++) {
2081
2082 val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
2083 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2084 break;
2085 udelay(5);
2086 }
2087 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2088 ret = -EBUSY;
2089 break;
2090 }
2091 }
2092 return ret;
2093}
2094
Michael Chanb6016b72005-05-26 13:03:09 -07002095static void
2096bnx2_init_context(struct bnx2 *bp)
2097{
2098 u32 vcid;
2099
2100 vcid = 96;
2101 while (vcid) {
2102 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002103 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002104
2105 vcid--;
2106
2107 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
2108 u32 new_vcid;
2109
2110 vcid_addr = GET_PCID_ADDR(vcid);
2111 if (vcid & 0x8) {
2112 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2113 }
2114 else {
2115 new_vcid = vcid;
2116 }
2117 pcid_addr = GET_PCID_ADDR(new_vcid);
2118 }
2119 else {
2120 vcid_addr = GET_CID_ADDR(vcid);
2121 pcid_addr = vcid_addr;
2122 }
2123
Michael Chan7947b202007-06-04 21:17:10 -07002124 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2125 vcid_addr += (i << PHY_CTX_SHIFT);
2126 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002127
Michael Chan7947b202007-06-04 21:17:10 -07002128 REG_WR(bp, BNX2_CTX_VIRT_ADDR, 0x00);
2129 REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
2130
2131 /* Zero out the context. */
2132 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
2133 CTX_WR(bp, 0x00, offset, 0);
2134
2135 REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
2136 REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07002137 }
Michael Chanb6016b72005-05-26 13:03:09 -07002138 }
2139}
2140
2141static int
2142bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2143{
2144 u16 *good_mbuf;
2145 u32 good_mbuf_cnt;
2146 u32 val;
2147
2148 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
2149 if (good_mbuf == NULL) {
2150 printk(KERN_ERR PFX "Failed to allocate memory in "
2151 "bnx2_alloc_bad_rbuf\n");
2152 return -ENOMEM;
2153 }
2154
2155 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
2156 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2157
2158 good_mbuf_cnt = 0;
2159
2160 /* Allocate a bunch of mbufs and save the good ones in an array. */
2161 val = REG_RD_IND(bp, BNX2_RBUF_STATUS1);
2162 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
2163 REG_WR_IND(bp, BNX2_RBUF_COMMAND, BNX2_RBUF_COMMAND_ALLOC_REQ);
2164
2165 val = REG_RD_IND(bp, BNX2_RBUF_FW_BUF_ALLOC);
2166
2167 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2168
2169 /* The addresses with Bit 9 set are bad memory blocks. */
2170 if (!(val & (1 << 9))) {
2171 good_mbuf[good_mbuf_cnt] = (u16) val;
2172 good_mbuf_cnt++;
2173 }
2174
2175 val = REG_RD_IND(bp, BNX2_RBUF_STATUS1);
2176 }
2177
2178 /* Free the good ones back to the mbuf pool thus discarding
2179 * all the bad ones. */
2180 while (good_mbuf_cnt) {
2181 good_mbuf_cnt--;
2182
2183 val = good_mbuf[good_mbuf_cnt];
2184 val = (val << 9) | val | 1;
2185
2186 REG_WR_IND(bp, BNX2_RBUF_FW_BUF_FREE, val);
2187 }
2188 kfree(good_mbuf);
2189 return 0;
2190}
2191
2192static void
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002193bnx2_set_mac_addr(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -07002194{
2195 u32 val;
2196 u8 *mac_addr = bp->dev->dev_addr;
2197
2198 val = (mac_addr[0] << 8) | mac_addr[1];
2199
2200 REG_WR(bp, BNX2_EMAC_MAC_MATCH0, val);
2201
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002202 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002203 (mac_addr[4] << 8) | mac_addr[5];
2204
2205 REG_WR(bp, BNX2_EMAC_MAC_MATCH1, val);
2206}
2207
2208static inline int
2209bnx2_alloc_rx_skb(struct bnx2 *bp, u16 index)
2210{
2211 struct sk_buff *skb;
2212 struct sw_bd *rx_buf = &bp->rx_buf_ring[index];
2213 dma_addr_t mapping;
Michael Chan13daffa2006-03-20 17:49:20 -08002214 struct rx_bd *rxbd = &bp->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002215 unsigned long align;
2216
Michael Chan932f3772006-08-15 01:39:36 -07002217 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
Michael Chanb6016b72005-05-26 13:03:09 -07002218 if (skb == NULL) {
2219 return -ENOMEM;
2220 }
2221
Michael Chan59b47d82006-11-19 14:10:45 -08002222 if (unlikely((align = (unsigned long) skb->data & (BNX2_RX_ALIGN - 1))))
2223 skb_reserve(skb, BNX2_RX_ALIGN - align);
Michael Chanb6016b72005-05-26 13:03:09 -07002224
Michael Chanb6016b72005-05-26 13:03:09 -07002225 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_use_size,
2226 PCI_DMA_FROMDEVICE);
2227
2228 rx_buf->skb = skb;
2229 pci_unmap_addr_set(rx_buf, mapping, mapping);
2230
2231 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2232 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2233
2234 bp->rx_prod_bseq += bp->rx_buf_use_size;
2235
2236 return 0;
2237}
2238
Michael Chanda3e4fb2007-05-03 13:24:23 -07002239static int
2240bnx2_phy_event_is_set(struct bnx2 *bp, u32 event)
2241{
2242 struct status_block *sblk = bp->status_blk;
2243 u32 new_link_state, old_link_state;
2244 int is_set = 1;
2245
2246 new_link_state = sblk->status_attn_bits & event;
2247 old_link_state = sblk->status_attn_bits_ack & event;
2248 if (new_link_state != old_link_state) {
2249 if (new_link_state)
2250 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
2251 else
2252 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
2253 } else
2254 is_set = 0;
2255
2256 return is_set;
2257}
2258
Michael Chanb6016b72005-05-26 13:03:09 -07002259static void
2260bnx2_phy_int(struct bnx2 *bp)
2261{
Michael Chanda3e4fb2007-05-03 13:24:23 -07002262 if (bnx2_phy_event_is_set(bp, STATUS_ATTN_BITS_LINK_STATE)) {
2263 spin_lock(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07002264 bnx2_set_link(bp);
Michael Chanda3e4fb2007-05-03 13:24:23 -07002265 spin_unlock(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07002266 }
Michael Chan0d8a6572007-07-07 22:49:43 -07002267 if (bnx2_phy_event_is_set(bp, STATUS_ATTN_BITS_TIMER_ABORT))
2268 bnx2_set_remote_link(bp);
2269
Michael Chanb6016b72005-05-26 13:03:09 -07002270}
2271
2272static void
2273bnx2_tx_int(struct bnx2 *bp)
2274{
Michael Chanf4e418f2005-11-04 08:53:48 -08002275 struct status_block *sblk = bp->status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -07002276 u16 hw_cons, sw_cons, sw_ring_cons;
2277 int tx_free_bd = 0;
2278
Michael Chanf4e418f2005-11-04 08:53:48 -08002279 hw_cons = bp->hw_tx_cons = sblk->status_tx_quick_consumer_index0;
Michael Chanb6016b72005-05-26 13:03:09 -07002280 if ((hw_cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT) {
2281 hw_cons++;
2282 }
2283 sw_cons = bp->tx_cons;
2284
2285 while (sw_cons != hw_cons) {
2286 struct sw_bd *tx_buf;
2287 struct sk_buff *skb;
2288 int i, last;
2289
2290 sw_ring_cons = TX_RING_IDX(sw_cons);
2291
2292 tx_buf = &bp->tx_buf_ring[sw_ring_cons];
2293 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002294
Michael Chanb6016b72005-05-26 13:03:09 -07002295 /* partial BD completions possible with TSO packets */
Herbert Xu89114af2006-07-08 13:34:32 -07002296 if (skb_is_gso(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002297 u16 last_idx, last_ring_idx;
2298
2299 last_idx = sw_cons +
2300 skb_shinfo(skb)->nr_frags + 1;
2301 last_ring_idx = sw_ring_cons +
2302 skb_shinfo(skb)->nr_frags + 1;
2303 if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
2304 last_idx++;
2305 }
2306 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2307 break;
2308 }
2309 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002310
Michael Chanb6016b72005-05-26 13:03:09 -07002311 pci_unmap_single(bp->pdev, pci_unmap_addr(tx_buf, mapping),
2312 skb_headlen(skb), PCI_DMA_TODEVICE);
2313
2314 tx_buf->skb = NULL;
2315 last = skb_shinfo(skb)->nr_frags;
2316
2317 for (i = 0; i < last; i++) {
2318 sw_cons = NEXT_TX_BD(sw_cons);
2319
2320 pci_unmap_page(bp->pdev,
2321 pci_unmap_addr(
2322 &bp->tx_buf_ring[TX_RING_IDX(sw_cons)],
2323 mapping),
2324 skb_shinfo(skb)->frags[i].size,
2325 PCI_DMA_TODEVICE);
2326 }
2327
2328 sw_cons = NEXT_TX_BD(sw_cons);
2329
2330 tx_free_bd += last + 1;
2331
Michael Chan745720e2006-06-29 12:37:41 -07002332 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07002333
Michael Chanf4e418f2005-11-04 08:53:48 -08002334 hw_cons = bp->hw_tx_cons =
2335 sblk->status_tx_quick_consumer_index0;
2336
Michael Chanb6016b72005-05-26 13:03:09 -07002337 if ((hw_cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT) {
2338 hw_cons++;
2339 }
2340 }
2341
Michael Chane89bbf12005-08-25 15:36:58 -07002342 bp->tx_cons = sw_cons;
Michael Chan2f8af122006-08-15 01:39:10 -07002343 /* Need to make the tx_cons update visible to bnx2_start_xmit()
2344 * before checking for netif_queue_stopped(). Without the
2345 * memory barrier, there is a small possibility that bnx2_start_xmit()
2346 * will miss it and cause the queue to be stopped forever.
2347 */
2348 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002349
Michael Chan2f8af122006-08-15 01:39:10 -07002350 if (unlikely(netif_queue_stopped(bp->dev)) &&
2351 (bnx2_tx_avail(bp) > bp->tx_wake_thresh)) {
2352 netif_tx_lock(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -07002353 if ((netif_queue_stopped(bp->dev)) &&
Michael Chan2f8af122006-08-15 01:39:10 -07002354 (bnx2_tx_avail(bp) > bp->tx_wake_thresh))
Michael Chanb6016b72005-05-26 13:03:09 -07002355 netif_wake_queue(bp->dev);
Michael Chan2f8af122006-08-15 01:39:10 -07002356 netif_tx_unlock(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -07002357 }
Michael Chanb6016b72005-05-26 13:03:09 -07002358}
2359
2360static inline void
2361bnx2_reuse_rx_skb(struct bnx2 *bp, struct sk_buff *skb,
2362 u16 cons, u16 prod)
2363{
Michael Chan236b6392006-03-20 17:49:02 -08002364 struct sw_bd *cons_rx_buf, *prod_rx_buf;
2365 struct rx_bd *cons_bd, *prod_bd;
2366
2367 cons_rx_buf = &bp->rx_buf_ring[cons];
2368 prod_rx_buf = &bp->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002369
2370 pci_dma_sync_single_for_device(bp->pdev,
2371 pci_unmap_addr(cons_rx_buf, mapping),
2372 bp->rx_offset + RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
2373
Michael Chan236b6392006-03-20 17:49:02 -08002374 bp->rx_prod_bseq += bp->rx_buf_use_size;
2375
2376 prod_rx_buf->skb = skb;
2377
2378 if (cons == prod)
2379 return;
2380
Michael Chanb6016b72005-05-26 13:03:09 -07002381 pci_unmap_addr_set(prod_rx_buf, mapping,
2382 pci_unmap_addr(cons_rx_buf, mapping));
2383
Michael Chan3fdfcc22006-03-20 17:49:49 -08002384 cons_bd = &bp->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2385 prod_bd = &bp->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08002386 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2387 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07002388}
2389
2390static int
2391bnx2_rx_int(struct bnx2 *bp, int budget)
2392{
Michael Chanf4e418f2005-11-04 08:53:48 -08002393 struct status_block *sblk = bp->status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -07002394 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
2395 struct l2_fhdr *rx_hdr;
2396 int rx_pkt = 0;
2397
Michael Chanf4e418f2005-11-04 08:53:48 -08002398 hw_cons = bp->hw_rx_cons = sblk->status_rx_quick_consumer_index0;
Michael Chanb6016b72005-05-26 13:03:09 -07002399 if ((hw_cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT) {
2400 hw_cons++;
2401 }
2402 sw_cons = bp->rx_cons;
2403 sw_prod = bp->rx_prod;
2404
2405 /* Memory barrier necessary as speculative reads of the rx
2406 * buffer can be ahead of the index in the status block
2407 */
2408 rmb();
2409 while (sw_cons != hw_cons) {
2410 unsigned int len;
Michael Chanade2bfe2006-01-23 16:09:51 -08002411 u32 status;
Michael Chanb6016b72005-05-26 13:03:09 -07002412 struct sw_bd *rx_buf;
2413 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08002414 dma_addr_t dma_addr;
Michael Chanb6016b72005-05-26 13:03:09 -07002415
2416 sw_ring_cons = RX_RING_IDX(sw_cons);
2417 sw_ring_prod = RX_RING_IDX(sw_prod);
2418
2419 rx_buf = &bp->rx_buf_ring[sw_ring_cons];
2420 skb = rx_buf->skb;
Michael Chan236b6392006-03-20 17:49:02 -08002421
2422 rx_buf->skb = NULL;
2423
2424 dma_addr = pci_unmap_addr(rx_buf, mapping);
2425
2426 pci_dma_sync_single_for_cpu(bp->pdev, dma_addr,
Michael Chanb6016b72005-05-26 13:03:09 -07002427 bp->rx_offset + RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
2428
2429 rx_hdr = (struct l2_fhdr *) skb->data;
2430 len = rx_hdr->l2_fhdr_pkt_len - 4;
2431
Michael Chanade2bfe2006-01-23 16:09:51 -08002432 if ((status = rx_hdr->l2_fhdr_status) &
Michael Chanb6016b72005-05-26 13:03:09 -07002433 (L2_FHDR_ERRORS_BAD_CRC |
2434 L2_FHDR_ERRORS_PHY_DECODE |
2435 L2_FHDR_ERRORS_ALIGNMENT |
2436 L2_FHDR_ERRORS_TOO_SHORT |
2437 L2_FHDR_ERRORS_GIANT_FRAME)) {
2438
2439 goto reuse_rx;
2440 }
2441
2442 /* Since we don't have a jumbo ring, copy small packets
2443 * if mtu > 1500
2444 */
2445 if ((bp->dev->mtu > 1500) && (len <= RX_COPY_THRESH)) {
2446 struct sk_buff *new_skb;
2447
Michael Chan932f3772006-08-15 01:39:36 -07002448 new_skb = netdev_alloc_skb(bp->dev, len + 2);
Michael Chanb6016b72005-05-26 13:03:09 -07002449 if (new_skb == NULL)
2450 goto reuse_rx;
2451
2452 /* aligned copy */
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002453 skb_copy_from_linear_data_offset(skb, bp->rx_offset - 2,
2454 new_skb->data, len + 2);
Michael Chanb6016b72005-05-26 13:03:09 -07002455 skb_reserve(new_skb, 2);
2456 skb_put(new_skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07002457
2458 bnx2_reuse_rx_skb(bp, skb,
2459 sw_ring_cons, sw_ring_prod);
2460
2461 skb = new_skb;
2462 }
2463 else if (bnx2_alloc_rx_skb(bp, sw_ring_prod) == 0) {
Michael Chan236b6392006-03-20 17:49:02 -08002464 pci_unmap_single(bp->pdev, dma_addr,
Michael Chanb6016b72005-05-26 13:03:09 -07002465 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
2466
2467 skb_reserve(skb, bp->rx_offset);
2468 skb_put(skb, len);
2469 }
2470 else {
2471reuse_rx:
2472 bnx2_reuse_rx_skb(bp, skb,
2473 sw_ring_cons, sw_ring_prod);
2474 goto next_rx;
2475 }
2476
2477 skb->protocol = eth_type_trans(skb, bp->dev);
2478
2479 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07002480 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002481
Michael Chan745720e2006-06-29 12:37:41 -07002482 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07002483 goto next_rx;
2484
2485 }
2486
Michael Chanb6016b72005-05-26 13:03:09 -07002487 skb->ip_summed = CHECKSUM_NONE;
2488 if (bp->rx_csum &&
2489 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
2490 L2_FHDR_STATUS_UDP_DATAGRAM))) {
2491
Michael Chanade2bfe2006-01-23 16:09:51 -08002492 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
2493 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07002494 skb->ip_summed = CHECKSUM_UNNECESSARY;
2495 }
2496
2497#ifdef BCM_VLAN
2498 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) && (bp->vlgrp != 0)) {
2499 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
2500 rx_hdr->l2_fhdr_vlan_tag);
2501 }
2502 else
2503#endif
2504 netif_receive_skb(skb);
2505
2506 bp->dev->last_rx = jiffies;
2507 rx_pkt++;
2508
2509next_rx:
Michael Chanb6016b72005-05-26 13:03:09 -07002510 sw_cons = NEXT_RX_BD(sw_cons);
2511 sw_prod = NEXT_RX_BD(sw_prod);
2512
2513 if ((rx_pkt == budget))
2514 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08002515
2516 /* Refresh hw_cons to see if there is new work */
2517 if (sw_cons == hw_cons) {
2518 hw_cons = bp->hw_rx_cons =
2519 sblk->status_rx_quick_consumer_index0;
2520 if ((hw_cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT)
2521 hw_cons++;
2522 rmb();
2523 }
Michael Chanb6016b72005-05-26 13:03:09 -07002524 }
2525 bp->rx_cons = sw_cons;
2526 bp->rx_prod = sw_prod;
2527
2528 REG_WR16(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_BDIDX, sw_prod);
2529
2530 REG_WR(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_BSEQ, bp->rx_prod_bseq);
2531
2532 mmiowb();
2533
2534 return rx_pkt;
2535
2536}
2537
2538/* MSI ISR - The only difference between this and the INTx ISR
2539 * is that the MSI interrupt is always serviced.
2540 */
2541static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01002542bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07002543{
2544 struct net_device *dev = dev_instance;
Michael Chan972ec0d2006-01-23 16:12:43 -08002545 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07002546
Michael Chanc921e4c2005-09-08 13:15:32 -07002547 prefetch(bp->status_blk);
Michael Chanb6016b72005-05-26 13:03:09 -07002548 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
2549 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
2550 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
2551
2552 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07002553 if (unlikely(atomic_read(&bp->intr_sem) != 0))
2554 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07002555
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002556 netif_rx_schedule(dev, &bp->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07002557
Michael Chan73eef4c2005-08-25 15:39:15 -07002558 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07002559}
2560
2561static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07002562bnx2_msi_1shot(int irq, void *dev_instance)
2563{
2564 struct net_device *dev = dev_instance;
2565 struct bnx2 *bp = netdev_priv(dev);
2566
2567 prefetch(bp->status_blk);
2568
2569 /* Return here if interrupt is disabled. */
2570 if (unlikely(atomic_read(&bp->intr_sem) != 0))
2571 return IRQ_HANDLED;
2572
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002573 netif_rx_schedule(dev, &bp->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07002574
2575 return IRQ_HANDLED;
2576}
2577
2578static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01002579bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07002580{
2581 struct net_device *dev = dev_instance;
Michael Chan972ec0d2006-01-23 16:12:43 -08002582 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb8a7ce72007-07-07 22:51:03 -07002583 struct status_block *sblk = bp->status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -07002584
2585 /* When using INTx, it is possible for the interrupt to arrive
2586 * at the CPU before the status block posted prior to the
2587 * interrupt. Reading a register will flush the status block.
2588 * When using MSI, the MSI message will always complete after
2589 * the status block write.
2590 */
Michael Chanb8a7ce72007-07-07 22:51:03 -07002591 if ((sblk->status_idx == bp->last_status_idx) &&
Michael Chanb6016b72005-05-26 13:03:09 -07002592 (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
2593 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07002594 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07002595
2596 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
2597 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
2598 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
2599
Michael Chanb8a7ce72007-07-07 22:51:03 -07002600 /* Read back to deassert IRQ immediately to avoid too many
2601 * spurious interrupts.
2602 */
2603 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
2604
Michael Chanb6016b72005-05-26 13:03:09 -07002605 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07002606 if (unlikely(atomic_read(&bp->intr_sem) != 0))
2607 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07002608
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002609 if (netif_rx_schedule_prep(dev, &bp->napi)) {
Michael Chanb8a7ce72007-07-07 22:51:03 -07002610 bp->last_status_idx = sblk->status_idx;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002611 __netif_rx_schedule(dev, &bp->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07002612 }
Michael Chanb6016b72005-05-26 13:03:09 -07002613
Michael Chan73eef4c2005-08-25 15:39:15 -07002614 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07002615}
2616
Michael Chan0d8a6572007-07-07 22:49:43 -07002617#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
2618 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002619
Michael Chanf4e418f2005-11-04 08:53:48 -08002620static inline int
2621bnx2_has_work(struct bnx2 *bp)
2622{
2623 struct status_block *sblk = bp->status_blk;
2624
2625 if ((sblk->status_rx_quick_consumer_index0 != bp->hw_rx_cons) ||
2626 (sblk->status_tx_quick_consumer_index0 != bp->hw_tx_cons))
2627 return 1;
2628
Michael Chanda3e4fb2007-05-03 13:24:23 -07002629 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
2630 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08002631 return 1;
2632
2633 return 0;
2634}
2635
Michael Chanb6016b72005-05-26 13:03:09 -07002636static int
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002637bnx2_poll(struct napi_struct *napi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002638{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002639 struct bnx2 *bp = container_of(napi, struct bnx2, napi);
2640 struct net_device *dev = bp->dev;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002641 struct status_block *sblk = bp->status_blk;
2642 u32 status_attn_bits = sblk->status_attn_bits;
2643 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002644 int work_done = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002645
Michael Chanda3e4fb2007-05-03 13:24:23 -07002646 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
2647 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002648
Michael Chanb6016b72005-05-26 13:03:09 -07002649 bnx2_phy_int(bp);
Michael Chanbf5295b2006-03-23 01:11:56 -08002650
2651 /* This is needed to take care of transient status
2652 * during link changes.
2653 */
2654 REG_WR(bp, BNX2_HC_COMMAND,
2655 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
2656 REG_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07002657 }
2658
Michael Chanf4e418f2005-11-04 08:53:48 -08002659 if (bp->status_blk->status_tx_quick_consumer_index0 != bp->hw_tx_cons)
Michael Chanb6016b72005-05-26 13:03:09 -07002660 bnx2_tx_int(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002661
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002662 if (bp->status_blk->status_rx_quick_consumer_index0 != bp->hw_rx_cons)
2663 work_done = bnx2_rx_int(bp, budget);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002664
Michael Chanf4e418f2005-11-04 08:53:48 -08002665 bp->last_status_idx = bp->status_blk->status_idx;
2666 rmb();
2667
2668 if (!bnx2_has_work(bp)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002669 netif_rx_complete(dev, napi);
Michael Chan1269a8a2006-01-23 16:11:03 -08002670 if (likely(bp->flags & USING_MSI_FLAG)) {
2671 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
2672 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
2673 bp->last_status_idx);
2674 return 0;
2675 }
Michael Chanb6016b72005-05-26 13:03:09 -07002676 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
Michael Chan1269a8a2006-01-23 16:11:03 -08002677 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
2678 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
2679 bp->last_status_idx);
2680
2681 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
2682 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
2683 bp->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -07002684 }
2685
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002686 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07002687}
2688
Herbert Xu932ff272006-06-09 12:20:56 -07002689/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07002690 * from set_multicast.
2691 */
2692static void
2693bnx2_set_rx_mode(struct net_device *dev)
2694{
Michael Chan972ec0d2006-01-23 16:12:43 -08002695 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07002696 u32 rx_mode, sort_mode;
2697 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002698
Michael Chanc770a652005-08-25 15:38:39 -07002699 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07002700
2701 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
2702 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
2703 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
2704#ifdef BCM_VLAN
Michael Chane29054f2006-01-23 16:06:06 -08002705 if (!bp->vlgrp && !(bp->flags & ASF_ENABLE_FLAG))
Michael Chanb6016b72005-05-26 13:03:09 -07002706 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07002707#else
Michael Chane29054f2006-01-23 16:06:06 -08002708 if (!(bp->flags & ASF_ENABLE_FLAG))
2709 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07002710#endif
2711 if (dev->flags & IFF_PROMISC) {
2712 /* Promiscuous mode. */
2713 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08002714 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
2715 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07002716 }
2717 else if (dev->flags & IFF_ALLMULTI) {
2718 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
2719 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
2720 0xffffffff);
2721 }
2722 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
2723 }
2724 else {
2725 /* Accept one or more multicast(s). */
2726 struct dev_mc_list *mclist;
2727 u32 mc_filter[NUM_MC_HASH_REGISTERS];
2728 u32 regidx;
2729 u32 bit;
2730 u32 crc;
2731
2732 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
2733
2734 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
2735 i++, mclist = mclist->next) {
2736
2737 crc = ether_crc_le(ETH_ALEN, mclist->dmi_addr);
2738 bit = crc & 0xff;
2739 regidx = (bit & 0xe0) >> 5;
2740 bit &= 0x1f;
2741 mc_filter[regidx] |= (1 << bit);
2742 }
2743
2744 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
2745 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
2746 mc_filter[i]);
2747 }
2748
2749 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
2750 }
2751
2752 if (rx_mode != bp->rx_mode) {
2753 bp->rx_mode = rx_mode;
2754 REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
2755 }
2756
2757 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
2758 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
2759 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
2760
Michael Chanc770a652005-08-25 15:38:39 -07002761 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07002762}
2763
2764static void
2765load_rv2p_fw(struct bnx2 *bp, u32 *rv2p_code, u32 rv2p_code_len,
2766 u32 rv2p_proc)
2767{
2768 int i;
2769 u32 val;
2770
2771
2772 for (i = 0; i < rv2p_code_len; i += 8) {
Michael Chanfba9fe92006-06-12 22:21:25 -07002773 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, cpu_to_le32(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07002774 rv2p_code++;
Michael Chanfba9fe92006-06-12 22:21:25 -07002775 REG_WR(bp, BNX2_RV2P_INSTR_LOW, cpu_to_le32(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07002776 rv2p_code++;
2777
2778 if (rv2p_proc == RV2P_PROC1) {
2779 val = (i / 8) | BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
2780 REG_WR(bp, BNX2_RV2P_PROC1_ADDR_CMD, val);
2781 }
2782 else {
2783 val = (i / 8) | BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
2784 REG_WR(bp, BNX2_RV2P_PROC2_ADDR_CMD, val);
2785 }
2786 }
2787
2788 /* Reset the processor, un-stall is done later. */
2789 if (rv2p_proc == RV2P_PROC1) {
2790 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
2791 }
2792 else {
2793 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
2794 }
2795}
2796
Michael Chanaf3ee512006-11-19 14:09:25 -08002797static int
Michael Chanb6016b72005-05-26 13:03:09 -07002798load_cpu_fw(struct bnx2 *bp, struct cpu_reg *cpu_reg, struct fw_info *fw)
2799{
2800 u32 offset;
2801 u32 val;
Michael Chanaf3ee512006-11-19 14:09:25 -08002802 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07002803
2804 /* Halt the CPU. */
2805 val = REG_RD_IND(bp, cpu_reg->mode);
2806 val |= cpu_reg->mode_value_halt;
2807 REG_WR_IND(bp, cpu_reg->mode, val);
2808 REG_WR_IND(bp, cpu_reg->state, cpu_reg->state_value_clear);
2809
2810 /* Load the Text area. */
2811 offset = cpu_reg->spad_base + (fw->text_addr - cpu_reg->mips_view_base);
Michael Chanaf3ee512006-11-19 14:09:25 -08002812 if (fw->gz_text) {
Michael Chanb6016b72005-05-26 13:03:09 -07002813 int j;
2814
Michael Chanea1f8d52007-10-02 16:27:35 -07002815 rc = zlib_inflate_blob(fw->text, FW_BUF_SIZE, fw->gz_text,
2816 fw->gz_text_len);
2817 if (rc < 0)
Denys Vlasenkob3448b02007-09-30 17:55:51 -07002818 return rc;
Michael Chanea1f8d52007-10-02 16:27:35 -07002819
Michael Chanb6016b72005-05-26 13:03:09 -07002820 for (j = 0; j < (fw->text_len / 4); j++, offset += 4) {
Michael Chanea1f8d52007-10-02 16:27:35 -07002821 REG_WR_IND(bp, offset, cpu_to_le32(fw->text[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07002822 }
2823 }
2824
2825 /* Load the Data area. */
2826 offset = cpu_reg->spad_base + (fw->data_addr - cpu_reg->mips_view_base);
2827 if (fw->data) {
2828 int j;
2829
2830 for (j = 0; j < (fw->data_len / 4); j++, offset += 4) {
2831 REG_WR_IND(bp, offset, fw->data[j]);
2832 }
2833 }
2834
2835 /* Load the SBSS area. */
2836 offset = cpu_reg->spad_base + (fw->sbss_addr - cpu_reg->mips_view_base);
Michael Chanea1f8d52007-10-02 16:27:35 -07002837 if (fw->sbss_len) {
Michael Chanb6016b72005-05-26 13:03:09 -07002838 int j;
2839
2840 for (j = 0; j < (fw->sbss_len / 4); j++, offset += 4) {
Michael Chanea1f8d52007-10-02 16:27:35 -07002841 REG_WR_IND(bp, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002842 }
2843 }
2844
2845 /* Load the BSS area. */
2846 offset = cpu_reg->spad_base + (fw->bss_addr - cpu_reg->mips_view_base);
Michael Chanea1f8d52007-10-02 16:27:35 -07002847 if (fw->bss_len) {
Michael Chanb6016b72005-05-26 13:03:09 -07002848 int j;
2849
2850 for (j = 0; j < (fw->bss_len/4); j++, offset += 4) {
Michael Chanea1f8d52007-10-02 16:27:35 -07002851 REG_WR_IND(bp, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002852 }
2853 }
2854
2855 /* Load the Read-Only area. */
2856 offset = cpu_reg->spad_base +
2857 (fw->rodata_addr - cpu_reg->mips_view_base);
2858 if (fw->rodata) {
2859 int j;
2860
2861 for (j = 0; j < (fw->rodata_len / 4); j++, offset += 4) {
2862 REG_WR_IND(bp, offset, fw->rodata[j]);
2863 }
2864 }
2865
2866 /* Clear the pre-fetch instruction. */
2867 REG_WR_IND(bp, cpu_reg->inst, 0);
2868 REG_WR_IND(bp, cpu_reg->pc, fw->start_addr);
2869
2870 /* Start the CPU. */
2871 val = REG_RD_IND(bp, cpu_reg->mode);
2872 val &= ~cpu_reg->mode_value_halt;
2873 REG_WR_IND(bp, cpu_reg->state, cpu_reg->state_value_clear);
2874 REG_WR_IND(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08002875
2876 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002877}
2878
Michael Chanfba9fe92006-06-12 22:21:25 -07002879static int
Michael Chanb6016b72005-05-26 13:03:09 -07002880bnx2_init_cpus(struct bnx2 *bp)
2881{
2882 struct cpu_reg cpu_reg;
Michael Chanaf3ee512006-11-19 14:09:25 -08002883 struct fw_info *fw;
Denys Vlasenkob3448b02007-09-30 17:55:51 -07002884 int rc;
Michael Chanfba9fe92006-06-12 22:21:25 -07002885 void *text;
Michael Chanb6016b72005-05-26 13:03:09 -07002886
2887 /* Initialize the RV2P processor. */
Denys Vlasenkob3448b02007-09-30 17:55:51 -07002888 text = vmalloc(FW_BUF_SIZE);
2889 if (!text)
2890 return -ENOMEM;
Denys Vlasenko83367932007-09-30 17:56:49 -07002891 rc = zlib_inflate_blob(text, FW_BUF_SIZE, bnx2_rv2p_proc1, sizeof(bnx2_rv2p_proc1));
Michael Chanea1f8d52007-10-02 16:27:35 -07002892 if (rc < 0)
Michael Chanfba9fe92006-06-12 22:21:25 -07002893 goto init_cpu_err;
Michael Chanea1f8d52007-10-02 16:27:35 -07002894
Denys Vlasenkob3448b02007-09-30 17:55:51 -07002895 load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC1);
Michael Chanfba9fe92006-06-12 22:21:25 -07002896
Denys Vlasenko83367932007-09-30 17:56:49 -07002897 rc = zlib_inflate_blob(text, FW_BUF_SIZE, bnx2_rv2p_proc2, sizeof(bnx2_rv2p_proc2));
Michael Chanea1f8d52007-10-02 16:27:35 -07002898 if (rc < 0)
Michael Chanfba9fe92006-06-12 22:21:25 -07002899 goto init_cpu_err;
Michael Chanea1f8d52007-10-02 16:27:35 -07002900
Denys Vlasenkob3448b02007-09-30 17:55:51 -07002901 load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC2);
Michael Chanb6016b72005-05-26 13:03:09 -07002902
2903 /* Initialize the RX Processor. */
2904 cpu_reg.mode = BNX2_RXP_CPU_MODE;
2905 cpu_reg.mode_value_halt = BNX2_RXP_CPU_MODE_SOFT_HALT;
2906 cpu_reg.mode_value_sstep = BNX2_RXP_CPU_MODE_STEP_ENA;
2907 cpu_reg.state = BNX2_RXP_CPU_STATE;
2908 cpu_reg.state_value_clear = 0xffffff;
2909 cpu_reg.gpr0 = BNX2_RXP_CPU_REG_FILE;
2910 cpu_reg.evmask = BNX2_RXP_CPU_EVENT_MASK;
2911 cpu_reg.pc = BNX2_RXP_CPU_PROGRAM_COUNTER;
2912 cpu_reg.inst = BNX2_RXP_CPU_INSTRUCTION;
2913 cpu_reg.bp = BNX2_RXP_CPU_HW_BREAKPOINT;
2914 cpu_reg.spad_base = BNX2_RXP_SCRATCH;
2915 cpu_reg.mips_view_base = 0x8000000;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002916
Michael Chand43584c2006-11-19 14:14:35 -08002917 if (CHIP_NUM(bp) == CHIP_NUM_5709)
2918 fw = &bnx2_rxp_fw_09;
2919 else
2920 fw = &bnx2_rxp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07002921
Michael Chanea1f8d52007-10-02 16:27:35 -07002922 fw->text = text;
Michael Chanaf3ee512006-11-19 14:09:25 -08002923 rc = load_cpu_fw(bp, &cpu_reg, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07002924 if (rc)
2925 goto init_cpu_err;
2926
Michael Chanb6016b72005-05-26 13:03:09 -07002927 /* Initialize the TX Processor. */
2928 cpu_reg.mode = BNX2_TXP_CPU_MODE;
2929 cpu_reg.mode_value_halt = BNX2_TXP_CPU_MODE_SOFT_HALT;
2930 cpu_reg.mode_value_sstep = BNX2_TXP_CPU_MODE_STEP_ENA;
2931 cpu_reg.state = BNX2_TXP_CPU_STATE;
2932 cpu_reg.state_value_clear = 0xffffff;
2933 cpu_reg.gpr0 = BNX2_TXP_CPU_REG_FILE;
2934 cpu_reg.evmask = BNX2_TXP_CPU_EVENT_MASK;
2935 cpu_reg.pc = BNX2_TXP_CPU_PROGRAM_COUNTER;
2936 cpu_reg.inst = BNX2_TXP_CPU_INSTRUCTION;
2937 cpu_reg.bp = BNX2_TXP_CPU_HW_BREAKPOINT;
2938 cpu_reg.spad_base = BNX2_TXP_SCRATCH;
2939 cpu_reg.mips_view_base = 0x8000000;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002940
Michael Chand43584c2006-11-19 14:14:35 -08002941 if (CHIP_NUM(bp) == CHIP_NUM_5709)
2942 fw = &bnx2_txp_fw_09;
2943 else
2944 fw = &bnx2_txp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07002945
Michael Chanea1f8d52007-10-02 16:27:35 -07002946 fw->text = text;
Michael Chanaf3ee512006-11-19 14:09:25 -08002947 rc = load_cpu_fw(bp, &cpu_reg, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07002948 if (rc)
2949 goto init_cpu_err;
2950
Michael Chanb6016b72005-05-26 13:03:09 -07002951 /* Initialize the TX Patch-up Processor. */
2952 cpu_reg.mode = BNX2_TPAT_CPU_MODE;
2953 cpu_reg.mode_value_halt = BNX2_TPAT_CPU_MODE_SOFT_HALT;
2954 cpu_reg.mode_value_sstep = BNX2_TPAT_CPU_MODE_STEP_ENA;
2955 cpu_reg.state = BNX2_TPAT_CPU_STATE;
2956 cpu_reg.state_value_clear = 0xffffff;
2957 cpu_reg.gpr0 = BNX2_TPAT_CPU_REG_FILE;
2958 cpu_reg.evmask = BNX2_TPAT_CPU_EVENT_MASK;
2959 cpu_reg.pc = BNX2_TPAT_CPU_PROGRAM_COUNTER;
2960 cpu_reg.inst = BNX2_TPAT_CPU_INSTRUCTION;
2961 cpu_reg.bp = BNX2_TPAT_CPU_HW_BREAKPOINT;
2962 cpu_reg.spad_base = BNX2_TPAT_SCRATCH;
2963 cpu_reg.mips_view_base = 0x8000000;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002964
Michael Chand43584c2006-11-19 14:14:35 -08002965 if (CHIP_NUM(bp) == CHIP_NUM_5709)
2966 fw = &bnx2_tpat_fw_09;
2967 else
2968 fw = &bnx2_tpat_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07002969
Michael Chanea1f8d52007-10-02 16:27:35 -07002970 fw->text = text;
Michael Chanaf3ee512006-11-19 14:09:25 -08002971 rc = load_cpu_fw(bp, &cpu_reg, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07002972 if (rc)
2973 goto init_cpu_err;
2974
Michael Chanb6016b72005-05-26 13:03:09 -07002975 /* Initialize the Completion Processor. */
2976 cpu_reg.mode = BNX2_COM_CPU_MODE;
2977 cpu_reg.mode_value_halt = BNX2_COM_CPU_MODE_SOFT_HALT;
2978 cpu_reg.mode_value_sstep = BNX2_COM_CPU_MODE_STEP_ENA;
2979 cpu_reg.state = BNX2_COM_CPU_STATE;
2980 cpu_reg.state_value_clear = 0xffffff;
2981 cpu_reg.gpr0 = BNX2_COM_CPU_REG_FILE;
2982 cpu_reg.evmask = BNX2_COM_CPU_EVENT_MASK;
2983 cpu_reg.pc = BNX2_COM_CPU_PROGRAM_COUNTER;
2984 cpu_reg.inst = BNX2_COM_CPU_INSTRUCTION;
2985 cpu_reg.bp = BNX2_COM_CPU_HW_BREAKPOINT;
2986 cpu_reg.spad_base = BNX2_COM_SCRATCH;
2987 cpu_reg.mips_view_base = 0x8000000;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002988
Michael Chand43584c2006-11-19 14:14:35 -08002989 if (CHIP_NUM(bp) == CHIP_NUM_5709)
2990 fw = &bnx2_com_fw_09;
2991 else
2992 fw = &bnx2_com_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07002993
Michael Chanea1f8d52007-10-02 16:27:35 -07002994 fw->text = text;
Michael Chanaf3ee512006-11-19 14:09:25 -08002995 rc = load_cpu_fw(bp, &cpu_reg, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07002996 if (rc)
2997 goto init_cpu_err;
2998
Michael Chand43584c2006-11-19 14:14:35 -08002999 /* Initialize the Command Processor. */
3000 cpu_reg.mode = BNX2_CP_CPU_MODE;
3001 cpu_reg.mode_value_halt = BNX2_CP_CPU_MODE_SOFT_HALT;
3002 cpu_reg.mode_value_sstep = BNX2_CP_CPU_MODE_STEP_ENA;
3003 cpu_reg.state = BNX2_CP_CPU_STATE;
3004 cpu_reg.state_value_clear = 0xffffff;
3005 cpu_reg.gpr0 = BNX2_CP_CPU_REG_FILE;
3006 cpu_reg.evmask = BNX2_CP_CPU_EVENT_MASK;
3007 cpu_reg.pc = BNX2_CP_CPU_PROGRAM_COUNTER;
3008 cpu_reg.inst = BNX2_CP_CPU_INSTRUCTION;
3009 cpu_reg.bp = BNX2_CP_CPU_HW_BREAKPOINT;
3010 cpu_reg.spad_base = BNX2_CP_SCRATCH;
3011 cpu_reg.mips_view_base = 0x8000000;
Michael Chanb6016b72005-05-26 13:03:09 -07003012
Michael Chand43584c2006-11-19 14:14:35 -08003013 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3014 fw = &bnx2_cp_fw_09;
Michael Chanb6016b72005-05-26 13:03:09 -07003015
Michael Chanea1f8d52007-10-02 16:27:35 -07003016 fw->text = text;
Adrian Bunk6c1bbcc2006-12-07 15:10:06 -08003017 rc = load_cpu_fw(bp, &cpu_reg, fw);
Michael Chand43584c2006-11-19 14:14:35 -08003018 if (rc)
3019 goto init_cpu_err;
3020 }
Michael Chanfba9fe92006-06-12 22:21:25 -07003021init_cpu_err:
Michael Chanea1f8d52007-10-02 16:27:35 -07003022 vfree(text);
Michael Chanfba9fe92006-06-12 22:21:25 -07003023 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003024}
3025
3026static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07003027bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07003028{
3029 u16 pmcsr;
3030
3031 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
3032
3033 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07003034 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07003035 u32 val;
3036
3037 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3038 (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
3039 PCI_PM_CTRL_PME_STATUS);
3040
3041 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
3042 /* delay required during transition out of D3hot */
3043 msleep(20);
3044
3045 val = REG_RD(bp, BNX2_EMAC_MODE);
3046 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
3047 val &= ~BNX2_EMAC_MODE_MPKT;
3048 REG_WR(bp, BNX2_EMAC_MODE, val);
3049
3050 val = REG_RD(bp, BNX2_RPM_CONFIG);
3051 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3052 REG_WR(bp, BNX2_RPM_CONFIG, val);
3053 break;
3054 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07003055 case PCI_D3hot: {
Michael Chanb6016b72005-05-26 13:03:09 -07003056 int i;
3057 u32 val, wol_msg;
3058
3059 if (bp->wol) {
3060 u32 advertising;
3061 u8 autoneg;
3062
3063 autoneg = bp->autoneg;
3064 advertising = bp->advertising;
3065
3066 bp->autoneg = AUTONEG_SPEED;
3067 bp->advertising = ADVERTISED_10baseT_Half |
3068 ADVERTISED_10baseT_Full |
3069 ADVERTISED_100baseT_Half |
3070 ADVERTISED_100baseT_Full |
3071 ADVERTISED_Autoneg;
3072
3073 bnx2_setup_copper_phy(bp);
3074
3075 bp->autoneg = autoneg;
3076 bp->advertising = advertising;
3077
3078 bnx2_set_mac_addr(bp);
3079
3080 val = REG_RD(bp, BNX2_EMAC_MODE);
3081
3082 /* Enable port mode. */
3083 val &= ~BNX2_EMAC_MODE_PORT;
3084 val |= BNX2_EMAC_MODE_PORT_MII |
3085 BNX2_EMAC_MODE_MPKT_RCVD |
3086 BNX2_EMAC_MODE_ACPI_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003087 BNX2_EMAC_MODE_MPKT;
3088
3089 REG_WR(bp, BNX2_EMAC_MODE, val);
3090
3091 /* receive all multicast */
3092 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3093 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3094 0xffffffff);
3095 }
3096 REG_WR(bp, BNX2_EMAC_RX_MODE,
3097 BNX2_EMAC_RX_MODE_SORT_MODE);
3098
3099 val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
3100 BNX2_RPM_SORT_USER0_MC_EN;
3101 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3102 REG_WR(bp, BNX2_RPM_SORT_USER0, val);
3103 REG_WR(bp, BNX2_RPM_SORT_USER0, val |
3104 BNX2_RPM_SORT_USER0_ENA);
3105
3106 /* Need to enable EMAC and RPM for WOL. */
3107 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3108 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3109 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3110 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3111
3112 val = REG_RD(bp, BNX2_RPM_CONFIG);
3113 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3114 REG_WR(bp, BNX2_RPM_CONFIG, val);
3115
3116 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
3117 }
3118 else {
3119 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
3120 }
3121
Michael Chandda1e392006-01-23 16:08:14 -08003122 if (!(bp->flags & NO_WOL_FLAG))
3123 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003124
3125 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
3126 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
3127 (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
3128
3129 if (bp->wol)
3130 pmcsr |= 3;
3131 }
3132 else {
3133 pmcsr |= 3;
3134 }
3135 if (bp->wol) {
3136 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
3137 }
3138 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3139 pmcsr);
3140
3141 /* No more memory access after this point until
3142 * device is brought back to D0.
3143 */
3144 udelay(50);
3145 break;
3146 }
3147 default:
3148 return -EINVAL;
3149 }
3150 return 0;
3151}
3152
3153static int
3154bnx2_acquire_nvram_lock(struct bnx2 *bp)
3155{
3156 u32 val;
3157 int j;
3158
3159 /* Request access to the flash interface. */
3160 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
3161 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3162 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3163 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
3164 break;
3165
3166 udelay(5);
3167 }
3168
3169 if (j >= NVRAM_TIMEOUT_COUNT)
3170 return -EBUSY;
3171
3172 return 0;
3173}
3174
3175static int
3176bnx2_release_nvram_lock(struct bnx2 *bp)
3177{
3178 int j;
3179 u32 val;
3180
3181 /* Relinquish nvram interface. */
3182 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
3183
3184 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3185 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3186 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
3187 break;
3188
3189 udelay(5);
3190 }
3191
3192 if (j >= NVRAM_TIMEOUT_COUNT)
3193 return -EBUSY;
3194
3195 return 0;
3196}
3197
3198
3199static int
3200bnx2_enable_nvram_write(struct bnx2 *bp)
3201{
3202 u32 val;
3203
3204 val = REG_RD(bp, BNX2_MISC_CFG);
3205 REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
3206
Michael Chane30372c2007-07-16 18:26:23 -07003207 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07003208 int j;
3209
3210 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3211 REG_WR(bp, BNX2_NVM_COMMAND,
3212 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
3213
3214 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3215 udelay(5);
3216
3217 val = REG_RD(bp, BNX2_NVM_COMMAND);
3218 if (val & BNX2_NVM_COMMAND_DONE)
3219 break;
3220 }
3221
3222 if (j >= NVRAM_TIMEOUT_COUNT)
3223 return -EBUSY;
3224 }
3225 return 0;
3226}
3227
3228static void
3229bnx2_disable_nvram_write(struct bnx2 *bp)
3230{
3231 u32 val;
3232
3233 val = REG_RD(bp, BNX2_MISC_CFG);
3234 REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
3235}
3236
3237
3238static void
3239bnx2_enable_nvram_access(struct bnx2 *bp)
3240{
3241 u32 val;
3242
3243 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
3244 /* Enable both bits, even on read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003245 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07003246 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
3247}
3248
3249static void
3250bnx2_disable_nvram_access(struct bnx2 *bp)
3251{
3252 u32 val;
3253
3254 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
3255 /* Disable both bits, even after read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003256 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07003257 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
3258 BNX2_NVM_ACCESS_ENABLE_WR_EN));
3259}
3260
3261static int
3262bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
3263{
3264 u32 cmd;
3265 int j;
3266
Michael Chane30372c2007-07-16 18:26:23 -07003267 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07003268 /* Buffered flash, no erase needed */
3269 return 0;
3270
3271 /* Build an erase command */
3272 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
3273 BNX2_NVM_COMMAND_DOIT;
3274
3275 /* Need to clear DONE bit separately. */
3276 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3277
3278 /* Address of the NVRAM to read from. */
3279 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3280
3281 /* Issue an erase command. */
3282 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3283
3284 /* Wait for completion. */
3285 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3286 u32 val;
3287
3288 udelay(5);
3289
3290 val = REG_RD(bp, BNX2_NVM_COMMAND);
3291 if (val & BNX2_NVM_COMMAND_DONE)
3292 break;
3293 }
3294
3295 if (j >= NVRAM_TIMEOUT_COUNT)
3296 return -EBUSY;
3297
3298 return 0;
3299}
3300
3301static int
3302bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
3303{
3304 u32 cmd;
3305 int j;
3306
3307 /* Build the command word. */
3308 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
3309
Michael Chane30372c2007-07-16 18:26:23 -07003310 /* Calculate an offset of a buffered flash, not needed for 5709. */
3311 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07003312 offset = ((offset / bp->flash_info->page_size) <<
3313 bp->flash_info->page_bits) +
3314 (offset % bp->flash_info->page_size);
3315 }
3316
3317 /* Need to clear DONE bit separately. */
3318 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3319
3320 /* Address of the NVRAM to read from. */
3321 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3322
3323 /* Issue a read command. */
3324 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3325
3326 /* Wait for completion. */
3327 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3328 u32 val;
3329
3330 udelay(5);
3331
3332 val = REG_RD(bp, BNX2_NVM_COMMAND);
3333 if (val & BNX2_NVM_COMMAND_DONE) {
3334 val = REG_RD(bp, BNX2_NVM_READ);
3335
3336 val = be32_to_cpu(val);
3337 memcpy(ret_val, &val, 4);
3338 break;
3339 }
3340 }
3341 if (j >= NVRAM_TIMEOUT_COUNT)
3342 return -EBUSY;
3343
3344 return 0;
3345}
3346
3347
3348static int
3349bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
3350{
3351 u32 cmd, val32;
3352 int j;
3353
3354 /* Build the command word. */
3355 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
3356
Michael Chane30372c2007-07-16 18:26:23 -07003357 /* Calculate an offset of a buffered flash, not needed for 5709. */
3358 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07003359 offset = ((offset / bp->flash_info->page_size) <<
3360 bp->flash_info->page_bits) +
3361 (offset % bp->flash_info->page_size);
3362 }
3363
3364 /* Need to clear DONE bit separately. */
3365 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3366
3367 memcpy(&val32, val, 4);
3368 val32 = cpu_to_be32(val32);
3369
3370 /* Write the data. */
3371 REG_WR(bp, BNX2_NVM_WRITE, val32);
3372
3373 /* Address of the NVRAM to write to. */
3374 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3375
3376 /* Issue the write command. */
3377 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3378
3379 /* Wait for completion. */
3380 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3381 udelay(5);
3382
3383 if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
3384 break;
3385 }
3386 if (j >= NVRAM_TIMEOUT_COUNT)
3387 return -EBUSY;
3388
3389 return 0;
3390}
3391
3392static int
3393bnx2_init_nvram(struct bnx2 *bp)
3394{
3395 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07003396 int j, entry_count, rc = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003397 struct flash_spec *flash;
3398
Michael Chane30372c2007-07-16 18:26:23 -07003399 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3400 bp->flash_info = &flash_5709;
3401 goto get_flash_size;
3402 }
3403
Michael Chanb6016b72005-05-26 13:03:09 -07003404 /* Determine the selected interface. */
3405 val = REG_RD(bp, BNX2_NVM_CFG1);
3406
Denis Chengff8ac602007-09-02 18:30:18 +08003407 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07003408
Michael Chanb6016b72005-05-26 13:03:09 -07003409 if (val & 0x40000000) {
3410
3411 /* Flash interface has been reconfigured */
3412 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08003413 j++, flash++) {
3414 if ((val & FLASH_BACKUP_STRAP_MASK) ==
3415 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003416 bp->flash_info = flash;
3417 break;
3418 }
3419 }
3420 }
3421 else {
Michael Chan37137702005-11-04 08:49:17 -08003422 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07003423 /* Not yet been reconfigured */
3424
Michael Chan37137702005-11-04 08:49:17 -08003425 if (val & (1 << 23))
3426 mask = FLASH_BACKUP_STRAP_MASK;
3427 else
3428 mask = FLASH_STRAP_MASK;
3429
Michael Chanb6016b72005-05-26 13:03:09 -07003430 for (j = 0, flash = &flash_table[0]; j < entry_count;
3431 j++, flash++) {
3432
Michael Chan37137702005-11-04 08:49:17 -08003433 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003434 bp->flash_info = flash;
3435
3436 /* Request access to the flash interface. */
3437 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
3438 return rc;
3439
3440 /* Enable access to flash interface */
3441 bnx2_enable_nvram_access(bp);
3442
3443 /* Reconfigure the flash interface */
3444 REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
3445 REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
3446 REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
3447 REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
3448
3449 /* Disable access to flash interface */
3450 bnx2_disable_nvram_access(bp);
3451 bnx2_release_nvram_lock(bp);
3452
3453 break;
3454 }
3455 }
3456 } /* if (val & 0x40000000) */
3457
3458 if (j == entry_count) {
3459 bp->flash_info = NULL;
John W. Linville2f23c522005-11-10 12:57:33 -08003460 printk(KERN_ALERT PFX "Unknown flash/EEPROM type.\n");
Michael Chan1122db72006-01-23 16:11:42 -08003461 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07003462 }
3463
Michael Chane30372c2007-07-16 18:26:23 -07003464get_flash_size:
Michael Chan1122db72006-01-23 16:11:42 -08003465 val = REG_RD_IND(bp, bp->shmem_base + BNX2_SHARED_HW_CFG_CONFIG2);
3466 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
3467 if (val)
3468 bp->flash_size = val;
3469 else
3470 bp->flash_size = bp->flash_info->total_size;
3471
Michael Chanb6016b72005-05-26 13:03:09 -07003472 return rc;
3473}
3474
3475static int
3476bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
3477 int buf_size)
3478{
3479 int rc = 0;
3480 u32 cmd_flags, offset32, len32, extra;
3481
3482 if (buf_size == 0)
3483 return 0;
3484
3485 /* Request access to the flash interface. */
3486 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
3487 return rc;
3488
3489 /* Enable access to flash interface */
3490 bnx2_enable_nvram_access(bp);
3491
3492 len32 = buf_size;
3493 offset32 = offset;
3494 extra = 0;
3495
3496 cmd_flags = 0;
3497
3498 if (offset32 & 3) {
3499 u8 buf[4];
3500 u32 pre_len;
3501
3502 offset32 &= ~3;
3503 pre_len = 4 - (offset & 3);
3504
3505 if (pre_len >= len32) {
3506 pre_len = len32;
3507 cmd_flags = BNX2_NVM_COMMAND_FIRST |
3508 BNX2_NVM_COMMAND_LAST;
3509 }
3510 else {
3511 cmd_flags = BNX2_NVM_COMMAND_FIRST;
3512 }
3513
3514 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
3515
3516 if (rc)
3517 return rc;
3518
3519 memcpy(ret_buf, buf + (offset & 3), pre_len);
3520
3521 offset32 += 4;
3522 ret_buf += pre_len;
3523 len32 -= pre_len;
3524 }
3525 if (len32 & 3) {
3526 extra = 4 - (len32 & 3);
3527 len32 = (len32 + 4) & ~3;
3528 }
3529
3530 if (len32 == 4) {
3531 u8 buf[4];
3532
3533 if (cmd_flags)
3534 cmd_flags = BNX2_NVM_COMMAND_LAST;
3535 else
3536 cmd_flags = BNX2_NVM_COMMAND_FIRST |
3537 BNX2_NVM_COMMAND_LAST;
3538
3539 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
3540
3541 memcpy(ret_buf, buf, 4 - extra);
3542 }
3543 else if (len32 > 0) {
3544 u8 buf[4];
3545
3546 /* Read the first word. */
3547 if (cmd_flags)
3548 cmd_flags = 0;
3549 else
3550 cmd_flags = BNX2_NVM_COMMAND_FIRST;
3551
3552 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
3553
3554 /* Advance to the next dword. */
3555 offset32 += 4;
3556 ret_buf += 4;
3557 len32 -= 4;
3558
3559 while (len32 > 4 && rc == 0) {
3560 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
3561
3562 /* Advance to the next dword. */
3563 offset32 += 4;
3564 ret_buf += 4;
3565 len32 -= 4;
3566 }
3567
3568 if (rc)
3569 return rc;
3570
3571 cmd_flags = BNX2_NVM_COMMAND_LAST;
3572 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
3573
3574 memcpy(ret_buf, buf, 4 - extra);
3575 }
3576
3577 /* Disable access to flash interface */
3578 bnx2_disable_nvram_access(bp);
3579
3580 bnx2_release_nvram_lock(bp);
3581
3582 return rc;
3583}
3584
3585static int
3586bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
3587 int buf_size)
3588{
3589 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08003590 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07003591 int rc = 0;
3592 int align_start, align_end;
3593
3594 buf = data_buf;
3595 offset32 = offset;
3596 len32 = buf_size;
3597 align_start = align_end = 0;
3598
3599 if ((align_start = (offset32 & 3))) {
3600 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07003601 len32 += align_start;
3602 if (len32 < 4)
3603 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07003604 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
3605 return rc;
3606 }
3607
3608 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07003609 align_end = 4 - (len32 & 3);
3610 len32 += align_end;
3611 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
3612 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003613 }
3614
3615 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08003616 align_buf = kmalloc(len32, GFP_KERNEL);
3617 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07003618 return -ENOMEM;
3619 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08003620 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07003621 }
3622 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08003623 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07003624 }
Michael Chane6be7632007-01-08 19:56:13 -08003625 memcpy(align_buf + align_start, data_buf, buf_size);
3626 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07003627 }
3628
Michael Chane30372c2007-07-16 18:26:23 -07003629 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07003630 flash_buffer = kmalloc(264, GFP_KERNEL);
3631 if (flash_buffer == NULL) {
3632 rc = -ENOMEM;
3633 goto nvram_write_end;
3634 }
3635 }
3636
Michael Chanb6016b72005-05-26 13:03:09 -07003637 written = 0;
3638 while ((written < len32) && (rc == 0)) {
3639 u32 page_start, page_end, data_start, data_end;
3640 u32 addr, cmd_flags;
3641 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003642
3643 /* Find the page_start addr */
3644 page_start = offset32 + written;
3645 page_start -= (page_start % bp->flash_info->page_size);
3646 /* Find the page_end addr */
3647 page_end = page_start + bp->flash_info->page_size;
3648 /* Find the data_start addr */
3649 data_start = (written == 0) ? offset32 : page_start;
3650 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003651 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07003652 (offset32 + len32) : page_end;
3653
3654 /* Request access to the flash interface. */
3655 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
3656 goto nvram_write_end;
3657
3658 /* Enable access to flash interface */
3659 bnx2_enable_nvram_access(bp);
3660
3661 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07003662 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003663 int j;
3664
3665 /* Read the whole page into the buffer
3666 * (non-buffer flash only) */
3667 for (j = 0; j < bp->flash_info->page_size; j += 4) {
3668 if (j == (bp->flash_info->page_size - 4)) {
3669 cmd_flags |= BNX2_NVM_COMMAND_LAST;
3670 }
3671 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003672 page_start + j,
3673 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07003674 cmd_flags);
3675
3676 if (rc)
3677 goto nvram_write_end;
3678
3679 cmd_flags = 0;
3680 }
3681 }
3682
3683 /* Enable writes to flash interface (unlock write-protect) */
3684 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
3685 goto nvram_write_end;
3686
Michael Chanb6016b72005-05-26 13:03:09 -07003687 /* Loop to write back the buffer data from page_start to
3688 * data_start */
3689 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07003690 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07003691 /* Erase the page */
3692 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
3693 goto nvram_write_end;
3694
3695 /* Re-enable the write again for the actual write */
3696 bnx2_enable_nvram_write(bp);
3697
Michael Chanb6016b72005-05-26 13:03:09 -07003698 for (addr = page_start; addr < data_start;
3699 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003700
Michael Chanb6016b72005-05-26 13:03:09 -07003701 rc = bnx2_nvram_write_dword(bp, addr,
3702 &flash_buffer[i], cmd_flags);
3703
3704 if (rc != 0)
3705 goto nvram_write_end;
3706
3707 cmd_flags = 0;
3708 }
3709 }
3710
3711 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07003712 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07003713 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07003714 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003715 (addr == data_end - 4))) {
3716
3717 cmd_flags |= BNX2_NVM_COMMAND_LAST;
3718 }
3719 rc = bnx2_nvram_write_dword(bp, addr, buf,
3720 cmd_flags);
3721
3722 if (rc != 0)
3723 goto nvram_write_end;
3724
3725 cmd_flags = 0;
3726 buf += 4;
3727 }
3728
3729 /* Loop to write back the buffer data from data_end
3730 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07003731 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003732 for (addr = data_end; addr < page_end;
3733 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003734
Michael Chanb6016b72005-05-26 13:03:09 -07003735 if (addr == page_end-4) {
3736 cmd_flags = BNX2_NVM_COMMAND_LAST;
3737 }
3738 rc = bnx2_nvram_write_dword(bp, addr,
3739 &flash_buffer[i], cmd_flags);
3740
3741 if (rc != 0)
3742 goto nvram_write_end;
3743
3744 cmd_flags = 0;
3745 }
3746 }
3747
3748 /* Disable writes to flash interface (lock write-protect) */
3749 bnx2_disable_nvram_write(bp);
3750
3751 /* Disable access to flash interface */
3752 bnx2_disable_nvram_access(bp);
3753 bnx2_release_nvram_lock(bp);
3754
3755 /* Increment written */
3756 written += data_end - data_start;
3757 }
3758
3759nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08003760 kfree(flash_buffer);
3761 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07003762 return rc;
3763}
3764
Michael Chan0d8a6572007-07-07 22:49:43 -07003765static void
3766bnx2_init_remote_phy(struct bnx2 *bp)
3767{
3768 u32 val;
3769
3770 bp->phy_flags &= ~REMOTE_PHY_CAP_FLAG;
3771 if (!(bp->phy_flags & PHY_SERDES_FLAG))
3772 return;
3773
3774 val = REG_RD_IND(bp, bp->shmem_base + BNX2_FW_CAP_MB);
3775 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
3776 return;
3777
3778 if (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE) {
Michael Chan0d8a6572007-07-07 22:49:43 -07003779 bp->phy_flags |= REMOTE_PHY_CAP_FLAG;
3780
3781 val = REG_RD_IND(bp, bp->shmem_base + BNX2_LINK_STATUS);
3782 if (val & BNX2_LINK_STATUS_SERDES_LINK)
3783 bp->phy_port = PORT_FIBRE;
3784 else
3785 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07003786
3787 if (netif_running(bp->dev)) {
3788 u32 sig;
3789
3790 if (val & BNX2_LINK_STATUS_LINK_UP) {
3791 bp->link_up = 1;
3792 netif_carrier_on(bp->dev);
3793 } else {
3794 bp->link_up = 0;
3795 netif_carrier_off(bp->dev);
3796 }
3797 sig = BNX2_DRV_ACK_CAP_SIGNATURE |
3798 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
3799 REG_WR_IND(bp, bp->shmem_base + BNX2_DRV_ACK_CAP_MB,
3800 sig);
3801 }
Michael Chan0d8a6572007-07-07 22:49:43 -07003802 }
3803}
3804
Michael Chanb6016b72005-05-26 13:03:09 -07003805static int
3806bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
3807{
3808 u32 val;
3809 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07003810 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07003811
3812 /* Wait for the current PCI transaction to complete before
3813 * issuing a reset. */
3814 REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
3815 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
3816 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
3817 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
3818 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
3819 val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
3820 udelay(5);
3821
Michael Chanb090ae22006-01-23 16:07:10 -08003822 /* Wait for the firmware to tell us it is ok to issue a reset. */
3823 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1);
3824
Michael Chanb6016b72005-05-26 13:03:09 -07003825 /* Deposit a driver reset signature so the firmware knows that
3826 * this is a soft reset. */
Michael Chane3648b32005-11-04 08:51:21 -08003827 REG_WR_IND(bp, bp->shmem_base + BNX2_DRV_RESET_SIGNATURE,
Michael Chanb6016b72005-05-26 13:03:09 -07003828 BNX2_DRV_RESET_SIGNATURE_MAGIC);
3829
Michael Chanb6016b72005-05-26 13:03:09 -07003830 /* Do a dummy read to force the chip to complete all current transaction
3831 * before we issue a reset. */
3832 val = REG_RD(bp, BNX2_MISC_ID);
3833
Michael Chan234754d2006-11-19 14:11:41 -08003834 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3835 REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
3836 REG_RD(bp, BNX2_MISC_COMMAND);
3837 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07003838
Michael Chan234754d2006-11-19 14:11:41 -08003839 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
3840 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07003841
Michael Chan234754d2006-11-19 14:11:41 -08003842 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003843
Michael Chan234754d2006-11-19 14:11:41 -08003844 } else {
3845 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
3846 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
3847 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
3848
3849 /* Chip reset. */
3850 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
3851
Michael Chan594a9df2007-08-28 15:39:42 -07003852 /* Reading back any register after chip reset will hang the
3853 * bus on 5706 A0 and A1. The msleep below provides plenty
3854 * of margin for write posting.
3855 */
Michael Chan234754d2006-11-19 14:11:41 -08003856 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
Arjan van de Ven8e545882007-08-28 14:34:43 -07003857 (CHIP_ID(bp) == CHIP_ID_5706_A1))
3858 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07003859
Michael Chan234754d2006-11-19 14:11:41 -08003860 /* Reset takes approximate 30 usec */
3861 for (i = 0; i < 10; i++) {
3862 val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
3863 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
3864 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
3865 break;
3866 udelay(10);
3867 }
3868
3869 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
3870 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
3871 printk(KERN_ERR PFX "Chip reset did not complete\n");
3872 return -EBUSY;
3873 }
Michael Chanb6016b72005-05-26 13:03:09 -07003874 }
3875
3876 /* Make sure byte swapping is properly configured. */
3877 val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
3878 if (val != 0x01020304) {
3879 printk(KERN_ERR PFX "Chip not in correct endian mode\n");
3880 return -ENODEV;
3881 }
3882
Michael Chanb6016b72005-05-26 13:03:09 -07003883 /* Wait for the firmware to finish its initialization. */
Michael Chanb090ae22006-01-23 16:07:10 -08003884 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 0);
3885 if (rc)
3886 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003887
Michael Chan0d8a6572007-07-07 22:49:43 -07003888 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07003889 old_port = bp->phy_port;
Michael Chan0d8a6572007-07-07 22:49:43 -07003890 bnx2_init_remote_phy(bp);
Michael Chan489310a2007-10-10 16:16:31 -07003891 if ((bp->phy_flags & REMOTE_PHY_CAP_FLAG) && old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07003892 bnx2_set_default_remote_link(bp);
3893 spin_unlock_bh(&bp->phy_lock);
3894
Michael Chanb6016b72005-05-26 13:03:09 -07003895 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
3896 /* Adjust the voltage regular to two steps lower. The default
3897 * of this register is 0x0000000e. */
3898 REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
3899
3900 /* Remove bad rbuf memory from the free pool. */
3901 rc = bnx2_alloc_bad_rbuf(bp);
3902 }
3903
3904 return rc;
3905}
3906
3907static int
3908bnx2_init_chip(struct bnx2 *bp)
3909{
3910 u32 val;
Michael Chanb090ae22006-01-23 16:07:10 -08003911 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003912
3913 /* Make sure the interrupt is not active. */
3914 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3915
3916 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
3917 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
3918#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003919 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07003920#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003921 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07003922 DMA_READ_CHANS << 12 |
3923 DMA_WRITE_CHANS << 16;
3924
3925 val |= (0x2 << 20) | (1 << 11);
3926
Michael Chandda1e392006-01-23 16:08:14 -08003927 if ((bp->flags & PCIX_FLAG) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07003928 val |= (1 << 23);
3929
3930 if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
3931 (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & PCIX_FLAG))
3932 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
3933
3934 REG_WR(bp, BNX2_DMA_CONFIG, val);
3935
3936 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
3937 val = REG_RD(bp, BNX2_TDMA_CONFIG);
3938 val |= BNX2_TDMA_CONFIG_ONE_DMA;
3939 REG_WR(bp, BNX2_TDMA_CONFIG, val);
3940 }
3941
3942 if (bp->flags & PCIX_FLAG) {
3943 u16 val16;
3944
3945 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
3946 &val16);
3947 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
3948 val16 & ~PCI_X_CMD_ERO);
3949 }
3950
3951 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3952 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
3953 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
3954 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
3955
3956 /* Initialize context mapping and zero out the quick contexts. The
3957 * context block must have already been enabled. */
Michael Chan641bdcd2007-06-04 21:22:24 -07003958 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3959 rc = bnx2_init_5709_context(bp);
3960 if (rc)
3961 return rc;
3962 } else
Michael Chan59b47d82006-11-19 14:10:45 -08003963 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07003964
Michael Chanfba9fe92006-06-12 22:21:25 -07003965 if ((rc = bnx2_init_cpus(bp)) != 0)
3966 return rc;
3967
Michael Chanb6016b72005-05-26 13:03:09 -07003968 bnx2_init_nvram(bp);
3969
3970 bnx2_set_mac_addr(bp);
3971
3972 val = REG_RD(bp, BNX2_MQ_CONFIG);
3973 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
3974 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan68c9f752007-04-24 15:35:53 -07003975 if (CHIP_ID(bp) == CHIP_ID_5709_A0 || CHIP_ID(bp) == CHIP_ID_5709_A1)
3976 val |= BNX2_MQ_CONFIG_HALT_DIS;
3977
Michael Chanb6016b72005-05-26 13:03:09 -07003978 REG_WR(bp, BNX2_MQ_CONFIG, val);
3979
3980 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
3981 REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
3982 REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
3983
3984 val = (BCM_PAGE_BITS - 8) << 24;
3985 REG_WR(bp, BNX2_RV2P_CONFIG, val);
3986
3987 /* Configure page size. */
3988 val = REG_RD(bp, BNX2_TBDR_CONFIG);
3989 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
3990 val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
3991 REG_WR(bp, BNX2_TBDR_CONFIG, val);
3992
3993 val = bp->mac_addr[0] +
3994 (bp->mac_addr[1] << 8) +
3995 (bp->mac_addr[2] << 16) +
3996 bp->mac_addr[3] +
3997 (bp->mac_addr[4] << 8) +
3998 (bp->mac_addr[5] << 16);
3999 REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
4000
4001 /* Program the MTU. Also include 4 bytes for CRC32. */
4002 val = bp->dev->mtu + ETH_HLEN + 4;
4003 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4004 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
4005 REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
4006
4007 bp->last_status_idx = 0;
4008 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4009
4010 /* Set up how to generate a link change interrupt. */
4011 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
4012
4013 REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
4014 (u64) bp->status_blk_mapping & 0xffffffff);
4015 REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
4016
4017 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4018 (u64) bp->stats_blk_mapping & 0xffffffff);
4019 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4020 (u64) bp->stats_blk_mapping >> 32);
4021
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004022 REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
Michael Chanb6016b72005-05-26 13:03:09 -07004023 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
4024
4025 REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4026 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
4027
4028 REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4029 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
4030
4031 REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
4032
4033 REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
4034
4035 REG_WR(bp, BNX2_HC_COM_TICKS,
4036 (bp->com_ticks_int << 16) | bp->com_ticks);
4037
4038 REG_WR(bp, BNX2_HC_CMD_TICKS,
4039 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
4040
Michael Chan02537b062007-06-04 21:24:07 -07004041 if (CHIP_NUM(bp) == CHIP_NUM_5708)
4042 REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
4043 else
Michael Chan7ea69202007-07-16 18:27:10 -07004044 REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004045 REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
4046
4047 if (CHIP_ID(bp) == CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004048 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004049 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004050 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4051 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004052 }
4053
Michael Chan8e6a72c2007-05-03 13:24:48 -07004054 if (bp->flags & ONE_SHOT_MSI_FLAG)
4055 val |= BNX2_HC_CONFIG_ONE_SHOT;
4056
4057 REG_WR(bp, BNX2_HC_CONFIG, val);
4058
Michael Chanb6016b72005-05-26 13:03:09 -07004059 /* Clear internal stats counters. */
4060 REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
4061
Michael Chanda3e4fb2007-05-03 13:24:23 -07004062 REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07004063
4064 /* Initialize the receive filter. */
4065 bnx2_set_rx_mode(bp->dev);
4066
Michael Chan0aa38df2007-06-04 21:23:06 -07004067 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4068 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
4069 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
4070 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4071 }
Michael Chanb090ae22006-01-23 16:07:10 -08004072 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
4073 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004074
Michael Chandf149d72007-07-07 22:51:36 -07004075 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
Michael Chanb6016b72005-05-26 13:03:09 -07004076 REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
4077
4078 udelay(20);
4079
Michael Chanbf5295b2006-03-23 01:11:56 -08004080 bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
4081
Michael Chanb090ae22006-01-23 16:07:10 -08004082 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004083}
4084
Michael Chan59b47d82006-11-19 14:10:45 -08004085static void
4086bnx2_init_tx_context(struct bnx2 *bp, u32 cid)
4087{
4088 u32 val, offset0, offset1, offset2, offset3;
4089
4090 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4091 offset0 = BNX2_L2CTX_TYPE_XI;
4092 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
4093 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
4094 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
4095 } else {
4096 offset0 = BNX2_L2CTX_TYPE;
4097 offset1 = BNX2_L2CTX_CMD_TYPE;
4098 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
4099 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
4100 }
4101 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
4102 CTX_WR(bp, GET_CID_ADDR(cid), offset0, val);
4103
4104 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
4105 CTX_WR(bp, GET_CID_ADDR(cid), offset1, val);
4106
4107 val = (u64) bp->tx_desc_mapping >> 32;
4108 CTX_WR(bp, GET_CID_ADDR(cid), offset2, val);
4109
4110 val = (u64) bp->tx_desc_mapping & 0xffffffff;
4111 CTX_WR(bp, GET_CID_ADDR(cid), offset3, val);
4112}
Michael Chanb6016b72005-05-26 13:03:09 -07004113
4114static void
4115bnx2_init_tx_ring(struct bnx2 *bp)
4116{
4117 struct tx_bd *txbd;
Michael Chan59b47d82006-11-19 14:10:45 -08004118 u32 cid;
Michael Chanb6016b72005-05-26 13:03:09 -07004119
Michael Chan2f8af122006-08-15 01:39:10 -07004120 bp->tx_wake_thresh = bp->tx_ring_size / 2;
4121
Michael Chanb6016b72005-05-26 13:03:09 -07004122 txbd = &bp->tx_desc_ring[MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004123
Michael Chanb6016b72005-05-26 13:03:09 -07004124 txbd->tx_bd_haddr_hi = (u64) bp->tx_desc_mapping >> 32;
4125 txbd->tx_bd_haddr_lo = (u64) bp->tx_desc_mapping & 0xffffffff;
4126
4127 bp->tx_prod = 0;
4128 bp->tx_cons = 0;
Michael Chanf4e418f2005-11-04 08:53:48 -08004129 bp->hw_tx_cons = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07004130 bp->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004131
Michael Chan59b47d82006-11-19 14:10:45 -08004132 cid = TX_CID;
4133 bp->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
4134 bp->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07004135
Michael Chan59b47d82006-11-19 14:10:45 -08004136 bnx2_init_tx_context(bp, cid);
Michael Chanb6016b72005-05-26 13:03:09 -07004137}
4138
4139static void
4140bnx2_init_rx_ring(struct bnx2 *bp)
4141{
4142 struct rx_bd *rxbd;
4143 int i;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004144 u16 prod, ring_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07004145 u32 val;
4146
4147 /* 8 for CRC and VLAN */
4148 bp->rx_buf_use_size = bp->dev->mtu + ETH_HLEN + bp->rx_offset + 8;
Michael Chan59b47d82006-11-19 14:10:45 -08004149 /* hw alignment */
4150 bp->rx_buf_size = bp->rx_buf_use_size + BNX2_RX_ALIGN;
Michael Chanb6016b72005-05-26 13:03:09 -07004151
4152 ring_prod = prod = bp->rx_prod = 0;
4153 bp->rx_cons = 0;
Michael Chanf4e418f2005-11-04 08:53:48 -08004154 bp->hw_rx_cons = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07004155 bp->rx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004156
Michael Chan13daffa2006-03-20 17:49:20 -08004157 for (i = 0; i < bp->rx_max_ring; i++) {
4158 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07004159
Michael Chan13daffa2006-03-20 17:49:20 -08004160 rxbd = &bp->rx_desc_ring[i][0];
4161 for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
4162 rxbd->rx_bd_len = bp->rx_buf_use_size;
4163 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
4164 }
4165 if (i == (bp->rx_max_ring - 1))
4166 j = 0;
4167 else
4168 j = i + 1;
4169 rxbd->rx_bd_haddr_hi = (u64) bp->rx_desc_mapping[j] >> 32;
4170 rxbd->rx_bd_haddr_lo = (u64) bp->rx_desc_mapping[j] &
4171 0xffffffff;
4172 }
Michael Chanb6016b72005-05-26 13:03:09 -07004173
4174 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
4175 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
4176 val |= 0x02 << 8;
4177 CTX_WR(bp, GET_CID_ADDR(RX_CID), BNX2_L2CTX_CTX_TYPE, val);
4178
Michael Chan13daffa2006-03-20 17:49:20 -08004179 val = (u64) bp->rx_desc_mapping[0] >> 32;
Michael Chanb6016b72005-05-26 13:03:09 -07004180 CTX_WR(bp, GET_CID_ADDR(RX_CID), BNX2_L2CTX_NX_BDHADDR_HI, val);
4181
Michael Chan13daffa2006-03-20 17:49:20 -08004182 val = (u64) bp->rx_desc_mapping[0] & 0xffffffff;
Michael Chanb6016b72005-05-26 13:03:09 -07004183 CTX_WR(bp, GET_CID_ADDR(RX_CID), BNX2_L2CTX_NX_BDHADDR_LO, val);
4184
Michael Chan236b6392006-03-20 17:49:02 -08004185 for (i = 0; i < bp->rx_ring_size; i++) {
Michael Chanb6016b72005-05-26 13:03:09 -07004186 if (bnx2_alloc_rx_skb(bp, ring_prod) < 0) {
4187 break;
4188 }
4189 prod = NEXT_RX_BD(prod);
4190 ring_prod = RX_RING_IDX(prod);
4191 }
4192 bp->rx_prod = prod;
4193
4194 REG_WR16(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_BDIDX, prod);
4195
4196 REG_WR(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_BSEQ, bp->rx_prod_bseq);
4197}
4198
4199static void
Michael Chan13daffa2006-03-20 17:49:20 -08004200bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
4201{
4202 u32 num_rings, max;
4203
4204 bp->rx_ring_size = size;
4205 num_rings = 1;
4206 while (size > MAX_RX_DESC_CNT) {
4207 size -= MAX_RX_DESC_CNT;
4208 num_rings++;
4209 }
4210 /* round to next power of 2 */
4211 max = MAX_RX_RINGS;
4212 while ((max & num_rings) == 0)
4213 max >>= 1;
4214
4215 if (num_rings != max)
4216 max <<= 1;
4217
4218 bp->rx_max_ring = max;
4219 bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
4220}
4221
4222static void
Michael Chanb6016b72005-05-26 13:03:09 -07004223bnx2_free_tx_skbs(struct bnx2 *bp)
4224{
4225 int i;
4226
4227 if (bp->tx_buf_ring == NULL)
4228 return;
4229
4230 for (i = 0; i < TX_DESC_CNT; ) {
4231 struct sw_bd *tx_buf = &bp->tx_buf_ring[i];
4232 struct sk_buff *skb = tx_buf->skb;
4233 int j, last;
4234
4235 if (skb == NULL) {
4236 i++;
4237 continue;
4238 }
4239
4240 pci_unmap_single(bp->pdev, pci_unmap_addr(tx_buf, mapping),
4241 skb_headlen(skb), PCI_DMA_TODEVICE);
4242
4243 tx_buf->skb = NULL;
4244
4245 last = skb_shinfo(skb)->nr_frags;
4246 for (j = 0; j < last; j++) {
4247 tx_buf = &bp->tx_buf_ring[i + j + 1];
4248 pci_unmap_page(bp->pdev,
4249 pci_unmap_addr(tx_buf, mapping),
4250 skb_shinfo(skb)->frags[j].size,
4251 PCI_DMA_TODEVICE);
4252 }
Michael Chan745720e2006-06-29 12:37:41 -07004253 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07004254 i += j + 1;
4255 }
4256
4257}
4258
4259static void
4260bnx2_free_rx_skbs(struct bnx2 *bp)
4261{
4262 int i;
4263
4264 if (bp->rx_buf_ring == NULL)
4265 return;
4266
Michael Chan13daffa2006-03-20 17:49:20 -08004267 for (i = 0; i < bp->rx_max_ring_idx; i++) {
Michael Chanb6016b72005-05-26 13:03:09 -07004268 struct sw_bd *rx_buf = &bp->rx_buf_ring[i];
4269 struct sk_buff *skb = rx_buf->skb;
4270
Michael Chan05d0f1c2005-11-04 08:53:48 -08004271 if (skb == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004272 continue;
4273
4274 pci_unmap_single(bp->pdev, pci_unmap_addr(rx_buf, mapping),
4275 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
4276
4277 rx_buf->skb = NULL;
4278
Michael Chan745720e2006-06-29 12:37:41 -07004279 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07004280 }
4281}
4282
4283static void
4284bnx2_free_skbs(struct bnx2 *bp)
4285{
4286 bnx2_free_tx_skbs(bp);
4287 bnx2_free_rx_skbs(bp);
4288}
4289
4290static int
4291bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
4292{
4293 int rc;
4294
4295 rc = bnx2_reset_chip(bp, reset_code);
4296 bnx2_free_skbs(bp);
4297 if (rc)
4298 return rc;
4299
Michael Chanfba9fe92006-06-12 22:21:25 -07004300 if ((rc = bnx2_init_chip(bp)) != 0)
4301 return rc;
4302
Michael Chanb6016b72005-05-26 13:03:09 -07004303 bnx2_init_tx_ring(bp);
4304 bnx2_init_rx_ring(bp);
4305 return 0;
4306}
4307
4308static int
4309bnx2_init_nic(struct bnx2 *bp)
4310{
4311 int rc;
4312
4313 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
4314 return rc;
4315
Michael Chan80be4432006-11-19 14:07:28 -08004316 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07004317 bnx2_init_phy(bp);
4318 bnx2_set_link(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07004319 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07004320 return 0;
4321}
4322
4323static int
4324bnx2_test_registers(struct bnx2 *bp)
4325{
4326 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07004327 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05004328 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07004329 u16 offset;
4330 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07004331#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07004332 u32 rw_mask;
4333 u32 ro_mask;
4334 } reg_tbl[] = {
4335 { 0x006c, 0, 0x00000000, 0x0000003f },
4336 { 0x0090, 0, 0xffffffff, 0x00000000 },
4337 { 0x0094, 0, 0x00000000, 0x00000000 },
4338
Michael Chan5bae30c2007-05-03 13:18:46 -07004339 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
4340 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4341 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4342 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
4343 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
4344 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
4345 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
4346 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4347 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07004348
Michael Chan5bae30c2007-05-03 13:18:46 -07004349 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4350 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4351 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
4352 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
4353 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
4354 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07004355
Michael Chan5bae30c2007-05-03 13:18:46 -07004356 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
4357 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
4358 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07004359
4360 { 0x1000, 0, 0x00000000, 0x00000001 },
4361 { 0x1004, 0, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07004362
4363 { 0x1408, 0, 0x01c00800, 0x00000000 },
4364 { 0x149c, 0, 0x8000ffff, 0x00000000 },
4365 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08004366 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07004367 { 0x14b0, 0, 0x00000002, 0x00000001 },
4368 { 0x14b8, 0, 0x00000000, 0x00000000 },
4369 { 0x14c0, 0, 0x00000000, 0x00000009 },
4370 { 0x14c4, 0, 0x00003fff, 0x00000000 },
4371 { 0x14cc, 0, 0x00000000, 0x00000001 },
4372 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07004373
4374 { 0x1800, 0, 0x00000000, 0x00000001 },
4375 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07004376
4377 { 0x2800, 0, 0x00000000, 0x00000001 },
4378 { 0x2804, 0, 0x00000000, 0x00003f01 },
4379 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
4380 { 0x2810, 0, 0xffff0000, 0x00000000 },
4381 { 0x2814, 0, 0xffff0000, 0x00000000 },
4382 { 0x2818, 0, 0xffff0000, 0x00000000 },
4383 { 0x281c, 0, 0xffff0000, 0x00000000 },
4384 { 0x2834, 0, 0xffffffff, 0x00000000 },
4385 { 0x2840, 0, 0x00000000, 0xffffffff },
4386 { 0x2844, 0, 0x00000000, 0xffffffff },
4387 { 0x2848, 0, 0xffffffff, 0x00000000 },
4388 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
4389
4390 { 0x2c00, 0, 0x00000000, 0x00000011 },
4391 { 0x2c04, 0, 0x00000000, 0x00030007 },
4392
Michael Chanb6016b72005-05-26 13:03:09 -07004393 { 0x3c00, 0, 0x00000000, 0x00000001 },
4394 { 0x3c04, 0, 0x00000000, 0x00070000 },
4395 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
4396 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
4397 { 0x3c10, 0, 0xffffffff, 0x00000000 },
4398 { 0x3c14, 0, 0x00000000, 0xffffffff },
4399 { 0x3c18, 0, 0x00000000, 0xffffffff },
4400 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
4401 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07004402
4403 { 0x5004, 0, 0x00000000, 0x0000007f },
4404 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07004405
Michael Chanb6016b72005-05-26 13:03:09 -07004406 { 0x5c00, 0, 0x00000000, 0x00000001 },
4407 { 0x5c04, 0, 0x00000000, 0x0003000f },
4408 { 0x5c08, 0, 0x00000003, 0x00000000 },
4409 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
4410 { 0x5c10, 0, 0x00000000, 0xffffffff },
4411 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
4412 { 0x5c84, 0, 0x00000000, 0x0000f333 },
4413 { 0x5c88, 0, 0x00000000, 0x00077373 },
4414 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
4415
4416 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
4417 { 0x680c, 0, 0xffffffff, 0x00000000 },
4418 { 0x6810, 0, 0xffffffff, 0x00000000 },
4419 { 0x6814, 0, 0xffffffff, 0x00000000 },
4420 { 0x6818, 0, 0xffffffff, 0x00000000 },
4421 { 0x681c, 0, 0xffffffff, 0x00000000 },
4422 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
4423 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
4424 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
4425 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
4426 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
4427 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
4428 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
4429 { 0x683c, 0, 0x0000ffff, 0x00000000 },
4430 { 0x6840, 0, 0x00000ff0, 0x00000000 },
4431 { 0x6844, 0, 0x00ffff00, 0x00000000 },
4432 { 0x684c, 0, 0xffffffff, 0x00000000 },
4433 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
4434 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
4435 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
4436 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
4437 { 0x6908, 0, 0x00000000, 0x0001ff0f },
4438 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
4439
4440 { 0xffff, 0, 0x00000000, 0x00000000 },
4441 };
4442
4443 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07004444 is_5709 = 0;
4445 if (CHIP_NUM(bp) == CHIP_NUM_5709)
4446 is_5709 = 1;
4447
Michael Chanb6016b72005-05-26 13:03:09 -07004448 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
4449 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07004450 u16 flags = reg_tbl[i].flags;
4451
4452 if (is_5709 && (flags & BNX2_FL_NOT_5709))
4453 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07004454
4455 offset = (u32) reg_tbl[i].offset;
4456 rw_mask = reg_tbl[i].rw_mask;
4457 ro_mask = reg_tbl[i].ro_mask;
4458
Peter Hagervall14ab9b82005-08-10 14:18:16 -07004459 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07004460
Peter Hagervall14ab9b82005-08-10 14:18:16 -07004461 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07004462
Peter Hagervall14ab9b82005-08-10 14:18:16 -07004463 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07004464 if ((val & rw_mask) != 0) {
4465 goto reg_test_err;
4466 }
4467
4468 if ((val & ro_mask) != (save_val & ro_mask)) {
4469 goto reg_test_err;
4470 }
4471
Peter Hagervall14ab9b82005-08-10 14:18:16 -07004472 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07004473
Peter Hagervall14ab9b82005-08-10 14:18:16 -07004474 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07004475 if ((val & rw_mask) != rw_mask) {
4476 goto reg_test_err;
4477 }
4478
4479 if ((val & ro_mask) != (save_val & ro_mask)) {
4480 goto reg_test_err;
4481 }
4482
Peter Hagervall14ab9b82005-08-10 14:18:16 -07004483 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07004484 continue;
4485
4486reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07004487 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07004488 ret = -ENODEV;
4489 break;
4490 }
4491 return ret;
4492}
4493
4494static int
4495bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
4496{
Arjan van de Venf71e1302006-03-03 21:33:57 -05004497 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07004498 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
4499 int i;
4500
4501 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
4502 u32 offset;
4503
4504 for (offset = 0; offset < size; offset += 4) {
4505
4506 REG_WR_IND(bp, start + offset, test_pattern[i]);
4507
4508 if (REG_RD_IND(bp, start + offset) !=
4509 test_pattern[i]) {
4510 return -ENODEV;
4511 }
4512 }
4513 }
4514 return 0;
4515}
4516
4517static int
4518bnx2_test_memory(struct bnx2 *bp)
4519{
4520 int ret = 0;
4521 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07004522 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07004523 u32 offset;
4524 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07004525 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07004526 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08004527 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07004528 { 0xe0000, 0x4000 },
4529 { 0x120000, 0x4000 },
4530 { 0x1a0000, 0x4000 },
4531 { 0x160000, 0x4000 },
4532 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07004533 },
4534 mem_tbl_5709[] = {
4535 { 0x60000, 0x4000 },
4536 { 0xa0000, 0x3000 },
4537 { 0xe0000, 0x4000 },
4538 { 0x120000, 0x4000 },
4539 { 0x1a0000, 0x4000 },
4540 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07004541 };
Michael Chan5bae30c2007-05-03 13:18:46 -07004542 struct mem_entry *mem_tbl;
4543
4544 if (CHIP_NUM(bp) == CHIP_NUM_5709)
4545 mem_tbl = mem_tbl_5709;
4546 else
4547 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07004548
4549 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
4550 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
4551 mem_tbl[i].len)) != 0) {
4552 return ret;
4553 }
4554 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004555
Michael Chanb6016b72005-05-26 13:03:09 -07004556 return ret;
4557}
4558
Michael Chanbc5a0692006-01-23 16:13:22 -08004559#define BNX2_MAC_LOOPBACK 0
4560#define BNX2_PHY_LOOPBACK 1
4561
Michael Chanb6016b72005-05-26 13:03:09 -07004562static int
Michael Chanbc5a0692006-01-23 16:13:22 -08004563bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07004564{
4565 unsigned int pkt_size, num_pkts, i;
4566 struct sk_buff *skb, *rx_skb;
4567 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08004568 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07004569 dma_addr_t map;
4570 struct tx_bd *txbd;
4571 struct sw_bd *rx_buf;
4572 struct l2_fhdr *rx_hdr;
4573 int ret = -ENODEV;
4574
Michael Chanbc5a0692006-01-23 16:13:22 -08004575 if (loopback_mode == BNX2_MAC_LOOPBACK) {
4576 bp->loopback = MAC_LOOPBACK;
4577 bnx2_set_mac_loopback(bp);
4578 }
4579 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan489310a2007-10-10 16:16:31 -07004580 if (bp->phy_flags & REMOTE_PHY_CAP_FLAG)
4581 return 0;
4582
Michael Chan80be4432006-11-19 14:07:28 -08004583 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08004584 bnx2_set_phy_loopback(bp);
4585 }
4586 else
4587 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07004588
4589 pkt_size = 1514;
Michael Chan932f3772006-08-15 01:39:36 -07004590 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08004591 if (!skb)
4592 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07004593 packet = skb_put(skb, pkt_size);
Michael Chan66342922006-12-14 15:57:04 -08004594 memcpy(packet, bp->dev->dev_addr, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07004595 memset(packet + 6, 0x0, 8);
4596 for (i = 14; i < pkt_size; i++)
4597 packet[i] = (unsigned char) (i & 0xff);
4598
4599 map = pci_map_single(bp->pdev, skb->data, pkt_size,
4600 PCI_DMA_TODEVICE);
4601
Michael Chanbf5295b2006-03-23 01:11:56 -08004602 REG_WR(bp, BNX2_HC_COMMAND,
4603 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
4604
Michael Chanb6016b72005-05-26 13:03:09 -07004605 REG_RD(bp, BNX2_HC_COMMAND);
4606
4607 udelay(5);
4608 rx_start_idx = bp->status_blk->status_rx_quick_consumer_index0;
4609
Michael Chanb6016b72005-05-26 13:03:09 -07004610 num_pkts = 0;
4611
Michael Chanbc5a0692006-01-23 16:13:22 -08004612 txbd = &bp->tx_desc_ring[TX_RING_IDX(bp->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07004613
4614 txbd->tx_bd_haddr_hi = (u64) map >> 32;
4615 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
4616 txbd->tx_bd_mss_nbytes = pkt_size;
4617 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
4618
4619 num_pkts++;
Michael Chanbc5a0692006-01-23 16:13:22 -08004620 bp->tx_prod = NEXT_TX_BD(bp->tx_prod);
4621 bp->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07004622
Michael Chan234754d2006-11-19 14:11:41 -08004623 REG_WR16(bp, bp->tx_bidx_addr, bp->tx_prod);
4624 REG_WR(bp, bp->tx_bseq_addr, bp->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07004625
4626 udelay(100);
4627
Michael Chanbf5295b2006-03-23 01:11:56 -08004628 REG_WR(bp, BNX2_HC_COMMAND,
4629 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
4630
Michael Chanb6016b72005-05-26 13:03:09 -07004631 REG_RD(bp, BNX2_HC_COMMAND);
4632
4633 udelay(5);
4634
4635 pci_unmap_single(bp->pdev, map, pkt_size, PCI_DMA_TODEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07004636 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07004637
Michael Chanbc5a0692006-01-23 16:13:22 -08004638 if (bp->status_blk->status_tx_quick_consumer_index0 != bp->tx_prod) {
Michael Chanb6016b72005-05-26 13:03:09 -07004639 goto loopback_test_done;
4640 }
4641
4642 rx_idx = bp->status_blk->status_rx_quick_consumer_index0;
4643 if (rx_idx != rx_start_idx + num_pkts) {
4644 goto loopback_test_done;
4645 }
4646
4647 rx_buf = &bp->rx_buf_ring[rx_start_idx];
4648 rx_skb = rx_buf->skb;
4649
4650 rx_hdr = (struct l2_fhdr *) rx_skb->data;
4651 skb_reserve(rx_skb, bp->rx_offset);
4652
4653 pci_dma_sync_single_for_cpu(bp->pdev,
4654 pci_unmap_addr(rx_buf, mapping),
4655 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
4656
Michael Chanade2bfe2006-01-23 16:09:51 -08004657 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07004658 (L2_FHDR_ERRORS_BAD_CRC |
4659 L2_FHDR_ERRORS_PHY_DECODE |
4660 L2_FHDR_ERRORS_ALIGNMENT |
4661 L2_FHDR_ERRORS_TOO_SHORT |
4662 L2_FHDR_ERRORS_GIANT_FRAME)) {
4663
4664 goto loopback_test_done;
4665 }
4666
4667 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
4668 goto loopback_test_done;
4669 }
4670
4671 for (i = 14; i < pkt_size; i++) {
4672 if (*(rx_skb->data + i) != (unsigned char) (i & 0xff)) {
4673 goto loopback_test_done;
4674 }
4675 }
4676
4677 ret = 0;
4678
4679loopback_test_done:
4680 bp->loopback = 0;
4681 return ret;
4682}
4683
Michael Chanbc5a0692006-01-23 16:13:22 -08004684#define BNX2_MAC_LOOPBACK_FAILED 1
4685#define BNX2_PHY_LOOPBACK_FAILED 2
4686#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
4687 BNX2_PHY_LOOPBACK_FAILED)
4688
4689static int
4690bnx2_test_loopback(struct bnx2 *bp)
4691{
4692 int rc = 0;
4693
4694 if (!netif_running(bp->dev))
4695 return BNX2_LOOPBACK_FAILED;
4696
4697 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
4698 spin_lock_bh(&bp->phy_lock);
4699 bnx2_init_phy(bp);
4700 spin_unlock_bh(&bp->phy_lock);
4701 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
4702 rc |= BNX2_MAC_LOOPBACK_FAILED;
4703 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
4704 rc |= BNX2_PHY_LOOPBACK_FAILED;
4705 return rc;
4706}
4707
Michael Chanb6016b72005-05-26 13:03:09 -07004708#define NVRAM_SIZE 0x200
4709#define CRC32_RESIDUAL 0xdebb20e3
4710
4711static int
4712bnx2_test_nvram(struct bnx2 *bp)
4713{
4714 u32 buf[NVRAM_SIZE / 4];
4715 u8 *data = (u8 *) buf;
4716 int rc = 0;
4717 u32 magic, csum;
4718
4719 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
4720 goto test_nvram_done;
4721
4722 magic = be32_to_cpu(buf[0]);
4723 if (magic != 0x669955aa) {
4724 rc = -ENODEV;
4725 goto test_nvram_done;
4726 }
4727
4728 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
4729 goto test_nvram_done;
4730
4731 csum = ether_crc_le(0x100, data);
4732 if (csum != CRC32_RESIDUAL) {
4733 rc = -ENODEV;
4734 goto test_nvram_done;
4735 }
4736
4737 csum = ether_crc_le(0x100, data + 0x100);
4738 if (csum != CRC32_RESIDUAL) {
4739 rc = -ENODEV;
4740 }
4741
4742test_nvram_done:
4743 return rc;
4744}
4745
4746static int
4747bnx2_test_link(struct bnx2 *bp)
4748{
4749 u32 bmsr;
4750
Michael Chan489310a2007-10-10 16:16:31 -07004751 if (bp->phy_flags & REMOTE_PHY_CAP_FLAG) {
4752 if (bp->link_up)
4753 return 0;
4754 return -ENODEV;
4755 }
Michael Chanc770a652005-08-25 15:38:39 -07004756 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07004757 bnx2_enable_bmsr1(bp);
4758 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
4759 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
4760 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07004761 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004762
Michael Chanb6016b72005-05-26 13:03:09 -07004763 if (bmsr & BMSR_LSTATUS) {
4764 return 0;
4765 }
4766 return -ENODEV;
4767}
4768
4769static int
4770bnx2_test_intr(struct bnx2 *bp)
4771{
4772 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004773 u16 status_idx;
4774
4775 if (!netif_running(bp->dev))
4776 return -ENODEV;
4777
4778 status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
4779
4780 /* This register is not touched during run-time. */
Michael Chanbf5295b2006-03-23 01:11:56 -08004781 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07004782 REG_RD(bp, BNX2_HC_COMMAND);
4783
4784 for (i = 0; i < 10; i++) {
4785 if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
4786 status_idx) {
4787
4788 break;
4789 }
4790
4791 msleep_interruptible(10);
4792 }
4793 if (i < 10)
4794 return 0;
4795
4796 return -ENODEV;
4797}
4798
4799static void
Michael Chan48b01e22006-11-19 14:08:00 -08004800bnx2_5706_serdes_timer(struct bnx2 *bp)
4801{
4802 spin_lock(&bp->phy_lock);
4803 if (bp->serdes_an_pending)
4804 bp->serdes_an_pending--;
4805 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
4806 u32 bmcr;
4807
4808 bp->current_interval = bp->timer_interval;
4809
Michael Chanca58c3a2007-05-03 13:22:52 -07004810 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08004811
4812 if (bmcr & BMCR_ANENABLE) {
4813 u32 phy1, phy2;
4814
4815 bnx2_write_phy(bp, 0x1c, 0x7c00);
4816 bnx2_read_phy(bp, 0x1c, &phy1);
4817
4818 bnx2_write_phy(bp, 0x17, 0x0f01);
4819 bnx2_read_phy(bp, 0x15, &phy2);
4820 bnx2_write_phy(bp, 0x17, 0x0f01);
4821 bnx2_read_phy(bp, 0x15, &phy2);
4822
4823 if ((phy1 & 0x10) && /* SIGNAL DETECT */
4824 !(phy2 & 0x20)) { /* no CONFIG */
4825
4826 bmcr &= ~BMCR_ANENABLE;
4827 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07004828 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08004829 bp->phy_flags |= PHY_PARALLEL_DETECT_FLAG;
4830 }
4831 }
4832 }
4833 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
4834 (bp->phy_flags & PHY_PARALLEL_DETECT_FLAG)) {
4835 u32 phy2;
4836
4837 bnx2_write_phy(bp, 0x17, 0x0f01);
4838 bnx2_read_phy(bp, 0x15, &phy2);
4839 if (phy2 & 0x20) {
4840 u32 bmcr;
4841
Michael Chanca58c3a2007-05-03 13:22:52 -07004842 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08004843 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07004844 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08004845
4846 bp->phy_flags &= ~PHY_PARALLEL_DETECT_FLAG;
4847 }
4848 } else
4849 bp->current_interval = bp->timer_interval;
4850
4851 spin_unlock(&bp->phy_lock);
4852}
4853
4854static void
Michael Chanf8dd0642006-11-19 14:08:29 -08004855bnx2_5708_serdes_timer(struct bnx2 *bp)
4856{
Michael Chan0d8a6572007-07-07 22:49:43 -07004857 if (bp->phy_flags & REMOTE_PHY_CAP_FLAG)
4858 return;
4859
Michael Chanf8dd0642006-11-19 14:08:29 -08004860 if ((bp->phy_flags & PHY_2_5G_CAPABLE_FLAG) == 0) {
4861 bp->serdes_an_pending = 0;
4862 return;
4863 }
4864
4865 spin_lock(&bp->phy_lock);
4866 if (bp->serdes_an_pending)
4867 bp->serdes_an_pending--;
4868 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
4869 u32 bmcr;
4870
Michael Chanca58c3a2007-05-03 13:22:52 -07004871 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08004872 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07004873 bnx2_enable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08004874 bp->current_interval = SERDES_FORCED_TIMEOUT;
4875 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07004876 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08004877 bp->serdes_an_pending = 2;
4878 bp->current_interval = bp->timer_interval;
4879 }
4880
4881 } else
4882 bp->current_interval = bp->timer_interval;
4883
4884 spin_unlock(&bp->phy_lock);
4885}
4886
4887static void
Michael Chanb6016b72005-05-26 13:03:09 -07004888bnx2_timer(unsigned long data)
4889{
4890 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07004891
Michael Chancd339a02005-08-25 15:35:24 -07004892 if (!netif_running(bp->dev))
4893 return;
4894
Michael Chanb6016b72005-05-26 13:03:09 -07004895 if (atomic_read(&bp->intr_sem) != 0)
4896 goto bnx2_restart_timer;
4897
Michael Chandf149d72007-07-07 22:51:36 -07004898 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004899
Michael Chancea94db2006-06-12 22:16:13 -07004900 bp->stats_blk->stat_FwRxDrop = REG_RD_IND(bp, BNX2_FW_RX_DROP_COUNT);
4901
Michael Chan02537b062007-06-04 21:24:07 -07004902 /* workaround occasional corrupted counters */
4903 if (CHIP_NUM(bp) == CHIP_NUM_5708 && bp->stats_ticks)
4904 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
4905 BNX2_HC_COMMAND_STATS_NOW);
4906
Michael Chanf8dd0642006-11-19 14:08:29 -08004907 if (bp->phy_flags & PHY_SERDES_FLAG) {
4908 if (CHIP_NUM(bp) == CHIP_NUM_5706)
4909 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07004910 else
Michael Chanf8dd0642006-11-19 14:08:29 -08004911 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004912 }
4913
4914bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07004915 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07004916}
4917
Michael Chan8e6a72c2007-05-03 13:24:48 -07004918static int
4919bnx2_request_irq(struct bnx2 *bp)
4920{
4921 struct net_device *dev = bp->dev;
4922 int rc = 0;
4923
4924 if (bp->flags & USING_MSI_FLAG) {
4925 irq_handler_t fn = bnx2_msi;
4926
4927 if (bp->flags & ONE_SHOT_MSI_FLAG)
4928 fn = bnx2_msi_1shot;
4929
4930 rc = request_irq(bp->pdev->irq, fn, 0, dev->name, dev);
4931 } else
4932 rc = request_irq(bp->pdev->irq, bnx2_interrupt,
4933 IRQF_SHARED, dev->name, dev);
4934 return rc;
4935}
4936
4937static void
4938bnx2_free_irq(struct bnx2 *bp)
4939{
4940 struct net_device *dev = bp->dev;
4941
4942 if (bp->flags & USING_MSI_FLAG) {
4943 free_irq(bp->pdev->irq, dev);
4944 pci_disable_msi(bp->pdev);
4945 bp->flags &= ~(USING_MSI_FLAG | ONE_SHOT_MSI_FLAG);
4946 } else
4947 free_irq(bp->pdev->irq, dev);
4948}
4949
Michael Chanb6016b72005-05-26 13:03:09 -07004950/* Called with rtnl_lock */
4951static int
4952bnx2_open(struct net_device *dev)
4953{
Michael Chan972ec0d2006-01-23 16:12:43 -08004954 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07004955 int rc;
4956
Michael Chan1b2f9222007-05-03 13:20:19 -07004957 netif_carrier_off(dev);
4958
Pavel Machek829ca9a2005-09-03 15:56:56 -07004959 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07004960 bnx2_disable_int(bp);
4961
4962 rc = bnx2_alloc_mem(bp);
4963 if (rc)
4964 return rc;
4965
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004966 napi_enable(&bp->napi);
4967
Michael Chan8e6a72c2007-05-03 13:24:48 -07004968 if ((bp->flags & MSI_CAP_FLAG) && !disable_msi) {
Michael Chanb6016b72005-05-26 13:03:09 -07004969 if (pci_enable_msi(bp->pdev) == 0) {
4970 bp->flags |= USING_MSI_FLAG;
Michael Chan8e6a72c2007-05-03 13:24:48 -07004971 if (CHIP_NUM(bp) == CHIP_NUM_5709)
4972 bp->flags |= ONE_SHOT_MSI_FLAG;
Michael Chanb6016b72005-05-26 13:03:09 -07004973 }
4974 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07004975 rc = bnx2_request_irq(bp);
4976
Michael Chanb6016b72005-05-26 13:03:09 -07004977 if (rc) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004978 napi_disable(&bp->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07004979 bnx2_free_mem(bp);
4980 return rc;
4981 }
4982
4983 rc = bnx2_init_nic(bp);
4984
4985 if (rc) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004986 napi_disable(&bp->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07004987 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004988 bnx2_free_skbs(bp);
4989 bnx2_free_mem(bp);
4990 return rc;
4991 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004992
Michael Chancd339a02005-08-25 15:35:24 -07004993 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07004994
4995 atomic_set(&bp->intr_sem, 0);
4996
4997 bnx2_enable_int(bp);
4998
4999 if (bp->flags & USING_MSI_FLAG) {
5000 /* Test MSI to make sure it is working
5001 * If MSI test fails, go back to INTx mode
5002 */
5003 if (bnx2_test_intr(bp) != 0) {
5004 printk(KERN_WARNING PFX "%s: No interrupt was generated"
5005 " using MSI, switching to INTx mode. Please"
5006 " report this failure to the PCI maintainer"
5007 " and include system chipset information.\n",
5008 bp->dev->name);
5009
5010 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07005011 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005012
5013 rc = bnx2_init_nic(bp);
5014
Michael Chan8e6a72c2007-05-03 13:24:48 -07005015 if (!rc)
5016 rc = bnx2_request_irq(bp);
5017
Michael Chanb6016b72005-05-26 13:03:09 -07005018 if (rc) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005019 napi_disable(&bp->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07005020 bnx2_free_skbs(bp);
5021 bnx2_free_mem(bp);
5022 del_timer_sync(&bp->timer);
5023 return rc;
5024 }
5025 bnx2_enable_int(bp);
5026 }
5027 }
5028 if (bp->flags & USING_MSI_FLAG) {
5029 printk(KERN_INFO PFX "%s: using MSI\n", dev->name);
5030 }
5031
5032 netif_start_queue(dev);
5033
5034 return 0;
5035}
5036
5037static void
David Howellsc4028952006-11-22 14:57:56 +00005038bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07005039{
David Howellsc4028952006-11-22 14:57:56 +00005040 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07005041
Michael Chanafdc08b2005-08-25 15:34:29 -07005042 if (!netif_running(bp->dev))
5043 return;
5044
5045 bp->in_reset_task = 1;
Michael Chanb6016b72005-05-26 13:03:09 -07005046 bnx2_netif_stop(bp);
5047
5048 bnx2_init_nic(bp);
5049
5050 atomic_set(&bp->intr_sem, 1);
5051 bnx2_netif_start(bp);
Michael Chanafdc08b2005-08-25 15:34:29 -07005052 bp->in_reset_task = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07005053}
5054
5055static void
5056bnx2_tx_timeout(struct net_device *dev)
5057{
Michael Chan972ec0d2006-01-23 16:12:43 -08005058 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005059
5060 /* This allows the netif to be shutdown gracefully before resetting */
5061 schedule_work(&bp->reset_task);
5062}
5063
5064#ifdef BCM_VLAN
5065/* Called with rtnl_lock */
5066static void
5067bnx2_vlan_rx_register(struct net_device *dev, struct vlan_group *vlgrp)
5068{
Michael Chan972ec0d2006-01-23 16:12:43 -08005069 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005070
5071 bnx2_netif_stop(bp);
5072
5073 bp->vlgrp = vlgrp;
5074 bnx2_set_rx_mode(dev);
5075
5076 bnx2_netif_start(bp);
5077}
Michael Chanb6016b72005-05-26 13:03:09 -07005078#endif
5079
Herbert Xu932ff272006-06-09 12:20:56 -07005080/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07005081 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
5082 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07005083 */
5084static int
5085bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
5086{
Michael Chan972ec0d2006-01-23 16:12:43 -08005087 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005088 dma_addr_t mapping;
5089 struct tx_bd *txbd;
5090 struct sw_bd *tx_buf;
5091 u32 len, vlan_tag_flags, last_frag, mss;
5092 u16 prod, ring_prod;
5093 int i;
5094
Michael Chane89bbf12005-08-25 15:36:58 -07005095 if (unlikely(bnx2_tx_avail(bp) < (skb_shinfo(skb)->nr_frags + 1))) {
Michael Chanb6016b72005-05-26 13:03:09 -07005096 netif_stop_queue(dev);
5097 printk(KERN_ERR PFX "%s: BUG! Tx ring full when queue awake!\n",
5098 dev->name);
5099
5100 return NETDEV_TX_BUSY;
5101 }
5102 len = skb_headlen(skb);
5103 prod = bp->tx_prod;
5104 ring_prod = TX_RING_IDX(prod);
5105
5106 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07005107 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07005108 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
5109 }
5110
5111 if (bp->vlgrp != 0 && vlan_tx_tag_present(skb)) {
5112 vlan_tag_flags |=
5113 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
5114 }
Michael Chanfde82052007-05-03 17:23:35 -07005115 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chanb6016b72005-05-26 13:03:09 -07005116 u32 tcp_opt_len, ip_tcp_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005117 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07005118
Michael Chanb6016b72005-05-26 13:03:09 -07005119 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
5120
Michael Chan4666f872007-05-03 13:22:28 -07005121 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07005122
Michael Chan4666f872007-05-03 13:22:28 -07005123 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
5124 u32 tcp_off = skb_transport_offset(skb) -
5125 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07005126
Michael Chan4666f872007-05-03 13:22:28 -07005127 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
5128 TX_BD_FLAGS_SW_FLAGS;
5129 if (likely(tcp_off == 0))
5130 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
5131 else {
5132 tcp_off >>= 3;
5133 vlan_tag_flags |= ((tcp_off & 0x3) <<
5134 TX_BD_FLAGS_TCP6_OFF0_SHL) |
5135 ((tcp_off & 0x10) <<
5136 TX_BD_FLAGS_TCP6_OFF4_SHL);
5137 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
5138 }
5139 } else {
5140 if (skb_header_cloned(skb) &&
5141 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5142 dev_kfree_skb(skb);
5143 return NETDEV_TX_OK;
5144 }
5145
5146 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
5147
5148 iph = ip_hdr(skb);
5149 iph->check = 0;
5150 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
5151 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5152 iph->daddr, 0,
5153 IPPROTO_TCP,
5154 0);
5155 if (tcp_opt_len || (iph->ihl > 5)) {
5156 vlan_tag_flags |= ((iph->ihl - 5) +
5157 (tcp_opt_len >> 2)) << 8;
5158 }
Michael Chanb6016b72005-05-26 13:03:09 -07005159 }
Michael Chan4666f872007-05-03 13:22:28 -07005160 } else
Michael Chanb6016b72005-05-26 13:03:09 -07005161 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07005162
5163 mapping = pci_map_single(bp->pdev, skb->data, len, PCI_DMA_TODEVICE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005164
Michael Chanb6016b72005-05-26 13:03:09 -07005165 tx_buf = &bp->tx_buf_ring[ring_prod];
5166 tx_buf->skb = skb;
5167 pci_unmap_addr_set(tx_buf, mapping, mapping);
5168
5169 txbd = &bp->tx_desc_ring[ring_prod];
5170
5171 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
5172 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
5173 txbd->tx_bd_mss_nbytes = len | (mss << 16);
5174 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
5175
5176 last_frag = skb_shinfo(skb)->nr_frags;
5177
5178 for (i = 0; i < last_frag; i++) {
5179 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5180
5181 prod = NEXT_TX_BD(prod);
5182 ring_prod = TX_RING_IDX(prod);
5183 txbd = &bp->tx_desc_ring[ring_prod];
5184
5185 len = frag->size;
5186 mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset,
5187 len, PCI_DMA_TODEVICE);
5188 pci_unmap_addr_set(&bp->tx_buf_ring[ring_prod],
5189 mapping, mapping);
5190
5191 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
5192 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
5193 txbd->tx_bd_mss_nbytes = len | (mss << 16);
5194 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
5195
5196 }
5197 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
5198
5199 prod = NEXT_TX_BD(prod);
5200 bp->tx_prod_bseq += skb->len;
5201
Michael Chan234754d2006-11-19 14:11:41 -08005202 REG_WR16(bp, bp->tx_bidx_addr, prod);
5203 REG_WR(bp, bp->tx_bseq_addr, bp->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005204
5205 mmiowb();
5206
5207 bp->tx_prod = prod;
5208 dev->trans_start = jiffies;
5209
Michael Chane89bbf12005-08-25 15:36:58 -07005210 if (unlikely(bnx2_tx_avail(bp) <= MAX_SKB_FRAGS)) {
Michael Chane89bbf12005-08-25 15:36:58 -07005211 netif_stop_queue(dev);
Michael Chan2f8af122006-08-15 01:39:10 -07005212 if (bnx2_tx_avail(bp) > bp->tx_wake_thresh)
Michael Chane89bbf12005-08-25 15:36:58 -07005213 netif_wake_queue(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005214 }
5215
5216 return NETDEV_TX_OK;
5217}
5218
5219/* Called with rtnl_lock */
5220static int
5221bnx2_close(struct net_device *dev)
5222{
Michael Chan972ec0d2006-01-23 16:12:43 -08005223 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005224 u32 reset_code;
5225
Michael Chanafdc08b2005-08-25 15:34:29 -07005226 /* Calling flush_scheduled_work() may deadlock because
5227 * linkwatch_event() may be on the workqueue and it will try to get
5228 * the rtnl_lock which we are holding.
5229 */
5230 while (bp->in_reset_task)
5231 msleep(1);
5232
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005233 bnx2_disable_int_sync(bp);
5234 napi_disable(&bp->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07005235 del_timer_sync(&bp->timer);
Michael Chandda1e392006-01-23 16:08:14 -08005236 if (bp->flags & NO_WOL_FLAG)
Michael Chan6c4f0952006-06-29 12:38:15 -07005237 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
Michael Chandda1e392006-01-23 16:08:14 -08005238 else if (bp->wol)
Michael Chanb6016b72005-05-26 13:03:09 -07005239 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5240 else
5241 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5242 bnx2_reset_chip(bp, reset_code);
Michael Chan8e6a72c2007-05-03 13:24:48 -07005243 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005244 bnx2_free_skbs(bp);
5245 bnx2_free_mem(bp);
5246 bp->link_up = 0;
5247 netif_carrier_off(bp->dev);
Pavel Machek829ca9a2005-09-03 15:56:56 -07005248 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07005249 return 0;
5250}
5251
5252#define GET_NET_STATS64(ctr) \
5253 (unsigned long) ((unsigned long) (ctr##_hi) << 32) + \
5254 (unsigned long) (ctr##_lo)
5255
5256#define GET_NET_STATS32(ctr) \
5257 (ctr##_lo)
5258
5259#if (BITS_PER_LONG == 64)
5260#define GET_NET_STATS GET_NET_STATS64
5261#else
5262#define GET_NET_STATS GET_NET_STATS32
5263#endif
5264
5265static struct net_device_stats *
5266bnx2_get_stats(struct net_device *dev)
5267{
Michael Chan972ec0d2006-01-23 16:12:43 -08005268 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005269 struct statistics_block *stats_blk = bp->stats_blk;
5270 struct net_device_stats *net_stats = &bp->net_stats;
5271
5272 if (bp->stats_blk == NULL) {
5273 return net_stats;
5274 }
5275 net_stats->rx_packets =
5276 GET_NET_STATS(stats_blk->stat_IfHCInUcastPkts) +
5277 GET_NET_STATS(stats_blk->stat_IfHCInMulticastPkts) +
5278 GET_NET_STATS(stats_blk->stat_IfHCInBroadcastPkts);
5279
5280 net_stats->tx_packets =
5281 GET_NET_STATS(stats_blk->stat_IfHCOutUcastPkts) +
5282 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts) +
5283 GET_NET_STATS(stats_blk->stat_IfHCOutBroadcastPkts);
5284
5285 net_stats->rx_bytes =
5286 GET_NET_STATS(stats_blk->stat_IfHCInOctets);
5287
5288 net_stats->tx_bytes =
5289 GET_NET_STATS(stats_blk->stat_IfHCOutOctets);
5290
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005291 net_stats->multicast =
Michael Chanb6016b72005-05-26 13:03:09 -07005292 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts);
5293
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005294 net_stats->collisions =
Michael Chanb6016b72005-05-26 13:03:09 -07005295 (unsigned long) stats_blk->stat_EtherStatsCollisions;
5296
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005297 net_stats->rx_length_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07005298 (unsigned long) (stats_blk->stat_EtherStatsUndersizePkts +
5299 stats_blk->stat_EtherStatsOverrsizePkts);
5300
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005301 net_stats->rx_over_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07005302 (unsigned long) stats_blk->stat_IfInMBUFDiscards;
5303
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005304 net_stats->rx_frame_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07005305 (unsigned long) stats_blk->stat_Dot3StatsAlignmentErrors;
5306
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005307 net_stats->rx_crc_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07005308 (unsigned long) stats_blk->stat_Dot3StatsFCSErrors;
5309
5310 net_stats->rx_errors = net_stats->rx_length_errors +
5311 net_stats->rx_over_errors + net_stats->rx_frame_errors +
5312 net_stats->rx_crc_errors;
5313
5314 net_stats->tx_aborted_errors =
5315 (unsigned long) (stats_blk->stat_Dot3StatsExcessiveCollisions +
5316 stats_blk->stat_Dot3StatsLateCollisions);
5317
Michael Chan5b0c76a2005-11-04 08:45:49 -08005318 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
5319 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07005320 net_stats->tx_carrier_errors = 0;
5321 else {
5322 net_stats->tx_carrier_errors =
5323 (unsigned long)
5324 stats_blk->stat_Dot3StatsCarrierSenseErrors;
5325 }
5326
5327 net_stats->tx_errors =
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005328 (unsigned long)
Michael Chanb6016b72005-05-26 13:03:09 -07005329 stats_blk->stat_emac_tx_stat_dot3statsinternalmactransmiterrors
5330 +
5331 net_stats->tx_aborted_errors +
5332 net_stats->tx_carrier_errors;
5333
Michael Chancea94db2006-06-12 22:16:13 -07005334 net_stats->rx_missed_errors =
5335 (unsigned long) (stats_blk->stat_IfInMBUFDiscards +
5336 stats_blk->stat_FwRxDrop);
5337
Michael Chanb6016b72005-05-26 13:03:09 -07005338 return net_stats;
5339}
5340
5341/* All ethtool functions called with rtnl_lock */
5342
5343static int
5344bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
5345{
Michael Chan972ec0d2006-01-23 16:12:43 -08005346 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07005347 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07005348
5349 cmd->supported = SUPPORTED_Autoneg;
Michael Chan7b6b8342007-07-07 22:50:15 -07005350 if (bp->phy_flags & REMOTE_PHY_CAP_FLAG) {
5351 support_serdes = 1;
5352 support_copper = 1;
5353 } else if (bp->phy_port == PORT_FIBRE)
5354 support_serdes = 1;
5355 else
5356 support_copper = 1;
5357
5358 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07005359 cmd->supported |= SUPPORTED_1000baseT_Full |
5360 SUPPORTED_FIBRE;
Michael Chan605a9e22007-05-03 13:23:13 -07005361 if (bp->phy_flags & PHY_2_5G_CAPABLE_FLAG)
5362 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07005363
Michael Chanb6016b72005-05-26 13:03:09 -07005364 }
Michael Chan7b6b8342007-07-07 22:50:15 -07005365 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07005366 cmd->supported |= SUPPORTED_10baseT_Half |
5367 SUPPORTED_10baseT_Full |
5368 SUPPORTED_100baseT_Half |
5369 SUPPORTED_100baseT_Full |
5370 SUPPORTED_1000baseT_Full |
5371 SUPPORTED_TP;
5372
Michael Chanb6016b72005-05-26 13:03:09 -07005373 }
5374
Michael Chan7b6b8342007-07-07 22:50:15 -07005375 spin_lock_bh(&bp->phy_lock);
5376 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07005377 cmd->advertising = bp->advertising;
5378
5379 if (bp->autoneg & AUTONEG_SPEED) {
5380 cmd->autoneg = AUTONEG_ENABLE;
5381 }
5382 else {
5383 cmd->autoneg = AUTONEG_DISABLE;
5384 }
5385
5386 if (netif_carrier_ok(dev)) {
5387 cmd->speed = bp->line_speed;
5388 cmd->duplex = bp->duplex;
5389 }
5390 else {
5391 cmd->speed = -1;
5392 cmd->duplex = -1;
5393 }
Michael Chan7b6b8342007-07-07 22:50:15 -07005394 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005395
5396 cmd->transceiver = XCVR_INTERNAL;
5397 cmd->phy_address = bp->phy_addr;
5398
5399 return 0;
5400}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005401
Michael Chanb6016b72005-05-26 13:03:09 -07005402static int
5403bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
5404{
Michael Chan972ec0d2006-01-23 16:12:43 -08005405 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005406 u8 autoneg = bp->autoneg;
5407 u8 req_duplex = bp->req_duplex;
5408 u16 req_line_speed = bp->req_line_speed;
5409 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07005410 int err = -EINVAL;
5411
5412 spin_lock_bh(&bp->phy_lock);
5413
5414 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
5415 goto err_out_unlock;
5416
5417 if (cmd->port != bp->phy_port && !(bp->phy_flags & REMOTE_PHY_CAP_FLAG))
5418 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07005419
5420 if (cmd->autoneg == AUTONEG_ENABLE) {
5421 autoneg |= AUTONEG_SPEED;
5422
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005423 cmd->advertising &= ETHTOOL_ALL_COPPER_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07005424
5425 /* allow advertising 1 speed */
5426 if ((cmd->advertising == ADVERTISED_10baseT_Half) ||
5427 (cmd->advertising == ADVERTISED_10baseT_Full) ||
5428 (cmd->advertising == ADVERTISED_100baseT_Half) ||
5429 (cmd->advertising == ADVERTISED_100baseT_Full)) {
5430
Michael Chan7b6b8342007-07-07 22:50:15 -07005431 if (cmd->port == PORT_FIBRE)
5432 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07005433
5434 advertising = cmd->advertising;
5435
Michael Chan27a005b2007-05-03 13:23:41 -07005436 } else if (cmd->advertising == ADVERTISED_2500baseX_Full) {
Michael Chan7b6b8342007-07-07 22:50:15 -07005437 if (!(bp->phy_flags & PHY_2_5G_CAPABLE_FLAG) ||
5438 (cmd->port == PORT_TP))
5439 goto err_out_unlock;
5440 } else if (cmd->advertising == ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07005441 advertising = cmd->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07005442 else if (cmd->advertising == ADVERTISED_1000baseT_Half)
5443 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07005444 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07005445 if (cmd->port == PORT_FIBRE)
Michael Chanb6016b72005-05-26 13:03:09 -07005446 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chan7b6b8342007-07-07 22:50:15 -07005447 else
Michael Chanb6016b72005-05-26 13:03:09 -07005448 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07005449 }
5450 advertising |= ADVERTISED_Autoneg;
5451 }
5452 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07005453 if (cmd->port == PORT_FIBRE) {
Michael Chan80be4432006-11-19 14:07:28 -08005454 if ((cmd->speed != SPEED_1000 &&
5455 cmd->speed != SPEED_2500) ||
5456 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07005457 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08005458
5459 if (cmd->speed == SPEED_2500 &&
5460 !(bp->phy_flags & PHY_2_5G_CAPABLE_FLAG))
Michael Chan7b6b8342007-07-07 22:50:15 -07005461 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07005462 }
Michael Chan7b6b8342007-07-07 22:50:15 -07005463 else if (cmd->speed == SPEED_1000 || cmd->speed == SPEED_2500)
5464 goto err_out_unlock;
5465
Michael Chanb6016b72005-05-26 13:03:09 -07005466 autoneg &= ~AUTONEG_SPEED;
5467 req_line_speed = cmd->speed;
5468 req_duplex = cmd->duplex;
5469 advertising = 0;
5470 }
5471
5472 bp->autoneg = autoneg;
5473 bp->advertising = advertising;
5474 bp->req_line_speed = req_line_speed;
5475 bp->req_duplex = req_duplex;
5476
Michael Chan7b6b8342007-07-07 22:50:15 -07005477 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07005478
Michael Chan7b6b8342007-07-07 22:50:15 -07005479err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07005480 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005481
Michael Chan7b6b8342007-07-07 22:50:15 -07005482 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07005483}
5484
5485static void
5486bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
5487{
Michael Chan972ec0d2006-01-23 16:12:43 -08005488 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005489
5490 strcpy(info->driver, DRV_MODULE_NAME);
5491 strcpy(info->version, DRV_MODULE_VERSION);
5492 strcpy(info->bus_info, pci_name(bp->pdev));
Michael Chan58fc2ea2007-07-07 22:52:02 -07005493 strcpy(info->fw_version, bp->fw_version);
Michael Chanb6016b72005-05-26 13:03:09 -07005494}
5495
Michael Chan244ac4f2006-03-20 17:48:46 -08005496#define BNX2_REGDUMP_LEN (32 * 1024)
5497
5498static int
5499bnx2_get_regs_len(struct net_device *dev)
5500{
5501 return BNX2_REGDUMP_LEN;
5502}
5503
5504static void
5505bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
5506{
5507 u32 *p = _p, i, offset;
5508 u8 *orig_p = _p;
5509 struct bnx2 *bp = netdev_priv(dev);
5510 u32 reg_boundaries[] = { 0x0000, 0x0098, 0x0400, 0x045c,
5511 0x0800, 0x0880, 0x0c00, 0x0c10,
5512 0x0c30, 0x0d08, 0x1000, 0x101c,
5513 0x1040, 0x1048, 0x1080, 0x10a4,
5514 0x1400, 0x1490, 0x1498, 0x14f0,
5515 0x1500, 0x155c, 0x1580, 0x15dc,
5516 0x1600, 0x1658, 0x1680, 0x16d8,
5517 0x1800, 0x1820, 0x1840, 0x1854,
5518 0x1880, 0x1894, 0x1900, 0x1984,
5519 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
5520 0x1c80, 0x1c94, 0x1d00, 0x1d84,
5521 0x2000, 0x2030, 0x23c0, 0x2400,
5522 0x2800, 0x2820, 0x2830, 0x2850,
5523 0x2b40, 0x2c10, 0x2fc0, 0x3058,
5524 0x3c00, 0x3c94, 0x4000, 0x4010,
5525 0x4080, 0x4090, 0x43c0, 0x4458,
5526 0x4c00, 0x4c18, 0x4c40, 0x4c54,
5527 0x4fc0, 0x5010, 0x53c0, 0x5444,
5528 0x5c00, 0x5c18, 0x5c80, 0x5c90,
5529 0x5fc0, 0x6000, 0x6400, 0x6428,
5530 0x6800, 0x6848, 0x684c, 0x6860,
5531 0x6888, 0x6910, 0x8000 };
5532
5533 regs->version = 0;
5534
5535 memset(p, 0, BNX2_REGDUMP_LEN);
5536
5537 if (!netif_running(bp->dev))
5538 return;
5539
5540 i = 0;
5541 offset = reg_boundaries[0];
5542 p += offset;
5543 while (offset < BNX2_REGDUMP_LEN) {
5544 *p++ = REG_RD(bp, offset);
5545 offset += 4;
5546 if (offset == reg_boundaries[i + 1]) {
5547 offset = reg_boundaries[i + 2];
5548 p = (u32 *) (orig_p + offset);
5549 i += 2;
5550 }
5551 }
5552}
5553
Michael Chanb6016b72005-05-26 13:03:09 -07005554static void
5555bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
5556{
Michael Chan972ec0d2006-01-23 16:12:43 -08005557 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005558
5559 if (bp->flags & NO_WOL_FLAG) {
5560 wol->supported = 0;
5561 wol->wolopts = 0;
5562 }
5563 else {
5564 wol->supported = WAKE_MAGIC;
5565 if (bp->wol)
5566 wol->wolopts = WAKE_MAGIC;
5567 else
5568 wol->wolopts = 0;
5569 }
5570 memset(&wol->sopass, 0, sizeof(wol->sopass));
5571}
5572
5573static int
5574bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
5575{
Michael Chan972ec0d2006-01-23 16:12:43 -08005576 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005577
5578 if (wol->wolopts & ~WAKE_MAGIC)
5579 return -EINVAL;
5580
5581 if (wol->wolopts & WAKE_MAGIC) {
5582 if (bp->flags & NO_WOL_FLAG)
5583 return -EINVAL;
5584
5585 bp->wol = 1;
5586 }
5587 else {
5588 bp->wol = 0;
5589 }
5590 return 0;
5591}
5592
5593static int
5594bnx2_nway_reset(struct net_device *dev)
5595{
Michael Chan972ec0d2006-01-23 16:12:43 -08005596 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005597 u32 bmcr;
5598
5599 if (!(bp->autoneg & AUTONEG_SPEED)) {
5600 return -EINVAL;
5601 }
5602
Michael Chanc770a652005-08-25 15:38:39 -07005603 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005604
Michael Chan7b6b8342007-07-07 22:50:15 -07005605 if (bp->phy_flags & REMOTE_PHY_CAP_FLAG) {
5606 int rc;
5607
5608 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
5609 spin_unlock_bh(&bp->phy_lock);
5610 return rc;
5611 }
5612
Michael Chanb6016b72005-05-26 13:03:09 -07005613 /* Force a link down visible on the other side */
5614 if (bp->phy_flags & PHY_SERDES_FLAG) {
Michael Chanca58c3a2007-05-03 13:22:52 -07005615 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07005616 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005617
5618 msleep(20);
5619
Michael Chanc770a652005-08-25 15:38:39 -07005620 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08005621
5622 bp->current_interval = SERDES_AN_TIMEOUT;
5623 bp->serdes_an_pending = 1;
5624 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07005625 }
5626
Michael Chanca58c3a2007-05-03 13:22:52 -07005627 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07005628 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07005629 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07005630
Michael Chanc770a652005-08-25 15:38:39 -07005631 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005632
5633 return 0;
5634}
5635
5636static int
5637bnx2_get_eeprom_len(struct net_device *dev)
5638{
Michael Chan972ec0d2006-01-23 16:12:43 -08005639 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005640
Michael Chan1122db72006-01-23 16:11:42 -08005641 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07005642 return 0;
5643
Michael Chan1122db72006-01-23 16:11:42 -08005644 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005645}
5646
5647static int
5648bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
5649 u8 *eebuf)
5650{
Michael Chan972ec0d2006-01-23 16:12:43 -08005651 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005652 int rc;
5653
John W. Linville1064e942005-11-10 12:58:24 -08005654 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07005655
5656 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
5657
5658 return rc;
5659}
5660
5661static int
5662bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
5663 u8 *eebuf)
5664{
Michael Chan972ec0d2006-01-23 16:12:43 -08005665 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005666 int rc;
5667
John W. Linville1064e942005-11-10 12:58:24 -08005668 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07005669
5670 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
5671
5672 return rc;
5673}
5674
5675static int
5676bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
5677{
Michael Chan972ec0d2006-01-23 16:12:43 -08005678 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005679
5680 memset(coal, 0, sizeof(struct ethtool_coalesce));
5681
5682 coal->rx_coalesce_usecs = bp->rx_ticks;
5683 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
5684 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
5685 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
5686
5687 coal->tx_coalesce_usecs = bp->tx_ticks;
5688 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
5689 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
5690 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
5691
5692 coal->stats_block_coalesce_usecs = bp->stats_ticks;
5693
5694 return 0;
5695}
5696
5697static int
5698bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
5699{
Michael Chan972ec0d2006-01-23 16:12:43 -08005700 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005701
5702 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
5703 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
5704
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005705 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07005706 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
5707
5708 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
5709 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
5710
5711 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
5712 if (bp->rx_quick_cons_trip_int > 0xff)
5713 bp->rx_quick_cons_trip_int = 0xff;
5714
5715 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
5716 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
5717
5718 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
5719 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
5720
5721 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
5722 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
5723
5724 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
5725 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
5726 0xff;
5727
5728 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan02537b062007-06-04 21:24:07 -07005729 if (CHIP_NUM(bp) == CHIP_NUM_5708) {
5730 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
5731 bp->stats_ticks = USEC_PER_SEC;
5732 }
Michael Chan7ea69202007-07-16 18:27:10 -07005733 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
5734 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
5735 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07005736
5737 if (netif_running(bp->dev)) {
5738 bnx2_netif_stop(bp);
5739 bnx2_init_nic(bp);
5740 bnx2_netif_start(bp);
5741 }
5742
5743 return 0;
5744}
5745
5746static void
5747bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
5748{
Michael Chan972ec0d2006-01-23 16:12:43 -08005749 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005750
Michael Chan13daffa2006-03-20 17:49:20 -08005751 ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07005752 ering->rx_mini_max_pending = 0;
5753 ering->rx_jumbo_max_pending = 0;
5754
5755 ering->rx_pending = bp->rx_ring_size;
5756 ering->rx_mini_pending = 0;
5757 ering->rx_jumbo_pending = 0;
5758
5759 ering->tx_max_pending = MAX_TX_DESC_CNT;
5760 ering->tx_pending = bp->tx_ring_size;
5761}
5762
5763static int
5764bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
5765{
Michael Chan972ec0d2006-01-23 16:12:43 -08005766 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005767
Michael Chan13daffa2006-03-20 17:49:20 -08005768 if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
Michael Chanb6016b72005-05-26 13:03:09 -07005769 (ering->tx_pending > MAX_TX_DESC_CNT) ||
5770 (ering->tx_pending <= MAX_SKB_FRAGS)) {
5771
5772 return -EINVAL;
5773 }
Michael Chan13daffa2006-03-20 17:49:20 -08005774 if (netif_running(bp->dev)) {
5775 bnx2_netif_stop(bp);
5776 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
5777 bnx2_free_skbs(bp);
5778 bnx2_free_mem(bp);
5779 }
5780
5781 bnx2_set_rx_ring_size(bp, ering->rx_pending);
Michael Chanb6016b72005-05-26 13:03:09 -07005782 bp->tx_ring_size = ering->tx_pending;
5783
5784 if (netif_running(bp->dev)) {
Michael Chan13daffa2006-03-20 17:49:20 -08005785 int rc;
5786
5787 rc = bnx2_alloc_mem(bp);
5788 if (rc)
5789 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07005790 bnx2_init_nic(bp);
5791 bnx2_netif_start(bp);
5792 }
5793
5794 return 0;
5795}
5796
5797static void
5798bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
5799{
Michael Chan972ec0d2006-01-23 16:12:43 -08005800 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005801
5802 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
5803 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
5804 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
5805}
5806
5807static int
5808bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
5809{
Michael Chan972ec0d2006-01-23 16:12:43 -08005810 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005811
5812 bp->req_flow_ctrl = 0;
5813 if (epause->rx_pause)
5814 bp->req_flow_ctrl |= FLOW_CTRL_RX;
5815 if (epause->tx_pause)
5816 bp->req_flow_ctrl |= FLOW_CTRL_TX;
5817
5818 if (epause->autoneg) {
5819 bp->autoneg |= AUTONEG_FLOW_CTRL;
5820 }
5821 else {
5822 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
5823 }
5824
Michael Chanc770a652005-08-25 15:38:39 -07005825 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005826
Michael Chan0d8a6572007-07-07 22:49:43 -07005827 bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07005828
Michael Chanc770a652005-08-25 15:38:39 -07005829 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005830
5831 return 0;
5832}
5833
5834static u32
5835bnx2_get_rx_csum(struct net_device *dev)
5836{
Michael Chan972ec0d2006-01-23 16:12:43 -08005837 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005838
5839 return bp->rx_csum;
5840}
5841
5842static int
5843bnx2_set_rx_csum(struct net_device *dev, u32 data)
5844{
Michael Chan972ec0d2006-01-23 16:12:43 -08005845 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005846
5847 bp->rx_csum = data;
5848 return 0;
5849}
5850
Michael Chanb11d6212006-06-29 12:31:21 -07005851static int
5852bnx2_set_tso(struct net_device *dev, u32 data)
5853{
Michael Chan4666f872007-05-03 13:22:28 -07005854 struct bnx2 *bp = netdev_priv(dev);
5855
5856 if (data) {
Michael Chanb11d6212006-06-29 12:31:21 -07005857 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07005858 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5859 dev->features |= NETIF_F_TSO6;
5860 } else
5861 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6 |
5862 NETIF_F_TSO_ECN);
Michael Chanb11d6212006-06-29 12:31:21 -07005863 return 0;
5864}
5865
Michael Chancea94db2006-06-12 22:16:13 -07005866#define BNX2_NUM_STATS 46
Michael Chanb6016b72005-05-26 13:03:09 -07005867
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005868static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07005869 char string[ETH_GSTRING_LEN];
5870} bnx2_stats_str_arr[BNX2_NUM_STATS] = {
5871 { "rx_bytes" },
5872 { "rx_error_bytes" },
5873 { "tx_bytes" },
5874 { "tx_error_bytes" },
5875 { "rx_ucast_packets" },
5876 { "rx_mcast_packets" },
5877 { "rx_bcast_packets" },
5878 { "tx_ucast_packets" },
5879 { "tx_mcast_packets" },
5880 { "tx_bcast_packets" },
5881 { "tx_mac_errors" },
5882 { "tx_carrier_errors" },
5883 { "rx_crc_errors" },
5884 { "rx_align_errors" },
5885 { "tx_single_collisions" },
5886 { "tx_multi_collisions" },
5887 { "tx_deferred" },
5888 { "tx_excess_collisions" },
5889 { "tx_late_collisions" },
5890 { "tx_total_collisions" },
5891 { "rx_fragments" },
5892 { "rx_jabbers" },
5893 { "rx_undersize_packets" },
5894 { "rx_oversize_packets" },
5895 { "rx_64_byte_packets" },
5896 { "rx_65_to_127_byte_packets" },
5897 { "rx_128_to_255_byte_packets" },
5898 { "rx_256_to_511_byte_packets" },
5899 { "rx_512_to_1023_byte_packets" },
5900 { "rx_1024_to_1522_byte_packets" },
5901 { "rx_1523_to_9022_byte_packets" },
5902 { "tx_64_byte_packets" },
5903 { "tx_65_to_127_byte_packets" },
5904 { "tx_128_to_255_byte_packets" },
5905 { "tx_256_to_511_byte_packets" },
5906 { "tx_512_to_1023_byte_packets" },
5907 { "tx_1024_to_1522_byte_packets" },
5908 { "tx_1523_to_9022_byte_packets" },
5909 { "rx_xon_frames" },
5910 { "rx_xoff_frames" },
5911 { "tx_xon_frames" },
5912 { "tx_xoff_frames" },
5913 { "rx_mac_ctrl_frames" },
5914 { "rx_filtered_packets" },
5915 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07005916 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07005917};
5918
5919#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
5920
Arjan van de Venf71e1302006-03-03 21:33:57 -05005921static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005922 STATS_OFFSET32(stat_IfHCInOctets_hi),
5923 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
5924 STATS_OFFSET32(stat_IfHCOutOctets_hi),
5925 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
5926 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
5927 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
5928 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
5929 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
5930 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
5931 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
5932 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005933 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
5934 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
5935 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
5936 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
5937 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
5938 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
5939 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
5940 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
5941 STATS_OFFSET32(stat_EtherStatsCollisions),
5942 STATS_OFFSET32(stat_EtherStatsFragments),
5943 STATS_OFFSET32(stat_EtherStatsJabbers),
5944 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
5945 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
5946 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
5947 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
5948 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
5949 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
5950 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
5951 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
5952 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
5953 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
5954 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
5955 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
5956 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
5957 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
5958 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
5959 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
5960 STATS_OFFSET32(stat_XonPauseFramesReceived),
5961 STATS_OFFSET32(stat_XoffPauseFramesReceived),
5962 STATS_OFFSET32(stat_OutXonSent),
5963 STATS_OFFSET32(stat_OutXoffSent),
5964 STATS_OFFSET32(stat_MacControlFramesReceived),
5965 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
5966 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07005967 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07005968};
5969
5970/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
5971 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005972 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005973static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005974 8,0,8,8,8,8,8,8,8,8,
5975 4,0,4,4,4,4,4,4,4,4,
5976 4,4,4,4,4,4,4,4,4,4,
5977 4,4,4,4,4,4,4,4,4,4,
Michael Chancea94db2006-06-12 22:16:13 -07005978 4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07005979};
5980
Michael Chan5b0c76a2005-11-04 08:45:49 -08005981static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
5982 8,0,8,8,8,8,8,8,8,8,
5983 4,4,4,4,4,4,4,4,4,4,
5984 4,4,4,4,4,4,4,4,4,4,
5985 4,4,4,4,4,4,4,4,4,4,
Michael Chancea94db2006-06-12 22:16:13 -07005986 4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08005987};
5988
Michael Chanb6016b72005-05-26 13:03:09 -07005989#define BNX2_NUM_TESTS 6
5990
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005991static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07005992 char string[ETH_GSTRING_LEN];
5993} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
5994 { "register_test (offline)" },
5995 { "memory_test (offline)" },
5996 { "loopback_test (offline)" },
5997 { "nvram_test (online)" },
5998 { "interrupt_test (online)" },
5999 { "link_test (online)" },
6000};
6001
6002static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006003bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07006004{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006005 switch (sset) {
6006 case ETH_SS_TEST:
6007 return BNX2_NUM_TESTS;
6008 case ETH_SS_STATS:
6009 return BNX2_NUM_STATS;
6010 default:
6011 return -EOPNOTSUPP;
6012 }
Michael Chanb6016b72005-05-26 13:03:09 -07006013}
6014
6015static void
6016bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
6017{
Michael Chan972ec0d2006-01-23 16:12:43 -08006018 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006019
6020 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
6021 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08006022 int i;
6023
Michael Chanb6016b72005-05-26 13:03:09 -07006024 bnx2_netif_stop(bp);
6025 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
6026 bnx2_free_skbs(bp);
6027
6028 if (bnx2_test_registers(bp) != 0) {
6029 buf[0] = 1;
6030 etest->flags |= ETH_TEST_FL_FAILED;
6031 }
6032 if (bnx2_test_memory(bp) != 0) {
6033 buf[1] = 1;
6034 etest->flags |= ETH_TEST_FL_FAILED;
6035 }
Michael Chanbc5a0692006-01-23 16:13:22 -08006036 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07006037 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07006038
6039 if (!netif_running(bp->dev)) {
6040 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
6041 }
6042 else {
6043 bnx2_init_nic(bp);
6044 bnx2_netif_start(bp);
6045 }
6046
6047 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08006048 for (i = 0; i < 7; i++) {
6049 if (bp->link_up)
6050 break;
6051 msleep_interruptible(1000);
6052 }
Michael Chanb6016b72005-05-26 13:03:09 -07006053 }
6054
6055 if (bnx2_test_nvram(bp) != 0) {
6056 buf[3] = 1;
6057 etest->flags |= ETH_TEST_FL_FAILED;
6058 }
6059 if (bnx2_test_intr(bp) != 0) {
6060 buf[4] = 1;
6061 etest->flags |= ETH_TEST_FL_FAILED;
6062 }
6063
6064 if (bnx2_test_link(bp) != 0) {
6065 buf[5] = 1;
6066 etest->flags |= ETH_TEST_FL_FAILED;
6067
6068 }
6069}
6070
6071static void
6072bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
6073{
6074 switch (stringset) {
6075 case ETH_SS_STATS:
6076 memcpy(buf, bnx2_stats_str_arr,
6077 sizeof(bnx2_stats_str_arr));
6078 break;
6079 case ETH_SS_TEST:
6080 memcpy(buf, bnx2_tests_str_arr,
6081 sizeof(bnx2_tests_str_arr));
6082 break;
6083 }
6084}
6085
Michael Chanb6016b72005-05-26 13:03:09 -07006086static void
6087bnx2_get_ethtool_stats(struct net_device *dev,
6088 struct ethtool_stats *stats, u64 *buf)
6089{
Michael Chan972ec0d2006-01-23 16:12:43 -08006090 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006091 int i;
6092 u32 *hw_stats = (u32 *) bp->stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006093 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07006094
6095 if (hw_stats == NULL) {
6096 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
6097 return;
6098 }
6099
Michael Chan5b0c76a2005-11-04 08:45:49 -08006100 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
6101 (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
6102 (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
6103 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006104 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08006105 else
6106 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07006107
6108 for (i = 0; i < BNX2_NUM_STATS; i++) {
6109 if (stats_len_arr[i] == 0) {
6110 /* skip this counter */
6111 buf[i] = 0;
6112 continue;
6113 }
6114 if (stats_len_arr[i] == 4) {
6115 /* 4-byte counter */
6116 buf[i] = (u64)
6117 *(hw_stats + bnx2_stats_offset_arr[i]);
6118 continue;
6119 }
6120 /* 8-byte counter */
6121 buf[i] = (((u64) *(hw_stats +
6122 bnx2_stats_offset_arr[i])) << 32) +
6123 *(hw_stats + bnx2_stats_offset_arr[i] + 1);
6124 }
6125}
6126
6127static int
6128bnx2_phys_id(struct net_device *dev, u32 data)
6129{
Michael Chan972ec0d2006-01-23 16:12:43 -08006130 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006131 int i;
6132 u32 save;
6133
6134 if (data == 0)
6135 data = 2;
6136
6137 save = REG_RD(bp, BNX2_MISC_CFG);
6138 REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
6139
6140 for (i = 0; i < (data * 2); i++) {
6141 if ((i % 2) == 0) {
6142 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
6143 }
6144 else {
6145 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
6146 BNX2_EMAC_LED_1000MB_OVERRIDE |
6147 BNX2_EMAC_LED_100MB_OVERRIDE |
6148 BNX2_EMAC_LED_10MB_OVERRIDE |
6149 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
6150 BNX2_EMAC_LED_TRAFFIC);
6151 }
6152 msleep_interruptible(500);
6153 if (signal_pending(current))
6154 break;
6155 }
6156 REG_WR(bp, BNX2_EMAC_LED, 0);
6157 REG_WR(bp, BNX2_MISC_CFG, save);
6158 return 0;
6159}
6160
Michael Chan4666f872007-05-03 13:22:28 -07006161static int
6162bnx2_set_tx_csum(struct net_device *dev, u32 data)
6163{
6164 struct bnx2 *bp = netdev_priv(dev);
6165
6166 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan6460d942007-07-14 19:07:52 -07006167 return (ethtool_op_set_tx_ipv6_csum(dev, data));
Michael Chan4666f872007-05-03 13:22:28 -07006168 else
6169 return (ethtool_op_set_tx_csum(dev, data));
6170}
6171
Jeff Garzik7282d492006-09-13 14:30:00 -04006172static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07006173 .get_settings = bnx2_get_settings,
6174 .set_settings = bnx2_set_settings,
6175 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08006176 .get_regs_len = bnx2_get_regs_len,
6177 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07006178 .get_wol = bnx2_get_wol,
6179 .set_wol = bnx2_set_wol,
6180 .nway_reset = bnx2_nway_reset,
6181 .get_link = ethtool_op_get_link,
6182 .get_eeprom_len = bnx2_get_eeprom_len,
6183 .get_eeprom = bnx2_get_eeprom,
6184 .set_eeprom = bnx2_set_eeprom,
6185 .get_coalesce = bnx2_get_coalesce,
6186 .set_coalesce = bnx2_set_coalesce,
6187 .get_ringparam = bnx2_get_ringparam,
6188 .set_ringparam = bnx2_set_ringparam,
6189 .get_pauseparam = bnx2_get_pauseparam,
6190 .set_pauseparam = bnx2_set_pauseparam,
6191 .get_rx_csum = bnx2_get_rx_csum,
6192 .set_rx_csum = bnx2_set_rx_csum,
Michael Chan4666f872007-05-03 13:22:28 -07006193 .set_tx_csum = bnx2_set_tx_csum,
Michael Chanb6016b72005-05-26 13:03:09 -07006194 .set_sg = ethtool_op_set_sg,
Michael Chanb11d6212006-06-29 12:31:21 -07006195 .set_tso = bnx2_set_tso,
Michael Chanb6016b72005-05-26 13:03:09 -07006196 .self_test = bnx2_self_test,
6197 .get_strings = bnx2_get_strings,
6198 .phys_id = bnx2_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07006199 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006200 .get_sset_count = bnx2_get_sset_count,
Michael Chanb6016b72005-05-26 13:03:09 -07006201};
6202
6203/* Called with rtnl_lock */
6204static int
6205bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
6206{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006207 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08006208 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006209 int err;
6210
6211 switch(cmd) {
6212 case SIOCGMIIPHY:
6213 data->phy_id = bp->phy_addr;
6214
6215 /* fallthru */
6216 case SIOCGMIIREG: {
6217 u32 mii_regval;
6218
Michael Chan7b6b8342007-07-07 22:50:15 -07006219 if (bp->phy_flags & REMOTE_PHY_CAP_FLAG)
6220 return -EOPNOTSUPP;
6221
Michael Chandad3e452007-05-03 13:18:03 -07006222 if (!netif_running(dev))
6223 return -EAGAIN;
6224
Michael Chanc770a652005-08-25 15:38:39 -07006225 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006226 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07006227 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006228
6229 data->val_out = mii_regval;
6230
6231 return err;
6232 }
6233
6234 case SIOCSMIIREG:
6235 if (!capable(CAP_NET_ADMIN))
6236 return -EPERM;
6237
Michael Chan7b6b8342007-07-07 22:50:15 -07006238 if (bp->phy_flags & REMOTE_PHY_CAP_FLAG)
6239 return -EOPNOTSUPP;
6240
Michael Chandad3e452007-05-03 13:18:03 -07006241 if (!netif_running(dev))
6242 return -EAGAIN;
6243
Michael Chanc770a652005-08-25 15:38:39 -07006244 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006245 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07006246 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006247
6248 return err;
6249
6250 default:
6251 /* do nothing */
6252 break;
6253 }
6254 return -EOPNOTSUPP;
6255}
6256
6257/* Called with rtnl_lock */
6258static int
6259bnx2_change_mac_addr(struct net_device *dev, void *p)
6260{
6261 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08006262 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006263
Michael Chan73eef4c2005-08-25 15:39:15 -07006264 if (!is_valid_ether_addr(addr->sa_data))
6265 return -EINVAL;
6266
Michael Chanb6016b72005-05-26 13:03:09 -07006267 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
6268 if (netif_running(dev))
6269 bnx2_set_mac_addr(bp);
6270
6271 return 0;
6272}
6273
6274/* Called with rtnl_lock */
6275static int
6276bnx2_change_mtu(struct net_device *dev, int new_mtu)
6277{
Michael Chan972ec0d2006-01-23 16:12:43 -08006278 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006279
6280 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
6281 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
6282 return -EINVAL;
6283
6284 dev->mtu = new_mtu;
6285 if (netif_running(dev)) {
6286 bnx2_netif_stop(bp);
6287
6288 bnx2_init_nic(bp);
6289
6290 bnx2_netif_start(bp);
6291 }
6292 return 0;
6293}
6294
6295#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
6296static void
6297poll_bnx2(struct net_device *dev)
6298{
Michael Chan972ec0d2006-01-23 16:12:43 -08006299 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006300
6301 disable_irq(bp->pdev->irq);
David Howells7d12e782006-10-05 14:55:46 +01006302 bnx2_interrupt(bp->pdev->irq, dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006303 enable_irq(bp->pdev->irq);
6304}
6305#endif
6306
Michael Chan253c8b72007-01-08 19:56:01 -08006307static void __devinit
6308bnx2_get_5709_media(struct bnx2 *bp)
6309{
6310 u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
6311 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
6312 u32 strap;
6313
6314 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
6315 return;
6316 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
6317 bp->phy_flags |= PHY_SERDES_FLAG;
6318 return;
6319 }
6320
6321 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
6322 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
6323 else
6324 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
6325
6326 if (PCI_FUNC(bp->pdev->devfn) == 0) {
6327 switch (strap) {
6328 case 0x4:
6329 case 0x5:
6330 case 0x6:
6331 bp->phy_flags |= PHY_SERDES_FLAG;
6332 return;
6333 }
6334 } else {
6335 switch (strap) {
6336 case 0x1:
6337 case 0x2:
6338 case 0x4:
6339 bp->phy_flags |= PHY_SERDES_FLAG;
6340 return;
6341 }
6342 }
6343}
6344
Michael Chan883e5152007-05-03 13:25:11 -07006345static void __devinit
6346bnx2_get_pci_speed(struct bnx2 *bp)
6347{
6348 u32 reg;
6349
6350 reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
6351 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
6352 u32 clkreg;
6353
6354 bp->flags |= PCIX_FLAG;
6355
6356 clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
6357
6358 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
6359 switch (clkreg) {
6360 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
6361 bp->bus_speed_mhz = 133;
6362 break;
6363
6364 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
6365 bp->bus_speed_mhz = 100;
6366 break;
6367
6368 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
6369 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
6370 bp->bus_speed_mhz = 66;
6371 break;
6372
6373 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
6374 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
6375 bp->bus_speed_mhz = 50;
6376 break;
6377
6378 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
6379 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
6380 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
6381 bp->bus_speed_mhz = 33;
6382 break;
6383 }
6384 }
6385 else {
6386 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
6387 bp->bus_speed_mhz = 66;
6388 else
6389 bp->bus_speed_mhz = 33;
6390 }
6391
6392 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
6393 bp->flags |= PCI_32BIT_FLAG;
6394
6395}
6396
Michael Chanb6016b72005-05-26 13:03:09 -07006397static int __devinit
6398bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
6399{
6400 struct bnx2 *bp;
6401 unsigned long mem_len;
Michael Chan58fc2ea2007-07-07 22:52:02 -07006402 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07006403 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07006404 u64 dma_mask, persist_dma_mask;
Michael Chanb6016b72005-05-26 13:03:09 -07006405
Michael Chanb6016b72005-05-26 13:03:09 -07006406 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08006407 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006408
6409 bp->flags = 0;
6410 bp->phy_flags = 0;
6411
6412 /* enable device (incl. PCI PM wakeup), and bus-mastering */
6413 rc = pci_enable_device(pdev);
6414 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04006415 dev_err(&pdev->dev, "Cannot enable PCI device, aborting.");
Michael Chanb6016b72005-05-26 13:03:09 -07006416 goto err_out;
6417 }
6418
6419 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04006420 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04006421 "Cannot find PCI device base address, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006422 rc = -ENODEV;
6423 goto err_out_disable;
6424 }
6425
6426 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
6427 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04006428 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006429 goto err_out_disable;
6430 }
6431
6432 pci_set_master(pdev);
6433
6434 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
6435 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04006436 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04006437 "Cannot find power management capability, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006438 rc = -EIO;
6439 goto err_out_release;
6440 }
6441
Michael Chanb6016b72005-05-26 13:03:09 -07006442 bp->dev = dev;
6443 bp->pdev = pdev;
6444
6445 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07006446 spin_lock_init(&bp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +00006447 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07006448
6449 dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
Michael Chan59b47d82006-11-19 14:10:45 -08006450 mem_len = MB_GET_CID_ADDR(TX_TSS_CID + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006451 dev->mem_end = dev->mem_start + mem_len;
6452 dev->irq = pdev->irq;
6453
6454 bp->regview = ioremap_nocache(dev->base_addr, mem_len);
6455
6456 if (!bp->regview) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04006457 dev_err(&pdev->dev, "Cannot map register space, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006458 rc = -ENOMEM;
6459 goto err_out_release;
6460 }
6461
6462 /* Configure byte swap and enable write to the reg_window registers.
6463 * Rely on CPU to do target byte swapping on big endian systems
6464 * The chip's target access swapping will not swap all accesses
6465 */
6466 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG,
6467 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
6468 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
6469
Pavel Machek829ca9a2005-09-03 15:56:56 -07006470 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07006471
6472 bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
6473
Michael Chan883e5152007-05-03 13:25:11 -07006474 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
6475 if (pci_find_capability(pdev, PCI_CAP_ID_EXP) == 0) {
6476 dev_err(&pdev->dev,
6477 "Cannot find PCIE capability, aborting.\n");
6478 rc = -EIO;
6479 goto err_out_unmap;
6480 }
6481 bp->flags |= PCIE_FLAG;
6482 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08006483 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
6484 if (bp->pcix_cap == 0) {
6485 dev_err(&pdev->dev,
6486 "Cannot find PCIX capability, aborting.\n");
6487 rc = -EIO;
6488 goto err_out_unmap;
6489 }
6490 }
6491
Michael Chan8e6a72c2007-05-03 13:24:48 -07006492 if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
6493 if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
6494 bp->flags |= MSI_CAP_FLAG;
6495 }
6496
Michael Chan40453c82007-05-03 13:19:18 -07006497 /* 5708 cannot support DMA addresses > 40-bit. */
6498 if (CHIP_NUM(bp) == CHIP_NUM_5708)
6499 persist_dma_mask = dma_mask = DMA_40BIT_MASK;
6500 else
6501 persist_dma_mask = dma_mask = DMA_64BIT_MASK;
6502
6503 /* Configure DMA attributes. */
6504 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
6505 dev->features |= NETIF_F_HIGHDMA;
6506 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
6507 if (rc) {
6508 dev_err(&pdev->dev,
6509 "pci_set_consistent_dma_mask failed, aborting.\n");
6510 goto err_out_unmap;
6511 }
6512 } else if ((rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK)) != 0) {
6513 dev_err(&pdev->dev, "System does not support DMA, aborting.\n");
6514 goto err_out_unmap;
6515 }
6516
Michael Chan883e5152007-05-03 13:25:11 -07006517 if (!(bp->flags & PCIE_FLAG))
6518 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006519
6520 /* 5706A0 may falsely detect SERR and PERR. */
6521 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
6522 reg = REG_RD(bp, PCI_COMMAND);
6523 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
6524 REG_WR(bp, PCI_COMMAND, reg);
6525 }
6526 else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
6527 !(bp->flags & PCIX_FLAG)) {
6528
Jeff Garzik9b91cf92006-06-27 11:39:50 -04006529 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04006530 "5706 A1 can only be used in a PCIX bus, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006531 goto err_out_unmap;
6532 }
6533
6534 bnx2_init_nvram(bp);
6535
Michael Chane3648b32005-11-04 08:51:21 -08006536 reg = REG_RD_IND(bp, BNX2_SHM_HDR_SIGNATURE);
6537
6538 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08006539 BNX2_SHM_HDR_SIGNATURE_SIG) {
6540 u32 off = PCI_FUNC(pdev->devfn) << 2;
6541
6542 bp->shmem_base = REG_RD_IND(bp, BNX2_SHM_HDR_ADDR_0 + off);
6543 } else
Michael Chane3648b32005-11-04 08:51:21 -08006544 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
6545
Michael Chanb6016b72005-05-26 13:03:09 -07006546 /* Get the permanent MAC address. First we need to make sure the
6547 * firmware is actually running.
6548 */
Michael Chane3648b32005-11-04 08:51:21 -08006549 reg = REG_RD_IND(bp, bp->shmem_base + BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07006550
6551 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
6552 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04006553 dev_err(&pdev->dev, "Firmware not running, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006554 rc = -ENODEV;
6555 goto err_out_unmap;
6556 }
6557
Michael Chan58fc2ea2007-07-07 22:52:02 -07006558 reg = REG_RD_IND(bp, bp->shmem_base + BNX2_DEV_INFO_BC_REV);
6559 for (i = 0, j = 0; i < 3; i++) {
6560 u8 num, k, skip0;
6561
6562 num = (u8) (reg >> (24 - (i * 8)));
6563 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
6564 if (num >= k || !skip0 || k == 1) {
6565 bp->fw_version[j++] = (num / k) + '0';
6566 skip0 = 0;
6567 }
6568 }
6569 if (i != 2)
6570 bp->fw_version[j++] = '.';
6571 }
Michael Chan846f5c62007-10-10 16:16:51 -07006572 reg = REG_RD_IND(bp, bp->shmem_base + BNX2_PORT_FEATURE);
6573 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
6574 bp->wol = 1;
6575
6576 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
Michael Chanc2d3db82007-07-16 18:26:43 -07006577 bp->flags |= ASF_ENABLE_FLAG;
6578
6579 for (i = 0; i < 30; i++) {
6580 reg = REG_RD_IND(bp, bp->shmem_base +
6581 BNX2_BC_STATE_CONDITION);
6582 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
6583 break;
6584 msleep(10);
6585 }
6586 }
Michael Chan58fc2ea2007-07-07 22:52:02 -07006587 reg = REG_RD_IND(bp, bp->shmem_base + BNX2_BC_STATE_CONDITION);
6588 reg &= BNX2_CONDITION_MFW_RUN_MASK;
6589 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
6590 reg != BNX2_CONDITION_MFW_RUN_NONE) {
6591 int i;
6592 u32 addr = REG_RD_IND(bp, bp->shmem_base + BNX2_MFW_VER_PTR);
6593
6594 bp->fw_version[j++] = ' ';
6595 for (i = 0; i < 3; i++) {
6596 reg = REG_RD_IND(bp, addr + i * 4);
6597 reg = swab32(reg);
6598 memcpy(&bp->fw_version[j], &reg, 4);
6599 j += 4;
6600 }
6601 }
Michael Chanb6016b72005-05-26 13:03:09 -07006602
Michael Chane3648b32005-11-04 08:51:21 -08006603 reg = REG_RD_IND(bp, bp->shmem_base + BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07006604 bp->mac_addr[0] = (u8) (reg >> 8);
6605 bp->mac_addr[1] = (u8) reg;
6606
Michael Chane3648b32005-11-04 08:51:21 -08006607 reg = REG_RD_IND(bp, bp->shmem_base + BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07006608 bp->mac_addr[2] = (u8) (reg >> 24);
6609 bp->mac_addr[3] = (u8) (reg >> 16);
6610 bp->mac_addr[4] = (u8) (reg >> 8);
6611 bp->mac_addr[5] = (u8) reg;
6612
6613 bp->tx_ring_size = MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07006614 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07006615
6616 bp->rx_csum = 1;
6617
6618 bp->rx_offset = sizeof(struct l2_fhdr) + 2;
6619
6620 bp->tx_quick_cons_trip_int = 20;
6621 bp->tx_quick_cons_trip = 20;
6622 bp->tx_ticks_int = 80;
6623 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006624
Michael Chanb6016b72005-05-26 13:03:09 -07006625 bp->rx_quick_cons_trip_int = 6;
6626 bp->rx_quick_cons_trip = 6;
6627 bp->rx_ticks_int = 18;
6628 bp->rx_ticks = 18;
6629
Michael Chan7ea69202007-07-16 18:27:10 -07006630 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07006631
6632 bp->timer_interval = HZ;
Michael Chancd339a02005-08-25 15:35:24 -07006633 bp->current_interval = HZ;
Michael Chanb6016b72005-05-26 13:03:09 -07006634
Michael Chan5b0c76a2005-11-04 08:45:49 -08006635 bp->phy_addr = 1;
6636
Michael Chanb6016b72005-05-26 13:03:09 -07006637 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan253c8b72007-01-08 19:56:01 -08006638 if (CHIP_NUM(bp) == CHIP_NUM_5709)
6639 bnx2_get_5709_media(bp);
6640 else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
Michael Chanb6016b72005-05-26 13:03:09 -07006641 bp->phy_flags |= PHY_SERDES_FLAG;
Michael Chanbac0dff2006-11-19 14:15:05 -08006642
Michael Chan0d8a6572007-07-07 22:49:43 -07006643 bp->phy_port = PORT_TP;
Michael Chanbac0dff2006-11-19 14:15:05 -08006644 if (bp->phy_flags & PHY_SERDES_FLAG) {
Michael Chan0d8a6572007-07-07 22:49:43 -07006645 bp->phy_port = PORT_FIBRE;
Michael Chan846f5c62007-10-10 16:16:51 -07006646 reg = REG_RD_IND(bp, bp->shmem_base +
6647 BNX2_SHARED_HW_CFG_CONFIG);
6648 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
6649 bp->flags |= NO_WOL_FLAG;
6650 bp->wol = 0;
6651 }
Michael Chanbac0dff2006-11-19 14:15:05 -08006652 if (CHIP_NUM(bp) != CHIP_NUM_5706) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08006653 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08006654 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
6655 bp->phy_flags |= PHY_2_5G_CAPABLE_FLAG;
6656 }
Michael Chan0d8a6572007-07-07 22:49:43 -07006657 bnx2_init_remote_phy(bp);
6658
Michael Chan261dd5c2007-01-08 19:55:46 -08006659 } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
6660 CHIP_NUM(bp) == CHIP_NUM_5708)
6661 bp->phy_flags |= PHY_CRC_FIX_FLAG;
Michael Chancd461712007-09-20 11:04:58 -07006662 else if (CHIP_ID(bp) == CHIP_ID_5709_A0 ||
6663 CHIP_ID(bp) == CHIP_ID_5709_A1)
Michael Chanb659f442007-02-02 00:46:35 -08006664 bp->phy_flags |= PHY_DIS_EARLY_DAC_FLAG;
Michael Chanb6016b72005-05-26 13:03:09 -07006665
Michael Chan16088272006-06-12 22:16:43 -07006666 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
6667 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
Michael Chan846f5c62007-10-10 16:16:51 -07006668 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
Michael Chandda1e392006-01-23 16:08:14 -08006669 bp->flags |= NO_WOL_FLAG;
Michael Chan846f5c62007-10-10 16:16:51 -07006670 bp->wol = 0;
6671 }
Michael Chandda1e392006-01-23 16:08:14 -08006672
Michael Chanb6016b72005-05-26 13:03:09 -07006673 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
6674 bp->tx_quick_cons_trip_int =
6675 bp->tx_quick_cons_trip;
6676 bp->tx_ticks_int = bp->tx_ticks;
6677 bp->rx_quick_cons_trip_int =
6678 bp->rx_quick_cons_trip;
6679 bp->rx_ticks_int = bp->rx_ticks;
6680 bp->comp_prod_trip_int = bp->comp_prod_trip;
6681 bp->com_ticks_int = bp->com_ticks;
6682 bp->cmd_ticks_int = bp->cmd_ticks;
6683 }
6684
Michael Chanf9317a42006-09-29 17:06:23 -07006685 /* Disable MSI on 5706 if AMD 8132 bridge is found.
6686 *
6687 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
6688 * with byte enables disabled on the unused 32-bit word. This is legal
6689 * but causes problems on the AMD 8132 which will eventually stop
6690 * responding after a while.
6691 *
6692 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11006693 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07006694 */
6695 if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
6696 struct pci_dev *amd_8132 = NULL;
6697
6698 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
6699 PCI_DEVICE_ID_AMD_8132_BRIDGE,
6700 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07006701
Auke Kok44c10132007-06-08 15:46:36 -07006702 if (amd_8132->revision >= 0x10 &&
6703 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07006704 disable_msi = 1;
6705 pci_dev_put(amd_8132);
6706 break;
6707 }
6708 }
6709 }
6710
Michael Chandeaf3912007-07-07 22:48:00 -07006711 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006712 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
6713
Michael Chancd339a02005-08-25 15:35:24 -07006714 init_timer(&bp->timer);
6715 bp->timer.expires = RUN_AT(bp->timer_interval);
6716 bp->timer.data = (unsigned long) bp;
6717 bp->timer.function = bnx2_timer;
6718
Michael Chanb6016b72005-05-26 13:03:09 -07006719 return 0;
6720
6721err_out_unmap:
6722 if (bp->regview) {
6723 iounmap(bp->regview);
Michael Chan73eef4c2005-08-25 15:39:15 -07006724 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07006725 }
6726
6727err_out_release:
6728 pci_release_regions(pdev);
6729
6730err_out_disable:
6731 pci_disable_device(pdev);
6732 pci_set_drvdata(pdev, NULL);
6733
6734err_out:
6735 return rc;
6736}
6737
Michael Chan883e5152007-05-03 13:25:11 -07006738static char * __devinit
6739bnx2_bus_string(struct bnx2 *bp, char *str)
6740{
6741 char *s = str;
6742
6743 if (bp->flags & PCIE_FLAG) {
6744 s += sprintf(s, "PCI Express");
6745 } else {
6746 s += sprintf(s, "PCI");
6747 if (bp->flags & PCIX_FLAG)
6748 s += sprintf(s, "-X");
6749 if (bp->flags & PCI_32BIT_FLAG)
6750 s += sprintf(s, " 32-bit");
6751 else
6752 s += sprintf(s, " 64-bit");
6753 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
6754 }
6755 return str;
6756}
6757
Michael Chanb6016b72005-05-26 13:03:09 -07006758static int __devinit
6759bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
6760{
6761 static int version_printed = 0;
6762 struct net_device *dev = NULL;
6763 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07006764 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07006765 char str[40];
Joe Perches0795af52007-10-03 17:59:30 -07006766 DECLARE_MAC_BUF(mac);
Michael Chanb6016b72005-05-26 13:03:09 -07006767
6768 if (version_printed++ == 0)
6769 printk(KERN_INFO "%s", version);
6770
6771 /* dev zeroed in init_etherdev */
6772 dev = alloc_etherdev(sizeof(*bp));
6773
6774 if (!dev)
6775 return -ENOMEM;
6776
6777 rc = bnx2_init_board(pdev, dev);
6778 if (rc < 0) {
6779 free_netdev(dev);
6780 return rc;
6781 }
6782
6783 dev->open = bnx2_open;
6784 dev->hard_start_xmit = bnx2_start_xmit;
6785 dev->stop = bnx2_close;
6786 dev->get_stats = bnx2_get_stats;
6787 dev->set_multicast_list = bnx2_set_rx_mode;
6788 dev->do_ioctl = bnx2_ioctl;
6789 dev->set_mac_address = bnx2_change_mac_addr;
6790 dev->change_mtu = bnx2_change_mtu;
6791 dev->tx_timeout = bnx2_tx_timeout;
6792 dev->watchdog_timeo = TX_TIMEOUT;
6793#ifdef BCM_VLAN
6794 dev->vlan_rx_register = bnx2_vlan_rx_register;
Michael Chanb6016b72005-05-26 13:03:09 -07006795#endif
Michael Chanb6016b72005-05-26 13:03:09 -07006796 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07006797
Michael Chan972ec0d2006-01-23 16:12:43 -08006798 bp = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006799 netif_napi_add(dev, &bp->napi, bnx2_poll, 64);
Michael Chanb6016b72005-05-26 13:03:09 -07006800
6801#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
6802 dev->poll_controller = poll_bnx2;
6803#endif
6804
Michael Chan1b2f9222007-05-03 13:20:19 -07006805 pci_set_drvdata(pdev, dev);
6806
6807 memcpy(dev->dev_addr, bp->mac_addr, 6);
6808 memcpy(dev->perm_addr, bp->mac_addr, 6);
6809 bp->name = board_info[ent->driver_data].name;
6810
Stephen Hemmingerd212f872007-06-27 00:47:37 -07006811 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Michael Chan4666f872007-05-03 13:22:28 -07006812 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Stephen Hemmingerd212f872007-06-27 00:47:37 -07006813 dev->features |= NETIF_F_IPV6_CSUM;
6814
Michael Chan1b2f9222007-05-03 13:20:19 -07006815#ifdef BCM_VLAN
6816 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
6817#endif
6818 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07006819 if (CHIP_NUM(bp) == CHIP_NUM_5709)
6820 dev->features |= NETIF_F_TSO6;
Michael Chan1b2f9222007-05-03 13:20:19 -07006821
Michael Chanb6016b72005-05-26 13:03:09 -07006822 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04006823 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006824 if (bp->regview)
6825 iounmap(bp->regview);
6826 pci_release_regions(pdev);
6827 pci_disable_device(pdev);
6828 pci_set_drvdata(pdev, NULL);
6829 free_netdev(dev);
6830 return rc;
6831 }
6832
Michael Chan883e5152007-05-03 13:25:11 -07006833 printk(KERN_INFO "%s: %s (%c%d) %s found at mem %lx, "
Joe Perches0795af52007-10-03 17:59:30 -07006834 "IRQ %d, node addr %s\n",
Michael Chanb6016b72005-05-26 13:03:09 -07006835 dev->name,
6836 bp->name,
6837 ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
6838 ((CHIP_ID(bp) & 0x0ff0) >> 4),
Michael Chan883e5152007-05-03 13:25:11 -07006839 bnx2_bus_string(bp, str),
Michael Chanb6016b72005-05-26 13:03:09 -07006840 dev->base_addr,
Joe Perches0795af52007-10-03 17:59:30 -07006841 bp->pdev->irq, print_mac(mac, dev->dev_addr));
Michael Chanb6016b72005-05-26 13:03:09 -07006842
Michael Chanb6016b72005-05-26 13:03:09 -07006843 return 0;
6844}
6845
6846static void __devexit
6847bnx2_remove_one(struct pci_dev *pdev)
6848{
6849 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08006850 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006851
Michael Chanafdc08b2005-08-25 15:34:29 -07006852 flush_scheduled_work();
6853
Michael Chanb6016b72005-05-26 13:03:09 -07006854 unregister_netdev(dev);
6855
6856 if (bp->regview)
6857 iounmap(bp->regview);
6858
6859 free_netdev(dev);
6860 pci_release_regions(pdev);
6861 pci_disable_device(pdev);
6862 pci_set_drvdata(pdev, NULL);
6863}
6864
6865static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07006866bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07006867{
6868 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08006869 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006870 u32 reset_code;
6871
Michael Chan6caebb02007-08-03 20:57:25 -07006872 /* PCI register 4 needs to be saved whether netif_running() or not.
6873 * MSI address and data need to be saved if using MSI and
6874 * netif_running().
6875 */
6876 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07006877 if (!netif_running(dev))
6878 return 0;
6879
Michael Chan1d60290f2006-03-20 17:50:08 -08006880 flush_scheduled_work();
Michael Chanb6016b72005-05-26 13:03:09 -07006881 bnx2_netif_stop(bp);
6882 netif_device_detach(dev);
6883 del_timer_sync(&bp->timer);
Michael Chandda1e392006-01-23 16:08:14 -08006884 if (bp->flags & NO_WOL_FLAG)
Michael Chan6c4f0952006-06-29 12:38:15 -07006885 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
Michael Chandda1e392006-01-23 16:08:14 -08006886 else if (bp->wol)
Michael Chanb6016b72005-05-26 13:03:09 -07006887 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
6888 else
6889 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
6890 bnx2_reset_chip(bp, reset_code);
6891 bnx2_free_skbs(bp);
Pavel Machek829ca9a2005-09-03 15:56:56 -07006892 bnx2_set_power_state(bp, pci_choose_state(pdev, state));
Michael Chanb6016b72005-05-26 13:03:09 -07006893 return 0;
6894}
6895
6896static int
6897bnx2_resume(struct pci_dev *pdev)
6898{
6899 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08006900 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006901
Michael Chan6caebb02007-08-03 20:57:25 -07006902 pci_restore_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07006903 if (!netif_running(dev))
6904 return 0;
6905
Pavel Machek829ca9a2005-09-03 15:56:56 -07006906 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07006907 netif_device_attach(dev);
6908 bnx2_init_nic(bp);
6909 bnx2_netif_start(bp);
6910 return 0;
6911}
6912
6913static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006914 .name = DRV_MODULE_NAME,
6915 .id_table = bnx2_pci_tbl,
6916 .probe = bnx2_init_one,
6917 .remove = __devexit_p(bnx2_remove_one),
6918 .suspend = bnx2_suspend,
6919 .resume = bnx2_resume,
Michael Chanb6016b72005-05-26 13:03:09 -07006920};
6921
6922static int __init bnx2_init(void)
6923{
Jeff Garzik29917622006-08-19 17:48:59 -04006924 return pci_register_driver(&bnx2_pci_driver);
Michael Chanb6016b72005-05-26 13:03:09 -07006925}
6926
6927static void __exit bnx2_cleanup(void)
6928{
6929 pci_unregister_driver(&bnx2_pci_driver);
6930}
6931
6932module_init(bnx2_init);
6933module_exit(bnx2_cleanup);
6934
6935
6936