blob: b1dcc11c1b23bd0134940d2f9571d14b9e1dac92 [file] [log] [blame]
Mark Browna9ba6152011-06-24 12:10:44 +01001/*
2 * wm8996.c - WM8996 audio codec interface
3 *
Mark Brown656baae2012-05-23 12:39:07 +01004 * Copyright 2011-2 Wolfson Microelectronics PLC.
Mark Browna9ba6152011-06-24 12:10:44 +01005 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/completion.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/gcd.h>
20#include <linux/gpio.h>
21#include <linux/i2c.h>
Mark Brown79172742011-09-19 16:15:58 +010022#include <linux/regmap.h>
Mark Browna9ba6152011-06-24 12:10:44 +010023#include <linux/regulator/consumer.h>
24#include <linux/slab.h>
25#include <linux/workqueue.h>
26#include <sound/core.h>
27#include <sound/jack.h>
28#include <sound/pcm.h>
29#include <sound/pcm_params.h>
30#include <sound/soc.h>
31#include <sound/initval.h>
32#include <sound/tlv.h>
33#include <trace/events/asoc.h>
34
35#include <sound/wm8996.h>
36#include "wm8996.h"
37
38#define WM8996_AIFS 2
39
40#define HPOUT1L 1
41#define HPOUT1R 2
42#define HPOUT2L 4
43#define HPOUT2R 8
44
Mark Brownc83495a2011-09-11 10:05:18 +010045#define WM8996_NUM_SUPPLIES 3
Mark Browna9ba6152011-06-24 12:10:44 +010046static const char *wm8996_supply_names[WM8996_NUM_SUPPLIES] = {
47 "DBVDD",
48 "AVDD1",
49 "AVDD2",
Mark Browna9ba6152011-06-24 12:10:44 +010050};
51
52struct wm8996_priv {
Mark Brownb2d1e232011-09-19 23:04:06 +010053 struct device *dev;
Mark Brownee5f3872011-09-19 19:51:07 +010054 struct regmap *regmap;
Mark Browna9ba6152011-06-24 12:10:44 +010055 struct snd_soc_codec *codec;
56
57 int ldo1ena;
58
59 int sysclk;
60 int sysclk_src;
61
62 int fll_src;
63 int fll_fref;
64 int fll_fout;
65
66 struct completion fll_lock;
67
68 u16 dcs_pending;
69 struct completion dcs_done;
70
71 u16 hpout_ena;
72 u16 hpout_pending;
73
74 struct regulator_bulk_data supplies[WM8996_NUM_SUPPLIES];
75 struct notifier_block disable_nb[WM8996_NUM_SUPPLIES];
Mark Brownded71dc2011-09-19 18:50:05 +010076 int bg_ena;
Mark Browna9ba6152011-06-24 12:10:44 +010077
78 struct wm8996_pdata pdata;
79
80 int rx_rate[WM8996_AIFS];
81 int bclk_rate[WM8996_AIFS];
82
83 /* Platform dependant ReTune mobile configuration */
84 int num_retune_mobile_texts;
85 const char **retune_mobile_texts;
86 int retune_mobile_cfg[2];
87 struct soc_enum retune_mobile_enum;
88
89 struct snd_soc_jack *jack;
90 bool detecting;
91 bool jack_mic;
Mark Brownd7b35572012-01-26 18:00:42 +000092 int jack_flips;
Mark Browna9ba6152011-06-24 12:10:44 +010093 wm8996_polarity_fn polarity_cb;
94
95#ifdef CONFIG_GPIOLIB
96 struct gpio_chip gpio_chip;
97#endif
98};
99
100/* We can't use the same notifier block for more than one supply and
101 * there's no way I can see to get from a callback to the caller
102 * except container_of().
103 */
104#define WM8996_REGULATOR_EVENT(n) \
105static int wm8996_regulator_event_##n(struct notifier_block *nb, \
106 unsigned long event, void *data) \
107{ \
108 struct wm8996_priv *wm8996 = container_of(nb, struct wm8996_priv, \
109 disable_nb[n]); \
110 if (event & REGULATOR_EVENT_DISABLE) { \
Mark Brown1b76d2e2012-01-25 21:10:07 +0000111 regcache_mark_dirty(wm8996->regmap); \
Mark Browna9ba6152011-06-24 12:10:44 +0100112 } \
113 return 0; \
114}
115
116WM8996_REGULATOR_EVENT(0)
117WM8996_REGULATOR_EVENT(1)
118WM8996_REGULATOR_EVENT(2)
Mark Browna9ba6152011-06-24 12:10:44 +0100119
Mark Brown79172742011-09-19 16:15:58 +0100120static struct reg_default wm8996_reg[] = {
Mark Brown79172742011-09-19 16:15:58 +0100121 { WM8996_POWER_MANAGEMENT_1, 0x0 },
122 { WM8996_POWER_MANAGEMENT_2, 0x0 },
123 { WM8996_POWER_MANAGEMENT_3, 0x0 },
124 { WM8996_POWER_MANAGEMENT_4, 0x0 },
125 { WM8996_POWER_MANAGEMENT_5, 0x0 },
126 { WM8996_POWER_MANAGEMENT_6, 0x0 },
127 { WM8996_POWER_MANAGEMENT_7, 0x10 },
128 { WM8996_POWER_MANAGEMENT_8, 0x0 },
129 { WM8996_LEFT_LINE_INPUT_VOLUME, 0x0 },
130 { WM8996_RIGHT_LINE_INPUT_VOLUME, 0x0 },
131 { WM8996_LINE_INPUT_CONTROL, 0x0 },
132 { WM8996_DAC1_HPOUT1_VOLUME, 0x88 },
133 { WM8996_DAC2_HPOUT2_VOLUME, 0x88 },
134 { WM8996_DAC1_LEFT_VOLUME, 0x2c0 },
135 { WM8996_DAC1_RIGHT_VOLUME, 0x2c0 },
136 { WM8996_DAC2_LEFT_VOLUME, 0x2c0 },
137 { WM8996_DAC2_RIGHT_VOLUME, 0x2c0 },
138 { WM8996_OUTPUT1_LEFT_VOLUME, 0x80 },
139 { WM8996_OUTPUT1_RIGHT_VOLUME, 0x80 },
140 { WM8996_OUTPUT2_LEFT_VOLUME, 0x80 },
141 { WM8996_OUTPUT2_RIGHT_VOLUME, 0x80 },
142 { WM8996_MICBIAS_1, 0x39 },
143 { WM8996_MICBIAS_2, 0x39 },
144 { WM8996_LDO_1, 0x3 },
145 { WM8996_LDO_2, 0x13 },
146 { WM8996_ACCESSORY_DETECT_MODE_1, 0x4 },
147 { WM8996_ACCESSORY_DETECT_MODE_2, 0x0 },
148 { WM8996_HEADPHONE_DETECT_1, 0x20 },
149 { WM8996_HEADPHONE_DETECT_2, 0x0 },
150 { WM8996_MIC_DETECT_1, 0x7600 },
151 { WM8996_MIC_DETECT_2, 0xbf },
152 { WM8996_CHARGE_PUMP_1, 0x1f25 },
153 { WM8996_CHARGE_PUMP_2, 0xab19 },
154 { WM8996_DC_SERVO_1, 0x0 },
Mark Brown79172742011-09-19 16:15:58 +0100155 { WM8996_DC_SERVO_3, 0x0 },
156 { WM8996_DC_SERVO_5, 0x2a2a },
157 { WM8996_DC_SERVO_6, 0x0 },
158 { WM8996_DC_SERVO_7, 0x0 },
159 { WM8996_ANALOGUE_HP_1, 0x0 },
160 { WM8996_ANALOGUE_HP_2, 0x0 },
161 { WM8996_CONTROL_INTERFACE_1, 0x8004 },
162 { WM8996_WRITE_SEQUENCER_CTRL_1, 0x0 },
163 { WM8996_WRITE_SEQUENCER_CTRL_2, 0x0 },
164 { WM8996_AIF_CLOCKING_1, 0x0 },
165 { WM8996_AIF_CLOCKING_2, 0x0 },
166 { WM8996_CLOCKING_1, 0x10 },
167 { WM8996_CLOCKING_2, 0x0 },
168 { WM8996_AIF_RATE, 0x83 },
169 { WM8996_FLL_CONTROL_1, 0x0 },
170 { WM8996_FLL_CONTROL_2, 0x0 },
171 { WM8996_FLL_CONTROL_3, 0x0 },
172 { WM8996_FLL_CONTROL_4, 0x5dc0 },
173 { WM8996_FLL_CONTROL_5, 0xc84 },
174 { WM8996_FLL_EFS_1, 0x0 },
175 { WM8996_FLL_EFS_2, 0x2 },
176 { WM8996_AIF1_CONTROL, 0x0 },
177 { WM8996_AIF1_BCLK, 0x0 },
178 { WM8996_AIF1_TX_LRCLK_1, 0x80 },
179 { WM8996_AIF1_TX_LRCLK_2, 0x8 },
180 { WM8996_AIF1_RX_LRCLK_1, 0x80 },
181 { WM8996_AIF1_RX_LRCLK_2, 0x0 },
182 { WM8996_AIF1TX_DATA_CONFIGURATION_1, 0x1818 },
183 { WM8996_AIF1TX_DATA_CONFIGURATION_2, 0 },
184 { WM8996_AIF1RX_DATA_CONFIGURATION, 0x1818 },
185 { WM8996_AIF1TX_CHANNEL_0_CONFIGURATION, 0x0 },
186 { WM8996_AIF1TX_CHANNEL_1_CONFIGURATION, 0x0 },
187 { WM8996_AIF1TX_CHANNEL_2_CONFIGURATION, 0x0 },
188 { WM8996_AIF1TX_CHANNEL_3_CONFIGURATION, 0x0 },
189 { WM8996_AIF1TX_CHANNEL_4_CONFIGURATION, 0x0 },
190 { WM8996_AIF1TX_CHANNEL_5_CONFIGURATION, 0x0 },
191 { WM8996_AIF1RX_CHANNEL_0_CONFIGURATION, 0x0 },
192 { WM8996_AIF1RX_CHANNEL_1_CONFIGURATION, 0x0 },
193 { WM8996_AIF1RX_CHANNEL_2_CONFIGURATION, 0x0 },
194 { WM8996_AIF1RX_CHANNEL_3_CONFIGURATION, 0x0 },
195 { WM8996_AIF1RX_CHANNEL_4_CONFIGURATION, 0x0 },
196 { WM8996_AIF1RX_CHANNEL_5_CONFIGURATION, 0x0 },
197 { WM8996_AIF1RX_MONO_CONFIGURATION, 0x0 },
198 { WM8996_AIF1TX_TEST, 0x7 },
199 { WM8996_AIF2_CONTROL, 0x0 },
200 { WM8996_AIF2_BCLK, 0x0 },
201 { WM8996_AIF2_TX_LRCLK_1, 0x80 },
202 { WM8996_AIF2_TX_LRCLK_2, 0x8 },
203 { WM8996_AIF2_RX_LRCLK_1, 0x80 },
204 { WM8996_AIF2_RX_LRCLK_2, 0x0 },
205 { WM8996_AIF2TX_DATA_CONFIGURATION_1, 0x1818 },
206 { WM8996_AIF2RX_DATA_CONFIGURATION, 0x1818 },
207 { WM8996_AIF2RX_DATA_CONFIGURATION, 0x0 },
208 { WM8996_AIF2TX_CHANNEL_0_CONFIGURATION, 0x0 },
209 { WM8996_AIF2TX_CHANNEL_1_CONFIGURATION, 0x0 },
210 { WM8996_AIF2RX_CHANNEL_0_CONFIGURATION, 0x0 },
211 { WM8996_AIF2RX_CHANNEL_1_CONFIGURATION, 0x0 },
212 { WM8996_AIF2RX_MONO_CONFIGURATION, 0x0 },
213 { WM8996_AIF2TX_TEST, 0x1 },
214 { WM8996_DSP1_TX_LEFT_VOLUME, 0xc0 },
215 { WM8996_DSP1_TX_RIGHT_VOLUME, 0xc0 },
216 { WM8996_DSP1_RX_LEFT_VOLUME, 0xc0 },
217 { WM8996_DSP1_RX_RIGHT_VOLUME, 0xc0 },
218 { WM8996_DSP1_TX_FILTERS, 0x2000 },
219 { WM8996_DSP1_RX_FILTERS_1, 0x200 },
220 { WM8996_DSP1_RX_FILTERS_2, 0x10 },
221 { WM8996_DSP1_DRC_1, 0x98 },
222 { WM8996_DSP1_DRC_2, 0x845 },
223 { WM8996_DSP1_RX_EQ_GAINS_1, 0x6318 },
224 { WM8996_DSP1_RX_EQ_GAINS_2, 0x6300 },
225 { WM8996_DSP1_RX_EQ_BAND_1_A, 0xfca },
226 { WM8996_DSP1_RX_EQ_BAND_1_B, 0x400 },
227 { WM8996_DSP1_RX_EQ_BAND_1_PG, 0xd8 },
228 { WM8996_DSP1_RX_EQ_BAND_2_A, 0x1eb5 },
229 { WM8996_DSP1_RX_EQ_BAND_2_B, 0xf145 },
230 { WM8996_DSP1_RX_EQ_BAND_2_C, 0xb75 },
231 { WM8996_DSP1_RX_EQ_BAND_2_PG, 0x1c5 },
232 { WM8996_DSP1_RX_EQ_BAND_3_A, 0x1c58 },
233 { WM8996_DSP1_RX_EQ_BAND_3_B, 0xf373 },
234 { WM8996_DSP1_RX_EQ_BAND_3_C, 0xa54 },
235 { WM8996_DSP1_RX_EQ_BAND_3_PG, 0x558 },
236 { WM8996_DSP1_RX_EQ_BAND_4_A, 0x168e },
237 { WM8996_DSP1_RX_EQ_BAND_4_B, 0xf829 },
238 { WM8996_DSP1_RX_EQ_BAND_4_C, 0x7ad },
239 { WM8996_DSP1_RX_EQ_BAND_4_PG, 0x1103 },
240 { WM8996_DSP1_RX_EQ_BAND_5_A, 0x564 },
241 { WM8996_DSP1_RX_EQ_BAND_5_B, 0x559 },
242 { WM8996_DSP1_RX_EQ_BAND_5_PG, 0x4000 },
243 { WM8996_DSP2_TX_LEFT_VOLUME, 0xc0 },
244 { WM8996_DSP2_TX_RIGHT_VOLUME, 0xc0 },
245 { WM8996_DSP2_RX_LEFT_VOLUME, 0xc0 },
246 { WM8996_DSP2_RX_RIGHT_VOLUME, 0xc0 },
247 { WM8996_DSP2_TX_FILTERS, 0x2000 },
248 { WM8996_DSP2_RX_FILTERS_1, 0x200 },
249 { WM8996_DSP2_RX_FILTERS_2, 0x10 },
250 { WM8996_DSP2_DRC_1, 0x98 },
251 { WM8996_DSP2_DRC_2, 0x845 },
252 { WM8996_DSP2_RX_EQ_GAINS_1, 0x6318 },
253 { WM8996_DSP2_RX_EQ_GAINS_2, 0x6300 },
254 { WM8996_DSP2_RX_EQ_BAND_1_A, 0xfca },
255 { WM8996_DSP2_RX_EQ_BAND_1_B, 0x400 },
256 { WM8996_DSP2_RX_EQ_BAND_1_PG, 0xd8 },
257 { WM8996_DSP2_RX_EQ_BAND_2_A, 0x1eb5 },
258 { WM8996_DSP2_RX_EQ_BAND_2_B, 0xf145 },
259 { WM8996_DSP2_RX_EQ_BAND_2_C, 0xb75 },
260 { WM8996_DSP2_RX_EQ_BAND_2_PG, 0x1c5 },
261 { WM8996_DSP2_RX_EQ_BAND_3_A, 0x1c58 },
262 { WM8996_DSP2_RX_EQ_BAND_3_B, 0xf373 },
263 { WM8996_DSP2_RX_EQ_BAND_3_C, 0xa54 },
264 { WM8996_DSP2_RX_EQ_BAND_3_PG, 0x558 },
265 { WM8996_DSP2_RX_EQ_BAND_4_A, 0x168e },
266 { WM8996_DSP2_RX_EQ_BAND_4_B, 0xf829 },
267 { WM8996_DSP2_RX_EQ_BAND_4_C, 0x7ad },
268 { WM8996_DSP2_RX_EQ_BAND_4_PG, 0x1103 },
269 { WM8996_DSP2_RX_EQ_BAND_5_A, 0x564 },
270 { WM8996_DSP2_RX_EQ_BAND_5_B, 0x559 },
271 { WM8996_DSP2_RX_EQ_BAND_5_PG, 0x4000 },
272 { WM8996_DAC1_MIXER_VOLUMES, 0x0 },
273 { WM8996_DAC1_LEFT_MIXER_ROUTING, 0x0 },
274 { WM8996_DAC1_RIGHT_MIXER_ROUTING, 0x0 },
275 { WM8996_DAC2_MIXER_VOLUMES, 0x0 },
276 { WM8996_DAC2_LEFT_MIXER_ROUTING, 0x0 },
277 { WM8996_DAC2_RIGHT_MIXER_ROUTING, 0x0 },
278 { WM8996_DSP1_TX_LEFT_MIXER_ROUTING, 0x0 },
279 { WM8996_DSP1_TX_RIGHT_MIXER_ROUTING, 0x0 },
280 { WM8996_DSP2_TX_LEFT_MIXER_ROUTING, 0x0 },
281 { WM8996_DSP2_TX_RIGHT_MIXER_ROUTING, 0x0 },
282 { WM8996_DSP_TX_MIXER_SELECT, 0x0 },
283 { WM8996_DAC_SOFTMUTE, 0x0 },
284 { WM8996_OVERSAMPLING, 0xd },
285 { WM8996_SIDETONE, 0x1040 },
286 { WM8996_GPIO_1, 0xa101 },
287 { WM8996_GPIO_2, 0xa101 },
288 { WM8996_GPIO_3, 0xa101 },
289 { WM8996_GPIO_4, 0xa101 },
290 { WM8996_GPIO_5, 0xa101 },
291 { WM8996_PULL_CONTROL_1, 0x0 },
292 { WM8996_PULL_CONTROL_2, 0x140 },
293 { WM8996_INTERRUPT_STATUS_1_MASK, 0x1f },
294 { WM8996_INTERRUPT_STATUS_2_MASK, 0x1ecf },
295 { WM8996_LEFT_PDM_SPEAKER, 0x0 },
296 { WM8996_RIGHT_PDM_SPEAKER, 0x1 },
297 { WM8996_PDM_SPEAKER_MUTE_SEQUENCE, 0x69 },
298 { WM8996_PDM_SPEAKER_VOLUME, 0x66 },
Mark Browna9ba6152011-06-24 12:10:44 +0100299};
300
301static const DECLARE_TLV_DB_SCALE(inpga_tlv, 0, 100, 0);
302static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 150, 0);
303static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
304static const DECLARE_TLV_DB_SCALE(out_digital_tlv, -1200, 150, 0);
305static const DECLARE_TLV_DB_SCALE(out_tlv, -900, 75, 0);
306static const DECLARE_TLV_DB_SCALE(spk_tlv, -900, 150, 0);
307static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
susan gao18a4eef2011-08-26 12:14:14 -0700308static const DECLARE_TLV_DB_SCALE(threedstereo_tlv, -1600, 183, 1);
Mark Browna9ba6152011-06-24 12:10:44 +0100309
310static const char *sidetone_hpf_text[] = {
311 "2.9kHz", "1.5kHz", "735Hz", "403Hz", "196Hz", "98Hz", "49Hz"
312};
313
Takashi Iwai5cca5a92014-02-18 10:47:05 +0100314static SOC_ENUM_SINGLE_DECL(sidetone_hpf,
315 WM8996_SIDETONE, 7, sidetone_hpf_text);
Mark Browna9ba6152011-06-24 12:10:44 +0100316
317static const char *hpf_mode_text[] = {
318 "HiFi", "Custom", "Voice"
319};
320
Takashi Iwai5cca5a92014-02-18 10:47:05 +0100321static SOC_ENUM_SINGLE_DECL(dsp1tx_hpf_mode,
322 WM8996_DSP1_TX_FILTERS, 3, hpf_mode_text);
Mark Browna9ba6152011-06-24 12:10:44 +0100323
Takashi Iwai5cca5a92014-02-18 10:47:05 +0100324static SOC_ENUM_SINGLE_DECL(dsp2tx_hpf_mode,
325 WM8996_DSP2_TX_FILTERS, 3, hpf_mode_text);
Mark Browna9ba6152011-06-24 12:10:44 +0100326
327static const char *hpf_cutoff_text[] = {
328 "50Hz", "75Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
329};
330
Takashi Iwai5cca5a92014-02-18 10:47:05 +0100331static SOC_ENUM_SINGLE_DECL(dsp1tx_hpf_cutoff,
332 WM8996_DSP1_TX_FILTERS, 0, hpf_cutoff_text);
Mark Browna9ba6152011-06-24 12:10:44 +0100333
Takashi Iwai5cca5a92014-02-18 10:47:05 +0100334static SOC_ENUM_SINGLE_DECL(dsp2tx_hpf_cutoff,
335 WM8996_DSP2_TX_FILTERS, 0, hpf_cutoff_text);
Mark Browna9ba6152011-06-24 12:10:44 +0100336
337static void wm8996_set_retune_mobile(struct snd_soc_codec *codec, int block)
338{
339 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
340 struct wm8996_pdata *pdata = &wm8996->pdata;
341 int base, best, best_val, save, i, cfg, iface;
342
343 if (!wm8996->num_retune_mobile_texts)
344 return;
345
346 switch (block) {
347 case 0:
348 base = WM8996_DSP1_RX_EQ_GAINS_1;
349 if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
350 WM8996_DSP1RX_SRC)
351 iface = 1;
352 else
353 iface = 0;
354 break;
355 case 1:
356 base = WM8996_DSP1_RX_EQ_GAINS_2;
357 if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
358 WM8996_DSP2RX_SRC)
359 iface = 1;
360 else
361 iface = 0;
362 break;
363 default:
364 return;
365 }
366
367 /* Find the version of the currently selected configuration
368 * with the nearest sample rate. */
369 cfg = wm8996->retune_mobile_cfg[block];
370 best = 0;
371 best_val = INT_MAX;
372 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
373 if (strcmp(pdata->retune_mobile_cfgs[i].name,
374 wm8996->retune_mobile_texts[cfg]) == 0 &&
375 abs(pdata->retune_mobile_cfgs[i].rate
376 - wm8996->rx_rate[iface]) < best_val) {
377 best = i;
378 best_val = abs(pdata->retune_mobile_cfgs[i].rate
379 - wm8996->rx_rate[iface]);
380 }
381 }
382
383 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
384 block,
385 pdata->retune_mobile_cfgs[best].name,
386 pdata->retune_mobile_cfgs[best].rate,
387 wm8996->rx_rate[iface]);
388
389 /* The EQ will be disabled while reconfiguring it, remember the
390 * current configuration.
391 */
392 save = snd_soc_read(codec, base);
393 save &= WM8996_DSP1RX_EQ_ENA;
394
395 for (i = 0; i < ARRAY_SIZE(pdata->retune_mobile_cfgs[best].regs); i++)
396 snd_soc_update_bits(codec, base + i, 0xffff,
397 pdata->retune_mobile_cfgs[best].regs[i]);
398
399 snd_soc_update_bits(codec, base, WM8996_DSP1RX_EQ_ENA, save);
400}
401
402/* Icky as hell but saves code duplication */
403static int wm8996_get_retune_mobile_block(const char *name)
404{
405 if (strcmp(name, "DSP1 EQ Mode") == 0)
406 return 0;
407 if (strcmp(name, "DSP2 EQ Mode") == 0)
408 return 1;
409 return -EINVAL;
410}
411
412static int wm8996_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
413 struct snd_ctl_elem_value *ucontrol)
414{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100415 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Browna9ba6152011-06-24 12:10:44 +0100416 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
417 struct wm8996_pdata *pdata = &wm8996->pdata;
418 int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
419 int value = ucontrol->value.integer.value[0];
420
421 if (block < 0)
422 return block;
423
424 if (value >= pdata->num_retune_mobile_cfgs)
425 return -EINVAL;
426
427 wm8996->retune_mobile_cfg[block] = value;
428
429 wm8996_set_retune_mobile(codec, block);
430
431 return 0;
432}
433
434static int wm8996_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
435 struct snd_ctl_elem_value *ucontrol)
436{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100437 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Browna9ba6152011-06-24 12:10:44 +0100438 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
439 int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
440
Takashi Iwaife329a12013-10-30 08:35:07 +0100441 if (block < 0)
442 return block;
Mark Browna9ba6152011-06-24 12:10:44 +0100443 ucontrol->value.enumerated.item[0] = wm8996->retune_mobile_cfg[block];
444
445 return 0;
446}
447
448static const struct snd_kcontrol_new wm8996_snd_controls[] = {
449SOC_DOUBLE_R_TLV("Capture Volume", WM8996_LEFT_LINE_INPUT_VOLUME,
450 WM8996_RIGHT_LINE_INPUT_VOLUME, 0, 31, 0, inpga_tlv),
451SOC_DOUBLE_R("Capture ZC Switch", WM8996_LEFT_LINE_INPUT_VOLUME,
452 WM8996_RIGHT_LINE_INPUT_VOLUME, 5, 1, 0),
453
454SOC_DOUBLE_TLV("DAC1 Sidetone Volume", WM8996_DAC1_MIXER_VOLUMES,
455 0, 5, 24, 0, sidetone_tlv),
456SOC_DOUBLE_TLV("DAC2 Sidetone Volume", WM8996_DAC2_MIXER_VOLUMES,
457 0, 5, 24, 0, sidetone_tlv),
458SOC_SINGLE("Sidetone LPF Switch", WM8996_SIDETONE, 12, 1, 0),
459SOC_ENUM("Sidetone HPF Cut-off", sidetone_hpf),
460SOC_SINGLE("Sidetone HPF Switch", WM8996_SIDETONE, 6, 1, 0),
461
462SOC_DOUBLE_R_TLV("DSP1 Capture Volume", WM8996_DSP1_TX_LEFT_VOLUME,
463 WM8996_DSP1_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
464SOC_DOUBLE_R_TLV("DSP2 Capture Volume", WM8996_DSP2_TX_LEFT_VOLUME,
465 WM8996_DSP2_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
466
467SOC_SINGLE("DSP1 Capture Notch Filter Switch", WM8996_DSP1_TX_FILTERS,
468 13, 1, 0),
469SOC_DOUBLE("DSP1 Capture HPF Switch", WM8996_DSP1_TX_FILTERS, 12, 11, 1, 0),
470SOC_ENUM("DSP1 Capture HPF Mode", dsp1tx_hpf_mode),
471SOC_ENUM("DSP1 Capture HPF Cutoff", dsp1tx_hpf_cutoff),
472
473SOC_SINGLE("DSP2 Capture Notch Filter Switch", WM8996_DSP2_TX_FILTERS,
474 13, 1, 0),
475SOC_DOUBLE("DSP2 Capture HPF Switch", WM8996_DSP2_TX_FILTERS, 12, 11, 1, 0),
476SOC_ENUM("DSP2 Capture HPF Mode", dsp2tx_hpf_mode),
477SOC_ENUM("DSP2 Capture HPF Cutoff", dsp2tx_hpf_cutoff),
478
479SOC_DOUBLE_R_TLV("DSP1 Playback Volume", WM8996_DSP1_RX_LEFT_VOLUME,
480 WM8996_DSP1_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
481SOC_SINGLE("DSP1 Playback Switch", WM8996_DSP1_RX_FILTERS_1, 9, 1, 1),
482
483SOC_DOUBLE_R_TLV("DSP2 Playback Volume", WM8996_DSP2_RX_LEFT_VOLUME,
484 WM8996_DSP2_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
485SOC_SINGLE("DSP2 Playback Switch", WM8996_DSP2_RX_FILTERS_1, 9, 1, 1),
486
487SOC_DOUBLE_R_TLV("DAC1 Volume", WM8996_DAC1_LEFT_VOLUME,
488 WM8996_DAC1_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
489SOC_DOUBLE_R("DAC1 Switch", WM8996_DAC1_LEFT_VOLUME,
490 WM8996_DAC1_RIGHT_VOLUME, 9, 1, 1),
491
492SOC_DOUBLE_R_TLV("DAC2 Volume", WM8996_DAC2_LEFT_VOLUME,
493 WM8996_DAC2_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
494SOC_DOUBLE_R("DAC2 Switch", WM8996_DAC2_LEFT_VOLUME,
495 WM8996_DAC2_RIGHT_VOLUME, 9, 1, 1),
496
497SOC_SINGLE("Speaker High Performance Switch", WM8996_OVERSAMPLING, 3, 1, 0),
498SOC_SINGLE("DMIC High Performance Switch", WM8996_OVERSAMPLING, 2, 1, 0),
499SOC_SINGLE("ADC High Performance Switch", WM8996_OVERSAMPLING, 1, 1, 0),
500SOC_SINGLE("DAC High Performance Switch", WM8996_OVERSAMPLING, 0, 1, 0),
501
502SOC_SINGLE("DAC Soft Mute Switch", WM8996_DAC_SOFTMUTE, 1, 1, 0),
503SOC_SINGLE("DAC Slow Soft Mute Switch", WM8996_DAC_SOFTMUTE, 0, 1, 0),
504
susan gao18a4eef2011-08-26 12:14:14 -0700505SOC_SINGLE("DSP1 3D Stereo Switch", WM8996_DSP1_RX_FILTERS_2, 8, 1, 0),
506SOC_SINGLE("DSP2 3D Stereo Switch", WM8996_DSP2_RX_FILTERS_2, 8, 1, 0),
507
508SOC_SINGLE_TLV("DSP1 3D Stereo Volume", WM8996_DSP1_RX_FILTERS_2, 10, 15,
509 0, threedstereo_tlv),
510SOC_SINGLE_TLV("DSP2 3D Stereo Volume", WM8996_DSP2_RX_FILTERS_2, 10, 15,
511 0, threedstereo_tlv),
512
Mark Browna9ba6152011-06-24 12:10:44 +0100513SOC_DOUBLE_TLV("Digital Output 1 Volume", WM8996_DAC1_HPOUT1_VOLUME, 0, 4,
514 8, 0, out_digital_tlv),
515SOC_DOUBLE_TLV("Digital Output 2 Volume", WM8996_DAC2_HPOUT2_VOLUME, 0, 4,
516 8, 0, out_digital_tlv),
517
518SOC_DOUBLE_R_TLV("Output 1 Volume", WM8996_OUTPUT1_LEFT_VOLUME,
519 WM8996_OUTPUT1_RIGHT_VOLUME, 0, 12, 0, out_tlv),
520SOC_DOUBLE_R("Output 1 ZC Switch", WM8996_OUTPUT1_LEFT_VOLUME,
521 WM8996_OUTPUT1_RIGHT_VOLUME, 7, 1, 0),
522
523SOC_DOUBLE_R_TLV("Output 2 Volume", WM8996_OUTPUT2_LEFT_VOLUME,
524 WM8996_OUTPUT2_RIGHT_VOLUME, 0, 12, 0, out_tlv),
525SOC_DOUBLE_R("Output 2 ZC Switch", WM8996_OUTPUT2_LEFT_VOLUME,
526 WM8996_OUTPUT2_RIGHT_VOLUME, 7, 1, 0),
527
528SOC_DOUBLE_TLV("Speaker Volume", WM8996_PDM_SPEAKER_VOLUME, 0, 4, 8, 0,
529 spk_tlv),
530SOC_DOUBLE_R("Speaker Switch", WM8996_LEFT_PDM_SPEAKER,
531 WM8996_RIGHT_PDM_SPEAKER, 3, 1, 1),
532SOC_DOUBLE_R("Speaker ZC Switch", WM8996_LEFT_PDM_SPEAKER,
533 WM8996_RIGHT_PDM_SPEAKER, 2, 1, 0),
534
535SOC_SINGLE("DSP1 EQ Switch", WM8996_DSP1_RX_EQ_GAINS_1, 0, 1, 0),
536SOC_SINGLE("DSP2 EQ Switch", WM8996_DSP2_RX_EQ_GAINS_1, 0, 1, 0),
Karl Tsoubcec2672011-09-28 01:47:18 +0800537
538SOC_SINGLE("DSP1 DRC TXL Switch", WM8996_DSP1_DRC_1, 0, 1, 0),
539SOC_SINGLE("DSP1 DRC TXR Switch", WM8996_DSP1_DRC_1, 1, 1, 0),
540SOC_SINGLE("DSP1 DRC RX Switch", WM8996_DSP1_DRC_1, 2, 1, 0),
Mark Brown29e3cc12012-02-21 19:13:10 +0000541SND_SOC_BYTES_MASK("DSP1 DRC", WM8996_DSP1_DRC_1, 5,
542 WM8996_DSP1RX_DRC_ENA | WM8996_DSP1TXL_DRC_ENA |
543 WM8996_DSP1TXR_DRC_ENA),
Karl Tsoubcec2672011-09-28 01:47:18 +0800544
545SOC_SINGLE("DSP2 DRC TXL Switch", WM8996_DSP2_DRC_1, 0, 1, 0),
546SOC_SINGLE("DSP2 DRC TXR Switch", WM8996_DSP2_DRC_1, 1, 1, 0),
547SOC_SINGLE("DSP2 DRC RX Switch", WM8996_DSP2_DRC_1, 2, 1, 0),
Mark Brown29e3cc12012-02-21 19:13:10 +0000548SND_SOC_BYTES_MASK("DSP2 DRC", WM8996_DSP2_DRC_1, 5,
549 WM8996_DSP2RX_DRC_ENA | WM8996_DSP2TXL_DRC_ENA |
550 WM8996_DSP2TXR_DRC_ENA),
Mark Browna9ba6152011-06-24 12:10:44 +0100551};
552
553static const struct snd_kcontrol_new wm8996_eq_controls[] = {
554SOC_SINGLE_TLV("DSP1 EQ B1 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 11, 31, 0,
555 eq_tlv),
556SOC_SINGLE_TLV("DSP1 EQ B2 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 6, 31, 0,
557 eq_tlv),
558SOC_SINGLE_TLV("DSP1 EQ B3 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 1, 31, 0,
559 eq_tlv),
560SOC_SINGLE_TLV("DSP1 EQ B4 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 11, 31, 0,
561 eq_tlv),
562SOC_SINGLE_TLV("DSP1 EQ B5 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 6, 31, 0,
563 eq_tlv),
564
565SOC_SINGLE_TLV("DSP2 EQ B1 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 11, 31, 0,
566 eq_tlv),
567SOC_SINGLE_TLV("DSP2 EQ B2 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 6, 31, 0,
568 eq_tlv),
569SOC_SINGLE_TLV("DSP2 EQ B3 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 1, 31, 0,
570 eq_tlv),
571SOC_SINGLE_TLV("DSP2 EQ B4 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 11, 31, 0,
572 eq_tlv),
573SOC_SINGLE_TLV("DSP2 EQ B5 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 6, 31, 0,
574 eq_tlv),
575};
576
Mark Brownded71dc2011-09-19 18:50:05 +0100577static void wm8996_bg_enable(struct snd_soc_codec *codec)
578{
579 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
580
581 wm8996->bg_ena++;
582 if (wm8996->bg_ena == 1) {
583 snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
584 WM8996_BG_ENA, WM8996_BG_ENA);
585 msleep(2);
586 }
587}
588
589static void wm8996_bg_disable(struct snd_soc_codec *codec)
590{
591 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
592
593 wm8996->bg_ena--;
594 if (!wm8996->bg_ena)
595 snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
596 WM8996_BG_ENA, 0);
597}
598
Mark Brown8259df12011-09-16 17:55:06 +0100599static int bg_event(struct snd_soc_dapm_widget *w,
600 struct snd_kcontrol *kcontrol, int event)
601{
Mark Brownded71dc2011-09-19 18:50:05 +0100602 struct snd_soc_codec *codec = w->codec;
Mark Brown8259df12011-09-16 17:55:06 +0100603 int ret = 0;
604
605 switch (event) {
Mark Brownded71dc2011-09-19 18:50:05 +0100606 case SND_SOC_DAPM_PRE_PMU:
607 wm8996_bg_enable(codec);
608 break;
609 case SND_SOC_DAPM_POST_PMD:
610 wm8996_bg_disable(codec);
Mark Brown8259df12011-09-16 17:55:06 +0100611 break;
612 default:
Takashi Iwaid8e9a542013-11-06 11:07:17 +0100613 WARN(1, "Invalid event %d\n", event);
Mark Brown8259df12011-09-16 17:55:06 +0100614 ret = -EINVAL;
615 }
616
617 return ret;
618}
619
Mark Browna9ba6152011-06-24 12:10:44 +0100620static int cp_event(struct snd_soc_dapm_widget *w,
621 struct snd_kcontrol *kcontrol, int event)
622{
623 switch (event) {
624 case SND_SOC_DAPM_POST_PMU:
625 msleep(5);
626 break;
627 default:
Takashi Iwaid8e9a542013-11-06 11:07:17 +0100628 WARN(1, "Invalid event %d\n", event);
Mark Browna9ba6152011-06-24 12:10:44 +0100629 }
630
Mark Brown4a086e42012-01-21 21:50:00 +0000631 return 0;
Mark Browna9ba6152011-06-24 12:10:44 +0100632}
633
634static int rmv_short_event(struct snd_soc_dapm_widget *w,
635 struct snd_kcontrol *kcontrol, int event)
636{
637 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
638
639 /* Record which outputs we enabled */
640 switch (event) {
641 case SND_SOC_DAPM_PRE_PMD:
642 wm8996->hpout_pending &= ~w->shift;
643 break;
644 case SND_SOC_DAPM_PRE_PMU:
645 wm8996->hpout_pending |= w->shift;
646 break;
647 default:
Takashi Iwaid8e9a542013-11-06 11:07:17 +0100648 WARN(1, "Invalid event %d\n", event);
Mark Browna9ba6152011-06-24 12:10:44 +0100649 return -EINVAL;
650 }
651
652 return 0;
653}
654
655static void wait_for_dc_servo(struct snd_soc_codec *codec, u16 mask)
656{
657 struct i2c_client *i2c = to_i2c_client(codec->dev);
658 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
Mark Brownf998f252011-09-15 10:52:11 +0100659 int ret;
Mark Browna9ba6152011-06-24 12:10:44 +0100660 unsigned long timeout = 200;
661
662 snd_soc_write(codec, WM8996_DC_SERVO_2, mask);
663
664 /* Use the interrupt if possible */
665 do {
666 if (i2c->irq) {
667 timeout = wait_for_completion_timeout(&wm8996->dcs_done,
668 msecs_to_jiffies(200));
669 if (timeout == 0)
670 dev_err(codec->dev, "DC servo timed out\n");
671
672 } else {
673 msleep(1);
Mark Brownf998f252011-09-15 10:52:11 +0100674 timeout--;
Mark Browna9ba6152011-06-24 12:10:44 +0100675 }
676
677 ret = snd_soc_read(codec, WM8996_DC_SERVO_2);
678 dev_dbg(codec->dev, "DC servo state: %x\n", ret);
Mark Brownf998f252011-09-15 10:52:11 +0100679 } while (timeout && ret & mask);
Mark Browna9ba6152011-06-24 12:10:44 +0100680
681 if (timeout == 0)
682 dev_err(codec->dev, "DC servo timed out for %x\n", mask);
683 else
684 dev_dbg(codec->dev, "DC servo complete for %x\n", mask);
685}
686
687static void wm8996_seq_notifier(struct snd_soc_dapm_context *dapm,
688 enum snd_soc_dapm_type event, int subseq)
689{
Lars-Peter Clausene73a2572014-06-19 07:50:01 +0200690 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(dapm);
Mark Browna9ba6152011-06-24 12:10:44 +0100691 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
692 u16 val, mask;
693
694 /* Complete any pending DC servo starts */
695 if (wm8996->dcs_pending) {
696 dev_dbg(codec->dev, "Starting DC servo for %x\n",
697 wm8996->dcs_pending);
698
699 /* Trigger a startup sequence */
700 wait_for_dc_servo(codec, wm8996->dcs_pending
701 << WM8996_DCS_TRIG_STARTUP_0_SHIFT);
702
703 wm8996->dcs_pending = 0;
704 }
705
706 if (wm8996->hpout_pending != wm8996->hpout_ena) {
707 dev_dbg(codec->dev, "Applying RMV_SHORTs %x->%x\n",
708 wm8996->hpout_ena, wm8996->hpout_pending);
709
710 val = 0;
711 mask = 0;
712 if (wm8996->hpout_pending & HPOUT1L) {
Mark Brown5b596482012-03-08 17:00:57 +0000713 val |= WM8996_HPOUT1L_RMV_SHORT | WM8996_HPOUT1L_OUTP;
714 mask |= WM8996_HPOUT1L_RMV_SHORT | WM8996_HPOUT1L_OUTP;
Mark Browna9ba6152011-06-24 12:10:44 +0100715 } else {
716 mask |= WM8996_HPOUT1L_RMV_SHORT |
717 WM8996_HPOUT1L_OUTP |
718 WM8996_HPOUT1L_DLY;
719 }
720
721 if (wm8996->hpout_pending & HPOUT1R) {
Mark Brown5b596482012-03-08 17:00:57 +0000722 val |= WM8996_HPOUT1R_RMV_SHORT | WM8996_HPOUT1R_OUTP;
723 mask |= WM8996_HPOUT1R_RMV_SHORT | WM8996_HPOUT1R_OUTP;
Mark Browna9ba6152011-06-24 12:10:44 +0100724 } else {
725 mask |= WM8996_HPOUT1R_RMV_SHORT |
726 WM8996_HPOUT1R_OUTP |
727 WM8996_HPOUT1R_DLY;
728 }
729
730 snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1, mask, val);
731
732 val = 0;
733 mask = 0;
734 if (wm8996->hpout_pending & HPOUT2L) {
Mark Brown5b596482012-03-08 17:00:57 +0000735 val |= WM8996_HPOUT2L_RMV_SHORT | WM8996_HPOUT2L_OUTP;
736 mask |= WM8996_HPOUT2L_RMV_SHORT | WM8996_HPOUT2L_OUTP;
Mark Browna9ba6152011-06-24 12:10:44 +0100737 } else {
738 mask |= WM8996_HPOUT2L_RMV_SHORT |
739 WM8996_HPOUT2L_OUTP |
740 WM8996_HPOUT2L_DLY;
741 }
742
743 if (wm8996->hpout_pending & HPOUT2R) {
Mark Brown5b596482012-03-08 17:00:57 +0000744 val |= WM8996_HPOUT2R_RMV_SHORT | WM8996_HPOUT2R_OUTP;
745 mask |= WM8996_HPOUT2R_RMV_SHORT | WM8996_HPOUT2R_OUTP;
Mark Browna9ba6152011-06-24 12:10:44 +0100746 } else {
747 mask |= WM8996_HPOUT2R_RMV_SHORT |
748 WM8996_HPOUT2R_OUTP |
749 WM8996_HPOUT2R_DLY;
750 }
751
752 snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_2, mask, val);
753
754 wm8996->hpout_ena = wm8996->hpout_pending;
755 }
756}
757
758static int dcs_start(struct snd_soc_dapm_widget *w,
759 struct snd_kcontrol *kcontrol, int event)
760{
761 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
762
763 switch (event) {
764 case SND_SOC_DAPM_POST_PMU:
765 wm8996->dcs_pending |= 1 << w->shift;
766 break;
767 default:
Takashi Iwaid8e9a542013-11-06 11:07:17 +0100768 WARN(1, "Invalid event %d\n", event);
Mark Browna9ba6152011-06-24 12:10:44 +0100769 return -EINVAL;
770 }
771
772 return 0;
773}
774
775static const char *sidetone_text[] = {
776 "IN1", "IN2",
777};
778
Takashi Iwai5cca5a92014-02-18 10:47:05 +0100779static SOC_ENUM_SINGLE_DECL(left_sidetone_enum,
780 WM8996_SIDETONE, 0, sidetone_text);
Mark Browna9ba6152011-06-24 12:10:44 +0100781
782static const struct snd_kcontrol_new left_sidetone =
783 SOC_DAPM_ENUM("Left Sidetone", left_sidetone_enum);
784
Takashi Iwai5cca5a92014-02-18 10:47:05 +0100785static SOC_ENUM_SINGLE_DECL(right_sidetone_enum,
786 WM8996_SIDETONE, 1, sidetone_text);
Mark Browna9ba6152011-06-24 12:10:44 +0100787
788static const struct snd_kcontrol_new right_sidetone =
789 SOC_DAPM_ENUM("Right Sidetone", right_sidetone_enum);
790
791static const char *spk_text[] = {
792 "DAC1L", "DAC1R", "DAC2L", "DAC2R"
793};
794
Takashi Iwai5cca5a92014-02-18 10:47:05 +0100795static SOC_ENUM_SINGLE_DECL(spkl_enum,
796 WM8996_LEFT_PDM_SPEAKER, 0, spk_text);
Mark Browna9ba6152011-06-24 12:10:44 +0100797
798static const struct snd_kcontrol_new spkl_mux =
799 SOC_DAPM_ENUM("SPKL", spkl_enum);
800
Takashi Iwai5cca5a92014-02-18 10:47:05 +0100801static SOC_ENUM_SINGLE_DECL(spkr_enum,
802 WM8996_RIGHT_PDM_SPEAKER, 0, spk_text);
Mark Browna9ba6152011-06-24 12:10:44 +0100803
804static const struct snd_kcontrol_new spkr_mux =
805 SOC_DAPM_ENUM("SPKR", spkr_enum);
806
807static const char *dsp1rx_text[] = {
808 "AIF1", "AIF2"
809};
810
Takashi Iwai5cca5a92014-02-18 10:47:05 +0100811static SOC_ENUM_SINGLE_DECL(dsp1rx_enum,
812 WM8996_POWER_MANAGEMENT_8, 0, dsp1rx_text);
Mark Browna9ba6152011-06-24 12:10:44 +0100813
814static const struct snd_kcontrol_new dsp1rx =
815 SOC_DAPM_ENUM("DSP1RX", dsp1rx_enum);
816
817static const char *dsp2rx_text[] = {
818 "AIF2", "AIF1"
819};
820
Takashi Iwai5cca5a92014-02-18 10:47:05 +0100821static SOC_ENUM_SINGLE_DECL(dsp2rx_enum,
822 WM8996_POWER_MANAGEMENT_8, 4, dsp2rx_text);
Mark Browna9ba6152011-06-24 12:10:44 +0100823
824static const struct snd_kcontrol_new dsp2rx =
825 SOC_DAPM_ENUM("DSP2RX", dsp2rx_enum);
826
827static const char *aif2tx_text[] = {
828 "DSP2", "DSP1", "AIF1"
829};
830
Takashi Iwai5cca5a92014-02-18 10:47:05 +0100831static SOC_ENUM_SINGLE_DECL(aif2tx_enum,
832 WM8996_POWER_MANAGEMENT_8, 6, aif2tx_text);
Mark Browna9ba6152011-06-24 12:10:44 +0100833
834static const struct snd_kcontrol_new aif2tx =
835 SOC_DAPM_ENUM("AIF2TX", aif2tx_enum);
836
837static const char *inmux_text[] = {
838 "ADC", "DMIC1", "DMIC2"
839};
840
Takashi Iwai5cca5a92014-02-18 10:47:05 +0100841static SOC_ENUM_SINGLE_DECL(in1_enum,
842 WM8996_POWER_MANAGEMENT_7, 0, inmux_text);
Mark Browna9ba6152011-06-24 12:10:44 +0100843
844static const struct snd_kcontrol_new in1_mux =
845 SOC_DAPM_ENUM("IN1 Mux", in1_enum);
846
Takashi Iwai5cca5a92014-02-18 10:47:05 +0100847static SOC_ENUM_SINGLE_DECL(in2_enum,
848 WM8996_POWER_MANAGEMENT_7, 4, inmux_text);
Mark Browna9ba6152011-06-24 12:10:44 +0100849
850static const struct snd_kcontrol_new in2_mux =
851 SOC_DAPM_ENUM("IN2 Mux", in2_enum);
852
853static const struct snd_kcontrol_new dac2r_mix[] = {
854SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
855 5, 1, 0),
856SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
857 4, 1, 0),
858SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 1, 1, 0),
859SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 0, 1, 0),
860};
861
862static const struct snd_kcontrol_new dac2l_mix[] = {
863SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
864 5, 1, 0),
865SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
866 4, 1, 0),
867SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 1, 1, 0),
868SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 0, 1, 0),
869};
870
871static const struct snd_kcontrol_new dac1r_mix[] = {
872SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
873 5, 1, 0),
874SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
875 4, 1, 0),
876SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 1, 1, 0),
877SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 0, 1, 0),
878};
879
880static const struct snd_kcontrol_new dac1l_mix[] = {
881SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
882 5, 1, 0),
883SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
884 4, 1, 0),
885SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 1, 1, 0),
886SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 0, 1, 0),
887};
888
889static const struct snd_kcontrol_new dsp1txl[] = {
890SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
891 1, 1, 0),
892SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
893 0, 1, 0),
894};
895
896static const struct snd_kcontrol_new dsp1txr[] = {
897SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
898 1, 1, 0),
899SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
900 0, 1, 0),
901};
902
903static const struct snd_kcontrol_new dsp2txl[] = {
904SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
905 1, 1, 0),
906SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
907 0, 1, 0),
908};
909
910static const struct snd_kcontrol_new dsp2txr[] = {
911SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
912 1, 1, 0),
913SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
914 0, 1, 0),
915};
916
917
918static const struct snd_soc_dapm_widget wm8996_dapm_widgets[] = {
919SND_SOC_DAPM_INPUT("IN1LN"),
920SND_SOC_DAPM_INPUT("IN1LP"),
921SND_SOC_DAPM_INPUT("IN1RN"),
922SND_SOC_DAPM_INPUT("IN1RP"),
923
924SND_SOC_DAPM_INPUT("IN2LN"),
925SND_SOC_DAPM_INPUT("IN2LP"),
926SND_SOC_DAPM_INPUT("IN2RN"),
927SND_SOC_DAPM_INPUT("IN2RP"),
928
929SND_SOC_DAPM_INPUT("DMIC1DAT"),
930SND_SOC_DAPM_INPUT("DMIC2DAT"),
931
Mark Brown822b4b82012-09-07 10:54:32 +0800932SND_SOC_DAPM_REGULATOR_SUPPLY("CPVDD", 20, 0),
Mark Browna9ba6152011-06-24 12:10:44 +0100933SND_SOC_DAPM_SUPPLY_S("SYSCLK", 1, WM8996_AIF_CLOCKING_1, 0, 0, NULL, 0),
934SND_SOC_DAPM_SUPPLY_S("SYSDSPCLK", 2, WM8996_CLOCKING_1, 1, 0, NULL, 0),
935SND_SOC_DAPM_SUPPLY_S("AIFCLK", 2, WM8996_CLOCKING_1, 2, 0, NULL, 0),
936SND_SOC_DAPM_SUPPLY_S("Charge Pump", 2, WM8996_CHARGE_PUMP_1, 15, 0, cp_event,
Mark Brown4a086e42012-01-21 21:50:00 +0000937 SND_SOC_DAPM_POST_PMU),
Mark Brownded71dc2011-09-19 18:50:05 +0100938SND_SOC_DAPM_SUPPLY("Bandgap", SND_SOC_NOPM, 0, 0, bg_event,
939 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Mark Browna9ba6152011-06-24 12:10:44 +0100940SND_SOC_DAPM_SUPPLY("LDO2", WM8996_POWER_MANAGEMENT_2, 1, 0, NULL, 0),
Mark Brown889c85c2011-08-20 19:00:50 +0100941SND_SOC_DAPM_SUPPLY("MICB1 Audio", WM8996_MICBIAS_1, 4, 1, NULL, 0),
942SND_SOC_DAPM_SUPPLY("MICB2 Audio", WM8996_MICBIAS_2, 4, 1, NULL, 0),
Mark Browna9ba6152011-06-24 12:10:44 +0100943SND_SOC_DAPM_MICBIAS("MICB2", WM8996_POWER_MANAGEMENT_1, 9, 0),
944SND_SOC_DAPM_MICBIAS("MICB1", WM8996_POWER_MANAGEMENT_1, 8, 0),
945
946SND_SOC_DAPM_PGA("IN1L PGA", WM8996_POWER_MANAGEMENT_2, 5, 0, NULL, 0),
947SND_SOC_DAPM_PGA("IN1R PGA", WM8996_POWER_MANAGEMENT_2, 4, 0, NULL, 0),
948
Mark Brown7691cd742011-08-20 16:59:27 +0100949SND_SOC_DAPM_MUX("IN1L Mux", WM8996_POWER_MANAGEMENT_7, 2, 0, &in1_mux),
950SND_SOC_DAPM_MUX("IN1R Mux", WM8996_POWER_MANAGEMENT_7, 3, 0, &in1_mux),
951SND_SOC_DAPM_MUX("IN2L Mux", WM8996_POWER_MANAGEMENT_7, 6, 0, &in2_mux),
952SND_SOC_DAPM_MUX("IN2R Mux", WM8996_POWER_MANAGEMENT_7, 7, 0, &in2_mux),
Mark Browna9ba6152011-06-24 12:10:44 +0100953
954SND_SOC_DAPM_SUPPLY("DMIC2", WM8996_POWER_MANAGEMENT_7, 9, 0, NULL, 0),
955SND_SOC_DAPM_SUPPLY("DMIC1", WM8996_POWER_MANAGEMENT_7, 8, 0, NULL, 0),
956
957SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8996_POWER_MANAGEMENT_3, 5, 0),
958SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8996_POWER_MANAGEMENT_3, 4, 0),
959SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8996_POWER_MANAGEMENT_3, 3, 0),
960SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8996_POWER_MANAGEMENT_3, 2, 0),
961
962SND_SOC_DAPM_ADC("ADCL", NULL, WM8996_POWER_MANAGEMENT_3, 1, 0),
963SND_SOC_DAPM_ADC("ADCR", NULL, WM8996_POWER_MANAGEMENT_3, 0, 0),
964
965SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &left_sidetone),
966SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &right_sidetone),
967
968SND_SOC_DAPM_AIF_IN("DSP2RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 11, 0),
969SND_SOC_DAPM_AIF_IN("DSP2RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 10, 0),
970SND_SOC_DAPM_AIF_IN("DSP1RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 9, 0),
971SND_SOC_DAPM_AIF_IN("DSP1RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 8, 0),
972
973SND_SOC_DAPM_MIXER("DSP2TXL", WM8996_POWER_MANAGEMENT_5, 11, 0,
974 dsp2txl, ARRAY_SIZE(dsp2txl)),
975SND_SOC_DAPM_MIXER("DSP2TXR", WM8996_POWER_MANAGEMENT_5, 10, 0,
976 dsp2txr, ARRAY_SIZE(dsp2txr)),
977SND_SOC_DAPM_MIXER("DSP1TXL", WM8996_POWER_MANAGEMENT_5, 9, 0,
978 dsp1txl, ARRAY_SIZE(dsp1txl)),
979SND_SOC_DAPM_MIXER("DSP1TXR", WM8996_POWER_MANAGEMENT_5, 8, 0,
980 dsp1txr, ARRAY_SIZE(dsp1txr)),
981
982SND_SOC_DAPM_MIXER("DAC2L Mixer", SND_SOC_NOPM, 0, 0,
983 dac2l_mix, ARRAY_SIZE(dac2l_mix)),
984SND_SOC_DAPM_MIXER("DAC2R Mixer", SND_SOC_NOPM, 0, 0,
985 dac2r_mix, ARRAY_SIZE(dac2r_mix)),
986SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
987 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
988SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
989 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
990
991SND_SOC_DAPM_DAC("DAC2L", NULL, WM8996_POWER_MANAGEMENT_5, 3, 0),
992SND_SOC_DAPM_DAC("DAC2R", NULL, WM8996_POWER_MANAGEMENT_5, 2, 0),
993SND_SOC_DAPM_DAC("DAC1L", NULL, WM8996_POWER_MANAGEMENT_5, 1, 0),
994SND_SOC_DAPM_DAC("DAC1R", NULL, WM8996_POWER_MANAGEMENT_5, 0, 0),
995
Mark Brown1ec1cdf2012-02-17 13:02:48 -0800996SND_SOC_DAPM_AIF_IN("AIF2RX1", NULL, 0, WM8996_POWER_MANAGEMENT_4, 9, 0),
997SND_SOC_DAPM_AIF_IN("AIF2RX0", NULL, 1, WM8996_POWER_MANAGEMENT_4, 8, 0),
Mark Browna9ba6152011-06-24 12:10:44 +0100998
Mark Brown1ec1cdf2012-02-17 13:02:48 -0800999SND_SOC_DAPM_AIF_OUT("AIF2TX1", NULL, 0, WM8996_POWER_MANAGEMENT_6, 9, 0),
1000SND_SOC_DAPM_AIF_OUT("AIF2TX0", NULL, 1, WM8996_POWER_MANAGEMENT_6, 8, 0),
Mark Browna9ba6152011-06-24 12:10:44 +01001001
Mark Brown1ec1cdf2012-02-17 13:02:48 -08001002SND_SOC_DAPM_AIF_IN("AIF1RX5", NULL, 5, WM8996_POWER_MANAGEMENT_4, 5, 0),
1003SND_SOC_DAPM_AIF_IN("AIF1RX4", NULL, 4, WM8996_POWER_MANAGEMENT_4, 4, 0),
1004SND_SOC_DAPM_AIF_IN("AIF1RX3", NULL, 3, WM8996_POWER_MANAGEMENT_4, 3, 0),
1005SND_SOC_DAPM_AIF_IN("AIF1RX2", NULL, 2, WM8996_POWER_MANAGEMENT_4, 2, 0),
1006SND_SOC_DAPM_AIF_IN("AIF1RX1", NULL, 1, WM8996_POWER_MANAGEMENT_4, 1, 0),
1007SND_SOC_DAPM_AIF_IN("AIF1RX0", NULL, 0, WM8996_POWER_MANAGEMENT_4, 0, 0),
Mark Browna9ba6152011-06-24 12:10:44 +01001008
Mark Brown1ec1cdf2012-02-17 13:02:48 -08001009SND_SOC_DAPM_AIF_OUT("AIF1TX5", NULL, 5, WM8996_POWER_MANAGEMENT_6, 5, 0),
1010SND_SOC_DAPM_AIF_OUT("AIF1TX4", NULL, 4, WM8996_POWER_MANAGEMENT_6, 4, 0),
1011SND_SOC_DAPM_AIF_OUT("AIF1TX3", NULL, 3, WM8996_POWER_MANAGEMENT_6, 3, 0),
1012SND_SOC_DAPM_AIF_OUT("AIF1TX2", NULL, 2, WM8996_POWER_MANAGEMENT_6, 2, 0),
1013SND_SOC_DAPM_AIF_OUT("AIF1TX1", NULL, 1, WM8996_POWER_MANAGEMENT_6, 1, 0),
1014SND_SOC_DAPM_AIF_OUT("AIF1TX0", NULL, 0, WM8996_POWER_MANAGEMENT_6, 0, 0),
Mark Browna9ba6152011-06-24 12:10:44 +01001015
1016/* We route as stereo pairs so define some dummy widgets to squash
1017 * things down for now. RXA = 0,1, RXB = 2,3 and so on */
1018SND_SOC_DAPM_PGA("AIF1RXA", SND_SOC_NOPM, 0, 0, NULL, 0),
1019SND_SOC_DAPM_PGA("AIF1RXB", SND_SOC_NOPM, 0, 0, NULL, 0),
1020SND_SOC_DAPM_PGA("AIF1RXC", SND_SOC_NOPM, 0, 0, NULL, 0),
1021SND_SOC_DAPM_PGA("AIF2RX", SND_SOC_NOPM, 0, 0, NULL, 0),
1022SND_SOC_DAPM_PGA("DSP2TX", SND_SOC_NOPM, 0, 0, NULL, 0),
1023
1024SND_SOC_DAPM_MUX("DSP1RX", SND_SOC_NOPM, 0, 0, &dsp1rx),
1025SND_SOC_DAPM_MUX("DSP2RX", SND_SOC_NOPM, 0, 0, &dsp2rx),
1026SND_SOC_DAPM_MUX("AIF2TX", SND_SOC_NOPM, 0, 0, &aif2tx),
1027
1028SND_SOC_DAPM_MUX("SPKL", SND_SOC_NOPM, 0, 0, &spkl_mux),
1029SND_SOC_DAPM_MUX("SPKR", SND_SOC_NOPM, 0, 0, &spkr_mux),
1030SND_SOC_DAPM_PGA("SPKL PGA", WM8996_LEFT_PDM_SPEAKER, 4, 0, NULL, 0),
1031SND_SOC_DAPM_PGA("SPKR PGA", WM8996_RIGHT_PDM_SPEAKER, 4, 0, NULL, 0),
1032
1033SND_SOC_DAPM_PGA_S("HPOUT2L PGA", 0, WM8996_POWER_MANAGEMENT_1, 7, 0, NULL, 0),
1034SND_SOC_DAPM_PGA_S("HPOUT2L_DLY", 1, WM8996_ANALOGUE_HP_2, 5, 0, NULL, 0),
1035SND_SOC_DAPM_PGA_S("HPOUT2L_DCS", 2, WM8996_DC_SERVO_1, 2, 0, dcs_start,
1036 SND_SOC_DAPM_POST_PMU),
Mark Browna9ba6152011-06-24 12:10:44 +01001037SND_SOC_DAPM_PGA_S("HPOUT2L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2L, 0,
1038 rmv_short_event,
1039 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1040
1041SND_SOC_DAPM_PGA_S("HPOUT2R PGA", 0, WM8996_POWER_MANAGEMENT_1, 6, 0,NULL, 0),
1042SND_SOC_DAPM_PGA_S("HPOUT2R_DLY", 1, WM8996_ANALOGUE_HP_2, 1, 0, NULL, 0),
1043SND_SOC_DAPM_PGA_S("HPOUT2R_DCS", 2, WM8996_DC_SERVO_1, 3, 0, dcs_start,
1044 SND_SOC_DAPM_POST_PMU),
Mark Browna9ba6152011-06-24 12:10:44 +01001045SND_SOC_DAPM_PGA_S("HPOUT2R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2R, 0,
1046 rmv_short_event,
1047 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1048
1049SND_SOC_DAPM_PGA_S("HPOUT1L PGA", 0, WM8996_POWER_MANAGEMENT_1, 5, 0, NULL, 0),
1050SND_SOC_DAPM_PGA_S("HPOUT1L_DLY", 1, WM8996_ANALOGUE_HP_1, 5, 0, NULL, 0),
1051SND_SOC_DAPM_PGA_S("HPOUT1L_DCS", 2, WM8996_DC_SERVO_1, 0, 0, dcs_start,
1052 SND_SOC_DAPM_POST_PMU),
Mark Browna9ba6152011-06-24 12:10:44 +01001053SND_SOC_DAPM_PGA_S("HPOUT1L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1L, 0,
1054 rmv_short_event,
1055 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1056
1057SND_SOC_DAPM_PGA_S("HPOUT1R PGA", 0, WM8996_POWER_MANAGEMENT_1, 4, 0, NULL, 0),
1058SND_SOC_DAPM_PGA_S("HPOUT1R_DLY", 1, WM8996_ANALOGUE_HP_1, 1, 0, NULL, 0),
1059SND_SOC_DAPM_PGA_S("HPOUT1R_DCS", 2, WM8996_DC_SERVO_1, 1, 0, dcs_start,
1060 SND_SOC_DAPM_POST_PMU),
Mark Browna9ba6152011-06-24 12:10:44 +01001061SND_SOC_DAPM_PGA_S("HPOUT1R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1R, 0,
1062 rmv_short_event,
1063 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1064
1065SND_SOC_DAPM_OUTPUT("HPOUT1L"),
1066SND_SOC_DAPM_OUTPUT("HPOUT1R"),
1067SND_SOC_DAPM_OUTPUT("HPOUT2L"),
1068SND_SOC_DAPM_OUTPUT("HPOUT2R"),
1069SND_SOC_DAPM_OUTPUT("SPKDAT"),
1070};
1071
1072static const struct snd_soc_dapm_route wm8996_dapm_routes[] = {
1073 { "AIFCLK", NULL, "SYSCLK" },
1074 { "SYSDSPCLK", NULL, "SYSCLK" },
1075 { "Charge Pump", NULL, "SYSCLK" },
Mark Brown4a086e42012-01-21 21:50:00 +00001076 { "Charge Pump", NULL, "CPVDD" },
Mark Browna9ba6152011-06-24 12:10:44 +01001077
1078 { "MICB1", NULL, "LDO2" },
Mark Brown889c85c2011-08-20 19:00:50 +01001079 { "MICB1", NULL, "MICB1 Audio" },
Mark Brown8259df12011-09-16 17:55:06 +01001080 { "MICB1", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001081 { "MICB2", NULL, "LDO2" },
Mark Brown889c85c2011-08-20 19:00:50 +01001082 { "MICB2", NULL, "MICB2 Audio" },
Mark Brown8259df12011-09-16 17:55:06 +01001083 { "MICB2", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001084
Mark Brown1ec1cdf2012-02-17 13:02:48 -08001085 { "AIF1RX0", NULL, "AIF1 Playback" },
1086 { "AIF1RX1", NULL, "AIF1 Playback" },
1087 { "AIF1RX2", NULL, "AIF1 Playback" },
1088 { "AIF1RX3", NULL, "AIF1 Playback" },
1089 { "AIF1RX4", NULL, "AIF1 Playback" },
1090 { "AIF1RX5", NULL, "AIF1 Playback" },
1091
1092 { "AIF2RX0", NULL, "AIF2 Playback" },
1093 { "AIF2RX1", NULL, "AIF2 Playback" },
1094
1095 { "AIF1 Capture", NULL, "AIF1TX0" },
1096 { "AIF1 Capture", NULL, "AIF1TX1" },
1097 { "AIF1 Capture", NULL, "AIF1TX2" },
1098 { "AIF1 Capture", NULL, "AIF1TX3" },
1099 { "AIF1 Capture", NULL, "AIF1TX4" },
1100 { "AIF1 Capture", NULL, "AIF1TX5" },
1101
1102 { "AIF2 Capture", NULL, "AIF2TX0" },
1103 { "AIF2 Capture", NULL, "AIF2TX1" },
1104
Mark Browna9ba6152011-06-24 12:10:44 +01001105 { "IN1L PGA", NULL, "IN2LN" },
1106 { "IN1L PGA", NULL, "IN2LP" },
1107 { "IN1L PGA", NULL, "IN1LN" },
1108 { "IN1L PGA", NULL, "IN1LP" },
Mark Brown8259df12011-09-16 17:55:06 +01001109 { "IN1L PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001110
1111 { "IN1R PGA", NULL, "IN2RN" },
1112 { "IN1R PGA", NULL, "IN2RP" },
1113 { "IN1R PGA", NULL, "IN1RN" },
1114 { "IN1R PGA", NULL, "IN1RP" },
Mark Brown8259df12011-09-16 17:55:06 +01001115 { "IN1R PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001116
1117 { "ADCL", NULL, "IN1L PGA" },
1118
1119 { "ADCR", NULL, "IN1R PGA" },
1120
1121 { "DMIC1L", NULL, "DMIC1DAT" },
1122 { "DMIC1R", NULL, "DMIC1DAT" },
1123 { "DMIC2L", NULL, "DMIC2DAT" },
1124 { "DMIC2R", NULL, "DMIC2DAT" },
1125
1126 { "DMIC2L", NULL, "DMIC2" },
1127 { "DMIC2R", NULL, "DMIC2" },
1128 { "DMIC1L", NULL, "DMIC1" },
1129 { "DMIC1R", NULL, "DMIC1" },
1130
1131 { "IN1L Mux", "ADC", "ADCL" },
1132 { "IN1L Mux", "DMIC1", "DMIC1L" },
1133 { "IN1L Mux", "DMIC2", "DMIC2L" },
1134
1135 { "IN1R Mux", "ADC", "ADCR" },
1136 { "IN1R Mux", "DMIC1", "DMIC1R" },
1137 { "IN1R Mux", "DMIC2", "DMIC2R" },
1138
1139 { "IN2L Mux", "ADC", "ADCL" },
1140 { "IN2L Mux", "DMIC1", "DMIC1L" },
1141 { "IN2L Mux", "DMIC2", "DMIC2L" },
1142
1143 { "IN2R Mux", "ADC", "ADCR" },
1144 { "IN2R Mux", "DMIC1", "DMIC1R" },
1145 { "IN2R Mux", "DMIC2", "DMIC2R" },
1146
1147 { "Left Sidetone", "IN1", "IN1L Mux" },
1148 { "Left Sidetone", "IN2", "IN2L Mux" },
1149
1150 { "Right Sidetone", "IN1", "IN1R Mux" },
1151 { "Right Sidetone", "IN2", "IN2R Mux" },
1152
1153 { "DSP1TXL", "IN1 Switch", "IN1L Mux" },
1154 { "DSP1TXR", "IN1 Switch", "IN1R Mux" },
1155
1156 { "DSP2TXL", "IN1 Switch", "IN2L Mux" },
1157 { "DSP2TXR", "IN1 Switch", "IN2R Mux" },
1158
1159 { "AIF1TX0", NULL, "DSP1TXL" },
1160 { "AIF1TX1", NULL, "DSP1TXR" },
1161 { "AIF1TX2", NULL, "DSP2TXL" },
1162 { "AIF1TX3", NULL, "DSP2TXR" },
1163 { "AIF1TX4", NULL, "AIF2RX0" },
1164 { "AIF1TX5", NULL, "AIF2RX1" },
1165
1166 { "AIF1RX0", NULL, "AIFCLK" },
1167 { "AIF1RX1", NULL, "AIFCLK" },
1168 { "AIF1RX2", NULL, "AIFCLK" },
1169 { "AIF1RX3", NULL, "AIFCLK" },
1170 { "AIF1RX4", NULL, "AIFCLK" },
1171 { "AIF1RX5", NULL, "AIFCLK" },
1172
1173 { "AIF2RX0", NULL, "AIFCLK" },
1174 { "AIF2RX1", NULL, "AIFCLK" },
1175
Mark Brown4f41adf2011-08-20 10:23:38 +01001176 { "AIF1TX0", NULL, "AIFCLK" },
1177 { "AIF1TX1", NULL, "AIFCLK" },
1178 { "AIF1TX2", NULL, "AIFCLK" },
1179 { "AIF1TX3", NULL, "AIFCLK" },
1180 { "AIF1TX4", NULL, "AIFCLK" },
1181 { "AIF1TX5", NULL, "AIFCLK" },
1182
1183 { "AIF2TX0", NULL, "AIFCLK" },
1184 { "AIF2TX1", NULL, "AIFCLK" },
1185
Mark Browna9ba6152011-06-24 12:10:44 +01001186 { "DSP1RXL", NULL, "SYSDSPCLK" },
1187 { "DSP1RXR", NULL, "SYSDSPCLK" },
1188 { "DSP2RXL", NULL, "SYSDSPCLK" },
1189 { "DSP2RXR", NULL, "SYSDSPCLK" },
1190 { "DSP1TXL", NULL, "SYSDSPCLK" },
1191 { "DSP1TXR", NULL, "SYSDSPCLK" },
1192 { "DSP2TXL", NULL, "SYSDSPCLK" },
1193 { "DSP2TXR", NULL, "SYSDSPCLK" },
1194
1195 { "AIF1RXA", NULL, "AIF1RX0" },
1196 { "AIF1RXA", NULL, "AIF1RX1" },
1197 { "AIF1RXB", NULL, "AIF1RX2" },
1198 { "AIF1RXB", NULL, "AIF1RX3" },
1199 { "AIF1RXC", NULL, "AIF1RX4" },
1200 { "AIF1RXC", NULL, "AIF1RX5" },
1201
1202 { "AIF2RX", NULL, "AIF2RX0" },
1203 { "AIF2RX", NULL, "AIF2RX1" },
1204
1205 { "AIF2TX", "DSP2", "DSP2TX" },
1206 { "AIF2TX", "DSP1", "DSP1RX" },
1207 { "AIF2TX", "AIF1", "AIF1RXC" },
1208
1209 { "DSP1RXL", NULL, "DSP1RX" },
1210 { "DSP1RXR", NULL, "DSP1RX" },
1211 { "DSP2RXL", NULL, "DSP2RX" },
1212 { "DSP2RXR", NULL, "DSP2RX" },
1213
1214 { "DSP2TX", NULL, "DSP2TXL" },
1215 { "DSP2TX", NULL, "DSP2TXR" },
1216
1217 { "DSP1RX", "AIF1", "AIF1RXA" },
1218 { "DSP1RX", "AIF2", "AIF2RX" },
1219
1220 { "DSP2RX", "AIF1", "AIF1RXB" },
1221 { "DSP2RX", "AIF2", "AIF2RX" },
1222
1223 { "DAC2L Mixer", "DSP2 Switch", "DSP2RXL" },
1224 { "DAC2L Mixer", "DSP1 Switch", "DSP1RXL" },
1225 { "DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1226 { "DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1227
1228 { "DAC2R Mixer", "DSP2 Switch", "DSP2RXR" },
1229 { "DAC2R Mixer", "DSP1 Switch", "DSP1RXR" },
1230 { "DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1231 { "DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1232
1233 { "DAC1L Mixer", "DSP2 Switch", "DSP2RXL" },
1234 { "DAC1L Mixer", "DSP1 Switch", "DSP1RXL" },
1235 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1236 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1237
1238 { "DAC1R Mixer", "DSP2 Switch", "DSP2RXR" },
1239 { "DAC1R Mixer", "DSP1 Switch", "DSP1RXR" },
1240 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1241 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1242
1243 { "DAC1L", NULL, "DAC1L Mixer" },
1244 { "DAC1R", NULL, "DAC1R Mixer" },
1245 { "DAC2L", NULL, "DAC2L Mixer" },
1246 { "DAC2R", NULL, "DAC2R Mixer" },
1247
1248 { "HPOUT2L PGA", NULL, "Charge Pump" },
Mark Brown8259df12011-09-16 17:55:06 +01001249 { "HPOUT2L PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001250 { "HPOUT2L PGA", NULL, "DAC2L" },
1251 { "HPOUT2L_DLY", NULL, "HPOUT2L PGA" },
1252 { "HPOUT2L_DCS", NULL, "HPOUT2L_DLY" },
Mark Brown5b596482012-03-08 17:00:57 +00001253 { "HPOUT2L_RMV_SHORT", NULL, "HPOUT2L_DCS" },
Mark Browna9ba6152011-06-24 12:10:44 +01001254
1255 { "HPOUT2R PGA", NULL, "Charge Pump" },
Mark Brown8259df12011-09-16 17:55:06 +01001256 { "HPOUT2R PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001257 { "HPOUT2R PGA", NULL, "DAC2R" },
1258 { "HPOUT2R_DLY", NULL, "HPOUT2R PGA" },
1259 { "HPOUT2R_DCS", NULL, "HPOUT2R_DLY" },
Mark Brown5b596482012-03-08 17:00:57 +00001260 { "HPOUT2R_RMV_SHORT", NULL, "HPOUT2R_DCS" },
Mark Browna9ba6152011-06-24 12:10:44 +01001261
1262 { "HPOUT1L PGA", NULL, "Charge Pump" },
Mark Brown8259df12011-09-16 17:55:06 +01001263 { "HPOUT1L PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001264 { "HPOUT1L PGA", NULL, "DAC1L" },
1265 { "HPOUT1L_DLY", NULL, "HPOUT1L PGA" },
1266 { "HPOUT1L_DCS", NULL, "HPOUT1L_DLY" },
Mark Brown5b596482012-03-08 17:00:57 +00001267 { "HPOUT1L_RMV_SHORT", NULL, "HPOUT1L_DCS" },
Mark Browna9ba6152011-06-24 12:10:44 +01001268
1269 { "HPOUT1R PGA", NULL, "Charge Pump" },
Mark Brown8259df12011-09-16 17:55:06 +01001270 { "HPOUT1R PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001271 { "HPOUT1R PGA", NULL, "DAC1R" },
1272 { "HPOUT1R_DLY", NULL, "HPOUT1R PGA" },
1273 { "HPOUT1R_DCS", NULL, "HPOUT1R_DLY" },
Mark Brown5b596482012-03-08 17:00:57 +00001274 { "HPOUT1R_RMV_SHORT", NULL, "HPOUT1R_DCS" },
Mark Browna9ba6152011-06-24 12:10:44 +01001275
1276 { "HPOUT2L", NULL, "HPOUT2L_RMV_SHORT" },
1277 { "HPOUT2R", NULL, "HPOUT2R_RMV_SHORT" },
1278 { "HPOUT1L", NULL, "HPOUT1L_RMV_SHORT" },
1279 { "HPOUT1R", NULL, "HPOUT1R_RMV_SHORT" },
1280
1281 { "SPKL", "DAC1L", "DAC1L" },
1282 { "SPKL", "DAC1R", "DAC1R" },
1283 { "SPKL", "DAC2L", "DAC2L" },
1284 { "SPKL", "DAC2R", "DAC2R" },
1285
1286 { "SPKR", "DAC1L", "DAC1L" },
1287 { "SPKR", "DAC1R", "DAC1R" },
1288 { "SPKR", "DAC2L", "DAC2L" },
1289 { "SPKR", "DAC2R", "DAC2R" },
1290
1291 { "SPKL PGA", NULL, "SPKL" },
1292 { "SPKR PGA", NULL, "SPKR" },
1293
1294 { "SPKDAT", NULL, "SPKL PGA" },
1295 { "SPKDAT", NULL, "SPKR PGA" },
1296};
1297
Mark Brown79172742011-09-19 16:15:58 +01001298static bool wm8996_readable_register(struct device *dev, unsigned int reg)
Mark Browna9ba6152011-06-24 12:10:44 +01001299{
1300 /* Due to the sparseness of the register map the compiler
1301 * output from an explicit switch statement ends up being much
1302 * more efficient than a table.
1303 */
1304 switch (reg) {
1305 case WM8996_SOFTWARE_RESET:
1306 case WM8996_POWER_MANAGEMENT_1:
1307 case WM8996_POWER_MANAGEMENT_2:
1308 case WM8996_POWER_MANAGEMENT_3:
1309 case WM8996_POWER_MANAGEMENT_4:
1310 case WM8996_POWER_MANAGEMENT_5:
1311 case WM8996_POWER_MANAGEMENT_6:
1312 case WM8996_POWER_MANAGEMENT_7:
1313 case WM8996_POWER_MANAGEMENT_8:
1314 case WM8996_LEFT_LINE_INPUT_VOLUME:
1315 case WM8996_RIGHT_LINE_INPUT_VOLUME:
1316 case WM8996_LINE_INPUT_CONTROL:
1317 case WM8996_DAC1_HPOUT1_VOLUME:
1318 case WM8996_DAC2_HPOUT2_VOLUME:
1319 case WM8996_DAC1_LEFT_VOLUME:
1320 case WM8996_DAC1_RIGHT_VOLUME:
1321 case WM8996_DAC2_LEFT_VOLUME:
1322 case WM8996_DAC2_RIGHT_VOLUME:
1323 case WM8996_OUTPUT1_LEFT_VOLUME:
1324 case WM8996_OUTPUT1_RIGHT_VOLUME:
1325 case WM8996_OUTPUT2_LEFT_VOLUME:
1326 case WM8996_OUTPUT2_RIGHT_VOLUME:
1327 case WM8996_MICBIAS_1:
1328 case WM8996_MICBIAS_2:
1329 case WM8996_LDO_1:
1330 case WM8996_LDO_2:
1331 case WM8996_ACCESSORY_DETECT_MODE_1:
1332 case WM8996_ACCESSORY_DETECT_MODE_2:
1333 case WM8996_HEADPHONE_DETECT_1:
1334 case WM8996_HEADPHONE_DETECT_2:
1335 case WM8996_MIC_DETECT_1:
1336 case WM8996_MIC_DETECT_2:
1337 case WM8996_MIC_DETECT_3:
1338 case WM8996_CHARGE_PUMP_1:
1339 case WM8996_CHARGE_PUMP_2:
1340 case WM8996_DC_SERVO_1:
1341 case WM8996_DC_SERVO_2:
1342 case WM8996_DC_SERVO_3:
1343 case WM8996_DC_SERVO_5:
1344 case WM8996_DC_SERVO_6:
1345 case WM8996_DC_SERVO_7:
1346 case WM8996_DC_SERVO_READBACK_0:
1347 case WM8996_ANALOGUE_HP_1:
1348 case WM8996_ANALOGUE_HP_2:
1349 case WM8996_CHIP_REVISION:
1350 case WM8996_CONTROL_INTERFACE_1:
1351 case WM8996_WRITE_SEQUENCER_CTRL_1:
1352 case WM8996_WRITE_SEQUENCER_CTRL_2:
1353 case WM8996_AIF_CLOCKING_1:
1354 case WM8996_AIF_CLOCKING_2:
1355 case WM8996_CLOCKING_1:
1356 case WM8996_CLOCKING_2:
1357 case WM8996_AIF_RATE:
1358 case WM8996_FLL_CONTROL_1:
1359 case WM8996_FLL_CONTROL_2:
1360 case WM8996_FLL_CONTROL_3:
1361 case WM8996_FLL_CONTROL_4:
1362 case WM8996_FLL_CONTROL_5:
1363 case WM8996_FLL_CONTROL_6:
1364 case WM8996_FLL_EFS_1:
1365 case WM8996_FLL_EFS_2:
1366 case WM8996_AIF1_CONTROL:
1367 case WM8996_AIF1_BCLK:
1368 case WM8996_AIF1_TX_LRCLK_1:
1369 case WM8996_AIF1_TX_LRCLK_2:
1370 case WM8996_AIF1_RX_LRCLK_1:
1371 case WM8996_AIF1_RX_LRCLK_2:
1372 case WM8996_AIF1TX_DATA_CONFIGURATION_1:
1373 case WM8996_AIF1TX_DATA_CONFIGURATION_2:
1374 case WM8996_AIF1RX_DATA_CONFIGURATION:
1375 case WM8996_AIF1TX_CHANNEL_0_CONFIGURATION:
1376 case WM8996_AIF1TX_CHANNEL_1_CONFIGURATION:
1377 case WM8996_AIF1TX_CHANNEL_2_CONFIGURATION:
1378 case WM8996_AIF1TX_CHANNEL_3_CONFIGURATION:
1379 case WM8996_AIF1TX_CHANNEL_4_CONFIGURATION:
1380 case WM8996_AIF1TX_CHANNEL_5_CONFIGURATION:
1381 case WM8996_AIF1RX_CHANNEL_0_CONFIGURATION:
1382 case WM8996_AIF1RX_CHANNEL_1_CONFIGURATION:
1383 case WM8996_AIF1RX_CHANNEL_2_CONFIGURATION:
1384 case WM8996_AIF1RX_CHANNEL_3_CONFIGURATION:
1385 case WM8996_AIF1RX_CHANNEL_4_CONFIGURATION:
1386 case WM8996_AIF1RX_CHANNEL_5_CONFIGURATION:
1387 case WM8996_AIF1RX_MONO_CONFIGURATION:
1388 case WM8996_AIF1TX_TEST:
1389 case WM8996_AIF2_CONTROL:
1390 case WM8996_AIF2_BCLK:
1391 case WM8996_AIF2_TX_LRCLK_1:
1392 case WM8996_AIF2_TX_LRCLK_2:
1393 case WM8996_AIF2_RX_LRCLK_1:
1394 case WM8996_AIF2_RX_LRCLK_2:
1395 case WM8996_AIF2TX_DATA_CONFIGURATION_1:
1396 case WM8996_AIF2TX_DATA_CONFIGURATION_2:
1397 case WM8996_AIF2RX_DATA_CONFIGURATION:
1398 case WM8996_AIF2TX_CHANNEL_0_CONFIGURATION:
1399 case WM8996_AIF2TX_CHANNEL_1_CONFIGURATION:
1400 case WM8996_AIF2RX_CHANNEL_0_CONFIGURATION:
1401 case WM8996_AIF2RX_CHANNEL_1_CONFIGURATION:
1402 case WM8996_AIF2RX_MONO_CONFIGURATION:
1403 case WM8996_AIF2TX_TEST:
1404 case WM8996_DSP1_TX_LEFT_VOLUME:
1405 case WM8996_DSP1_TX_RIGHT_VOLUME:
1406 case WM8996_DSP1_RX_LEFT_VOLUME:
1407 case WM8996_DSP1_RX_RIGHT_VOLUME:
1408 case WM8996_DSP1_TX_FILTERS:
1409 case WM8996_DSP1_RX_FILTERS_1:
1410 case WM8996_DSP1_RX_FILTERS_2:
1411 case WM8996_DSP1_DRC_1:
1412 case WM8996_DSP1_DRC_2:
1413 case WM8996_DSP1_DRC_3:
1414 case WM8996_DSP1_DRC_4:
1415 case WM8996_DSP1_DRC_5:
1416 case WM8996_DSP1_RX_EQ_GAINS_1:
1417 case WM8996_DSP1_RX_EQ_GAINS_2:
1418 case WM8996_DSP1_RX_EQ_BAND_1_A:
1419 case WM8996_DSP1_RX_EQ_BAND_1_B:
1420 case WM8996_DSP1_RX_EQ_BAND_1_PG:
1421 case WM8996_DSP1_RX_EQ_BAND_2_A:
1422 case WM8996_DSP1_RX_EQ_BAND_2_B:
1423 case WM8996_DSP1_RX_EQ_BAND_2_C:
1424 case WM8996_DSP1_RX_EQ_BAND_2_PG:
1425 case WM8996_DSP1_RX_EQ_BAND_3_A:
1426 case WM8996_DSP1_RX_EQ_BAND_3_B:
1427 case WM8996_DSP1_RX_EQ_BAND_3_C:
1428 case WM8996_DSP1_RX_EQ_BAND_3_PG:
1429 case WM8996_DSP1_RX_EQ_BAND_4_A:
1430 case WM8996_DSP1_RX_EQ_BAND_4_B:
1431 case WM8996_DSP1_RX_EQ_BAND_4_C:
1432 case WM8996_DSP1_RX_EQ_BAND_4_PG:
1433 case WM8996_DSP1_RX_EQ_BAND_5_A:
1434 case WM8996_DSP1_RX_EQ_BAND_5_B:
1435 case WM8996_DSP1_RX_EQ_BAND_5_PG:
1436 case WM8996_DSP2_TX_LEFT_VOLUME:
1437 case WM8996_DSP2_TX_RIGHT_VOLUME:
1438 case WM8996_DSP2_RX_LEFT_VOLUME:
1439 case WM8996_DSP2_RX_RIGHT_VOLUME:
1440 case WM8996_DSP2_TX_FILTERS:
1441 case WM8996_DSP2_RX_FILTERS_1:
1442 case WM8996_DSP2_RX_FILTERS_2:
1443 case WM8996_DSP2_DRC_1:
1444 case WM8996_DSP2_DRC_2:
1445 case WM8996_DSP2_DRC_3:
1446 case WM8996_DSP2_DRC_4:
1447 case WM8996_DSP2_DRC_5:
1448 case WM8996_DSP2_RX_EQ_GAINS_1:
1449 case WM8996_DSP2_RX_EQ_GAINS_2:
1450 case WM8996_DSP2_RX_EQ_BAND_1_A:
1451 case WM8996_DSP2_RX_EQ_BAND_1_B:
1452 case WM8996_DSP2_RX_EQ_BAND_1_PG:
1453 case WM8996_DSP2_RX_EQ_BAND_2_A:
1454 case WM8996_DSP2_RX_EQ_BAND_2_B:
1455 case WM8996_DSP2_RX_EQ_BAND_2_C:
1456 case WM8996_DSP2_RX_EQ_BAND_2_PG:
1457 case WM8996_DSP2_RX_EQ_BAND_3_A:
1458 case WM8996_DSP2_RX_EQ_BAND_3_B:
1459 case WM8996_DSP2_RX_EQ_BAND_3_C:
1460 case WM8996_DSP2_RX_EQ_BAND_3_PG:
1461 case WM8996_DSP2_RX_EQ_BAND_4_A:
1462 case WM8996_DSP2_RX_EQ_BAND_4_B:
1463 case WM8996_DSP2_RX_EQ_BAND_4_C:
1464 case WM8996_DSP2_RX_EQ_BAND_4_PG:
1465 case WM8996_DSP2_RX_EQ_BAND_5_A:
1466 case WM8996_DSP2_RX_EQ_BAND_5_B:
1467 case WM8996_DSP2_RX_EQ_BAND_5_PG:
1468 case WM8996_DAC1_MIXER_VOLUMES:
1469 case WM8996_DAC1_LEFT_MIXER_ROUTING:
1470 case WM8996_DAC1_RIGHT_MIXER_ROUTING:
1471 case WM8996_DAC2_MIXER_VOLUMES:
1472 case WM8996_DAC2_LEFT_MIXER_ROUTING:
1473 case WM8996_DAC2_RIGHT_MIXER_ROUTING:
1474 case WM8996_DSP1_TX_LEFT_MIXER_ROUTING:
1475 case WM8996_DSP1_TX_RIGHT_MIXER_ROUTING:
1476 case WM8996_DSP2_TX_LEFT_MIXER_ROUTING:
1477 case WM8996_DSP2_TX_RIGHT_MIXER_ROUTING:
1478 case WM8996_DSP_TX_MIXER_SELECT:
1479 case WM8996_DAC_SOFTMUTE:
1480 case WM8996_OVERSAMPLING:
1481 case WM8996_SIDETONE:
1482 case WM8996_GPIO_1:
1483 case WM8996_GPIO_2:
1484 case WM8996_GPIO_3:
1485 case WM8996_GPIO_4:
1486 case WM8996_GPIO_5:
1487 case WM8996_PULL_CONTROL_1:
1488 case WM8996_PULL_CONTROL_2:
1489 case WM8996_INTERRUPT_STATUS_1:
1490 case WM8996_INTERRUPT_STATUS_2:
1491 case WM8996_INTERRUPT_RAW_STATUS_2:
1492 case WM8996_INTERRUPT_STATUS_1_MASK:
1493 case WM8996_INTERRUPT_STATUS_2_MASK:
1494 case WM8996_INTERRUPT_CONTROL:
1495 case WM8996_LEFT_PDM_SPEAKER:
1496 case WM8996_RIGHT_PDM_SPEAKER:
1497 case WM8996_PDM_SPEAKER_MUTE_SEQUENCE:
1498 case WM8996_PDM_SPEAKER_VOLUME:
1499 return 1;
1500 default:
1501 return 0;
1502 }
1503}
1504
Mark Brown79172742011-09-19 16:15:58 +01001505static bool wm8996_volatile_register(struct device *dev, unsigned int reg)
Mark Browna9ba6152011-06-24 12:10:44 +01001506{
1507 switch (reg) {
1508 case WM8996_SOFTWARE_RESET:
1509 case WM8996_CHIP_REVISION:
1510 case WM8996_LDO_1:
1511 case WM8996_LDO_2:
1512 case WM8996_INTERRUPT_STATUS_1:
1513 case WM8996_INTERRUPT_STATUS_2:
1514 case WM8996_INTERRUPT_RAW_STATUS_2:
1515 case WM8996_DC_SERVO_READBACK_0:
1516 case WM8996_DC_SERVO_2:
1517 case WM8996_DC_SERVO_6:
1518 case WM8996_DC_SERVO_7:
1519 case WM8996_FLL_CONTROL_6:
1520 case WM8996_MIC_DETECT_3:
1521 case WM8996_HEADPHONE_DETECT_1:
1522 case WM8996_HEADPHONE_DETECT_2:
1523 return 1;
1524 default:
1525 return 0;
1526 }
1527}
1528
Mark Browna9ba6152011-06-24 12:10:44 +01001529static const int bclk_divs[] = {
1530 1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96
1531};
1532
1533static void wm8996_update_bclk(struct snd_soc_codec *codec)
1534{
1535 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
1536 int aif, best, cur_val, bclk_rate, bclk_reg, i;
1537
1538 /* Don't bother if we're in a low frequency idle mode that
1539 * can't support audio.
1540 */
1541 if (wm8996->sysclk < 64000)
1542 return;
1543
1544 for (aif = 0; aif < WM8996_AIFS; aif++) {
1545 switch (aif) {
1546 case 0:
1547 bclk_reg = WM8996_AIF1_BCLK;
1548 break;
1549 case 1:
1550 bclk_reg = WM8996_AIF2_BCLK;
1551 break;
1552 }
1553
1554 bclk_rate = wm8996->bclk_rate[aif];
1555
1556 /* Pick a divisor for BCLK as close as we can get to ideal */
1557 best = 0;
1558 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
1559 cur_val = (wm8996->sysclk / bclk_divs[i]) - bclk_rate;
1560 if (cur_val < 0) /* BCLK table is sorted */
1561 break;
1562 best = i;
1563 }
1564 bclk_rate = wm8996->sysclk / bclk_divs[best];
1565 dev_dbg(codec->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
1566 bclk_divs[best], bclk_rate);
1567
1568 snd_soc_update_bits(codec, bclk_reg,
1569 WM8996_AIF1_BCLK_DIV_MASK, best);
1570 }
1571}
1572
1573static int wm8996_set_bias_level(struct snd_soc_codec *codec,
1574 enum snd_soc_bias_level level)
1575{
1576 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
1577 int ret;
1578
1579 switch (level) {
1580 case SND_SOC_BIAS_ON:
Mark Brown501bf032012-04-26 15:56:10 +01001581 break;
Mark Browna9ba6152011-06-24 12:10:44 +01001582 case SND_SOC_BIAS_PREPARE:
Mark Brown501bf032012-04-26 15:56:10 +01001583 /* Put the MICBIASes into regulating mode */
1584 snd_soc_update_bits(codec, WM8996_MICBIAS_1,
1585 WM8996_MICB1_MODE, 0);
1586 snd_soc_update_bits(codec, WM8996_MICBIAS_2,
1587 WM8996_MICB2_MODE, 0);
Mark Browna9ba6152011-06-24 12:10:44 +01001588 break;
1589
1590 case SND_SOC_BIAS_STANDBY:
1591 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
1592 ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
1593 wm8996->supplies);
1594 if (ret != 0) {
1595 dev_err(codec->dev,
1596 "Failed to enable supplies: %d\n",
1597 ret);
1598 return ret;
1599 }
1600
1601 if (wm8996->pdata.ldo_ena >= 0) {
1602 gpio_set_value_cansleep(wm8996->pdata.ldo_ena,
1603 1);
1604 msleep(5);
1605 }
1606
Lars-Peter Clausenb7c1b732014-02-22 18:32:04 +01001607 regcache_cache_only(wm8996->regmap, false);
1608 regcache_sync(wm8996->regmap);
Mark Browna9ba6152011-06-24 12:10:44 +01001609 }
Mark Brown501bf032012-04-26 15:56:10 +01001610
1611 /* Bypass the MICBIASes for lowest power */
1612 snd_soc_update_bits(codec, WM8996_MICBIAS_1,
1613 WM8996_MICB1_MODE, WM8996_MICB1_MODE);
1614 snd_soc_update_bits(codec, WM8996_MICBIAS_2,
1615 WM8996_MICB2_MODE, WM8996_MICB2_MODE);
Mark Browna9ba6152011-06-24 12:10:44 +01001616 break;
1617
1618 case SND_SOC_BIAS_OFF:
Lars-Peter Clausenb7c1b732014-02-22 18:32:04 +01001619 regcache_cache_only(wm8996->regmap, true);
Mark Brownd4b3d0f2012-06-11 18:41:16 +08001620 if (wm8996->pdata.ldo_ena >= 0) {
Mark Browna9ba6152011-06-24 12:10:44 +01001621 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
Lars-Peter Clausenb7c1b732014-02-22 18:32:04 +01001622 regcache_cache_only(wm8996->regmap, true);
Mark Brownd4b3d0f2012-06-11 18:41:16 +08001623 }
Mark Browna9ba6152011-06-24 12:10:44 +01001624 regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies),
1625 wm8996->supplies);
1626 break;
1627 }
1628
1629 codec->dapm.bias_level = level;
1630
1631 return 0;
1632}
1633
1634static int wm8996_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1635{
1636 struct snd_soc_codec *codec = dai->codec;
1637 int aifctrl = 0;
1638 int bclk = 0;
1639 int lrclk_tx = 0;
1640 int lrclk_rx = 0;
1641 int aifctrl_reg, bclk_reg, lrclk_tx_reg, lrclk_rx_reg;
1642
1643 switch (dai->id) {
1644 case 0:
1645 aifctrl_reg = WM8996_AIF1_CONTROL;
1646 bclk_reg = WM8996_AIF1_BCLK;
1647 lrclk_tx_reg = WM8996_AIF1_TX_LRCLK_2;
1648 lrclk_rx_reg = WM8996_AIF1_RX_LRCLK_2;
1649 break;
1650 case 1:
1651 aifctrl_reg = WM8996_AIF2_CONTROL;
1652 bclk_reg = WM8996_AIF2_BCLK;
1653 lrclk_tx_reg = WM8996_AIF2_TX_LRCLK_2;
1654 lrclk_rx_reg = WM8996_AIF2_RX_LRCLK_2;
1655 break;
1656 default:
Takashi Iwaid8e9a542013-11-06 11:07:17 +01001657 WARN(1, "Invalid dai id %d\n", dai->id);
Mark Browna9ba6152011-06-24 12:10:44 +01001658 return -EINVAL;
1659 }
1660
1661 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1662 case SND_SOC_DAIFMT_NB_NF:
1663 break;
1664 case SND_SOC_DAIFMT_IB_NF:
1665 bclk |= WM8996_AIF1_BCLK_INV;
1666 break;
1667 case SND_SOC_DAIFMT_NB_IF:
1668 lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
1669 lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
1670 break;
1671 case SND_SOC_DAIFMT_IB_IF:
1672 bclk |= WM8996_AIF1_BCLK_INV;
1673 lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
1674 lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
1675 break;
1676 }
1677
1678 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1679 case SND_SOC_DAIFMT_CBS_CFS:
1680 break;
1681 case SND_SOC_DAIFMT_CBS_CFM:
1682 lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
1683 lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
1684 break;
1685 case SND_SOC_DAIFMT_CBM_CFS:
1686 bclk |= WM8996_AIF1_BCLK_MSTR;
1687 break;
1688 case SND_SOC_DAIFMT_CBM_CFM:
1689 bclk |= WM8996_AIF1_BCLK_MSTR;
1690 lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
1691 lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
1692 break;
1693 default:
1694 return -EINVAL;
1695 }
1696
1697 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1698 case SND_SOC_DAIFMT_DSP_A:
1699 break;
1700 case SND_SOC_DAIFMT_DSP_B:
1701 aifctrl |= 1;
1702 break;
1703 case SND_SOC_DAIFMT_I2S:
1704 aifctrl |= 2;
1705 break;
1706 case SND_SOC_DAIFMT_LEFT_J:
1707 aifctrl |= 3;
1708 break;
1709 default:
1710 return -EINVAL;
1711 }
1712
1713 snd_soc_update_bits(codec, aifctrl_reg, WM8996_AIF1_FMT_MASK, aifctrl);
1714 snd_soc_update_bits(codec, bclk_reg,
1715 WM8996_AIF1_BCLK_INV | WM8996_AIF1_BCLK_MSTR,
1716 bclk);
1717 snd_soc_update_bits(codec, lrclk_tx_reg,
1718 WM8996_AIF1TX_LRCLK_INV |
1719 WM8996_AIF1TX_LRCLK_MSTR,
1720 lrclk_tx);
1721 snd_soc_update_bits(codec, lrclk_rx_reg,
1722 WM8996_AIF1RX_LRCLK_INV |
1723 WM8996_AIF1RX_LRCLK_MSTR,
1724 lrclk_rx);
1725
1726 return 0;
1727}
1728
1729static const int dsp_divs[] = {
1730 48000, 32000, 16000, 8000
1731};
1732
1733static int wm8996_hw_params(struct snd_pcm_substream *substream,
1734 struct snd_pcm_hw_params *params,
1735 struct snd_soc_dai *dai)
1736{
1737 struct snd_soc_codec *codec = dai->codec;
1738 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
Mark Brown4eb98f42012-03-14 18:38:28 +00001739 int bits, i, bclk_rate, best;
Mark Browna9ba6152011-06-24 12:10:44 +01001740 int aifdata = 0;
1741 int lrclk = 0;
1742 int dsp = 0;
1743 int aifdata_reg, lrclk_reg, dsp_shift;
1744
1745 switch (dai->id) {
1746 case 0:
1747 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
1748 (snd_soc_read(codec, WM8996_GPIO_1)) & WM8996_GP1_FN_MASK) {
1749 aifdata_reg = WM8996_AIF1RX_DATA_CONFIGURATION;
1750 lrclk_reg = WM8996_AIF1_RX_LRCLK_1;
1751 } else {
1752 aifdata_reg = WM8996_AIF1TX_DATA_CONFIGURATION_1;
1753 lrclk_reg = WM8996_AIF1_TX_LRCLK_1;
1754 }
1755 dsp_shift = 0;
1756 break;
1757 case 1:
1758 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
1759 (snd_soc_read(codec, WM8996_GPIO_2)) & WM8996_GP2_FN_MASK) {
1760 aifdata_reg = WM8996_AIF2RX_DATA_CONFIGURATION;
1761 lrclk_reg = WM8996_AIF2_RX_LRCLK_1;
1762 } else {
1763 aifdata_reg = WM8996_AIF2TX_DATA_CONFIGURATION_1;
1764 lrclk_reg = WM8996_AIF2_TX_LRCLK_1;
1765 }
1766 dsp_shift = WM8996_DSP2_DIV_SHIFT;
1767 break;
1768 default:
Takashi Iwaid8e9a542013-11-06 11:07:17 +01001769 WARN(1, "Invalid dai id %d\n", dai->id);
Mark Browna9ba6152011-06-24 12:10:44 +01001770 return -EINVAL;
1771 }
1772
1773 bclk_rate = snd_soc_params_to_bclk(params);
1774 if (bclk_rate < 0) {
1775 dev_err(codec->dev, "Unsupported BCLK rate: %d\n", bclk_rate);
1776 return bclk_rate;
1777 }
1778
1779 wm8996->bclk_rate[dai->id] = bclk_rate;
1780 wm8996->rx_rate[dai->id] = params_rate(params);
1781
1782 /* Needs looking at for TDM */
1783 bits = snd_pcm_format_width(params_format(params));
1784 if (bits < 0)
1785 return bits;
1786 aifdata |= (bits << WM8996_AIF1TX_WL_SHIFT) | bits;
1787
Mark Brown4eb98f42012-03-14 18:38:28 +00001788 best = 0;
Mark Browna9ba6152011-06-24 12:10:44 +01001789 for (i = 0; i < ARRAY_SIZE(dsp_divs); i++) {
Mark Brown4eb98f42012-03-14 18:38:28 +00001790 if (abs(dsp_divs[i] - params_rate(params)) <
1791 abs(dsp_divs[best] - params_rate(params)))
1792 best = i;
Mark Browna9ba6152011-06-24 12:10:44 +01001793 }
1794 dsp |= i << dsp_shift;
1795
1796 wm8996_update_bclk(codec);
1797
1798 lrclk = bclk_rate / params_rate(params);
1799 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
1800 lrclk, bclk_rate / lrclk);
1801
1802 snd_soc_update_bits(codec, aifdata_reg,
1803 WM8996_AIF1TX_WL_MASK |
1804 WM8996_AIF1TX_SLOT_LEN_MASK,
1805 aifdata);
1806 snd_soc_update_bits(codec, lrclk_reg, WM8996_AIF1RX_RATE_MASK,
1807 lrclk);
1808 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_2,
Axel Lin3205e662011-10-21 10:44:07 +08001809 WM8996_DSP1_DIV_MASK << dsp_shift, dsp);
Mark Browna9ba6152011-06-24 12:10:44 +01001810
1811 return 0;
1812}
1813
1814static int wm8996_set_sysclk(struct snd_soc_dai *dai,
1815 int clk_id, unsigned int freq, int dir)
1816{
1817 struct snd_soc_codec *codec = dai->codec;
1818 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
1819 int lfclk = 0;
1820 int ratediv = 0;
Mark Brownfed22002012-01-18 19:17:06 +00001821 int sync = WM8996_REG_SYNC;
Mark Browna9ba6152011-06-24 12:10:44 +01001822 int src;
1823 int old;
1824
1825 if (freq == wm8996->sysclk && clk_id == wm8996->sysclk_src)
1826 return 0;
1827
1828 /* Disable SYSCLK while we reconfigure */
1829 old = snd_soc_read(codec, WM8996_AIF_CLOCKING_1) & WM8996_SYSCLK_ENA;
1830 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
1831 WM8996_SYSCLK_ENA, 0);
1832
1833 switch (clk_id) {
1834 case WM8996_SYSCLK_MCLK1:
1835 wm8996->sysclk = freq;
1836 src = 0;
1837 break;
1838 case WM8996_SYSCLK_MCLK2:
1839 wm8996->sysclk = freq;
1840 src = 1;
1841 break;
1842 case WM8996_SYSCLK_FLL:
1843 wm8996->sysclk = freq;
1844 src = 2;
1845 break;
1846 default:
1847 dev_err(codec->dev, "Unsupported clock source %d\n", clk_id);
1848 return -EINVAL;
1849 }
1850
1851 switch (wm8996->sysclk) {
Mark Brown4eb98f42012-03-14 18:38:28 +00001852 case 5644800:
Mark Browna9ba6152011-06-24 12:10:44 +01001853 case 6144000:
1854 snd_soc_update_bits(codec, WM8996_AIF_RATE,
1855 WM8996_SYSCLK_RATE, 0);
1856 break;
Mark Brown4eb98f42012-03-14 18:38:28 +00001857 case 22579200:
Mark Browna9ba6152011-06-24 12:10:44 +01001858 case 24576000:
1859 ratediv = WM8996_SYSCLK_DIV;
Mark Brown37d59932011-12-10 20:38:32 +08001860 wm8996->sysclk /= 2;
Mark Brown4eb98f42012-03-14 18:38:28 +00001861 case 11289600:
Mark Browna9ba6152011-06-24 12:10:44 +01001862 case 12288000:
1863 snd_soc_update_bits(codec, WM8996_AIF_RATE,
1864 WM8996_SYSCLK_RATE, WM8996_SYSCLK_RATE);
1865 break;
1866 case 32000:
1867 case 32768:
1868 lfclk = WM8996_LFCLK_ENA;
Mark Brownfed22002012-01-18 19:17:06 +00001869 sync = 0;
Mark Browna9ba6152011-06-24 12:10:44 +01001870 break;
1871 default:
1872 dev_warn(codec->dev, "Unsupported clock rate %dHz\n",
1873 wm8996->sysclk);
1874 return -EINVAL;
1875 }
1876
1877 wm8996_update_bclk(codec);
1878
1879 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
1880 WM8996_SYSCLK_SRC_MASK | WM8996_SYSCLK_DIV_MASK,
1881 src << WM8996_SYSCLK_SRC_SHIFT | ratediv);
1882 snd_soc_update_bits(codec, WM8996_CLOCKING_1, WM8996_LFCLK_ENA, lfclk);
Mark Brownfed22002012-01-18 19:17:06 +00001883 snd_soc_update_bits(codec, WM8996_CONTROL_INTERFACE_1,
1884 WM8996_REG_SYNC, sync);
Mark Browna9ba6152011-06-24 12:10:44 +01001885 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
1886 WM8996_SYSCLK_ENA, old);
1887
1888 wm8996->sysclk_src = clk_id;
1889
1890 return 0;
1891}
1892
1893struct _fll_div {
1894 u16 fll_fratio;
1895 u16 fll_outdiv;
1896 u16 fll_refclk_div;
1897 u16 fll_loop_gain;
1898 u16 fll_ref_freq;
1899 u16 n;
1900 u16 theta;
1901 u16 lambda;
1902};
1903
1904static struct {
1905 unsigned int min;
1906 unsigned int max;
1907 u16 fll_fratio;
1908 int ratio;
1909} fll_fratios[] = {
1910 { 0, 64000, 4, 16 },
1911 { 64000, 128000, 3, 8 },
1912 { 128000, 256000, 2, 4 },
1913 { 256000, 1000000, 1, 2 },
1914 { 1000000, 13500000, 0, 1 },
1915};
1916
1917static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
1918 unsigned int Fout)
1919{
1920 unsigned int target;
1921 unsigned int div;
1922 unsigned int fratio, gcd_fll;
1923 int i;
1924
1925 /* Fref must be <=13.5MHz */
1926 div = 1;
1927 fll_div->fll_refclk_div = 0;
1928 while ((Fref / div) > 13500000) {
1929 div *= 2;
1930 fll_div->fll_refclk_div++;
1931
1932 if (div > 8) {
1933 pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
1934 Fref);
1935 return -EINVAL;
1936 }
1937 }
1938
1939 pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
1940
1941 /* Apply the division for our remaining calculations */
1942 Fref /= div;
1943
1944 if (Fref >= 3000000)
1945 fll_div->fll_loop_gain = 5;
1946 else
1947 fll_div->fll_loop_gain = 0;
1948
1949 if (Fref >= 48000)
1950 fll_div->fll_ref_freq = 0;
1951 else
1952 fll_div->fll_ref_freq = 1;
1953
1954 /* Fvco should be 90-100MHz; don't check the upper bound */
1955 div = 2;
1956 while (Fout * div < 90000000) {
1957 div++;
1958 if (div > 64) {
1959 pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
1960 Fout);
1961 return -EINVAL;
1962 }
1963 }
1964 target = Fout * div;
1965 fll_div->fll_outdiv = div - 1;
1966
1967 pr_debug("FLL Fvco=%dHz\n", target);
1968
1969 /* Find an appropraite FLL_FRATIO and factor it out of the target */
1970 for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
1971 if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
1972 fll_div->fll_fratio = fll_fratios[i].fll_fratio;
1973 fratio = fll_fratios[i].ratio;
1974 break;
1975 }
1976 }
1977 if (i == ARRAY_SIZE(fll_fratios)) {
1978 pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
1979 return -EINVAL;
1980 }
1981
1982 fll_div->n = target / (fratio * Fref);
1983
1984 if (target % Fref == 0) {
1985 fll_div->theta = 0;
1986 fll_div->lambda = 0;
1987 } else {
1988 gcd_fll = gcd(target, fratio * Fref);
1989
1990 fll_div->theta = (target - (fll_div->n * fratio * Fref))
1991 / gcd_fll;
1992 fll_div->lambda = (fratio * Fref) / gcd_fll;
1993 }
1994
1995 pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
1996 fll_div->n, fll_div->theta, fll_div->lambda);
1997 pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
1998 fll_div->fll_fratio, fll_div->fll_outdiv,
1999 fll_div->fll_refclk_div);
2000
2001 return 0;
2002}
2003
2004static int wm8996_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
2005 unsigned int Fref, unsigned int Fout)
2006{
2007 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2008 struct i2c_client *i2c = to_i2c_client(codec->dev);
2009 struct _fll_div fll_div;
2010 unsigned long timeout;
Mark Brown27b6d922011-09-04 09:35:47 -07002011 int ret, reg, retry;
Mark Browna9ba6152011-06-24 12:10:44 +01002012
2013 /* Any change? */
2014 if (source == wm8996->fll_src && Fref == wm8996->fll_fref &&
2015 Fout == wm8996->fll_fout)
2016 return 0;
2017
2018 if (Fout == 0) {
2019 dev_dbg(codec->dev, "FLL disabled\n");
2020
2021 wm8996->fll_fref = 0;
2022 wm8996->fll_fout = 0;
2023
2024 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
2025 WM8996_FLL_ENA, 0);
2026
Mark Brownded71dc2011-09-19 18:50:05 +01002027 wm8996_bg_disable(codec);
2028
Mark Browna9ba6152011-06-24 12:10:44 +01002029 return 0;
2030 }
2031
2032 ret = fll_factors(&fll_div, Fref, Fout);
2033 if (ret != 0)
2034 return ret;
2035
2036 switch (source) {
2037 case WM8996_FLL_MCLK1:
2038 reg = 0;
2039 break;
2040 case WM8996_FLL_MCLK2:
2041 reg = 1;
2042 break;
2043 case WM8996_FLL_DACLRCLK1:
2044 reg = 2;
2045 break;
2046 case WM8996_FLL_BCLK1:
2047 reg = 3;
2048 break;
2049 default:
2050 dev_err(codec->dev, "Unknown FLL source %d\n", ret);
2051 return -EINVAL;
2052 }
2053
2054 reg |= fll_div.fll_refclk_div << WM8996_FLL_REFCLK_DIV_SHIFT;
2055 reg |= fll_div.fll_ref_freq << WM8996_FLL_REF_FREQ_SHIFT;
2056
2057 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_5,
2058 WM8996_FLL_REFCLK_DIV_MASK | WM8996_FLL_REF_FREQ |
2059 WM8996_FLL_REFCLK_SRC_MASK, reg);
2060
2061 reg = 0;
2062 if (fll_div.theta || fll_div.lambda)
2063 reg |= WM8996_FLL_EFS_ENA | (3 << WM8996_FLL_LFSR_SEL_SHIFT);
2064 else
2065 reg |= 1 << WM8996_FLL_LFSR_SEL_SHIFT;
2066 snd_soc_write(codec, WM8996_FLL_EFS_2, reg);
2067
2068 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_2,
2069 WM8996_FLL_OUTDIV_MASK |
2070 WM8996_FLL_FRATIO_MASK,
2071 (fll_div.fll_outdiv << WM8996_FLL_OUTDIV_SHIFT) |
2072 (fll_div.fll_fratio));
2073
2074 snd_soc_write(codec, WM8996_FLL_CONTROL_3, fll_div.theta);
2075
2076 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_4,
2077 WM8996_FLL_N_MASK | WM8996_FLL_LOOP_GAIN_MASK,
2078 (fll_div.n << WM8996_FLL_N_SHIFT) |
2079 fll_div.fll_loop_gain);
2080
2081 snd_soc_write(codec, WM8996_FLL_EFS_1, fll_div.lambda);
2082
Mark Brownded71dc2011-09-19 18:50:05 +01002083 /* Enable the bandgap if it's not already enabled */
2084 ret = snd_soc_read(codec, WM8996_FLL_CONTROL_1);
2085 if (!(ret & WM8996_FLL_ENA))
2086 wm8996_bg_enable(codec);
2087
Mark Browna4161942011-08-16 16:57:58 +09002088 /* Clear any pending completions (eg, from failed startups) */
2089 try_wait_for_completion(&wm8996->fll_lock);
2090
Mark Browna9ba6152011-06-24 12:10:44 +01002091 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
2092 WM8996_FLL_ENA, WM8996_FLL_ENA);
2093
2094 /* The FLL supports live reconfiguration - kick that in case we were
2095 * already enabled.
2096 */
2097 snd_soc_write(codec, WM8996_FLL_CONTROL_6, WM8996_FLL_SWITCH_CLK);
2098
2099 /* Wait for the FLL to lock, using the interrupt if possible */
2100 if (Fref > 1000000)
2101 timeout = usecs_to_jiffies(300);
2102 else
2103 timeout = msecs_to_jiffies(2);
2104
Mark Brown27b6d922011-09-04 09:35:47 -07002105 /* Allow substantially longer if we've actually got the IRQ, poll
2106 * at a slightly higher rate if we don't.
2107 */
Mark Browna9ba6152011-06-24 12:10:44 +01002108 if (i2c->irq)
Mark Brown27b6d922011-09-04 09:35:47 -07002109 timeout *= 10;
2110 else
2111 timeout /= 2;
Mark Browna9ba6152011-06-24 12:10:44 +01002112
Mark Brown27b6d922011-09-04 09:35:47 -07002113 for (retry = 0; retry < 10; retry++) {
2114 ret = wait_for_completion_timeout(&wm8996->fll_lock,
2115 timeout);
2116 if (ret != 0) {
2117 WARN_ON(!i2c->irq);
2118 break;
2119 }
Mark Browna9ba6152011-06-24 12:10:44 +01002120
Mark Brown27b6d922011-09-04 09:35:47 -07002121 ret = snd_soc_read(codec, WM8996_INTERRUPT_RAW_STATUS_2);
2122 if (ret & WM8996_FLL_LOCK_STS)
2123 break;
2124 }
2125 if (retry == 10) {
Mark Browna9ba6152011-06-24 12:10:44 +01002126 dev_err(codec->dev, "Timed out waiting for FLL\n");
2127 ret = -ETIMEDOUT;
Mark Browna9ba6152011-06-24 12:10:44 +01002128 }
2129
2130 dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
2131
2132 wm8996->fll_fref = Fref;
2133 wm8996->fll_fout = Fout;
2134 wm8996->fll_src = source;
2135
2136 return ret;
2137}
2138
2139#ifdef CONFIG_GPIOLIB
2140static inline struct wm8996_priv *gpio_to_wm8996(struct gpio_chip *chip)
2141{
2142 return container_of(chip, struct wm8996_priv, gpio_chip);
2143}
2144
2145static void wm8996_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
2146{
2147 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
Mark Browna9ba6152011-06-24 12:10:44 +01002148
Mark Brownb2d1e232011-09-19 23:04:06 +01002149 regmap_update_bits(wm8996->regmap, WM8996_GPIO_1 + offset,
2150 WM8996_GP1_LVL, !!value << WM8996_GP1_LVL_SHIFT);
Mark Browna9ba6152011-06-24 12:10:44 +01002151}
2152
2153static int wm8996_gpio_direction_out(struct gpio_chip *chip,
2154 unsigned offset, int value)
2155{
2156 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
Mark Browna9ba6152011-06-24 12:10:44 +01002157 int val;
2158
2159 val = (1 << WM8996_GP1_FN_SHIFT) | (!!value << WM8996_GP1_LVL_SHIFT);
2160
Mark Brownb2d1e232011-09-19 23:04:06 +01002161 return regmap_update_bits(wm8996->regmap, WM8996_GPIO_1 + offset,
2162 WM8996_GP1_FN_MASK | WM8996_GP1_DIR |
2163 WM8996_GP1_LVL, val);
Mark Browna9ba6152011-06-24 12:10:44 +01002164}
2165
2166static int wm8996_gpio_get(struct gpio_chip *chip, unsigned offset)
2167{
2168 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
Mark Brownb2d1e232011-09-19 23:04:06 +01002169 unsigned int reg;
Mark Browna9ba6152011-06-24 12:10:44 +01002170 int ret;
2171
Mark Brownb2d1e232011-09-19 23:04:06 +01002172 ret = regmap_read(wm8996->regmap, WM8996_GPIO_1 + offset, &reg);
Mark Browna9ba6152011-06-24 12:10:44 +01002173 if (ret < 0)
2174 return ret;
2175
Mark Brownb2d1e232011-09-19 23:04:06 +01002176 return (reg & WM8996_GP1_LVL) != 0;
Mark Browna9ba6152011-06-24 12:10:44 +01002177}
2178
2179static int wm8996_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
2180{
2181 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
Mark Browna9ba6152011-06-24 12:10:44 +01002182
Mark Brownb2d1e232011-09-19 23:04:06 +01002183 return regmap_update_bits(wm8996->regmap, WM8996_GPIO_1 + offset,
2184 WM8996_GP1_FN_MASK | WM8996_GP1_DIR,
2185 (1 << WM8996_GP1_FN_SHIFT) |
2186 (1 << WM8996_GP1_DIR_SHIFT));
Mark Browna9ba6152011-06-24 12:10:44 +01002187}
2188
2189static struct gpio_chip wm8996_template_chip = {
2190 .label = "wm8996",
2191 .owner = THIS_MODULE,
2192 .direction_output = wm8996_gpio_direction_out,
2193 .set = wm8996_gpio_set,
2194 .direction_input = wm8996_gpio_direction_in,
2195 .get = wm8996_gpio_get,
2196 .can_sleep = 1,
2197};
2198
Mark Brownb2d1e232011-09-19 23:04:06 +01002199static void wm8996_init_gpio(struct wm8996_priv *wm8996)
Mark Browna9ba6152011-06-24 12:10:44 +01002200{
Mark Browna9ba6152011-06-24 12:10:44 +01002201 int ret;
2202
2203 wm8996->gpio_chip = wm8996_template_chip;
2204 wm8996->gpio_chip.ngpio = 5;
Mark Brownb2d1e232011-09-19 23:04:06 +01002205 wm8996->gpio_chip.dev = wm8996->dev;
Mark Browna9ba6152011-06-24 12:10:44 +01002206
2207 if (wm8996->pdata.gpio_base)
2208 wm8996->gpio_chip.base = wm8996->pdata.gpio_base;
2209 else
2210 wm8996->gpio_chip.base = -1;
2211
2212 ret = gpiochip_add(&wm8996->gpio_chip);
2213 if (ret != 0)
Mark Brownb2d1e232011-09-19 23:04:06 +01002214 dev_err(wm8996->dev, "Failed to add GPIOs: %d\n", ret);
Mark Browna9ba6152011-06-24 12:10:44 +01002215}
2216
Mark Brownb2d1e232011-09-19 23:04:06 +01002217static void wm8996_free_gpio(struct wm8996_priv *wm8996)
Mark Browna9ba6152011-06-24 12:10:44 +01002218{
abdoulaye berthe88d5e522014-07-12 22:30:14 +02002219 gpiochip_remove(&wm8996->gpio_chip);
Mark Browna9ba6152011-06-24 12:10:44 +01002220}
2221#else
Mark Brownb2d1e232011-09-19 23:04:06 +01002222static void wm8996_init_gpio(struct wm8996_priv *wm8996)
Mark Browna9ba6152011-06-24 12:10:44 +01002223{
2224}
2225
Mark Brownb2d1e232011-09-19 23:04:06 +01002226static void wm8996_free_gpio(struct wm8996_priv *wm8996)
Mark Browna9ba6152011-06-24 12:10:44 +01002227{
2228}
2229#endif
2230
2231/**
2232 * wm8996_detect - Enable default WM8996 jack detection
2233 *
2234 * The WM8996 has advanced accessory detection support for headsets.
2235 * This function provides a default implementation which integrates
2236 * the majority of this functionality with minimal user configuration.
2237 *
2238 * This will detect headset, headphone and short circuit button and
2239 * will also detect inverted microphone ground connections and update
2240 * the polarity of the connections.
2241 */
2242int wm8996_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2243 wm8996_polarity_fn polarity_cb)
2244{
2245 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
Charles Keepax02afc6a2014-02-18 15:22:20 +00002246 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Browna9ba6152011-06-24 12:10:44 +01002247
2248 wm8996->jack = jack;
2249 wm8996->detecting = true;
2250 wm8996->polarity_cb = polarity_cb;
Mark Brownd7b35572012-01-26 18:00:42 +00002251 wm8996->jack_flips = 0;
Mark Browna9ba6152011-06-24 12:10:44 +01002252
2253 if (wm8996->polarity_cb)
2254 wm8996->polarity_cb(codec, 0);
2255
2256 /* Clear discarge to avoid noise during detection */
2257 snd_soc_update_bits(codec, WM8996_MICBIAS_1,
2258 WM8996_MICB1_DISCH, 0);
2259 snd_soc_update_bits(codec, WM8996_MICBIAS_2,
2260 WM8996_MICB2_DISCH, 0);
2261
2262 /* LDO2 powers the microphones, SYSCLK clocks detection */
Charles Keepax02afc6a2014-02-18 15:22:20 +00002263 snd_soc_dapm_mutex_lock(dapm);
2264
2265 snd_soc_dapm_force_enable_pin_unlocked(dapm, "LDO2");
2266 snd_soc_dapm_force_enable_pin_unlocked(dapm, "SYSCLK");
2267
2268 snd_soc_dapm_mutex_unlock(dapm);
Mark Browna9ba6152011-06-24 12:10:44 +01002269
2270 /* We start off just enabling microphone detection - even a
2271 * plain headphone will trigger detection.
2272 */
2273 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2274 WM8996_MICD_ENA, WM8996_MICD_ENA);
2275
2276 /* Slowest detection rate, gives debounce for initial detection */
2277 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2278 WM8996_MICD_RATE_MASK,
2279 WM8996_MICD_RATE_MASK);
2280
2281 /* Enable interrupts and we're off */
2282 snd_soc_update_bits(codec, WM8996_INTERRUPT_STATUS_2_MASK,
Mark Brown0b684cc2011-09-04 07:50:31 -07002283 WM8996_IM_MICD_EINT | WM8996_HP_DONE_EINT, 0);
Mark Browna9ba6152011-06-24 12:10:44 +01002284
2285 return 0;
2286}
2287EXPORT_SYMBOL_GPL(wm8996_detect);
2288
Mark Brown0b684cc2011-09-04 07:50:31 -07002289static void wm8996_hpdet_irq(struct snd_soc_codec *codec)
2290{
2291 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2292 int val, reg, report;
2293
2294 /* Assume headphone in error conditions; we need to report
2295 * something or we stall our state machine.
2296 */
2297 report = SND_JACK_HEADPHONE;
2298
2299 reg = snd_soc_read(codec, WM8996_HEADPHONE_DETECT_2);
2300 if (reg < 0) {
2301 dev_err(codec->dev, "Failed to read HPDET status\n");
2302 goto out;
2303 }
2304
2305 if (!(reg & WM8996_HP_DONE)) {
2306 dev_err(codec->dev, "Got HPDET IRQ but HPDET is busy\n");
2307 goto out;
2308 }
2309
2310 val = reg & WM8996_HP_LVL_MASK;
2311
2312 dev_dbg(codec->dev, "HPDET measured %d ohms\n", val);
2313
2314 /* If we've got high enough impedence then report as line,
2315 * otherwise assume headphone.
2316 */
2317 if (val >= 126)
2318 report = SND_JACK_LINEOUT;
2319 else
2320 report = SND_JACK_HEADPHONE;
2321
2322out:
2323 if (wm8996->jack_mic)
2324 report |= SND_JACK_MICROPHONE;
2325
2326 snd_soc_jack_report(wm8996->jack, report,
2327 SND_JACK_LINEOUT | SND_JACK_HEADSET);
2328
2329 wm8996->detecting = false;
2330
2331 /* If the output isn't running re-clamp it */
2332 if (!(snd_soc_read(codec, WM8996_POWER_MANAGEMENT_1) &
2333 (WM8996_HPOUT1L_ENA | WM8996_HPOUT1R_RMV_SHORT)))
2334 snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1,
2335 WM8996_HPOUT1L_RMV_SHORT |
2336 WM8996_HPOUT1R_RMV_SHORT, 0);
2337
2338 /* Go back to looking at the microphone */
2339 snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_1,
2340 WM8996_JD_MODE_MASK, 0);
2341 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1, WM8996_MICD_ENA,
2342 WM8996_MICD_ENA);
2343
2344 snd_soc_dapm_disable_pin(&codec->dapm, "Bandgap");
2345 snd_soc_dapm_sync(&codec->dapm);
2346}
2347
2348static void wm8996_hpdet_start(struct snd_soc_codec *codec)
2349{
2350 /* Unclamp the output, we can't measure while we're shorting it */
2351 snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1,
2352 WM8996_HPOUT1L_RMV_SHORT |
2353 WM8996_HPOUT1R_RMV_SHORT,
2354 WM8996_HPOUT1L_RMV_SHORT |
2355 WM8996_HPOUT1R_RMV_SHORT);
2356
2357 /* We need bandgap for HPDET */
2358 snd_soc_dapm_force_enable_pin(&codec->dapm, "Bandgap");
2359 snd_soc_dapm_sync(&codec->dapm);
2360
2361 /* Go into headphone detect left mode */
2362 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1, WM8996_MICD_ENA, 0);
2363 snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_1,
2364 WM8996_JD_MODE_MASK, 1);
2365
2366 /* Trigger a measurement */
2367 snd_soc_update_bits(codec, WM8996_HEADPHONE_DETECT_1,
2368 WM8996_HP_POLL, WM8996_HP_POLL);
2369}
2370
Mark Brownd7b35572012-01-26 18:00:42 +00002371static void wm8996_report_headphone(struct snd_soc_codec *codec)
2372{
2373 dev_dbg(codec->dev, "Headphone detected\n");
2374 wm8996_hpdet_start(codec);
2375
2376 /* Increase the detection rate a bit for responsiveness. */
2377 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2378 WM8996_MICD_RATE_MASK |
2379 WM8996_MICD_BIAS_STARTTIME_MASK,
2380 7 << WM8996_MICD_RATE_SHIFT |
2381 7 << WM8996_MICD_BIAS_STARTTIME_SHIFT);
2382}
2383
Mark Browna9ba6152011-06-24 12:10:44 +01002384static void wm8996_micd(struct snd_soc_codec *codec)
2385{
2386 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2387 int val, reg;
2388
2389 val = snd_soc_read(codec, WM8996_MIC_DETECT_3);
2390
2391 dev_dbg(codec->dev, "Microphone event: %x\n", val);
2392
2393 if (!(val & WM8996_MICD_VALID)) {
2394 dev_warn(codec->dev, "Microphone detection state invalid\n");
2395 return;
2396 }
2397
2398 /* No accessory, reset everything and report removal */
2399 if (!(val & WM8996_MICD_STS)) {
2400 dev_dbg(codec->dev, "Jack removal detected\n");
2401 wm8996->jack_mic = false;
2402 wm8996->detecting = true;
Mark Brownd7b35572012-01-26 18:00:42 +00002403 wm8996->jack_flips = 0;
Mark Browna9ba6152011-06-24 12:10:44 +01002404 snd_soc_jack_report(wm8996->jack, 0,
Mark Brown0b684cc2011-09-04 07:50:31 -07002405 SND_JACK_LINEOUT | SND_JACK_HEADSET |
2406 SND_JACK_BTN_0);
2407
Mark Browna9ba6152011-06-24 12:10:44 +01002408 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
Mark Brown45ba82d2011-12-14 19:23:37 +08002409 WM8996_MICD_RATE_MASK |
2410 WM8996_MICD_BIAS_STARTTIME_MASK,
2411 WM8996_MICD_RATE_MASK |
2412 9 << WM8996_MICD_BIAS_STARTTIME_SHIFT);
Mark Browna9ba6152011-06-24 12:10:44 +01002413 return;
2414 }
2415
Mark Brown0b684cc2011-09-04 07:50:31 -07002416 /* If the measurement is very high we've got a microphone,
2417 * either we just detected one or if we already reported then
2418 * we've got a button release event.
Mark Browna9ba6152011-06-24 12:10:44 +01002419 */
2420 if (val & 0x400) {
Mark Brown0b684cc2011-09-04 07:50:31 -07002421 if (wm8996->detecting) {
2422 dev_dbg(codec->dev, "Microphone detected\n");
2423 wm8996->jack_mic = true;
2424 wm8996_hpdet_start(codec);
Mark Browna9ba6152011-06-24 12:10:44 +01002425
Mark Brown0b684cc2011-09-04 07:50:31 -07002426 /* Increase poll rate to give better responsiveness
2427 * for buttons */
2428 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
Mark Brown45ba82d2011-12-14 19:23:37 +08002429 WM8996_MICD_RATE_MASK |
2430 WM8996_MICD_BIAS_STARTTIME_MASK,
2431 5 << WM8996_MICD_RATE_SHIFT |
2432 7 << WM8996_MICD_BIAS_STARTTIME_SHIFT);
Mark Brown0b684cc2011-09-04 07:50:31 -07002433 } else {
2434 dev_dbg(codec->dev, "Mic button up\n");
2435 snd_soc_jack_report(wm8996->jack, 0, SND_JACK_BTN_0);
2436 }
2437
2438 return;
Mark Browna9ba6152011-06-24 12:10:44 +01002439 }
2440
2441 /* If we detected a lower impedence during initial startup
2442 * then we probably have the wrong polarity, flip it. Don't
2443 * do this for the lowest impedences to speed up detection of
Mark Brownd7b35572012-01-26 18:00:42 +00002444 * plain headphones. If both polarities report a low
2445 * impedence then give up and report headphones.
Mark Browna9ba6152011-06-24 12:10:44 +01002446 */
2447 if (wm8996->detecting && (val & 0x3f0)) {
Mark Brownd7b35572012-01-26 18:00:42 +00002448 wm8996->jack_flips++;
2449
2450 if (wm8996->jack_flips > 1) {
2451 wm8996_report_headphone(codec);
2452 return;
2453 }
2454
Mark Browna9ba6152011-06-24 12:10:44 +01002455 reg = snd_soc_read(codec, WM8996_ACCESSORY_DETECT_MODE_2);
2456 reg ^= WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
2457 WM8996_MICD_BIAS_SRC;
2458 snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
2459 WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
2460 WM8996_MICD_BIAS_SRC, reg);
2461
2462 if (wm8996->polarity_cb)
2463 wm8996->polarity_cb(codec,
2464 (reg & WM8996_MICD_SRC) != 0);
2465
2466 dev_dbg(codec->dev, "Set microphone polarity to %d\n",
2467 (reg & WM8996_MICD_SRC) != 0);
2468
2469 return;
2470 }
2471
2472 /* Don't distinguish between buttons, just report any low
2473 * impedence as BTN_0.
2474 */
2475 if (val & 0x3fc) {
2476 if (wm8996->jack_mic) {
2477 dev_dbg(codec->dev, "Mic button detected\n");
Mark Brown0b684cc2011-09-04 07:50:31 -07002478 snd_soc_jack_report(wm8996->jack, SND_JACK_BTN_0,
Mark Browna9ba6152011-06-24 12:10:44 +01002479 SND_JACK_BTN_0);
Mark Brown0b684cc2011-09-04 07:50:31 -07002480 } else if (wm8996->detecting) {
Mark Brownd7b35572012-01-26 18:00:42 +00002481 wm8996_report_headphone(codec);
Mark Browna9ba6152011-06-24 12:10:44 +01002482 }
2483 }
2484}
2485
2486static irqreturn_t wm8996_irq(int irq, void *data)
2487{
2488 struct snd_soc_codec *codec = data;
2489 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2490 int irq_val;
2491
2492 irq_val = snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2);
2493 if (irq_val < 0) {
2494 dev_err(codec->dev, "Failed to read IRQ status: %d\n",
2495 irq_val);
2496 return IRQ_NONE;
2497 }
2498 irq_val &= ~snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2_MASK);
2499
Mark Brown2fde6e82011-08-20 19:28:59 +01002500 if (!irq_val)
2501 return IRQ_NONE;
2502
Mark Brown84497092011-07-20 13:49:58 +01002503 snd_soc_write(codec, WM8996_INTERRUPT_STATUS_2, irq_val);
2504
Mark Browna9ba6152011-06-24 12:10:44 +01002505 if (irq_val & (WM8996_DCS_DONE_01_EINT | WM8996_DCS_DONE_23_EINT)) {
2506 dev_dbg(codec->dev, "DC servo IRQ\n");
2507 complete(&wm8996->dcs_done);
2508 }
2509
2510 if (irq_val & WM8996_FIFOS_ERR_EINT)
2511 dev_err(codec->dev, "Digital core FIFO error\n");
2512
2513 if (irq_val & WM8996_FLL_LOCK_EINT) {
2514 dev_dbg(codec->dev, "FLL locked\n");
2515 complete(&wm8996->fll_lock);
2516 }
2517
2518 if (irq_val & WM8996_MICD_EINT)
2519 wm8996_micd(codec);
2520
Mark Brown0b684cc2011-09-04 07:50:31 -07002521 if (irq_val & WM8996_HP_DONE_EINT)
2522 wm8996_hpdet_irq(codec);
2523
Mark Brown2fde6e82011-08-20 19:28:59 +01002524 return IRQ_HANDLED;
Mark Browna9ba6152011-06-24 12:10:44 +01002525}
2526
2527static irqreturn_t wm8996_edge_irq(int irq, void *data)
2528{
2529 irqreturn_t ret = IRQ_NONE;
2530 irqreturn_t val;
2531
2532 do {
2533 val = wm8996_irq(irq, data);
2534 if (val != IRQ_NONE)
2535 ret = val;
2536 } while (val != IRQ_NONE);
2537
2538 return ret;
2539}
2540
2541static void wm8996_retune_mobile_pdata(struct snd_soc_codec *codec)
2542{
2543 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2544 struct wm8996_pdata *pdata = &wm8996->pdata;
2545
2546 struct snd_kcontrol_new controls[] = {
2547 SOC_ENUM_EXT("DSP1 EQ Mode",
2548 wm8996->retune_mobile_enum,
2549 wm8996_get_retune_mobile_enum,
2550 wm8996_put_retune_mobile_enum),
2551 SOC_ENUM_EXT("DSP2 EQ Mode",
2552 wm8996->retune_mobile_enum,
2553 wm8996_get_retune_mobile_enum,
2554 wm8996_put_retune_mobile_enum),
2555 };
2556 int ret, i, j;
2557 const char **t;
2558
2559 /* We need an array of texts for the enum API but the number
2560 * of texts is likely to be less than the number of
2561 * configurations due to the sample rate dependency of the
2562 * configurations. */
2563 wm8996->num_retune_mobile_texts = 0;
2564 wm8996->retune_mobile_texts = NULL;
2565 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2566 for (j = 0; j < wm8996->num_retune_mobile_texts; j++) {
2567 if (strcmp(pdata->retune_mobile_cfgs[i].name,
2568 wm8996->retune_mobile_texts[j]) == 0)
2569 break;
2570 }
2571
2572 if (j != wm8996->num_retune_mobile_texts)
2573 continue;
2574
2575 /* Expand the array... */
2576 t = krealloc(wm8996->retune_mobile_texts,
2577 sizeof(char *) *
2578 (wm8996->num_retune_mobile_texts + 1),
2579 GFP_KERNEL);
2580 if (t == NULL)
2581 continue;
2582
2583 /* ...store the new entry... */
2584 t[wm8996->num_retune_mobile_texts] =
2585 pdata->retune_mobile_cfgs[i].name;
2586
2587 /* ...and remember the new version. */
2588 wm8996->num_retune_mobile_texts++;
2589 wm8996->retune_mobile_texts = t;
2590 }
2591
2592 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
2593 wm8996->num_retune_mobile_texts);
2594
Takashi Iwai9a8d38d2014-02-18 08:11:42 +01002595 wm8996->retune_mobile_enum.items = wm8996->num_retune_mobile_texts;
Mark Browna9ba6152011-06-24 12:10:44 +01002596 wm8996->retune_mobile_enum.texts = wm8996->retune_mobile_texts;
2597
Liam Girdwood022658b2012-02-03 17:43:09 +00002598 ret = snd_soc_add_codec_controls(codec, controls, ARRAY_SIZE(controls));
Mark Browna9ba6152011-06-24 12:10:44 +01002599 if (ret != 0)
2600 dev_err(codec->dev,
2601 "Failed to add ReTune Mobile controls: %d\n", ret);
2602}
2603
Mark Brown79172742011-09-19 16:15:58 +01002604static const struct regmap_config wm8996_regmap = {
2605 .reg_bits = 16,
2606 .val_bits = 16,
2607
2608 .max_register = WM8996_MAX_REGISTER,
2609 .reg_defaults = wm8996_reg,
2610 .num_reg_defaults = ARRAY_SIZE(wm8996_reg),
2611 .volatile_reg = wm8996_volatile_register,
2612 .readable_reg = wm8996_readable_register,
2613 .cache_type = REGCACHE_RBTREE,
2614};
2615
Mark Browna9ba6152011-06-24 12:10:44 +01002616static int wm8996_probe(struct snd_soc_codec *codec)
2617{
2618 int ret;
2619 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2620 struct i2c_client *i2c = to_i2c_client(codec->dev);
Mark Brownec8ffe12012-06-11 19:10:50 +08002621 int irq_flags;
Mark Browna9ba6152011-06-24 12:10:44 +01002622
2623 wm8996->codec = codec;
2624
2625 init_completion(&wm8996->dcs_done);
2626 init_completion(&wm8996->fll_lock);
2627
Mark Browna9ba6152011-06-24 12:10:44 +01002628 if (wm8996->pdata.num_retune_mobile_cfgs)
2629 wm8996_retune_mobile_pdata(codec);
2630 else
Liam Girdwood022658b2012-02-03 17:43:09 +00002631 snd_soc_add_codec_controls(codec, wm8996_eq_controls,
Mark Browna9ba6152011-06-24 12:10:44 +01002632 ARRAY_SIZE(wm8996_eq_controls));
2633
Mark Browna9ba6152011-06-24 12:10:44 +01002634 if (i2c->irq) {
2635 if (wm8996->pdata.irq_flags)
2636 irq_flags = wm8996->pdata.irq_flags;
2637 else
2638 irq_flags = IRQF_TRIGGER_LOW;
2639
2640 irq_flags |= IRQF_ONESHOT;
2641
2642 if (irq_flags & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING))
2643 ret = request_threaded_irq(i2c->irq, NULL,
2644 wm8996_edge_irq,
2645 irq_flags, "wm8996", codec);
2646 else
2647 ret = request_threaded_irq(i2c->irq, NULL, wm8996_irq,
2648 irq_flags, "wm8996", codec);
2649
2650 if (ret == 0) {
2651 /* Unmask the interrupt */
2652 snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
2653 WM8996_IM_IRQ, 0);
2654
2655 /* Enable error reporting and DC servo status */
2656 snd_soc_update_bits(codec,
2657 WM8996_INTERRUPT_STATUS_2_MASK,
2658 WM8996_IM_DCS_DONE_23_EINT |
2659 WM8996_IM_DCS_DONE_01_EINT |
2660 WM8996_IM_FLL_LOCK_EINT |
2661 WM8996_IM_FIFOS_ERR_EINT,
2662 0);
2663 } else {
2664 dev_err(codec->dev, "Failed to request IRQ: %d\n",
2665 ret);
Xiubo Li5d6be5a2014-03-11 12:43:20 +08002666 return ret;
Mark Browna9ba6152011-06-24 12:10:44 +01002667 }
2668 }
2669
2670 return 0;
Mark Browna9ba6152011-06-24 12:10:44 +01002671}
2672
2673static int wm8996_remove(struct snd_soc_codec *codec)
2674{
Mark Browna9ba6152011-06-24 12:10:44 +01002675 struct i2c_client *i2c = to_i2c_client(codec->dev);
Mark Browna9ba6152011-06-24 12:10:44 +01002676
2677 snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
2678 WM8996_IM_IRQ, WM8996_IM_IRQ);
2679
2680 if (i2c->irq)
2681 free_irq(i2c->irq, codec);
2682
Mark Browna9ba6152011-06-24 12:10:44 +01002683 return 0;
2684}
2685
2686static struct snd_soc_codec_driver soc_codec_dev_wm8996 = {
2687 .probe = wm8996_probe,
2688 .remove = wm8996_remove,
2689 .set_bias_level = wm8996_set_bias_level,
Axel Lineb3032f2012-01-27 18:02:09 +08002690 .idle_bias_off = true,
Mark Browna9ba6152011-06-24 12:10:44 +01002691 .seq_notifier = wm8996_seq_notifier,
Mark Browna9ba6152011-06-24 12:10:44 +01002692 .controls = wm8996_snd_controls,
2693 .num_controls = ARRAY_SIZE(wm8996_snd_controls),
2694 .dapm_widgets = wm8996_dapm_widgets,
2695 .num_dapm_widgets = ARRAY_SIZE(wm8996_dapm_widgets),
2696 .dapm_routes = wm8996_dapm_routes,
2697 .num_dapm_routes = ARRAY_SIZE(wm8996_dapm_routes),
2698 .set_pll = wm8996_set_fll,
2699};
2700
2701#define WM8996_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
Mark Brown4eb98f42012-03-14 18:38:28 +00002702 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |\
2703 SNDRV_PCM_RATE_48000)
Mark Browna9ba6152011-06-24 12:10:44 +01002704#define WM8996_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |\
2705 SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE |\
2706 SNDRV_PCM_FMTBIT_S32_LE)
2707
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002708static const struct snd_soc_dai_ops wm8996_dai_ops = {
Mark Browna9ba6152011-06-24 12:10:44 +01002709 .set_fmt = wm8996_set_fmt,
2710 .hw_params = wm8996_hw_params,
2711 .set_sysclk = wm8996_set_sysclk,
2712};
2713
2714static struct snd_soc_dai_driver wm8996_dai[] = {
2715 {
2716 .name = "wm8996-aif1",
2717 .playback = {
2718 .stream_name = "AIF1 Playback",
2719 .channels_min = 1,
2720 .channels_max = 6,
2721 .rates = WM8996_RATES,
2722 .formats = WM8996_FORMATS,
Mark Browna4b52332012-01-16 18:39:21 +00002723 .sig_bits = 24,
Mark Browna9ba6152011-06-24 12:10:44 +01002724 },
2725 .capture = {
2726 .stream_name = "AIF1 Capture",
2727 .channels_min = 1,
2728 .channels_max = 6,
2729 .rates = WM8996_RATES,
2730 .formats = WM8996_FORMATS,
Mark Browna4b52332012-01-16 18:39:21 +00002731 .sig_bits = 24,
Mark Browna9ba6152011-06-24 12:10:44 +01002732 },
2733 .ops = &wm8996_dai_ops,
2734 },
2735 {
2736 .name = "wm8996-aif2",
2737 .playback = {
2738 .stream_name = "AIF2 Playback",
2739 .channels_min = 1,
2740 .channels_max = 2,
2741 .rates = WM8996_RATES,
2742 .formats = WM8996_FORMATS,
Mark Browna4b52332012-01-16 18:39:21 +00002743 .sig_bits = 24,
Mark Browna9ba6152011-06-24 12:10:44 +01002744 },
2745 .capture = {
2746 .stream_name = "AIF2 Capture",
2747 .channels_min = 1,
2748 .channels_max = 2,
2749 .rates = WM8996_RATES,
2750 .formats = WM8996_FORMATS,
Mark Browna4b52332012-01-16 18:39:21 +00002751 .sig_bits = 24,
Mark Browna9ba6152011-06-24 12:10:44 +01002752 },
2753 .ops = &wm8996_dai_ops,
2754 },
2755};
2756
Bill Pemberton7a79e942012-12-07 09:26:37 -05002757static int wm8996_i2c_probe(struct i2c_client *i2c,
2758 const struct i2c_device_id *id)
Mark Browna9ba6152011-06-24 12:10:44 +01002759{
2760 struct wm8996_priv *wm8996;
Mark Brownee5f3872011-09-19 19:51:07 +01002761 int ret, i;
2762 unsigned int reg;
Mark Browna9ba6152011-06-24 12:10:44 +01002763
Mark Browna2909862011-11-27 15:59:23 +00002764 wm8996 = devm_kzalloc(&i2c->dev, sizeof(struct wm8996_priv),
2765 GFP_KERNEL);
Mark Browna9ba6152011-06-24 12:10:44 +01002766 if (wm8996 == NULL)
2767 return -ENOMEM;
2768
2769 i2c_set_clientdata(i2c, wm8996);
Mark Brownb2d1e232011-09-19 23:04:06 +01002770 wm8996->dev = &i2c->dev;
Mark Browna9ba6152011-06-24 12:10:44 +01002771
2772 if (dev_get_platdata(&i2c->dev))
2773 memcpy(&wm8996->pdata, dev_get_platdata(&i2c->dev),
2774 sizeof(wm8996->pdata));
2775
2776 if (wm8996->pdata.ldo_ena > 0) {
2777 ret = gpio_request_one(wm8996->pdata.ldo_ena,
2778 GPIOF_OUT_INIT_LOW, "WM8996 ENA");
2779 if (ret < 0) {
2780 dev_err(&i2c->dev, "Failed to request GPIO %d: %d\n",
2781 wm8996->pdata.ldo_ena, ret);
2782 goto err;
2783 }
2784 }
2785
Mark Brownee5f3872011-09-19 19:51:07 +01002786 for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
2787 wm8996->supplies[i].supply = wm8996_supply_names[i];
2788
Mark Brown24e0c572012-01-21 22:18:52 +00002789 ret = devm_regulator_bulk_get(&i2c->dev, ARRAY_SIZE(wm8996->supplies),
2790 wm8996->supplies);
Mark Brownee5f3872011-09-19 19:51:07 +01002791 if (ret != 0) {
2792 dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
2793 goto err_gpio;
2794 }
2795
Mark Brown625c4882012-06-11 18:42:06 +08002796 wm8996->disable_nb[0].notifier_call = wm8996_regulator_event_0;
2797 wm8996->disable_nb[1].notifier_call = wm8996_regulator_event_1;
2798 wm8996->disable_nb[2].notifier_call = wm8996_regulator_event_2;
2799
2800 /* This should really be moved into the regulator core */
2801 for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++) {
2802 ret = regulator_register_notifier(wm8996->supplies[i].consumer,
2803 &wm8996->disable_nb[i]);
2804 if (ret != 0) {
2805 dev_err(&i2c->dev,
2806 "Failed to register regulator notifier: %d\n",
2807 ret);
2808 }
2809 }
2810
Mark Brownee5f3872011-09-19 19:51:07 +01002811 ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
2812 wm8996->supplies);
2813 if (ret != 0) {
2814 dev_err(&i2c->dev, "Failed to enable supplies: %d\n", ret);
Mark Brown24e0c572012-01-21 22:18:52 +00002815 goto err_gpio;
Mark Brownee5f3872011-09-19 19:51:07 +01002816 }
2817
2818 if (wm8996->pdata.ldo_ena > 0) {
2819 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 1);
2820 msleep(5);
2821 }
2822
Mark Brownaf691fb2012-06-11 18:20:48 +08002823 wm8996->regmap = devm_regmap_init_i2c(i2c, &wm8996_regmap);
Mark Brownee5f3872011-09-19 19:51:07 +01002824 if (IS_ERR(wm8996->regmap)) {
2825 ret = PTR_ERR(wm8996->regmap);
2826 dev_err(&i2c->dev, "regmap_init() failed: %d\n", ret);
2827 goto err_enable;
2828 }
2829
2830 ret = regmap_read(wm8996->regmap, WM8996_SOFTWARE_RESET, &reg);
2831 if (ret < 0) {
2832 dev_err(&i2c->dev, "Failed to read ID register: %d\n", ret);
2833 goto err_regmap;
2834 }
2835 if (reg != 0x8915) {
Axel Lin905b4192012-02-16 10:33:45 +08002836 dev_err(&i2c->dev, "Device is not a WM8996, ID %x\n", reg);
Mark Brownee5f3872011-09-19 19:51:07 +01002837 ret = -EINVAL;
2838 goto err_regmap;
2839 }
2840
2841 ret = regmap_read(wm8996->regmap, WM8996_CHIP_REVISION, &reg);
2842 if (ret < 0) {
2843 dev_err(&i2c->dev, "Failed to read device revision: %d\n",
2844 ret);
2845 goto err_regmap;
2846 }
2847
2848 dev_info(&i2c->dev, "revision %c\n",
2849 (reg & WM8996_CHIP_REV_MASK) + 'A');
2850
Mark Brownd4b3d0f2012-06-11 18:41:16 +08002851 if (wm8996->pdata.ldo_ena > 0) {
2852 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
2853 regcache_cache_only(wm8996->regmap, true);
2854 } else {
2855 ret = regmap_write(wm8996->regmap, WM8996_SOFTWARE_RESET,
2856 0x8915);
2857 if (ret != 0) {
2858 dev_err(&i2c->dev, "Failed to issue reset: %d\n", ret);
2859 goto err_regmap;
2860 }
Mark Brownee5f3872011-09-19 19:51:07 +01002861 }
2862
Mark Browndb133402012-06-11 18:23:13 +08002863 regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
2864
Mark Brownec8ffe12012-06-11 19:10:50 +08002865 /* Apply platform data settings */
2866 regmap_update_bits(wm8996->regmap, WM8996_LINE_INPUT_CONTROL,
2867 WM8996_INL_MODE_MASK | WM8996_INR_MODE_MASK,
2868 wm8996->pdata.inl_mode << WM8996_INL_MODE_SHIFT |
2869 wm8996->pdata.inr_mode);
2870
2871 for (i = 0; i < ARRAY_SIZE(wm8996->pdata.gpio_default); i++) {
2872 if (!wm8996->pdata.gpio_default[i])
2873 continue;
2874
2875 regmap_write(wm8996->regmap, WM8996_GPIO_1 + i,
2876 wm8996->pdata.gpio_default[i] & 0xffff);
2877 }
2878
2879 if (wm8996->pdata.spkmute_seq)
2880 regmap_update_bits(wm8996->regmap,
2881 WM8996_PDM_SPEAKER_MUTE_SEQUENCE,
2882 WM8996_SPK_MUTE_ENDIAN |
2883 WM8996_SPK_MUTE_SEQ1_MASK,
2884 wm8996->pdata.spkmute_seq);
2885
2886 regmap_update_bits(wm8996->regmap, WM8996_ACCESSORY_DETECT_MODE_2,
2887 WM8996_MICD_BIAS_SRC | WM8996_HPOUT1FB_SRC |
2888 WM8996_MICD_SRC, wm8996->pdata.micdet_def);
2889
2890 /* Latch volume update bits */
2891 regmap_update_bits(wm8996->regmap, WM8996_LEFT_LINE_INPUT_VOLUME,
2892 WM8996_IN1_VU, WM8996_IN1_VU);
2893 regmap_update_bits(wm8996->regmap, WM8996_RIGHT_LINE_INPUT_VOLUME,
2894 WM8996_IN1_VU, WM8996_IN1_VU);
2895
2896 regmap_update_bits(wm8996->regmap, WM8996_DAC1_LEFT_VOLUME,
2897 WM8996_DAC1_VU, WM8996_DAC1_VU);
2898 regmap_update_bits(wm8996->regmap, WM8996_DAC1_RIGHT_VOLUME,
2899 WM8996_DAC1_VU, WM8996_DAC1_VU);
2900 regmap_update_bits(wm8996->regmap, WM8996_DAC2_LEFT_VOLUME,
2901 WM8996_DAC2_VU, WM8996_DAC2_VU);
2902 regmap_update_bits(wm8996->regmap, WM8996_DAC2_RIGHT_VOLUME,
2903 WM8996_DAC2_VU, WM8996_DAC2_VU);
2904
2905 regmap_update_bits(wm8996->regmap, WM8996_OUTPUT1_LEFT_VOLUME,
2906 WM8996_DAC1_VU, WM8996_DAC1_VU);
2907 regmap_update_bits(wm8996->regmap, WM8996_OUTPUT1_RIGHT_VOLUME,
2908 WM8996_DAC1_VU, WM8996_DAC1_VU);
2909 regmap_update_bits(wm8996->regmap, WM8996_OUTPUT2_LEFT_VOLUME,
2910 WM8996_DAC2_VU, WM8996_DAC2_VU);
2911 regmap_update_bits(wm8996->regmap, WM8996_OUTPUT2_RIGHT_VOLUME,
2912 WM8996_DAC2_VU, WM8996_DAC2_VU);
2913
2914 regmap_update_bits(wm8996->regmap, WM8996_DSP1_TX_LEFT_VOLUME,
2915 WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
2916 regmap_update_bits(wm8996->regmap, WM8996_DSP1_TX_RIGHT_VOLUME,
2917 WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
2918 regmap_update_bits(wm8996->regmap, WM8996_DSP2_TX_LEFT_VOLUME,
2919 WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
2920 regmap_update_bits(wm8996->regmap, WM8996_DSP2_TX_RIGHT_VOLUME,
2921 WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
2922
2923 regmap_update_bits(wm8996->regmap, WM8996_DSP1_RX_LEFT_VOLUME,
2924 WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
2925 regmap_update_bits(wm8996->regmap, WM8996_DSP1_RX_RIGHT_VOLUME,
2926 WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
2927 regmap_update_bits(wm8996->regmap, WM8996_DSP2_RX_LEFT_VOLUME,
2928 WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
2929 regmap_update_bits(wm8996->regmap, WM8996_DSP2_RX_RIGHT_VOLUME,
2930 WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
2931
2932 /* No support currently for the underclocked TDM modes and
2933 * pick a default TDM layout with each channel pair working with
2934 * slots 0 and 1. */
2935 regmap_update_bits(wm8996->regmap,
2936 WM8996_AIF1RX_CHANNEL_0_CONFIGURATION,
2937 WM8996_AIF1RX_CHAN0_SLOTS_MASK |
2938 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2939 1 << WM8996_AIF1RX_CHAN0_SLOTS_SHIFT | 0);
2940 regmap_update_bits(wm8996->regmap,
2941 WM8996_AIF1RX_CHANNEL_1_CONFIGURATION,
2942 WM8996_AIF1RX_CHAN1_SLOTS_MASK |
2943 WM8996_AIF1RX_CHAN1_START_SLOT_MASK,
2944 1 << WM8996_AIF1RX_CHAN1_SLOTS_SHIFT | 1);
2945 regmap_update_bits(wm8996->regmap,
2946 WM8996_AIF1RX_CHANNEL_2_CONFIGURATION,
2947 WM8996_AIF1RX_CHAN2_SLOTS_MASK |
2948 WM8996_AIF1RX_CHAN2_START_SLOT_MASK,
2949 1 << WM8996_AIF1RX_CHAN2_SLOTS_SHIFT | 0);
2950 regmap_update_bits(wm8996->regmap,
2951 WM8996_AIF1RX_CHANNEL_3_CONFIGURATION,
2952 WM8996_AIF1RX_CHAN3_SLOTS_MASK |
2953 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2954 1 << WM8996_AIF1RX_CHAN3_SLOTS_SHIFT | 1);
2955 regmap_update_bits(wm8996->regmap,
2956 WM8996_AIF1RX_CHANNEL_4_CONFIGURATION,
2957 WM8996_AIF1RX_CHAN4_SLOTS_MASK |
2958 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2959 1 << WM8996_AIF1RX_CHAN4_SLOTS_SHIFT | 0);
2960 regmap_update_bits(wm8996->regmap,
2961 WM8996_AIF1RX_CHANNEL_5_CONFIGURATION,
2962 WM8996_AIF1RX_CHAN5_SLOTS_MASK |
2963 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2964 1 << WM8996_AIF1RX_CHAN5_SLOTS_SHIFT | 1);
2965
2966 regmap_update_bits(wm8996->regmap,
2967 WM8996_AIF2RX_CHANNEL_0_CONFIGURATION,
2968 WM8996_AIF2RX_CHAN0_SLOTS_MASK |
2969 WM8996_AIF2RX_CHAN0_START_SLOT_MASK,
2970 1 << WM8996_AIF2RX_CHAN0_SLOTS_SHIFT | 0);
2971 regmap_update_bits(wm8996->regmap,
2972 WM8996_AIF2RX_CHANNEL_1_CONFIGURATION,
2973 WM8996_AIF2RX_CHAN1_SLOTS_MASK |
2974 WM8996_AIF2RX_CHAN1_START_SLOT_MASK,
2975 1 << WM8996_AIF2RX_CHAN1_SLOTS_SHIFT | 1);
2976
2977 regmap_update_bits(wm8996->regmap,
2978 WM8996_AIF1TX_CHANNEL_0_CONFIGURATION,
2979 WM8996_AIF1TX_CHAN0_SLOTS_MASK |
2980 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2981 1 << WM8996_AIF1TX_CHAN0_SLOTS_SHIFT | 0);
2982 regmap_update_bits(wm8996->regmap,
2983 WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
2984 WM8996_AIF1TX_CHAN1_SLOTS_MASK |
2985 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2986 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
2987 regmap_update_bits(wm8996->regmap,
2988 WM8996_AIF1TX_CHANNEL_2_CONFIGURATION,
2989 WM8996_AIF1TX_CHAN2_SLOTS_MASK |
2990 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2991 1 << WM8996_AIF1TX_CHAN2_SLOTS_SHIFT | 0);
2992 regmap_update_bits(wm8996->regmap,
2993 WM8996_AIF1TX_CHANNEL_3_CONFIGURATION,
2994 WM8996_AIF1TX_CHAN3_SLOTS_MASK |
2995 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2996 1 << WM8996_AIF1TX_CHAN3_SLOTS_SHIFT | 1);
2997 regmap_update_bits(wm8996->regmap,
2998 WM8996_AIF1TX_CHANNEL_4_CONFIGURATION,
2999 WM8996_AIF1TX_CHAN4_SLOTS_MASK |
3000 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
3001 1 << WM8996_AIF1TX_CHAN4_SLOTS_SHIFT | 0);
3002 regmap_update_bits(wm8996->regmap,
3003 WM8996_AIF1TX_CHANNEL_5_CONFIGURATION,
3004 WM8996_AIF1TX_CHAN5_SLOTS_MASK |
3005 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
3006 1 << WM8996_AIF1TX_CHAN5_SLOTS_SHIFT | 1);
3007
3008 regmap_update_bits(wm8996->regmap,
3009 WM8996_AIF2TX_CHANNEL_0_CONFIGURATION,
3010 WM8996_AIF2TX_CHAN0_SLOTS_MASK |
3011 WM8996_AIF2TX_CHAN0_START_SLOT_MASK,
3012 1 << WM8996_AIF2TX_CHAN0_SLOTS_SHIFT | 0);
3013 regmap_update_bits(wm8996->regmap,
3014 WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
3015 WM8996_AIF2TX_CHAN1_SLOTS_MASK |
3016 WM8996_AIF2TX_CHAN1_START_SLOT_MASK,
3017 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
3018
3019 /* If the TX LRCLK pins are not in LRCLK mode configure the
3020 * AIFs to source their clocks from the RX LRCLKs.
3021 */
3022 ret = regmap_read(wm8996->regmap, WM8996_GPIO_1, &reg);
3023 if (ret != 0) {
3024 dev_err(&i2c->dev, "Failed to read GPIO1: %d\n", ret);
3025 goto err_regmap;
3026 }
3027
3028 if (reg & WM8996_GP1_FN_MASK)
3029 regmap_update_bits(wm8996->regmap, WM8996_AIF1_TX_LRCLK_2,
3030 WM8996_AIF1TX_LRCLK_MODE,
3031 WM8996_AIF1TX_LRCLK_MODE);
3032
3033 ret = regmap_read(wm8996->regmap, WM8996_GPIO_2, &reg);
3034 if (ret != 0) {
3035 dev_err(&i2c->dev, "Failed to read GPIO2: %d\n", ret);
3036 goto err_regmap;
3037 }
3038
3039 if (reg & WM8996_GP2_FN_MASK)
3040 regmap_update_bits(wm8996->regmap, WM8996_AIF2_TX_LRCLK_2,
3041 WM8996_AIF2TX_LRCLK_MODE,
3042 WM8996_AIF2TX_LRCLK_MODE);
3043
Mark Brownb2d1e232011-09-19 23:04:06 +01003044 wm8996_init_gpio(wm8996);
3045
Mark Browna9ba6152011-06-24 12:10:44 +01003046 ret = snd_soc_register_codec(&i2c->dev,
3047 &soc_codec_dev_wm8996, wm8996_dai,
3048 ARRAY_SIZE(wm8996_dai));
3049 if (ret < 0)
Mark Brownb2d1e232011-09-19 23:04:06 +01003050 goto err_gpiolib;
Mark Browna9ba6152011-06-24 12:10:44 +01003051
3052 return ret;
3053
Mark Brownb2d1e232011-09-19 23:04:06 +01003054err_gpiolib:
3055 wm8996_free_gpio(wm8996);
Mark Brownee5f3872011-09-19 19:51:07 +01003056err_regmap:
Mark Brownee5f3872011-09-19 19:51:07 +01003057err_enable:
3058 if (wm8996->pdata.ldo_ena > 0)
3059 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
3060 regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
Mark Browna9ba6152011-06-24 12:10:44 +01003061err_gpio:
3062 if (wm8996->pdata.ldo_ena > 0)
3063 gpio_free(wm8996->pdata.ldo_ena);
3064err:
Mark Browna9ba6152011-06-24 12:10:44 +01003065
3066 return ret;
3067}
3068
Bill Pemberton7a79e942012-12-07 09:26:37 -05003069static int wm8996_i2c_remove(struct i2c_client *client)
Mark Browna9ba6152011-06-24 12:10:44 +01003070{
3071 struct wm8996_priv *wm8996 = i2c_get_clientdata(client);
Mark Brown625c4882012-06-11 18:42:06 +08003072 int i;
Mark Browna9ba6152011-06-24 12:10:44 +01003073
3074 snd_soc_unregister_codec(&client->dev);
Mark Brownb2d1e232011-09-19 23:04:06 +01003075 wm8996_free_gpio(wm8996);
Mark Brownee5f3872011-09-19 19:51:07 +01003076 if (wm8996->pdata.ldo_ena > 0) {
3077 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
Mark Browna9ba6152011-06-24 12:10:44 +01003078 gpio_free(wm8996->pdata.ldo_ena);
Mark Brownee5f3872011-09-19 19:51:07 +01003079 }
Mark Brown625c4882012-06-11 18:42:06 +08003080 for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
3081 regulator_unregister_notifier(wm8996->supplies[i].consumer,
3082 &wm8996->disable_nb[i]);
3083
Mark Browna9ba6152011-06-24 12:10:44 +01003084 return 0;
3085}
3086
3087static const struct i2c_device_id wm8996_i2c_id[] = {
3088 { "wm8996", 0 },
3089 { }
3090};
3091MODULE_DEVICE_TABLE(i2c, wm8996_i2c_id);
3092
3093static struct i2c_driver wm8996_i2c_driver = {
3094 .driver = {
3095 .name = "wm8996",
3096 .owner = THIS_MODULE,
3097 },
3098 .probe = wm8996_i2c_probe,
Bill Pemberton7a79e942012-12-07 09:26:37 -05003099 .remove = wm8996_i2c_remove,
Mark Browna9ba6152011-06-24 12:10:44 +01003100 .id_table = wm8996_i2c_id,
3101};
3102
Mark Brown8005f392012-02-16 22:44:04 -08003103module_i2c_driver(wm8996_i2c_driver);
Mark Browna9ba6152011-06-24 12:10:44 +01003104
3105MODULE_DESCRIPTION("ASoC WM8996 driver");
3106MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
3107MODULE_LICENSE("GPL");