blob: a322d4f647bd2cbe479f6b482f1249ada5de454e [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
31#include <linux/platform_device.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020032#include "drmP.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100033#include "radeon_drm.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100036#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020039#include "avivod.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020040
Jerome Glisse3ce0a232009-09-08 10:10:24 +100041#define PFP_UCODE_SIZE 576
42#define PM4_UCODE_SIZE 1792
Alex Deucherd8f60cf2009-12-01 13:43:46 -050043#define RLC_UCODE_SIZE 768
Jerome Glisse3ce0a232009-09-08 10:10:24 +100044#define R700_PFP_UCODE_SIZE 848
45#define R700_PM4_UCODE_SIZE 1360
Alex Deucherd8f60cf2009-12-01 13:43:46 -050046#define R700_RLC_UCODE_SIZE 1024
Alex Deucherfe251e22010-03-24 13:36:43 -040047#define EVERGREEN_PFP_UCODE_SIZE 1120
48#define EVERGREEN_PM4_UCODE_SIZE 1376
Alex Deucher45f9a392010-03-24 13:55:51 -040049#define EVERGREEN_RLC_UCODE_SIZE 768
Jerome Glisse3ce0a232009-09-08 10:10:24 +100050
51/* Firmware Names */
52MODULE_FIRMWARE("radeon/R600_pfp.bin");
53MODULE_FIRMWARE("radeon/R600_me.bin");
54MODULE_FIRMWARE("radeon/RV610_pfp.bin");
55MODULE_FIRMWARE("radeon/RV610_me.bin");
56MODULE_FIRMWARE("radeon/RV630_pfp.bin");
57MODULE_FIRMWARE("radeon/RV630_me.bin");
58MODULE_FIRMWARE("radeon/RV620_pfp.bin");
59MODULE_FIRMWARE("radeon/RV620_me.bin");
60MODULE_FIRMWARE("radeon/RV635_pfp.bin");
61MODULE_FIRMWARE("radeon/RV635_me.bin");
62MODULE_FIRMWARE("radeon/RV670_pfp.bin");
63MODULE_FIRMWARE("radeon/RV670_me.bin");
64MODULE_FIRMWARE("radeon/RS780_pfp.bin");
65MODULE_FIRMWARE("radeon/RS780_me.bin");
66MODULE_FIRMWARE("radeon/RV770_pfp.bin");
67MODULE_FIRMWARE("radeon/RV770_me.bin");
68MODULE_FIRMWARE("radeon/RV730_pfp.bin");
69MODULE_FIRMWARE("radeon/RV730_me.bin");
70MODULE_FIRMWARE("radeon/RV710_pfp.bin");
71MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050072MODULE_FIRMWARE("radeon/R600_rlc.bin");
73MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040074MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
75MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040076MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040077MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
78MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040079MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040080MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
81MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040082MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100083MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040084MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040085MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100086
87int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020088
Jerome Glisse1a029b72009-10-06 19:04:30 +020089/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090int r600_mc_wait_for_idle(struct radeon_device *rdev);
91void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100092void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -040093void r600_irq_disable(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020094
Alex Deucher21a81222010-07-02 12:58:16 -040095/* get temperature in millidegrees */
96u32 rv6xx_get_temp(struct radeon_device *rdev)
97{
98 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
99 ASIC_T_SHIFT;
Alex Deucher21a81222010-07-02 12:58:16 -0400100
Alex Deucherb2298fd2010-11-08 18:39:18 +0000101 return temp * 1000;
Alex Deucher21a81222010-07-02 12:58:16 -0400102}
103
Alex Deucherce8f5372010-05-07 15:10:16 -0400104void r600_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400105{
106 int i;
107
Alex Deucherce8f5372010-05-07 15:10:16 -0400108 rdev->pm.dynpm_can_upclock = true;
109 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400110
111 /* power state array is low to high, default is first */
112 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
113 int min_power_state_index = 0;
114
115 if (rdev->pm.num_power_states > 2)
116 min_power_state_index = 1;
117
Alex Deucherce8f5372010-05-07 15:10:16 -0400118 switch (rdev->pm.dynpm_planned_action) {
119 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400120 rdev->pm.requested_power_state_index = min_power_state_index;
121 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400122 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400123 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400124 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400125 if (rdev->pm.current_power_state_index == min_power_state_index) {
126 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400127 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400128 } else {
129 if (rdev->pm.active_crtc_count > 1) {
130 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400131 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400132 continue;
133 else if (i >= rdev->pm.current_power_state_index) {
134 rdev->pm.requested_power_state_index =
135 rdev->pm.current_power_state_index;
136 break;
137 } else {
138 rdev->pm.requested_power_state_index = i;
139 break;
140 }
141 }
Alex Deucher773c3fa2010-06-25 16:21:27 -0400142 } else {
143 if (rdev->pm.current_power_state_index == 0)
144 rdev->pm.requested_power_state_index =
145 rdev->pm.num_power_states - 1;
146 else
147 rdev->pm.requested_power_state_index =
148 rdev->pm.current_power_state_index - 1;
149 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400150 }
151 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherd7311172010-05-03 01:13:14 -0400152 /* don't use the power state if crtcs are active and no display flag is set */
153 if ((rdev->pm.active_crtc_count > 0) &&
154 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
155 clock_info[rdev->pm.requested_clock_mode_index].flags &
156 RADEON_PM_MODE_NO_DISPLAY)) {
157 rdev->pm.requested_power_state_index++;
158 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400159 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400160 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400161 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
162 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400163 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400164 } else {
165 if (rdev->pm.active_crtc_count > 1) {
166 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400167 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400168 continue;
169 else if (i <= rdev->pm.current_power_state_index) {
170 rdev->pm.requested_power_state_index =
171 rdev->pm.current_power_state_index;
172 break;
173 } else {
174 rdev->pm.requested_power_state_index = i;
175 break;
176 }
177 }
178 } else
179 rdev->pm.requested_power_state_index =
180 rdev->pm.current_power_state_index + 1;
181 }
182 rdev->pm.requested_clock_mode_index = 0;
183 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400184 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400185 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
186 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400187 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400188 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400189 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400190 default:
191 DRM_ERROR("Requested mode for not defined action\n");
192 return;
193 }
194 } else {
195 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
196 /* for now just select the first power state and switch between clock modes */
197 /* power state array is low to high, default is first (0) */
198 if (rdev->pm.active_crtc_count > 1) {
199 rdev->pm.requested_power_state_index = -1;
200 /* start at 1 as we don't want the default mode */
201 for (i = 1; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400202 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400203 continue;
204 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
205 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
206 rdev->pm.requested_power_state_index = i;
207 break;
208 }
209 }
210 /* if nothing selected, grab the default state. */
211 if (rdev->pm.requested_power_state_index == -1)
212 rdev->pm.requested_power_state_index = 0;
213 } else
214 rdev->pm.requested_power_state_index = 1;
215
Alex Deucherce8f5372010-05-07 15:10:16 -0400216 switch (rdev->pm.dynpm_planned_action) {
217 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400218 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400219 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400220 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400221 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400222 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
223 if (rdev->pm.current_clock_mode_index == 0) {
224 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400225 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400226 } else
227 rdev->pm.requested_clock_mode_index =
228 rdev->pm.current_clock_mode_index - 1;
229 } else {
230 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400231 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400232 }
Alex Deucherd7311172010-05-03 01:13:14 -0400233 /* don't use the power state if crtcs are active and no display flag is set */
234 if ((rdev->pm.active_crtc_count > 0) &&
235 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
236 clock_info[rdev->pm.requested_clock_mode_index].flags &
237 RADEON_PM_MODE_NO_DISPLAY)) {
238 rdev->pm.requested_clock_mode_index++;
239 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400240 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400241 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400242 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
243 if (rdev->pm.current_clock_mode_index ==
244 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
245 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400246 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400247 } else
248 rdev->pm.requested_clock_mode_index =
249 rdev->pm.current_clock_mode_index + 1;
250 } else {
251 rdev->pm.requested_clock_mode_index =
252 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400253 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400254 }
255 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400256 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400257 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
258 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400259 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400260 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400261 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400262 default:
263 DRM_ERROR("Requested mode for not defined action\n");
264 return;
265 }
266 }
267
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000268 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400269 rdev->pm.power_state[rdev->pm.requested_power_state_index].
270 clock_info[rdev->pm.requested_clock_mode_index].sclk,
271 rdev->pm.power_state[rdev->pm.requested_power_state_index].
272 clock_info[rdev->pm.requested_clock_mode_index].mclk,
273 rdev->pm.power_state[rdev->pm.requested_power_state_index].
274 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400275}
276
Alex Deucherce8f5372010-05-07 15:10:16 -0400277static int r600_pm_get_type_index(struct radeon_device *rdev,
278 enum radeon_pm_state_type ps_type,
279 int instance)
Alex Deucherbae6b5622010-04-22 13:38:05 -0400280{
Alex Deucherce8f5372010-05-07 15:10:16 -0400281 int i;
282 int found_instance = -1;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400283
Alex Deucherce8f5372010-05-07 15:10:16 -0400284 for (i = 0; i < rdev->pm.num_power_states; i++) {
285 if (rdev->pm.power_state[i].type == ps_type) {
286 found_instance++;
287 if (found_instance == instance)
288 return i;
Alex Deuchera4248162010-04-24 14:50:23 -0400289 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400290 }
291 /* return default if no match */
292 return rdev->pm.default_power_state_index;
293}
Alex Deucherbae6b5622010-04-22 13:38:05 -0400294
Alex Deucherce8f5372010-05-07 15:10:16 -0400295void rs780_pm_init_profile(struct radeon_device *rdev)
296{
297 if (rdev->pm.num_power_states == 2) {
298 /* default */
299 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
300 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
301 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
302 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
303 /* low sh */
304 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
305 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
306 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
307 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400308 /* mid sh */
309 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
310 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
311 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
312 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400313 /* high sh */
314 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
315 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
316 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
317 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
318 /* low mh */
319 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
320 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
321 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
322 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400323 /* mid mh */
324 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
325 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
326 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
327 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400328 /* high mh */
329 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
330 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
331 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
332 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
333 } else if (rdev->pm.num_power_states == 3) {
334 /* default */
335 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
336 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
337 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
338 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
339 /* low sh */
340 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
341 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
342 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
343 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400344 /* mid sh */
345 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
346 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
347 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
348 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400349 /* high sh */
350 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
351 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
352 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
353 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
354 /* low mh */
355 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
356 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
357 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
358 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400359 /* mid mh */
360 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
361 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
362 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
363 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400364 /* high mh */
365 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
366 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
367 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
368 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
369 } else {
370 /* default */
371 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
372 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
373 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
374 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
375 /* low sh */
376 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
377 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
378 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
379 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400380 /* mid sh */
381 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
382 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
383 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
384 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400385 /* high sh */
386 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
387 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
388 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
389 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
390 /* low mh */
391 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
392 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
393 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
394 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400395 /* mid mh */
396 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
397 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
398 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
399 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400400 /* high mh */
401 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
402 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
403 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
404 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
405 }
406}
407
408void r600_pm_init_profile(struct radeon_device *rdev)
409{
410 if (rdev->family == CHIP_R600) {
411 /* XXX */
412 /* default */
413 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
414 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
415 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400416 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400417 /* low sh */
418 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
419 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
420 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400421 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400422 /* mid sh */
423 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
424 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
425 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
426 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400427 /* high sh */
428 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
429 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
430 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400431 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400432 /* low mh */
433 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
434 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
435 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400436 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400437 /* mid mh */
438 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
439 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
440 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
441 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400442 /* high mh */
443 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
444 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
445 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400446 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400447 } else {
448 if (rdev->pm.num_power_states < 4) {
449 /* default */
450 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
451 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
452 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
453 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
454 /* low sh */
Alex Deucherce8f5372010-05-07 15:10:16 -0400455 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
456 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
457 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400458 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
459 /* mid sh */
460 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
461 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
462 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
463 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400464 /* high sh */
465 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
466 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
467 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
468 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
469 /* low mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400470 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
471 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
Alex Deucherce8f5372010-05-07 15:10:16 -0400472 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400473 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
474 /* low mh */
475 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
476 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
477 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
478 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400479 /* high mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400480 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
481 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
482 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
483 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
484 } else {
485 /* default */
486 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
487 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
488 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
489 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
490 /* low sh */
491 if (rdev->flags & RADEON_IS_MOBILITY) {
492 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
493 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
494 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
495 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
496 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400497 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400498 } else {
499 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
500 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
501 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
502 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
503 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400504 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
505 }
506 /* mid sh */
507 if (rdev->flags & RADEON_IS_MOBILITY) {
508 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
509 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
510 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
511 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
512 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
513 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
514 } else {
515 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
516 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
517 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
518 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
519 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
520 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400521 }
522 /* high sh */
523 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
524 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
525 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
526 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
527 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
528 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
529 /* low mh */
530 if (rdev->flags & RADEON_IS_MOBILITY) {
531 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
532 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
533 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
534 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
535 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400536 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400537 } else {
538 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
539 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
540 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
541 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
542 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400543 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
544 }
545 /* mid mh */
546 if (rdev->flags & RADEON_IS_MOBILITY) {
547 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
548 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
549 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
550 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
551 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
552 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
553 } else {
554 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
555 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
556 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
557 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
558 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
559 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400560 }
561 /* high mh */
562 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
563 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
564 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
565 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
Alex Deucherce8f5372010-05-07 15:10:16 -0400566 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
567 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
568 }
569 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400570}
571
Alex Deucher49e02b72010-04-23 17:57:27 -0400572void r600_pm_misc(struct radeon_device *rdev)
573{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400574 int req_ps_idx = rdev->pm.requested_power_state_index;
575 int req_cm_idx = rdev->pm.requested_clock_mode_index;
576 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
577 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400578
Alex Deucher4d601732010-06-07 18:15:18 -0400579 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
580 if (voltage->voltage != rdev->pm.current_vddc) {
581 radeon_atom_set_voltage(rdev, voltage->voltage);
582 rdev->pm.current_vddc = voltage->voltage;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000583 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
Alex Deucher4d601732010-06-07 18:15:18 -0400584 }
585 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400586}
587
Alex Deucherdef9ba92010-04-22 12:39:58 -0400588bool r600_gui_idle(struct radeon_device *rdev)
589{
590 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
591 return false;
592 else
593 return true;
594}
595
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500596/* hpd for digital panel detect/disconnect */
597bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
598{
599 bool connected = false;
600
601 if (ASIC_IS_DCE3(rdev)) {
602 switch (hpd) {
603 case RADEON_HPD_1:
604 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
605 connected = true;
606 break;
607 case RADEON_HPD_2:
608 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
609 connected = true;
610 break;
611 case RADEON_HPD_3:
612 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
613 connected = true;
614 break;
615 case RADEON_HPD_4:
616 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
617 connected = true;
618 break;
619 /* DCE 3.2 */
620 case RADEON_HPD_5:
621 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
622 connected = true;
623 break;
624 case RADEON_HPD_6:
625 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
626 connected = true;
627 break;
628 default:
629 break;
630 }
631 } else {
632 switch (hpd) {
633 case RADEON_HPD_1:
634 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
635 connected = true;
636 break;
637 case RADEON_HPD_2:
638 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
639 connected = true;
640 break;
641 case RADEON_HPD_3:
642 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
643 connected = true;
644 break;
645 default:
646 break;
647 }
648 }
649 return connected;
650}
651
652void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500653 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500654{
655 u32 tmp;
656 bool connected = r600_hpd_sense(rdev, hpd);
657
658 if (ASIC_IS_DCE3(rdev)) {
659 switch (hpd) {
660 case RADEON_HPD_1:
661 tmp = RREG32(DC_HPD1_INT_CONTROL);
662 if (connected)
663 tmp &= ~DC_HPDx_INT_POLARITY;
664 else
665 tmp |= DC_HPDx_INT_POLARITY;
666 WREG32(DC_HPD1_INT_CONTROL, tmp);
667 break;
668 case RADEON_HPD_2:
669 tmp = RREG32(DC_HPD2_INT_CONTROL);
670 if (connected)
671 tmp &= ~DC_HPDx_INT_POLARITY;
672 else
673 tmp |= DC_HPDx_INT_POLARITY;
674 WREG32(DC_HPD2_INT_CONTROL, tmp);
675 break;
676 case RADEON_HPD_3:
677 tmp = RREG32(DC_HPD3_INT_CONTROL);
678 if (connected)
679 tmp &= ~DC_HPDx_INT_POLARITY;
680 else
681 tmp |= DC_HPDx_INT_POLARITY;
682 WREG32(DC_HPD3_INT_CONTROL, tmp);
683 break;
684 case RADEON_HPD_4:
685 tmp = RREG32(DC_HPD4_INT_CONTROL);
686 if (connected)
687 tmp &= ~DC_HPDx_INT_POLARITY;
688 else
689 tmp |= DC_HPDx_INT_POLARITY;
690 WREG32(DC_HPD4_INT_CONTROL, tmp);
691 break;
692 case RADEON_HPD_5:
693 tmp = RREG32(DC_HPD5_INT_CONTROL);
694 if (connected)
695 tmp &= ~DC_HPDx_INT_POLARITY;
696 else
697 tmp |= DC_HPDx_INT_POLARITY;
698 WREG32(DC_HPD5_INT_CONTROL, tmp);
699 break;
700 /* DCE 3.2 */
701 case RADEON_HPD_6:
702 tmp = RREG32(DC_HPD6_INT_CONTROL);
703 if (connected)
704 tmp &= ~DC_HPDx_INT_POLARITY;
705 else
706 tmp |= DC_HPDx_INT_POLARITY;
707 WREG32(DC_HPD6_INT_CONTROL, tmp);
708 break;
709 default:
710 break;
711 }
712 } else {
713 switch (hpd) {
714 case RADEON_HPD_1:
715 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
716 if (connected)
717 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
718 else
719 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
720 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
721 break;
722 case RADEON_HPD_2:
723 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
724 if (connected)
725 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
726 else
727 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
728 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
729 break;
730 case RADEON_HPD_3:
731 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
732 if (connected)
733 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
734 else
735 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
736 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
737 break;
738 default:
739 break;
740 }
741 }
742}
743
744void r600_hpd_init(struct radeon_device *rdev)
745{
746 struct drm_device *dev = rdev->ddev;
747 struct drm_connector *connector;
748
749 if (ASIC_IS_DCE3(rdev)) {
750 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
751 if (ASIC_IS_DCE32(rdev))
752 tmp |= DC_HPDx_EN;
753
754 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
755 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
756 switch (radeon_connector->hpd.hpd) {
757 case RADEON_HPD_1:
758 WREG32(DC_HPD1_CONTROL, tmp);
759 rdev->irq.hpd[0] = true;
760 break;
761 case RADEON_HPD_2:
762 WREG32(DC_HPD2_CONTROL, tmp);
763 rdev->irq.hpd[1] = true;
764 break;
765 case RADEON_HPD_3:
766 WREG32(DC_HPD3_CONTROL, tmp);
767 rdev->irq.hpd[2] = true;
768 break;
769 case RADEON_HPD_4:
770 WREG32(DC_HPD4_CONTROL, tmp);
771 rdev->irq.hpd[3] = true;
772 break;
773 /* DCE 3.2 */
774 case RADEON_HPD_5:
775 WREG32(DC_HPD5_CONTROL, tmp);
776 rdev->irq.hpd[4] = true;
777 break;
778 case RADEON_HPD_6:
779 WREG32(DC_HPD6_CONTROL, tmp);
780 rdev->irq.hpd[5] = true;
781 break;
782 default:
783 break;
784 }
785 }
786 } else {
787 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
788 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
789 switch (radeon_connector->hpd.hpd) {
790 case RADEON_HPD_1:
791 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
792 rdev->irq.hpd[0] = true;
793 break;
794 case RADEON_HPD_2:
795 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
796 rdev->irq.hpd[1] = true;
797 break;
798 case RADEON_HPD_3:
799 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
800 rdev->irq.hpd[2] = true;
801 break;
802 default:
803 break;
804 }
805 }
806 }
Jerome Glisse003e69f2010-01-07 15:39:14 +0100807 if (rdev->irq.installed)
808 r600_irq_set(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500809}
810
811void r600_hpd_fini(struct radeon_device *rdev)
812{
813 struct drm_device *dev = rdev->ddev;
814 struct drm_connector *connector;
815
816 if (ASIC_IS_DCE3(rdev)) {
817 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
818 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
819 switch (radeon_connector->hpd.hpd) {
820 case RADEON_HPD_1:
821 WREG32(DC_HPD1_CONTROL, 0);
822 rdev->irq.hpd[0] = false;
823 break;
824 case RADEON_HPD_2:
825 WREG32(DC_HPD2_CONTROL, 0);
826 rdev->irq.hpd[1] = false;
827 break;
828 case RADEON_HPD_3:
829 WREG32(DC_HPD3_CONTROL, 0);
830 rdev->irq.hpd[2] = false;
831 break;
832 case RADEON_HPD_4:
833 WREG32(DC_HPD4_CONTROL, 0);
834 rdev->irq.hpd[3] = false;
835 break;
836 /* DCE 3.2 */
837 case RADEON_HPD_5:
838 WREG32(DC_HPD5_CONTROL, 0);
839 rdev->irq.hpd[4] = false;
840 break;
841 case RADEON_HPD_6:
842 WREG32(DC_HPD6_CONTROL, 0);
843 rdev->irq.hpd[5] = false;
844 break;
845 default:
846 break;
847 }
848 }
849 } else {
850 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
851 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
852 switch (radeon_connector->hpd.hpd) {
853 case RADEON_HPD_1:
854 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
855 rdev->irq.hpd[0] = false;
856 break;
857 case RADEON_HPD_2:
858 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
859 rdev->irq.hpd[1] = false;
860 break;
861 case RADEON_HPD_3:
862 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
863 rdev->irq.hpd[2] = false;
864 break;
865 default:
866 break;
867 }
868 }
869 }
870}
871
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200872/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000873 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200874 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000875void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200876{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000877 unsigned i;
878 u32 tmp;
879
Dave Airlie2e98f102010-02-15 15:54:45 +1000880 /* flush hdp cache so updates hit vram */
Alex Deucher812d0462010-07-26 18:51:53 -0400881 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740)) {
882 void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
883 u32 tmp;
884
885 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
886 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
887 */
888 WREG32(HDP_DEBUG1, 0);
889 tmp = readl((void __iomem *)ptr);
890 } else
891 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Dave Airlie2e98f102010-02-15 15:54:45 +1000892
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000893 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
894 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
895 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
896 for (i = 0; i < rdev->usec_timeout; i++) {
897 /* read MC_STATUS */
898 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
899 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
900 if (tmp == 2) {
901 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
902 return;
903 }
904 if (tmp) {
905 return;
906 }
907 udelay(1);
908 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200909}
910
Jerome Glisse4aac0472009-09-14 18:29:49 +0200911int r600_pcie_gart_init(struct radeon_device *rdev)
912{
913 int r;
914
915 if (rdev->gart.table.vram.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000916 WARN(1, "R600 PCIE GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200917 return 0;
918 }
919 /* Initialize common gart structure */
920 r = radeon_gart_init(rdev);
921 if (r)
922 return r;
923 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
924 return radeon_gart_table_vram_alloc(rdev);
925}
926
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000927int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200928{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000929 u32 tmp;
930 int r, i;
931
Jerome Glisse4aac0472009-09-14 18:29:49 +0200932 if (rdev->gart.table.vram.robj == NULL) {
933 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
934 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000935 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200936 r = radeon_gart_table_vram_pin(rdev);
937 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000938 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000939 radeon_gart_restore(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +1000940
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000941 /* Setup L2 cache */
942 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
943 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
944 EFFECTIVE_L2_QUEUE_SIZE(7));
945 WREG32(VM_L2_CNTL2, 0);
946 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
947 /* Setup TLB control */
948 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
949 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
950 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
951 ENABLE_WAIT_L2_QUERY;
952 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
953 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
954 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
955 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
956 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
957 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
958 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
959 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
960 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
961 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
962 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
963 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
964 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
965 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
966 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200967 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000968 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
969 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
970 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
971 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
972 (u32)(rdev->dummy_page.addr >> 12));
973 for (i = 1; i < 7; i++)
974 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
975
976 r600_pcie_gart_tlb_flush(rdev);
977 rdev->gart.ready = true;
978 return 0;
979}
980
981void r600_pcie_gart_disable(struct radeon_device *rdev)
982{
983 u32 tmp;
Jerome Glisse4c788672009-11-20 14:29:23 +0100984 int i, r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000985
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000986 /* Disable all tables */
987 for (i = 0; i < 7; i++)
988 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
989
990 /* Disable L2 cache */
991 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
992 EFFECTIVE_L2_QUEUE_SIZE(7));
993 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
994 /* Setup L1 TLB control */
995 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
996 ENABLE_WAIT_L2_QUERY;
997 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
998 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
999 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1000 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1001 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1002 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1003 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1004 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1005 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
1006 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
1007 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1008 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1009 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
1010 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001011 if (rdev->gart.table.vram.robj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001012 r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
1013 if (likely(r == 0)) {
1014 radeon_bo_kunmap(rdev->gart.table.vram.robj);
1015 radeon_bo_unpin(rdev->gart.table.vram.robj);
1016 radeon_bo_unreserve(rdev->gart.table.vram.robj);
1017 }
Jerome Glisse4aac0472009-09-14 18:29:49 +02001018 }
1019}
1020
1021void r600_pcie_gart_fini(struct radeon_device *rdev)
1022{
Jerome Glissef9274562010-03-17 14:44:29 +00001023 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001024 r600_pcie_gart_disable(rdev);
1025 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001026}
1027
Jerome Glisse1a029b72009-10-06 19:04:30 +02001028void r600_agp_enable(struct radeon_device *rdev)
1029{
1030 u32 tmp;
1031 int i;
1032
1033 /* Setup L2 cache */
1034 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1035 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1036 EFFECTIVE_L2_QUEUE_SIZE(7));
1037 WREG32(VM_L2_CNTL2, 0);
1038 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1039 /* Setup TLB control */
1040 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1041 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1042 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1043 ENABLE_WAIT_L2_QUERY;
1044 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1045 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1046 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1047 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1048 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1049 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1050 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1051 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1052 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1053 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1054 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1055 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1056 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1057 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1058 for (i = 0; i < 7; i++)
1059 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1060}
1061
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001062int r600_mc_wait_for_idle(struct radeon_device *rdev)
1063{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001064 unsigned i;
1065 u32 tmp;
1066
1067 for (i = 0; i < rdev->usec_timeout; i++) {
1068 /* read MC_STATUS */
1069 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1070 if (!tmp)
1071 return 0;
1072 udelay(1);
1073 }
1074 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001075}
1076
Jerome Glissea3c19452009-10-01 18:02:13 +02001077static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001078{
Jerome Glissea3c19452009-10-01 18:02:13 +02001079 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001080 u32 tmp;
1081 int i, j;
1082
1083 /* Initialize HDP */
1084 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1085 WREG32((0x2c14 + j), 0x00000000);
1086 WREG32((0x2c18 + j), 0x00000000);
1087 WREG32((0x2c1c + j), 0x00000000);
1088 WREG32((0x2c20 + j), 0x00000000);
1089 WREG32((0x2c24 + j), 0x00000000);
1090 }
1091 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1092
Jerome Glissea3c19452009-10-01 18:02:13 +02001093 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001094 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001095 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001096 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001097 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001098 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001099 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +02001100 if (rdev->flags & RADEON_IS_AGP) {
1101 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1102 /* VRAM before AGP */
1103 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1104 rdev->mc.vram_start >> 12);
1105 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1106 rdev->mc.gtt_end >> 12);
1107 } else {
1108 /* VRAM after AGP */
1109 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1110 rdev->mc.gtt_start >> 12);
1111 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1112 rdev->mc.vram_end >> 12);
1113 }
1114 } else {
1115 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1116 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1117 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001118 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001119 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001120 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1121 WREG32(MC_VM_FB_LOCATION, tmp);
1122 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1123 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001124 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001125 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +02001126 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1127 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001128 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1129 } else {
1130 WREG32(MC_VM_AGP_BASE, 0);
1131 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1132 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1133 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001134 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001135 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001136 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001137 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +10001138 /* we need to own VRAM, so turn off the VGA renderer here
1139 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001140 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001141}
1142
Jerome Glissed594e462010-02-17 21:54:29 +00001143/**
1144 * r600_vram_gtt_location - try to find VRAM & GTT location
1145 * @rdev: radeon device structure holding all necessary informations
1146 * @mc: memory controller structure holding memory informations
1147 *
1148 * Function will place try to place VRAM at same place as in CPU (PCI)
1149 * address space as some GPU seems to have issue when we reprogram at
1150 * different address space.
1151 *
1152 * If there is not enough space to fit the unvisible VRAM after the
1153 * aperture then we limit the VRAM size to the aperture.
1154 *
1155 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1156 * them to be in one from GPU point of view so that we can program GPU to
1157 * catch access outside them (weird GPU policy see ??).
1158 *
1159 * This function will never fails, worst case are limiting VRAM or GTT.
1160 *
1161 * Note: GTT start, end, size should be initialized before calling this
1162 * function on AGP platform.
1163 */
1164void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
1165{
1166 u64 size_bf, size_af;
1167
1168 if (mc->mc_vram_size > 0xE0000000) {
1169 /* leave room for at least 512M GTT */
1170 dev_warn(rdev->dev, "limiting VRAM\n");
1171 mc->real_vram_size = 0xE0000000;
1172 mc->mc_vram_size = 0xE0000000;
1173 }
1174 if (rdev->flags & RADEON_IS_AGP) {
1175 size_bf = mc->gtt_start;
1176 size_af = 0xFFFFFFFF - mc->gtt_end + 1;
1177 if (size_bf > size_af) {
1178 if (mc->mc_vram_size > size_bf) {
1179 dev_warn(rdev->dev, "limiting VRAM\n");
1180 mc->real_vram_size = size_bf;
1181 mc->mc_vram_size = size_bf;
1182 }
1183 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1184 } else {
1185 if (mc->mc_vram_size > size_af) {
1186 dev_warn(rdev->dev, "limiting VRAM\n");
1187 mc->real_vram_size = size_af;
1188 mc->mc_vram_size = size_af;
1189 }
1190 mc->vram_start = mc->gtt_end;
1191 }
1192 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1193 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1194 mc->mc_vram_size >> 20, mc->vram_start,
1195 mc->vram_end, mc->real_vram_size >> 20);
1196 } else {
1197 u64 base = 0;
Alex Deucher8961d522010-12-03 14:37:22 -05001198 if (rdev->flags & RADEON_IS_IGP) {
1199 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1200 base <<= 24;
1201 }
Jerome Glissed594e462010-02-17 21:54:29 +00001202 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04001203 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00001204 radeon_gtt_location(rdev, mc);
1205 }
1206}
1207
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001208int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001209{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001210 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001211 int chansize, numchan;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001212
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001213 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001214 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001215 tmp = RREG32(RAMCFG);
1216 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001217 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001218 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001219 chansize = 64;
1220 } else {
1221 chansize = 32;
1222 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001223 tmp = RREG32(CHMAP);
1224 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1225 case 0:
1226 default:
1227 numchan = 1;
1228 break;
1229 case 1:
1230 numchan = 2;
1231 break;
1232 case 2:
1233 numchan = 4;
1234 break;
1235 case 3:
1236 numchan = 8;
1237 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001238 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001239 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001240 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001241 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1242 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001243 /* Setup GPU memory space */
1244 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1245 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001246 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissec919b372010-08-10 17:41:31 -04001247 rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +00001248 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001249
Alex Deucherf8920342010-06-30 12:02:03 -04001250 if (rdev->flags & RADEON_IS_IGP) {
1251 rs690_pm_info(rdev);
Alex Deucher06b64762010-01-05 11:27:29 -05001252 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Alex Deucherf8920342010-06-30 12:02:03 -04001253 }
Alex Deucherf47299c2010-03-16 20:54:38 -04001254 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001255 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001256}
1257
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001258/* We doesn't check that the GPU really needs a reset we simply do the
1259 * reset, it's up to the caller to determine if the GPU needs one. We
1260 * might add an helper function to check that.
1261 */
1262int r600_gpu_soft_reset(struct radeon_device *rdev)
1263{
Jerome Glissea3c19452009-10-01 18:02:13 +02001264 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001265 u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
1266 S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
1267 S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
1268 S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
1269 S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
1270 S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
1271 S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
1272 S_008010_GUI_ACTIVE(1);
1273 u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
1274 S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
1275 S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
1276 S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
1277 S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
1278 S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
1279 S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
1280 S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
Jerome Glissea3c19452009-10-01 18:02:13 +02001281 u32 tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001282
Jerome Glisse1a029b72009-10-06 19:04:30 +02001283 dev_info(rdev->dev, "GPU softreset \n");
1284 dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
1285 RREG32(R_008010_GRBM_STATUS));
1286 dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
Jerome Glissea3c19452009-10-01 18:02:13 +02001287 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse1a029b72009-10-06 19:04:30 +02001288 dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
1289 RREG32(R_000E50_SRBM_STATUS));
Jerome Glissea3c19452009-10-01 18:02:13 +02001290 rv515_mc_stop(rdev, &save);
1291 if (r600_mc_wait_for_idle(rdev)) {
1292 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1293 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001294 /* Disable CP parsing/prefetching */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001295 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001296 /* Check if any of the rendering block is busy and reset it */
1297 if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
1298 (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001299 tmp = S_008020_SOFT_RESET_CR(1) |
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001300 S_008020_SOFT_RESET_DB(1) |
1301 S_008020_SOFT_RESET_CB(1) |
1302 S_008020_SOFT_RESET_PA(1) |
1303 S_008020_SOFT_RESET_SC(1) |
1304 S_008020_SOFT_RESET_SMX(1) |
1305 S_008020_SOFT_RESET_SPI(1) |
1306 S_008020_SOFT_RESET_SX(1) |
1307 S_008020_SOFT_RESET_SH(1) |
1308 S_008020_SOFT_RESET_TC(1) |
1309 S_008020_SOFT_RESET_TA(1) |
1310 S_008020_SOFT_RESET_VC(1) |
Jerome Glissea3c19452009-10-01 18:02:13 +02001311 S_008020_SOFT_RESET_VGT(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001312 dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
Jerome Glissea3c19452009-10-01 18:02:13 +02001313 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001314 RREG32(R_008020_GRBM_SOFT_RESET);
1315 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001316 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001317 }
1318 /* Reset CP (we always reset CP) */
Jerome Glissea3c19452009-10-01 18:02:13 +02001319 tmp = S_008020_SOFT_RESET_CP(1);
1320 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1321 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001322 RREG32(R_008020_GRBM_SOFT_RESET);
1323 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001324 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001325 /* Wait a little for things to settle down */
Jerome Glisse225758d2010-03-09 14:45:10 +00001326 mdelay(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001327 dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
1328 RREG32(R_008010_GRBM_STATUS));
1329 dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
1330 RREG32(R_008014_GRBM_STATUS2));
1331 dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
1332 RREG32(R_000E50_SRBM_STATUS));
Jerome Glissea3c19452009-10-01 18:02:13 +02001333 rv515_mc_resume(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001334 return 0;
1335}
1336
Jerome Glisse225758d2010-03-09 14:45:10 +00001337bool r600_gpu_is_lockup(struct radeon_device *rdev)
1338{
1339 u32 srbm_status;
1340 u32 grbm_status;
1341 u32 grbm_status2;
1342 int r;
1343
1344 srbm_status = RREG32(R_000E50_SRBM_STATUS);
1345 grbm_status = RREG32(R_008010_GRBM_STATUS);
1346 grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
1347 if (!G_008010_GUI_ACTIVE(grbm_status)) {
1348 r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
1349 return false;
1350 }
1351 /* force CP activities */
1352 r = radeon_ring_lock(rdev, 2);
1353 if (!r) {
1354 /* PACKET2 NOP */
1355 radeon_ring_write(rdev, 0x80000000);
1356 radeon_ring_write(rdev, 0x80000000);
1357 radeon_ring_unlock_commit(rdev);
1358 }
1359 rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
1360 return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
1361}
1362
Jerome Glissea2d07b72010-03-09 14:45:11 +00001363int r600_asic_reset(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001364{
1365 return r600_gpu_soft_reset(rdev);
1366}
1367
1368static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
1369 u32 num_backends,
1370 u32 backend_disable_mask)
1371{
1372 u32 backend_map = 0;
1373 u32 enabled_backends_mask;
1374 u32 enabled_backends_count;
1375 u32 cur_pipe;
1376 u32 swizzle_pipe[R6XX_MAX_PIPES];
1377 u32 cur_backend;
1378 u32 i;
1379
1380 if (num_tile_pipes > R6XX_MAX_PIPES)
1381 num_tile_pipes = R6XX_MAX_PIPES;
1382 if (num_tile_pipes < 1)
1383 num_tile_pipes = 1;
1384 if (num_backends > R6XX_MAX_BACKENDS)
1385 num_backends = R6XX_MAX_BACKENDS;
1386 if (num_backends < 1)
1387 num_backends = 1;
1388
1389 enabled_backends_mask = 0;
1390 enabled_backends_count = 0;
1391 for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
1392 if (((backend_disable_mask >> i) & 1) == 0) {
1393 enabled_backends_mask |= (1 << i);
1394 ++enabled_backends_count;
1395 }
1396 if (enabled_backends_count == num_backends)
1397 break;
1398 }
1399
1400 if (enabled_backends_count == 0) {
1401 enabled_backends_mask = 1;
1402 enabled_backends_count = 1;
1403 }
1404
1405 if (enabled_backends_count != num_backends)
1406 num_backends = enabled_backends_count;
1407
1408 memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
1409 switch (num_tile_pipes) {
1410 case 1:
1411 swizzle_pipe[0] = 0;
1412 break;
1413 case 2:
1414 swizzle_pipe[0] = 0;
1415 swizzle_pipe[1] = 1;
1416 break;
1417 case 3:
1418 swizzle_pipe[0] = 0;
1419 swizzle_pipe[1] = 1;
1420 swizzle_pipe[2] = 2;
1421 break;
1422 case 4:
1423 swizzle_pipe[0] = 0;
1424 swizzle_pipe[1] = 1;
1425 swizzle_pipe[2] = 2;
1426 swizzle_pipe[3] = 3;
1427 break;
1428 case 5:
1429 swizzle_pipe[0] = 0;
1430 swizzle_pipe[1] = 1;
1431 swizzle_pipe[2] = 2;
1432 swizzle_pipe[3] = 3;
1433 swizzle_pipe[4] = 4;
1434 break;
1435 case 6:
1436 swizzle_pipe[0] = 0;
1437 swizzle_pipe[1] = 2;
1438 swizzle_pipe[2] = 4;
1439 swizzle_pipe[3] = 5;
1440 swizzle_pipe[4] = 1;
1441 swizzle_pipe[5] = 3;
1442 break;
1443 case 7:
1444 swizzle_pipe[0] = 0;
1445 swizzle_pipe[1] = 2;
1446 swizzle_pipe[2] = 4;
1447 swizzle_pipe[3] = 6;
1448 swizzle_pipe[4] = 1;
1449 swizzle_pipe[5] = 3;
1450 swizzle_pipe[6] = 5;
1451 break;
1452 case 8:
1453 swizzle_pipe[0] = 0;
1454 swizzle_pipe[1] = 2;
1455 swizzle_pipe[2] = 4;
1456 swizzle_pipe[3] = 6;
1457 swizzle_pipe[4] = 1;
1458 swizzle_pipe[5] = 3;
1459 swizzle_pipe[6] = 5;
1460 swizzle_pipe[7] = 7;
1461 break;
1462 }
1463
1464 cur_backend = 0;
1465 for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
1466 while (((1 << cur_backend) & enabled_backends_mask) == 0)
1467 cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
1468
1469 backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
1470
1471 cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
1472 }
1473
1474 return backend_map;
1475}
1476
1477int r600_count_pipe_bits(uint32_t val)
1478{
1479 int i, ret = 0;
1480
1481 for (i = 0; i < 32; i++) {
1482 ret += val & 1;
1483 val >>= 1;
1484 }
1485 return ret;
1486}
1487
1488void r600_gpu_init(struct radeon_device *rdev)
1489{
1490 u32 tiling_config;
1491 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001492 u32 backend_map;
1493 u32 cc_rb_backend_disable;
1494 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001495 u32 tmp;
1496 int i, j;
1497 u32 sq_config;
1498 u32 sq_gpr_resource_mgmt_1 = 0;
1499 u32 sq_gpr_resource_mgmt_2 = 0;
1500 u32 sq_thread_resource_mgmt = 0;
1501 u32 sq_stack_resource_mgmt_1 = 0;
1502 u32 sq_stack_resource_mgmt_2 = 0;
1503
1504 /* FIXME: implement */
1505 switch (rdev->family) {
1506 case CHIP_R600:
1507 rdev->config.r600.max_pipes = 4;
1508 rdev->config.r600.max_tile_pipes = 8;
1509 rdev->config.r600.max_simds = 4;
1510 rdev->config.r600.max_backends = 4;
1511 rdev->config.r600.max_gprs = 256;
1512 rdev->config.r600.max_threads = 192;
1513 rdev->config.r600.max_stack_entries = 256;
1514 rdev->config.r600.max_hw_contexts = 8;
1515 rdev->config.r600.max_gs_threads = 16;
1516 rdev->config.r600.sx_max_export_size = 128;
1517 rdev->config.r600.sx_max_export_pos_size = 16;
1518 rdev->config.r600.sx_max_export_smx_size = 128;
1519 rdev->config.r600.sq_num_cf_insts = 2;
1520 break;
1521 case CHIP_RV630:
1522 case CHIP_RV635:
1523 rdev->config.r600.max_pipes = 2;
1524 rdev->config.r600.max_tile_pipes = 2;
1525 rdev->config.r600.max_simds = 3;
1526 rdev->config.r600.max_backends = 1;
1527 rdev->config.r600.max_gprs = 128;
1528 rdev->config.r600.max_threads = 192;
1529 rdev->config.r600.max_stack_entries = 128;
1530 rdev->config.r600.max_hw_contexts = 8;
1531 rdev->config.r600.max_gs_threads = 4;
1532 rdev->config.r600.sx_max_export_size = 128;
1533 rdev->config.r600.sx_max_export_pos_size = 16;
1534 rdev->config.r600.sx_max_export_smx_size = 128;
1535 rdev->config.r600.sq_num_cf_insts = 2;
1536 break;
1537 case CHIP_RV610:
1538 case CHIP_RV620:
1539 case CHIP_RS780:
1540 case CHIP_RS880:
1541 rdev->config.r600.max_pipes = 1;
1542 rdev->config.r600.max_tile_pipes = 1;
1543 rdev->config.r600.max_simds = 2;
1544 rdev->config.r600.max_backends = 1;
1545 rdev->config.r600.max_gprs = 128;
1546 rdev->config.r600.max_threads = 192;
1547 rdev->config.r600.max_stack_entries = 128;
1548 rdev->config.r600.max_hw_contexts = 4;
1549 rdev->config.r600.max_gs_threads = 4;
1550 rdev->config.r600.sx_max_export_size = 128;
1551 rdev->config.r600.sx_max_export_pos_size = 16;
1552 rdev->config.r600.sx_max_export_smx_size = 128;
1553 rdev->config.r600.sq_num_cf_insts = 1;
1554 break;
1555 case CHIP_RV670:
1556 rdev->config.r600.max_pipes = 4;
1557 rdev->config.r600.max_tile_pipes = 4;
1558 rdev->config.r600.max_simds = 4;
1559 rdev->config.r600.max_backends = 4;
1560 rdev->config.r600.max_gprs = 192;
1561 rdev->config.r600.max_threads = 192;
1562 rdev->config.r600.max_stack_entries = 256;
1563 rdev->config.r600.max_hw_contexts = 8;
1564 rdev->config.r600.max_gs_threads = 16;
1565 rdev->config.r600.sx_max_export_size = 128;
1566 rdev->config.r600.sx_max_export_pos_size = 16;
1567 rdev->config.r600.sx_max_export_smx_size = 128;
1568 rdev->config.r600.sq_num_cf_insts = 2;
1569 break;
1570 default:
1571 break;
1572 }
1573
1574 /* Initialize HDP */
1575 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1576 WREG32((0x2c14 + j), 0x00000000);
1577 WREG32((0x2c18 + j), 0x00000000);
1578 WREG32((0x2c1c + j), 0x00000000);
1579 WREG32((0x2c20 + j), 0x00000000);
1580 WREG32((0x2c24 + j), 0x00000000);
1581 }
1582
1583 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1584
1585 /* Setup tiling */
1586 tiling_config = 0;
1587 ramcfg = RREG32(RAMCFG);
1588 switch (rdev->config.r600.max_tile_pipes) {
1589 case 1:
1590 tiling_config |= PIPE_TILING(0);
1591 break;
1592 case 2:
1593 tiling_config |= PIPE_TILING(1);
1594 break;
1595 case 4:
1596 tiling_config |= PIPE_TILING(2);
1597 break;
1598 case 8:
1599 tiling_config |= PIPE_TILING(3);
1600 break;
1601 default:
1602 break;
1603 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001604 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00001605 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001606 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Alex Deucher881fe6c2010-10-18 23:54:56 -04001607 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
1608 if ((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
1609 rdev->config.r600.tiling_group_size = 512;
1610 else
1611 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001612 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1613 if (tmp > 3) {
1614 tiling_config |= ROW_TILING(3);
1615 tiling_config |= SAMPLE_SPLIT(3);
1616 } else {
1617 tiling_config |= ROW_TILING(tmp);
1618 tiling_config |= SAMPLE_SPLIT(tmp);
1619 }
1620 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05001621
1622 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
1623 cc_rb_backend_disable |=
1624 BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
1625
1626 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
1627 cc_gc_shader_pipe_config |=
1628 INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
1629 cc_gc_shader_pipe_config |=
1630 INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
1631
1632 backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
1633 (R6XX_MAX_BACKENDS -
1634 r600_count_pipe_bits((cc_rb_backend_disable &
1635 R6XX_MAX_BACKENDS_MASK) >> 16)),
1636 (cc_rb_backend_disable >> 16));
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001637 rdev->config.r600.tile_config = tiling_config;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001638 tiling_config |= BACKEND_MAP(backend_map);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001639 WREG32(GB_TILING_CONFIG, tiling_config);
1640 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1641 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
1642
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001643 /* Setup pipes */
Alex Deucherd03f5d52010-02-19 16:22:31 -05001644 WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
1645 WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
Alex Deucherf867c60d2010-03-05 14:50:37 -05001646 WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001647
Alex Deucherd03f5d52010-02-19 16:22:31 -05001648 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001649 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1650 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1651
1652 /* Setup some CP states */
1653 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1654 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1655
1656 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1657 SYNC_WALKER | SYNC_ALIGNER));
1658 /* Setup various GPU states */
1659 if (rdev->family == CHIP_RV670)
1660 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1661
1662 tmp = RREG32(SX_DEBUG_1);
1663 tmp |= SMX_EVENT_RELEASE;
1664 if ((rdev->family > CHIP_R600))
1665 tmp |= ENABLE_NEW_SMX_ADDRESS;
1666 WREG32(SX_DEBUG_1, tmp);
1667
1668 if (((rdev->family) == CHIP_R600) ||
1669 ((rdev->family) == CHIP_RV630) ||
1670 ((rdev->family) == CHIP_RV610) ||
1671 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001672 ((rdev->family) == CHIP_RS780) ||
1673 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001674 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1675 } else {
1676 WREG32(DB_DEBUG, 0);
1677 }
1678 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1679 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1680
1681 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1682 WREG32(VGT_NUM_INSTANCES, 0);
1683
1684 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1685 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1686
1687 tmp = RREG32(SQ_MS_FIFO_SIZES);
1688 if (((rdev->family) == CHIP_RV610) ||
1689 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001690 ((rdev->family) == CHIP_RS780) ||
1691 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001692 tmp = (CACHE_FIFO_SIZE(0xa) |
1693 FETCH_FIFO_HIWATER(0xa) |
1694 DONE_FIFO_HIWATER(0xe0) |
1695 ALU_UPDATE_FIFO_HIWATER(0x8));
1696 } else if (((rdev->family) == CHIP_R600) ||
1697 ((rdev->family) == CHIP_RV630)) {
1698 tmp &= ~DONE_FIFO_HIWATER(0xff);
1699 tmp |= DONE_FIFO_HIWATER(0x4);
1700 }
1701 WREG32(SQ_MS_FIFO_SIZES, tmp);
1702
1703 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1704 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1705 */
1706 sq_config = RREG32(SQ_CONFIG);
1707 sq_config &= ~(PS_PRIO(3) |
1708 VS_PRIO(3) |
1709 GS_PRIO(3) |
1710 ES_PRIO(3));
1711 sq_config |= (DX9_CONSTS |
1712 VC_ENABLE |
1713 PS_PRIO(0) |
1714 VS_PRIO(1) |
1715 GS_PRIO(2) |
1716 ES_PRIO(3));
1717
1718 if ((rdev->family) == CHIP_R600) {
1719 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1720 NUM_VS_GPRS(124) |
1721 NUM_CLAUSE_TEMP_GPRS(4));
1722 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1723 NUM_ES_GPRS(0));
1724 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1725 NUM_VS_THREADS(48) |
1726 NUM_GS_THREADS(4) |
1727 NUM_ES_THREADS(4));
1728 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1729 NUM_VS_STACK_ENTRIES(128));
1730 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1731 NUM_ES_STACK_ENTRIES(0));
1732 } else if (((rdev->family) == CHIP_RV610) ||
1733 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001734 ((rdev->family) == CHIP_RS780) ||
1735 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001736 /* no vertex cache */
1737 sq_config &= ~VC_ENABLE;
1738
1739 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1740 NUM_VS_GPRS(44) |
1741 NUM_CLAUSE_TEMP_GPRS(2));
1742 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1743 NUM_ES_GPRS(17));
1744 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1745 NUM_VS_THREADS(78) |
1746 NUM_GS_THREADS(4) |
1747 NUM_ES_THREADS(31));
1748 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1749 NUM_VS_STACK_ENTRIES(40));
1750 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1751 NUM_ES_STACK_ENTRIES(16));
1752 } else if (((rdev->family) == CHIP_RV630) ||
1753 ((rdev->family) == CHIP_RV635)) {
1754 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1755 NUM_VS_GPRS(44) |
1756 NUM_CLAUSE_TEMP_GPRS(2));
1757 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1758 NUM_ES_GPRS(18));
1759 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1760 NUM_VS_THREADS(78) |
1761 NUM_GS_THREADS(4) |
1762 NUM_ES_THREADS(31));
1763 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1764 NUM_VS_STACK_ENTRIES(40));
1765 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1766 NUM_ES_STACK_ENTRIES(16));
1767 } else if ((rdev->family) == CHIP_RV670) {
1768 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1769 NUM_VS_GPRS(44) |
1770 NUM_CLAUSE_TEMP_GPRS(2));
1771 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1772 NUM_ES_GPRS(17));
1773 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1774 NUM_VS_THREADS(78) |
1775 NUM_GS_THREADS(4) |
1776 NUM_ES_THREADS(31));
1777 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
1778 NUM_VS_STACK_ENTRIES(64));
1779 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
1780 NUM_ES_STACK_ENTRIES(64));
1781 }
1782
1783 WREG32(SQ_CONFIG, sq_config);
1784 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
1785 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
1786 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1787 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
1788 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
1789
1790 if (((rdev->family) == CHIP_RV610) ||
1791 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001792 ((rdev->family) == CHIP_RS780) ||
1793 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001794 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
1795 } else {
1796 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
1797 }
1798
1799 /* More default values. 2D/3D driver should adjust as needed */
1800 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
1801 S1_X(0x4) | S1_Y(0xc)));
1802 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
1803 S1_X(0x2) | S1_Y(0x2) |
1804 S2_X(0xa) | S2_Y(0x6) |
1805 S3_X(0x6) | S3_Y(0xa)));
1806 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
1807 S1_X(0x4) | S1_Y(0xc) |
1808 S2_X(0x1) | S2_Y(0x6) |
1809 S3_X(0xa) | S3_Y(0xe)));
1810 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
1811 S5_X(0x0) | S5_Y(0x0) |
1812 S6_X(0xb) | S6_Y(0x4) |
1813 S7_X(0x7) | S7_Y(0x8)));
1814
1815 WREG32(VGT_STRMOUT_EN, 0);
1816 tmp = rdev->config.r600.max_pipes * 16;
1817 switch (rdev->family) {
1818 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001819 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001820 case CHIP_RS780:
1821 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001822 tmp += 32;
1823 break;
1824 case CHIP_RV670:
1825 tmp += 128;
1826 break;
1827 default:
1828 break;
1829 }
1830 if (tmp > 256) {
1831 tmp = 256;
1832 }
1833 WREG32(VGT_ES_PER_GS, 128);
1834 WREG32(VGT_GS_PER_ES, tmp);
1835 WREG32(VGT_GS_PER_VS, 2);
1836 WREG32(VGT_GS_VERTEX_REUSE, 16);
1837
1838 /* more default values. 2D/3D driver should adjust as needed */
1839 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
1840 WREG32(VGT_STRMOUT_EN, 0);
1841 WREG32(SX_MISC, 0);
1842 WREG32(PA_SC_MODE_CNTL, 0);
1843 WREG32(PA_SC_AA_CONFIG, 0);
1844 WREG32(PA_SC_LINE_STIPPLE, 0);
1845 WREG32(SPI_INPUT_Z, 0);
1846 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
1847 WREG32(CB_COLOR7_FRAG, 0);
1848
1849 /* Clear render buffer base addresses */
1850 WREG32(CB_COLOR0_BASE, 0);
1851 WREG32(CB_COLOR1_BASE, 0);
1852 WREG32(CB_COLOR2_BASE, 0);
1853 WREG32(CB_COLOR3_BASE, 0);
1854 WREG32(CB_COLOR4_BASE, 0);
1855 WREG32(CB_COLOR5_BASE, 0);
1856 WREG32(CB_COLOR6_BASE, 0);
1857 WREG32(CB_COLOR7_BASE, 0);
1858 WREG32(CB_COLOR7_FRAG, 0);
1859
1860 switch (rdev->family) {
1861 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001862 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001863 case CHIP_RS780:
1864 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001865 tmp = TC_L2_SIZE(8);
1866 break;
1867 case CHIP_RV630:
1868 case CHIP_RV635:
1869 tmp = TC_L2_SIZE(4);
1870 break;
1871 case CHIP_R600:
1872 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
1873 break;
1874 default:
1875 tmp = TC_L2_SIZE(0);
1876 break;
1877 }
1878 WREG32(TC_CNTL, tmp);
1879
1880 tmp = RREG32(HDP_HOST_PATH_CNTL);
1881 WREG32(HDP_HOST_PATH_CNTL, tmp);
1882
1883 tmp = RREG32(ARB_POP);
1884 tmp |= ENABLE_TC128;
1885 WREG32(ARB_POP, tmp);
1886
1887 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1888 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
1889 NUM_CLIP_SEQ(3)));
1890 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
1891}
1892
1893
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001894/*
1895 * Indirect registers accessor
1896 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001897u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001898{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001899 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001900
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001901 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1902 (void)RREG32(PCIE_PORT_INDEX);
1903 r = RREG32(PCIE_PORT_DATA);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001904 return r;
1905}
1906
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001907void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001908{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001909 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1910 (void)RREG32(PCIE_PORT_INDEX);
1911 WREG32(PCIE_PORT_DATA, (v));
1912 (void)RREG32(PCIE_PORT_DATA);
1913}
1914
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001915/*
1916 * CP & Ring
1917 */
1918void r600_cp_stop(struct radeon_device *rdev)
1919{
Jerome Glissec919b372010-08-10 17:41:31 -04001920 rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001921 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher724c80e2010-08-27 18:25:25 -04001922 WREG32(SCRATCH_UMSK, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001923}
1924
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001925int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001926{
1927 struct platform_device *pdev;
1928 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001929 const char *rlc_chip_name;
1930 size_t pfp_req_size, me_req_size, rlc_req_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001931 char fw_name[30];
1932 int err;
1933
1934 DRM_DEBUG("\n");
1935
1936 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
1937 err = IS_ERR(pdev);
1938 if (err) {
1939 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
1940 return -EINVAL;
1941 }
1942
1943 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001944 case CHIP_R600:
1945 chip_name = "R600";
1946 rlc_chip_name = "R600";
1947 break;
1948 case CHIP_RV610:
1949 chip_name = "RV610";
1950 rlc_chip_name = "R600";
1951 break;
1952 case CHIP_RV630:
1953 chip_name = "RV630";
1954 rlc_chip_name = "R600";
1955 break;
1956 case CHIP_RV620:
1957 chip_name = "RV620";
1958 rlc_chip_name = "R600";
1959 break;
1960 case CHIP_RV635:
1961 chip_name = "RV635";
1962 rlc_chip_name = "R600";
1963 break;
1964 case CHIP_RV670:
1965 chip_name = "RV670";
1966 rlc_chip_name = "R600";
1967 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001968 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001969 case CHIP_RS880:
1970 chip_name = "RS780";
1971 rlc_chip_name = "R600";
1972 break;
1973 case CHIP_RV770:
1974 chip_name = "RV770";
1975 rlc_chip_name = "R700";
1976 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001977 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001978 case CHIP_RV740:
1979 chip_name = "RV730";
1980 rlc_chip_name = "R700";
1981 break;
1982 case CHIP_RV710:
1983 chip_name = "RV710";
1984 rlc_chip_name = "R700";
1985 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04001986 case CHIP_CEDAR:
1987 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04001988 rlc_chip_name = "CEDAR";
Alex Deucherfe251e22010-03-24 13:36:43 -04001989 break;
1990 case CHIP_REDWOOD:
1991 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04001992 rlc_chip_name = "REDWOOD";
Alex Deucherfe251e22010-03-24 13:36:43 -04001993 break;
1994 case CHIP_JUNIPER:
1995 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04001996 rlc_chip_name = "JUNIPER";
Alex Deucherfe251e22010-03-24 13:36:43 -04001997 break;
1998 case CHIP_CYPRESS:
1999 case CHIP_HEMLOCK:
2000 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04002001 rlc_chip_name = "CYPRESS";
Alex Deucherfe251e22010-03-24 13:36:43 -04002002 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002003 default: BUG();
2004 }
2005
Alex Deucherfe251e22010-03-24 13:36:43 -04002006 if (rdev->family >= CHIP_CEDAR) {
2007 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
2008 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04002009 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04002010 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002011 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
2012 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002013 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002014 } else {
2015 pfp_req_size = PFP_UCODE_SIZE * 4;
2016 me_req_size = PM4_UCODE_SIZE * 12;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002017 rlc_req_size = RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002018 }
2019
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002020 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002021
2022 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
2023 err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
2024 if (err)
2025 goto out;
2026 if (rdev->pfp_fw->size != pfp_req_size) {
2027 printk(KERN_ERR
2028 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2029 rdev->pfp_fw->size, fw_name);
2030 err = -EINVAL;
2031 goto out;
2032 }
2033
2034 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
2035 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
2036 if (err)
2037 goto out;
2038 if (rdev->me_fw->size != me_req_size) {
2039 printk(KERN_ERR
2040 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2041 rdev->me_fw->size, fw_name);
2042 err = -EINVAL;
2043 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002044
2045 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
2046 err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
2047 if (err)
2048 goto out;
2049 if (rdev->rlc_fw->size != rlc_req_size) {
2050 printk(KERN_ERR
2051 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2052 rdev->rlc_fw->size, fw_name);
2053 err = -EINVAL;
2054 }
2055
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002056out:
2057 platform_device_unregister(pdev);
2058
2059 if (err) {
2060 if (err != -EINVAL)
2061 printk(KERN_ERR
2062 "r600_cp: Failed to load firmware \"%s\"\n",
2063 fw_name);
2064 release_firmware(rdev->pfp_fw);
2065 rdev->pfp_fw = NULL;
2066 release_firmware(rdev->me_fw);
2067 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002068 release_firmware(rdev->rlc_fw);
2069 rdev->rlc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002070 }
2071 return err;
2072}
2073
2074static int r600_cp_load_microcode(struct radeon_device *rdev)
2075{
2076 const __be32 *fw_data;
2077 int i;
2078
2079 if (!rdev->me_fw || !rdev->pfp_fw)
2080 return -EINVAL;
2081
2082 r600_cp_stop(rdev);
2083
2084 WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
2085
2086 /* Reset cp */
2087 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2088 RREG32(GRBM_SOFT_RESET);
2089 mdelay(15);
2090 WREG32(GRBM_SOFT_RESET, 0);
2091
2092 WREG32(CP_ME_RAM_WADDR, 0);
2093
2094 fw_data = (const __be32 *)rdev->me_fw->data;
2095 WREG32(CP_ME_RAM_WADDR, 0);
2096 for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
2097 WREG32(CP_ME_RAM_DATA,
2098 be32_to_cpup(fw_data++));
2099
2100 fw_data = (const __be32 *)rdev->pfp_fw->data;
2101 WREG32(CP_PFP_UCODE_ADDR, 0);
2102 for (i = 0; i < PFP_UCODE_SIZE; i++)
2103 WREG32(CP_PFP_UCODE_DATA,
2104 be32_to_cpup(fw_data++));
2105
2106 WREG32(CP_PFP_UCODE_ADDR, 0);
2107 WREG32(CP_ME_RAM_WADDR, 0);
2108 WREG32(CP_ME_RAM_RADDR, 0);
2109 return 0;
2110}
2111
2112int r600_cp_start(struct radeon_device *rdev)
2113{
2114 int r;
2115 uint32_t cp_me;
2116
2117 r = radeon_ring_lock(rdev, 7);
2118 if (r) {
2119 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2120 return r;
2121 }
2122 radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
2123 radeon_ring_write(rdev, 0x1);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002124 if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002125 radeon_ring_write(rdev, 0x0);
2126 radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04002127 } else {
2128 radeon_ring_write(rdev, 0x3);
2129 radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002130 }
2131 radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2132 radeon_ring_write(rdev, 0);
2133 radeon_ring_write(rdev, 0);
2134 radeon_ring_unlock_commit(rdev);
2135
2136 cp_me = 0xff;
2137 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2138 return 0;
2139}
2140
2141int r600_cp_resume(struct radeon_device *rdev)
2142{
2143 u32 tmp;
2144 u32 rb_bufsz;
2145 int r;
2146
2147 /* Reset cp */
2148 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2149 RREG32(GRBM_SOFT_RESET);
2150 mdelay(15);
2151 WREG32(GRBM_SOFT_RESET, 0);
2152
2153 /* Set ring buffer size */
2154 rb_bufsz = drm_order(rdev->cp.ring_size / 8);
Alex Deucher724c80e2010-08-27 18:25:25 -04002155 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002156#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05002157 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002158#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05002159 WREG32(CP_RB_CNTL, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002160 WREG32(CP_SEM_WAIT_TIMER, 0x4);
2161
2162 /* Set the write pointer delay */
2163 WREG32(CP_RB_WPTR_DELAY, 0);
2164
2165 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002166 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2167 WREG32(CP_RB_RPTR_WR, 0);
2168 WREG32(CP_RB_WPTR, 0);
Alex Deucher724c80e2010-08-27 18:25:25 -04002169
2170 /* set the wb address whether it's enabled or not */
2171 WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
2172 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2173 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2174
2175 if (rdev->wb.enabled)
2176 WREG32(SCRATCH_UMSK, 0xff);
2177 else {
2178 tmp |= RB_NO_UPDATE;
2179 WREG32(SCRATCH_UMSK, 0);
2180 }
2181
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002182 mdelay(1);
2183 WREG32(CP_RB_CNTL, tmp);
2184
2185 WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
2186 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2187
2188 rdev->cp.rptr = RREG32(CP_RB_RPTR);
2189 rdev->cp.wptr = RREG32(CP_RB_WPTR);
2190
2191 r600_cp_start(rdev);
2192 rdev->cp.ready = true;
2193 r = radeon_ring_test(rdev);
2194 if (r) {
2195 rdev->cp.ready = false;
2196 return r;
2197 }
2198 return 0;
2199}
2200
2201void r600_cp_commit(struct radeon_device *rdev)
2202{
2203 WREG32(CP_RB_WPTR, rdev->cp.wptr);
2204 (void)RREG32(CP_RB_WPTR);
2205}
2206
2207void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
2208{
2209 u32 rb_bufsz;
2210
2211 /* Align ring size */
2212 rb_bufsz = drm_order(ring_size / 8);
2213 ring_size = (1 << (rb_bufsz + 1)) * 4;
2214 rdev->cp.ring_size = ring_size;
2215 rdev->cp.align_mask = 16 - 1;
2216}
2217
Jerome Glisse655efd32010-02-02 11:51:45 +01002218void r600_cp_fini(struct radeon_device *rdev)
2219{
2220 r600_cp_stop(rdev);
2221 radeon_ring_fini(rdev);
2222}
2223
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002224
2225/*
2226 * GPU scratch registers helpers function.
2227 */
2228void r600_scratch_init(struct radeon_device *rdev)
2229{
2230 int i;
2231
2232 rdev->scratch.num_reg = 7;
Alex Deucher724c80e2010-08-27 18:25:25 -04002233 rdev->scratch.reg_base = SCRATCH_REG0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002234 for (i = 0; i < rdev->scratch.num_reg; i++) {
2235 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -04002236 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002237 }
2238}
2239
2240int r600_ring_test(struct radeon_device *rdev)
2241{
2242 uint32_t scratch;
2243 uint32_t tmp = 0;
2244 unsigned i;
2245 int r;
2246
2247 r = radeon_scratch_get(rdev, &scratch);
2248 if (r) {
2249 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2250 return r;
2251 }
2252 WREG32(scratch, 0xCAFEDEAD);
2253 r = radeon_ring_lock(rdev, 3);
2254 if (r) {
2255 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2256 radeon_scratch_free(rdev, scratch);
2257 return r;
2258 }
2259 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2260 radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2261 radeon_ring_write(rdev, 0xDEADBEEF);
2262 radeon_ring_unlock_commit(rdev);
2263 for (i = 0; i < rdev->usec_timeout; i++) {
2264 tmp = RREG32(scratch);
2265 if (tmp == 0xDEADBEEF)
2266 break;
2267 DRM_UDELAY(1);
2268 }
2269 if (i < rdev->usec_timeout) {
2270 DRM_INFO("ring test succeeded in %d usecs\n", i);
2271 } else {
2272 DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
2273 scratch, tmp);
2274 r = -EINVAL;
2275 }
2276 radeon_scratch_free(rdev, scratch);
2277 return r;
2278}
2279
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002280void r600_fence_ring_emit(struct radeon_device *rdev,
2281 struct radeon_fence *fence)
2282{
Alex Deucherd0f8a852010-09-04 05:04:34 -04002283 if (rdev->wb.use_event) {
2284 u64 addr = rdev->wb.gpu_addr + R600_WB_EVENT_OFFSET +
2285 (u64)(rdev->fence_drv.scratch_reg - rdev->scratch.reg_base);
2286 /* EVENT_WRITE_EOP - flush caches, send int */
2287 radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2288 radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
2289 radeon_ring_write(rdev, addr & 0xffffffff);
2290 radeon_ring_write(rdev, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
2291 radeon_ring_write(rdev, fence->seq);
2292 radeon_ring_write(rdev, 0);
2293 } else {
2294 radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
2295 radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
2296 /* wait for 3D idle clean */
2297 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2298 radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2299 radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
2300 /* Emit fence sequence & fire IRQ */
2301 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2302 radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2303 radeon_ring_write(rdev, fence->seq);
2304 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
2305 radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
2306 radeon_ring_write(rdev, RB_INT_STAT);
2307 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002308}
2309
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002310int r600_copy_blit(struct radeon_device *rdev,
2311 uint64_t src_offset, uint64_t dst_offset,
2312 unsigned num_pages, struct radeon_fence *fence)
2313{
Jerome Glisseff82f052010-01-22 15:19:00 +01002314 int r;
2315
2316 mutex_lock(&rdev->r600_blit.mutex);
2317 rdev->r600_blit.vb_ib = NULL;
2318 r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
2319 if (r) {
2320 if (rdev->r600_blit.vb_ib)
2321 radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
2322 mutex_unlock(&rdev->r600_blit.mutex);
2323 return r;
2324 }
Matt Turnera77f1712009-10-14 00:34:41 -04002325 r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002326 r600_blit_done_copy(rdev, fence);
Jerome Glisseff82f052010-01-22 15:19:00 +01002327 mutex_unlock(&rdev->r600_blit.mutex);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002328 return 0;
2329}
2330
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002331int r600_set_surface_reg(struct radeon_device *rdev, int reg,
2332 uint32_t tiling_flags, uint32_t pitch,
2333 uint32_t offset, uint32_t obj_size)
2334{
2335 /* FIXME: implement */
2336 return 0;
2337}
2338
2339void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
2340{
2341 /* FIXME: implement */
2342}
2343
2344
2345bool r600_card_posted(struct radeon_device *rdev)
2346{
2347 uint32_t reg;
2348
2349 /* first check CRTCs */
2350 reg = RREG32(D1CRTC_CONTROL) |
2351 RREG32(D2CRTC_CONTROL);
2352 if (reg & CRTC_EN)
2353 return true;
2354
2355 /* then check MEM_SIZE, in case the crtcs are off */
2356 if (RREG32(CONFIG_MEMSIZE))
2357 return true;
2358
2359 return false;
2360}
2361
Dave Airliefc30b8e2009-09-18 15:19:37 +10002362int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002363{
2364 int r;
2365
Alex Deucher779720a2009-12-09 19:31:44 -05002366 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
2367 r = r600_init_microcode(rdev);
2368 if (r) {
2369 DRM_ERROR("Failed to load firmware!\n");
2370 return r;
2371 }
2372 }
2373
Jerome Glissea3c19452009-10-01 18:02:13 +02002374 r600_mc_program(rdev);
Jerome Glisse1a029b72009-10-06 19:04:30 +02002375 if (rdev->flags & RADEON_IS_AGP) {
2376 r600_agp_enable(rdev);
2377 } else {
2378 r = r600_pcie_gart_enable(rdev);
2379 if (r)
2380 return r;
2381 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002382 r600_gpu_init(rdev);
Jerome Glissec38c7b62010-02-04 17:27:27 +01002383 r = r600_blit_init(rdev);
2384 if (r) {
2385 r600_blit_fini(rdev);
2386 rdev->asic->copy = NULL;
2387 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
2388 }
Alex Deucherb70d6bb2010-08-06 21:36:58 -04002389
Alex Deucher724c80e2010-08-27 18:25:25 -04002390 /* allocate wb buffer */
2391 r = radeon_wb_init(rdev);
2392 if (r)
2393 return r;
2394
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002395 /* Enable IRQ */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002396 r = r600_irq_init(rdev);
2397 if (r) {
2398 DRM_ERROR("radeon: IH init failed (%d).\n", r);
2399 radeon_irq_kms_fini(rdev);
2400 return r;
2401 }
2402 r600_irq_set(rdev);
2403
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002404 r = radeon_ring_init(rdev, rdev->cp.ring_size);
2405 if (r)
2406 return r;
2407 r = r600_cp_load_microcode(rdev);
2408 if (r)
2409 return r;
2410 r = r600_cp_resume(rdev);
2411 if (r)
2412 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -04002413
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002414 return 0;
2415}
2416
Dave Airlie28d52042009-09-21 14:33:58 +10002417void r600_vga_set_state(struct radeon_device *rdev, bool state)
2418{
2419 uint32_t temp;
2420
2421 temp = RREG32(CONFIG_CNTL);
2422 if (state == false) {
2423 temp &= ~(1<<0);
2424 temp |= (1<<1);
2425 } else {
2426 temp &= ~(1<<1);
2427 }
2428 WREG32(CONFIG_CNTL, temp);
2429}
2430
Dave Airliefc30b8e2009-09-18 15:19:37 +10002431int r600_resume(struct radeon_device *rdev)
2432{
2433 int r;
2434
Jerome Glisse1a029b72009-10-06 19:04:30 +02002435 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
2436 * posting will perform necessary task to bring back GPU into good
2437 * shape.
2438 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10002439 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002440 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002441
2442 r = r600_startup(rdev);
2443 if (r) {
2444 DRM_ERROR("r600 startup failed on resume\n");
2445 return r;
2446 }
2447
Jerome Glisse62a8ea32009-10-01 18:02:11 +02002448 r = r600_ib_test(rdev);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002449 if (r) {
2450 DRM_ERROR("radeon: failled testing IB (%d).\n", r);
2451 return r;
2452 }
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002453
2454 r = r600_audio_init(rdev);
2455 if (r) {
2456 DRM_ERROR("radeon: audio resume failed\n");
2457 return r;
2458 }
2459
Dave Airliefc30b8e2009-09-18 15:19:37 +10002460 return r;
2461}
2462
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002463int r600_suspend(struct radeon_device *rdev)
2464{
Jerome Glisse4c788672009-11-20 14:29:23 +01002465 int r;
2466
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002467 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002468 /* FIXME: we should wait for ring to be empty */
2469 r600_cp_stop(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +10002470 rdev->cp.ready = false;
Jerome Glisse0c452492010-01-15 14:44:37 +01002471 r600_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002472 radeon_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002473 r600_pcie_gart_disable(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +10002474 /* unpin shaders bo */
Jerome Glisse30d2d9a2010-01-13 10:29:27 +01002475 if (rdev->r600_blit.shader_obj) {
2476 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
2477 if (!r) {
2478 radeon_bo_unpin(rdev->r600_blit.shader_obj);
2479 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
2480 }
2481 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002482 return 0;
2483}
2484
2485/* Plan is to move initialization in that function and use
2486 * helper function so that radeon_device_init pretty much
2487 * do nothing more than calling asic specific function. This
2488 * should also allow to remove a bunch of callback function
2489 * like vram_info.
2490 */
2491int r600_init(struct radeon_device *rdev)
2492{
2493 int r;
2494
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002495 r = radeon_dummy_page_init(rdev);
2496 if (r)
2497 return r;
2498 if (r600_debugfs_mc_info_init(rdev)) {
2499 DRM_ERROR("Failed to register debugfs file for mc !\n");
2500 }
2501 /* This don't do much */
2502 r = radeon_gem_init(rdev);
2503 if (r)
2504 return r;
2505 /* Read BIOS */
2506 if (!radeon_get_bios(rdev)) {
2507 if (ASIC_IS_AVIVO(rdev))
2508 return -EINVAL;
2509 }
2510 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002511 if (!rdev->is_atom_bios) {
2512 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002513 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02002514 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002515 r = radeon_atombios_init(rdev);
2516 if (r)
2517 return r;
2518 /* Post card if necessary */
Dave Airlie72542d72009-12-01 14:06:31 +10002519 if (!r600_card_posted(rdev)) {
2520 if (!rdev->bios) {
2521 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
2522 return -EINVAL;
2523 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002524 DRM_INFO("GPU not posted. posting now...\n");
2525 atom_asic_init(rdev->mode_info.atom_context);
2526 }
2527 /* Initialize scratch registers */
2528 r600_scratch_init(rdev);
2529 /* Initialize surface registers */
2530 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01002531 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02002532 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002533 /* Fence driver */
2534 r = radeon_fence_driver_init(rdev);
2535 if (r)
2536 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002537 if (rdev->flags & RADEON_IS_AGP) {
2538 r = radeon_agp_init(rdev);
2539 if (r)
2540 radeon_agp_disable(rdev);
2541 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002542 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02002543 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002544 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002545 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01002546 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002547 if (r)
2548 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002549
2550 r = radeon_irq_kms_init(rdev);
2551 if (r)
2552 return r;
2553
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002554 rdev->cp.ring_obj = NULL;
2555 r600_ring_init(rdev, 1024 * 1024);
2556
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002557 rdev->ih.ring_obj = NULL;
2558 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002559
Jerome Glisse4aac0472009-09-14 18:29:49 +02002560 r = r600_pcie_gart_init(rdev);
2561 if (r)
2562 return r;
2563
Alex Deucher779720a2009-12-09 19:31:44 -05002564 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002565 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002566 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01002567 dev_err(rdev->dev, "disabling GPU acceleration\n");
2568 r600_cp_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002569 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002570 radeon_wb_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002571 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02002572 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02002573 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002574 }
Jerome Glisse733289c2009-09-16 15:24:21 +02002575 if (rdev->accel_working) {
2576 r = radeon_ib_pool_init(rdev);
2577 if (r) {
Jerome Glissedb963802010-01-17 21:21:56 +01002578 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisse733289c2009-09-16 15:24:21 +02002579 rdev->accel_working = false;
Jerome Glissedb963802010-01-17 21:21:56 +01002580 } else {
2581 r = r600_ib_test(rdev);
2582 if (r) {
2583 dev_err(rdev->dev, "IB test failed (%d).\n", r);
2584 rdev->accel_working = false;
2585 }
Jerome Glisse733289c2009-09-16 15:24:21 +02002586 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002587 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002588
2589 r = r600_audio_init(rdev);
2590 if (r)
2591 return r; /* TODO error handling */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002592 return 0;
2593}
2594
2595void r600_fini(struct radeon_device *rdev)
2596{
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002597 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002598 r600_blit_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002599 r600_cp_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002600 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002601 radeon_wb_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002602 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002603 r600_pcie_gart_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002604 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002605 radeon_gem_fini(rdev);
2606 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01002607 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02002608 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002609 kfree(rdev->bios);
2610 rdev->bios = NULL;
2611 radeon_dummy_page_fini(rdev);
2612}
2613
2614
2615/*
2616 * CS stuff
2617 */
2618void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
2619{
2620 /* FIXME: implement */
2621 radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
2622 radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
2623 radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
2624 radeon_ring_write(rdev, ib->length_dw);
2625}
2626
2627int r600_ib_test(struct radeon_device *rdev)
2628{
2629 struct radeon_ib *ib;
2630 uint32_t scratch;
2631 uint32_t tmp = 0;
2632 unsigned i;
2633 int r;
2634
2635 r = radeon_scratch_get(rdev, &scratch);
2636 if (r) {
2637 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
2638 return r;
2639 }
2640 WREG32(scratch, 0xCAFEDEAD);
2641 r = radeon_ib_get(rdev, &ib);
2642 if (r) {
2643 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
2644 return r;
2645 }
2646 ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
2647 ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2648 ib->ptr[2] = 0xDEADBEEF;
2649 ib->ptr[3] = PACKET2(0);
2650 ib->ptr[4] = PACKET2(0);
2651 ib->ptr[5] = PACKET2(0);
2652 ib->ptr[6] = PACKET2(0);
2653 ib->ptr[7] = PACKET2(0);
2654 ib->ptr[8] = PACKET2(0);
2655 ib->ptr[9] = PACKET2(0);
2656 ib->ptr[10] = PACKET2(0);
2657 ib->ptr[11] = PACKET2(0);
2658 ib->ptr[12] = PACKET2(0);
2659 ib->ptr[13] = PACKET2(0);
2660 ib->ptr[14] = PACKET2(0);
2661 ib->ptr[15] = PACKET2(0);
2662 ib->length_dw = 16;
2663 r = radeon_ib_schedule(rdev, ib);
2664 if (r) {
2665 radeon_scratch_free(rdev, scratch);
2666 radeon_ib_free(rdev, &ib);
2667 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
2668 return r;
2669 }
2670 r = radeon_fence_wait(ib->fence, false);
2671 if (r) {
2672 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
2673 return r;
2674 }
2675 for (i = 0; i < rdev->usec_timeout; i++) {
2676 tmp = RREG32(scratch);
2677 if (tmp == 0xDEADBEEF)
2678 break;
2679 DRM_UDELAY(1);
2680 }
2681 if (i < rdev->usec_timeout) {
2682 DRM_INFO("ib test succeeded in %u usecs\n", i);
2683 } else {
Daniel J Blueman4417d7f2010-09-22 17:57:19 +01002684 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002685 scratch, tmp);
2686 r = -EINVAL;
2687 }
2688 radeon_scratch_free(rdev, scratch);
2689 radeon_ib_free(rdev, &ib);
2690 return r;
2691}
2692
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002693/*
2694 * Interrupts
2695 *
2696 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
2697 * the same as the CP ring buffer, but in reverse. Rather than the CPU
2698 * writing to the ring and the GPU consuming, the GPU writes to the ring
2699 * and host consumes. As the host irq handler processes interrupts, it
2700 * increments the rptr. When the rptr catches up with the wptr, all the
2701 * current interrupts have been processed.
2702 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002703
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002704void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
2705{
2706 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002707
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002708 /* Align ring size */
2709 rb_bufsz = drm_order(ring_size / 4);
2710 ring_size = (1 << rb_bufsz) * 4;
2711 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01002712 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
2713 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002714}
2715
Jerome Glisse0c452492010-01-15 14:44:37 +01002716static int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002717{
2718 int r;
2719
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002720 /* Allocate ring buffer */
2721 if (rdev->ih.ring_obj == NULL) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002722 r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
Alex Deucher268b2512010-11-17 19:00:26 -05002723 PAGE_SIZE, true,
Jerome Glisse4c788672009-11-20 14:29:23 +01002724 RADEON_GEM_DOMAIN_GTT,
2725 &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002726 if (r) {
2727 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
2728 return r;
2729 }
Jerome Glisse4c788672009-11-20 14:29:23 +01002730 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
2731 if (unlikely(r != 0))
2732 return r;
2733 r = radeon_bo_pin(rdev->ih.ring_obj,
2734 RADEON_GEM_DOMAIN_GTT,
2735 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002736 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002737 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002738 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
2739 return r;
2740 }
Jerome Glisse4c788672009-11-20 14:29:23 +01002741 r = radeon_bo_kmap(rdev->ih.ring_obj,
2742 (void **)&rdev->ih.ring);
2743 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002744 if (r) {
2745 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
2746 return r;
2747 }
2748 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002749 return 0;
2750}
2751
2752static void r600_ih_ring_fini(struct radeon_device *rdev)
2753{
Jerome Glisse4c788672009-11-20 14:29:23 +01002754 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002755 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002756 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
2757 if (likely(r == 0)) {
2758 radeon_bo_kunmap(rdev->ih.ring_obj);
2759 radeon_bo_unpin(rdev->ih.ring_obj);
2760 radeon_bo_unreserve(rdev->ih.ring_obj);
2761 }
2762 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002763 rdev->ih.ring = NULL;
2764 rdev->ih.ring_obj = NULL;
2765 }
2766}
2767
Alex Deucher45f9a392010-03-24 13:55:51 -04002768void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002769{
2770
Alex Deucher45f9a392010-03-24 13:55:51 -04002771 if ((rdev->family >= CHIP_RV770) &&
2772 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002773 /* r7xx asics need to soft reset RLC before halting */
2774 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
2775 RREG32(SRBM_SOFT_RESET);
2776 udelay(15000);
2777 WREG32(SRBM_SOFT_RESET, 0);
2778 RREG32(SRBM_SOFT_RESET);
2779 }
2780
2781 WREG32(RLC_CNTL, 0);
2782}
2783
2784static void r600_rlc_start(struct radeon_device *rdev)
2785{
2786 WREG32(RLC_CNTL, RLC_ENABLE);
2787}
2788
2789static int r600_rlc_init(struct radeon_device *rdev)
2790{
2791 u32 i;
2792 const __be32 *fw_data;
2793
2794 if (!rdev->rlc_fw)
2795 return -EINVAL;
2796
2797 r600_rlc_stop(rdev);
2798
2799 WREG32(RLC_HB_BASE, 0);
2800 WREG32(RLC_HB_CNTL, 0);
2801 WREG32(RLC_HB_RPTR, 0);
2802 WREG32(RLC_HB_WPTR, 0);
2803 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
2804 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
2805 WREG32(RLC_MC_CNTL, 0);
2806 WREG32(RLC_UCODE_CNTL, 0);
2807
2808 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucher45f9a392010-03-24 13:55:51 -04002809 if (rdev->family >= CHIP_CEDAR) {
2810 for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
2811 WREG32(RLC_UCODE_ADDR, i);
2812 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2813 }
2814 } else if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002815 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
2816 WREG32(RLC_UCODE_ADDR, i);
2817 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2818 }
2819 } else {
2820 for (i = 0; i < RLC_UCODE_SIZE; i++) {
2821 WREG32(RLC_UCODE_ADDR, i);
2822 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2823 }
2824 }
2825 WREG32(RLC_UCODE_ADDR, 0);
2826
2827 r600_rlc_start(rdev);
2828
2829 return 0;
2830}
2831
2832static void r600_enable_interrupts(struct radeon_device *rdev)
2833{
2834 u32 ih_cntl = RREG32(IH_CNTL);
2835 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
2836
2837 ih_cntl |= ENABLE_INTR;
2838 ih_rb_cntl |= IH_RB_ENABLE;
2839 WREG32(IH_CNTL, ih_cntl);
2840 WREG32(IH_RB_CNTL, ih_rb_cntl);
2841 rdev->ih.enabled = true;
2842}
2843
Alex Deucher45f9a392010-03-24 13:55:51 -04002844void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002845{
2846 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
2847 u32 ih_cntl = RREG32(IH_CNTL);
2848
2849 ih_rb_cntl &= ~IH_RB_ENABLE;
2850 ih_cntl &= ~ENABLE_INTR;
2851 WREG32(IH_RB_CNTL, ih_rb_cntl);
2852 WREG32(IH_CNTL, ih_cntl);
2853 /* set rptr, wptr to 0 */
2854 WREG32(IH_RB_RPTR, 0);
2855 WREG32(IH_RB_WPTR, 0);
2856 rdev->ih.enabled = false;
2857 rdev->ih.wptr = 0;
2858 rdev->ih.rptr = 0;
2859}
2860
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002861static void r600_disable_interrupt_state(struct radeon_device *rdev)
2862{
2863 u32 tmp;
2864
Alex Deucher3555e532010-10-08 12:09:12 -04002865 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002866 WREG32(GRBM_INT_CNTL, 0);
2867 WREG32(DxMODE_INT_MASK, 0);
2868 if (ASIC_IS_DCE3(rdev)) {
2869 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
2870 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
2871 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2872 WREG32(DC_HPD1_INT_CONTROL, tmp);
2873 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2874 WREG32(DC_HPD2_INT_CONTROL, tmp);
2875 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2876 WREG32(DC_HPD3_INT_CONTROL, tmp);
2877 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2878 WREG32(DC_HPD4_INT_CONTROL, tmp);
2879 if (ASIC_IS_DCE32(rdev)) {
2880 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002881 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002882 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002883 WREG32(DC_HPD6_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002884 }
2885 } else {
2886 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
2887 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
2888 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002889 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002890 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002891 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002892 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002893 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002894 }
2895}
2896
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002897int r600_irq_init(struct radeon_device *rdev)
2898{
2899 int ret = 0;
2900 int rb_bufsz;
2901 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
2902
2903 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01002904 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002905 if (ret)
2906 return ret;
2907
2908 /* disable irqs */
2909 r600_disable_interrupts(rdev);
2910
2911 /* init rlc */
2912 ret = r600_rlc_init(rdev);
2913 if (ret) {
2914 r600_ih_ring_fini(rdev);
2915 return ret;
2916 }
2917
2918 /* setup interrupt control */
2919 /* set dummy read address to ring address */
2920 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
2921 interrupt_cntl = RREG32(INTERRUPT_CNTL);
2922 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
2923 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
2924 */
2925 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
2926 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
2927 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
2928 WREG32(INTERRUPT_CNTL, interrupt_cntl);
2929
2930 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
2931 rb_bufsz = drm_order(rdev->ih.ring_size / 4);
2932
2933 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
2934 IH_WPTR_OVERFLOW_CLEAR |
2935 (rb_bufsz << 1));
Alex Deucher724c80e2010-08-27 18:25:25 -04002936
2937 if (rdev->wb.enabled)
2938 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
2939
2940 /* set the writeback address whether it's enabled or not */
2941 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
2942 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002943
2944 WREG32(IH_RB_CNTL, ih_rb_cntl);
2945
2946 /* set rptr, wptr to 0 */
2947 WREG32(IH_RB_RPTR, 0);
2948 WREG32(IH_RB_WPTR, 0);
2949
2950 /* Default settings for IH_CNTL (disabled at first) */
2951 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
2952 /* RPTR_REARM only works if msi's are enabled */
2953 if (rdev->msi_enabled)
2954 ih_cntl |= RPTR_REARM;
2955
2956#ifdef __BIG_ENDIAN
2957 ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
2958#endif
2959 WREG32(IH_CNTL, ih_cntl);
2960
2961 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04002962 if (rdev->family >= CHIP_CEDAR)
2963 evergreen_disable_interrupt_state(rdev);
2964 else
2965 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002966
2967 /* enable irqs */
2968 r600_enable_interrupts(rdev);
2969
2970 return ret;
2971}
2972
Jerome Glisse0c452492010-01-15 14:44:37 +01002973void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002974{
Alex Deucher45f9a392010-03-24 13:55:51 -04002975 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002976 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01002977}
2978
2979void r600_irq_fini(struct radeon_device *rdev)
2980{
2981 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002982 r600_ih_ring_fini(rdev);
2983}
2984
2985int r600_irq_set(struct radeon_device *rdev)
2986{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002987 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
2988 u32 mode_int = 0;
2989 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Alex Deucher2031f772010-04-22 12:52:11 -04002990 u32 grbm_int_cntl = 0;
Christian Koenigf2594932010-04-10 03:13:16 +02002991 u32 hdmi1, hdmi2;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002992
Jerome Glisse003e69f2010-01-07 15:39:14 +01002993 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00002994 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +01002995 return -EINVAL;
2996 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002997 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01002998 if (!rdev->ih.enabled) {
2999 r600_disable_interrupts(rdev);
3000 /* force the active interrupt state to all disabled */
3001 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003002 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003003 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003004
Christian Koenigf2594932010-04-10 03:13:16 +02003005 hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003006 if (ASIC_IS_DCE3(rdev)) {
Christian Koenigf2594932010-04-10 03:13:16 +02003007 hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003008 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3009 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3010 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3011 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
3012 if (ASIC_IS_DCE32(rdev)) {
3013 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
3014 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
3015 }
3016 } else {
Christian Koenigf2594932010-04-10 03:13:16 +02003017 hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003018 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3019 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3020 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3021 }
3022
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003023 if (rdev->irq.sw_int) {
3024 DRM_DEBUG("r600_irq_set: sw int\n");
3025 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04003026 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003027 }
3028 if (rdev->irq.crtc_vblank_int[0]) {
3029 DRM_DEBUG("r600_irq_set: vblank 0\n");
3030 mode_int |= D1MODE_VBLANK_INT_MASK;
3031 }
3032 if (rdev->irq.crtc_vblank_int[1]) {
3033 DRM_DEBUG("r600_irq_set: vblank 1\n");
3034 mode_int |= D2MODE_VBLANK_INT_MASK;
3035 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003036 if (rdev->irq.hpd[0]) {
3037 DRM_DEBUG("r600_irq_set: hpd 1\n");
3038 hpd1 |= DC_HPDx_INT_EN;
3039 }
3040 if (rdev->irq.hpd[1]) {
3041 DRM_DEBUG("r600_irq_set: hpd 2\n");
3042 hpd2 |= DC_HPDx_INT_EN;
3043 }
3044 if (rdev->irq.hpd[2]) {
3045 DRM_DEBUG("r600_irq_set: hpd 3\n");
3046 hpd3 |= DC_HPDx_INT_EN;
3047 }
3048 if (rdev->irq.hpd[3]) {
3049 DRM_DEBUG("r600_irq_set: hpd 4\n");
3050 hpd4 |= DC_HPDx_INT_EN;
3051 }
3052 if (rdev->irq.hpd[4]) {
3053 DRM_DEBUG("r600_irq_set: hpd 5\n");
3054 hpd5 |= DC_HPDx_INT_EN;
3055 }
3056 if (rdev->irq.hpd[5]) {
3057 DRM_DEBUG("r600_irq_set: hpd 6\n");
3058 hpd6 |= DC_HPDx_INT_EN;
3059 }
Christian Koenigf2594932010-04-10 03:13:16 +02003060 if (rdev->irq.hdmi[0]) {
3061 DRM_DEBUG("r600_irq_set: hdmi 1\n");
3062 hdmi1 |= R600_HDMI_INT_EN;
3063 }
3064 if (rdev->irq.hdmi[1]) {
3065 DRM_DEBUG("r600_irq_set: hdmi 2\n");
3066 hdmi2 |= R600_HDMI_INT_EN;
3067 }
Alex Deucher2031f772010-04-22 12:52:11 -04003068 if (rdev->irq.gui_idle) {
3069 DRM_DEBUG("gui idle\n");
3070 grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
3071 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003072
3073 WREG32(CP_INT_CNTL, cp_int_cntl);
3074 WREG32(DxMODE_INT_MASK, mode_int);
Alex Deucher2031f772010-04-22 12:52:11 -04003075 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Christian Koenigf2594932010-04-10 03:13:16 +02003076 WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003077 if (ASIC_IS_DCE3(rdev)) {
Christian Koenigf2594932010-04-10 03:13:16 +02003078 WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003079 WREG32(DC_HPD1_INT_CONTROL, hpd1);
3080 WREG32(DC_HPD2_INT_CONTROL, hpd2);
3081 WREG32(DC_HPD3_INT_CONTROL, hpd3);
3082 WREG32(DC_HPD4_INT_CONTROL, hpd4);
3083 if (ASIC_IS_DCE32(rdev)) {
3084 WREG32(DC_HPD5_INT_CONTROL, hpd5);
3085 WREG32(DC_HPD6_INT_CONTROL, hpd6);
3086 }
3087 } else {
Christian Koenigf2594932010-04-10 03:13:16 +02003088 WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003089 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
3090 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
3091 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
3092 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003093
3094 return 0;
3095}
3096
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003097static inline void r600_irq_ack(struct radeon_device *rdev,
3098 u32 *disp_int,
3099 u32 *disp_int_cont,
3100 u32 *disp_int_cont2)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003101{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003102 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003103
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003104 if (ASIC_IS_DCE3(rdev)) {
3105 *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
3106 *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
3107 *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
3108 } else {
3109 *disp_int = RREG32(DISP_INTERRUPT_STATUS);
3110 *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
3111 *disp_int_cont2 = 0;
3112 }
3113
3114 if (*disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003115 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003116 if (*disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003117 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003118 if (*disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003119 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003120 if (*disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003121 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003122 if (*disp_int & DC_HPD1_INTERRUPT) {
3123 if (ASIC_IS_DCE3(rdev)) {
3124 tmp = RREG32(DC_HPD1_INT_CONTROL);
3125 tmp |= DC_HPDx_INT_ACK;
3126 WREG32(DC_HPD1_INT_CONTROL, tmp);
3127 } else {
3128 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
3129 tmp |= DC_HPDx_INT_ACK;
3130 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3131 }
3132 }
3133 if (*disp_int & DC_HPD2_INTERRUPT) {
3134 if (ASIC_IS_DCE3(rdev)) {
3135 tmp = RREG32(DC_HPD2_INT_CONTROL);
3136 tmp |= DC_HPDx_INT_ACK;
3137 WREG32(DC_HPD2_INT_CONTROL, tmp);
3138 } else {
3139 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
3140 tmp |= DC_HPDx_INT_ACK;
3141 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3142 }
3143 }
3144 if (*disp_int_cont & DC_HPD3_INTERRUPT) {
3145 if (ASIC_IS_DCE3(rdev)) {
3146 tmp = RREG32(DC_HPD3_INT_CONTROL);
3147 tmp |= DC_HPDx_INT_ACK;
3148 WREG32(DC_HPD3_INT_CONTROL, tmp);
3149 } else {
3150 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
3151 tmp |= DC_HPDx_INT_ACK;
3152 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3153 }
3154 }
3155 if (*disp_int_cont & DC_HPD4_INTERRUPT) {
3156 tmp = RREG32(DC_HPD4_INT_CONTROL);
3157 tmp |= DC_HPDx_INT_ACK;
3158 WREG32(DC_HPD4_INT_CONTROL, tmp);
3159 }
3160 if (ASIC_IS_DCE32(rdev)) {
3161 if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
3162 tmp = RREG32(DC_HPD5_INT_CONTROL);
3163 tmp |= DC_HPDx_INT_ACK;
3164 WREG32(DC_HPD5_INT_CONTROL, tmp);
3165 }
3166 if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
3167 tmp = RREG32(DC_HPD5_INT_CONTROL);
3168 tmp |= DC_HPDx_INT_ACK;
3169 WREG32(DC_HPD6_INT_CONTROL, tmp);
3170 }
3171 }
Christian Koenigf2594932010-04-10 03:13:16 +02003172 if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
3173 WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
3174 }
3175 if (ASIC_IS_DCE3(rdev)) {
3176 if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
3177 WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
3178 }
3179 } else {
3180 if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
3181 WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
3182 }
3183 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003184}
3185
3186void r600_irq_disable(struct radeon_device *rdev)
3187{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003188 u32 disp_int, disp_int_cont, disp_int_cont2;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003189
3190 r600_disable_interrupts(rdev);
3191 /* Wait and acknowledge irq */
3192 mdelay(1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003193 r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
3194 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003195}
3196
3197static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
3198{
3199 u32 wptr, tmp;
3200
Alex Deucher724c80e2010-08-27 18:25:25 -04003201 if (rdev->wb.enabled)
3202 wptr = rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4];
3203 else
3204 wptr = RREG32(IH_RB_WPTR);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003205
3206 if (wptr & RB_OVERFLOW) {
Jerome Glisse7924e5e2010-01-15 14:44:39 +01003207 /* When a ring buffer overflow happen start parsing interrupt
3208 * from the last not overwritten vector (wptr + 16). Hopefully
3209 * this should allow us to catchup.
3210 */
3211 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
3212 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
3213 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003214 tmp = RREG32(IH_RB_CNTL);
3215 tmp |= IH_WPTR_OVERFLOW_CLEAR;
3216 WREG32(IH_RB_CNTL, tmp);
3217 }
Jerome Glisse0c452492010-01-15 14:44:37 +01003218 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003219}
3220
3221/* r600 IV Ring
3222 * Each IV ring entry is 128 bits:
3223 * [7:0] - interrupt source id
3224 * [31:8] - reserved
3225 * [59:32] - interrupt source data
3226 * [127:60] - reserved
3227 *
3228 * The basic interrupt vector entries
3229 * are decoded as follows:
3230 * src_id src_data description
3231 * 1 0 D1 Vblank
3232 * 1 1 D1 Vline
3233 * 5 0 D2 Vblank
3234 * 5 1 D2 Vline
3235 * 19 0 FP Hot plug detection A
3236 * 19 1 FP Hot plug detection B
3237 * 19 2 DAC A auto-detection
3238 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02003239 * 21 4 HDMI block A
3240 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003241 * 176 - CP_INT RB
3242 * 177 - CP_INT IB1
3243 * 178 - CP_INT IB2
3244 * 181 - EOP Interrupt
3245 * 233 - GUI Idle
3246 *
3247 * Note, these are based on r600 and may need to be
3248 * adjusted or added to on newer asics
3249 */
3250
3251int r600_irq_process(struct radeon_device *rdev)
3252{
3253 u32 wptr = r600_get_ih_wptr(rdev);
3254 u32 rptr = rdev->ih.rptr;
3255 u32 src_id, src_data;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003256 u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003257 unsigned long flags;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003258 bool queue_hotplug = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003259
3260 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003261 if (!rdev->ih.enabled)
3262 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003263
3264 spin_lock_irqsave(&rdev->ih.lock, flags);
3265
3266 if (rptr == wptr) {
3267 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3268 return IRQ_NONE;
3269 }
3270 if (rdev->shutdown) {
3271 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3272 return IRQ_NONE;
3273 }
3274
3275restart_ih:
3276 /* display interrupts */
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003277 r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003278
3279 rdev->ih.wptr = wptr;
3280 while (rptr != wptr) {
3281 /* wptr/rptr are in bytes! */
3282 ring_index = rptr / 4;
3283 src_id = rdev->ih.ring[ring_index] & 0xff;
3284 src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
3285
3286 switch (src_id) {
3287 case 1: /* D1 vblank/vline */
3288 switch (src_data) {
3289 case 0: /* D1 vblank */
3290 if (disp_int & LB_D1_VBLANK_INTERRUPT) {
3291 drm_handle_vblank(rdev->ddev, 0);
Rafał Miłecki839461d2010-03-02 22:06:51 +01003292 rdev->pm.vblank_sync = true;
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01003293 wake_up(&rdev->irq.vblank_queue);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003294 disp_int &= ~LB_D1_VBLANK_INTERRUPT;
3295 DRM_DEBUG("IH: D1 vblank\n");
3296 }
3297 break;
3298 case 1: /* D1 vline */
3299 if (disp_int & LB_D1_VLINE_INTERRUPT) {
3300 disp_int &= ~LB_D1_VLINE_INTERRUPT;
3301 DRM_DEBUG("IH: D1 vline\n");
3302 }
3303 break;
3304 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003305 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003306 break;
3307 }
3308 break;
3309 case 5: /* D2 vblank/vline */
3310 switch (src_data) {
3311 case 0: /* D2 vblank */
3312 if (disp_int & LB_D2_VBLANK_INTERRUPT) {
3313 drm_handle_vblank(rdev->ddev, 1);
Rafał Miłecki839461d2010-03-02 22:06:51 +01003314 rdev->pm.vblank_sync = true;
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01003315 wake_up(&rdev->irq.vblank_queue);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003316 disp_int &= ~LB_D2_VBLANK_INTERRUPT;
3317 DRM_DEBUG("IH: D2 vblank\n");
3318 }
3319 break;
3320 case 1: /* D1 vline */
3321 if (disp_int & LB_D2_VLINE_INTERRUPT) {
3322 disp_int &= ~LB_D2_VLINE_INTERRUPT;
3323 DRM_DEBUG("IH: D2 vline\n");
3324 }
3325 break;
3326 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003327 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003328 break;
3329 }
3330 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003331 case 19: /* HPD/DAC hotplug */
3332 switch (src_data) {
3333 case 0:
3334 if (disp_int & DC_HPD1_INTERRUPT) {
3335 disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003336 queue_hotplug = true;
3337 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003338 }
3339 break;
3340 case 1:
3341 if (disp_int & DC_HPD2_INTERRUPT) {
3342 disp_int &= ~DC_HPD2_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003343 queue_hotplug = true;
3344 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003345 }
3346 break;
3347 case 4:
3348 if (disp_int_cont & DC_HPD3_INTERRUPT) {
3349 disp_int_cont &= ~DC_HPD3_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003350 queue_hotplug = true;
3351 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003352 }
3353 break;
3354 case 5:
3355 if (disp_int_cont & DC_HPD4_INTERRUPT) {
3356 disp_int_cont &= ~DC_HPD4_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003357 queue_hotplug = true;
3358 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003359 }
3360 break;
3361 case 10:
3362 if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deucher5898b1f2010-03-24 13:57:29 -04003363 disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003364 queue_hotplug = true;
3365 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003366 }
3367 break;
3368 case 12:
3369 if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
Alex Deucher5898b1f2010-03-24 13:57:29 -04003370 disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003371 queue_hotplug = true;
3372 DRM_DEBUG("IH: HPD6\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003373 }
3374 break;
3375 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003376 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003377 break;
3378 }
3379 break;
Christian Koenigf2594932010-04-10 03:13:16 +02003380 case 21: /* HDMI */
3381 DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
3382 r600_audio_schedule_polling(rdev);
3383 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003384 case 176: /* CP_INT in ring buffer */
3385 case 177: /* CP_INT in IB1 */
3386 case 178: /* CP_INT in IB2 */
3387 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
3388 radeon_fence_process(rdev);
3389 break;
3390 case 181: /* CP EOP event */
3391 DRM_DEBUG("IH: CP EOP\n");
Alex Deucherd0f8a852010-09-04 05:04:34 -04003392 radeon_fence_process(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003393 break;
Alex Deucher2031f772010-04-22 12:52:11 -04003394 case 233: /* GUI IDLE */
3395 DRM_DEBUG("IH: CP EOP\n");
3396 rdev->pm.gui_idle = true;
3397 wake_up(&rdev->irq.idle_queue);
3398 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003399 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003400 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003401 break;
3402 }
3403
3404 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01003405 rptr += 16;
3406 rptr &= rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003407 }
3408 /* make sure wptr hasn't changed while processing */
3409 wptr = r600_get_ih_wptr(rdev);
3410 if (wptr != rdev->ih.wptr)
3411 goto restart_ih;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003412 if (queue_hotplug)
3413 queue_work(rdev->wq, &rdev->hotplug_work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003414 rdev->ih.rptr = rptr;
3415 WREG32(IH_RB_RPTR, rdev->ih.rptr);
3416 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3417 return IRQ_HANDLED;
3418}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003419
3420/*
3421 * Debugfs info
3422 */
3423#if defined(CONFIG_DEBUG_FS)
3424
3425static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
3426{
3427 struct drm_info_node *node = (struct drm_info_node *) m->private;
3428 struct drm_device *dev = node->minor->dev;
3429 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003430 unsigned count, i, j;
3431
3432 radeon_ring_free_size(rdev);
Rafał Miłeckid6840762009-11-10 22:26:21 +01003433 count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003434 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
Rafał Miłeckid6840762009-11-10 22:26:21 +01003435 seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
3436 seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
3437 seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
3438 seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003439 seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
3440 seq_printf(m, "%u dwords in ring\n", count);
Rafał Miłeckid6840762009-11-10 22:26:21 +01003441 i = rdev->cp.rptr;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003442 for (j = 0; j <= count; j++) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003443 seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
Rafał Miłeckid6840762009-11-10 22:26:21 +01003444 i = (i + 1) & rdev->cp.ptr_mask;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003445 }
3446 return 0;
3447}
3448
3449static int r600_debugfs_mc_info(struct seq_file *m, void *data)
3450{
3451 struct drm_info_node *node = (struct drm_info_node *) m->private;
3452 struct drm_device *dev = node->minor->dev;
3453 struct radeon_device *rdev = dev->dev_private;
3454
3455 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
3456 DREG32_SYS(m, rdev, VM_L2_STATUS);
3457 return 0;
3458}
3459
3460static struct drm_info_list r600_mc_info_list[] = {
3461 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
3462 {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
3463};
3464#endif
3465
3466int r600_debugfs_mc_info_init(struct radeon_device *rdev)
3467{
3468#if defined(CONFIG_DEBUG_FS)
3469 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
3470#else
3471 return 0;
3472#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003473}
Jerome Glisse062b3892010-02-04 20:36:39 +01003474
3475/**
3476 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
3477 * rdev: radeon device structure
3478 * bo: buffer object struct which userspace is waiting for idle
3479 *
3480 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
3481 * through ring buffer, this leads to corruption in rendering, see
3482 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
3483 * directly perform HDP flush by writing register through MMIO.
3484 */
3485void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
3486{
Alex Deucher812d0462010-07-26 18:51:53 -04003487 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
3488 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
3489 */
Alex Deuchere4884592010-09-27 10:57:10 -04003490 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
3491 rdev->vram_scratch.ptr) {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04003492 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -04003493 u32 tmp;
3494
3495 WREG32(HDP_DEBUG1, 0);
3496 tmp = readl((void __iomem *)ptr);
3497 } else
3498 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Jerome Glisse062b3892010-02-04 20:36:39 +01003499}