blob: 8218312071801bcafe3031fd308d70edd3bbd870 [file] [log] [blame]
Vladimir Barinov310355c2008-02-18 11:40:22 +01001/*
2 * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
3 *
Vladimir Barinovd6b52032008-09-29 23:14:11 +04004 * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
Vladimir Barinov310355c2008-02-18 11:40:22 +01005 * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/init.h>
13#include <linux/module.h>
14#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Vladimir Barinov310355c2008-02-18 11:40:22 +010016#include <linux/delay.h>
17#include <linux/io.h>
18#include <linux/clk.h>
Hebbar, Gururaja896f66b2012-08-27 18:56:41 +053019#include <linux/platform_data/davinci_asp.h>
Vladimir Barinov310355c2008-02-18 11:40:22 +010020
21#include <sound/core.h>
22#include <sound/pcm.h>
23#include <sound/pcm_params.h>
24#include <sound/initval.h>
25#include <sound/soc.h>
26
27#include "davinci-pcm.h"
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +020028#include "davinci-i2s.h"
Vladimir Barinov310355c2008-02-18 11:40:22 +010029
David Brownella62114c2009-05-14 12:47:42 -070030
31/*
32 * NOTE: terminology here is confusing.
33 *
34 * - This driver supports the "Audio Serial Port" (ASP),
35 * found on dm6446, dm355, and other DaVinci chips.
36 *
37 * - But it labels it a "Multi-channel Buffered Serial Port"
38 * (McBSP) as on older chips like the dm642 ... which was
39 * backward-compatible, possibly explaining that confusion.
40 *
41 * - OMAP chips have a controller called McBSP, which is
42 * incompatible with the DaVinci flavor of McBSP.
43 *
44 * - Newer DaVinci chips have a controller called McASP,
45 * incompatible with ASP and with either McBSP.
46 *
47 * In short: this uses ASP to implement I2S, not McBSP.
48 * And it won't be the only DaVinci implemention of I2S.
49 */
Vladimir Barinov310355c2008-02-18 11:40:22 +010050#define DAVINCI_MCBSP_DRR_REG 0x00
51#define DAVINCI_MCBSP_DXR_REG 0x04
52#define DAVINCI_MCBSP_SPCR_REG 0x08
53#define DAVINCI_MCBSP_RCR_REG 0x0c
54#define DAVINCI_MCBSP_XCR_REG 0x10
55#define DAVINCI_MCBSP_SRGR_REG 0x14
56#define DAVINCI_MCBSP_PCR_REG 0x24
57
58#define DAVINCI_MCBSP_SPCR_RRST (1 << 0)
59#define DAVINCI_MCBSP_SPCR_RINTM(v) ((v) << 4)
60#define DAVINCI_MCBSP_SPCR_XRST (1 << 16)
61#define DAVINCI_MCBSP_SPCR_XINTM(v) ((v) << 20)
62#define DAVINCI_MCBSP_SPCR_GRST (1 << 22)
63#define DAVINCI_MCBSP_SPCR_FRST (1 << 23)
64#define DAVINCI_MCBSP_SPCR_FREE (1 << 25)
65
66#define DAVINCI_MCBSP_RCR_RWDLEN1(v) ((v) << 5)
67#define DAVINCI_MCBSP_RCR_RFRLEN1(v) ((v) << 8)
68#define DAVINCI_MCBSP_RCR_RDATDLY(v) ((v) << 16)
Troy Kiskyf5cfa952009-07-04 19:29:57 -070069#define DAVINCI_MCBSP_RCR_RFIG (1 << 18)
Vladimir Barinov310355c2008-02-18 11:40:22 +010070#define DAVINCI_MCBSP_RCR_RWDLEN2(v) ((v) << 21)
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +020071#define DAVINCI_MCBSP_RCR_RFRLEN2(v) ((v) << 24)
72#define DAVINCI_MCBSP_RCR_RPHASE BIT(31)
Vladimir Barinov310355c2008-02-18 11:40:22 +010073
74#define DAVINCI_MCBSP_XCR_XWDLEN1(v) ((v) << 5)
75#define DAVINCI_MCBSP_XCR_XFRLEN1(v) ((v) << 8)
76#define DAVINCI_MCBSP_XCR_XDATDLY(v) ((v) << 16)
77#define DAVINCI_MCBSP_XCR_XFIG (1 << 18)
78#define DAVINCI_MCBSP_XCR_XWDLEN2(v) ((v) << 21)
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +020079#define DAVINCI_MCBSP_XCR_XFRLEN2(v) ((v) << 24)
80#define DAVINCI_MCBSP_XCR_XPHASE BIT(31)
Vladimir Barinov310355c2008-02-18 11:40:22 +010081
82#define DAVINCI_MCBSP_SRGR_FWID(v) ((v) << 8)
83#define DAVINCI_MCBSP_SRGR_FPER(v) ((v) << 16)
84#define DAVINCI_MCBSP_SRGR_FSGM (1 << 28)
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +020085#define DAVINCI_MCBSP_SRGR_CLKSM BIT(29)
Vladimir Barinov310355c2008-02-18 11:40:22 +010086
87#define DAVINCI_MCBSP_PCR_CLKRP (1 << 0)
88#define DAVINCI_MCBSP_PCR_CLKXP (1 << 1)
89#define DAVINCI_MCBSP_PCR_FSRP (1 << 2)
90#define DAVINCI_MCBSP_PCR_FSXP (1 << 3)
Hugo Villeneuveb402dff2008-11-08 13:26:09 -050091#define DAVINCI_MCBSP_PCR_SCLKME (1 << 7)
Vladimir Barinov310355c2008-02-18 11:40:22 +010092#define DAVINCI_MCBSP_PCR_CLKRM (1 << 8)
93#define DAVINCI_MCBSP_PCR_CLKXM (1 << 9)
94#define DAVINCI_MCBSP_PCR_FSRM (1 << 10)
95#define DAVINCI_MCBSP_PCR_FSXM (1 << 11)
96
Vladimir Barinov310355c2008-02-18 11:40:22 +010097enum {
98 DAVINCI_MCBSP_WORD_8 = 0,
99 DAVINCI_MCBSP_WORD_12,
100 DAVINCI_MCBSP_WORD_16,
101 DAVINCI_MCBSP_WORD_20,
102 DAVINCI_MCBSP_WORD_24,
103 DAVINCI_MCBSP_WORD_32,
104};
105
Troy Kisky0d6c9772009-11-18 17:49:51 -0700106static const unsigned char data_type[SNDRV_PCM_FORMAT_S32_LE + 1] = {
107 [SNDRV_PCM_FORMAT_S8] = 1,
108 [SNDRV_PCM_FORMAT_S16_LE] = 2,
109 [SNDRV_PCM_FORMAT_S32_LE] = 4,
110};
111
112static const unsigned char asp_word_length[SNDRV_PCM_FORMAT_S32_LE + 1] = {
113 [SNDRV_PCM_FORMAT_S8] = DAVINCI_MCBSP_WORD_8,
114 [SNDRV_PCM_FORMAT_S16_LE] = DAVINCI_MCBSP_WORD_16,
115 [SNDRV_PCM_FORMAT_S32_LE] = DAVINCI_MCBSP_WORD_32,
116};
117
118static const unsigned char double_fmt[SNDRV_PCM_FORMAT_S32_LE + 1] = {
119 [SNDRV_PCM_FORMAT_S8] = SNDRV_PCM_FORMAT_S16_LE,
120 [SNDRV_PCM_FORMAT_S16_LE] = SNDRV_PCM_FORMAT_S32_LE,
121};
122
Vladimir Barinov310355c2008-02-18 11:40:22 +0100123struct davinci_mcbsp_dev {
Raffaele Recalcatiec637552010-07-06 10:39:03 +0200124 struct device *dev;
Troy Kisky92e2a6f2009-09-11 14:29:03 -0700125 struct davinci_pcm_dma_params dma_params[2];
Vladimir Barinov310355c2008-02-18 11:40:22 +0100126 void __iomem *base;
Troy Kiskyf5cfa952009-07-04 19:29:57 -0700127#define MOD_DSP_A 0
128#define MOD_DSP_B 1
129 int mode;
Troy Kiskyc392bec2009-07-04 19:29:52 -0700130 u32 pcr;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100131 struct clk *clk;
Troy Kisky0d6c9772009-11-18 17:49:51 -0700132 /*
133 * Combining both channels into 1 element will at least double the
134 * amount of time between servicing the dma channel, increase
135 * effiency, and reduce the chance of overrun/underrun. But,
136 * it will result in the left & right channels being swapped.
137 *
138 * If relabeling the left and right channels is not possible,
139 * you may want to let the codec know to swap them back.
140 *
141 * It may allow x10 the amount of time to service dma requests,
142 * if the codec is master and is using an unnecessarily fast bit clock
143 * (ie. tlvaic23b), independent of the sample rate. So, having an
144 * entire frame at once means it can be serviced at the sample rate
145 * instead of the bit clock rate.
146 *
147 * In the now unlikely case that an underrun still
148 * occurs, both the left and right samples will be repeated
149 * so that no pops are heard, and the left and right channels
150 * won't end up being swapped because of the underrun.
151 */
152 unsigned enable_channel_combine:1;
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200153
154 unsigned int fmt;
155 int clk_div;
Raffaele Recalcatiec637552010-07-06 10:39:03 +0200156 int clk_input_pin;
Raffaele Recalcatid9823ed92010-07-06 10:39:04 +0200157 bool i2s_accurate_sck;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100158};
159
160static inline void davinci_mcbsp_write_reg(struct davinci_mcbsp_dev *dev,
161 int reg, u32 val)
162{
163 __raw_writel(val, dev->base + reg);
164}
165
166static inline u32 davinci_mcbsp_read_reg(struct davinci_mcbsp_dev *dev, int reg)
167{
168 return __raw_readl(dev->base + reg);
169}
170
Troy Kiskyc392bec2009-07-04 19:29:52 -0700171static void toggle_clock(struct davinci_mcbsp_dev *dev, int playback)
172{
173 u32 m = playback ? DAVINCI_MCBSP_PCR_CLKXP : DAVINCI_MCBSP_PCR_CLKRP;
174 /* The clock needs to toggle to complete reset.
175 * So, fake it by toggling the clk polarity.
176 */
177 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr ^ m);
178 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr);
179}
180
Troy Kiskyf9af37c2009-07-04 19:29:53 -0700181static void davinci_mcbsp_start(struct davinci_mcbsp_dev *dev,
182 struct snd_pcm_substream *substream)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100183{
184 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000185 struct snd_soc_platform *platform = rtd->platform;
Troy Kiskyc392bec2009-07-04 19:29:52 -0700186 int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Troy Kisky35cf6352009-07-04 19:29:51 -0700187 u32 spcr;
Troy Kiskyc392bec2009-07-04 19:29:52 -0700188 u32 mask = playback ? DAVINCI_MCBSP_SPCR_XRST : DAVINCI_MCBSP_SPCR_RRST;
Troy Kisky35cf6352009-07-04 19:29:51 -0700189 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
Troy Kiskyc392bec2009-07-04 19:29:52 -0700190 if (spcr & mask) {
191 /* start off disabled */
192 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG,
193 spcr & ~mask);
194 toggle_clock(dev, playback);
195 }
Troy Kisky1bef4492009-07-04 19:29:55 -0700196 if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM |
197 DAVINCI_MCBSP_PCR_CLKXM | DAVINCI_MCBSP_PCR_CLKRM)) {
198 /* Start the sample generator */
199 spcr |= DAVINCI_MCBSP_SPCR_GRST;
200 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
201 }
Vladimir Barinov310355c2008-02-18 11:40:22 +0100202
Troy Kisky1bef4492009-07-04 19:29:55 -0700203 if (playback) {
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530204 /* Stop the DMA to avoid data loss */
205 /* while the transmitter is out of reset to handle XSYNCERR */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000206 if (platform->driver->ops->trigger) {
207 int ret = platform->driver->ops->trigger(substream,
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530208 SNDRV_PCM_TRIGGER_STOP);
209 if (ret < 0)
210 printk(KERN_DEBUG "Playback DMA stop failed\n");
211 }
212
213 /* Enable the transmitter */
Troy Kisky35cf6352009-07-04 19:29:51 -0700214 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
215 spcr |= DAVINCI_MCBSP_SPCR_XRST;
216 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530217
218 /* wait for any unexpected frame sync error to occur */
219 udelay(100);
220
221 /* Disable the transmitter to clear any outstanding XSYNCERR */
Troy Kisky35cf6352009-07-04 19:29:51 -0700222 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
223 spcr &= ~DAVINCI_MCBSP_SPCR_XRST;
224 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Troy Kiskyc392bec2009-07-04 19:29:52 -0700225 toggle_clock(dev, playback);
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530226
227 /* Restart the DMA */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000228 if (platform->driver->ops->trigger) {
229 int ret = platform->driver->ops->trigger(substream,
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530230 SNDRV_PCM_TRIGGER_START);
231 if (ret < 0)
232 printk(KERN_DEBUG "Playback DMA start failed\n");
233 }
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530234 }
235
Troy Kisky1bef4492009-07-04 19:29:55 -0700236 /* Enable transmitter or receiver */
Troy Kisky35cf6352009-07-04 19:29:51 -0700237 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
Troy Kisky1bef4492009-07-04 19:29:55 -0700238 spcr |= mask;
239
240 if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM)) {
241 /* Start frame sync */
242 spcr |= DAVINCI_MCBSP_SPCR_FRST;
243 }
Troy Kisky35cf6352009-07-04 19:29:51 -0700244 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100245}
246
Troy Kiskyf9af37c2009-07-04 19:29:53 -0700247static void davinci_mcbsp_stop(struct davinci_mcbsp_dev *dev, int playback)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100248{
Troy Kisky35cf6352009-07-04 19:29:51 -0700249 u32 spcr;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100250
251 /* Reset transmitter/receiver and sample rate/frame sync generators */
Troy Kisky35cf6352009-07-04 19:29:51 -0700252 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
253 spcr &= ~(DAVINCI_MCBSP_SPCR_GRST | DAVINCI_MCBSP_SPCR_FRST);
Troy Kiskyc392bec2009-07-04 19:29:52 -0700254 spcr &= playback ? ~DAVINCI_MCBSP_SPCR_XRST : ~DAVINCI_MCBSP_SPCR_RRST;
Troy Kisky35cf6352009-07-04 19:29:51 -0700255 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Troy Kiskyc392bec2009-07-04 19:29:52 -0700256 toggle_clock(dev, playback);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100257}
258
Troy Kisky21903c12008-12-18 12:36:43 -0700259#define DEFAULT_BITPERSAMPLE 16
260
Liam Girdwood9cb132d2008-07-07 16:07:42 +0100261static int davinci_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
Vladimir Barinov310355c2008-02-18 11:40:22 +0100262 unsigned int fmt)
263{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000264 struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
Troy Kisky21903c12008-12-18 12:36:43 -0700265 unsigned int pcr;
266 unsigned int srgr;
Jarkko Nikulaad51f762011-09-30 10:55:33 +0300267 bool inv_fs = false;
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200268 /* Attention srgr is updated by hw_params! */
Troy Kisky21903c12008-12-18 12:36:43 -0700269 srgr = DAVINCI_MCBSP_SRGR_FSGM |
270 DAVINCI_MCBSP_SRGR_FPER(DEFAULT_BITPERSAMPLE * 2 - 1) |
271 DAVINCI_MCBSP_SRGR_FWID(DEFAULT_BITPERSAMPLE - 1);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100272
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200273 dev->fmt = fmt;
Troy Kiskyf5cfa952009-07-04 19:29:57 -0700274 /* set master/slave audio interface */
Vladimir Barinov310355c2008-02-18 11:40:22 +0100275 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
276 case SND_SOC_DAIFMT_CBS_CFS:
Troy Kisky21903c12008-12-18 12:36:43 -0700277 /* cpu is master */
278 pcr = DAVINCI_MCBSP_PCR_FSXM |
279 DAVINCI_MCBSP_PCR_FSRM |
280 DAVINCI_MCBSP_PCR_CLKXM |
281 DAVINCI_MCBSP_PCR_CLKRM;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100282 break;
Hugo Villeneuveb402dff2008-11-08 13:26:09 -0500283 case SND_SOC_DAIFMT_CBM_CFS:
Raffaele Recalcatiec637552010-07-06 10:39:03 +0200284 pcr = DAVINCI_MCBSP_PCR_FSRM | DAVINCI_MCBSP_PCR_FSXM;
285 /*
286 * Selection of the clock input pin that is the
287 * input for the Sample Rate Generator.
288 * McBSP FSR and FSX are driven by the Sample Rate
289 * Generator.
290 */
291 switch (dev->clk_input_pin) {
292 case MCBSP_CLKS:
293 pcr |= DAVINCI_MCBSP_PCR_CLKXM |
294 DAVINCI_MCBSP_PCR_CLKRM;
295 break;
296 case MCBSP_CLKR:
297 pcr |= DAVINCI_MCBSP_PCR_SCLKME;
298 break;
299 default:
300 dev_err(dev->dev, "bad clk_input_pin\n");
301 return -EINVAL;
302 }
303
Hugo Villeneuveb402dff2008-11-08 13:26:09 -0500304 break;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100305 case SND_SOC_DAIFMT_CBM_CFM:
Troy Kisky21903c12008-12-18 12:36:43 -0700306 /* codec is master */
307 pcr = 0;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100308 break;
309 default:
Troy Kisky21903c12008-12-18 12:36:43 -0700310 printk(KERN_ERR "%s:bad master\n", __func__);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100311 return -EINVAL;
312 }
313
Troy Kiskyf5cfa952009-07-04 19:29:57 -0700314 /* interface format */
Troy Kisky69ab8202008-12-18 12:36:44 -0700315 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Troy Kisky69ab8202008-12-18 12:36:44 -0700316 case SND_SOC_DAIFMT_I2S:
Troy Kisky07d8d9d2008-12-19 13:05:24 -0700317 /* Davinci doesn't support TRUE I2S, but some codecs will have
318 * the left and right channels contiguous. This allows
319 * dsp_a mode to be used with an inverted normal frame clk.
320 * If your codec is master and does not have contiguous
321 * channels, then you will have sound on only one channel.
322 * Try using a different mode, or codec as slave.
323 *
324 * The TLV320AIC33 is an example of a codec where this works.
325 * It has a variable bit clock frequency allowing it to have
326 * valid data on every bit clock.
327 *
328 * The TLV320AIC23 is an example of a codec where this does not
329 * work. It has a fixed bit clock frequency with progressively
330 * more empty bit clock slots between channels as the sample
331 * rate is lowered.
332 */
Jarkko Nikulaad51f762011-09-30 10:55:33 +0300333 inv_fs = true;
Troy Kisky07d8d9d2008-12-19 13:05:24 -0700334 case SND_SOC_DAIFMT_DSP_A:
Troy Kiskyf5cfa952009-07-04 19:29:57 -0700335 dev->mode = MOD_DSP_A;
336 break;
337 case SND_SOC_DAIFMT_DSP_B:
338 dev->mode = MOD_DSP_B;
Troy Kisky69ab8202008-12-18 12:36:44 -0700339 break;
340 default:
341 printk(KERN_ERR "%s:bad format\n", __func__);
342 return -EINVAL;
343 }
344
Vladimir Barinov310355c2008-02-18 11:40:22 +0100345 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
Troy Kisky9e031622008-12-19 13:05:23 -0700346 case SND_SOC_DAIFMT_NB_NF:
Troy Kisky664b4af2008-12-18 12:36:41 -0700347 /* CLKRP Receive clock polarity,
348 * 1 - sampled on rising edge of CLKR
349 * valid on rising edge
350 * CLKXP Transmit clock polarity,
351 * 1 - clocked on falling edge of CLKX
352 * valid on rising edge
353 * FSRP Receive frame sync pol, 0 - active high
354 * FSXP Transmit frame sync pol, 0 - active high
355 */
Troy Kisky21903c12008-12-18 12:36:43 -0700356 pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100357 break;
Troy Kisky9e031622008-12-19 13:05:23 -0700358 case SND_SOC_DAIFMT_IB_IF:
Troy Kisky664b4af2008-12-18 12:36:41 -0700359 /* CLKRP Receive clock polarity,
360 * 0 - sampled on falling edge of CLKR
361 * valid on falling edge
362 * CLKXP Transmit clock polarity,
363 * 0 - clocked on rising edge of CLKX
364 * valid on falling edge
365 * FSRP Receive frame sync pol, 1 - active low
366 * FSXP Transmit frame sync pol, 1 - active low
367 */
Troy Kisky21903c12008-12-18 12:36:43 -0700368 pcr |= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100369 break;
Troy Kisky9e031622008-12-19 13:05:23 -0700370 case SND_SOC_DAIFMT_NB_IF:
Troy Kisky664b4af2008-12-18 12:36:41 -0700371 /* CLKRP Receive clock polarity,
372 * 1 - sampled on rising edge of CLKR
373 * valid on rising edge
374 * CLKXP Transmit clock polarity,
375 * 1 - clocked on falling edge of CLKX
376 * valid on rising edge
377 * FSRP Receive frame sync pol, 1 - active low
378 * FSXP Transmit frame sync pol, 1 - active low
379 */
Troy Kisky21903c12008-12-18 12:36:43 -0700380 pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP |
381 DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100382 break;
Troy Kisky9e031622008-12-19 13:05:23 -0700383 case SND_SOC_DAIFMT_IB_NF:
Troy Kisky664b4af2008-12-18 12:36:41 -0700384 /* CLKRP Receive clock polarity,
385 * 0 - sampled on falling edge of CLKR
386 * valid on falling edge
387 * CLKXP Transmit clock polarity,
388 * 0 - clocked on rising edge of CLKX
389 * valid on falling edge
390 * FSRP Receive frame sync pol, 0 - active high
391 * FSXP Transmit frame sync pol, 0 - active high
392 */
Vladimir Barinov310355c2008-02-18 11:40:22 +0100393 break;
394 default:
395 return -EINVAL;
396 }
Jarkko Nikulaad51f762011-09-30 10:55:33 +0300397 if (inv_fs == true)
398 pcr ^= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
Troy Kisky21903c12008-12-18 12:36:43 -0700399 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
Troy Kiskyc392bec2009-07-04 19:29:52 -0700400 dev->pcr = pcr;
Troy Kisky21903c12008-12-18 12:36:43 -0700401 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, pcr);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100402 return 0;
403}
404
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200405static int davinci_i2s_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
406 int div_id, int div)
407{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000408 struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200409
410 if (div_id != DAVINCI_MCBSP_CLKGDV)
411 return -ENODEV;
412
413 dev->clk_div = div;
414 return 0;
415}
416
Vladimir Barinov310355c2008-02-18 11:40:22 +0100417static int davinci_i2s_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000418 struct snd_pcm_hw_params *params,
419 struct snd_soc_dai *dai)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100420{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000421 struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
Troy Kisky81ac55a2009-09-11 14:29:02 -0700422 struct davinci_pcm_dma_params *dma_params =
Troy Kisky92e2a6f2009-09-11 14:29:03 -0700423 &dev->dma_params[substream->stream];
Vladimir Barinov310355c2008-02-18 11:40:22 +0100424 struct snd_interval *i = NULL;
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200425 int mcbsp_word_length, master;
426 unsigned int rcr, xcr, srgr, clk_div, freq, framesize;
Troy Kisky35cf6352009-07-04 19:29:51 -0700427 u32 spcr;
Troy Kisky0d6c9772009-11-18 17:49:51 -0700428 snd_pcm_format_t fmt;
429 unsigned element_cnt = 1;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100430
431 /* general line settings */
Troy Kisky35cf6352009-07-04 19:29:51 -0700432 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
Naresh Medisettycb6e2062008-11-18 11:01:03 +0530433 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
Troy Kisky35cf6352009-07-04 19:29:51 -0700434 spcr |= DAVINCI_MCBSP_SPCR_RINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
435 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Naresh Medisettycb6e2062008-11-18 11:01:03 +0530436 } else {
Troy Kisky35cf6352009-07-04 19:29:51 -0700437 spcr |= DAVINCI_MCBSP_SPCR_XINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
438 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Naresh Medisettycb6e2062008-11-18 11:01:03 +0530439 }
Vladimir Barinov310355c2008-02-18 11:40:22 +0100440
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200441 master = dev->fmt & SND_SOC_DAIFMT_MASTER_MASK;
442 fmt = params_format(params);
443 mcbsp_word_length = asp_word_length[fmt];
Vladimir Barinov310355c2008-02-18 11:40:22 +0100444
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200445 switch (master) {
446 case SND_SOC_DAIFMT_CBS_CFS:
447 freq = clk_get_rate(dev->clk);
448 srgr = DAVINCI_MCBSP_SRGR_FSGM |
449 DAVINCI_MCBSP_SRGR_CLKSM;
450 srgr |= DAVINCI_MCBSP_SRGR_FWID(mcbsp_word_length *
451 8 - 1);
Raffaele Recalcatid9823ed92010-07-06 10:39:04 +0200452 if (dev->i2s_accurate_sck) {
453 clk_div = 256;
454 do {
455 framesize = (freq / (--clk_div)) /
456 params->rate_num *
457 params->rate_den;
458 } while (((framesize < 33) || (framesize > 4095)) &&
459 (clk_div));
460 clk_div--;
461 srgr |= DAVINCI_MCBSP_SRGR_FPER(framesize - 1);
462 } else {
463 /* symmetric waveforms */
464 clk_div = freq / (mcbsp_word_length * 16) /
465 params->rate_num * params->rate_den;
466 srgr |= DAVINCI_MCBSP_SRGR_FPER(mcbsp_word_length *
467 16 - 1);
468 }
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200469 clk_div &= 0xFF;
470 srgr |= clk_div;
471 break;
472 case SND_SOC_DAIFMT_CBM_CFS:
473 srgr = DAVINCI_MCBSP_SRGR_FSGM;
474 clk_div = dev->clk_div - 1;
475 srgr |= DAVINCI_MCBSP_SRGR_FWID(mcbsp_word_length * 8 - 1);
476 srgr |= DAVINCI_MCBSP_SRGR_FPER(mcbsp_word_length * 16 - 1);
477 clk_div &= 0xFF;
478 srgr |= clk_div;
479 break;
480 case SND_SOC_DAIFMT_CBM_CFM:
481 /* Clock and frame sync given from external sources */
482 i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_SAMPLE_BITS);
483 srgr = DAVINCI_MCBSP_SRGR_FSGM;
484 srgr |= DAVINCI_MCBSP_SRGR_FWID(snd_interval_value(i) - 1);
485 pr_debug("%s - %d FWID set: re-read srgr = %X\n",
486 __func__, __LINE__, snd_interval_value(i) - 1);
487
488 i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_FRAME_BITS);
489 srgr |= DAVINCI_MCBSP_SRGR_FPER(snd_interval_value(i) - 1);
490 break;
491 default:
492 return -EINVAL;
493 }
Troy Kisky35cf6352009-07-04 19:29:51 -0700494 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100495
Troy Kiskyf5cfa952009-07-04 19:29:57 -0700496 rcr = DAVINCI_MCBSP_RCR_RFIG;
497 xcr = DAVINCI_MCBSP_XCR_XFIG;
498 if (dev->mode == MOD_DSP_B) {
499 rcr |= DAVINCI_MCBSP_RCR_RDATDLY(0);
500 xcr |= DAVINCI_MCBSP_XCR_XDATDLY(0);
501 } else {
502 rcr |= DAVINCI_MCBSP_RCR_RDATDLY(1);
503 xcr |= DAVINCI_MCBSP_XCR_XDATDLY(1);
504 }
Vladimir Barinov310355c2008-02-18 11:40:22 +0100505 /* Determine xfer data type */
Troy Kisky0d6c9772009-11-18 17:49:51 -0700506 fmt = params_format(params);
507 if ((fmt > SNDRV_PCM_FORMAT_S32_LE) || !data_type[fmt]) {
Jean Delvare9b6e12e2008-08-26 15:47:55 +0200508 printk(KERN_WARNING "davinci-i2s: unsupported PCM format\n");
Vladimir Barinov310355c2008-02-18 11:40:22 +0100509 return -EINVAL;
510 }
511
Troy Kisky0d6c9772009-11-18 17:49:51 -0700512 if (params_channels(params) == 2) {
513 element_cnt = 2;
514 if (double_fmt[fmt] && dev->enable_channel_combine) {
515 element_cnt = 1;
516 fmt = double_fmt[fmt];
517 }
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200518 switch (master) {
519 case SND_SOC_DAIFMT_CBS_CFS:
520 case SND_SOC_DAIFMT_CBS_CFM:
521 rcr |= DAVINCI_MCBSP_RCR_RFRLEN2(0);
522 xcr |= DAVINCI_MCBSP_XCR_XFRLEN2(0);
523 rcr |= DAVINCI_MCBSP_RCR_RPHASE;
524 xcr |= DAVINCI_MCBSP_XCR_XPHASE;
525 break;
526 case SND_SOC_DAIFMT_CBM_CFM:
527 case SND_SOC_DAIFMT_CBM_CFS:
528 rcr |= DAVINCI_MCBSP_RCR_RFRLEN2(element_cnt - 1);
529 xcr |= DAVINCI_MCBSP_XCR_XFRLEN2(element_cnt - 1);
530 break;
531 default:
532 return -EINVAL;
533 }
Troy Kisky0d6c9772009-11-18 17:49:51 -0700534 }
535 dma_params->acnt = dma_params->data_type = data_type[fmt];
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400536 dma_params->fifo_level = 0;
Troy Kisky0d6c9772009-11-18 17:49:51 -0700537 mcbsp_word_length = asp_word_length[fmt];
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200538
539 switch (master) {
540 case SND_SOC_DAIFMT_CBS_CFS:
541 case SND_SOC_DAIFMT_CBS_CFM:
542 rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(0);
543 xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(0);
544 break;
545 case SND_SOC_DAIFMT_CBM_CFM:
546 case SND_SOC_DAIFMT_CBM_CFS:
547 rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(element_cnt - 1);
548 xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(element_cnt - 1);
549 break;
550 default:
551 return -EINVAL;
552 }
Vladimir Barinov310355c2008-02-18 11:40:22 +0100553
Troy Kiskyf5cfa952009-07-04 19:29:57 -0700554 rcr |= DAVINCI_MCBSP_RCR_RWDLEN1(mcbsp_word_length) |
555 DAVINCI_MCBSP_RCR_RWDLEN2(mcbsp_word_length);
556 xcr |= DAVINCI_MCBSP_XCR_XWDLEN1(mcbsp_word_length) |
557 DAVINCI_MCBSP_XCR_XWDLEN2(mcbsp_word_length);
558
559 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Troy Kisky35cf6352009-07-04 19:29:51 -0700560 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
Troy Kiskyf5cfa952009-07-04 19:29:57 -0700561 else
562 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200563
564 pr_debug("%s - %d srgr=%X\n", __func__, __LINE__, srgr);
565 pr_debug("%s - %d xcr=%X\n", __func__, __LINE__, xcr);
566 pr_debug("%s - %d rcr=%X\n", __func__, __LINE__, rcr);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100567 return 0;
568}
569
Troy Kiskyaf0adf32009-07-04 19:29:59 -0700570static int davinci_i2s_prepare(struct snd_pcm_substream *substream,
571 struct snd_soc_dai *dai)
572{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000573 struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
Troy Kiskyaf0adf32009-07-04 19:29:59 -0700574 int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
575 davinci_mcbsp_stop(dev, playback);
Troy Kiskyaf0adf32009-07-04 19:29:59 -0700576 return 0;
577}
578
Mark Browndee89c42008-11-18 22:11:38 +0000579static int davinci_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
580 struct snd_soc_dai *dai)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100581{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000582 struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100583 int ret = 0;
Troy Kiskyf9af37c2009-07-04 19:29:53 -0700584 int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100585
586 switch (cmd) {
587 case SNDRV_PCM_TRIGGER_START:
588 case SNDRV_PCM_TRIGGER_RESUME:
589 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Troy Kiskyf9af37c2009-07-04 19:29:53 -0700590 davinci_mcbsp_start(dev, substream);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100591 break;
592 case SNDRV_PCM_TRIGGER_STOP:
593 case SNDRV_PCM_TRIGGER_SUSPEND:
594 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Troy Kiskyf9af37c2009-07-04 19:29:53 -0700595 davinci_mcbsp_stop(dev, playback);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100596 break;
597 default:
598 ret = -EINVAL;
599 }
Vladimir Barinov310355c2008-02-18 11:40:22 +0100600 return ret;
601}
602
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000603static int davinci_i2s_startup(struct snd_pcm_substream *substream,
604 struct snd_soc_dai *dai)
605{
606 struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
607
608 snd_soc_dai_set_dma_data(dai, substream, dev->dma_params);
609 return 0;
610}
611
Troy Kiskyaf0adf32009-07-04 19:29:59 -0700612static void davinci_i2s_shutdown(struct snd_pcm_substream *substream,
613 struct snd_soc_dai *dai)
614{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000615 struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
Troy Kiskyaf0adf32009-07-04 19:29:59 -0700616 int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
617 davinci_mcbsp_stop(dev, playback);
618}
619
Chaithrika U S5204d492009-06-05 06:28:23 -0400620#define DAVINCI_I2S_RATES SNDRV_PCM_RATE_8000_96000
621
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100622static const struct snd_soc_dai_ops davinci_i2s_dai_ops = {
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000623 .startup = davinci_i2s_startup,
Mark Brown3f405b42009-07-07 19:18:46 +0100624 .shutdown = davinci_i2s_shutdown,
625 .prepare = davinci_i2s_prepare,
Chaithrika U S5204d492009-06-05 06:28:23 -0400626 .trigger = davinci_i2s_trigger,
627 .hw_params = davinci_i2s_hw_params,
628 .set_fmt = davinci_i2s_set_dai_fmt,
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200629 .set_clkdiv = davinci_i2s_dai_set_clkdiv,
Chaithrika U S5204d492009-06-05 06:28:23 -0400630
631};
632
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000633static struct snd_soc_dai_driver davinci_i2s_dai = {
Chaithrika U S5204d492009-06-05 06:28:23 -0400634 .playback = {
635 .channels_min = 2,
636 .channels_max = 2,
637 .rates = DAVINCI_I2S_RATES,
638 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
639 .capture = {
640 .channels_min = 2,
641 .channels_max = 2,
642 .rates = DAVINCI_I2S_RATES,
643 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
644 .ops = &davinci_i2s_dai_ops,
645
646};
Chaithrika U S5204d492009-06-05 06:28:23 -0400647
648static int davinci_i2s_probe(struct platform_device *pdev)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100649{
Chaithrika U S5204d492009-06-05 06:28:23 -0400650 struct snd_platform_data *pdata = pdev->dev.platform_data;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100651 struct davinci_mcbsp_dev *dev;
Chaithrika U S5204d492009-06-05 06:28:23 -0400652 struct resource *mem, *ioarea, *res;
Sekhar Nori48519f02010-07-19 12:31:16 +0530653 enum dma_event_q asp_chan_q = EVENTQ_0;
654 enum dma_event_q ram_chan_q = EVENTQ_1;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100655 int ret;
656
657 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
658 if (!mem) {
659 dev_err(&pdev->dev, "no mem resource?\n");
660 return -ENODEV;
661 }
662
Julia Lawallcd0ff7e2011-12-29 17:51:22 +0100663 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
664 resource_size(mem),
665 pdev->name);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100666 if (!ioarea) {
667 dev_err(&pdev->dev, "McBSP region already claimed\n");
668 return -EBUSY;
669 }
670
Julia Lawallcd0ff7e2011-12-29 17:51:22 +0100671 dev = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcbsp_dev),
672 GFP_KERNEL);
673 if (!dev)
674 return -ENOMEM;
Troy Kisky1e224f32009-11-18 17:49:53 -0700675 if (pdata) {
Troy Kisky0d6c9772009-11-18 17:49:51 -0700676 dev->enable_channel_combine = pdata->enable_channel_combine;
Troy Kisky1e224f32009-11-18 17:49:53 -0700677 dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].sram_size =
678 pdata->sram_size_playback;
679 dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].sram_size =
680 pdata->sram_size_capture;
Raffaele Recalcatiec637552010-07-06 10:39:03 +0200681 dev->clk_input_pin = pdata->clk_input_pin;
Raffaele Recalcatid9823ed92010-07-06 10:39:04 +0200682 dev->i2s_accurate_sck = pdata->i2s_accurate_sck;
Sekhar Nori48519f02010-07-19 12:31:16 +0530683 asp_chan_q = pdata->asp_chan_q;
684 ram_chan_q = pdata->ram_chan_q;
Troy Kisky1e224f32009-11-18 17:49:53 -0700685 }
Sekhar Nori48519f02010-07-19 12:31:16 +0530686
687 dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].asp_chan_q = asp_chan_q;
688 dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].ram_chan_q = ram_chan_q;
689 dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].asp_chan_q = asp_chan_q;
690 dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].ram_chan_q = ram_chan_q;
691
Kevin Hilman3e46a442009-07-15 10:42:09 -0700692 dev->clk = clk_get(&pdev->dev, NULL);
Julia Lawallcd0ff7e2011-12-29 17:51:22 +0100693 if (IS_ERR(dev->clk))
694 return -ENODEV;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100695 clk_enable(dev->clk);
696
Julia Lawallcd0ff7e2011-12-29 17:51:22 +0100697 dev->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
Vaibhav Bedia4f82f022011-02-09 18:39:54 +0530698 if (!dev->base) {
699 dev_err(&pdev->dev, "ioremap failed\n");
700 ret = -ENOMEM;
701 goto err_release_clk;
702 }
Vladimir Barinov310355c2008-02-18 11:40:22 +0100703
Troy Kisky92e2a6f2009-09-11 14:29:03 -0700704 dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].dma_addr =
Vaibhav Bedia4f82f022011-02-09 18:39:54 +0530705 (dma_addr_t)(mem->start + DAVINCI_MCBSP_DXR_REG);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100706
Troy Kisky92e2a6f2009-09-11 14:29:03 -0700707 dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].dma_addr =
Vaibhav Bedia4f82f022011-02-09 18:39:54 +0530708 (dma_addr_t)(mem->start + DAVINCI_MCBSP_DRR_REG);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100709
Chaithrika U S5204d492009-06-05 06:28:23 -0400710 /* first TX, then RX */
711 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
712 if (!res) {
713 dev_err(&pdev->dev, "no DMA resource\n");
Chaithrika U Sefd13be2009-06-08 06:49:41 -0400714 ret = -ENXIO;
Julia Lawallcd0ff7e2011-12-29 17:51:22 +0100715 goto err_release_clk;
Chaithrika U S5204d492009-06-05 06:28:23 -0400716 }
Troy Kisky92e2a6f2009-09-11 14:29:03 -0700717 dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].channel = res->start;
Chaithrika U S5204d492009-06-05 06:28:23 -0400718
719 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
720 if (!res) {
721 dev_err(&pdev->dev, "no DMA resource\n");
Chaithrika U Sefd13be2009-06-08 06:49:41 -0400722 ret = -ENXIO;
Julia Lawallcd0ff7e2011-12-29 17:51:22 +0100723 goto err_release_clk;
Chaithrika U S5204d492009-06-05 06:28:23 -0400724 }
Troy Kisky92e2a6f2009-09-11 14:29:03 -0700725 dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].channel = res->start;
Raffaele Recalcatiec637552010-07-06 10:39:03 +0200726 dev->dev = &pdev->dev;
Chaithrika U S5204d492009-06-05 06:28:23 -0400727
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000728 dev_set_drvdata(&pdev->dev, dev);
729
730 ret = snd_soc_register_dai(&pdev->dev, &davinci_i2s_dai);
Chaithrika U S5204d492009-06-05 06:28:23 -0400731 if (ret != 0)
Julia Lawallcd0ff7e2011-12-29 17:51:22 +0100732 goto err_release_clk;
Chaithrika U S5204d492009-06-05 06:28:23 -0400733
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +0530734 ret = davinci_soc_platform_register(&pdev->dev);
735 if (ret) {
736 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
737 goto err_unregister_dai;
738 }
739
Vladimir Barinov310355c2008-02-18 11:40:22 +0100740 return 0;
741
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +0530742err_unregister_dai:
743 snd_soc_unregister_dai(&pdev->dev);
Vaibhav Bediaeef6d7b2011-02-09 18:39:53 +0530744err_release_clk:
745 clk_disable(dev->clk);
746 clk_put(dev->clk);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100747 return ret;
748}
749
Chaithrika U S5204d492009-06-05 06:28:23 -0400750static int davinci_i2s_remove(struct platform_device *pdev)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100751{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000752 struct davinci_mcbsp_dev *dev = dev_get_drvdata(&pdev->dev);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100753
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000754 snd_soc_unregister_dai(&pdev->dev);
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +0530755 davinci_soc_platform_unregister(&pdev->dev);
756
Vladimir Barinov310355c2008-02-18 11:40:22 +0100757 clk_disable(dev->clk);
758 clk_put(dev->clk);
759 dev->clk = NULL;
Chaithrika U S5204d492009-06-05 06:28:23 -0400760
761 return 0;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100762}
763
Chaithrika U S5204d492009-06-05 06:28:23 -0400764static struct platform_driver davinci_mcbsp_driver = {
765 .probe = davinci_i2s_probe,
766 .remove = davinci_i2s_remove,
767 .driver = {
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000768 .name = "davinci-mcbsp",
Chaithrika U S5204d492009-06-05 06:28:23 -0400769 .owner = THIS_MODULE,
770 },
Eric Miao6335d052009-03-03 09:41:00 +0800771};
772
Axel Linf9b8a512011-11-25 10:09:27 +0800773module_platform_driver(davinci_mcbsp_driver);
Mark Brown3f4b7832008-12-03 19:26:35 +0000774
Vladimir Barinov310355c2008-02-18 11:40:22 +0100775MODULE_AUTHOR("Vladimir Barinov");
776MODULE_DESCRIPTION("TI DAVINCI I2S (McBSP) SoC Interface");
777MODULE_LICENSE("GPL");