blob: 5465dc183e5ac4d26e36d300b1df36fb4cf4d2b5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Processor capabilities determination functions.
3 *
4 * Copyright (C) xxxx the Anonymous
Ralf Baechle010b8532006-01-29 18:42:08 +00005 * Copyright (C) 1994 - 2006 Ralf Baechle
Ralf Baechle41943182005-05-05 16:45:59 +00006 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Ralf Baechle70342282013-01-22 12:59:30 +01007 * Copyright (C) 2001, 2004, 2011, 2012 MIPS Technologies, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version
12 * 2 of the License, or (at your option) any later version.
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
15#include <linux/kernel.h>
16#include <linux/ptrace.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/stddef.h>
Paul Gortmaker73bc2562011-07-23 16:30:40 -040019#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Ralf Baechle57599062007-02-18 19:07:31 +000021#include <asm/bugs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020023#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/fpu.h>
25#include <asm/mipsregs.h>
David Daney654f57b2008-09-23 00:07:16 -070026#include <asm/watch.h>
Paul Gortmaker06372a62011-07-23 16:26:41 -040027#include <asm/elf.h>
Chris Dearmana074f0e2009-07-10 01:51:27 -070028#include <asm/spram.h>
David Daney949e51b2010-10-14 11:32:33 -070029#include <asm/uaccess.h>
30
Paul Gortmaker078a55f2013-06-18 13:38:59 +000031static int mips_fpu_disabled;
Kevin Cernekee0103d232010-05-02 14:43:52 -070032
33static int __init fpu_disable(char *s)
34{
35 cpu_data[0].options &= ~MIPS_CPU_FPU;
36 mips_fpu_disabled = 1;
37
38 return 1;
39}
40
41__setup("nofpu", fpu_disable);
42
Paul Gortmaker078a55f2013-06-18 13:38:59 +000043int mips_dsp_disabled;
Kevin Cernekee0103d232010-05-02 14:43:52 -070044
45static int __init dsp_disable(char *s)
46{
Steven J. Hillee80f7c72012-08-03 10:26:04 -050047 cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -070048 mips_dsp_disabled = 1;
49
50 return 1;
51}
52
53__setup("nodsp", dsp_disable);
54
Marc St-Jean9267a302007-06-14 15:55:31 -060055static inline void check_errata(void)
56{
57 struct cpuinfo_mips *c = &current_cpu_data;
58
Ralf Baechle69f24d12013-09-17 10:25:47 +020059 switch (current_cpu_type()) {
Marc St-Jean9267a302007-06-14 15:55:31 -060060 case CPU_34K:
61 /*
62 * Erratum "RPS May Cause Incorrect Instruction Execution"
63 * This code only handles VPE0, any SMP/SMTC/RTOS code
64 * making use of VPE1 will be responsable for that VPE.
65 */
66 if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
67 write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
68 break;
69 default:
70 break;
71 }
72}
73
Linus Torvalds1da177e2005-04-16 15:20:36 -070074void __init check_bugs32(void)
75{
Marc St-Jean9267a302007-06-14 15:55:31 -060076 check_errata();
Linus Torvalds1da177e2005-04-16 15:20:36 -070077}
78
79/*
80 * Probe whether cpu has config register by trying to play with
81 * alternate cache bit and see whether it matters.
82 * It's used by cpu_probe to distinguish between R3000A and R3081.
83 */
84static inline int cpu_has_confreg(void)
85{
86#ifdef CONFIG_CPU_R3000
87 extern unsigned long r3k_cache_size(unsigned long);
88 unsigned long size1, size2;
89 unsigned long cfg = read_c0_conf();
90
91 size1 = r3k_cache_size(ST0_ISC);
92 write_c0_conf(cfg ^ R30XX_CONF_AC);
93 size2 = r3k_cache_size(ST0_ISC);
94 write_c0_conf(cfg);
95 return size1 != size2;
96#else
97 return 0;
98#endif
99}
100
Robert Millanc094c992011-04-18 11:37:55 -0700101static inline void set_elf_platform(int cpu, const char *plat)
102{
103 if (cpu == 0)
104 __elf_platform = plat;
105}
106
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107/*
108 * Get the FPU Implementation/Revision.
109 */
110static inline unsigned long cpu_get_fpu_id(void)
111{
112 unsigned long tmp, fpu_id;
113
114 tmp = read_c0_status();
115 __enable_fpu();
116 fpu_id = read_32bit_cp1_register(CP1_REVISION);
117 write_c0_status(tmp);
118 return fpu_id;
119}
120
121/*
122 * Check the CPU has an FPU the official way.
123 */
124static inline int __cpu_has_fpu(void)
125{
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100126 return ((cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127}
128
Guenter Roeck91dfc422010-02-02 08:52:20 -0800129static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
130{
131#ifdef __NEED_VMBITS_PROBE
David Daney5b7efa82010-02-08 12:27:00 -0800132 write_c0_entryhi(0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800133 back_to_back_c0_hazard();
David Daney5b7efa82010-02-08 12:27:00 -0800134 c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800135#endif
136}
137
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000138static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
Steven J. Hilla96102b2012-12-07 04:31:36 +0000139{
140 switch (isa) {
141 case MIPS_CPU_ISA_M64R2:
142 c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
143 case MIPS_CPU_ISA_M64R1:
144 c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
145 case MIPS_CPU_ISA_V:
146 c->isa_level |= MIPS_CPU_ISA_V;
147 case MIPS_CPU_ISA_IV:
148 c->isa_level |= MIPS_CPU_ISA_IV;
149 case MIPS_CPU_ISA_III:
Ralf Baechle1990e542013-06-26 17:06:34 +0200150 c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000151 break;
152
153 case MIPS_CPU_ISA_M32R2:
154 c->isa_level |= MIPS_CPU_ISA_M32R2;
155 case MIPS_CPU_ISA_M32R1:
156 c->isa_level |= MIPS_CPU_ISA_M32R1;
157 case MIPS_CPU_ISA_II:
158 c->isa_level |= MIPS_CPU_ISA_II;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000159 break;
160 }
161}
162
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000163static char unknown_isa[] = KERN_ERR \
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100164 "Unsupported ISA type, c0.config0: %d.";
165
166static inline unsigned int decode_config0(struct cpuinfo_mips *c)
167{
168 unsigned int config0;
169 int isa;
170
171 config0 = read_c0_config();
172
173 if (((config0 & MIPS_CONF_MT) >> 7) == 1)
174 c->options |= MIPS_CPU_TLB;
175 isa = (config0 & MIPS_CONF_AT) >> 13;
176 switch (isa) {
177 case 0:
178 switch ((config0 & MIPS_CONF_AR) >> 10) {
179 case 0:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000180 set_isa(c, MIPS_CPU_ISA_M32R1);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100181 break;
182 case 1:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000183 set_isa(c, MIPS_CPU_ISA_M32R2);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100184 break;
185 default:
186 goto unknown;
187 }
188 break;
189 case 2:
190 switch ((config0 & MIPS_CONF_AR) >> 10) {
191 case 0:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000192 set_isa(c, MIPS_CPU_ISA_M64R1);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100193 break;
194 case 1:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000195 set_isa(c, MIPS_CPU_ISA_M64R2);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100196 break;
197 default:
198 goto unknown;
199 }
200 break;
201 default:
202 goto unknown;
203 }
204
205 return config0 & MIPS_CONF_M;
206
207unknown:
208 panic(unknown_isa, config0);
209}
210
211static inline unsigned int decode_config1(struct cpuinfo_mips *c)
212{
213 unsigned int config1;
214
215 config1 = read_c0_config1();
216
217 if (config1 & MIPS_CONF1_MD)
218 c->ases |= MIPS_ASE_MDMX;
219 if (config1 & MIPS_CONF1_WR)
220 c->options |= MIPS_CPU_WATCH;
221 if (config1 & MIPS_CONF1_CA)
222 c->ases |= MIPS_ASE_MIPS16;
223 if (config1 & MIPS_CONF1_EP)
224 c->options |= MIPS_CPU_EJTAG;
225 if (config1 & MIPS_CONF1_FP) {
226 c->options |= MIPS_CPU_FPU;
227 c->options |= MIPS_CPU_32FPR;
228 }
229 if (cpu_has_tlb)
230 c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
231
232 return config1 & MIPS_CONF_M;
233}
234
235static inline unsigned int decode_config2(struct cpuinfo_mips *c)
236{
237 unsigned int config2;
238
239 config2 = read_c0_config2();
240
241 if (config2 & MIPS_CONF2_SL)
242 c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
243
244 return config2 & MIPS_CONF_M;
245}
246
247static inline unsigned int decode_config3(struct cpuinfo_mips *c)
248{
249 unsigned int config3;
250
251 config3 = read_c0_config3();
252
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500253 if (config3 & MIPS_CONF3_SM) {
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100254 c->ases |= MIPS_ASE_SMARTMIPS;
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500255 c->options |= MIPS_CPU_RIXI;
256 }
257 if (config3 & MIPS_CONF3_RXI)
258 c->options |= MIPS_CPU_RIXI;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100259 if (config3 & MIPS_CONF3_DSP)
260 c->ases |= MIPS_ASE_DSP;
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500261 if (config3 & MIPS_CONF3_DSP2P)
262 c->ases |= MIPS_ASE_DSP2P;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100263 if (config3 & MIPS_CONF3_VINT)
264 c->options |= MIPS_CPU_VINT;
265 if (config3 & MIPS_CONF3_VEIC)
266 c->options |= MIPS_CPU_VEIC;
267 if (config3 & MIPS_CONF3_MT)
268 c->ases |= MIPS_ASE_MIPSMT;
269 if (config3 & MIPS_CONF3_ULRI)
270 c->options |= MIPS_CPU_ULRI;
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000271 if (config3 & MIPS_CONF3_ISA)
272 c->options |= MIPS_CPU_MICROMIPS;
David Daney1e7decd2013-02-16 23:42:43 +0100273 if (config3 & MIPS_CONF3_VZ)
274 c->ases |= MIPS_ASE_VZ;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100275
276 return config3 & MIPS_CONF_M;
277}
278
279static inline unsigned int decode_config4(struct cpuinfo_mips *c)
280{
281 unsigned int config4;
282
283 config4 = read_c0_config4();
284
285 if ((config4 & MIPS_CONF4_MMUEXTDEF) == MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT
286 && cpu_has_tlb)
287 c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
288
289 c->kscratch_mask = (config4 >> 16) & 0xff;
290
291 return config4 & MIPS_CONF_M;
292}
293
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200294static inline unsigned int decode_config5(struct cpuinfo_mips *c)
295{
296 unsigned int config5;
297
298 config5 = read_c0_config5();
299 config5 &= ~MIPS_CONF5_UFR;
300 write_c0_config5(config5);
301
302 return config5 & MIPS_CONF_M;
303}
304
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000305static void decode_configs(struct cpuinfo_mips *c)
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100306{
307 int ok;
308
309 /* MIPS32 or MIPS64 compliant CPU. */
310 c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
311 MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
312
313 c->scache.flags = MIPS_CACHE_NOT_PRESENT;
314
315 ok = decode_config0(c); /* Read Config registers. */
Ralf Baechle70342282013-01-22 12:59:30 +0100316 BUG_ON(!ok); /* Arch spec violation! */
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100317 if (ok)
318 ok = decode_config1(c);
319 if (ok)
320 ok = decode_config2(c);
321 if (ok)
322 ok = decode_config3(c);
323 if (ok)
324 ok = decode_config4(c);
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200325 if (ok)
326 ok = decode_config5(c);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100327
328 mips_probe_watch_registers(c);
329
330 if (cpu_has_mips_r2)
331 c->core = read_c0_ebase() & 0x3ff;
332}
333
Ralf Baechle02cf2112005-10-01 13:06:32 +0100334#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 | MIPS_CPU_COUNTER)
336
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000337static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338{
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100339 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 case PRID_IMP_R2000:
341 c->cputype = CPU_R2000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000342 __cpu_name[cpu] = "R2000";
Ralf Baechle02cf2112005-10-01 13:06:32 +0100343 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -0500344 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 if (__cpu_has_fpu())
346 c->options |= MIPS_CPU_FPU;
347 c->tlbsize = 64;
348 break;
349 case PRID_IMP_R3000:
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100350 if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000351 if (cpu_has_confreg()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 c->cputype = CPU_R3081E;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000353 __cpu_name[cpu] = "R3081";
354 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 c->cputype = CPU_R3000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000356 __cpu_name[cpu] = "R3000A";
357 }
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000358 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 c->cputype = CPU_R3000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000360 __cpu_name[cpu] = "R3000";
361 }
Ralf Baechle02cf2112005-10-01 13:06:32 +0100362 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -0500363 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 if (__cpu_has_fpu())
365 c->options |= MIPS_CPU_FPU;
366 c->tlbsize = 64;
367 break;
368 case PRID_IMP_R4000:
369 if (read_c0_config() & CONF_SC) {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100370 if ((c->processor_id & PRID_REV_MASK) >=
371 PRID_REV_R4400) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 c->cputype = CPU_R4400PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000373 __cpu_name[cpu] = "R4400PC";
374 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 c->cputype = CPU_R4000PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000376 __cpu_name[cpu] = "R4000PC";
377 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 } else {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100379 if ((c->processor_id & PRID_REV_MASK) >=
380 PRID_REV_R4400) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 c->cputype = CPU_R4400SC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000382 __cpu_name[cpu] = "R4400SC";
383 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 c->cputype = CPU_R4000SC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000385 __cpu_name[cpu] = "R4000SC";
386 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 }
388
Steven J. Hilla96102b2012-12-07 04:31:36 +0000389 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500391 MIPS_CPU_WATCH | MIPS_CPU_VCE |
392 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 c->tlbsize = 48;
394 break;
395 case PRID_IMP_VR41XX:
Yoichi Yuasa9f91e502013-02-21 15:38:19 +0900396 set_isa(c, MIPS_CPU_ISA_III);
397 c->options = R4K_OPTS;
398 c->tlbsize = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 switch (c->processor_id & 0xf0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 case PRID_REV_VR4111:
401 c->cputype = CPU_VR4111;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000402 __cpu_name[cpu] = "NEC VR4111";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 case PRID_REV_VR4121:
405 c->cputype = CPU_VR4121;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000406 __cpu_name[cpu] = "NEC VR4121";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 break;
408 case PRID_REV_VR4122:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000409 if ((c->processor_id & 0xf) < 0x3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 c->cputype = CPU_VR4122;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000411 __cpu_name[cpu] = "NEC VR4122";
412 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 c->cputype = CPU_VR4181A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000414 __cpu_name[cpu] = "NEC VR4181A";
415 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 break;
417 case PRID_REV_VR4130:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000418 if ((c->processor_id & 0xf) < 0x4) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 c->cputype = CPU_VR4131;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000420 __cpu_name[cpu] = "NEC VR4131";
421 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 c->cputype = CPU_VR4133;
Yoichi Yuasa9f91e502013-02-21 15:38:19 +0900423 c->options |= MIPS_CPU_LLSC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000424 __cpu_name[cpu] = "NEC VR4133";
425 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 break;
427 default:
428 printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
429 c->cputype = CPU_VR41XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000430 __cpu_name[cpu] = "NEC Vr41xx";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 break;
432 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 break;
434 case PRID_IMP_R4300:
435 c->cputype = CPU_R4300;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000436 __cpu_name[cpu] = "R4300";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000437 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500439 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 c->tlbsize = 32;
441 break;
442 case PRID_IMP_R4600:
443 c->cputype = CPU_R4600;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000444 __cpu_name[cpu] = "R4600";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000445 set_isa(c, MIPS_CPU_ISA_III);
Thiemo Seufer075e7502005-07-27 21:48:12 +0000446 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
447 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 c->tlbsize = 48;
449 break;
450 #if 0
Steven J. Hill03751e72012-05-10 23:21:18 -0500451 case PRID_IMP_R4650:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 /*
453 * This processor doesn't have an MMU, so it's not
454 * "real easy" to run Linux on it. It is left purely
455 * for documentation. Commented out because it shares
456 * it's c0_prid id number with the TX3900.
457 */
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000458 c->cputype = CPU_R4650;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000459 __cpu_name[cpu] = "R4650";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000460 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
Steven J. Hill03751e72012-05-10 23:21:18 -0500462 c->tlbsize = 48;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 break;
464 #endif
465 case PRID_IMP_TX39:
Ralf Baechle02cf2112005-10-01 13:06:32 +0100466 c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
468 if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
469 c->cputype = CPU_TX3927;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000470 __cpu_name[cpu] = "TX3927";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 c->tlbsize = 64;
472 } else {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100473 switch (c->processor_id & PRID_REV_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 case PRID_REV_TX3912:
475 c->cputype = CPU_TX3912;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000476 __cpu_name[cpu] = "TX3912";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 c->tlbsize = 32;
478 break;
479 case PRID_REV_TX3922:
480 c->cputype = CPU_TX3922;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000481 __cpu_name[cpu] = "TX3922";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 c->tlbsize = 64;
483 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 }
485 }
486 break;
487 case PRID_IMP_R4700:
488 c->cputype = CPU_R4700;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000489 __cpu_name[cpu] = "R4700";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000490 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500492 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 c->tlbsize = 48;
494 break;
495 case PRID_IMP_TX49:
496 c->cputype = CPU_TX49XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000497 __cpu_name[cpu] = "R49XX";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000498 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 c->options = R4K_OPTS | MIPS_CPU_LLSC;
500 if (!(c->processor_id & 0x08))
501 c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
502 c->tlbsize = 48;
503 break;
504 case PRID_IMP_R5000:
505 c->cputype = CPU_R5000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000506 __cpu_name[cpu] = "R5000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000507 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500509 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 c->tlbsize = 48;
511 break;
512 case PRID_IMP_R5432:
513 c->cputype = CPU_R5432;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000514 __cpu_name[cpu] = "R5432";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000515 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500517 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 c->tlbsize = 48;
519 break;
520 case PRID_IMP_R5500:
521 c->cputype = CPU_R5500;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000522 __cpu_name[cpu] = "R5500";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000523 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500525 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 c->tlbsize = 48;
527 break;
528 case PRID_IMP_NEVADA:
529 c->cputype = CPU_NEVADA;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000530 __cpu_name[cpu] = "Nevada";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000531 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500533 MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 c->tlbsize = 48;
535 break;
536 case PRID_IMP_R6000:
537 c->cputype = CPU_R6000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000538 __cpu_name[cpu] = "R6000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000539 set_isa(c, MIPS_CPU_ISA_II);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -0500541 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 c->tlbsize = 32;
543 break;
544 case PRID_IMP_R6000A:
545 c->cputype = CPU_R6000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000546 __cpu_name[cpu] = "R6000A";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000547 set_isa(c, MIPS_CPU_ISA_II);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -0500549 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 c->tlbsize = 32;
551 break;
552 case PRID_IMP_RM7000:
553 c->cputype = CPU_RM7000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000554 __cpu_name[cpu] = "RM7000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000555 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500557 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 /*
Ralf Baechle70342282013-01-22 12:59:30 +0100559 * Undocumented RM7000: Bit 29 in the info register of
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 * the RM7000 v2.0 indicates if the TLB has 48 or 64
561 * entries.
562 *
Ralf Baechle70342282013-01-22 12:59:30 +0100563 * 29 1 => 64 entry JTLB
564 * 0 => 48 entry JTLB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 */
566 c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
567 break;
568 case PRID_IMP_RM9000:
569 c->cputype = CPU_RM9000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000570 __cpu_name[cpu] = "RM9000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000571 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500573 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 /*
575 * Bit 29 in the info register of the RM9000
576 * indicates if the TLB has 48 or 64 entries.
577 *
Ralf Baechle70342282013-01-22 12:59:30 +0100578 * 29 1 => 64 entry JTLB
579 * 0 => 48 entry JTLB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 */
581 c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
582 break;
583 case PRID_IMP_R8000:
584 c->cputype = CPU_R8000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000585 __cpu_name[cpu] = "RM8000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000586 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500588 MIPS_CPU_FPU | MIPS_CPU_32FPR |
589 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 c->tlbsize = 384; /* has weird TLB: 3-way x 128 */
591 break;
592 case PRID_IMP_R10000:
593 c->cputype = CPU_R10000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000594 __cpu_name[cpu] = "R10000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000595 set_isa(c, MIPS_CPU_ISA_IV);
Ralf Baechle8b366122005-11-22 17:53:59 +0000596 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500597 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500599 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 c->tlbsize = 64;
601 break;
602 case PRID_IMP_R12000:
603 c->cputype = CPU_R12000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000604 __cpu_name[cpu] = "R12000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000605 set_isa(c, MIPS_CPU_ISA_IV);
Ralf Baechle8b366122005-11-22 17:53:59 +0000606 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500607 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500609 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 c->tlbsize = 64;
611 break;
Kumba44d921b2006-05-16 22:23:59 -0400612 case PRID_IMP_R14000:
613 c->cputype = CPU_R14000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000614 __cpu_name[cpu] = "R14000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000615 set_isa(c, MIPS_CPU_ISA_IV);
Kumba44d921b2006-05-16 22:23:59 -0400616 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500617 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Kumba44d921b2006-05-16 22:23:59 -0400618 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500619 MIPS_CPU_LLSC;
Kumba44d921b2006-05-16 22:23:59 -0400620 c->tlbsize = 64;
621 break;
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800622 case PRID_IMP_LOONGSON2:
623 c->cputype = CPU_LOONGSON2;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000624 __cpu_name[cpu] = "ICT Loongson-2";
Robert Millan5aac1e82011-04-16 11:29:29 -0700625
626 switch (c->processor_id & PRID_REV_MASK) {
627 case PRID_REV_LOONGSON2E:
628 set_elf_platform(cpu, "loongson2e");
629 break;
630 case PRID_REV_LOONGSON2F:
631 set_elf_platform(cpu, "loongson2f");
632 break;
633 }
634
Steven J. Hilla96102b2012-12-07 04:31:36 +0000635 set_isa(c, MIPS_CPU_ISA_III);
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800636 c->options = R4K_OPTS |
637 MIPS_CPU_FPU | MIPS_CPU_LLSC |
638 MIPS_CPU_32FPR;
639 c->tlbsize = 64;
640 break;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100641 case PRID_IMP_LOONGSON1:
642 decode_configs(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100644 c->cputype = CPU_LOONGSON1;
Ralf Baechleb4672d32005-12-08 14:04:24 +0000645
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100646 switch (c->processor_id & PRID_REV_MASK) {
647 case PRID_REV_LOONGSON1B:
648 __cpu_name[cpu] = "Loongson 1B";
Ralf Baechleb4672d32005-12-08 14:04:24 +0000649 break;
Ralf Baechleb4672d32005-12-08 14:04:24 +0000650 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100651
Ralf Baechle41943182005-05-05 16:45:59 +0000652 break;
Ralf Baechle41943182005-05-05 16:45:59 +0000653 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654}
655
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000656static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657{
Ralf Baechle41943182005-05-05 16:45:59 +0000658 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100659 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 case PRID_IMP_4KC:
661 c->cputype = CPU_4KC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000662 __cpu_name[cpu] = "MIPS 4Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 break;
664 case PRID_IMP_4KEC:
Ralf Baechle2b07bd02005-04-08 20:36:05 +0000665 case PRID_IMP_4KECR2:
666 c->cputype = CPU_4KEC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000667 __cpu_name[cpu] = "MIPS 4KEc";
Ralf Baechle2b07bd02005-04-08 20:36:05 +0000668 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 case PRID_IMP_4KSC:
Ralf Baechle8afcb5d2005-10-04 15:01:26 +0100670 case PRID_IMP_4KSD:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 c->cputype = CPU_4KSC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000672 __cpu_name[cpu] = "MIPS 4KSc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 break;
674 case PRID_IMP_5KC:
675 c->cputype = CPU_5KC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000676 __cpu_name[cpu] = "MIPS 5Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 break;
Leonid Yegoshin78d48032012-07-06 21:56:01 +0200678 case PRID_IMP_5KE:
679 c->cputype = CPU_5KE;
680 __cpu_name[cpu] = "MIPS 5KE";
681 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 case PRID_IMP_20KC:
683 c->cputype = CPU_20KC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000684 __cpu_name[cpu] = "MIPS 20Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 break;
686 case PRID_IMP_24K:
687 c->cputype = CPU_24K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000688 __cpu_name[cpu] = "MIPS 24Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 break;
John Crispin42f3cae2013-01-11 22:44:10 +0100690 case PRID_IMP_24KE:
691 c->cputype = CPU_24K;
692 __cpu_name[cpu] = "MIPS 24KEc";
693 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 case PRID_IMP_25KF:
695 c->cputype = CPU_25KF;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000696 __cpu_name[cpu] = "MIPS 25Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 break;
Ralf Baechlebbc7f222005-07-12 16:12:05 +0000698 case PRID_IMP_34K:
699 c->cputype = CPU_34K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000700 __cpu_name[cpu] = "MIPS 34Kc";
Ralf Baechlebbc7f222005-07-12 16:12:05 +0000701 break;
Chris Dearmanc6209532006-05-02 14:08:46 +0100702 case PRID_IMP_74K:
703 c->cputype = CPU_74K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000704 __cpu_name[cpu] = "MIPS 74Kc";
Chris Dearmanc6209532006-05-02 14:08:46 +0100705 break;
Steven J. Hill113c62d2012-07-06 23:56:00 +0200706 case PRID_IMP_M14KC:
707 c->cputype = CPU_M14KC;
708 __cpu_name[cpu] = "MIPS M14Kc";
709 break;
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000710 case PRID_IMP_M14KEC:
711 c->cputype = CPU_M14KEC;
712 __cpu_name[cpu] = "MIPS M14KEc";
713 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100714 case PRID_IMP_1004K:
715 c->cputype = CPU_1004K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000716 __cpu_name[cpu] = "MIPS 1004Kc";
Ralf Baechle39b8d522008-04-28 17:14:26 +0100717 break;
Steven J. Hill006a8512012-06-26 04:11:03 +0000718 case PRID_IMP_1074K:
719 c->cputype = CPU_74K;
720 __cpu_name[cpu] = "MIPS 1074Kc";
721 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 }
Chris Dearman0b6d4972007-09-13 12:32:02 +0100723
724 spram_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725}
726
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000727static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728{
Ralf Baechle41943182005-05-05 16:45:59 +0000729 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100730 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 case PRID_IMP_AU1_REV1:
732 case PRID_IMP_AU1_REV2:
Manuel Lauss270717a2009-03-25 17:49:28 +0100733 c->cputype = CPU_ALCHEMY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 switch ((c->processor_id >> 24) & 0xff) {
735 case 0:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000736 __cpu_name[cpu] = "Au1000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 break;
738 case 1:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000739 __cpu_name[cpu] = "Au1500";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 break;
741 case 2:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000742 __cpu_name[cpu] = "Au1100";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 break;
744 case 3:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000745 __cpu_name[cpu] = "Au1550";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 break;
Pete Popove3ad1c22005-03-01 06:33:16 +0000747 case 4:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000748 __cpu_name[cpu] = "Au1200";
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100749 if ((c->processor_id & PRID_REV_MASK) == 2)
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000750 __cpu_name[cpu] = "Au1250";
Manuel Lauss237cfee2007-12-06 09:07:55 +0100751 break;
752 case 5:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000753 __cpu_name[cpu] = "Au1210";
Pete Popove3ad1c22005-03-01 06:33:16 +0000754 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 default:
Manuel Lauss270717a2009-03-25 17:49:28 +0100756 __cpu_name[cpu] = "Au1xxx";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 break;
758 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 break;
760 }
761}
762
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000763static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764{
Ralf Baechle41943182005-05-05 16:45:59 +0000765 decode_configs(c);
Ralf Baechle02cf2112005-10-01 13:06:32 +0100766
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100767 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 case PRID_IMP_SB1:
769 c->cputype = CPU_SB1;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000770 __cpu_name[cpu] = "SiByte SB1";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 /* FPU in pass1 is known to have issues. */
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100772 if ((c->processor_id & PRID_REV_MASK) < 0x02)
Ralf Baechle010b8532006-01-29 18:42:08 +0000773 c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 break;
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700775 case PRID_IMP_SB1A:
776 c->cputype = CPU_SB1A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000777 __cpu_name[cpu] = "SiByte SB1A";
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700778 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 }
780}
781
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000782static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783{
Ralf Baechle41943182005-05-05 16:45:59 +0000784 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100785 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 case PRID_IMP_SR71000:
787 c->cputype = CPU_SR71000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000788 __cpu_name[cpu] = "Sandcraft SR71000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 c->scache.ways = 8;
790 c->tlbsize = 64;
791 break;
792 }
793}
794
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000795static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
Pete Popovbdf21b12005-07-14 17:47:57 +0000796{
797 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100798 switch (c->processor_id & PRID_IMP_MASK) {
Pete Popovbdf21b12005-07-14 17:47:57 +0000799 case PRID_IMP_PR4450:
800 c->cputype = CPU_PR4450;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000801 __cpu_name[cpu] = "Philips PR4450";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000802 set_isa(c, MIPS_CPU_ISA_M32R1);
Pete Popovbdf21b12005-07-14 17:47:57 +0000803 break;
Pete Popovbdf21b12005-07-14 17:47:57 +0000804 }
805}
806
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000807static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200808{
809 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100810 switch (c->processor_id & PRID_IMP_MASK) {
Kevin Cernekee190fca32010-11-23 10:26:45 -0800811 case PRID_IMP_BMIPS32_REV4:
812 case PRID_IMP_BMIPS32_REV8:
Kevin Cernekee602977b2010-10-16 14:22:30 -0700813 c->cputype = CPU_BMIPS32;
814 __cpu_name[cpu] = "Broadcom BMIPS32";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700815 set_elf_platform(cpu, "bmips32");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200816 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -0700817 case PRID_IMP_BMIPS3300:
818 case PRID_IMP_BMIPS3300_ALT:
819 case PRID_IMP_BMIPS3300_BUG:
820 c->cputype = CPU_BMIPS3300;
821 __cpu_name[cpu] = "Broadcom BMIPS3300";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700822 set_elf_platform(cpu, "bmips3300");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200823 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -0700824 case PRID_IMP_BMIPS43XX: {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100825 int rev = c->processor_id & PRID_REV_MASK;
Kevin Cernekee602977b2010-10-16 14:22:30 -0700826
827 if (rev >= PRID_REV_BMIPS4380_LO &&
828 rev <= PRID_REV_BMIPS4380_HI) {
829 c->cputype = CPU_BMIPS4380;
830 __cpu_name[cpu] = "Broadcom BMIPS4380";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700831 set_elf_platform(cpu, "bmips4380");
Kevin Cernekee602977b2010-10-16 14:22:30 -0700832 } else {
833 c->cputype = CPU_BMIPS4350;
834 __cpu_name[cpu] = "Broadcom BMIPS4350";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700835 set_elf_platform(cpu, "bmips4350");
Maxime Bizon0de663e2009-08-18 13:23:37 +0100836 }
837 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200838 }
Kevin Cernekee602977b2010-10-16 14:22:30 -0700839 case PRID_IMP_BMIPS5000:
840 c->cputype = CPU_BMIPS5000;
841 __cpu_name[cpu] = "Broadcom BMIPS5000";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700842 set_elf_platform(cpu, "bmips5000");
Kevin Cernekee602977b2010-10-16 14:22:30 -0700843 c->options |= MIPS_CPU_ULRI;
844 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -0700845 }
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200846}
847
David Daney0dd47812008-12-11 15:33:26 -0800848static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
849{
850 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100851 switch (c->processor_id & PRID_IMP_MASK) {
David Daney0dd47812008-12-11 15:33:26 -0800852 case PRID_IMP_CAVIUM_CN38XX:
853 case PRID_IMP_CAVIUM_CN31XX:
854 case PRID_IMP_CAVIUM_CN30XX:
David Daney6f329462010-02-10 15:12:48 -0800855 c->cputype = CPU_CAVIUM_OCTEON;
856 __cpu_name[cpu] = "Cavium Octeon";
857 goto platform;
David Daney0dd47812008-12-11 15:33:26 -0800858 case PRID_IMP_CAVIUM_CN58XX:
859 case PRID_IMP_CAVIUM_CN56XX:
860 case PRID_IMP_CAVIUM_CN50XX:
861 case PRID_IMP_CAVIUM_CN52XX:
David Daney6f329462010-02-10 15:12:48 -0800862 c->cputype = CPU_CAVIUM_OCTEON_PLUS;
863 __cpu_name[cpu] = "Cavium Octeon+";
864platform:
Robert Millanc094c992011-04-18 11:37:55 -0700865 set_elf_platform(cpu, "octeon");
David Daney0dd47812008-12-11 15:33:26 -0800866 break;
David Daneya1431b62011-09-24 02:29:54 +0200867 case PRID_IMP_CAVIUM_CN61XX:
David Daney0e56b382010-10-07 16:03:45 -0700868 case PRID_IMP_CAVIUM_CN63XX:
David Daneya1431b62011-09-24 02:29:54 +0200869 case PRID_IMP_CAVIUM_CN66XX:
870 case PRID_IMP_CAVIUM_CN68XX:
David Daneyaf04bb82013-07-29 15:07:01 -0700871 case PRID_IMP_CAVIUM_CNF71XX:
David Daney0e56b382010-10-07 16:03:45 -0700872 c->cputype = CPU_CAVIUM_OCTEON2;
873 __cpu_name[cpu] = "Cavium Octeon II";
Robert Millanc094c992011-04-18 11:37:55 -0700874 set_elf_platform(cpu, "octeon2");
David Daney0e56b382010-10-07 16:03:45 -0700875 break;
David Daneyaf04bb82013-07-29 15:07:01 -0700876 case PRID_IMP_CAVIUM_CN70XX:
877 case PRID_IMP_CAVIUM_CN78XX:
878 c->cputype = CPU_CAVIUM_OCTEON3;
879 __cpu_name[cpu] = "Cavium Octeon III";
880 set_elf_platform(cpu, "octeon3");
881 break;
David Daney0dd47812008-12-11 15:33:26 -0800882 default:
883 printk(KERN_INFO "Unknown Octeon chip!\n");
884 c->cputype = CPU_UNKNOWN;
885 break;
886 }
887}
888
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000889static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
890{
891 decode_configs(c);
892 /* JZRISC does not implement the CP0 counter. */
893 c->options &= ~MIPS_CPU_COUNTER;
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100894 switch (c->processor_id & PRID_IMP_MASK) {
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000895 case PRID_IMP_JZRISC:
896 c->cputype = CPU_JZRISC;
897 __cpu_name[cpu] = "Ingenic JZRISC";
898 break;
899 default:
900 panic("Unknown Ingenic Processor ID!");
901 break;
902 }
903}
904
Jayachandran Ca7117c62011-05-11 12:04:58 +0530905static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
906{
907 decode_configs(c);
908
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100909 if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
Manuel Lauss809f36c2011-11-01 20:03:30 +0100910 c->cputype = CPU_ALCHEMY;
911 __cpu_name[cpu] = "Au1300";
912 /* following stuff is not for Alchemy */
913 return;
914 }
915
Ralf Baechle70342282013-01-22 12:59:30 +0100916 c->options = (MIPS_CPU_TLB |
917 MIPS_CPU_4KEX |
Jayachandran Ca7117c62011-05-11 12:04:58 +0530918 MIPS_CPU_COUNTER |
Ralf Baechle70342282013-01-22 12:59:30 +0100919 MIPS_CPU_DIVEC |
920 MIPS_CPU_WATCH |
921 MIPS_CPU_EJTAG |
Jayachandran Ca7117c62011-05-11 12:04:58 +0530922 MIPS_CPU_LLSC);
923
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100924 switch (c->processor_id & PRID_IMP_MASK) {
Jayachandran C4ca86a22013-08-11 14:43:54 +0530925 case PRID_IMP_NETLOGIC_XLP2XX:
926 c->cputype = CPU_XLP;
927 __cpu_name[cpu] = "Broadcom XLPII";
928 break;
929
Jayachandran C2aa54b22011-11-16 00:21:29 +0000930 case PRID_IMP_NETLOGIC_XLP8XX:
931 case PRID_IMP_NETLOGIC_XLP3XX:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +0000932 c->cputype = CPU_XLP;
933 __cpu_name[cpu] = "Netlogic XLP";
934 break;
935
Jayachandran Ca7117c62011-05-11 12:04:58 +0530936 case PRID_IMP_NETLOGIC_XLR732:
937 case PRID_IMP_NETLOGIC_XLR716:
938 case PRID_IMP_NETLOGIC_XLR532:
939 case PRID_IMP_NETLOGIC_XLR308:
940 case PRID_IMP_NETLOGIC_XLR532C:
941 case PRID_IMP_NETLOGIC_XLR516C:
942 case PRID_IMP_NETLOGIC_XLR508C:
943 case PRID_IMP_NETLOGIC_XLR308C:
944 c->cputype = CPU_XLR;
945 __cpu_name[cpu] = "Netlogic XLR";
946 break;
947
948 case PRID_IMP_NETLOGIC_XLS608:
949 case PRID_IMP_NETLOGIC_XLS408:
950 case PRID_IMP_NETLOGIC_XLS404:
951 case PRID_IMP_NETLOGIC_XLS208:
952 case PRID_IMP_NETLOGIC_XLS204:
953 case PRID_IMP_NETLOGIC_XLS108:
954 case PRID_IMP_NETLOGIC_XLS104:
955 case PRID_IMP_NETLOGIC_XLS616B:
956 case PRID_IMP_NETLOGIC_XLS608B:
957 case PRID_IMP_NETLOGIC_XLS416B:
958 case PRID_IMP_NETLOGIC_XLS412B:
959 case PRID_IMP_NETLOGIC_XLS408B:
960 case PRID_IMP_NETLOGIC_XLS404B:
961 c->cputype = CPU_XLR;
962 __cpu_name[cpu] = "Netlogic XLS";
963 break;
964
965 default:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +0000966 pr_info("Unknown Netlogic chip id [%02x]!\n",
Jayachandran Ca7117c62011-05-11 12:04:58 +0530967 c->processor_id);
968 c->cputype = CPU_XLR;
969 break;
970 }
971
Jayachandran Ca3d4fb22011-11-16 00:21:20 +0000972 if (c->cputype == CPU_XLP) {
Steven J. Hilla96102b2012-12-07 04:31:36 +0000973 set_isa(c, MIPS_CPU_ISA_M64R2);
Jayachandran Ca3d4fb22011-11-16 00:21:20 +0000974 c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
975 /* This will be updated again after all threads are woken up */
976 c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
977 } else {
Steven J. Hilla96102b2012-12-07 04:31:36 +0000978 set_isa(c, MIPS_CPU_ISA_M64R1);
Jayachandran Ca3d4fb22011-11-16 00:21:20 +0000979 c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
980 }
Jayachandran C7777b932013-06-11 14:41:35 +0000981 c->kscratch_mask = 0xf;
Jayachandran Ca7117c62011-05-11 12:04:58 +0530982}
983
David Daney949e51b2010-10-14 11:32:33 -0700984#ifdef CONFIG_64BIT
985/* For use by uaccess.h */
986u64 __ua_limit;
987EXPORT_SYMBOL(__ua_limit);
988#endif
989
Ralf Baechle9966db252007-10-11 23:46:17 +0100990const char *__cpu_name[NR_CPUS];
David Daney874fd3b2010-01-28 16:52:12 -0800991const char *__elf_platform;
Ralf Baechle9966db252007-10-11 23:46:17 +0100992
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000993void cpu_probe(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994{
995 struct cpuinfo_mips *c = &current_cpu_data;
Ralf Baechle9966db252007-10-11 23:46:17 +0100996 unsigned int cpu = smp_processor_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997
Ralf Baechle70342282013-01-22 12:59:30 +0100998 c->processor_id = PRID_IMP_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 c->fpu_id = FPIR_IMP_NONE;
1000 c->cputype = CPU_UNKNOWN;
1001
1002 c->processor_id = read_c0_prid();
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001003 switch (c->processor_id & PRID_COMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 case PRID_COMP_LEGACY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001005 cpu_probe_legacy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 break;
1007 case PRID_COMP_MIPS:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001008 cpu_probe_mips(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 break;
1010 case PRID_COMP_ALCHEMY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001011 cpu_probe_alchemy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 break;
1013 case PRID_COMP_SIBYTE:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001014 cpu_probe_sibyte(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001016 case PRID_COMP_BROADCOM:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001017 cpu_probe_broadcom(c, cpu);
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001018 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 case PRID_COMP_SANDCRAFT:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001020 cpu_probe_sandcraft(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 break;
Daniel Lairda92b0582008-03-06 09:07:18 +00001022 case PRID_COMP_NXP:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001023 cpu_probe_nxp(c, cpu);
Ralf Baechlea3dddd52006-03-11 08:18:41 +00001024 break;
David Daney0dd47812008-12-11 15:33:26 -08001025 case PRID_COMP_CAVIUM:
1026 cpu_probe_cavium(c, cpu);
1027 break;
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001028 case PRID_COMP_INGENIC:
1029 cpu_probe_ingenic(c, cpu);
1030 break;
Jayachandran Ca7117c62011-05-11 12:04:58 +05301031 case PRID_COMP_NETLOGIC:
1032 cpu_probe_netlogic(c, cpu);
1033 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 }
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001035
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001036 BUG_ON(!__cpu_name[cpu]);
1037 BUG_ON(c->cputype == CPU_UNKNOWN);
1038
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001039 /*
1040 * Platform code can force the cpu type to optimize code
1041 * generation. In that case be sure the cpu type is correctly
1042 * manually setup otherwise it could trigger some nasty bugs.
1043 */
1044 BUG_ON(current_cpu_type() != c->cputype);
1045
Kevin Cernekee0103d232010-05-02 14:43:52 -07001046 if (mips_fpu_disabled)
1047 c->options &= ~MIPS_CPU_FPU;
1048
1049 if (mips_dsp_disabled)
Steven J. Hillee80f7c72012-08-03 10:26:04 -05001050 c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -07001051
Ralf Baechle41943182005-05-05 16:45:59 +00001052 if (c->options & MIPS_CPU_FPU) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 c->fpu_id = cpu_get_fpu_id();
Ralf Baechle41943182005-05-05 16:45:59 +00001054
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00001055 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
1056 MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
Ralf Baechle41943182005-05-05 16:45:59 +00001057 if (c->fpu_id & MIPS_FPIR_3D)
1058 c->ases |= MIPS_ASE_MIPS3D;
1059 }
1060 }
Ralf Baechle9966db252007-10-11 23:46:17 +01001061
Al Cooperda4b62c2012-07-13 16:44:51 -04001062 if (cpu_has_mips_r2) {
Ralf Baechlef6771db2007-11-08 18:02:29 +00001063 c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
Al Cooperda4b62c2012-07-13 16:44:51 -04001064 /* R2 has Performance Counter Interrupt indicator */
1065 c->options |= MIPS_CPU_PCI;
1066 }
Ralf Baechlef6771db2007-11-08 18:02:29 +00001067 else
1068 c->srsets = 1;
Guenter Roeck91dfc422010-02-02 08:52:20 -08001069
1070 cpu_probe_vmbits(c);
David Daney949e51b2010-10-14 11:32:33 -07001071
1072#ifdef CONFIG_64BIT
1073 if (cpu == 0)
1074 __ua_limit = ~((1ull << cpu_vmbits) - 1);
1075#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076}
1077
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001078void cpu_report(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079{
1080 struct cpuinfo_mips *c = &current_cpu_data;
1081
Ralf Baechle9966db252007-10-11 23:46:17 +01001082 printk(KERN_INFO "CPU revision is: %08x (%s)\n",
1083 c->processor_id, cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084 if (c->options & MIPS_CPU_FPU)
Ralf Baechle9966db252007-10-11 23:46:17 +01001085 printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086}