blob: b1fb7af3c35058f2e739b4ec41fb28d62d00c2d2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Processor capabilities determination functions.
3 *
4 * Copyright (C) xxxx the Anonymous
Ralf Baechle010b8532006-01-29 18:42:08 +00005 * Copyright (C) 1994 - 2006 Ralf Baechle
Ralf Baechle41943182005-05-05 16:45:59 +00006 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Steven J. Hill113c62d2012-07-06 23:56:00 +02007 * Copyright (C) 2001, 2004, 2011, 2012 MIPS Technologies, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version
12 * 2 of the License, or (at your option) any later version.
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
15#include <linux/kernel.h>
16#include <linux/ptrace.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/stddef.h>
Paul Gortmaker73bc2562011-07-23 16:30:40 -040019#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Ralf Baechle57599062007-02-18 19:07:31 +000021#include <asm/bugs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/cpu.h>
23#include <asm/fpu.h>
24#include <asm/mipsregs.h>
David Daney654f57b2008-09-23 00:07:16 -070025#include <asm/watch.h>
Paul Gortmaker06372a62011-07-23 16:26:41 -040026#include <asm/elf.h>
Chris Dearmana074f0e2009-07-10 01:51:27 -070027#include <asm/spram.h>
David Daney949e51b2010-10-14 11:32:33 -070028#include <asm/uaccess.h>
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030/*
31 * Not all of the MIPS CPUs have the "wait" instruction available. Moreover,
32 * the implementation of the "wait" feature differs between CPU families. This
33 * points to the function that implements CPU specific wait.
34 * The wait instruction stops the pipeline and reduces the power consumption of
35 * the CPU very much.
36 */
Ralf Baechle982f6ff2009-09-17 02:25:07 +020037void (*cpu_wait)(void);
Wu Zhangjinf8ede0f2009-11-17 01:32:59 +080038EXPORT_SYMBOL(cpu_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40static void r3081_wait(void)
41{
42 unsigned long cfg = read_c0_conf();
43 write_c0_conf(cfg | R30XX_CONF_HALT);
44}
45
46static void r39xx_wait(void)
47{
Atsushi Nemoto60a6c372006-06-08 01:09:01 +090048 local_irq_disable();
49 if (!need_resched())
50 write_c0_conf(read_c0_conf() | TX39_CONF_HALT);
51 local_irq_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -070052}
53
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090054extern void r4k_wait(void);
Atsushi Nemoto60a6c372006-06-08 01:09:01 +090055
56/*
57 * This variant is preferable as it allows testing need_resched and going to
58 * sleep depending on the outcome atomically. Unfortunately the "It is
59 * implementation-dependent whether the pipeline restarts when a non-enabled
60 * interrupt is requested" restriction in the MIPS32/MIPS64 architecture makes
61 * using this version a gamble.
62 */
Kevin D. Kissell8531a352008-09-09 21:48:52 +020063void r4k_wait_irqoff(void)
Atsushi Nemoto60a6c372006-06-08 01:09:01 +090064{
65 local_irq_disable();
66 if (!need_resched())
Kevin D. Kissell8531a352008-09-09 21:48:52 +020067 __asm__(" .set push \n"
68 " .set mips3 \n"
Atsushi Nemoto60a6c372006-06-08 01:09:01 +090069 " wait \n"
Kevin D. Kissell8531a352008-09-09 21:48:52 +020070 " .set pop \n");
Atsushi Nemoto60a6c372006-06-08 01:09:01 +090071 local_irq_enable();
Kevin D. Kissell8531a352008-09-09 21:48:52 +020072 __asm__(" .globl __pastwait \n"
73 "__pastwait: \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070074}
75
Ralf Baechle5a812992007-07-17 18:49:48 +010076/*
77 * The RM7000 variant has to handle erratum 38. The workaround is to not
78 * have any pending stores when the WAIT instruction is executed.
79 */
80static void rm7k_wait_irqoff(void)
81{
82 local_irq_disable();
83 if (!need_resched())
84 __asm__(
85 " .set push \n"
86 " .set mips3 \n"
87 " .set noat \n"
88 " mfc0 $1, $12 \n"
89 " sync \n"
90 " mtc0 $1, $12 # stalls until W stage \n"
91 " wait \n"
92 " mtc0 $1, $12 # stalls until W stage \n"
93 " .set pop \n");
94 local_irq_enable();
95}
96
Manuel Lauss2882b0c2009-08-22 18:09:27 +020097/*
98 * The Au1xxx wait is available only if using 32khz counter or
99 * external timer source, but specifically not CP0 Counter.
100 * alchemy/common/time.c may override cpu_wait!
101 */
Pete Popov494900a2005-04-07 00:42:10 +0000102static void au1k_wait(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103{
Atsushi Nemoto60a6c372006-06-08 01:09:01 +0900104 __asm__(" .set mips3 \n"
105 " cache 0x14, 0(%0) \n"
106 " cache 0x14, 32(%0) \n"
107 " sync \n"
108 " nop \n"
109 " wait \n"
110 " nop \n"
111 " nop \n"
112 " nop \n"
113 " nop \n"
114 " .set mips0 \n"
Ralf Baechle10f650d2005-05-25 13:32:49 +0000115 : : "r" (au1k_wait));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116}
117
Ralf Baechle982f6ff2009-09-17 02:25:07 +0200118static int __initdata nowait;
Ralf Baechle55d04df2005-07-13 19:22:45 +0000119
Atsushi Nemotof49a7472007-02-18 01:02:14 +0900120static int __init wait_disable(char *s)
Ralf Baechle55d04df2005-07-13 19:22:45 +0000121{
122 nowait = 1;
123
124 return 1;
125}
126
127__setup("nowait", wait_disable);
128
Kevin Cernekee0103d232010-05-02 14:43:52 -0700129static int __cpuinitdata mips_fpu_disabled;
130
131static int __init fpu_disable(char *s)
132{
133 cpu_data[0].options &= ~MIPS_CPU_FPU;
134 mips_fpu_disabled = 1;
135
136 return 1;
137}
138
139__setup("nofpu", fpu_disable);
140
141int __cpuinitdata mips_dsp_disabled;
142
143static int __init dsp_disable(char *s)
144{
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500145 cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -0700146 mips_dsp_disabled = 1;
147
148 return 1;
149}
150
151__setup("nodsp", dsp_disable);
152
Atsushi Nemotoc65a5482007-11-12 02:05:18 +0900153void __init check_wait(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154{
155 struct cpuinfo_mips *c = &current_cpu_data;
156
Ralf Baechle55d04df2005-07-13 19:22:45 +0000157 if (nowait) {
Ralf Baechlec2379232006-11-30 01:14:44 +0000158 printk("Wait instruction disabled.\n");
Ralf Baechle55d04df2005-07-13 19:22:45 +0000159 return;
160 }
161
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 switch (c->cputype) {
163 case CPU_R3081:
164 case CPU_R3081E:
165 cpu_wait = r3081_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 break;
167 case CPU_TX3927:
168 cpu_wait = r39xx_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 break;
170 case CPU_R4200:
171/* case CPU_R4300: */
172 case CPU_R4600:
173 case CPU_R4640:
174 case CPU_R4650:
175 case CPU_R4700:
176 case CPU_R5000:
Shinya Kuribayashia644b272009-03-03 18:05:51 +0900177 case CPU_R5500:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 case CPU_NEVADA:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 case CPU_4KC:
180 case CPU_4KEC:
181 case CPU_4KSC:
182 case CPU_5KC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 case CPU_25KF:
Ralf Baechle4b3e9752007-06-21 00:22:34 +0100184 case CPU_PR4450:
Kevin Cernekee602977b2010-10-16 14:22:30 -0700185 case CPU_BMIPS3300:
186 case CPU_BMIPS4350:
187 case CPU_BMIPS4380:
188 case CPU_BMIPS5000:
David Daney0dd47812008-12-11 15:33:26 -0800189 case CPU_CAVIUM_OCTEON:
David Daney6f329462010-02-10 15:12:48 -0800190 case CPU_CAVIUM_OCTEON_PLUS:
David Daney0e56b382010-10-07 16:03:45 -0700191 case CPU_CAVIUM_OCTEON2:
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000192 case CPU_JZRISC:
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100193 case CPU_LOONGSON1:
Jayachandran C11d48aa2011-08-23 13:35:30 +0530194 case CPU_XLR:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +0000195 case CPU_XLP:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 cpu_wait = r4k_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 break;
Ralf Baechle4b3e9752007-06-21 00:22:34 +0100198
Ralf Baechle5a812992007-07-17 18:49:48 +0100199 case CPU_RM7000:
200 cpu_wait = rm7k_wait_irqoff;
201 break;
202
Steven J. Hill113c62d2012-07-06 23:56:00 +0200203 case CPU_M14KC:
Ralf Baechle4b3e9752007-06-21 00:22:34 +0100204 case CPU_24K:
205 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +0100206 case CPU_1004K:
Ralf Baechle4b3e9752007-06-21 00:22:34 +0100207 cpu_wait = r4k_wait;
208 if (read_c0_config7() & MIPS_CONF7_WII)
209 cpu_wait = r4k_wait_irqoff;
210 break;
211
212 case CPU_74K:
213 cpu_wait = r4k_wait;
214 if ((c->processor_id & 0xff) >= PRID_REV_ENCODE_332(2, 1, 0))
215 cpu_wait = r4k_wait_irqoff;
216 break;
217
Atsushi Nemoto60a6c372006-06-08 01:09:01 +0900218 case CPU_TX49XX:
219 cpu_wait = r4k_wait_irqoff;
Atsushi Nemoto60a6c372006-06-08 01:09:01 +0900220 break;
Manuel Lauss270717a2009-03-25 17:49:28 +0100221 case CPU_ALCHEMY:
Manuel Lauss0c694de2008-12-21 09:26:23 +0100222 cpu_wait = au1k_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 break;
Ralf Baechlec8eae712007-06-12 13:04:09 +0100224 case CPU_20KC:
225 /*
226 * WAIT on Rev1.0 has E1, E2, E3 and E16.
227 * WAIT on Rev2.0 and Rev3.0 has E16.
228 * Rev3.1 WAIT is nop, why bother
229 */
230 if ((c->processor_id & 0xff) <= 0x64)
231 break;
232
Ralf Baechle50da4692007-09-14 19:08:43 +0100233 /*
234 * Another rev is incremeting c0_count at a reduced clock
235 * rate while in WAIT mode. So we basically have the choice
236 * between using the cp0 timer as clocksource or avoiding
237 * the WAIT instruction. Until more details are known,
238 * disable the use of WAIT for 20Kc entirely.
239 cpu_wait = r4k_wait;
240 */
Ralf Baechlec8eae712007-06-12 13:04:09 +0100241 break;
Ralf Baechle441ee342006-06-02 11:48:11 +0100242 case CPU_RM9000:
Ralf Baechlec2379232006-11-30 01:14:44 +0000243 if ((c->processor_id & 0x00ff) >= 0x40)
Ralf Baechle441ee342006-06-02 11:48:11 +0100244 cpu_wait = r4k_wait;
Ralf Baechle441ee342006-06-02 11:48:11 +0100245 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 default:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 break;
248 }
249}
250
Marc St-Jean9267a302007-06-14 15:55:31 -0600251static inline void check_errata(void)
252{
253 struct cpuinfo_mips *c = &current_cpu_data;
254
255 switch (c->cputype) {
256 case CPU_34K:
257 /*
258 * Erratum "RPS May Cause Incorrect Instruction Execution"
259 * This code only handles VPE0, any SMP/SMTC/RTOS code
260 * making use of VPE1 will be responsable for that VPE.
261 */
262 if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
263 write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
264 break;
265 default:
266 break;
267 }
268}
269
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270void __init check_bugs32(void)
271{
Marc St-Jean9267a302007-06-14 15:55:31 -0600272 check_errata();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273}
274
275/*
276 * Probe whether cpu has config register by trying to play with
277 * alternate cache bit and see whether it matters.
278 * It's used by cpu_probe to distinguish between R3000A and R3081.
279 */
280static inline int cpu_has_confreg(void)
281{
282#ifdef CONFIG_CPU_R3000
283 extern unsigned long r3k_cache_size(unsigned long);
284 unsigned long size1, size2;
285 unsigned long cfg = read_c0_conf();
286
287 size1 = r3k_cache_size(ST0_ISC);
288 write_c0_conf(cfg ^ R30XX_CONF_AC);
289 size2 = r3k_cache_size(ST0_ISC);
290 write_c0_conf(cfg);
291 return size1 != size2;
292#else
293 return 0;
294#endif
295}
296
Robert Millanc094c992011-04-18 11:37:55 -0700297static inline void set_elf_platform(int cpu, const char *plat)
298{
299 if (cpu == 0)
300 __elf_platform = plat;
301}
302
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303/*
304 * Get the FPU Implementation/Revision.
305 */
306static inline unsigned long cpu_get_fpu_id(void)
307{
308 unsigned long tmp, fpu_id;
309
310 tmp = read_c0_status();
311 __enable_fpu();
312 fpu_id = read_32bit_cp1_register(CP1_REVISION);
313 write_c0_status(tmp);
314 return fpu_id;
315}
316
317/*
318 * Check the CPU has an FPU the official way.
319 */
320static inline int __cpu_has_fpu(void)
321{
322 return ((cpu_get_fpu_id() & 0xff00) != FPIR_IMP_NONE);
323}
324
Guenter Roeck91dfc422010-02-02 08:52:20 -0800325static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
326{
327#ifdef __NEED_VMBITS_PROBE
David Daney5b7efa82010-02-08 12:27:00 -0800328 write_c0_entryhi(0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800329 back_to_back_c0_hazard();
David Daney5b7efa82010-02-08 12:27:00 -0800330 c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800331#endif
332}
333
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100334static char unknown_isa[] __cpuinitdata = KERN_ERR \
335 "Unsupported ISA type, c0.config0: %d.";
336
337static inline unsigned int decode_config0(struct cpuinfo_mips *c)
338{
339 unsigned int config0;
340 int isa;
341
342 config0 = read_c0_config();
343
344 if (((config0 & MIPS_CONF_MT) >> 7) == 1)
345 c->options |= MIPS_CPU_TLB;
346 isa = (config0 & MIPS_CONF_AT) >> 13;
347 switch (isa) {
348 case 0:
349 switch ((config0 & MIPS_CONF_AR) >> 10) {
350 case 0:
351 c->isa_level = MIPS_CPU_ISA_M32R1;
352 break;
353 case 1:
354 c->isa_level = MIPS_CPU_ISA_M32R2;
355 break;
356 default:
357 goto unknown;
358 }
359 break;
360 case 2:
361 switch ((config0 & MIPS_CONF_AR) >> 10) {
362 case 0:
363 c->isa_level = MIPS_CPU_ISA_M64R1;
364 break;
365 case 1:
366 c->isa_level = MIPS_CPU_ISA_M64R2;
367 break;
368 default:
369 goto unknown;
370 }
371 break;
372 default:
373 goto unknown;
374 }
375
376 return config0 & MIPS_CONF_M;
377
378unknown:
379 panic(unknown_isa, config0);
380}
381
382static inline unsigned int decode_config1(struct cpuinfo_mips *c)
383{
384 unsigned int config1;
385
386 config1 = read_c0_config1();
387
388 if (config1 & MIPS_CONF1_MD)
389 c->ases |= MIPS_ASE_MDMX;
390 if (config1 & MIPS_CONF1_WR)
391 c->options |= MIPS_CPU_WATCH;
392 if (config1 & MIPS_CONF1_CA)
393 c->ases |= MIPS_ASE_MIPS16;
394 if (config1 & MIPS_CONF1_EP)
395 c->options |= MIPS_CPU_EJTAG;
396 if (config1 & MIPS_CONF1_FP) {
397 c->options |= MIPS_CPU_FPU;
398 c->options |= MIPS_CPU_32FPR;
399 }
400 if (cpu_has_tlb)
401 c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
402
403 return config1 & MIPS_CONF_M;
404}
405
406static inline unsigned int decode_config2(struct cpuinfo_mips *c)
407{
408 unsigned int config2;
409
410 config2 = read_c0_config2();
411
412 if (config2 & MIPS_CONF2_SL)
413 c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
414
415 return config2 & MIPS_CONF_M;
416}
417
418static inline unsigned int decode_config3(struct cpuinfo_mips *c)
419{
420 unsigned int config3;
421
422 config3 = read_c0_config3();
423
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500424 if (config3 & MIPS_CONF3_SM) {
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100425 c->ases |= MIPS_ASE_SMARTMIPS;
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500426 c->options |= MIPS_CPU_RIXI;
427 }
428 if (config3 & MIPS_CONF3_RXI)
429 c->options |= MIPS_CPU_RIXI;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100430 if (config3 & MIPS_CONF3_DSP)
431 c->ases |= MIPS_ASE_DSP;
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500432 if (config3 & MIPS_CONF3_DSP2P)
433 c->ases |= MIPS_ASE_DSP2P;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100434 if (config3 & MIPS_CONF3_VINT)
435 c->options |= MIPS_CPU_VINT;
436 if (config3 & MIPS_CONF3_VEIC)
437 c->options |= MIPS_CPU_VEIC;
438 if (config3 & MIPS_CONF3_MT)
439 c->ases |= MIPS_ASE_MIPSMT;
440 if (config3 & MIPS_CONF3_ULRI)
441 c->options |= MIPS_CPU_ULRI;
442
443 return config3 & MIPS_CONF_M;
444}
445
446static inline unsigned int decode_config4(struct cpuinfo_mips *c)
447{
448 unsigned int config4;
449
450 config4 = read_c0_config4();
451
452 if ((config4 & MIPS_CONF4_MMUEXTDEF) == MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT
453 && cpu_has_tlb)
454 c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
455
456 c->kscratch_mask = (config4 >> 16) & 0xff;
457
458 return config4 & MIPS_CONF_M;
459}
460
461static void __cpuinit decode_configs(struct cpuinfo_mips *c)
462{
463 int ok;
464
465 /* MIPS32 or MIPS64 compliant CPU. */
466 c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
467 MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
468
469 c->scache.flags = MIPS_CACHE_NOT_PRESENT;
470
471 ok = decode_config0(c); /* Read Config registers. */
472 BUG_ON(!ok); /* Arch spec violation! */
473 if (ok)
474 ok = decode_config1(c);
475 if (ok)
476 ok = decode_config2(c);
477 if (ok)
478 ok = decode_config3(c);
479 if (ok)
480 ok = decode_config4(c);
481
482 mips_probe_watch_registers(c);
483
484 if (cpu_has_mips_r2)
485 c->core = read_c0_ebase() & 0x3ff;
486}
487
Ralf Baechle02cf2112005-10-01 13:06:32 +0100488#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 | MIPS_CPU_COUNTER)
490
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000491static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492{
493 switch (c->processor_id & 0xff00) {
494 case PRID_IMP_R2000:
495 c->cputype = CPU_R2000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000496 __cpu_name[cpu] = "R2000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 c->isa_level = MIPS_CPU_ISA_I;
Ralf Baechle02cf2112005-10-01 13:06:32 +0100498 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -0500499 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 if (__cpu_has_fpu())
501 c->options |= MIPS_CPU_FPU;
502 c->tlbsize = 64;
503 break;
504 case PRID_IMP_R3000:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000505 if ((c->processor_id & 0xff) == PRID_REV_R3000A) {
506 if (cpu_has_confreg()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 c->cputype = CPU_R3081E;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000508 __cpu_name[cpu] = "R3081";
509 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 c->cputype = CPU_R3000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000511 __cpu_name[cpu] = "R3000A";
512 }
513 break;
514 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 c->cputype = CPU_R3000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000516 __cpu_name[cpu] = "R3000";
517 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 c->isa_level = MIPS_CPU_ISA_I;
Ralf Baechle02cf2112005-10-01 13:06:32 +0100519 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -0500520 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 if (__cpu_has_fpu())
522 c->options |= MIPS_CPU_FPU;
523 c->tlbsize = 64;
524 break;
525 case PRID_IMP_R4000:
526 if (read_c0_config() & CONF_SC) {
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000527 if ((c->processor_id & 0xff) >= PRID_REV_R4400) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 c->cputype = CPU_R4400PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000529 __cpu_name[cpu] = "R4400PC";
530 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 c->cputype = CPU_R4000PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000532 __cpu_name[cpu] = "R4000PC";
533 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 } else {
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000535 if ((c->processor_id & 0xff) >= PRID_REV_R4400) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 c->cputype = CPU_R4400SC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000537 __cpu_name[cpu] = "R4400SC";
538 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 c->cputype = CPU_R4000SC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000540 __cpu_name[cpu] = "R4000SC";
541 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 }
543
544 c->isa_level = MIPS_CPU_ISA_III;
545 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500546 MIPS_CPU_WATCH | MIPS_CPU_VCE |
547 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 c->tlbsize = 48;
549 break;
550 case PRID_IMP_VR41XX:
551 switch (c->processor_id & 0xf0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 case PRID_REV_VR4111:
553 c->cputype = CPU_VR4111;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000554 __cpu_name[cpu] = "NEC VR4111";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 case PRID_REV_VR4121:
557 c->cputype = CPU_VR4121;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000558 __cpu_name[cpu] = "NEC VR4121";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 break;
560 case PRID_REV_VR4122:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000561 if ((c->processor_id & 0xf) < 0x3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 c->cputype = CPU_VR4122;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000563 __cpu_name[cpu] = "NEC VR4122";
564 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 c->cputype = CPU_VR4181A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000566 __cpu_name[cpu] = "NEC VR4181A";
567 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 break;
569 case PRID_REV_VR4130:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000570 if ((c->processor_id & 0xf) < 0x4) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 c->cputype = CPU_VR4131;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000572 __cpu_name[cpu] = "NEC VR4131";
573 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 c->cputype = CPU_VR4133;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000575 __cpu_name[cpu] = "NEC VR4133";
576 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 break;
578 default:
579 printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
580 c->cputype = CPU_VR41XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000581 __cpu_name[cpu] = "NEC Vr41xx";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 break;
583 }
584 c->isa_level = MIPS_CPU_ISA_III;
585 c->options = R4K_OPTS;
586 c->tlbsize = 32;
587 break;
588 case PRID_IMP_R4300:
589 c->cputype = CPU_R4300;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000590 __cpu_name[cpu] = "R4300";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 c->isa_level = MIPS_CPU_ISA_III;
592 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500593 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 c->tlbsize = 32;
595 break;
596 case PRID_IMP_R4600:
597 c->cputype = CPU_R4600;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000598 __cpu_name[cpu] = "R4600";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 c->isa_level = MIPS_CPU_ISA_III;
Thiemo Seufer075e7502005-07-27 21:48:12 +0000600 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
601 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 c->tlbsize = 48;
603 break;
604 #if 0
Steven J. Hill03751e72012-05-10 23:21:18 -0500605 case PRID_IMP_R4650:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 /*
607 * This processor doesn't have an MMU, so it's not
608 * "real easy" to run Linux on it. It is left purely
609 * for documentation. Commented out because it shares
610 * it's c0_prid id number with the TX3900.
611 */
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000612 c->cputype = CPU_R4650;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000613 __cpu_name[cpu] = "R4650";
Steven J. Hill03751e72012-05-10 23:21:18 -0500614 c->isa_level = MIPS_CPU_ISA_III;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
Steven J. Hill03751e72012-05-10 23:21:18 -0500616 c->tlbsize = 48;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 break;
618 #endif
619 case PRID_IMP_TX39:
620 c->isa_level = MIPS_CPU_ISA_I;
Ralf Baechle02cf2112005-10-01 13:06:32 +0100621 c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622
623 if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
624 c->cputype = CPU_TX3927;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000625 __cpu_name[cpu] = "TX3927";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 c->tlbsize = 64;
627 } else {
628 switch (c->processor_id & 0xff) {
629 case PRID_REV_TX3912:
630 c->cputype = CPU_TX3912;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000631 __cpu_name[cpu] = "TX3912";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 c->tlbsize = 32;
633 break;
634 case PRID_REV_TX3922:
635 c->cputype = CPU_TX3922;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000636 __cpu_name[cpu] = "TX3922";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 c->tlbsize = 64;
638 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 }
640 }
641 break;
642 case PRID_IMP_R4700:
643 c->cputype = CPU_R4700;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000644 __cpu_name[cpu] = "R4700";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 c->isa_level = MIPS_CPU_ISA_III;
646 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500647 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 c->tlbsize = 48;
649 break;
650 case PRID_IMP_TX49:
651 c->cputype = CPU_TX49XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000652 __cpu_name[cpu] = "R49XX";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 c->isa_level = MIPS_CPU_ISA_III;
654 c->options = R4K_OPTS | MIPS_CPU_LLSC;
655 if (!(c->processor_id & 0x08))
656 c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
657 c->tlbsize = 48;
658 break;
659 case PRID_IMP_R5000:
660 c->cputype = CPU_R5000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000661 __cpu_name[cpu] = "R5000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 c->isa_level = MIPS_CPU_ISA_IV;
663 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500664 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 c->tlbsize = 48;
666 break;
667 case PRID_IMP_R5432:
668 c->cputype = CPU_R5432;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000669 __cpu_name[cpu] = "R5432";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 c->isa_level = MIPS_CPU_ISA_IV;
671 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500672 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 c->tlbsize = 48;
674 break;
675 case PRID_IMP_R5500:
676 c->cputype = CPU_R5500;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000677 __cpu_name[cpu] = "R5500";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 c->isa_level = MIPS_CPU_ISA_IV;
679 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500680 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 c->tlbsize = 48;
682 break;
683 case PRID_IMP_NEVADA:
684 c->cputype = CPU_NEVADA;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000685 __cpu_name[cpu] = "Nevada";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 c->isa_level = MIPS_CPU_ISA_IV;
687 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500688 MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 c->tlbsize = 48;
690 break;
691 case PRID_IMP_R6000:
692 c->cputype = CPU_R6000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000693 __cpu_name[cpu] = "R6000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 c->isa_level = MIPS_CPU_ISA_II;
695 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -0500696 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 c->tlbsize = 32;
698 break;
699 case PRID_IMP_R6000A:
700 c->cputype = CPU_R6000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000701 __cpu_name[cpu] = "R6000A";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 c->isa_level = MIPS_CPU_ISA_II;
703 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -0500704 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 c->tlbsize = 32;
706 break;
707 case PRID_IMP_RM7000:
708 c->cputype = CPU_RM7000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000709 __cpu_name[cpu] = "RM7000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 c->isa_level = MIPS_CPU_ISA_IV;
711 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500712 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 /*
714 * Undocumented RM7000: Bit 29 in the info register of
715 * the RM7000 v2.0 indicates if the TLB has 48 or 64
716 * entries.
717 *
718 * 29 1 => 64 entry JTLB
719 * 0 => 48 entry JTLB
720 */
721 c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
722 break;
723 case PRID_IMP_RM9000:
724 c->cputype = CPU_RM9000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000725 __cpu_name[cpu] = "RM9000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 c->isa_level = MIPS_CPU_ISA_IV;
727 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500728 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 /*
730 * Bit 29 in the info register of the RM9000
731 * indicates if the TLB has 48 or 64 entries.
732 *
733 * 29 1 => 64 entry JTLB
734 * 0 => 48 entry JTLB
735 */
736 c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
737 break;
738 case PRID_IMP_R8000:
739 c->cputype = CPU_R8000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000740 __cpu_name[cpu] = "RM8000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 c->isa_level = MIPS_CPU_ISA_IV;
742 c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500743 MIPS_CPU_FPU | MIPS_CPU_32FPR |
744 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 c->tlbsize = 384; /* has weird TLB: 3-way x 128 */
746 break;
747 case PRID_IMP_R10000:
748 c->cputype = CPU_R10000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000749 __cpu_name[cpu] = "R10000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 c->isa_level = MIPS_CPU_ISA_IV;
Ralf Baechle8b366122005-11-22 17:53:59 +0000751 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500752 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500754 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 c->tlbsize = 64;
756 break;
757 case PRID_IMP_R12000:
758 c->cputype = CPU_R12000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000759 __cpu_name[cpu] = "R12000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 c->isa_level = MIPS_CPU_ISA_IV;
Ralf Baechle8b366122005-11-22 17:53:59 +0000761 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500762 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500764 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 c->tlbsize = 64;
766 break;
Kumba44d921b2006-05-16 22:23:59 -0400767 case PRID_IMP_R14000:
768 c->cputype = CPU_R14000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000769 __cpu_name[cpu] = "R14000";
Kumba44d921b2006-05-16 22:23:59 -0400770 c->isa_level = MIPS_CPU_ISA_IV;
771 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500772 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Kumba44d921b2006-05-16 22:23:59 -0400773 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500774 MIPS_CPU_LLSC;
Kumba44d921b2006-05-16 22:23:59 -0400775 c->tlbsize = 64;
776 break;
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800777 case PRID_IMP_LOONGSON2:
778 c->cputype = CPU_LOONGSON2;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000779 __cpu_name[cpu] = "ICT Loongson-2";
Robert Millan5aac1e82011-04-16 11:29:29 -0700780
781 switch (c->processor_id & PRID_REV_MASK) {
782 case PRID_REV_LOONGSON2E:
783 set_elf_platform(cpu, "loongson2e");
784 break;
785 case PRID_REV_LOONGSON2F:
786 set_elf_platform(cpu, "loongson2f");
787 break;
788 }
789
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800790 c->isa_level = MIPS_CPU_ISA_III;
791 c->options = R4K_OPTS |
792 MIPS_CPU_FPU | MIPS_CPU_LLSC |
793 MIPS_CPU_32FPR;
794 c->tlbsize = 64;
795 break;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100796 case PRID_IMP_LOONGSON1:
797 decode_configs(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100799 c->cputype = CPU_LOONGSON1;
Ralf Baechleb4672d32005-12-08 14:04:24 +0000800
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100801 switch (c->processor_id & PRID_REV_MASK) {
802 case PRID_REV_LOONGSON1B:
803 __cpu_name[cpu] = "Loongson 1B";
Ralf Baechleb4672d32005-12-08 14:04:24 +0000804 break;
Ralf Baechleb4672d32005-12-08 14:04:24 +0000805 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100806
Ralf Baechle41943182005-05-05 16:45:59 +0000807 break;
Ralf Baechle41943182005-05-05 16:45:59 +0000808 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809}
810
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000811static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812{
Ralf Baechle41943182005-05-05 16:45:59 +0000813 decode_configs(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 switch (c->processor_id & 0xff00) {
815 case PRID_IMP_4KC:
816 c->cputype = CPU_4KC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000817 __cpu_name[cpu] = "MIPS 4Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 break;
819 case PRID_IMP_4KEC:
Ralf Baechle2b07bd02005-04-08 20:36:05 +0000820 case PRID_IMP_4KECR2:
821 c->cputype = CPU_4KEC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000822 __cpu_name[cpu] = "MIPS 4KEc";
Ralf Baechle2b07bd02005-04-08 20:36:05 +0000823 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 case PRID_IMP_4KSC:
Ralf Baechle8afcb5d2005-10-04 15:01:26 +0100825 case PRID_IMP_4KSD:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 c->cputype = CPU_4KSC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000827 __cpu_name[cpu] = "MIPS 4KSc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 break;
829 case PRID_IMP_5KC:
830 c->cputype = CPU_5KC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000831 __cpu_name[cpu] = "MIPS 5Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 break;
Leonid Yegoshin78d48032012-07-06 21:56:01 +0200833 case PRID_IMP_5KE:
834 c->cputype = CPU_5KE;
835 __cpu_name[cpu] = "MIPS 5KE";
836 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 case PRID_IMP_20KC:
838 c->cputype = CPU_20KC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000839 __cpu_name[cpu] = "MIPS 20Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 break;
841 case PRID_IMP_24K:
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000842 case PRID_IMP_24KE:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 c->cputype = CPU_24K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000844 __cpu_name[cpu] = "MIPS 24Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 break;
846 case PRID_IMP_25KF:
847 c->cputype = CPU_25KF;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000848 __cpu_name[cpu] = "MIPS 25Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 break;
Ralf Baechlebbc7f222005-07-12 16:12:05 +0000850 case PRID_IMP_34K:
851 c->cputype = CPU_34K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000852 __cpu_name[cpu] = "MIPS 34Kc";
Ralf Baechlebbc7f222005-07-12 16:12:05 +0000853 break;
Chris Dearmanc6209532006-05-02 14:08:46 +0100854 case PRID_IMP_74K:
855 c->cputype = CPU_74K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000856 __cpu_name[cpu] = "MIPS 74Kc";
Chris Dearmanc6209532006-05-02 14:08:46 +0100857 break;
Steven J. Hill113c62d2012-07-06 23:56:00 +0200858 case PRID_IMP_M14KC:
859 c->cputype = CPU_M14KC;
860 __cpu_name[cpu] = "MIPS M14Kc";
861 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100862 case PRID_IMP_1004K:
863 c->cputype = CPU_1004K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000864 __cpu_name[cpu] = "MIPS 1004Kc";
Ralf Baechle39b8d522008-04-28 17:14:26 +0100865 break;
Steven J. Hill006a8512012-06-26 04:11:03 +0000866 case PRID_IMP_1074K:
867 c->cputype = CPU_74K;
868 __cpu_name[cpu] = "MIPS 1074Kc";
869 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 }
Chris Dearman0b6d4972007-09-13 12:32:02 +0100871
872 spram_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873}
874
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000875static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876{
Ralf Baechle41943182005-05-05 16:45:59 +0000877 decode_configs(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 switch (c->processor_id & 0xff00) {
879 case PRID_IMP_AU1_REV1:
880 case PRID_IMP_AU1_REV2:
Manuel Lauss270717a2009-03-25 17:49:28 +0100881 c->cputype = CPU_ALCHEMY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 switch ((c->processor_id >> 24) & 0xff) {
883 case 0:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000884 __cpu_name[cpu] = "Au1000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 break;
886 case 1:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000887 __cpu_name[cpu] = "Au1500";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 break;
889 case 2:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000890 __cpu_name[cpu] = "Au1100";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 break;
892 case 3:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000893 __cpu_name[cpu] = "Au1550";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 break;
Pete Popove3ad1c22005-03-01 06:33:16 +0000895 case 4:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000896 __cpu_name[cpu] = "Au1200";
Manuel Lauss270717a2009-03-25 17:49:28 +0100897 if ((c->processor_id & 0xff) == 2)
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000898 __cpu_name[cpu] = "Au1250";
Manuel Lauss237cfee2007-12-06 09:07:55 +0100899 break;
900 case 5:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000901 __cpu_name[cpu] = "Au1210";
Pete Popove3ad1c22005-03-01 06:33:16 +0000902 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 default:
Manuel Lauss270717a2009-03-25 17:49:28 +0100904 __cpu_name[cpu] = "Au1xxx";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 break;
906 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 break;
908 }
909}
910
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000911static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912{
Ralf Baechle41943182005-05-05 16:45:59 +0000913 decode_configs(c);
Ralf Baechle02cf2112005-10-01 13:06:32 +0100914
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 switch (c->processor_id & 0xff00) {
916 case PRID_IMP_SB1:
917 c->cputype = CPU_SB1;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000918 __cpu_name[cpu] = "SiByte SB1";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 /* FPU in pass1 is known to have issues. */
Ralf Baechleaa323742006-05-29 00:02:12 +0100920 if ((c->processor_id & 0xff) < 0x02)
Ralf Baechle010b8532006-01-29 18:42:08 +0000921 c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 break;
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700923 case PRID_IMP_SB1A:
924 c->cputype = CPU_SB1A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000925 __cpu_name[cpu] = "SiByte SB1A";
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700926 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 }
928}
929
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000930static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931{
Ralf Baechle41943182005-05-05 16:45:59 +0000932 decode_configs(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933 switch (c->processor_id & 0xff00) {
934 case PRID_IMP_SR71000:
935 c->cputype = CPU_SR71000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000936 __cpu_name[cpu] = "Sandcraft SR71000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 c->scache.ways = 8;
938 c->tlbsize = 64;
939 break;
940 }
941}
942
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000943static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
Pete Popovbdf21b12005-07-14 17:47:57 +0000944{
945 decode_configs(c);
946 switch (c->processor_id & 0xff00) {
947 case PRID_IMP_PR4450:
948 c->cputype = CPU_PR4450;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000949 __cpu_name[cpu] = "Philips PR4450";
Ralf Baechlee7958bb2005-12-08 13:00:20 +0000950 c->isa_level = MIPS_CPU_ISA_M32R1;
Pete Popovbdf21b12005-07-14 17:47:57 +0000951 break;
Pete Popovbdf21b12005-07-14 17:47:57 +0000952 }
953}
954
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000955static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200956{
957 decode_configs(c);
958 switch (c->processor_id & 0xff00) {
Kevin Cernekee190fca32010-11-23 10:26:45 -0800959 case PRID_IMP_BMIPS32_REV4:
960 case PRID_IMP_BMIPS32_REV8:
Kevin Cernekee602977b2010-10-16 14:22:30 -0700961 c->cputype = CPU_BMIPS32;
962 __cpu_name[cpu] = "Broadcom BMIPS32";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700963 set_elf_platform(cpu, "bmips32");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200964 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -0700965 case PRID_IMP_BMIPS3300:
966 case PRID_IMP_BMIPS3300_ALT:
967 case PRID_IMP_BMIPS3300_BUG:
968 c->cputype = CPU_BMIPS3300;
969 __cpu_name[cpu] = "Broadcom BMIPS3300";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700970 set_elf_platform(cpu, "bmips3300");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200971 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -0700972 case PRID_IMP_BMIPS43XX: {
973 int rev = c->processor_id & 0xff;
974
975 if (rev >= PRID_REV_BMIPS4380_LO &&
976 rev <= PRID_REV_BMIPS4380_HI) {
977 c->cputype = CPU_BMIPS4380;
978 __cpu_name[cpu] = "Broadcom BMIPS4380";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700979 set_elf_platform(cpu, "bmips4380");
Kevin Cernekee602977b2010-10-16 14:22:30 -0700980 } else {
981 c->cputype = CPU_BMIPS4350;
982 __cpu_name[cpu] = "Broadcom BMIPS4350";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700983 set_elf_platform(cpu, "bmips4350");
Maxime Bizon0de663e2009-08-18 13:23:37 +0100984 }
985 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200986 }
Kevin Cernekee602977b2010-10-16 14:22:30 -0700987 case PRID_IMP_BMIPS5000:
988 c->cputype = CPU_BMIPS5000;
989 __cpu_name[cpu] = "Broadcom BMIPS5000";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700990 set_elf_platform(cpu, "bmips5000");
Kevin Cernekee602977b2010-10-16 14:22:30 -0700991 c->options |= MIPS_CPU_ULRI;
992 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -0700993 }
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200994}
995
David Daney0dd47812008-12-11 15:33:26 -0800996static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
997{
998 decode_configs(c);
999 switch (c->processor_id & 0xff00) {
1000 case PRID_IMP_CAVIUM_CN38XX:
1001 case PRID_IMP_CAVIUM_CN31XX:
1002 case PRID_IMP_CAVIUM_CN30XX:
David Daney6f329462010-02-10 15:12:48 -08001003 c->cputype = CPU_CAVIUM_OCTEON;
1004 __cpu_name[cpu] = "Cavium Octeon";
1005 goto platform;
David Daney0dd47812008-12-11 15:33:26 -08001006 case PRID_IMP_CAVIUM_CN58XX:
1007 case PRID_IMP_CAVIUM_CN56XX:
1008 case PRID_IMP_CAVIUM_CN50XX:
1009 case PRID_IMP_CAVIUM_CN52XX:
David Daney6f329462010-02-10 15:12:48 -08001010 c->cputype = CPU_CAVIUM_OCTEON_PLUS;
1011 __cpu_name[cpu] = "Cavium Octeon+";
1012platform:
Robert Millanc094c992011-04-18 11:37:55 -07001013 set_elf_platform(cpu, "octeon");
David Daney0dd47812008-12-11 15:33:26 -08001014 break;
David Daneya1431b62011-09-24 02:29:54 +02001015 case PRID_IMP_CAVIUM_CN61XX:
David Daney0e56b382010-10-07 16:03:45 -07001016 case PRID_IMP_CAVIUM_CN63XX:
David Daneya1431b62011-09-24 02:29:54 +02001017 case PRID_IMP_CAVIUM_CN66XX:
1018 case PRID_IMP_CAVIUM_CN68XX:
David Daney0e56b382010-10-07 16:03:45 -07001019 c->cputype = CPU_CAVIUM_OCTEON2;
1020 __cpu_name[cpu] = "Cavium Octeon II";
Robert Millanc094c992011-04-18 11:37:55 -07001021 set_elf_platform(cpu, "octeon2");
David Daney0e56b382010-10-07 16:03:45 -07001022 break;
David Daney0dd47812008-12-11 15:33:26 -08001023 default:
1024 printk(KERN_INFO "Unknown Octeon chip!\n");
1025 c->cputype = CPU_UNKNOWN;
1026 break;
1027 }
1028}
1029
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001030static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
1031{
1032 decode_configs(c);
1033 /* JZRISC does not implement the CP0 counter. */
1034 c->options &= ~MIPS_CPU_COUNTER;
1035 switch (c->processor_id & 0xff00) {
1036 case PRID_IMP_JZRISC:
1037 c->cputype = CPU_JZRISC;
1038 __cpu_name[cpu] = "Ingenic JZRISC";
1039 break;
1040 default:
1041 panic("Unknown Ingenic Processor ID!");
1042 break;
1043 }
1044}
1045
Jayachandran Ca7117c62011-05-11 12:04:58 +05301046static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
1047{
1048 decode_configs(c);
1049
Manuel Lauss809f36c2011-11-01 20:03:30 +01001050 if ((c->processor_id & 0xff00) == PRID_IMP_NETLOGIC_AU13XX) {
1051 c->cputype = CPU_ALCHEMY;
1052 __cpu_name[cpu] = "Au1300";
1053 /* following stuff is not for Alchemy */
1054 return;
1055 }
1056
Jayachandran Ca7117c62011-05-11 12:04:58 +05301057 c->options = (MIPS_CPU_TLB |
1058 MIPS_CPU_4KEX |
1059 MIPS_CPU_COUNTER |
1060 MIPS_CPU_DIVEC |
1061 MIPS_CPU_WATCH |
1062 MIPS_CPU_EJTAG |
1063 MIPS_CPU_LLSC);
1064
1065 switch (c->processor_id & 0xff00) {
Jayachandran C2aa54b22011-11-16 00:21:29 +00001066 case PRID_IMP_NETLOGIC_XLP8XX:
1067 case PRID_IMP_NETLOGIC_XLP3XX:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001068 c->cputype = CPU_XLP;
1069 __cpu_name[cpu] = "Netlogic XLP";
1070 break;
1071
Jayachandran Ca7117c62011-05-11 12:04:58 +05301072 case PRID_IMP_NETLOGIC_XLR732:
1073 case PRID_IMP_NETLOGIC_XLR716:
1074 case PRID_IMP_NETLOGIC_XLR532:
1075 case PRID_IMP_NETLOGIC_XLR308:
1076 case PRID_IMP_NETLOGIC_XLR532C:
1077 case PRID_IMP_NETLOGIC_XLR516C:
1078 case PRID_IMP_NETLOGIC_XLR508C:
1079 case PRID_IMP_NETLOGIC_XLR308C:
1080 c->cputype = CPU_XLR;
1081 __cpu_name[cpu] = "Netlogic XLR";
1082 break;
1083
1084 case PRID_IMP_NETLOGIC_XLS608:
1085 case PRID_IMP_NETLOGIC_XLS408:
1086 case PRID_IMP_NETLOGIC_XLS404:
1087 case PRID_IMP_NETLOGIC_XLS208:
1088 case PRID_IMP_NETLOGIC_XLS204:
1089 case PRID_IMP_NETLOGIC_XLS108:
1090 case PRID_IMP_NETLOGIC_XLS104:
1091 case PRID_IMP_NETLOGIC_XLS616B:
1092 case PRID_IMP_NETLOGIC_XLS608B:
1093 case PRID_IMP_NETLOGIC_XLS416B:
1094 case PRID_IMP_NETLOGIC_XLS412B:
1095 case PRID_IMP_NETLOGIC_XLS408B:
1096 case PRID_IMP_NETLOGIC_XLS404B:
1097 c->cputype = CPU_XLR;
1098 __cpu_name[cpu] = "Netlogic XLS";
1099 break;
1100
1101 default:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001102 pr_info("Unknown Netlogic chip id [%02x]!\n",
Jayachandran Ca7117c62011-05-11 12:04:58 +05301103 c->processor_id);
1104 c->cputype = CPU_XLR;
1105 break;
1106 }
1107
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001108 if (c->cputype == CPU_XLP) {
1109 c->isa_level = MIPS_CPU_ISA_M64R2;
1110 c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
1111 /* This will be updated again after all threads are woken up */
1112 c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
1113 } else {
1114 c->isa_level = MIPS_CPU_ISA_M64R1;
1115 c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
1116 }
Jayachandran Ca7117c62011-05-11 12:04:58 +05301117}
1118
David Daney949e51b2010-10-14 11:32:33 -07001119#ifdef CONFIG_64BIT
1120/* For use by uaccess.h */
1121u64 __ua_limit;
1122EXPORT_SYMBOL(__ua_limit);
1123#endif
1124
Ralf Baechle9966db252007-10-11 23:46:17 +01001125const char *__cpu_name[NR_CPUS];
David Daney874fd3b2010-01-28 16:52:12 -08001126const char *__elf_platform;
Ralf Baechle9966db252007-10-11 23:46:17 +01001127
Ralf Baechle234fcd12008-03-08 09:56:28 +00001128__cpuinit void cpu_probe(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129{
1130 struct cpuinfo_mips *c = &current_cpu_data;
Ralf Baechle9966db252007-10-11 23:46:17 +01001131 unsigned int cpu = smp_processor_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132
1133 c->processor_id = PRID_IMP_UNKNOWN;
1134 c->fpu_id = FPIR_IMP_NONE;
1135 c->cputype = CPU_UNKNOWN;
1136
1137 c->processor_id = read_c0_prid();
1138 switch (c->processor_id & 0xff0000) {
1139 case PRID_COMP_LEGACY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001140 cpu_probe_legacy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 break;
1142 case PRID_COMP_MIPS:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001143 cpu_probe_mips(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 break;
1145 case PRID_COMP_ALCHEMY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001146 cpu_probe_alchemy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147 break;
1148 case PRID_COMP_SIBYTE:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001149 cpu_probe_sibyte(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001151 case PRID_COMP_BROADCOM:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001152 cpu_probe_broadcom(c, cpu);
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001153 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154 case PRID_COMP_SANDCRAFT:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001155 cpu_probe_sandcraft(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 break;
Daniel Lairda92b0582008-03-06 09:07:18 +00001157 case PRID_COMP_NXP:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001158 cpu_probe_nxp(c, cpu);
Ralf Baechlea3dddd52006-03-11 08:18:41 +00001159 break;
David Daney0dd47812008-12-11 15:33:26 -08001160 case PRID_COMP_CAVIUM:
1161 cpu_probe_cavium(c, cpu);
1162 break;
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001163 case PRID_COMP_INGENIC:
1164 cpu_probe_ingenic(c, cpu);
1165 break;
Jayachandran Ca7117c62011-05-11 12:04:58 +05301166 case PRID_COMP_NETLOGIC:
1167 cpu_probe_netlogic(c, cpu);
1168 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 }
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001170
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001171 BUG_ON(!__cpu_name[cpu]);
1172 BUG_ON(c->cputype == CPU_UNKNOWN);
1173
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001174 /*
1175 * Platform code can force the cpu type to optimize code
1176 * generation. In that case be sure the cpu type is correctly
1177 * manually setup otherwise it could trigger some nasty bugs.
1178 */
1179 BUG_ON(current_cpu_type() != c->cputype);
1180
Kevin Cernekee0103d232010-05-02 14:43:52 -07001181 if (mips_fpu_disabled)
1182 c->options &= ~MIPS_CPU_FPU;
1183
1184 if (mips_dsp_disabled)
Steven J. Hillee80f7c72012-08-03 10:26:04 -05001185 c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -07001186
Ralf Baechle41943182005-05-05 16:45:59 +00001187 if (c->options & MIPS_CPU_FPU) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 c->fpu_id = cpu_get_fpu_id();
Ralf Baechle41943182005-05-05 16:45:59 +00001189
Ralf Baechlee7958bb2005-12-08 13:00:20 +00001190 if (c->isa_level == MIPS_CPU_ISA_M32R1 ||
Ralf Baechleb4672d32005-12-08 14:04:24 +00001191 c->isa_level == MIPS_CPU_ISA_M32R2 ||
1192 c->isa_level == MIPS_CPU_ISA_M64R1 ||
1193 c->isa_level == MIPS_CPU_ISA_M64R2) {
Ralf Baechle41943182005-05-05 16:45:59 +00001194 if (c->fpu_id & MIPS_FPIR_3D)
1195 c->ases |= MIPS_ASE_MIPS3D;
1196 }
1197 }
Ralf Baechle9966db252007-10-11 23:46:17 +01001198
Al Cooperda4b62c2012-07-13 16:44:51 -04001199 if (cpu_has_mips_r2) {
Ralf Baechlef6771db2007-11-08 18:02:29 +00001200 c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
Al Cooperda4b62c2012-07-13 16:44:51 -04001201 /* R2 has Performance Counter Interrupt indicator */
1202 c->options |= MIPS_CPU_PCI;
1203 }
Ralf Baechlef6771db2007-11-08 18:02:29 +00001204 else
1205 c->srsets = 1;
Guenter Roeck91dfc422010-02-02 08:52:20 -08001206
1207 cpu_probe_vmbits(c);
David Daney949e51b2010-10-14 11:32:33 -07001208
1209#ifdef CONFIG_64BIT
1210 if (cpu == 0)
1211 __ua_limit = ~((1ull << cpu_vmbits) - 1);
1212#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213}
1214
Ralf Baechle234fcd12008-03-08 09:56:28 +00001215__cpuinit void cpu_report(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216{
1217 struct cpuinfo_mips *c = &current_cpu_data;
1218
Ralf Baechle9966db252007-10-11 23:46:17 +01001219 printk(KERN_INFO "CPU revision is: %08x (%s)\n",
1220 c->processor_id, cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221 if (c->options & MIPS_CPU_FPU)
Ralf Baechle9966db252007-10-11 23:46:17 +01001222 printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223}