Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2006, Intel Corporation. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify it |
| 5 | * under the terms and conditions of the GNU General Public License, |
| 6 | * version 2, as published by the Free Software Foundation. |
| 7 | * |
| 8 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 9 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 10 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 11 | * more details. |
| 12 | * |
| 13 | * You should have received a copy of the GNU General Public License along with |
| 14 | * this program; if not, write to the Free Software Foundation, Inc., 59 Temple |
| 15 | * Place - Suite 330, Boston, MA 02111-1307 USA. |
| 16 | * |
| 17 | * Copyright (C) Ashok Raj <ashok.raj@intel.com> |
| 18 | * Copyright (C) Shaohua Li <shaohua.li@intel.com> |
| 19 | */ |
| 20 | |
| 21 | #ifndef __DMAR_H__ |
| 22 | #define __DMAR_H__ |
| 23 | |
| 24 | #include <linux/acpi.h> |
| 25 | #include <linux/types.h> |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 26 | #include <linux/msi.h> |
Suresh Siddha | 1531a6a | 2009-03-16 17:04:57 -0700 | [diff] [blame] | 27 | #include <linux/irqreturn.h> |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 28 | |
Andrew Morton | 6eea69d | 2011-10-31 17:06:29 -0700 | [diff] [blame] | 29 | struct acpi_dmar_header; |
| 30 | |
Suresh Siddha | 41750d3 | 2011-08-23 17:05:18 -0700 | [diff] [blame] | 31 | /* DMAR Flags */ |
| 32 | #define DMAR_INTR_REMAP 0x1 |
| 33 | #define DMAR_X2APIC_OPT_OUT 0x2 |
| 34 | |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 35 | struct intel_iommu; |
Suresh Siddha | d3f1381 | 2011-08-23 17:05:25 -0700 | [diff] [blame] | 36 | #ifdef CONFIG_DMAR_TABLE |
Suresh Siddha | 41750d3 | 2011-08-23 17:05:18 -0700 | [diff] [blame] | 37 | extern struct acpi_table_header *dmar_tbl; |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 38 | struct dmar_drhd_unit { |
| 39 | struct list_head list; /* list of drhd units */ |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 40 | struct acpi_dmar_header *hdr; /* ACPI header */ |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 41 | u64 reg_base_addr; /* register base address*/ |
| 42 | struct pci_dev **devices; /* target device array */ |
| 43 | int devices_cnt; /* target device count */ |
David Woodhouse | 276dbf99 | 2009-04-04 01:45:37 +0100 | [diff] [blame] | 44 | u16 segment; /* PCI domain */ |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 45 | u8 ignored:1; /* ignore drhd */ |
| 46 | u8 include_all:1; |
| 47 | struct intel_iommu *iommu; |
| 48 | }; |
| 49 | |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 50 | extern struct list_head dmar_drhd_units; |
| 51 | |
| 52 | #define for_each_drhd_unit(drhd) \ |
| 53 | list_for_each_entry(drhd, &dmar_drhd_units, list) |
| 54 | |
David Woodhouse | 8f912ba | 2009-04-03 15:19:32 +0100 | [diff] [blame] | 55 | #define for_each_active_iommu(i, drhd) \ |
| 56 | list_for_each_entry(drhd, &dmar_drhd_units, list) \ |
| 57 | if (i=drhd->iommu, drhd->ignored) {} else |
| 58 | |
| 59 | #define for_each_iommu(i, drhd) \ |
| 60 | list_for_each_entry(drhd, &dmar_drhd_units, list) \ |
| 61 | if (i=drhd->iommu, 0) {} else |
| 62 | |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 63 | extern int dmar_table_init(void); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 64 | extern int dmar_dev_scope_init(void); |
| 65 | |
| 66 | /* Intel IOMMU detection */ |
Konrad Rzeszutek Wilk | 480125b | 2010-08-26 13:57:57 -0400 | [diff] [blame] | 67 | extern int detect_intel_iommu(void); |
Suresh Siddha | 9d783ba | 2009-03-16 17:04:55 -0700 | [diff] [blame] | 68 | extern int enable_drhd_fault_handling(void); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 69 | |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 70 | extern int parse_ioapics_under_ir(void); |
| 71 | extern int alloc_iommu(struct dmar_drhd_unit *); |
| 72 | #else |
Konrad Rzeszutek Wilk | 480125b | 2010-08-26 13:57:57 -0400 | [diff] [blame] | 73 | static inline int detect_intel_iommu(void) |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 74 | { |
Konrad Rzeszutek Wilk | 480125b | 2010-08-26 13:57:57 -0400 | [diff] [blame] | 75 | return -ENODEV; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 76 | } |
| 77 | |
| 78 | static inline int dmar_table_init(void) |
| 79 | { |
| 80 | return -ENODEV; |
| 81 | } |
Suresh Siddha | 29b61be | 2009-03-16 17:05:02 -0700 | [diff] [blame] | 82 | static inline int enable_drhd_fault_handling(void) |
| 83 | { |
| 84 | return -1; |
| 85 | } |
Suresh Siddha | d3f1381 | 2011-08-23 17:05:25 -0700 | [diff] [blame] | 86 | #endif /* !CONFIG_DMAR_TABLE */ |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 87 | |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 88 | struct irte { |
| 89 | union { |
| 90 | struct { |
| 91 | __u64 present : 1, |
| 92 | fpd : 1, |
| 93 | dst_mode : 1, |
| 94 | redir_hint : 1, |
| 95 | trigger_mode : 1, |
| 96 | dlvry_mode : 3, |
| 97 | avail : 4, |
| 98 | __reserved_1 : 4, |
| 99 | vector : 8, |
| 100 | __reserved_2 : 8, |
| 101 | dest_id : 32; |
| 102 | }; |
| 103 | __u64 low; |
| 104 | }; |
| 105 | |
| 106 | union { |
| 107 | struct { |
| 108 | __u64 sid : 16, |
| 109 | sq : 2, |
| 110 | svt : 2, |
| 111 | __reserved_3 : 44; |
| 112 | }; |
| 113 | __u64 high; |
| 114 | }; |
| 115 | }; |
Thomas Gleixner | 423f085 | 2010-10-10 11:39:09 +0200 | [diff] [blame] | 116 | |
Suresh Siddha | 41750d3 | 2011-08-23 17:05:18 -0700 | [diff] [blame] | 117 | enum { |
| 118 | IRQ_REMAP_XAPIC_MODE, |
| 119 | IRQ_REMAP_X2APIC_MODE, |
| 120 | }; |
| 121 | |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 122 | /* Can't use the common MSI interrupt functions |
| 123 | * since DMAR is not a pci device |
| 124 | */ |
Thomas Gleixner | 5c2837f | 2010-09-28 17:15:11 +0200 | [diff] [blame] | 125 | struct irq_data; |
| 126 | extern void dmar_msi_unmask(struct irq_data *data); |
| 127 | extern void dmar_msi_mask(struct irq_data *data); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 128 | extern void dmar_msi_read(int irq, struct msi_msg *msg); |
| 129 | extern void dmar_msi_write(int irq, struct msi_msg *msg); |
| 130 | extern int dmar_set_interrupt(struct intel_iommu *iommu); |
Suresh Siddha | 1531a6a | 2009-03-16 17:04:57 -0700 | [diff] [blame] | 131 | extern irqreturn_t dmar_fault(int irq, void *dev_id); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 132 | extern int arch_setup_dmar_msi(unsigned int irq); |
| 133 | |
Suresh Siddha | d3f1381 | 2011-08-23 17:05:25 -0700 | [diff] [blame] | 134 | #ifdef CONFIG_INTEL_IOMMU |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 135 | extern int iommu_detected, no_iommu; |
| 136 | extern struct list_head dmar_rmrr_units; |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 137 | struct dmar_rmrr_unit { |
| 138 | struct list_head list; /* list of rmrr units */ |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 139 | struct acpi_dmar_header *hdr; /* ACPI header */ |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 140 | u64 base_address; /* reserved base address*/ |
| 141 | u64 end_address; /* reserved end address */ |
| 142 | struct pci_dev **devices; /* target devices */ |
| 143 | int devices_cnt; /* target device count */ |
| 144 | }; |
| 145 | |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 146 | #define for_each_rmrr_units(rmrr) \ |
| 147 | list_for_each_entry(rmrr, &dmar_rmrr_units, list) |
Yu Zhao | aa5d2b5 | 2009-05-18 13:51:34 +0800 | [diff] [blame] | 148 | |
| 149 | struct dmar_atsr_unit { |
| 150 | struct list_head list; /* list of ATSR units */ |
| 151 | struct acpi_dmar_header *hdr; /* ACPI header */ |
| 152 | struct pci_dev **devices; /* target devices */ |
| 153 | int devices_cnt; /* target device count */ |
| 154 | u8 include_all:1; /* include all ports */ |
| 155 | }; |
| 156 | |
Suresh Siddha | 318fe7d | 2011-08-23 17:05:20 -0700 | [diff] [blame] | 157 | int dmar_parse_rmrr_atsr_dev(void); |
| 158 | extern int dmar_parse_one_rmrr(struct acpi_dmar_header *header); |
| 159 | extern int dmar_parse_one_atsr(struct acpi_dmar_header *header); |
| 160 | extern int dmar_parse_dev_scope(void *start, void *end, int *cnt, |
| 161 | struct pci_dev ***devices, u16 segment); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 162 | extern int intel_iommu_init(void); |
Suresh Siddha | d3f1381 | 2011-08-23 17:05:25 -0700 | [diff] [blame] | 163 | #else /* !CONFIG_INTEL_IOMMU: */ |
FUJITA Tomonori | 9d5ce73 | 2009-11-10 19:46:16 +0900 | [diff] [blame] | 164 | static inline int intel_iommu_init(void) { return -ENODEV; } |
Suresh Siddha | 318fe7d | 2011-08-23 17:05:20 -0700 | [diff] [blame] | 165 | static inline int dmar_parse_one_rmrr(struct acpi_dmar_header *header) |
| 166 | { |
| 167 | return 0; |
| 168 | } |
| 169 | static inline int dmar_parse_one_atsr(struct acpi_dmar_header *header) |
| 170 | { |
| 171 | return 0; |
| 172 | } |
| 173 | static inline int dmar_parse_rmrr_atsr_dev(void) |
| 174 | { |
| 175 | return 0; |
| 176 | } |
Suresh Siddha | d3f1381 | 2011-08-23 17:05:25 -0700 | [diff] [blame] | 177 | #endif /* CONFIG_INTEL_IOMMU */ |
FUJITA Tomonori | 9d5ce73 | 2009-11-10 19:46:16 +0900 | [diff] [blame] | 178 | |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 179 | #endif /* __DMAR_H__ */ |