blob: 689c3326636ffb867753e82a9a6292aac974a5af [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_fb_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jordan Crousedcdb1672010-05-27 13:40:25 -060038#include <linux/pci.h>
Daniel Vettera4de0522014-06-05 16:20:46 +020039#include <linux/console.h>
40#include <linux/vt.h>
Dave Airlie28d52042009-09-21 14:33:58 +100041#include <linux/vgaarb.h>
Zhenyu Wangc48044112009-12-17 14:48:43 +080042#include <linux/acpi.h>
43#include <linux/pnp.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100044#include <linux/vga_switcheroo.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/slab.h>
Chris Wilson44834a62010-08-19 16:09:23 +010046#include <acpi/video.h>
Paulo Zanoni8a187452013-12-06 20:32:13 -020047#include <linux/pm.h>
48#include <linux/pm_runtime.h>
Imre Deak4bdc7292014-05-20 19:47:20 +030049#include <linux/oom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
Daniel Vetter09422b22012-04-26 23:28:10 +020051#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
52
53#define BEGIN_LP_RING(n) \
54 intel_ring_begin(LP_RING(dev_priv), (n))
55
56#define OUT_RING(x) \
57 intel_ring_emit(LP_RING(dev_priv), x)
58
59#define ADVANCE_LP_RING() \
Chris Wilson09246732013-08-10 22:16:32 +010060 __intel_ring_advance(LP_RING(dev_priv))
Daniel Vetter09422b22012-04-26 23:28:10 +020061
62/**
63 * Lock test for when it's just for synchronization of ring access.
64 *
65 * In that case, we don't need to do it when GEM is initialized as nobody else
66 * has access to the ring.
67 */
68#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
Oscar Mateoee1b1e52014-05-22 14:13:35 +010069 if (LP_RING(dev->dev_private)->buffer->obj == NULL) \
Daniel Vetter09422b22012-04-26 23:28:10 +020070 LOCK_TEST_WITH_RETURN(dev, file); \
71} while (0)
72
Daniel Vetter316d3882012-04-26 23:28:15 +020073static inline u32
74intel_read_legacy_status_page(struct drm_i915_private *dev_priv, int reg)
75{
76 if (I915_NEED_GFX_HWS(dev_priv->dev))
77 return ioread32(dev_priv->dri1.gfx_hws_cpu_addr + reg);
78 else
79 return intel_read_status_page(LP_RING(dev_priv), reg);
80}
81
82#define READ_HWSP(dev_priv, reg) intel_read_legacy_status_page(dev_priv, reg)
Daniel Vetter09422b22012-04-26 23:28:10 +020083#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
84#define I915_BREADCRUMB_INDEX 0x21
85
Daniel Vetterd05c6172012-04-26 23:28:09 +020086void i915_update_dri1_breadcrumb(struct drm_device *dev)
87{
Jani Nikula4c8a4be2014-03-31 14:27:15 +030088 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd05c6172012-04-26 23:28:09 +020089 struct drm_i915_master_private *master_priv;
90
Daniel Vetter6c719fa2013-12-10 13:20:59 +010091 /*
92 * The dri breadcrumb update races against the drm master disappearing.
93 * Instead of trying to fix this (this is by far not the only ums issue)
94 * just don't do the update in kms mode.
95 */
96 if (drm_core_check_feature(dev, DRIVER_MODESET))
97 return;
98
Daniel Vetterd05c6172012-04-26 23:28:09 +020099 if (dev->primary->master) {
100 master_priv = dev->primary->master->driver_priv;
101 if (master_priv->sarea_priv)
102 master_priv->sarea_priv->last_dispatch =
103 READ_BREADCRUMB(dev_priv);
104 }
105}
106
Chris Wilson4cbf74c2011-02-25 22:26:23 +0000107static void i915_write_hws_pga(struct drm_device *dev)
108{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300109 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4cbf74c2011-02-25 22:26:23 +0000110 u32 addr;
111
112 addr = dev_priv->status_page_dmah->busaddr;
113 if (INTEL_INFO(dev)->gen >= 4)
114 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
115 I915_WRITE(HWS_PGA, addr);
116}
117
Keith Packard398c9cb2008-07-30 13:03:43 -0700118/**
Keith Packard398c9cb2008-07-30 13:03:43 -0700119 * Frees the hardware status page, whether it's a physical address or a virtual
120 * address set up by the X Server.
121 */
Eric Anholt3043c602008-10-02 12:24:47 -0700122static void i915_free_hws(struct drm_device *dev)
Keith Packard398c9cb2008-07-30 13:03:43 -0700123{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300124 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100125 struct intel_engine_cs *ring = LP_RING(dev_priv);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000126
Keith Packard398c9cb2008-07-30 13:03:43 -0700127 if (dev_priv->status_page_dmah) {
128 drm_pci_free(dev, dev_priv->status_page_dmah);
129 dev_priv->status_page_dmah = NULL;
130 }
131
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000132 if (ring->status_page.gfx_addr) {
133 ring->status_page.gfx_addr = 0;
Daniel Vetter316d3882012-04-26 23:28:15 +0200134 iounmap(dev_priv->dri1.gfx_hws_cpu_addr);
Keith Packard398c9cb2008-07-30 13:03:43 -0700135 }
136
137 /* Need to rewrite hardware status page */
138 I915_WRITE(HWS_PGA, 0x1ffff000);
139}
140
Robin Schroer1a5036b2014-06-02 16:59:39 +0200141void i915_kernel_lost_context(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300143 struct drm_i915_private *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000144 struct drm_i915_master_private *master_priv;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100145 struct intel_engine_cs *ring = LP_RING(dev_priv);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100146 struct intel_ringbuffer *ringbuf = ring->buffer;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147
Jesse Barnes79e53942008-11-07 14:24:08 -0800148 /*
149 * We should never lose context on the ring with modesetting
150 * as we don't expose it to userspace
151 */
152 if (drm_core_check_feature(dev, DRIVER_MODESET))
153 return;
154
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100155 ringbuf->head = I915_READ_HEAD(ring) & HEAD_ADDR;
156 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
157 ringbuf->space = ringbuf->head - (ringbuf->tail + I915_RING_FREE_SPACE);
158 if (ringbuf->space < 0)
159 ringbuf->space += ringbuf->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160
Dave Airlie7c1c2872008-11-28 14:22:24 +1000161 if (!dev->primary->master)
162 return;
163
164 master_priv = dev->primary->master->driver_priv;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100165 if (ringbuf->head == ringbuf->tail && master_priv->sarea_priv)
Dave Airlie7c1c2872008-11-28 14:22:24 +1000166 master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167}
168
Robin Schroer1a5036b2014-06-02 16:59:39 +0200169static int i915_dma_cleanup(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300171 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000172 int i;
173
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 /* Make sure interrupts are disabled here because the uninstall ioctl
175 * may not have been called from userspace and after dev_private
176 * is freed, it's too late.
177 */
Eric Anholted4cb412008-07-29 12:10:39 -0700178 if (dev->irq_enabled)
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000179 drm_irq_uninstall(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180
Dan Carpenteree0c6bf2010-06-23 13:19:55 +0200181 mutex_lock(&dev->struct_mutex);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000182 for (i = 0; i < I915_NUM_RINGS; i++)
183 intel_cleanup_ring_buffer(&dev_priv->ring[i]);
Dan Carpenteree0c6bf2010-06-23 13:19:55 +0200184 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185
Keith Packard398c9cb2008-07-30 13:03:43 -0700186 /* Clear the HWS virtual address at teardown */
187 if (I915_NEED_GFX_HWS(dev))
188 i915_free_hws(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189
190 return 0;
191}
192
Robin Schroer1a5036b2014-06-02 16:59:39 +0200193static int i915_initialize(struct drm_device *dev, drm_i915_init_t *init)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300195 struct drm_i915_private *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000196 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Chris Wilsone8616b62011-01-20 09:57:11 +0000197 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198
David Herrmann9fc5cde2014-08-29 12:12:28 +0200199 master_priv->sarea = drm_legacy_getsarea(dev);
Dave Airlie3a03ac12009-01-11 09:03:49 +1000200 if (master_priv->sarea) {
201 master_priv->sarea_priv = (drm_i915_sarea_t *)
202 ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
203 } else {
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800204 DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
Dave Airlie3a03ac12009-01-11 09:03:49 +1000205 }
206
Eric Anholt673a3942008-07-30 12:06:12 -0700207 if (init->ring_size != 0) {
Oscar Mateoee1b1e52014-05-22 14:13:35 +0100208 if (LP_RING(dev_priv)->buffer->obj != NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -0700209 i915_dma_cleanup(dev);
210 DRM_ERROR("Client tried to initialize ringbuffer in "
211 "GEM mode\n");
212 return -EINVAL;
213 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214
Chris Wilsone8616b62011-01-20 09:57:11 +0000215 ret = intel_render_ring_init_dri(dev,
216 init->ring_start,
217 init->ring_size);
218 if (ret) {
Eric Anholt673a3942008-07-30 12:06:12 -0700219 i915_dma_cleanup(dev);
Chris Wilsone8616b62011-01-20 09:57:11 +0000220 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700221 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 }
223
Daniel Vetter5d985ac2012-08-12 19:27:13 +0200224 dev_priv->dri1.cpp = init->cpp;
225 dev_priv->dri1.back_offset = init->back_offset;
226 dev_priv->dri1.front_offset = init->front_offset;
227 dev_priv->dri1.current_page = 0;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000228 if (master_priv->sarea_priv)
229 master_priv->sarea_priv->pf_current_page = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 /* Allow hardware batchbuffers unless told otherwise.
232 */
Daniel Vetter87813422012-05-02 11:49:32 +0200233 dev_priv->dri1.allow_batchbuffer = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 return 0;
236}
237
Robin Schroer1a5036b2014-06-02 16:59:39 +0200238static int i915_dma_resume(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300240 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100241 struct intel_engine_cs *ring = LP_RING(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800243 DRM_DEBUG_DRIVER("%s\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244
Oscar Mateoee1b1e52014-05-22 14:13:35 +0100245 if (ring->buffer->virtual_start == NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 DRM_ERROR("can not ioremap virtual address for"
247 " ring buffer\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000248 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 }
250
251 /* Program Hardware Status Page */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800252 if (!ring->status_page.page_addr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 DRM_ERROR("Can not find hardware status page\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000254 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 }
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800256 DRM_DEBUG_DRIVER("hw status page @ %p\n",
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800257 ring->status_page.page_addr);
258 if (ring->status_page.gfx_addr != 0)
Chris Wilson78501ea2010-10-27 12:18:21 +0100259 intel_ring_setup_status_page(ring);
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000260 else
Chris Wilson4cbf74c2011-02-25 22:26:23 +0000261 i915_write_hws_pga(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800262
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800263 DRM_DEBUG_DRIVER("Enabled hardware status page\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
265 return 0;
266}
267
Eric Anholtc153f452007-09-03 12:06:45 +1000268static int i915_dma_init(struct drm_device *dev, void *data,
269 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270{
Eric Anholtc153f452007-09-03 12:06:45 +1000271 drm_i915_init_t *init = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 int retcode = 0;
273
Daniel Vettercd9d4e92012-04-24 08:29:42 +0200274 if (drm_core_check_feature(dev, DRIVER_MODESET))
275 return -ENODEV;
276
Eric Anholtc153f452007-09-03 12:06:45 +1000277 switch (init->func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 case I915_INIT_DMA:
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000279 retcode = i915_initialize(dev, init);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 break;
281 case I915_CLEANUP_DMA:
282 retcode = i915_dma_cleanup(dev);
283 break;
284 case I915_RESUME_DMA:
Dave Airlie0d6aa602006-01-02 20:14:23 +1100285 retcode = i915_dma_resume(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 break;
287 default:
Eric Anholt20caafa2007-08-25 19:22:43 +1000288 retcode = -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 break;
290 }
291
292 return retcode;
293}
294
295/* Implement basically the same security restrictions as hardware does
296 * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
297 *
298 * Most of the calculations below involve calculating the size of a
299 * particular instruction. It's important to get the size right as
300 * that tells us where the next instruction to check is. Any illegal
301 * instruction detected will be given a size of zero, which is a
302 * signal to abort the rest of the buffer.
303 */
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100304static int validate_cmd(int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305{
306 switch (((cmd >> 29) & 0x7)) {
307 case 0x0:
308 switch ((cmd >> 23) & 0x3f) {
309 case 0x0:
310 return 1; /* MI_NOOP */
311 case 0x4:
312 return 1; /* MI_FLUSH */
313 default:
314 return 0; /* disallow everything else */
315 }
316 break;
317 case 0x1:
318 return 0; /* reserved */
319 case 0x2:
320 return (cmd & 0xff) + 2; /* 2d commands */
321 case 0x3:
322 if (((cmd >> 24) & 0x1f) <= 0x18)
323 return 1;
324
325 switch ((cmd >> 24) & 0x1f) {
326 case 0x1c:
327 return 1;
328 case 0x1d:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000329 switch ((cmd >> 16) & 0xff) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 case 0x3:
331 return (cmd & 0x1f) + 2;
332 case 0x4:
333 return (cmd & 0xf) + 2;
334 default:
335 return (cmd & 0xffff) + 2;
336 }
337 case 0x1e:
338 if (cmd & (1 << 23))
339 return (cmd & 0xffff) + 1;
340 else
341 return 1;
342 case 0x1f:
343 if ((cmd & (1 << 23)) == 0) /* inline vertices */
344 return (cmd & 0x1ffff) + 2;
345 else if (cmd & (1 << 17)) /* indirect random */
346 if ((cmd & 0xffff) == 0)
347 return 0; /* unknown length, too hard */
348 else
349 return (((cmd & 0xffff) + 1) / 2) + 1;
350 else
351 return 2; /* indirect sequential */
352 default:
353 return 0;
354 }
355 default:
356 return 0;
357 }
358
359 return 0;
360}
361
Robin Schroer1a5036b2014-06-02 16:59:39 +0200362static int i915_emit_cmds(struct drm_device *dev, int *buffer, int dwords)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300364 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100365 int i, ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366
Oscar Mateoee1b1e52014-05-22 14:13:35 +0100367 if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->buffer->size - 8)
Eric Anholt20caafa2007-08-25 19:22:43 +1000368 return -EINVAL;
Dave Airliede227f52006-01-25 15:31:43 +1100369
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 for (i = 0; i < dwords;) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100371 int sz = validate_cmd(buffer[i]);
Robin Schroer1a5036b2014-06-02 16:59:39 +0200372
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100373 if (sz == 0 || i + sz > dwords)
Eric Anholt20caafa2007-08-25 19:22:43 +1000374 return -EINVAL;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100375 i += sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 }
377
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100378 ret = BEGIN_LP_RING((dwords+1)&~1);
379 if (ret)
380 return ret;
381
382 for (i = 0; i < dwords; i++)
383 OUT_RING(buffer[i]);
Dave Airliede227f52006-01-25 15:31:43 +1100384 if (dwords & 1)
385 OUT_RING(0);
386
387 ADVANCE_LP_RING();
388
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 return 0;
390}
391
Eric Anholt673a3942008-07-30 12:06:12 -0700392int
393i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000394 struct drm_clip_rect *box,
395 int DR1, int DR4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396{
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100397 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100398 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000400 if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
401 box->y2 <= 0 || box->x2 <= 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 DRM_ERROR("Bad box %d,%d..%d,%d\n",
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000403 box->x1, box->y1, box->x2, box->y2);
Eric Anholt20caafa2007-08-25 19:22:43 +1000404 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 }
406
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100407 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100408 ret = BEGIN_LP_RING(4);
409 if (ret)
410 return ret;
411
Alan Hourihanec29b6692006-08-12 16:29:24 +1000412 OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000413 OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
414 OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
Alan Hourihanec29b6692006-08-12 16:29:24 +1000415 OUT_RING(DR4);
Alan Hourihanec29b6692006-08-12 16:29:24 +1000416 } else {
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100417 ret = BEGIN_LP_RING(6);
418 if (ret)
419 return ret;
420
Alan Hourihanec29b6692006-08-12 16:29:24 +1000421 OUT_RING(GFX_OP_DRAWRECT_INFO);
422 OUT_RING(DR1);
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000423 OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
424 OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
Alan Hourihanec29b6692006-08-12 16:29:24 +1000425 OUT_RING(DR4);
426 OUT_RING(0);
Alan Hourihanec29b6692006-08-12 16:29:24 +1000427 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100428 ADVANCE_LP_RING();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429
430 return 0;
431}
432
Alan Hourihanec29b6692006-08-12 16:29:24 +1000433/* XXX: Emitting the counter should really be moved to part of the IRQ
434 * emit. For now, do it in both places:
435 */
436
Dave Airlie84b1fd12007-07-11 15:53:27 +1000437static void i915_emit_breadcrumb(struct drm_device *dev)
Dave Airliede227f52006-01-25 15:31:43 +1100438{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300439 struct drm_i915_private *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000440 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Dave Airliede227f52006-01-25 15:31:43 +1100441
Daniel Vetter231f42a2012-11-02 19:55:05 +0100442 dev_priv->dri1.counter++;
443 if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
444 dev_priv->dri1.counter = 0;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000445 if (master_priv->sarea_priv)
Daniel Vetter231f42a2012-11-02 19:55:05 +0100446 master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
Dave Airliede227f52006-01-25 15:31:43 +1100447
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100448 if (BEGIN_LP_RING(4) == 0) {
449 OUT_RING(MI_STORE_DWORD_INDEX);
450 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Daniel Vetter231f42a2012-11-02 19:55:05 +0100451 OUT_RING(dev_priv->dri1.counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100452 OUT_RING(0);
453 ADVANCE_LP_RING();
454 }
Dave Airliede227f52006-01-25 15:31:43 +1100455}
456
Robin Schroer1a5036b2014-06-02 16:59:39 +0200457static int i915_dispatch_cmdbuffer(struct drm_device *dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700458 drm_i915_cmdbuffer_t *cmd,
459 struct drm_clip_rect *cliprects,
460 void *cmdbuf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461{
462 int nbox = cmd->num_cliprects;
463 int i = 0, count, ret;
464
465 if (cmd->sz & 0x3) {
466 DRM_ERROR("alignment");
Eric Anholt20caafa2007-08-25 19:22:43 +1000467 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 }
469
470 i915_kernel_lost_context(dev);
471
472 count = nbox ? nbox : 1;
473
474 for (i = 0; i < count; i++) {
475 if (i < nbox) {
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000476 ret = i915_emit_box(dev, &cliprects[i],
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 cmd->DR1, cmd->DR4);
478 if (ret)
479 return ret;
480 }
481
Eric Anholt201361a2009-03-11 12:30:04 -0700482 ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 if (ret)
484 return ret;
485 }
486
Dave Airliede227f52006-01-25 15:31:43 +1100487 i915_emit_breadcrumb(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 return 0;
489}
490
Robin Schroer1a5036b2014-06-02 16:59:39 +0200491static int i915_dispatch_batchbuffer(struct drm_device *dev,
492 drm_i915_batchbuffer_t *batch,
Eric Anholt201361a2009-03-11 12:30:04 -0700493 struct drm_clip_rect *cliprects)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494{
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100495 struct drm_i915_private *dev_priv = dev->dev_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496 int nbox = batch->num_cliprects;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100497 int i, count, ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498
499 if ((batch->start | batch->used) & 0x7) {
500 DRM_ERROR("alignment");
Eric Anholt20caafa2007-08-25 19:22:43 +1000501 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 }
503
504 i915_kernel_lost_context(dev);
505
506 count = nbox ? nbox : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 for (i = 0; i < count; i++) {
508 if (i < nbox) {
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000509 ret = i915_emit_box(dev, &cliprects[i],
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100510 batch->DR1, batch->DR4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 if (ret)
512 return ret;
513 }
514
Keith Packard0790d5e2008-07-30 12:28:47 -0700515 if (!IS_I830(dev) && !IS_845G(dev)) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100516 ret = BEGIN_LP_RING(2);
517 if (ret)
518 return ret;
519
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100520 if (INTEL_INFO(dev)->gen >= 4) {
Dave Airlie21f16282007-08-07 09:09:51 +1000521 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
522 OUT_RING(batch->start);
523 } else {
524 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
525 OUT_RING(batch->start | MI_BATCH_NON_SECURE);
526 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 } else {
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100528 ret = BEGIN_LP_RING(4);
529 if (ret)
530 return ret;
531
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 OUT_RING(MI_BATCH_BUFFER);
533 OUT_RING(batch->start | MI_BATCH_NON_SECURE);
534 OUT_RING(batch->start + batch->used - 4);
535 OUT_RING(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100537 ADVANCE_LP_RING();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 }
539
Zou Nan hai1cafd342010-06-25 13:40:24 +0800540
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100541 if (IS_G4X(dev) || IS_GEN5(dev)) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100542 if (BEGIN_LP_RING(2) == 0) {
543 OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
544 OUT_RING(MI_NOOP);
545 ADVANCE_LP_RING();
546 }
Zou Nan hai1cafd342010-06-25 13:40:24 +0800547 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100549 i915_emit_breadcrumb(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 return 0;
551}
552
Robin Schroer1a5036b2014-06-02 16:59:39 +0200553static int i915_dispatch_flip(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300555 struct drm_i915_private *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000556 struct drm_i915_master_private *master_priv =
557 dev->primary->master->driver_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100558 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559
Dave Airlie7c1c2872008-11-28 14:22:24 +1000560 if (!master_priv->sarea_priv)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400561 return -EINVAL;
562
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800563 DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +0800564 __func__,
Daniel Vetter5d985ac2012-08-12 19:27:13 +0200565 dev_priv->dri1.current_page,
yakui_zhaobe25ed92009-06-02 14:13:55 +0800566 master_priv->sarea_priv->pf_current_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567
Dave Airlieaf6061a2008-05-07 12:15:39 +1000568 i915_kernel_lost_context(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100570 ret = BEGIN_LP_RING(10);
571 if (ret)
572 return ret;
573
Jesse Barnes585fb112008-07-29 11:54:06 -0700574 OUT_RING(MI_FLUSH | MI_READ_FLUSH);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000575 OUT_RING(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576
Dave Airlieaf6061a2008-05-07 12:15:39 +1000577 OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
578 OUT_RING(0);
Daniel Vetter5d985ac2012-08-12 19:27:13 +0200579 if (dev_priv->dri1.current_page == 0) {
580 OUT_RING(dev_priv->dri1.back_offset);
581 dev_priv->dri1.current_page = 1;
Dave Airlieaf6061a2008-05-07 12:15:39 +1000582 } else {
Daniel Vetter5d985ac2012-08-12 19:27:13 +0200583 OUT_RING(dev_priv->dri1.front_offset);
584 dev_priv->dri1.current_page = 0;
Dave Airlieaf6061a2008-05-07 12:15:39 +1000585 }
586 OUT_RING(0);
Jesse Barnesac741ab2008-04-22 16:03:07 +1000587
Dave Airlieaf6061a2008-05-07 12:15:39 +1000588 OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
589 OUT_RING(0);
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100590
Dave Airlieaf6061a2008-05-07 12:15:39 +1000591 ADVANCE_LP_RING();
Jesse Barnesac741ab2008-04-22 16:03:07 +1000592
Daniel Vetter231f42a2012-11-02 19:55:05 +0100593 master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter++;
Jesse Barnesac741ab2008-04-22 16:03:07 +1000594
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100595 if (BEGIN_LP_RING(4) == 0) {
596 OUT_RING(MI_STORE_DWORD_INDEX);
597 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Daniel Vetter231f42a2012-11-02 19:55:05 +0100598 OUT_RING(dev_priv->dri1.counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100599 OUT_RING(0);
600 ADVANCE_LP_RING();
601 }
Jesse Barnesac741ab2008-04-22 16:03:07 +1000602
Daniel Vetter5d985ac2012-08-12 19:27:13 +0200603 master_priv->sarea_priv->pf_current_page = dev_priv->dri1.current_page;
Dave Airlieaf6061a2008-05-07 12:15:39 +1000604 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605}
606
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000607static int i915_quiescent(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 i915_kernel_lost_context(dev);
Chris Wilson3e960502012-11-27 16:22:54 +0000610 return intel_ring_idle(LP_RING(dev->dev_private));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611}
612
Eric Anholtc153f452007-09-03 12:06:45 +1000613static int i915_flush_ioctl(struct drm_device *dev, void *data,
614 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615{
Eric Anholt546b0972008-09-01 16:45:29 -0700616 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617
Daniel Vettercd9d4e92012-04-24 08:29:42 +0200618 if (drm_core_check_feature(dev, DRIVER_MODESET))
619 return -ENODEV;
620
Eric Anholt546b0972008-09-01 16:45:29 -0700621 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
622
623 mutex_lock(&dev->struct_mutex);
624 ret = i915_quiescent(dev);
625 mutex_unlock(&dev->struct_mutex);
626
627 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628}
629
Eric Anholtc153f452007-09-03 12:06:45 +1000630static int i915_batchbuffer(struct drm_device *dev, void *data,
631 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300633 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter4d10cc02014-02-12 23:50:06 +0100634 struct drm_i915_master_private *master_priv;
635 drm_i915_sarea_t *sarea_priv;
Eric Anholtc153f452007-09-03 12:06:45 +1000636 drm_i915_batchbuffer_t *batch = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 int ret;
Eric Anholt201361a2009-03-11 12:30:04 -0700638 struct drm_clip_rect *cliprects = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639
Daniel Vettercd9d4e92012-04-24 08:29:42 +0200640 if (drm_core_check_feature(dev, DRIVER_MODESET))
641 return -ENODEV;
642
Daniel Vetter4d10cc02014-02-12 23:50:06 +0100643 master_priv = dev->primary->master->driver_priv;
644 sarea_priv = (drm_i915_sarea_t *) master_priv->sarea_priv;
645
Daniel Vetter87813422012-05-02 11:49:32 +0200646 if (!dev_priv->dri1.allow_batchbuffer) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 DRM_ERROR("Batchbuffer ioctl disabled\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000648 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 }
650
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800651 DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +0800652 batch->start, batch->used, batch->num_cliprects);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653
Eric Anholt546b0972008-09-01 16:45:29 -0700654 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655
Eric Anholt201361a2009-03-11 12:30:04 -0700656 if (batch->num_cliprects < 0)
657 return -EINVAL;
658
659 if (batch->num_cliprects) {
Eric Anholt9a298b22009-03-24 12:23:04 -0700660 cliprects = kcalloc(batch->num_cliprects,
Daniel Vetterb14c5672013-09-19 12:18:32 +0200661 sizeof(*cliprects),
Eric Anholt9a298b22009-03-24 12:23:04 -0700662 GFP_KERNEL);
Eric Anholt201361a2009-03-11 12:30:04 -0700663 if (cliprects == NULL)
664 return -ENOMEM;
665
666 ret = copy_from_user(cliprects, batch->cliprects,
667 batch->num_cliprects *
668 sizeof(struct drm_clip_rect));
Dan Carpenter9927a402010-06-19 15:12:51 +0200669 if (ret != 0) {
670 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -0700671 goto fail_free;
Dan Carpenter9927a402010-06-19 15:12:51 +0200672 }
Eric Anholt201361a2009-03-11 12:30:04 -0700673 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674
Eric Anholt546b0972008-09-01 16:45:29 -0700675 mutex_lock(&dev->struct_mutex);
Eric Anholt201361a2009-03-11 12:30:04 -0700676 ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
Eric Anholt546b0972008-09-01 16:45:29 -0700677 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400679 if (sarea_priv)
Keith Packard0baf8232008-11-08 11:44:14 +1000680 sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Eric Anholt201361a2009-03-11 12:30:04 -0700681
682fail_free:
Eric Anholt9a298b22009-03-24 12:23:04 -0700683 kfree(cliprects);
Eric Anholt201361a2009-03-11 12:30:04 -0700684
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 return ret;
686}
687
Eric Anholtc153f452007-09-03 12:06:45 +1000688static int i915_cmdbuffer(struct drm_device *dev, void *data,
689 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300691 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter4d10cc02014-02-12 23:50:06 +0100692 struct drm_i915_master_private *master_priv;
693 drm_i915_sarea_t *sarea_priv;
Eric Anholtc153f452007-09-03 12:06:45 +1000694 drm_i915_cmdbuffer_t *cmdbuf = data;
Eric Anholt201361a2009-03-11 12:30:04 -0700695 struct drm_clip_rect *cliprects = NULL;
696 void *batch_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 int ret;
698
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800699 DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +0800700 cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701
Daniel Vettercd9d4e92012-04-24 08:29:42 +0200702 if (drm_core_check_feature(dev, DRIVER_MODESET))
703 return -ENODEV;
704
Daniel Vetter4d10cc02014-02-12 23:50:06 +0100705 master_priv = dev->primary->master->driver_priv;
706 sarea_priv = (drm_i915_sarea_t *) master_priv->sarea_priv;
707
Eric Anholt546b0972008-09-01 16:45:29 -0700708 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709
Eric Anholt201361a2009-03-11 12:30:04 -0700710 if (cmdbuf->num_cliprects < 0)
711 return -EINVAL;
712
Eric Anholt9a298b22009-03-24 12:23:04 -0700713 batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
Eric Anholt201361a2009-03-11 12:30:04 -0700714 if (batch_data == NULL)
715 return -ENOMEM;
716
717 ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
Dan Carpenter9927a402010-06-19 15:12:51 +0200718 if (ret != 0) {
719 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -0700720 goto fail_batch_free;
Dan Carpenter9927a402010-06-19 15:12:51 +0200721 }
Eric Anholt201361a2009-03-11 12:30:04 -0700722
723 if (cmdbuf->num_cliprects) {
Eric Anholt9a298b22009-03-24 12:23:04 -0700724 cliprects = kcalloc(cmdbuf->num_cliprects,
Daniel Vetterb14c5672013-09-19 12:18:32 +0200725 sizeof(*cliprects), GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +0000726 if (cliprects == NULL) {
727 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -0700728 goto fail_batch_free;
Owain Ainswortha40e8d32010-02-09 14:25:55 +0000729 }
Eric Anholt201361a2009-03-11 12:30:04 -0700730
731 ret = copy_from_user(cliprects, cmdbuf->cliprects,
732 cmdbuf->num_cliprects *
733 sizeof(struct drm_clip_rect));
Dan Carpenter9927a402010-06-19 15:12:51 +0200734 if (ret != 0) {
735 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -0700736 goto fail_clip_free;
Dan Carpenter9927a402010-06-19 15:12:51 +0200737 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 }
739
Eric Anholt546b0972008-09-01 16:45:29 -0700740 mutex_lock(&dev->struct_mutex);
Eric Anholt201361a2009-03-11 12:30:04 -0700741 ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
Eric Anholt546b0972008-09-01 16:45:29 -0700742 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 if (ret) {
744 DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
Chris Wright355d7f32009-04-17 01:18:55 +0000745 goto fail_clip_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 }
747
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400748 if (sarea_priv)
Keith Packard0baf8232008-11-08 11:44:14 +1000749 sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Eric Anholt201361a2009-03-11 12:30:04 -0700750
Eric Anholt201361a2009-03-11 12:30:04 -0700751fail_clip_free:
Eric Anholt9a298b22009-03-24 12:23:04 -0700752 kfree(cliprects);
Chris Wright355d7f32009-04-17 01:18:55 +0000753fail_batch_free:
Eric Anholt9a298b22009-03-24 12:23:04 -0700754 kfree(batch_data);
Eric Anholt201361a2009-03-11 12:30:04 -0700755
756 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757}
758
Robin Schroer1a5036b2014-06-02 16:59:39 +0200759static int i915_emit_irq(struct drm_device *dev)
Daniel Vetter94888672012-04-26 23:28:08 +0200760{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300761 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter94888672012-04-26 23:28:08 +0200762 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
763
764 i915_kernel_lost_context(dev);
765
766 DRM_DEBUG_DRIVER("\n");
767
Daniel Vetter231f42a2012-11-02 19:55:05 +0100768 dev_priv->dri1.counter++;
769 if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
770 dev_priv->dri1.counter = 1;
Daniel Vetter94888672012-04-26 23:28:08 +0200771 if (master_priv->sarea_priv)
Daniel Vetter231f42a2012-11-02 19:55:05 +0100772 master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
Daniel Vetter94888672012-04-26 23:28:08 +0200773
774 if (BEGIN_LP_RING(4) == 0) {
775 OUT_RING(MI_STORE_DWORD_INDEX);
776 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Daniel Vetter231f42a2012-11-02 19:55:05 +0100777 OUT_RING(dev_priv->dri1.counter);
Daniel Vetter94888672012-04-26 23:28:08 +0200778 OUT_RING(MI_USER_INTERRUPT);
779 ADVANCE_LP_RING();
780 }
781
Daniel Vetter231f42a2012-11-02 19:55:05 +0100782 return dev_priv->dri1.counter;
Daniel Vetter94888672012-04-26 23:28:08 +0200783}
784
Robin Schroer1a5036b2014-06-02 16:59:39 +0200785static int i915_wait_irq(struct drm_device *dev, int irq_nr)
Daniel Vetter94888672012-04-26 23:28:08 +0200786{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300787 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter94888672012-04-26 23:28:08 +0200788 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
789 int ret = 0;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100790 struct intel_engine_cs *ring = LP_RING(dev_priv);
Daniel Vetter94888672012-04-26 23:28:08 +0200791
792 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
793 READ_BREADCRUMB(dev_priv));
794
795 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
796 if (master_priv->sarea_priv)
797 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
798 return 0;
799 }
800
801 if (master_priv->sarea_priv)
802 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
803
804 if (ring->irq_get(ring)) {
Daniel Vetterbfd83032013-12-11 11:34:41 +0100805 DRM_WAIT_ON(ret, ring->irq_queue, 3 * HZ,
Daniel Vetter94888672012-04-26 23:28:08 +0200806 READ_BREADCRUMB(dev_priv) >= irq_nr);
807 ring->irq_put(ring);
808 } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
809 ret = -EBUSY;
810
811 if (ret == -EBUSY) {
812 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Daniel Vetter231f42a2012-11-02 19:55:05 +0100813 READ_BREADCRUMB(dev_priv), (int)dev_priv->dri1.counter);
Daniel Vetter94888672012-04-26 23:28:08 +0200814 }
815
816 return ret;
817}
818
819/* Needs the lock as it touches the ring.
820 */
821static int i915_irq_emit(struct drm_device *dev, void *data,
822 struct drm_file *file_priv)
823{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300824 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter94888672012-04-26 23:28:08 +0200825 drm_i915_irq_emit_t *emit = data;
826 int result;
827
828 if (drm_core_check_feature(dev, DRIVER_MODESET))
829 return -ENODEV;
830
Oscar Mateoee1b1e52014-05-22 14:13:35 +0100831 if (!dev_priv || !LP_RING(dev_priv)->buffer->virtual_start) {
Daniel Vetter94888672012-04-26 23:28:08 +0200832 DRM_ERROR("called with no initialization\n");
833 return -EINVAL;
834 }
835
836 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
837
838 mutex_lock(&dev->struct_mutex);
839 result = i915_emit_irq(dev);
840 mutex_unlock(&dev->struct_mutex);
841
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100842 if (copy_to_user(emit->irq_seq, &result, sizeof(int))) {
Daniel Vetter94888672012-04-26 23:28:08 +0200843 DRM_ERROR("copy_to_user\n");
844 return -EFAULT;
845 }
846
847 return 0;
848}
849
850/* Doesn't need the hardware lock.
851 */
852static int i915_irq_wait(struct drm_device *dev, void *data,
853 struct drm_file *file_priv)
854{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300855 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter94888672012-04-26 23:28:08 +0200856 drm_i915_irq_wait_t *irqwait = data;
857
858 if (drm_core_check_feature(dev, DRIVER_MODESET))
859 return -ENODEV;
860
861 if (!dev_priv) {
862 DRM_ERROR("called with no initialization\n");
863 return -EINVAL;
864 }
865
866 return i915_wait_irq(dev, irqwait->irq_seq);
867}
868
Daniel Vetterd1c1edb2012-04-26 23:28:01 +0200869static int i915_vblank_pipe_get(struct drm_device *dev, void *data,
870 struct drm_file *file_priv)
871{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300872 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd1c1edb2012-04-26 23:28:01 +0200873 drm_i915_vblank_pipe_t *pipe = data;
874
875 if (drm_core_check_feature(dev, DRIVER_MODESET))
876 return -ENODEV;
877
878 if (!dev_priv) {
879 DRM_ERROR("called with no initialization\n");
880 return -EINVAL;
881 }
882
883 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
884
885 return 0;
886}
887
888/**
889 * Schedule buffer swap at given vertical blank.
890 */
891static int i915_vblank_swap(struct drm_device *dev, void *data,
892 struct drm_file *file_priv)
893{
894 /* The delayed swap mechanism was fundamentally racy, and has been
895 * removed. The model was that the client requested a delayed flip/swap
896 * from the kernel, then waited for vblank before continuing to perform
897 * rendering. The problem was that the kernel might wake the client
898 * up before it dispatched the vblank swap (since the lock has to be
899 * held while touching the ringbuffer), in which case the client would
900 * clear and start the next frame before the swap occurred, and
901 * flicker would occur in addition to likely missing the vblank.
902 *
903 * In the absence of this ioctl, userland falls back to a correct path
904 * of waiting for a vblank, then dispatching the swap on its own.
905 * Context switching to userland and back is plenty fast enough for
906 * meeting the requirements of vblank swapping.
907 */
908 return -EINVAL;
909}
910
Eric Anholtc153f452007-09-03 12:06:45 +1000911static int i915_flip_bufs(struct drm_device *dev, void *data,
912 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913{
Eric Anholt546b0972008-09-01 16:45:29 -0700914 int ret;
915
Daniel Vettercd9d4e92012-04-24 08:29:42 +0200916 if (drm_core_check_feature(dev, DRIVER_MODESET))
917 return -ENODEV;
918
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800919 DRM_DEBUG_DRIVER("%s\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920
Eric Anholt546b0972008-09-01 16:45:29 -0700921 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922
Eric Anholt546b0972008-09-01 16:45:29 -0700923 mutex_lock(&dev->struct_mutex);
924 ret = i915_dispatch_flip(dev);
925 mutex_unlock(&dev->struct_mutex);
926
927 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928}
929
Eric Anholtc153f452007-09-03 12:06:45 +1000930static int i915_getparam(struct drm_device *dev, void *data,
931 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300933 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000934 drm_i915_getparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 int value;
936
937 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000938 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000939 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 }
941
Eric Anholtc153f452007-09-03 12:06:45 +1000942 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 case I915_PARAM_IRQ_ACTIVE:
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700944 value = dev->pdev->irq ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 break;
946 case I915_PARAM_ALLOW_BATCHBUFFER:
Daniel Vetter87813422012-05-02 11:49:32 +0200947 value = dev_priv->dri1.allow_batchbuffer ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 break;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100949 case I915_PARAM_LAST_DISPATCH:
950 value = READ_BREADCRUMB(dev_priv);
951 break;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -0400952 case I915_PARAM_CHIPSET_ID:
Ville Syrjäläffbab09b2013-10-04 14:53:40 +0300953 value = dev->pdev->device;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -0400954 break;
Eric Anholt673a3942008-07-30 12:06:12 -0700955 case I915_PARAM_HAS_GEM:
Daniel Vetter2e895b12012-04-23 16:50:51 +0200956 value = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700957 break;
Jesse Barnes0f973f22009-01-26 17:10:45 -0800958 case I915_PARAM_NUM_FENCES_AVAIL:
959 value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
960 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200961 case I915_PARAM_HAS_OVERLAY:
962 value = dev_priv->overlay ? 1 : 0;
963 break;
Jesse Barnese9560f72009-11-19 10:49:07 -0800964 case I915_PARAM_HAS_PAGEFLIPPING:
965 value = 1;
966 break;
Jesse Barnes76446ca2009-12-17 22:05:42 -0500967 case I915_PARAM_HAS_EXECBUF2:
968 /* depends on GEM */
Daniel Vetter2e895b12012-04-23 16:50:51 +0200969 value = 1;
Jesse Barnes76446ca2009-12-17 22:05:42 -0500970 break;
Zou Nan haie3a815f2010-05-31 13:58:47 +0800971 case I915_PARAM_HAS_BSD:
Chris Wilsonedc912f2012-05-11 14:29:32 +0100972 value = intel_ring_initialized(&dev_priv->ring[VCS]);
Zou Nan haie3a815f2010-05-31 13:58:47 +0800973 break;
Chris Wilson549f7362010-10-19 11:19:32 +0100974 case I915_PARAM_HAS_BLT:
Chris Wilsonedc912f2012-05-11 14:29:32 +0100975 value = intel_ring_initialized(&dev_priv->ring[BCS]);
Chris Wilson549f7362010-10-19 11:19:32 +0100976 break;
Xiang, Haihaoa1f2cc72013-05-28 19:22:34 -0700977 case I915_PARAM_HAS_VEBOX:
978 value = intel_ring_initialized(&dev_priv->ring[VECS]);
979 break;
Chris Wilsona00b10c2010-09-24 21:15:47 +0100980 case I915_PARAM_HAS_RELAXED_FENCING:
981 value = 1;
982 break;
Daniel Vetterbbf0c6b2010-12-05 11:30:40 +0100983 case I915_PARAM_HAS_COHERENT_RINGS:
984 value = 1;
985 break;
Chris Wilson72bfa192010-12-19 11:42:05 +0000986 case I915_PARAM_HAS_EXEC_CONSTANTS:
987 value = INTEL_INFO(dev)->gen >= 4;
988 break;
Chris Wilson271d81b2011-03-01 15:24:41 +0000989 case I915_PARAM_HAS_RELAXED_DELTA:
990 value = 1;
991 break;
Eric Anholtae662d32012-01-03 09:23:29 -0800992 case I915_PARAM_HAS_GEN7_SOL_RESET:
993 value = 1;
994 break;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200995 case I915_PARAM_HAS_LLC:
996 value = HAS_LLC(dev);
997 break;
Chris Wilson651d7942013-08-08 14:41:10 +0100998 case I915_PARAM_HAS_WT:
999 value = HAS_WT(dev);
1000 break;
Daniel Vetter777ee962012-02-15 23:50:25 +01001001 case I915_PARAM_HAS_ALIASING_PPGTT:
Daniel Vetter896ab1a2014-08-06 15:04:51 +02001002 value = USES_PPGTT(dev);
Daniel Vetter777ee962012-02-15 23:50:25 +01001003 break;
Ben Widawsky172cf152012-06-05 15:24:25 -07001004 case I915_PARAM_HAS_WAIT_TIMEOUT:
1005 value = 1;
1006 break;
Chris Wilson2fedbff2012-08-08 10:23:22 +01001007 case I915_PARAM_HAS_SEMAPHORES:
1008 value = i915_semaphore_is_enabled(dev);
1009 break;
Dave Airlieec6f1bb2012-08-16 10:15:34 +10001010 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
1011 value = 1;
1012 break;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001013 case I915_PARAM_HAS_SECURE_BATCHES:
1014 value = capable(CAP_SYS_ADMIN);
1015 break;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001016 case I915_PARAM_HAS_PINNED_BATCHES:
1017 value = 1;
1018 break;
Daniel Vettered5982e2013-01-17 22:23:36 +01001019 case I915_PARAM_HAS_EXEC_NO_RELOC:
1020 value = 1;
1021 break;
Chris Wilsoneef90cc2013-01-08 10:53:17 +00001022 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
1023 value = 1;
1024 break;
Brad Volkind728c8e2014-02-18 10:15:56 -08001025 case I915_PARAM_CMD_PARSER_VERSION:
1026 value = i915_cmd_parser_get_version();
1027 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 default:
Ben Widawskye29c32d2013-05-31 11:28:45 -07001029 DRM_DEBUG("Unknown parameter %d\n", param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +10001030 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 }
1032
Daniel Vetter1d6ac182013-12-11 11:34:44 +01001033 if (copy_to_user(param->value, &value, sizeof(int))) {
1034 DRM_ERROR("copy_to_user failed\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001035 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036 }
1037
1038 return 0;
1039}
1040
Eric Anholtc153f452007-09-03 12:06:45 +10001041static int i915_setparam(struct drm_device *dev, void *data,
1042 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043{
Jani Nikula4c8a4be2014-03-31 14:27:15 +03001044 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001045 drm_i915_setparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046
1047 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001048 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001049 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 }
1051
Eric Anholtc153f452007-09-03 12:06:45 +10001052 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 break;
1055 case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 break;
1057 case I915_SETPARAM_ALLOW_BATCHBUFFER:
Daniel Vetter87813422012-05-02 11:49:32 +02001058 dev_priv->dri1.allow_batchbuffer = param->value ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059 break;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001060 case I915_SETPARAM_NUM_USED_FENCES:
1061 if (param->value > dev_priv->num_fence_regs ||
1062 param->value < 0)
1063 return -EINVAL;
1064 /* Userspace can use first N regs */
1065 dev_priv->fence_reg_start = param->value;
1066 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 default:
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08001068 DRM_DEBUG_DRIVER("unknown parameter %d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +08001069 param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +10001070 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 }
1072
1073 return 0;
1074}
1075
Eric Anholtc153f452007-09-03 12:06:45 +10001076static int i915_set_status_page(struct drm_device *dev, void *data,
1077 struct drm_file *file_priv)
Wang Zhenyudc7a9312007-06-10 15:58:19 +10001078{
Jani Nikula4c8a4be2014-03-31 14:27:15 +03001079 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001080 drm_i915_hws_addr_t *hws = data;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001081 struct intel_engine_cs *ring;
Wang Zhenyudc7a9312007-06-10 15:58:19 +10001082
Daniel Vettercd9d4e92012-04-24 08:29:42 +02001083 if (drm_core_check_feature(dev, DRIVER_MODESET))
1084 return -ENODEV;
1085
Zhenyu Wangb39d50e2008-02-19 20:59:09 +10001086 if (!I915_NEED_GFX_HWS(dev))
1087 return -EINVAL;
1088
Wang Zhenyudc7a9312007-06-10 15:58:19 +10001089 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001090 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001091 return -EINVAL;
Wang Zhenyudc7a9312007-06-10 15:58:19 +10001092 }
Wang Zhenyudc7a9312007-06-10 15:58:19 +10001093
Jesse Barnes79e53942008-11-07 14:24:08 -08001094 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1095 WARN(1, "tried to set status page when mode setting active\n");
1096 return 0;
1097 }
1098
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08001099 DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
Wang Zhenyudc7a9312007-06-10 15:58:19 +10001100
Mika Kuoppala4f1ba0f2012-11-12 14:20:19 +02001101 ring = LP_RING(dev_priv);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001102 ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
Eric Anholtc153f452007-09-03 12:06:45 +10001103
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001104 dev_priv->dri1.gfx_hws_cpu_addr =
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001105 ioremap_wc(dev_priv->gtt.mappable_base + hws->addr, 4096);
Daniel Vetter316d3882012-04-26 23:28:15 +02001106 if (dev_priv->dri1.gfx_hws_cpu_addr == NULL) {
Wang Zhenyudc7a9312007-06-10 15:58:19 +10001107 i915_dma_cleanup(dev);
Eric Anholte20f9c62010-05-26 14:51:06 -07001108 ring->status_page.gfx_addr = 0;
Wang Zhenyudc7a9312007-06-10 15:58:19 +10001109 DRM_ERROR("can not ioremap virtual address for"
1110 " G33 hw status page\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001111 return -ENOMEM;
Wang Zhenyudc7a9312007-06-10 15:58:19 +10001112 }
Daniel Vetter316d3882012-04-26 23:28:15 +02001113
1114 memset_io(dev_priv->dri1.gfx_hws_cpu_addr, 0, PAGE_SIZE);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001115 I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
Wang Zhenyudc7a9312007-06-10 15:58:19 +10001116
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08001117 DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
Eric Anholte20f9c62010-05-26 14:51:06 -07001118 ring->status_page.gfx_addr);
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08001119 DRM_DEBUG_DRIVER("load hws at %p\n",
Eric Anholte20f9c62010-05-26 14:51:06 -07001120 ring->status_page.page_addr);
Wang Zhenyudc7a9312007-06-10 15:58:19 +10001121 return 0;
1122}
1123
Dave Airlieec2a4c32009-08-04 11:43:41 +10001124static int i915_get_bridge_dev(struct drm_device *dev)
1125{
1126 struct drm_i915_private *dev_priv = dev->dev_private;
1127
Akshay Joshi0206e352011-08-16 15:34:10 -04001128 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
Dave Airlieec2a4c32009-08-04 11:43:41 +10001129 if (!dev_priv->bridge_dev) {
1130 DRM_ERROR("bridge device not found\n");
1131 return -1;
1132 }
1133 return 0;
1134}
1135
Zhenyu Wangc48044112009-12-17 14:48:43 +08001136#define MCHBAR_I915 0x44
1137#define MCHBAR_I965 0x48
1138#define MCHBAR_SIZE (4*4096)
1139
1140#define DEVEN_REG 0x54
1141#define DEVEN_MCHBAR_EN (1 << 28)
1142
1143/* Allocate space for the MCH regs if needed, return nonzero on error */
1144static int
1145intel_alloc_mchbar_resource(struct drm_device *dev)
1146{
Jani Nikula4c8a4be2014-03-31 14:27:15 +03001147 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001148 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +08001149 u32 temp_lo, temp_hi = 0;
1150 u64 mchbar_addr;
Chris Wilsona25c25c2010-08-20 14:36:45 +01001151 int ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +08001152
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001153 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +08001154 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
1155 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
1156 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
1157
1158 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
1159#ifdef CONFIG_PNP
1160 if (mchbar_addr &&
Chris Wilsona25c25c2010-08-20 14:36:45 +01001161 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
1162 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +08001163#endif
1164
1165 /* Get some space for it */
Chris Wilsona25c25c2010-08-20 14:36:45 +01001166 dev_priv->mch_res.name = "i915 MCHBAR";
1167 dev_priv->mch_res.flags = IORESOURCE_MEM;
1168 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
1169 &dev_priv->mch_res,
Zhenyu Wangc48044112009-12-17 14:48:43 +08001170 MCHBAR_SIZE, MCHBAR_SIZE,
1171 PCIBIOS_MIN_MEM,
Chris Wilsona25c25c2010-08-20 14:36:45 +01001172 0, pcibios_align_resource,
Zhenyu Wangc48044112009-12-17 14:48:43 +08001173 dev_priv->bridge_dev);
1174 if (ret) {
1175 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
1176 dev_priv->mch_res.start = 0;
Chris Wilsona25c25c2010-08-20 14:36:45 +01001177 return ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +08001178 }
1179
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001180 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +08001181 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
1182 upper_32_bits(dev_priv->mch_res.start));
1183
1184 pci_write_config_dword(dev_priv->bridge_dev, reg,
1185 lower_32_bits(dev_priv->mch_res.start));
Chris Wilsona25c25c2010-08-20 14:36:45 +01001186 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +08001187}
1188
1189/* Setup MCHBAR if possible, return true if we should disable it again */
1190static void
1191intel_setup_mchbar(struct drm_device *dev)
1192{
Jani Nikula4c8a4be2014-03-31 14:27:15 +03001193 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001194 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +08001195 u32 temp;
1196 bool enabled;
1197
Jesse Barnes11ea8b72014-03-03 14:27:57 -08001198 if (IS_VALLEYVIEW(dev))
1199 return;
1200
Zhenyu Wangc48044112009-12-17 14:48:43 +08001201 dev_priv->mchbar_need_disable = false;
1202
1203 if (IS_I915G(dev) || IS_I915GM(dev)) {
1204 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
1205 enabled = !!(temp & DEVEN_MCHBAR_EN);
1206 } else {
1207 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
1208 enabled = temp & 1;
1209 }
1210
1211 /* If it's already enabled, don't have to do anything */
1212 if (enabled)
1213 return;
1214
1215 if (intel_alloc_mchbar_resource(dev))
1216 return;
1217
1218 dev_priv->mchbar_need_disable = true;
1219
1220 /* Space is allocated or reserved, so enable it. */
1221 if (IS_I915G(dev) || IS_I915GM(dev)) {
1222 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
1223 temp | DEVEN_MCHBAR_EN);
1224 } else {
1225 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
1226 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
1227 }
1228}
1229
1230static void
1231intel_teardown_mchbar(struct drm_device *dev)
1232{
Jani Nikula4c8a4be2014-03-31 14:27:15 +03001233 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001234 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +08001235 u32 temp;
1236
1237 if (dev_priv->mchbar_need_disable) {
1238 if (IS_I915G(dev) || IS_I915GM(dev)) {
1239 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
1240 temp &= ~DEVEN_MCHBAR_EN;
1241 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
1242 } else {
1243 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
1244 temp &= ~1;
1245 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
1246 }
1247 }
1248
1249 if (dev_priv->mch_res.start)
1250 release_resource(&dev_priv->mch_res);
1251}
1252
Dave Airlie28d52042009-09-21 14:33:58 +10001253/* true = enable decode, false = disable decoder */
1254static unsigned int i915_vga_set_decode(void *cookie, bool state)
1255{
1256 struct drm_device *dev = cookie;
1257
1258 intel_modeset_vga_set_state(dev, state);
1259 if (state)
1260 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1261 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1262 else
1263 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1264}
1265
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001266static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1267{
1268 struct drm_device *dev = pci_get_drvdata(pdev);
1269 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
Robin Schroer1a5036b2014-06-02 16:59:39 +02001270
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001271 if (state == VGA_SWITCHEROO_ON) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001272 pr_info("switched on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +10001273 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001274 /* i915 resume handler doesn't set to D0 */
1275 pci_set_power_state(dev->pdev, PCI_D0);
1276 i915_resume(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +10001277 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001278 } else {
Joe Perchesa70491c2012-03-18 13:00:11 -07001279 pr_err("switched off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +10001280 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001281 i915_suspend(dev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +10001282 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001283 }
1284}
1285
1286static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
1287{
1288 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001289
Daniel Vetterfc8fd402013-11-03 20:46:34 +01001290 /*
1291 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1292 * locking inversion with the driver load path. And the access here is
1293 * completely racy anyway. So don't bother with locking for now.
1294 */
1295 return dev->open_count == 0;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001296}
1297
Takashi Iwai26ec6852012-05-11 07:51:17 +02001298static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
1299 .set_gpu_state = i915_switcheroo_set_state,
1300 .reprobe = NULL,
1301 .can_switch = i915_switcheroo_can_switch,
1302};
1303
Chris Wilson2c7111d2011-03-29 10:40:27 +01001304static int i915_load_modeset_init(struct drm_device *dev)
1305{
1306 struct drm_i915_private *dev_priv = dev->dev_private;
1307 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001308
Bryan Freed6d139a82010-10-14 09:14:51 +01001309 ret = intel_parse_bios(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001310 if (ret)
1311 DRM_INFO("failed to find VBIOS tables\n");
1312
Chris Wilson934f9922011-01-20 13:09:12 +00001313 /* If we have > 1 VGA cards, then we need to arbitrate access
1314 * to the common VGA resources.
1315 *
1316 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
1317 * then we do not take part in VGA arbitration and the
1318 * vga_client_register() fails with -ENODEV.
1319 */
Dave Airlieebff5fa92013-10-11 15:12:04 +10001320 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
1321 if (ret && ret != -ENODEV)
1322 goto out;
Dave Airlie28d52042009-09-21 14:33:58 +10001323
Jesse Barnes723bfd72010-10-07 16:01:13 -07001324 intel_register_dsm_handler();
1325
Dave Airlie0d697042012-09-10 12:28:36 +10001326 ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001327 if (ret)
Chris Wilson5a793952010-06-06 10:50:03 +01001328 goto cleanup_vga_client;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001329
Chris Wilson9797fbf2012-04-24 15:47:39 +01001330 /* Initialise stolen first so that we may reserve preallocated
1331 * objects for the BIOS to KMS transition.
1332 */
1333 ret = i915_gem_init_stolen(dev);
1334 if (ret)
1335 goto cleanup_vga_switcheroo;
1336
Imre Deake13192f2014-02-18 00:02:15 +02001337 intel_power_domains_init_hw(dev_priv);
1338
Daniel Vetterbb0f1b52013-11-03 21:09:27 +01001339 ret = drm_irq_install(dev, dev->pdev->irq);
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001340 if (ret)
1341 goto cleanup_gem_stolen;
1342
Jesse Barnesed2e6df2014-06-20 09:39:36 -07001343 dev_priv->pm._irqs_disabled = false;
1344
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001345 /* Important: The output setup functions called by modeset_init need
1346 * working irqs for e.g. gmbus and dp aux transfers. */
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001347 intel_modeset_init(dev);
1348
Chris Wilson1070a422012-04-24 15:47:41 +01001349 ret = i915_gem_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001350 if (ret)
Imre Deak713028b2014-04-25 17:28:00 +03001351 goto cleanup_irq;
Chris Wilson2c7111d2011-03-29 10:40:27 +01001352
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001353 intel_modeset_gem_init(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001354
Jesse Barnes79e53942008-11-07 14:24:08 -08001355 /* Always safe in the mode setting case. */
1356 /* FIXME: do pre/post-mode set stuff in core KMS code */
Ville Syrjäläba0bf122013-10-04 14:53:33 +03001357 dev->vblank_disable_allowed = true;
Imre Deak713028b2014-04-25 17:28:00 +03001358 if (INTEL_INFO(dev)->num_pipes == 0)
Ben Widawskye3c74752013-04-05 13:12:39 -07001359 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001360
Chris Wilson5a793952010-06-06 10:50:03 +01001361 ret = intel_fbdev_init(dev);
1362 if (ret)
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001363 goto cleanup_gem;
1364
1365 /* Only enable hotplug handling once the fbdev is fully set up. */
Daniel Vetter20afbda2012-12-11 14:05:07 +01001366 intel_hpd_init(dev);
1367
1368 /*
1369 * Some ports require correctly set-up hpd registers for detection to
1370 * work properly (leading to ghost connected connector status), e.g. VGA
1371 * on gm45. Hence we can only set up the initial fbdev config after hpd
1372 * irqs are fully enabled. Now we should scan for the initial config
1373 * only once hotplug handling is enabled, but due to screwed-up locking
1374 * around kms/fbdev init we can't protect the fdbev initial config
1375 * scanning against hotplug events. Hence do this first and ignore the
1376 * tiny window where we will loose hotplug notifactions.
1377 */
1378 intel_fbdev_initial_config(dev);
1379
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001380 drm_kms_helper_poll_init(dev);
Chris Wilson87acb0a2010-10-19 10:13:00 +01001381
Jesse Barnes79e53942008-11-07 14:24:08 -08001382 return 0;
1383
Chris Wilson2c7111d2011-03-29 10:40:27 +01001384cleanup_gem:
1385 mutex_lock(&dev->struct_mutex);
1386 i915_gem_cleanup_ringbuffer(dev);
Ben Widawsky55d23282013-05-25 12:26:39 -07001387 i915_gem_context_fini(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001388 mutex_unlock(&dev->struct_mutex);
Imre Deak713028b2014-04-25 17:28:00 +03001389cleanup_irq:
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001390 drm_irq_uninstall(dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001391cleanup_gem_stolen:
1392 i915_gem_cleanup_stolen(dev);
Chris Wilson5a793952010-06-06 10:50:03 +01001393cleanup_vga_switcheroo:
1394 vga_switcheroo_unregister_client(dev->pdev);
1395cleanup_vga_client:
1396 vga_client_register(dev->pdev, NULL, NULL, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08001397out:
1398 return ret;
1399}
1400
Dave Airlie7c1c2872008-11-28 14:22:24 +10001401int i915_master_create(struct drm_device *dev, struct drm_master *master)
1402{
1403 struct drm_i915_master_private *master_priv;
1404
Eric Anholt9a298b22009-03-24 12:23:04 -07001405 master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001406 if (!master_priv)
1407 return -ENOMEM;
1408
1409 master->driver_priv = master_priv;
1410 return 0;
1411}
1412
1413void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
1414{
1415 struct drm_i915_master_private *master_priv = master->driver_priv;
1416
1417 if (!master_priv)
1418 return;
1419
Eric Anholt9a298b22009-03-24 12:23:04 -07001420 kfree(master_priv);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001421
1422 master->driver_priv = NULL;
1423}
1424
Daniel Vetter243eaf32013-12-17 10:00:54 +01001425#if IS_ENABLED(CONFIG_FB)
Chris Wilsonf96de582013-12-16 15:57:40 +00001426static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
Daniel Vettere1887192012-06-12 11:28:17 +02001427{
1428 struct apertures_struct *ap;
1429 struct pci_dev *pdev = dev_priv->dev->pdev;
1430 bool primary;
Chris Wilsonf96de582013-12-16 15:57:40 +00001431 int ret;
Daniel Vettere1887192012-06-12 11:28:17 +02001432
1433 ap = alloc_apertures(1);
1434 if (!ap)
Chris Wilsonf96de582013-12-16 15:57:40 +00001435 return -ENOMEM;
Daniel Vettere1887192012-06-12 11:28:17 +02001436
Ben Widawskydabb7a92013-01-17 12:45:16 -08001437 ap->ranges[0].base = dev_priv->gtt.mappable_base;
Ben Widawskyf64e2922013-05-25 12:26:36 -07001438 ap->ranges[0].size = dev_priv->gtt.mappable_end;
Ben Widawsky93d18792013-01-17 12:45:17 -08001439
Daniel Vettere1887192012-06-12 11:28:17 +02001440 primary =
1441 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
1442
Chris Wilsonf96de582013-12-16 15:57:40 +00001443 ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Daniel Vettere1887192012-06-12 11:28:17 +02001444
1445 kfree(ap);
Chris Wilsonf96de582013-12-16 15:57:40 +00001446
1447 return ret;
Daniel Vettere1887192012-06-12 11:28:17 +02001448}
Daniel Vetter4520f532013-10-09 09:18:51 +02001449#else
Chris Wilsonf96de582013-12-16 15:57:40 +00001450static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
Daniel Vetter4520f532013-10-09 09:18:51 +02001451{
Chris Wilsonf96de582013-12-16 15:57:40 +00001452 return 0;
Daniel Vetter4520f532013-10-09 09:18:51 +02001453}
1454#endif
Daniel Vettere1887192012-06-12 11:28:17 +02001455
Daniel Vettera4de0522014-06-05 16:20:46 +02001456#if !defined(CONFIG_VGA_CONSOLE)
1457static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
1458{
1459 return 0;
1460}
1461#elif !defined(CONFIG_DUMMY_CONSOLE)
1462static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
1463{
1464 return -ENODEV;
1465}
1466#else
1467static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
1468{
Daniel Vetter1bb9e632014-07-08 10:02:43 +02001469 int ret = 0;
Daniel Vettera4de0522014-06-05 16:20:46 +02001470
1471 DRM_INFO("Replacing VGA console driver\n");
1472
1473 console_lock();
Daniel Vetter1bb9e632014-07-08 10:02:43 +02001474 if (con_is_bound(&vga_con))
1475 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
Daniel Vettera4de0522014-06-05 16:20:46 +02001476 if (ret == 0) {
1477 ret = do_unregister_con_driver(&vga_con);
1478
1479 /* Ignore "already unregistered". */
1480 if (ret == -ENODEV)
1481 ret = 0;
1482 }
1483 console_unlock();
1484
1485 return ret;
1486}
1487#endif
1488
Daniel Vetterc96ea642012-08-08 22:01:51 +02001489static void i915_dump_device_info(struct drm_i915_private *dev_priv)
1490{
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001491 const struct intel_device_info *info = &dev_priv->info;
Daniel Vetterc96ea642012-08-08 22:01:51 +02001492
Damien Lespiaue2a58002013-04-23 16:38:34 +01001493#define PRINT_S(name) "%s"
1494#define SEP_EMPTY
Damien Lespiau79fc46d2013-04-23 16:37:17 +01001495#define PRINT_FLAG(name) info->name ? #name "," : ""
1496#define SEP_COMMA ,
Ville Syrjälä19c656a2014-06-13 15:39:56 +03001497 DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
Damien Lespiaue2a58002013-04-23 16:38:34 +01001498 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
Daniel Vetterc96ea642012-08-08 22:01:51 +02001499 info->gen,
1500 dev_priv->dev->pdev->device,
Ville Syrjälä19c656a2014-06-13 15:39:56 +03001501 dev_priv->dev->pdev->revision,
Damien Lespiau79fc46d2013-04-23 16:37:17 +01001502 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
Damien Lespiaue2a58002013-04-23 16:38:34 +01001503#undef PRINT_S
1504#undef SEP_EMPTY
Damien Lespiau79fc46d2013-04-23 16:37:17 +01001505#undef PRINT_FLAG
1506#undef SEP_COMMA
Daniel Vetterc96ea642012-08-08 22:01:51 +02001507}
1508
Damien Lespiau22d3fd462014-02-07 19:12:49 +00001509/*
1510 * Determine various intel_device_info fields at runtime.
1511 *
1512 * Use it when either:
1513 * - it's judged too laborious to fill n static structures with the limit
1514 * when a simple if statement does the job,
1515 * - run-time checks (eg read fuse/strap registers) are needed.
Damien Lespiau658ac4c2014-02-10 17:19:45 +00001516 *
1517 * This function needs to be called:
1518 * - after the MMIO has been setup as we are reading registers,
1519 * - after the PCH has been detected,
1520 * - before the first usage of the fields it can tweak.
Damien Lespiau22d3fd462014-02-07 19:12:49 +00001521 */
1522static void intel_device_info_runtime_init(struct drm_device *dev)
1523{
Damien Lespiau658ac4c2014-02-10 17:19:45 +00001524 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau22d3fd462014-02-07 19:12:49 +00001525 struct intel_device_info *info;
Damien Lespiaud615a162014-03-03 17:31:48 +00001526 enum pipe pipe;
Damien Lespiau22d3fd462014-02-07 19:12:49 +00001527
Damien Lespiau658ac4c2014-02-10 17:19:45 +00001528 info = (struct intel_device_info *)&dev_priv->info;
Damien Lespiau22d3fd462014-02-07 19:12:49 +00001529
Damien Lespiau22d3fd462014-02-07 19:12:49 +00001530 if (IS_VALLEYVIEW(dev))
Damien Lespiaud615a162014-03-03 17:31:48 +00001531 for_each_pipe(pipe)
1532 info->num_sprites[pipe] = 2;
1533 else
1534 for_each_pipe(pipe)
1535 info->num_sprites[pipe] = 1;
Damien Lespiau658ac4c2014-02-10 17:19:45 +00001536
Damien Lespiaua0bae572014-02-10 17:20:55 +00001537 if (i915.disable_display) {
1538 DRM_INFO("Display disabled (module parameter)\n");
1539 info->num_pipes = 0;
1540 } else if (info->num_pipes > 0 &&
1541 (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
1542 !IS_VALLEYVIEW(dev)) {
Damien Lespiau658ac4c2014-02-10 17:19:45 +00001543 u32 fuse_strap = I915_READ(FUSE_STRAP);
1544 u32 sfuse_strap = I915_READ(SFUSE_STRAP);
1545
1546 /*
1547 * SFUSE_STRAP is supposed to have a bit signalling the display
1548 * is fused off. Unfortunately it seems that, at least in
1549 * certain cases, fused off display means that PCH display
1550 * reads don't land anywhere. In that case, we read 0s.
1551 *
1552 * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
1553 * should be set when taking over after the firmware.
1554 */
1555 if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
1556 sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
1557 (dev_priv->pch_type == PCH_CPT &&
1558 !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
1559 DRM_INFO("Display fused off, disabling\n");
1560 info->num_pipes = 0;
1561 }
1562 }
Damien Lespiau22d3fd462014-02-07 19:12:49 +00001563}
1564
Eric Anholt63ee41d2010-12-20 18:40:06 -08001565/**
Jesse Barnes79e53942008-11-07 14:24:08 -08001566 * i915_driver_load - setup chip and create an initial config
1567 * @dev: DRM device
1568 * @flags: startup flags
1569 *
1570 * The driver load routine has to do several things:
1571 * - drive output discovery via intel_modeset_init()
1572 * - initialize the memory manager
1573 * - allocate initial config memory
1574 * - setup the DRM framebuffer with the allocated memory
1575 */
Dave Airlie84b1fd12007-07-11 15:53:27 +10001576int i915_driver_load(struct drm_device *dev, unsigned long flags)
Dave Airlie22eae942005-11-10 22:16:34 +11001577{
Luca Tettamantiea059a12010-04-08 21:41:59 +02001578 struct drm_i915_private *dev_priv;
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001579 struct intel_device_info *info, *device_info;
Chris Wilson934d6082012-09-14 11:57:46 +01001580 int ret = 0, mmio_bar, mmio_size;
Daniel Vetter9021f282012-03-26 09:45:41 +02001581 uint32_t aperture_size;
Chris Wilsonfe669bf2010-11-23 12:09:30 +00001582
Daniel Vetter26394d92012-03-26 21:33:18 +02001583 info = (struct intel_device_info *) flags;
1584
1585 /* Refuse to load on gen6+ without kms enabled. */
Jani Nikulae147acc2013-10-10 15:25:37 +03001586 if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET)) {
1587 DRM_INFO("Your hardware requires kernel modesetting (KMS)\n");
1588 DRM_INFO("See CONFIG_DRM_I915_KMS, nomodeset, and i915.modeset parameters\n");
Daniel Vetter26394d92012-03-26 21:33:18 +02001589 return -ENODEV;
Jani Nikulae147acc2013-10-10 15:25:37 +03001590 }
Daniel Vetter26394d92012-03-26 21:33:18 +02001591
Daniel Vetter24986ee2013-12-11 11:34:33 +01001592 /* UMS needs agp support. */
1593 if (!drm_core_check_feature(dev, DRIVER_MODESET) && !dev->agp)
1594 return -EINVAL;
1595
Daniel Vetterb14c5672013-09-19 12:18:32 +02001596 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001597 if (dev_priv == NULL)
1598 return -ENOMEM;
1599
Damien Lespiau755f68f2014-07-10 14:52:43 +01001600 dev->dev_private = dev_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001601 dev_priv->dev = dev;
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001602
Chris Wilson87f1f462014-08-09 19:18:42 +01001603 /* Setup the write-once "constant" device info */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001604 device_info = (struct intel_device_info *)&dev_priv->info;
Chris Wilson87f1f462014-08-09 19:18:42 +01001605 memcpy(device_info, info, sizeof(dev_priv->info));
1606 device_info->device_id = dev->pdev->device;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001607
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +04001608 spin_lock_init(&dev_priv->irq_lock);
1609 spin_lock_init(&dev_priv->gpu_error.lock);
Jani Nikula58c68772013-11-08 16:48:54 +02001610 spin_lock_init(&dev_priv->backlight_lock);
Chris Wilson907b28c2013-07-19 20:36:52 +01001611 spin_lock_init(&dev_priv->uncore.lock);
Daniel Vetterc20e8352013-07-24 22:40:23 +02001612 spin_lock_init(&dev_priv->mm.object_stat_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +05301613 spin_lock_init(&dev_priv->mmio_flip_lock);
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +04001614 mutex_init(&dev_priv->dpio_lock);
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +04001615 mutex_init(&dev_priv->modeset_restore_lock);
1616
Daniel Vetterf742a552013-12-06 10:17:53 +01001617 intel_pm_setup(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03001618
Damien Lespiau07144422013-10-15 18:55:40 +01001619 intel_display_crc_init(dev);
1620
Daniel Vetterc96ea642012-08-08 22:01:51 +02001621 i915_dump_device_info(dev_priv);
1622
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001623 /* Not all pre-production machines fall into this category, only the
1624 * very first ones. Almost everything should work, except for maybe
1625 * suspend/resume. And we don't implement workarounds that affect only
1626 * pre-production machines. */
1627 if (IS_HSW_EARLY_SDV(dev))
1628 DRM_INFO("This is an early pre-production Haswell machine. "
1629 "It may not be fully functional.\n");
1630
Dave Airlieec2a4c32009-08-04 11:43:41 +10001631 if (i915_get_bridge_dev(dev)) {
1632 ret = -EIO;
1633 goto free_priv;
1634 }
1635
Ben Widawsky1e1bd0f2013-04-08 18:43:49 -07001636 mmio_bar = IS_GEN2(dev) ? 1 : 0;
1637 /* Before gen4, the registers and the GTT are behind different BARs.
1638 * However, from gen4 onwards, the registers and the GTT are shared
1639 * in the same BAR, so we want to restrict this ioremap from
1640 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
1641 * the register BAR remains the same size for all the earlier
1642 * generations up to Ironlake.
1643 */
1644 if (info->gen < 5)
1645 mmio_size = 512*1024;
1646 else
1647 mmio_size = 2*1024*1024;
1648
1649 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
1650 if (!dev_priv->regs) {
1651 DRM_ERROR("failed to map registers\n");
1652 ret = -EIO;
1653 goto put_bridge;
1654 }
1655
Ben Widawskyc3d685a2013-10-08 16:31:03 -07001656 /* This must be called before any calls to HAS_PCH_* */
1657 intel_detect_pch(dev);
1658
1659 intel_uncore_init(dev);
1660
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001661 ret = i915_gem_gtt_init(dev);
1662 if (ret)
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001663 goto out_regs;
Daniel Vettere1887192012-06-12 11:28:17 +02001664
Daniel Vettera4de0522014-06-05 16:20:46 +02001665 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1666 ret = i915_kick_out_vgacon(dev_priv);
1667 if (ret) {
1668 DRM_ERROR("failed to remove conflicting VGA console\n");
1669 goto out_gtt;
1670 }
1671
Chris Wilsonf96de582013-12-16 15:57:40 +00001672 ret = i915_kick_out_firmware_fb(dev_priv);
1673 if (ret) {
1674 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1675 goto out_gtt;
1676 }
Daniel Vettera4de0522014-06-05 16:20:46 +02001677 }
Daniel Vettere1887192012-06-12 11:28:17 +02001678
Dave Airlie466e69b2011-12-19 11:15:29 +00001679 pci_set_master(dev->pdev);
1680
Daniel Vetter9f82d232010-08-30 21:25:23 +02001681 /* overlay on gen2 is broken and can't address above 1G */
1682 if (IS_GEN2(dev))
1683 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
1684
Jan Niehusmann6927faf2011-03-01 23:24:16 +01001685 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1686 * using 32bit addressing, overwriting memory if HWS is located
1687 * above 4GB.
1688 *
1689 * The documentation also mentions an issue with undefined
1690 * behaviour if any general state is accessed within a page above 4GB,
1691 * which also needs to be handled carefully.
1692 */
1693 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1694 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
1695
Ben Widawsky93d18792013-01-17 12:45:17 -08001696 aperture_size = dev_priv->gtt.mappable_end;
Chris Wilson71e93392010-10-27 18:46:52 +01001697
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001698 dev_priv->gtt.mappable =
1699 io_mapping_create_wc(dev_priv->gtt.mappable_base,
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001700 aperture_size);
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001701 if (dev_priv->gtt.mappable == NULL) {
Venkatesh Pallipadi66441072009-02-24 17:35:11 -08001702 ret = -EIO;
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001703 goto out_gtt;
Venkatesh Pallipadi66441072009-02-24 17:35:11 -08001704 }
1705
Ben Widawsky911bdf02013-06-27 16:30:23 -07001706 dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
1707 aperture_size);
Eric Anholtab657db12009-01-23 12:57:47 -08001708
Chris Wilsone642abb2010-09-09 12:46:34 +01001709 /* The i915 workqueue is primarily used for batched retirement of
1710 * requests (and thus managing bo) once the task has been completed
1711 * by the GPU. i915_gem_retire_requests() is called directly when we
1712 * need high-priority retirement, such as waiting for an explicit
1713 * bo.
1714 *
1715 * It is also used for periodic low-priority events, such as
Eric Anholtdf9c2042010-11-18 09:31:12 +08001716 * idle-timers and recording error state.
Chris Wilsone642abb2010-09-09 12:46:34 +01001717 *
1718 * All tasks on the workqueue are expected to acquire the dev mutex
1719 * so there is no point in running more than one instance of the
Tejun Heo53621862012-08-22 16:40:57 -07001720 * workqueue at any time. Use an ordered one.
Chris Wilsone642abb2010-09-09 12:46:34 +01001721 */
Tejun Heo53621862012-08-22 16:40:57 -07001722 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001723 if (dev_priv->wq == NULL) {
1724 DRM_ERROR("Failed to create our workqueue.\n");
1725 ret = -ENOMEM;
Keith Packarda7b85d22011-07-10 13:12:17 -07001726 goto out_mtrrfree;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001727 }
1728
Dave Airlie0e32b392014-05-02 14:02:48 +10001729 dev_priv->dp_wq = alloc_ordered_workqueue("i915-dp", 0);
1730 if (dev_priv->dp_wq == NULL) {
1731 DRM_ERROR("Failed to create our dp workqueue.\n");
1732 ret = -ENOMEM;
1733 goto out_freewq;
1734 }
1735
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001736 intel_irq_init(dev);
Ben Widawsky78511f22013-10-04 21:22:49 -07001737 intel_uncore_sanitize(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -08001738
Zhenyu Wangc48044112009-12-17 14:48:43 +08001739 /* Try to make sure MCHBAR is enabled before poking at it */
1740 intel_setup_mchbar(dev);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001741 intel_setup_gmbus(dev);
Chris Wilson44834a62010-08-19 16:09:23 +01001742 intel_opregion_setup(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +08001743
Bryan Freed6d139a82010-10-14 09:14:51 +01001744 intel_setup_bios(dev);
1745
Eric Anholt673a3942008-07-30 12:06:12 -07001746 i915_gem_load(dev);
1747
Eric Anholted4cb412008-07-29 12:10:39 -07001748 /* On the 945G/GM, the chipset reports the MSI capability on the
1749 * integrated graphics even though the support isn't actually there
1750 * according to the published specs. It doesn't appear to function
1751 * correctly in testing on 945G.
1752 * This may be a side effect of MSI having been made available for PEG
1753 * and the registers being closely associated.
Keith Packardd1ed6292008-10-17 00:44:42 -07001754 *
1755 * According to chipset errata, on the 965GM, MSI interrupts may
Keith Packardb60678a2008-12-08 11:12:28 -08001756 * be lost or delayed, but we use them anyways to avoid
1757 * stuck interrupts on some machines.
Eric Anholted4cb412008-07-29 12:10:39 -07001758 */
Keith Packardb60678a2008-12-08 11:12:28 -08001759 if (!IS_I945G(dev) && !IS_I945GM(dev))
Eric Anholtd3e74d02008-11-03 14:46:17 -08001760 pci_enable_msi(dev->pdev);
Eric Anholted4cb412008-07-29 12:10:39 -07001761
Damien Lespiau22d3fd462014-02-07 19:12:49 +00001762 intel_device_info_runtime_init(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001763
Ben Widawskye3c74752013-04-05 13:12:39 -07001764 if (INTEL_INFO(dev)->num_pipes) {
1765 ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
1766 if (ret)
1767 goto out_gem_unload;
1768 }
Keith Packard52440212008-11-18 09:30:25 -08001769
Imre Deakda7e29b2014-02-18 00:02:02 +02001770 intel_power_domains_init(dev_priv);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001771
Jesse Barnes79e53942008-11-07 14:24:08 -08001772 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetter53984632010-09-22 23:44:24 +02001773 ret = i915_load_modeset_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001774 if (ret < 0) {
1775 DRM_ERROR("failed to init modeset\n");
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001776 goto out_power_well;
Jesse Barnes79e53942008-11-07 14:24:08 -08001777 }
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001778 } else {
1779 /* Start out suspended in ums mode. */
1780 dev_priv->ums.mm_suspended = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -08001781 }
1782
Ben Widawsky0136db582012-04-10 21:17:01 -07001783 i915_setup_sysfs(dev);
1784
Ben Widawskye3c74752013-04-05 13:12:39 -07001785 if (INTEL_INFO(dev)->num_pipes) {
1786 /* Must be done after probing outputs */
1787 intel_opregion_init(dev);
Rafael J. Wysocki8e5c2b72013-07-25 21:43:39 +02001788 acpi_video_register();
Ben Widawskye3c74752013-04-05 13:12:39 -07001789 }
Matthew Garrett74a365b2009-03-19 21:35:39 +00001790
Daniel Vettereb48eb02012-04-26 23:28:12 +02001791 if (IS_GEN5(dev))
1792 intel_gpu_ips_init(dev_priv);
Eric Anholt63ee41d2010-12-20 18:40:06 -08001793
Paulo Zanoni8a187452013-12-06 20:32:13 -02001794 intel_init_runtime_pm(dev_priv);
1795
Jesse Barnes79e53942008-11-07 14:24:08 -08001796 return 0;
1797
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001798out_power_well:
Imre Deakda7e29b2014-02-18 00:02:02 +02001799 intel_power_domains_remove(dev_priv);
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001800 drm_vblank_cleanup(dev);
Chris Wilson56e2ea32010-11-08 17:10:29 +00001801out_gem_unload:
Imre Deak4bdc7292014-05-20 19:47:20 +03001802 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
1803 unregister_shrinker(&dev_priv->mm.shrinker);
Keith Packarda7b85d22011-07-10 13:12:17 -07001804
Chris Wilson56e2ea32010-11-08 17:10:29 +00001805 if (dev->pdev->msi_enabled)
1806 pci_disable_msi(dev->pdev);
1807
1808 intel_teardown_gmbus(dev);
1809 intel_teardown_mchbar(dev);
Stanislaw Gruszka22accca2014-01-25 10:13:37 +01001810 pm_qos_remove_request(&dev_priv->pm_qos);
Dave Airlie0e32b392014-05-02 14:02:48 +10001811 destroy_workqueue(dev_priv->dp_wq);
1812out_freewq:
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001813 destroy_workqueue(dev_priv->wq);
Keith Packarda7b85d22011-07-10 13:12:17 -07001814out_mtrrfree:
Ben Widawsky911bdf02013-06-27 16:30:23 -07001815 arch_phys_wc_del(dev_priv->gtt.mtrr);
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001816 io_mapping_free(dev_priv->gtt.mappable);
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001817out_gtt:
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001818 i915_global_gtt_cleanup(dev);
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001819out_regs:
Ben Widawskyc3d685a2013-10-08 16:31:03 -07001820 intel_uncore_fini(dev);
Chris Wilson6dda5692010-10-29 21:02:18 +01001821 pci_iounmap(dev->pdev, dev_priv->regs);
Dave Airlieec2a4c32009-08-04 11:43:41 +10001822put_bridge:
1823 pci_dev_put(dev_priv->bridge_dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001824free_priv:
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001825 if (dev_priv->slab)
1826 kmem_cache_destroy(dev_priv->slab);
Eric Anholt9a298b22009-03-24 12:23:04 -07001827 kfree(dev_priv);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001828 return ret;
1829}
1830
1831int i915_driver_unload(struct drm_device *dev)
1832{
1833 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc911fc12010-08-20 21:23:20 +02001834 int ret;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001835
Chris Wilsonce58c322013-12-02 11:26:07 -02001836 ret = i915_gem_suspend(dev);
1837 if (ret) {
1838 DRM_ERROR("failed to idle hardware: %d\n", ret);
1839 return ret;
1840 }
1841
Paulo Zanoni8a187452013-12-06 20:32:13 -02001842 intel_fini_runtime_pm(dev_priv);
1843
Daniel Vettereb48eb02012-04-26 23:28:12 +02001844 intel_gpu_ips_teardown();
Jesse Barnes7648fa92010-05-20 14:28:11 -07001845
Imre Deak1c2256d2013-11-25 17:15:34 +02001846 /* The i915.ko module is still not prepared to be loaded when
1847 * the power well is not enabled, so just enable it in case
1848 * we're going to unload/reload. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001849 intel_display_set_init_power(dev_priv, true);
1850 intel_power_domains_remove(dev_priv);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001851
Ben Widawsky0136db582012-04-10 21:17:01 -07001852 i915_teardown_sysfs(dev);
1853
Imre Deak4bdc7292014-05-20 19:47:20 +03001854 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
1855 unregister_shrinker(&dev_priv->mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +01001856
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001857 io_mapping_free(dev_priv->gtt.mappable);
Ben Widawsky911bdf02013-06-27 16:30:23 -07001858 arch_phys_wc_del(dev_priv->gtt.mtrr);
Eric Anholtab657db12009-01-23 12:57:47 -08001859
Chris Wilson44834a62010-08-19 16:09:23 +01001860 acpi_video_unregister();
1861
Jesse Barnes79e53942008-11-07 14:24:08 -08001862 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson7b4f3992010-10-04 15:33:04 +01001863 intel_fbdev_fini(dev);
Jesse Barnes3d8620c2010-03-26 11:07:21 -07001864 intel_modeset_cleanup(dev);
1865
Zhao Yakui6363ee62009-11-24 09:48:44 +08001866 /*
1867 * free the memory space allocated for the child device
1868 * config parsed from VBT
1869 */
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001870 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1871 kfree(dev_priv->vbt.child_dev);
1872 dev_priv->vbt.child_dev = NULL;
1873 dev_priv->vbt.child_dev_num = 0;
Zhao Yakui6363ee62009-11-24 09:48:44 +08001874 }
Daniel Vetter6c0d93502010-08-20 18:26:46 +02001875
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001876 vga_switcheroo_unregister_client(dev->pdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001877 vga_client_register(dev->pdev, NULL, NULL, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08001878 }
1879
Daniel Vettera8b48992010-08-20 21:25:11 +02001880 /* Free error state after interrupts are fully disabled. */
Daniel Vetter99584db2012-11-14 17:14:04 +01001881 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
1882 cancel_work_sync(&dev_priv->gpu_error.work);
Daniel Vettera8b48992010-08-20 21:25:11 +02001883 i915_destroy_error_state(dev);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02001884
Eric Anholted4cb412008-07-29 12:10:39 -07001885 if (dev->pdev->msi_enabled)
1886 pci_disable_msi(dev->pdev);
1887
Chris Wilson44834a62010-08-19 16:09:23 +01001888 intel_opregion_fini(dev);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001889
Jesse Barnes79e53942008-11-07 14:24:08 -08001890 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetter67e77c52010-08-20 22:26:30 +02001891 /* Flush any outstanding unpin_work. */
1892 flush_workqueue(dev_priv->wq);
1893
Jesse Barnes79e53942008-11-07 14:24:08 -08001894 mutex_lock(&dev->struct_mutex);
1895 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter55a66622012-06-19 21:55:32 +02001896 i915_gem_context_fini(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001897 mutex_unlock(&dev->struct_mutex);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001898 i915_gem_cleanup_stolen(dev);
Keith Packardc2873e92010-10-07 09:20:12 +01001899
1900 if (!I915_NEED_GFX_HWS(dev))
1901 i915_free_hws(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001902 }
1903
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001904 drm_vblank_cleanup(dev);
1905
Chris Wilsonf899fc62010-07-20 15:44:45 -07001906 intel_teardown_gmbus(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +08001907 intel_teardown_mchbar(dev);
1908
Dave Airlie0e32b392014-05-02 14:02:48 +10001909 destroy_workqueue(dev_priv->dp_wq);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02001910 destroy_workqueue(dev_priv->wq);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001911 pm_qos_remove_request(&dev_priv->pm_qos);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02001912
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001913 i915_global_gtt_cleanup(dev);
Imre Deak6640aab2013-05-22 17:47:13 +03001914
Chris Wilsonaec347a2013-08-26 13:46:09 +01001915 intel_uncore_fini(dev);
1916 if (dev_priv->regs != NULL)
1917 pci_iounmap(dev->pdev, dev_priv->regs);
1918
Chris Wilson42dcedd2012-11-15 11:32:30 +00001919 if (dev_priv->slab)
1920 kmem_cache_destroy(dev_priv->slab);
Eric Anholt9a298b22009-03-24 12:23:04 -07001921
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001922 pci_dev_put(dev_priv->bridge_dev);
Daniel Vetter2206e6a2014-05-13 22:21:59 +02001923 kfree(dev_priv);
Dave Airlie22eae942005-11-10 22:16:34 +11001924
1925 return 0;
1926}
1927
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001928int i915_driver_open(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001929{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001930 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001931
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001932 ret = i915_gem_open(dev, file);
1933 if (ret)
1934 return ret;
Ben Widawsky254f9652012-06-04 14:42:42 -07001935
Eric Anholt673a3942008-07-30 12:06:12 -07001936 return 0;
1937}
1938
Jesse Barnes79e53942008-11-07 14:24:08 -08001939/**
1940 * i915_driver_lastclose - clean up after all DRM clients have exited
1941 * @dev: DRM device
1942 *
1943 * Take care of cleaning up after all DRM clients have exited. In the
1944 * mode setting case, we want to restore the kernel's initial mode (just
1945 * in case the last client left us in a bad state).
1946 *
Daniel Vetter9021f282012-03-26 09:45:41 +02001947 * Additionally, in the non-mode setting case, we'll tear down the GTT
Jesse Barnes79e53942008-11-07 14:24:08 -08001948 * and DMA structures, since the kernel won't be using them, and clea
1949 * up any GEM state.
1950 */
Robin Schroer1a5036b2014-06-02 16:59:39 +02001951void i915_driver_lastclose(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952{
Jani Nikula4c8a4be2014-03-31 14:27:15 +03001953 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001954
Daniel Vettere8aeaee2012-07-21 16:47:09 +02001955 /* On gen6+ we refuse to init without kms enabled, but then the drm core
1956 * goes right around and calls lastclose. Check for this and don't clean
1957 * up anything. */
1958 if (!dev_priv)
1959 return;
1960
1961 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetter0632fef2013-10-08 17:44:49 +02001962 intel_fbdev_restore_mode(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001963 vga_switcheroo_process_delayed_switch();
Dave Airlie144a75f2008-03-30 07:53:58 +10001964 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001965 }
Dave Airlie144a75f2008-03-30 07:53:58 +10001966
Eric Anholt673a3942008-07-30 12:06:12 -07001967 i915_gem_lastclose(dev);
1968
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001969 i915_dma_cleanup(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970}
1971
John Harrison2885f6a2014-06-26 18:23:52 +01001972void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973{
Chris Wilson0d1430a2013-12-04 14:52:06 +00001974 mutex_lock(&dev->struct_mutex);
John Harrison2885f6a2014-06-26 18:23:52 +01001975 i915_gem_context_close(dev, file);
1976 i915_gem_release(dev, file);
Chris Wilson0d1430a2013-12-04 14:52:06 +00001977 mutex_unlock(&dev->struct_mutex);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +03001978
1979 if (drm_core_check_feature(dev, DRIVER_MODESET))
1980 intel_modeset_preclose(dev, file);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001981}
1982
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001983void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001984{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001985 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001986
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001987 if (file_priv && file_priv->bsd_ring)
1988 file_priv->bsd_ring = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001989 kfree(file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001990}
1991
Rob Clarkbaa70942013-08-02 13:27:49 -04001992const struct drm_ioctl_desc i915_ioctls[] = {
Dave Airlie1b2f1482010-08-14 20:20:34 +10001993 DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1994 DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
1995 DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
1996 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
1997 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
1998 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001999 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10002000 DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterb2c606f2012-01-17 12:50:12 +01002001 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2002 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2003 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Dave Airlie1b2f1482010-08-14 20:20:34 +10002004 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
Daniel Vetterb2c606f2012-01-17 12:50:12 +01002005 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterd1c1edb2012-04-26 23:28:01 +02002006 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Dave Airlie1b2f1482010-08-14 20:20:34 +10002007 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
2008 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
2009 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2010 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
2011 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002012 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10002013 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
2014 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002015 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
2016 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2017 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2018 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10002019 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
2020 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002021 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2022 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2023 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2024 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2025 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2026 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2027 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2028 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2029 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2030 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10002031 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002032 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10002033 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
2034 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Jesse Barnes8ea30862012-01-03 08:05:39 -08002035 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
2036 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002037 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
2038 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2039 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2040 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Mika Kuoppalab6359912013-10-30 15:44:16 +02002041 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002042 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airliec94f7022005-07-07 21:03:38 +10002043};
2044
Damien Lespiauf95aeb12014-06-09 14:39:49 +01002045int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);
Dave Airliecda17382005-07-10 17:31:26 +10002046
Daniel Vetter9021f282012-03-26 09:45:41 +02002047/*
2048 * This is really ugly: Because old userspace abused the linux agp interface to
2049 * manage the gtt, we need to claim that all intel devices are agp. For
2050 * otherwise the drm core refuses to initialize the agp support code.
Dave Airliecda17382005-07-10 17:31:26 +10002051 */
Robin Schroer1a5036b2014-06-02 16:59:39 +02002052int i915_driver_device_is_agp(struct drm_device *dev)
Dave Airliecda17382005-07-10 17:31:26 +10002053{
2054 return 1;
2055}