blob: e42925f76b4bb807393040e60c809fa8bc84e096 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
30#include "i915_trace.h"
31#include "intel_drv.h"
32
Ville Syrjäläee0ce472014-04-09 13:28:01 +030033static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
34static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
Ben Widawskya2319c02014-03-18 16:09:37 -070035
Daniel Vetter93a25a92014-03-06 09:40:43 +010036bool intel_enable_ppgtt(struct drm_device *dev, bool full)
37{
Daniel Vettercfa7c862014-04-29 11:53:58 +020038 if (i915.enable_ppgtt == 0)
Daniel Vetter93a25a92014-03-06 09:40:43 +010039 return false;
40
41 if (i915.enable_ppgtt == 1 && full)
42 return false;
43
Daniel Vettercfa7c862014-04-29 11:53:58 +020044 return true;
45}
46
47static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
48{
49 if (enable_ppgtt == 0 || !HAS_ALIASING_PPGTT(dev))
50 return 0;
51
52 if (enable_ppgtt == 1)
53 return 1;
54
55 if (enable_ppgtt == 2 && HAS_PPGTT(dev))
56 return 2;
57
Daniel Vetter93a25a92014-03-06 09:40:43 +010058#ifdef CONFIG_INTEL_IOMMU
59 /* Disable ppgtt on SNB if VT-d is on. */
60 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
61 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +020062 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +010063 }
64#endif
65
Jesse Barnes62942ed2014-06-13 09:28:33 -070066 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +030067 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
68 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -070069 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
70 return 0;
71 }
72
Daniel Vettercfa7c862014-04-29 11:53:58 +020073 return HAS_ALIASING_PPGTT(dev) ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +010074}
75
Ben Widawskyfbe5d362013-11-04 19:56:49 -080076
Ben Widawsky6f65e292013-12-06 14:10:56 -080077static void ppgtt_bind_vma(struct i915_vma *vma,
78 enum i915_cache_level cache_level,
79 u32 flags);
80static void ppgtt_unbind_vma(struct i915_vma *vma);
Ben Widawskyeeb94882013-12-06 14:11:10 -080081static int gen8_ppgtt_enable(struct i915_hw_ppgtt *ppgtt);
Ben Widawsky6f65e292013-12-06 14:10:56 -080082
Ben Widawsky94ec8f62013-11-02 21:07:18 -070083static inline gen8_gtt_pte_t gen8_pte_encode(dma_addr_t addr,
84 enum i915_cache_level level,
85 bool valid)
86{
87 gen8_gtt_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
88 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -030089
90 switch (level) {
91 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -080092 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -030093 break;
94 case I915_CACHE_WT:
95 pte |= PPAT_DISPLAY_ELLC_INDEX;
96 break;
97 default:
98 pte |= PPAT_CACHED_INDEX;
99 break;
100 }
101
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700102 return pte;
103}
104
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800105static inline gen8_ppgtt_pde_t gen8_pde_encode(struct drm_device *dev,
106 dma_addr_t addr,
107 enum i915_cache_level level)
108{
109 gen8_ppgtt_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
110 pde |= addr;
111 if (level != I915_CACHE_NONE)
112 pde |= PPAT_CACHED_PDE_INDEX;
113 else
114 pde |= PPAT_UNCACHED_INDEX;
115 return pde;
116}
117
Chris Wilson350ec882013-08-06 13:17:02 +0100118static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700119 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530120 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700121{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700122 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700123 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700124
125 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100126 case I915_CACHE_L3_LLC:
127 case I915_CACHE_LLC:
128 pte |= GEN6_PTE_CACHE_LLC;
129 break;
130 case I915_CACHE_NONE:
131 pte |= GEN6_PTE_UNCACHED;
132 break;
133 default:
134 WARN_ON(1);
135 }
136
137 return pte;
138}
139
140static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700141 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530142 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100143{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700144 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100145 pte |= GEN6_PTE_ADDR_ENCODE(addr);
146
147 switch (level) {
148 case I915_CACHE_L3_LLC:
149 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700150 break;
151 case I915_CACHE_LLC:
152 pte |= GEN6_PTE_CACHE_LLC;
153 break;
154 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700155 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700156 break;
157 default:
Chris Wilson350ec882013-08-06 13:17:02 +0100158 WARN_ON(1);
Ben Widawskye7210c32012-10-19 09:33:22 -0700159 }
160
Ben Widawsky54d12522012-09-24 16:44:32 -0700161 return pte;
162}
163
Ben Widawsky80a74f72013-06-27 16:30:19 -0700164static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700165 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530166 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700167{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700168 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700169 pte |= GEN6_PTE_ADDR_ENCODE(addr);
170
171 /* Mark the page as writeable. Other platforms don't have a
172 * setting for read-only/writable, so this matches that behavior.
173 */
Akash Goel24f3a8c2014-06-17 10:59:42 +0530174 if (!(flags & PTE_READ_ONLY))
175 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700176
177 if (level != I915_CACHE_NONE)
178 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
179
180 return pte;
181}
182
Ben Widawsky80a74f72013-06-27 16:30:19 -0700183static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700184 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530185 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700186{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700187 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700188 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700189
190 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700191 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700192
193 return pte;
194}
195
Ben Widawsky4d15c142013-07-04 11:02:06 -0700196static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700197 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530198 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700199{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700200 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700201 pte |= HSW_PTE_ADDR_ENCODE(addr);
202
Chris Wilson651d7942013-08-08 14:41:10 +0100203 switch (level) {
204 case I915_CACHE_NONE:
205 break;
206 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000207 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100208 break;
209 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000210 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100211 break;
212 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700213
214 return pte;
215}
216
Ben Widawsky94e409c2013-11-04 22:29:36 -0800217/* Broadwell Page Directory Pointer Descriptors */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100218static int gen8_write_pdp(struct intel_engine_cs *ring, unsigned entry,
Ben Widawskye178f702013-12-06 14:10:47 -0800219 uint64_t val, bool synchronous)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800220{
Ben Widawskye178f702013-12-06 14:10:47 -0800221 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800222 int ret;
223
224 BUG_ON(entry >= 4);
225
Ben Widawskye178f702013-12-06 14:10:47 -0800226 if (synchronous) {
227 I915_WRITE(GEN8_RING_PDP_UDW(ring, entry), val >> 32);
228 I915_WRITE(GEN8_RING_PDP_LDW(ring, entry), (u32)val);
229 return 0;
230 }
231
Ben Widawsky94e409c2013-11-04 22:29:36 -0800232 ret = intel_ring_begin(ring, 6);
233 if (ret)
234 return ret;
235
236 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
237 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
238 intel_ring_emit(ring, (u32)(val >> 32));
239 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
240 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
241 intel_ring_emit(ring, (u32)(val));
242 intel_ring_advance(ring);
243
244 return 0;
245}
246
Ben Widawskyeeb94882013-12-06 14:11:10 -0800247static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100248 struct intel_engine_cs *ring,
Ben Widawskyeeb94882013-12-06 14:11:10 -0800249 bool synchronous)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800250{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800251 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800252
253 /* bit of a hack to find the actual last used pd */
254 int used_pd = ppgtt->num_pd_entries / GEN8_PDES_PER_PAGE;
255
Ben Widawsky94e409c2013-11-04 22:29:36 -0800256 for (i = used_pd - 1; i >= 0; i--) {
257 dma_addr_t addr = ppgtt->pd_dma_addr[i];
Ben Widawskyeeb94882013-12-06 14:11:10 -0800258 ret = gen8_write_pdp(ring, i, addr, synchronous);
259 if (ret)
260 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800261 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800262
Ben Widawskyeeb94882013-12-06 14:11:10 -0800263 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800264}
265
Ben Widawsky459108b2013-11-02 21:07:23 -0700266static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800267 uint64_t start,
268 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700269 bool use_scratch)
270{
271 struct i915_hw_ppgtt *ppgtt =
272 container_of(vm, struct i915_hw_ppgtt, base);
273 gen8_gtt_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800274 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
275 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
276 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800277 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700278 unsigned last_pte, i;
279
280 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
281 I915_CACHE_LLC, use_scratch);
282
283 while (num_entries) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800284 struct page *page_table = ppgtt->gen8_pt_pages[pdpe][pde];
Ben Widawsky459108b2013-11-02 21:07:23 -0700285
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800286 last_pte = pte + num_entries;
Ben Widawsky459108b2013-11-02 21:07:23 -0700287 if (last_pte > GEN8_PTES_PER_PAGE)
288 last_pte = GEN8_PTES_PER_PAGE;
289
290 pt_vaddr = kmap_atomic(page_table);
291
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800292 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700293 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800294 num_entries--;
295 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700296
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300297 if (!HAS_LLC(ppgtt->base.dev))
298 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky459108b2013-11-02 21:07:23 -0700299 kunmap_atomic(pt_vaddr);
300
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800301 pte = 0;
302 if (++pde == GEN8_PDES_PER_PAGE) {
303 pdpe++;
304 pde = 0;
305 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700306 }
307}
308
Ben Widawsky9df15b42013-11-02 21:07:24 -0700309static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
310 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800311 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530312 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700313{
314 struct i915_hw_ppgtt *ppgtt =
315 container_of(vm, struct i915_hw_ppgtt, base);
316 gen8_gtt_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800317 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
318 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
319 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700320 struct sg_page_iter sg_iter;
321
Chris Wilson6f1cc992013-12-31 15:50:31 +0000322 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700323
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800324 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
325 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPS))
326 break;
327
328 if (pt_vaddr == NULL)
329 pt_vaddr = kmap_atomic(ppgtt->gen8_pt_pages[pdpe][pde]);
330
331 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000332 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
333 cache_level, true);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800334 if (++pte == GEN8_PTES_PER_PAGE) {
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300335 if (!HAS_LLC(ppgtt->base.dev))
336 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700337 kunmap_atomic(pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000338 pt_vaddr = NULL;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800339 if (++pde == GEN8_PDES_PER_PAGE) {
340 pdpe++;
341 pde = 0;
342 }
343 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700344 }
345 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300346 if (pt_vaddr) {
347 if (!HAS_LLC(ppgtt->base.dev))
348 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000349 kunmap_atomic(pt_vaddr);
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300350 }
Ben Widawsky9df15b42013-11-02 21:07:24 -0700351}
352
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800353static void gen8_free_page_tables(struct page **pt_pages)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800354{
355 int i;
356
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800357 if (pt_pages == NULL)
358 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800359
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800360 for (i = 0; i < GEN8_PDES_PER_PAGE; i++)
361 if (pt_pages[i])
362 __free_pages(pt_pages[i], 0);
363}
364
365static void gen8_ppgtt_free(const struct i915_hw_ppgtt *ppgtt)
366{
367 int i;
368
369 for (i = 0; i < ppgtt->num_pd_pages; i++) {
370 gen8_free_page_tables(ppgtt->gen8_pt_pages[i]);
371 kfree(ppgtt->gen8_pt_pages[i]);
372 kfree(ppgtt->gen8_pt_dma_addr[i]);
373 }
374
Ben Widawskyb45a6712014-02-12 14:28:44 -0800375 __free_pages(ppgtt->pd_pages, get_order(ppgtt->num_pd_pages << PAGE_SHIFT));
376}
377
378static void gen8_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
379{
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800380 struct pci_dev *hwdev = ppgtt->base.dev->pdev;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800381 int i, j;
382
383 for (i = 0; i < ppgtt->num_pd_pages; i++) {
384 /* TODO: In the future we'll support sparse mappings, so this
385 * will have to change. */
386 if (!ppgtt->pd_dma_addr[i])
387 continue;
388
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800389 pci_unmap_page(hwdev, ppgtt->pd_dma_addr[i], PAGE_SIZE,
390 PCI_DMA_BIDIRECTIONAL);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800391
392 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
393 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
394 if (addr)
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800395 pci_unmap_page(hwdev, addr, PAGE_SIZE,
396 PCI_DMA_BIDIRECTIONAL);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800397 }
398 }
399}
400
Ben Widawsky37aca442013-11-04 20:47:32 -0800401static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
402{
403 struct i915_hw_ppgtt *ppgtt =
404 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky37aca442013-11-04 20:47:32 -0800405
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800406 list_del(&vm->global_link);
Ben Widawsky686e1f62013-11-25 09:54:34 -0800407 drm_mm_takedown(&vm->mm);
408
Ben Widawskyb45a6712014-02-12 14:28:44 -0800409 gen8_ppgtt_unmap_pages(ppgtt);
410 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800411}
412
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800413static struct page **__gen8_alloc_page_tables(void)
414{
415 struct page **pt_pages;
416 int i;
417
418 pt_pages = kcalloc(GEN8_PDES_PER_PAGE, sizeof(struct page *), GFP_KERNEL);
419 if (!pt_pages)
420 return ERR_PTR(-ENOMEM);
421
422 for (i = 0; i < GEN8_PDES_PER_PAGE; i++) {
423 pt_pages[i] = alloc_page(GFP_KERNEL);
424 if (!pt_pages[i])
425 goto bail;
426 }
427
428 return pt_pages;
429
430bail:
431 gen8_free_page_tables(pt_pages);
432 kfree(pt_pages);
433 return ERR_PTR(-ENOMEM);
434}
435
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800436static int gen8_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt,
437 const int max_pdp)
438{
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800439 struct page **pt_pages[GEN8_LEGACY_PDPS];
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800440 int i, ret;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800441
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800442 for (i = 0; i < max_pdp; i++) {
443 pt_pages[i] = __gen8_alloc_page_tables();
444 if (IS_ERR(pt_pages[i])) {
445 ret = PTR_ERR(pt_pages[i]);
446 goto unwind_out;
447 }
448 }
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800449
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800450 /* NB: Avoid touching gen8_pt_pages until last to keep the allocation,
451 * "atomic" - for cleanup purposes.
452 */
453 for (i = 0; i < max_pdp; i++)
454 ppgtt->gen8_pt_pages[i] = pt_pages[i];
455
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800456 return 0;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800457
458unwind_out:
459 while (i--) {
460 gen8_free_page_tables(pt_pages[i]);
461 kfree(pt_pages[i]);
462 }
463
464 return ret;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800465}
466
467static int gen8_ppgtt_allocate_dma(struct i915_hw_ppgtt *ppgtt)
468{
469 int i;
470
471 for (i = 0; i < ppgtt->num_pd_pages; i++) {
472 ppgtt->gen8_pt_dma_addr[i] = kcalloc(GEN8_PDES_PER_PAGE,
473 sizeof(dma_addr_t),
474 GFP_KERNEL);
475 if (!ppgtt->gen8_pt_dma_addr[i])
476 return -ENOMEM;
477 }
478
479 return 0;
480}
481
482static int gen8_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt,
483 const int max_pdp)
484{
485 ppgtt->pd_pages = alloc_pages(GFP_KERNEL, get_order(max_pdp << PAGE_SHIFT));
486 if (!ppgtt->pd_pages)
487 return -ENOMEM;
488
489 ppgtt->num_pd_pages = 1 << get_order(max_pdp << PAGE_SHIFT);
490 BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPS);
491
492 return 0;
493}
494
495static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
496 const int max_pdp)
497{
498 int ret;
499
500 ret = gen8_ppgtt_allocate_page_directories(ppgtt, max_pdp);
501 if (ret)
502 return ret;
503
504 ret = gen8_ppgtt_allocate_page_tables(ppgtt, max_pdp);
505 if (ret) {
506 __free_pages(ppgtt->pd_pages, get_order(max_pdp << PAGE_SHIFT));
507 return ret;
508 }
509
510 ppgtt->num_pd_entries = max_pdp * GEN8_PDES_PER_PAGE;
511
512 ret = gen8_ppgtt_allocate_dma(ppgtt);
513 if (ret)
514 gen8_ppgtt_free(ppgtt);
515
516 return ret;
517}
518
519static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
520 const int pd)
521{
522 dma_addr_t pd_addr;
523 int ret;
524
525 pd_addr = pci_map_page(ppgtt->base.dev->pdev,
526 &ppgtt->pd_pages[pd], 0,
527 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
528
529 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
530 if (ret)
531 return ret;
532
533 ppgtt->pd_dma_addr[pd] = pd_addr;
534
535 return 0;
536}
537
538static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
539 const int pd,
540 const int pt)
541{
542 dma_addr_t pt_addr;
543 struct page *p;
544 int ret;
545
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800546 p = ppgtt->gen8_pt_pages[pd][pt];
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800547 pt_addr = pci_map_page(ppgtt->base.dev->pdev,
548 p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
549 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
550 if (ret)
551 return ret;
552
553 ppgtt->gen8_pt_dma_addr[pd][pt] = pt_addr;
554
555 return 0;
556}
557
Ben Widawsky37aca442013-11-04 20:47:32 -0800558/**
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800559 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
560 * with a net effect resembling a 2-level page table in normal x86 terms. Each
561 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
562 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800563 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800564 * FIXME: split allocation into smaller pieces. For now we only ever do this
565 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
Ben Widawsky37aca442013-11-04 20:47:32 -0800566 * TODO: Do something with the size parameter
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800567 */
Ben Widawsky37aca442013-11-04 20:47:32 -0800568static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
569{
Ben Widawsky37aca442013-11-04 20:47:32 -0800570 const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800571 const int min_pt_pages = GEN8_PDES_PER_PAGE * max_pdp;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800572 int i, j, ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800573
574 if (size % (1<<30))
575 DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);
576
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800577 /* 1. Do all our allocations for page directories and page tables. */
578 ret = gen8_ppgtt_alloc(ppgtt, max_pdp);
579 if (ret)
580 return ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800581
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800582 /*
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800583 * 2. Create DMA mappings for the page directories and page tables.
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800584 */
585 for (i = 0; i < max_pdp; i++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800586 ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800587 if (ret)
588 goto bail;
589
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800590 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800591 ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800592 if (ret)
593 goto bail;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800594 }
595 }
596
597 /*
598 * 3. Map all the page directory entires to point to the page tables
599 * we've allocated.
600 *
601 * For now, the PPGTT helper functions all require that the PDEs are
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800602 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800603 * will never need to touch the PDEs again.
604 */
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800605 for (i = 0; i < max_pdp; i++) {
606 gen8_ppgtt_pde_t *pd_vaddr;
607 pd_vaddr = kmap_atomic(&ppgtt->pd_pages[i]);
608 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
609 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
610 pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
611 I915_CACHE_LLC);
612 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300613 if (!HAS_LLC(ppgtt->base.dev))
614 drm_clflush_virt_range(pd_vaddr, PAGE_SIZE);
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800615 kunmap_atomic(pd_vaddr);
616 }
617
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800618 ppgtt->enable = gen8_ppgtt_enable;
619 ppgtt->switch_mm = gen8_mm_switch;
620 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
621 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
622 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
623 ppgtt->base.start = 0;
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800624 ppgtt->base.total = ppgtt->num_pd_entries * GEN8_PTES_PER_PAGE * PAGE_SIZE;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800625
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800626 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
Ben Widawsky459108b2013-11-02 21:07:23 -0700627
Ben Widawsky37aca442013-11-04 20:47:32 -0800628 DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
629 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
630 DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800631 ppgtt->num_pd_entries,
632 (ppgtt->num_pd_entries - min_pt_pages) + size % (1<<30));
Ben Widawsky28cf5412013-11-02 21:07:26 -0700633 return 0;
Ben Widawsky37aca442013-11-04 20:47:32 -0800634
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800635bail:
636 gen8_ppgtt_unmap_pages(ppgtt);
637 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800638 return ret;
639}
640
Ben Widawsky87d60b62013-12-06 14:11:29 -0800641static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
642{
643 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
644 struct i915_address_space *vm = &ppgtt->base;
645 gen6_gtt_pte_t __iomem *pd_addr;
646 gen6_gtt_pte_t scratch_pte;
647 uint32_t pd_entry;
648 int pte, pde;
649
Akash Goel24f3a8c2014-06-17 10:59:42 +0530650 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800651
652 pd_addr = (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm +
653 ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
654
655 seq_printf(m, " VM %p (pd_offset %x-%x):\n", vm,
656 ppgtt->pd_offset, ppgtt->pd_offset + ppgtt->num_pd_entries);
657 for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
658 u32 expected;
659 gen6_gtt_pte_t *pt_vaddr;
660 dma_addr_t pt_addr = ppgtt->pt_dma_addr[pde];
661 pd_entry = readl(pd_addr + pde);
662 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
663
664 if (pd_entry != expected)
665 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
666 pde,
667 pd_entry,
668 expected);
669 seq_printf(m, "\tPDE: %x\n", pd_entry);
670
671 pt_vaddr = kmap_atomic(ppgtt->pt_pages[pde]);
672 for (pte = 0; pte < I915_PPGTT_PT_ENTRIES; pte+=4) {
673 unsigned long va =
674 (pde * PAGE_SIZE * I915_PPGTT_PT_ENTRIES) +
675 (pte * PAGE_SIZE);
676 int i;
677 bool found = false;
678 for (i = 0; i < 4; i++)
679 if (pt_vaddr[pte + i] != scratch_pte)
680 found = true;
681 if (!found)
682 continue;
683
684 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
685 for (i = 0; i < 4; i++) {
686 if (pt_vaddr[pte + i] != scratch_pte)
687 seq_printf(m, " %08x", pt_vaddr[pte + i]);
688 else
689 seq_puts(m, " SCRATCH ");
690 }
691 seq_puts(m, "\n");
692 }
693 kunmap_atomic(pt_vaddr);
694 }
695}
696
Ben Widawsky3e302542013-04-23 23:15:32 -0700697static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky61973492013-04-08 18:43:54 -0700698{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700699 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
Ben Widawsky61973492013-04-08 18:43:54 -0700700 gen6_gtt_pte_t __iomem *pd_addr;
701 uint32_t pd_entry;
702 int i;
703
Ben Widawsky0a732872013-04-23 23:15:30 -0700704 WARN_ON(ppgtt->pd_offset & 0x3f);
Ben Widawsky61973492013-04-08 18:43:54 -0700705 pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
706 ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
707 for (i = 0; i < ppgtt->num_pd_entries; i++) {
708 dma_addr_t pt_addr;
709
710 pt_addr = ppgtt->pt_dma_addr[i];
711 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
712 pd_entry |= GEN6_PDE_VALID;
713
714 writel(pd_entry, pd_addr + i);
715 }
716 readl(pd_addr);
Ben Widawsky3e302542013-04-23 23:15:32 -0700717}
718
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800719static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -0700720{
Ben Widawsky3e302542013-04-23 23:15:32 -0700721 BUG_ON(ppgtt->pd_offset & 0x3f);
722
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800723 return (ppgtt->pd_offset / 64) << 16;
724}
Ben Widawsky61973492013-04-08 18:43:54 -0700725
Ben Widawsky90252e52013-12-06 14:11:12 -0800726static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100727 struct intel_engine_cs *ring,
Ben Widawsky90252e52013-12-06 14:11:12 -0800728 bool synchronous)
729{
730 struct drm_device *dev = ppgtt->base.dev;
731 struct drm_i915_private *dev_priv = dev->dev_private;
732 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -0700733
Ben Widawsky90252e52013-12-06 14:11:12 -0800734 /* If we're in reset, we can assume the GPU is sufficiently idle to
735 * manually frob these bits. Ideally we could use the ring functions,
736 * except our error handling makes it quite difficult (can't use
737 * intel_ring_begin, ring->flush, or intel_ring_advance)
738 *
739 * FIXME: We should try not to special case reset
740 */
741 if (synchronous ||
742 i915_reset_in_progress(&dev_priv->gpu_error)) {
743 WARN_ON(ppgtt != dev_priv->mm.aliasing_ppgtt);
744 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
745 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
746 POSTING_READ(RING_PP_DIR_BASE(ring));
747 return 0;
Ben Widawsky61973492013-04-08 18:43:54 -0700748 }
749
Ben Widawsky90252e52013-12-06 14:11:12 -0800750 /* NB: TLBs must be flushed and invalidated before a switch */
751 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
752 if (ret)
753 return ret;
754
755 ret = intel_ring_begin(ring, 6);
756 if (ret)
757 return ret;
758
759 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
760 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
761 intel_ring_emit(ring, PP_DIR_DCLV_2G);
762 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
763 intel_ring_emit(ring, get_pd_offset(ppgtt));
764 intel_ring_emit(ring, MI_NOOP);
765 intel_ring_advance(ring);
766
767 return 0;
768}
769
Ben Widawsky48a10382013-12-06 14:11:11 -0800770static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100771 struct intel_engine_cs *ring,
Ben Widawsky48a10382013-12-06 14:11:11 -0800772 bool synchronous)
773{
774 struct drm_device *dev = ppgtt->base.dev;
775 struct drm_i915_private *dev_priv = dev->dev_private;
776 int ret;
777
778 /* If we're in reset, we can assume the GPU is sufficiently idle to
779 * manually frob these bits. Ideally we could use the ring functions,
780 * except our error handling makes it quite difficult (can't use
781 * intel_ring_begin, ring->flush, or intel_ring_advance)
782 *
783 * FIXME: We should try not to special case reset
784 */
785 if (synchronous ||
786 i915_reset_in_progress(&dev_priv->gpu_error)) {
787 WARN_ON(ppgtt != dev_priv->mm.aliasing_ppgtt);
788 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
789 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
790 POSTING_READ(RING_PP_DIR_BASE(ring));
791 return 0;
792 }
793
794 /* NB: TLBs must be flushed and invalidated before a switch */
795 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
796 if (ret)
797 return ret;
798
799 ret = intel_ring_begin(ring, 6);
800 if (ret)
801 return ret;
802
803 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
804 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
805 intel_ring_emit(ring, PP_DIR_DCLV_2G);
806 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
807 intel_ring_emit(ring, get_pd_offset(ppgtt));
808 intel_ring_emit(ring, MI_NOOP);
809 intel_ring_advance(ring);
810
Ben Widawsky90252e52013-12-06 14:11:12 -0800811 /* XXX: RCS is the only one to auto invalidate the TLBs? */
812 if (ring->id != RCS) {
813 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
814 if (ret)
815 return ret;
816 }
817
Ben Widawsky48a10382013-12-06 14:11:11 -0800818 return 0;
819}
820
Ben Widawskyeeb94882013-12-06 14:11:10 -0800821static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100822 struct intel_engine_cs *ring,
Ben Widawskyeeb94882013-12-06 14:11:10 -0800823 bool synchronous)
824{
825 struct drm_device *dev = ppgtt->base.dev;
826 struct drm_i915_private *dev_priv = dev->dev_private;
827
Ben Widawsky48a10382013-12-06 14:11:11 -0800828 if (!synchronous)
829 return 0;
830
Ben Widawskyeeb94882013-12-06 14:11:10 -0800831 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
832 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
833
834 POSTING_READ(RING_PP_DIR_DCLV(ring));
835
836 return 0;
837}
838
839static int gen8_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
840{
841 struct drm_device *dev = ppgtt->base.dev;
842 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100843 struct intel_engine_cs *ring;
Ben Widawskyeeb94882013-12-06 14:11:10 -0800844 int j, ret;
845
846 for_each_ring(ring, dev_priv, j) {
847 I915_WRITE(RING_MODE_GEN7(ring),
848 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyd2ff7192013-12-06 14:11:27 -0800849
850 /* We promise to do a switch later with FULL PPGTT. If this is
851 * aliasing, this is the one and only switch we'll do */
852 if (USES_FULL_PPGTT(dev))
853 continue;
854
Ben Widawskyeeb94882013-12-06 14:11:10 -0800855 ret = ppgtt->switch_mm(ppgtt, ring, true);
856 if (ret)
857 goto err_out;
858 }
859
860 return 0;
861
862err_out:
863 for_each_ring(ring, dev_priv, j)
864 I915_WRITE(RING_MODE_GEN7(ring),
865 _MASKED_BIT_DISABLE(GFX_PPGTT_ENABLE));
866 return ret;
867}
868
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800869static int gen7_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
870{
871 struct drm_device *dev = ppgtt->base.dev;
Jani Nikula50227e12014-03-31 14:27:21 +0300872 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100873 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800874 uint32_t ecochk, ecobits;
875 int i;
876
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800877 ecobits = I915_READ(GAC_ECO_BITS);
878 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
879
880 ecochk = I915_READ(GAM_ECOCHK);
881 if (IS_HASWELL(dev)) {
882 ecochk |= ECOCHK_PPGTT_WB_HSW;
883 } else {
884 ecochk |= ECOCHK_PPGTT_LLC_IVB;
885 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
886 }
887 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800888
Ben Widawsky61973492013-04-08 18:43:54 -0700889 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -0800890 int ret;
891 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800892 I915_WRITE(RING_MODE_GEN7(ring),
893 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -0700894
Ben Widawskyd2ff7192013-12-06 14:11:27 -0800895 /* We promise to do a switch later with FULL PPGTT. If this is
896 * aliasing, this is the one and only switch we'll do */
897 if (USES_FULL_PPGTT(dev))
898 continue;
899
Ben Widawskyeeb94882013-12-06 14:11:10 -0800900 ret = ppgtt->switch_mm(ppgtt, ring, true);
901 if (ret)
902 return ret;
Ben Widawsky61973492013-04-08 18:43:54 -0700903 }
Ben Widawskyd2ff7192013-12-06 14:11:27 -0800904
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800905 return 0;
906}
907
Ben Widawskya3d67d22013-12-06 14:11:06 -0800908static int gen6_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky61973492013-04-08 18:43:54 -0700909{
Ben Widawskya3d67d22013-12-06 14:11:06 -0800910 struct drm_device *dev = ppgtt->base.dev;
Jani Nikula50227e12014-03-31 14:27:21 +0300911 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100912 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800913 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -0700914 int i;
915
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800916 ecobits = I915_READ(GAC_ECO_BITS);
917 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
918 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -0700919
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800920 gab_ctl = I915_READ(GAB_CTL);
921 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -0700922
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800923 ecochk = I915_READ(GAM_ECOCHK);
924 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -0700925
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800926 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -0700927
928 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -0800929 int ret = ppgtt->switch_mm(ppgtt, ring, true);
930 if (ret)
931 return ret;
Ben Widawsky61973492013-04-08 18:43:54 -0700932 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800933
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700934 return 0;
Ben Widawsky61973492013-04-08 18:43:54 -0700935}
936
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100937/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700938static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800939 uint64_t start,
940 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -0700941 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100942{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700943 struct i915_hw_ppgtt *ppgtt =
944 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700945 gen6_gtt_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -0800946 unsigned first_entry = start >> PAGE_SHIFT;
947 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vettera15326a2013-03-19 23:48:39 +0100948 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100949 unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
950 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100951
Akash Goel24f3a8c2014-06-17 10:59:42 +0530952 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100953
Daniel Vetter7bddb012012-02-09 17:15:47 +0100954 while (num_entries) {
955 last_pte = first_pte + num_entries;
956 if (last_pte > I915_PPGTT_PT_ENTRIES)
957 last_pte = I915_PPGTT_PT_ENTRIES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100958
Daniel Vettera15326a2013-03-19 23:48:39 +0100959 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100960
961 for (i = first_pte; i < last_pte; i++)
962 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100963
964 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100965
Daniel Vetter7bddb012012-02-09 17:15:47 +0100966 num_entries -= last_pte - first_pte;
967 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +0100968 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100969 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100970}
971
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700972static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -0800973 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800974 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530975 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -0800976{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700977 struct i915_hw_ppgtt *ppgtt =
978 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700979 gen6_gtt_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -0800980 unsigned first_entry = start >> PAGE_SHIFT;
Daniel Vettera15326a2013-03-19 23:48:39 +0100981 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Imre Deak6e995e22013-02-18 19:28:04 +0200982 unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
983 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800984
Chris Wilsoncc797142013-12-31 15:50:30 +0000985 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +0200986 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +0000987 if (pt_vaddr == NULL)
988 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -0800989
Chris Wilsoncc797142013-12-31 15:50:30 +0000990 pt_vaddr[act_pte] =
991 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +0530992 cache_level, true, flags);
993
Imre Deak6e995e22013-02-18 19:28:04 +0200994 if (++act_pte == I915_PPGTT_PT_ENTRIES) {
995 kunmap_atomic(pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +0000996 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +0100997 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +0200998 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800999 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001000 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001001 if (pt_vaddr)
1002 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001003}
1004
Ben Widawskya00d8252014-02-19 22:05:48 -08001005static void gen6_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001006{
Daniel Vetter3440d262013-01-24 13:49:56 -08001007 int i;
1008
1009 if (ppgtt->pt_dma_addr) {
1010 for (i = 0; i < ppgtt->num_pd_entries; i++)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001011 pci_unmap_page(ppgtt->base.dev->pdev,
Daniel Vetter3440d262013-01-24 13:49:56 -08001012 ppgtt->pt_dma_addr[i],
1013 4096, PCI_DMA_BIDIRECTIONAL);
1014 }
Ben Widawskya00d8252014-02-19 22:05:48 -08001015}
1016
1017static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
1018{
1019 int i;
Daniel Vetter3440d262013-01-24 13:49:56 -08001020
1021 kfree(ppgtt->pt_dma_addr);
1022 for (i = 0; i < ppgtt->num_pd_entries; i++)
1023 __free_page(ppgtt->pt_pages[i]);
1024 kfree(ppgtt->pt_pages);
Daniel Vetter3440d262013-01-24 13:49:56 -08001025}
1026
Ben Widawskya00d8252014-02-19 22:05:48 -08001027static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1028{
1029 struct i915_hw_ppgtt *ppgtt =
1030 container_of(vm, struct i915_hw_ppgtt, base);
1031
1032 list_del(&vm->global_link);
1033 drm_mm_takedown(&ppgtt->base.mm);
1034 drm_mm_remove_node(&ppgtt->node);
1035
1036 gen6_ppgtt_unmap_pages(ppgtt);
1037 gen6_ppgtt_free(ppgtt);
1038}
1039
Ben Widawskyb1465202014-02-19 22:05:49 -08001040static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001041{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001042 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001043 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001044 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001045 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001046
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001047 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1048 * allocator works in address space sizes, so it's multiplied by page
1049 * size. We allocate at the top of the GTT to avoid fragmentation.
1050 */
1051 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Ben Widawskye3cc1992013-12-06 14:11:08 -08001052alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001053 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1054 &ppgtt->node, GEN6_PD_SIZE,
1055 GEN6_PD_ALIGN, 0,
1056 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001057 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001058 if (ret == -ENOSPC && !retried) {
1059 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1060 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001061 I915_CACHE_NONE,
1062 0, dev_priv->gtt.base.total,
1063 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001064 if (ret)
1065 return ret;
1066
1067 retried = true;
1068 goto alloc;
1069 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001070
1071 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1072 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001073
Ben Widawsky6670a5a2013-06-27 16:30:04 -07001074 ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
Ben Widawskyb1465202014-02-19 22:05:49 -08001075 return ret;
1076}
1077
1078static int gen6_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt)
1079{
1080 int i;
1081
1082 ppgtt->pt_pages = kcalloc(ppgtt->num_pd_entries, sizeof(struct page *),
1083 GFP_KERNEL);
1084
1085 if (!ppgtt->pt_pages)
1086 return -ENOMEM;
1087
1088 for (i = 0; i < ppgtt->num_pd_entries; i++) {
1089 ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
1090 if (!ppgtt->pt_pages[i]) {
1091 gen6_ppgtt_free(ppgtt);
1092 return -ENOMEM;
1093 }
1094 }
1095
1096 return 0;
1097}
1098
1099static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1100{
1101 int ret;
1102
1103 ret = gen6_ppgtt_allocate_page_directories(ppgtt);
1104 if (ret)
1105 return ret;
1106
1107 ret = gen6_ppgtt_allocate_page_tables(ppgtt);
1108 if (ret) {
1109 drm_mm_remove_node(&ppgtt->node);
1110 return ret;
1111 }
1112
1113 ppgtt->pt_dma_addr = kcalloc(ppgtt->num_pd_entries, sizeof(dma_addr_t),
1114 GFP_KERNEL);
1115 if (!ppgtt->pt_dma_addr) {
1116 drm_mm_remove_node(&ppgtt->node);
1117 gen6_ppgtt_free(ppgtt);
1118 return -ENOMEM;
1119 }
1120
1121 return 0;
1122}
1123
1124static int gen6_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt)
1125{
1126 struct drm_device *dev = ppgtt->base.dev;
1127 int i;
1128
1129 for (i = 0; i < ppgtt->num_pd_entries; i++) {
1130 dma_addr_t pt_addr;
1131
1132 pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
1133 PCI_DMA_BIDIRECTIONAL);
1134
1135 if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
1136 gen6_ppgtt_unmap_pages(ppgtt);
1137 return -EIO;
1138 }
1139
1140 ppgtt->pt_dma_addr[i] = pt_addr;
1141 }
1142
1143 return 0;
1144}
1145
1146static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
1147{
1148 struct drm_device *dev = ppgtt->base.dev;
1149 struct drm_i915_private *dev_priv = dev->dev_private;
1150 int ret;
1151
1152 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001153 if (IS_GEN6(dev)) {
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001154 ppgtt->enable = gen6_ppgtt_enable;
Ben Widawsky48a10382013-12-06 14:11:11 -08001155 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001156 } else if (IS_HASWELL(dev)) {
1157 ppgtt->enable = gen7_ppgtt_enable;
1158 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001159 } else if (IS_GEN7(dev)) {
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001160 ppgtt->enable = gen7_ppgtt_enable;
Ben Widawsky48a10382013-12-06 14:11:11 -08001161 ppgtt->switch_mm = gen7_mm_switch;
1162 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001163 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001164
1165 ret = gen6_ppgtt_alloc(ppgtt);
1166 if (ret)
1167 return ret;
1168
1169 ret = gen6_ppgtt_setup_page_tables(ppgtt);
1170 if (ret) {
1171 gen6_ppgtt_free(ppgtt);
1172 return ret;
1173 }
1174
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001175 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1176 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
1177 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08001178 ppgtt->base.start = 0;
Ben Widawsky5a6c93f2014-03-08 11:58:17 -08001179 ppgtt->base.total = ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001180 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001181
Ben Widawskyb1465202014-02-19 22:05:49 -08001182 ppgtt->pd_offset =
1183 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_gtt_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001184
Ben Widawsky782f1492014-02-20 11:50:33 -08001185 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001186
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001187 DRM_DEBUG_DRIVER("Allocated pde space (%ldM) at GTT entry: %lx\n",
1188 ppgtt->node.size >> 20,
1189 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001190
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001191 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001192}
1193
Ben Widawsky246cbfb2013-12-06 14:11:14 -08001194int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001195{
1196 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyd6660ad2013-12-06 14:11:13 -08001197 int ret = 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001198
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001199 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001200 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001201
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001202 if (INTEL_INFO(dev)->gen < 8)
1203 ret = gen6_ppgtt_init(ppgtt);
Daniel Vetter8fe6bd22013-11-02 21:07:01 -07001204 else if (IS_GEN8(dev))
Ben Widawsky37aca442013-11-04 20:47:32 -08001205 ret = gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001206 else
1207 BUG();
1208
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001209 if (!ret) {
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001210 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001211 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001212 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1213 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001214 i915_init_vm(dev_priv, &ppgtt->base);
1215 if (INTEL_INFO(dev)->gen < 8) {
Ben Widawsky9f273d42013-12-06 14:11:16 -08001216 gen6_write_pdes(ppgtt);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001217 DRM_DEBUG("Adding PPGTT at offset %x\n",
1218 ppgtt->pd_offset << 10);
1219 }
Ben Widawsky93bd8642013-07-16 16:50:06 -07001220 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001221
1222 return ret;
1223}
1224
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001225static void
Ben Widawsky6f65e292013-12-06 14:10:56 -08001226ppgtt_bind_vma(struct i915_vma *vma,
1227 enum i915_cache_level cache_level,
1228 u32 flags)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001229{
Akash Goel24f3a8c2014-06-17 10:59:42 +05301230 /* Currently applicable only to VLV */
1231 if (vma->obj->gt_ro)
1232 flags |= PTE_READ_ONLY;
1233
Ben Widawsky782f1492014-02-20 11:50:33 -08001234 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301235 cache_level, flags);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001236}
1237
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001238static void ppgtt_unbind_vma(struct i915_vma *vma)
Daniel Vetter7bddb012012-02-09 17:15:47 +01001239{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001240 vma->vm->clear_range(vma->vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001241 vma->node.start,
1242 vma->obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001243 true);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001244}
1245
Ben Widawskya81cc002013-01-18 12:30:31 -08001246extern int intel_iommu_gfx_mapped;
1247/* Certain Gen5 chipsets require require idling the GPU before
1248 * unmapping anything from the GTT when VT-d is enabled.
1249 */
1250static inline bool needs_idle_maps(struct drm_device *dev)
1251{
1252#ifdef CONFIG_INTEL_IOMMU
1253 /* Query intel_iommu to see if we need the workaround. Presumably that
1254 * was loaded first.
1255 */
1256 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1257 return true;
1258#endif
1259 return false;
1260}
1261
Ben Widawsky5c042282011-10-17 15:51:55 -07001262static bool do_idling(struct drm_i915_private *dev_priv)
1263{
1264 bool ret = dev_priv->mm.interruptible;
1265
Ben Widawskya81cc002013-01-18 12:30:31 -08001266 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001267 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001268 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001269 DRM_ERROR("Couldn't idle GPU\n");
1270 /* Wait a bit, in hopes it avoids the hang */
1271 udelay(10);
1272 }
1273 }
1274
1275 return ret;
1276}
1277
1278static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1279{
Ben Widawskya81cc002013-01-18 12:30:31 -08001280 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001281 dev_priv->mm.interruptible = interruptible;
1282}
1283
Ben Widawsky828c7902013-10-16 09:21:30 -07001284void i915_check_and_clear_faults(struct drm_device *dev)
1285{
1286 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001287 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001288 int i;
1289
1290 if (INTEL_INFO(dev)->gen < 6)
1291 return;
1292
1293 for_each_ring(ring, dev_priv, i) {
1294 u32 fault_reg;
1295 fault_reg = I915_READ(RING_FAULT_REG(ring));
1296 if (fault_reg & RING_FAULT_VALID) {
1297 DRM_DEBUG_DRIVER("Unexpected fault\n"
1298 "\tAddr: 0x%08lx\\n"
1299 "\tAddress space: %s\n"
1300 "\tSource ID: %d\n"
1301 "\tType: %d\n",
1302 fault_reg & PAGE_MASK,
1303 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1304 RING_FAULT_SRCID(fault_reg),
1305 RING_FAULT_FAULT_TYPE(fault_reg));
1306 I915_WRITE(RING_FAULT_REG(ring),
1307 fault_reg & ~RING_FAULT_VALID);
1308 }
1309 }
1310 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1311}
1312
Chris Wilson91e56492014-09-25 10:13:12 +01001313static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1314{
1315 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1316 intel_gtt_chipset_flush();
1317 } else {
1318 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1319 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1320 }
1321}
1322
Ben Widawsky828c7902013-10-16 09:21:30 -07001323void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1324{
1325 struct drm_i915_private *dev_priv = dev->dev_private;
1326
1327 /* Don't bother messing with faults pre GEN6 as we have little
1328 * documentation supporting that it's a good idea.
1329 */
1330 if (INTEL_INFO(dev)->gen < 6)
1331 return;
1332
1333 i915_check_and_clear_faults(dev);
1334
1335 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001336 dev_priv->gtt.base.start,
1337 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001338 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001339
1340 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001341}
1342
Daniel Vetter76aaf222010-11-05 22:23:30 +01001343void i915_gem_restore_gtt_mappings(struct drm_device *dev)
1344{
1345 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001346 struct drm_i915_gem_object *obj;
Ben Widawsky80da2162013-12-06 14:11:17 -08001347 struct i915_address_space *vm;
Daniel Vetter76aaf222010-11-05 22:23:30 +01001348
Ben Widawsky828c7902013-10-16 09:21:30 -07001349 i915_check_and_clear_faults(dev);
1350
Chris Wilsonbee4a182011-01-21 10:54:32 +00001351 /* First fill our portion of the GTT with scratch pages */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001352 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001353 dev_priv->gtt.base.start,
1354 dev_priv->gtt.base.total,
Ben Widawsky828c7902013-10-16 09:21:30 -07001355 true);
Chris Wilsonbee4a182011-01-21 10:54:32 +00001356
Ben Widawsky35c20a62013-05-31 11:28:48 -07001357 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001358 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
1359 &dev_priv->gtt.base);
1360 if (!vma)
1361 continue;
1362
Chris Wilson2c225692013-08-09 12:26:45 +01001363 i915_gem_clflush_object(obj, obj->pin_display);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001364 /* The bind_vma code tries to be smart about tracking mappings.
1365 * Unfortunately above, we've just wiped out the mappings
1366 * without telling our object about it. So we need to fake it.
1367 */
1368 obj->has_global_gtt_mapping = 0;
1369 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001370 }
1371
Ben Widawsky80da2162013-12-06 14:11:17 -08001372
Ben Widawskya2319c02014-03-18 16:09:37 -07001373 if (INTEL_INFO(dev)->gen >= 8) {
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001374 if (IS_CHERRYVIEW(dev))
1375 chv_setup_private_ppat(dev_priv);
1376 else
1377 bdw_setup_private_ppat(dev_priv);
1378
Ben Widawsky80da2162013-12-06 14:11:17 -08001379 return;
Ben Widawskya2319c02014-03-18 16:09:37 -07001380 }
Ben Widawsky80da2162013-12-06 14:11:17 -08001381
1382 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
1383 /* TODO: Perhaps it shouldn't be gen6 specific */
1384 if (i915_is_ggtt(vm)) {
1385 if (dev_priv->mm.aliasing_ppgtt)
1386 gen6_write_pdes(dev_priv->mm.aliasing_ppgtt);
1387 continue;
1388 }
1389
1390 gen6_write_pdes(container_of(vm, struct i915_hw_ppgtt, base));
Daniel Vetter76aaf222010-11-05 22:23:30 +01001391 }
1392
Chris Wilson91e56492014-09-25 10:13:12 +01001393 i915_ggtt_flush(dev_priv);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001394}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001395
Daniel Vetter74163902012-02-15 23:50:21 +01001396int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001397{
Chris Wilson9da3da62012-06-01 15:20:22 +01001398 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001399 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001400
1401 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1402 obj->pages->sgl, obj->pages->nents,
1403 PCI_DMA_BIDIRECTIONAL))
1404 return -ENOSPC;
1405
1406 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001407}
1408
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001409static inline void gen8_set_pte(void __iomem *addr, gen8_gtt_pte_t pte)
1410{
1411#ifdef writeq
1412 writeq(pte, addr);
1413#else
1414 iowrite32((u32)pte, addr);
1415 iowrite32(pte >> 32, addr + 4);
1416#endif
1417}
1418
1419static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1420 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001421 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301422 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001423{
1424 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001425 unsigned first_entry = start >> PAGE_SHIFT;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001426 gen8_gtt_pte_t __iomem *gtt_entries =
1427 (gen8_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1428 int i = 0;
1429 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001430 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001431
1432 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1433 addr = sg_dma_address(sg_iter.sg) +
1434 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1435 gen8_set_pte(&gtt_entries[i],
1436 gen8_pte_encode(addr, level, true));
1437 i++;
1438 }
1439
1440 /*
1441 * XXX: This serves as a posting read to make sure that the PTE has
1442 * actually been updated. There is some concern that even though
1443 * registers and PTEs are within the same BAR that they are potentially
1444 * of NUMA access patterns. Therefore, even with the way we assume
1445 * hardware should work, we must keep this posting read for paranoia.
1446 */
1447 if (i != 0)
1448 WARN_ON(readq(&gtt_entries[i-1])
1449 != gen8_pte_encode(addr, level, true));
1450
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001451 /* This next bit makes the above posting read even more important. We
1452 * want to flush the TLBs only after we're certain all the PTE updates
1453 * have finished.
1454 */
1455 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1456 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001457}
1458
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001459/*
1460 * Binds an object into the global gtt with the specified cache level. The object
1461 * will be accessible to the GPU via commands whose operands reference offsets
1462 * within the global GTT as well as accessible by the GPU through the GMADR
1463 * mapped BAR (dev_priv->mm.gtt->gtt).
1464 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001465static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001466 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001467 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301468 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001469{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001470 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001471 unsigned first_entry = start >> PAGE_SHIFT;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001472 gen6_gtt_pte_t __iomem *gtt_entries =
1473 (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001474 int i = 0;
1475 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001476 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001477
Imre Deak6e995e22013-02-18 19:28:04 +02001478 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001479 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301480 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001481 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001482 }
1483
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001484 /* XXX: This serves as a posting read to make sure that the PTE has
1485 * actually been updated. There is some concern that even though
1486 * registers and PTEs are within the same BAR that they are potentially
1487 * of NUMA access patterns. Therefore, even with the way we assume
1488 * hardware should work, we must keep this posting read for paranoia.
1489 */
Pavel Machek57007df2014-07-28 13:20:58 +02001490 if (i != 0) {
1491 unsigned long gtt = readl(&gtt_entries[i-1]);
1492 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1493 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001494
1495 /* This next bit makes the above posting read even more important. We
1496 * want to flush the TLBs only after we're certain all the PTE updates
1497 * have finished.
1498 */
1499 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1500 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001501}
1502
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001503static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001504 uint64_t start,
1505 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001506 bool use_scratch)
1507{
1508 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001509 unsigned first_entry = start >> PAGE_SHIFT;
1510 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001511 gen8_gtt_pte_t scratch_pte, __iomem *gtt_base =
1512 (gen8_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1513 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1514 int i;
1515
1516 if (WARN(num_entries > max_entries,
1517 "First entry = %d; Num entries = %d (max=%d)\n",
1518 first_entry, num_entries, max_entries))
1519 num_entries = max_entries;
1520
1521 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1522 I915_CACHE_LLC,
1523 use_scratch);
1524 for (i = 0; i < num_entries; i++)
1525 gen8_set_pte(&gtt_base[i], scratch_pte);
1526 readl(gtt_base);
1527}
1528
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001529static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001530 uint64_t start,
1531 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001532 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001533{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001534 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001535 unsigned first_entry = start >> PAGE_SHIFT;
1536 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001537 gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
1538 (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001539 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001540 int i;
1541
1542 if (WARN(num_entries > max_entries,
1543 "First entry = %d; Num entries = %d (max=%d)\n",
1544 first_entry, num_entries, max_entries))
1545 num_entries = max_entries;
1546
Akash Goel24f3a8c2014-06-17 10:59:42 +05301547 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001548
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001549 for (i = 0; i < num_entries; i++)
1550 iowrite32(scratch_pte, &gtt_base[i]);
1551 readl(gtt_base);
1552}
1553
Ben Widawsky6f65e292013-12-06 14:10:56 -08001554
1555static void i915_ggtt_bind_vma(struct i915_vma *vma,
1556 enum i915_cache_level cache_level,
1557 u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001558{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001559 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001560 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1561 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1562
Ben Widawsky6f65e292013-12-06 14:10:56 -08001563 BUG_ON(!i915_is_ggtt(vma->vm));
1564 intel_gtt_insert_sg_entries(vma->obj->pages, entry, flags);
1565 vma->obj->has_global_gtt_mapping = 1;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001566}
1567
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001568static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001569 uint64_t start,
1570 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001571 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001572{
Ben Widawsky782f1492014-02-20 11:50:33 -08001573 unsigned first_entry = start >> PAGE_SHIFT;
1574 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001575 intel_gtt_clear_range(first_entry, num_entries);
1576}
1577
Ben Widawsky6f65e292013-12-06 14:10:56 -08001578static void i915_ggtt_unbind_vma(struct i915_vma *vma)
Chris Wilsond5bd1442011-04-14 06:48:26 +01001579{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001580 const unsigned int first = vma->node.start >> PAGE_SHIFT;
1581 const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001582
Ben Widawsky6f65e292013-12-06 14:10:56 -08001583 BUG_ON(!i915_is_ggtt(vma->vm));
1584 vma->obj->has_global_gtt_mapping = 0;
1585 intel_gtt_clear_range(first, size);
Chris Wilsond5bd1442011-04-14 06:48:26 +01001586}
1587
Ben Widawsky6f65e292013-12-06 14:10:56 -08001588static void ggtt_bind_vma(struct i915_vma *vma,
1589 enum i915_cache_level cache_level,
1590 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001591{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001592 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001593 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001594 struct drm_i915_gem_object *obj = vma->obj;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001595
Akash Goel24f3a8c2014-06-17 10:59:42 +05301596 /* Currently applicable only to VLV */
1597 if (obj->gt_ro)
1598 flags |= PTE_READ_ONLY;
1599
Ben Widawsky6f65e292013-12-06 14:10:56 -08001600 /* If there is no aliasing PPGTT, or the caller needs a global mapping,
1601 * or we have a global mapping already but the cacheability flags have
1602 * changed, set the global PTEs.
1603 *
1604 * If there is an aliasing PPGTT it is anecdotally faster, so use that
1605 * instead if none of the above hold true.
1606 *
1607 * NB: A global mapping should only be needed for special regions like
1608 * "gtt mappable", SNB errata, or if specified via special execbuf
1609 * flags. At all other times, the GPU will use the aliasing PPGTT.
1610 */
1611 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
1612 if (!obj->has_global_gtt_mapping ||
1613 (cache_level != obj->cache_level)) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001614 vma->vm->insert_entries(vma->vm, obj->pages,
1615 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301616 cache_level, flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001617 obj->has_global_gtt_mapping = 1;
1618 }
1619 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001620
Ben Widawsky6f65e292013-12-06 14:10:56 -08001621 if (dev_priv->mm.aliasing_ppgtt &&
1622 (!obj->has_aliasing_ppgtt_mapping ||
1623 (cache_level != obj->cache_level))) {
1624 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1625 appgtt->base.insert_entries(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001626 vma->obj->pages,
1627 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301628 cache_level, flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001629 vma->obj->has_aliasing_ppgtt_mapping = 1;
1630 }
1631}
1632
1633static void ggtt_unbind_vma(struct i915_vma *vma)
1634{
1635 struct drm_device *dev = vma->vm->dev;
1636 struct drm_i915_private *dev_priv = dev->dev_private;
1637 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001638
1639 if (obj->has_global_gtt_mapping) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001640 vma->vm->clear_range(vma->vm,
1641 vma->node.start,
1642 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001643 true);
1644 obj->has_global_gtt_mapping = 0;
1645 }
1646
1647 if (obj->has_aliasing_ppgtt_mapping) {
1648 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1649 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001650 vma->node.start,
1651 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001652 true);
1653 obj->has_aliasing_ppgtt_mapping = 0;
1654 }
Daniel Vetter74163902012-02-15 23:50:21 +01001655}
1656
1657void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1658{
Ben Widawsky5c042282011-10-17 15:51:55 -07001659 struct drm_device *dev = obj->base.dev;
1660 struct drm_i915_private *dev_priv = dev->dev_private;
1661 bool interruptible;
1662
1663 interruptible = do_idling(dev_priv);
1664
Chris Wilson9da3da62012-06-01 15:20:22 +01001665 if (!obj->has_dma_mapping)
1666 dma_unmap_sg(&dev->pdev->dev,
1667 obj->pages->sgl, obj->pages->nents,
1668 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001669
1670 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001671}
Daniel Vetter644ec022012-03-26 09:45:40 +02001672
Chris Wilson42d6ab42012-07-26 11:49:32 +01001673static void i915_gtt_color_adjust(struct drm_mm_node *node,
1674 unsigned long color,
1675 unsigned long *start,
1676 unsigned long *end)
1677{
1678 if (node->color != color)
1679 *start += 4096;
1680
1681 if (!list_empty(&node->node_list)) {
1682 node = list_entry(node->node_list.next,
1683 struct drm_mm_node,
1684 node_list);
1685 if (node->allocated && node->color != color)
1686 *end -= 4096;
1687 }
1688}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001689
Ben Widawskyd7e50082012-12-18 10:31:25 -08001690void i915_gem_setup_global_gtt(struct drm_device *dev,
1691 unsigned long start,
1692 unsigned long mappable_end,
1693 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02001694{
Ben Widawskye78891c2013-01-25 16:41:04 -08001695 /* Let GEM Manage all of the aperture.
1696 *
1697 * However, leave one page at the end still bound to the scratch page.
1698 * There are a number of places where the hardware apparently prefetches
1699 * past the end of the object, and we've seen multiple hangs with the
1700 * GPU head pointer stuck in a batchbuffer bound at the last page of the
1701 * aperture. One page should be enough to keep any prefetching inside
1702 * of the aperture.
1703 */
Ben Widawsky40d749802013-07-31 16:59:59 -07001704 struct drm_i915_private *dev_priv = dev->dev_private;
1705 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001706 struct drm_mm_node *entry;
1707 struct drm_i915_gem_object *obj;
1708 unsigned long hole_start, hole_end;
Daniel Vetter644ec022012-03-26 09:45:40 +02001709
Ben Widawsky35451cb2013-01-17 12:45:13 -08001710 BUG_ON(mappable_end > end);
1711
Chris Wilsoned2f3452012-11-15 11:32:19 +00001712 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07001713 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Chris Wilson42d6ab42012-07-26 11:49:32 +01001714 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07001715 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02001716
Chris Wilsoned2f3452012-11-15 11:32:19 +00001717 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001718 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07001719 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Ben Widawskyb3a070c2013-07-05 14:41:02 -07001720 int ret;
Ben Widawskyedd41a82013-07-05 14:41:05 -07001721 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001722 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001723
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001724 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07001725 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001726 if (ret)
Ben Widawskyb3a070c2013-07-05 14:41:02 -07001727 DRM_DEBUG_KMS("Reservation failed\n");
Chris Wilsoned2f3452012-11-15 11:32:19 +00001728 obj->has_global_gtt_mapping = 1;
1729 }
1730
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001731 dev_priv->gtt.base.start = start;
1732 dev_priv->gtt.base.total = end - start;
Daniel Vetter644ec022012-03-26 09:45:40 +02001733
Chris Wilsoned2f3452012-11-15 11:32:19 +00001734 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07001735 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00001736 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
1737 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08001738 ggtt_vm->clear_range(ggtt_vm, hole_start,
1739 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001740 }
1741
1742 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08001743 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001744}
1745
Ben Widawskyd7e50082012-12-18 10:31:25 -08001746void i915_gem_init_global_gtt(struct drm_device *dev)
1747{
1748 struct drm_i915_private *dev_priv = dev->dev_private;
1749 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001750
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001751 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08001752 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001753
Ben Widawskye78891c2013-01-25 16:41:04 -08001754 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001755}
1756
1757static int setup_scratch_page(struct drm_device *dev)
1758{
1759 struct drm_i915_private *dev_priv = dev->dev_private;
1760 struct page *page;
1761 dma_addr_t dma_addr;
1762
1763 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
1764 if (page == NULL)
1765 return -ENOMEM;
1766 get_page(page);
1767 set_pages_uc(page, 1);
1768
1769#ifdef CONFIG_INTEL_IOMMU
1770 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
1771 PCI_DMA_BIDIRECTIONAL);
1772 if (pci_dma_mapping_error(dev->pdev, dma_addr))
1773 return -EINVAL;
1774#else
1775 dma_addr = page_to_phys(page);
1776#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001777 dev_priv->gtt.base.scratch.page = page;
1778 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001779
1780 return 0;
1781}
1782
1783static void teardown_scratch_page(struct drm_device *dev)
1784{
1785 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001786 struct page *page = dev_priv->gtt.base.scratch.page;
1787
1788 set_pages_wb(page, 1);
1789 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001790 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001791 put_page(page);
1792 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001793}
1794
1795static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
1796{
1797 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
1798 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
1799 return snb_gmch_ctl << 20;
1800}
1801
Ben Widawsky9459d252013-11-03 16:53:55 -08001802static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
1803{
1804 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
1805 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
1806 if (bdw_gmch_ctl)
1807 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07001808
1809#ifdef CONFIG_X86_32
1810 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
1811 if (bdw_gmch_ctl > 4)
1812 bdw_gmch_ctl = 4;
1813#endif
1814
Ben Widawsky9459d252013-11-03 16:53:55 -08001815 return bdw_gmch_ctl << 20;
1816}
1817
Damien Lespiaud7f25f22014-05-08 22:19:40 +03001818static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
1819{
1820 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
1821 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
1822
1823 if (gmch_ctrl)
1824 return 1 << (20 + gmch_ctrl);
1825
1826 return 0;
1827}
1828
Ben Widawskybaa09f52013-01-24 13:49:57 -08001829static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001830{
1831 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
1832 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
1833 return snb_gmch_ctl << 25; /* 32 MB units */
1834}
1835
Ben Widawsky9459d252013-11-03 16:53:55 -08001836static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
1837{
1838 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
1839 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
1840 return bdw_gmch_ctl << 25; /* 32 MB units */
1841}
1842
Damien Lespiaud7f25f22014-05-08 22:19:40 +03001843static size_t chv_get_stolen_size(u16 gmch_ctrl)
1844{
1845 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
1846 gmch_ctrl &= SNB_GMCH_GMS_MASK;
1847
1848 /*
1849 * 0x0 to 0x10: 32MB increments starting at 0MB
1850 * 0x11 to 0x16: 4MB increments starting at 8MB
1851 * 0x17 to 0x1d: 4MB increments start at 36MB
1852 */
1853 if (gmch_ctrl < 0x11)
1854 return gmch_ctrl << 25;
1855 else if (gmch_ctrl < 0x17)
1856 return (gmch_ctrl - 0x11 + 2) << 22;
1857 else
1858 return (gmch_ctrl - 0x17 + 9) << 22;
1859}
1860
Ben Widawsky63340132013-11-04 19:32:22 -08001861static int ggtt_probe_common(struct drm_device *dev,
1862 size_t gtt_size)
1863{
1864 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07001865 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08001866 int ret;
1867
1868 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07001869 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08001870 (pci_resource_len(dev->pdev, 0) / 2);
1871
Bjorn Helgaas21c34602013-12-21 10:52:52 -07001872 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08001873 if (!dev_priv->gtt.gsm) {
1874 DRM_ERROR("Failed to map the gtt page table\n");
1875 return -ENOMEM;
1876 }
1877
1878 ret = setup_scratch_page(dev);
1879 if (ret) {
1880 DRM_ERROR("Scratch setup failed\n");
1881 /* iounmap will also get called at remove, but meh */
1882 iounmap(dev_priv->gtt.gsm);
1883 }
1884
1885 return ret;
1886}
1887
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001888/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
1889 * bits. When using advanced contexts each context stores its own PAT, but
1890 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001891static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001892{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001893 uint64_t pat;
1894
1895 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
1896 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
1897 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
1898 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
1899 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
1900 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
1901 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
1902 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
1903
1904 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
1905 * write would work. */
1906 I915_WRITE(GEN8_PRIVATE_PAT, pat);
1907 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
1908}
1909
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001910static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
1911{
1912 uint64_t pat;
1913
1914 /*
1915 * Map WB on BDW to snooped on CHV.
1916 *
1917 * Only the snoop bit has meaning for CHV, the rest is
1918 * ignored.
1919 *
1920 * Note that the harware enforces snooping for all page
1921 * table accesses. The snoop bit is actually ignored for
1922 * PDEs.
1923 */
1924 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
1925 GEN8_PPAT(1, 0) |
1926 GEN8_PPAT(2, 0) |
1927 GEN8_PPAT(3, 0) |
1928 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
1929 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
1930 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
1931 GEN8_PPAT(7, CHV_PPAT_SNOOP);
1932
1933 I915_WRITE(GEN8_PRIVATE_PAT, pat);
1934 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
1935}
1936
Ben Widawsky63340132013-11-04 19:32:22 -08001937static int gen8_gmch_probe(struct drm_device *dev,
1938 size_t *gtt_total,
1939 size_t *stolen,
1940 phys_addr_t *mappable_base,
1941 unsigned long *mappable_end)
1942{
1943 struct drm_i915_private *dev_priv = dev->dev_private;
1944 unsigned int gtt_size;
1945 u16 snb_gmch_ctl;
1946 int ret;
1947
1948 /* TODO: We're not aware of mappable constraints on gen8 yet */
1949 *mappable_base = pci_resource_start(dev->pdev, 2);
1950 *mappable_end = pci_resource_len(dev->pdev, 2);
1951
1952 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
1953 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
1954
1955 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
1956
Damien Lespiaud7f25f22014-05-08 22:19:40 +03001957 if (IS_CHERRYVIEW(dev)) {
1958 *stolen = chv_get_stolen_size(snb_gmch_ctl);
1959 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
1960 } else {
1961 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
1962 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
1963 }
Ben Widawsky63340132013-11-04 19:32:22 -08001964
Ben Widawskyd31eb102013-11-02 21:07:17 -07001965 *gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08001966
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001967 if (IS_CHERRYVIEW(dev))
1968 chv_setup_private_ppat(dev_priv);
1969 else
1970 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001971
Ben Widawsky63340132013-11-04 19:32:22 -08001972 ret = ggtt_probe_common(dev, gtt_size);
1973
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001974 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
1975 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Ben Widawsky63340132013-11-04 19:32:22 -08001976
1977 return ret;
1978}
1979
Ben Widawskybaa09f52013-01-24 13:49:57 -08001980static int gen6_gmch_probe(struct drm_device *dev,
1981 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08001982 size_t *stolen,
1983 phys_addr_t *mappable_base,
1984 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001985{
1986 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001987 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001988 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001989 int ret;
1990
Ben Widawsky41907dd2013-02-08 11:32:47 -08001991 *mappable_base = pci_resource_start(dev->pdev, 2);
1992 *mappable_end = pci_resource_len(dev->pdev, 2);
1993
Ben Widawskybaa09f52013-01-24 13:49:57 -08001994 /* 64/512MB is the current min/max we actually know of, but this is just
1995 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001996 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08001997 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08001998 DRM_ERROR("Unknown GMADR size (%lx)\n",
1999 dev_priv->gtt.mappable_end);
2000 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002001 }
2002
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002003 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2004 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002005 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002006
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002007 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002008
Ben Widawsky63340132013-11-04 19:32:22 -08002009 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002010 *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
2011
Ben Widawsky63340132013-11-04 19:32:22 -08002012 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002013
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002014 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2015 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002016
2017 return ret;
2018}
2019
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002020static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002021{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002022
2023 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002024
Daniel Vetter4c2e0992014-06-05 16:22:16 +02002025 if (drm_mm_initialized(&vm->mm)) {
2026 drm_mm_takedown(&vm->mm);
2027 list_del(&vm->global_link);
2028 }
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002029 iounmap(gtt->gsm);
2030 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002031}
2032
2033static int i915_gmch_probe(struct drm_device *dev,
2034 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002035 size_t *stolen,
2036 phys_addr_t *mappable_base,
2037 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002038{
2039 struct drm_i915_private *dev_priv = dev->dev_private;
2040 int ret;
2041
Ben Widawskybaa09f52013-01-24 13:49:57 -08002042 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2043 if (!ret) {
2044 DRM_ERROR("failed to set up gmch\n");
2045 return -EIO;
2046 }
2047
Ben Widawsky41907dd2013-02-08 11:32:47 -08002048 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002049
2050 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002051 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002052
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002053 if (unlikely(dev_priv->gtt.do_idle_maps))
2054 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2055
Ben Widawskybaa09f52013-01-24 13:49:57 -08002056 return 0;
2057}
2058
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002059static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002060{
Daniel Vetter4c2e0992014-06-05 16:22:16 +02002061 if (drm_mm_initialized(&vm->mm)) {
2062 drm_mm_takedown(&vm->mm);
2063 list_del(&vm->global_link);
2064 }
Ben Widawskybaa09f52013-01-24 13:49:57 -08002065 intel_gmch_remove();
2066}
2067
2068int i915_gem_gtt_init(struct drm_device *dev)
2069{
2070 struct drm_i915_private *dev_priv = dev->dev_private;
2071 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002072 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002073
Ben Widawskybaa09f52013-01-24 13:49:57 -08002074 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002075 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002076 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002077 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002078 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002079 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002080 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002081 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002082 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002083 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002084 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002085 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002086 else if (INTEL_INFO(dev)->gen >= 7)
2087 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002088 else
Chris Wilson350ec882013-08-06 13:17:02 +01002089 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002090 } else {
2091 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2092 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002093 }
2094
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002095 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002096 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002097 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002098 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002099
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002100 gtt->base.dev = dev;
2101
Ben Widawskybaa09f52013-01-24 13:49:57 -08002102 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002103 DRM_INFO("Memory usable by graphics device = %zdM\n",
2104 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002105 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
2106 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002107#ifdef CONFIG_INTEL_IOMMU
2108 if (intel_iommu_gfx_mapped)
2109 DRM_INFO("VT-d active for gfx access\n");
2110#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002111 /*
2112 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2113 * user's requested state against the hardware/driver capabilities. We
2114 * do this now so that we can print out any log messages once rather
2115 * than every time we check intel_enable_ppgtt().
2116 */
2117 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2118 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002119
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002120 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002121}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002122
2123static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2124 struct i915_address_space *vm)
2125{
2126 struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
2127 if (vma == NULL)
2128 return ERR_PTR(-ENOMEM);
2129
2130 INIT_LIST_HEAD(&vma->vma_link);
2131 INIT_LIST_HEAD(&vma->mm_list);
2132 INIT_LIST_HEAD(&vma->exec_list);
2133 vma->vm = vm;
2134 vma->obj = obj;
2135
2136 switch (INTEL_INFO(vm->dev)->gen) {
2137 case 8:
2138 case 7:
2139 case 6:
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002140 if (i915_is_ggtt(vm)) {
2141 vma->unbind_vma = ggtt_unbind_vma;
2142 vma->bind_vma = ggtt_bind_vma;
2143 } else {
2144 vma->unbind_vma = ppgtt_unbind_vma;
2145 vma->bind_vma = ppgtt_bind_vma;
2146 }
Ben Widawsky6f65e292013-12-06 14:10:56 -08002147 break;
2148 case 5:
2149 case 4:
2150 case 3:
2151 case 2:
2152 BUG_ON(!i915_is_ggtt(vm));
2153 vma->unbind_vma = i915_ggtt_unbind_vma;
2154 vma->bind_vma = i915_ggtt_bind_vma;
2155 break;
2156 default:
2157 BUG();
2158 }
2159
2160 /* Keep GGTT vmas first to make debug easier */
2161 if (i915_is_ggtt(vm))
2162 list_add(&vma->vma_link, &obj->vma_list);
2163 else
2164 list_add_tail(&vma->vma_link, &obj->vma_list);
2165
2166 return vma;
2167}
2168
2169struct i915_vma *
2170i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2171 struct i915_address_space *vm)
2172{
2173 struct i915_vma *vma;
2174
2175 vma = i915_gem_obj_to_vma(obj, vm);
2176 if (!vma)
2177 vma = __i915_gem_vma_create(obj, vm);
2178
2179 return vma;
2180}