blob: 6be418591df9b2a83128e1b73983a2acc29292ec [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
Matt Carlsonb86fb2c2011-01-25 15:58:57 +00007 * Copyright (C) 2005-2011 Broadcom Corporation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Firmware is:
Michael Chan49cabf42005-06-06 15:15:17 -070010 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19#include <linux/module.h>
20#include <linux/moduleparam.h>
Matt Carlson6867c842010-07-11 09:31:44 +000021#include <linux/stringify.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020027#include <linux/in.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/init.h>
29#include <linux/ioport.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/ethtool.h>
Matt Carlson3110f5f52010-12-06 08:28:50 +000035#include <linux/mdio.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/mii.h>
Matt Carlson158d7ab2008-05-29 01:37:54 -070037#include <linux/phy.h>
Matt Carlsona9daf362008-05-25 23:49:44 -070038#include <linux/brcmphy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/if_vlan.h>
40#include <linux/ip.h>
41#include <linux/tcp.h>
42#include <linux/workqueue.h>
Michael Chan61487482005-09-05 17:53:19 -070043#include <linux/prefetch.h>
Tobias Klauserf9a5f7d2005-10-29 15:09:26 +020044#include <linux/dma-mapping.h>
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080045#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
47#include <net/checksum.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030048#include <net/ip.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
50#include <asm/system.h>
51#include <asm/io.h>
52#include <asm/byteorder.h>
53#include <asm/uaccess.h>
54
David S. Miller49b6e95f2007-03-29 01:38:42 -070055#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <asm/idprom.h>
David S. Miller49b6e95f2007-03-29 01:38:42 -070057#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#endif
59
Matt Carlson63532392008-11-03 16:49:57 -080060#define BAR_0 0
61#define BAR_2 2
62
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#include "tg3.h"
64
65#define DRV_MODULE_NAME "tg3"
Matt Carlson6867c842010-07-11 09:31:44 +000066#define TG3_MAJ_NUM 3
Matt Carlsonb86fb2c2011-01-25 15:58:57 +000067#define TG3_MIN_NUM 117
Matt Carlson6867c842010-07-11 09:31:44 +000068#define DRV_MODULE_VERSION \
69 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
Matt Carlsonb86fb2c2011-01-25 15:58:57 +000070#define DRV_MODULE_RELDATE "January 25, 2011"
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
72#define TG3_DEF_MAC_MODE 0
73#define TG3_DEF_RX_MODE 0
74#define TG3_DEF_TX_MODE 0
75#define TG3_DEF_MSG_ENABLE \
76 (NETIF_MSG_DRV | \
77 NETIF_MSG_PROBE | \
78 NETIF_MSG_LINK | \
79 NETIF_MSG_TIMER | \
80 NETIF_MSG_IFDOWN | \
81 NETIF_MSG_IFUP | \
82 NETIF_MSG_RX_ERR | \
83 NETIF_MSG_TX_ERR)
84
85/* length of time before we decide the hardware is borked,
86 * and dev->tx_timeout() should be called to fix the problem
87 */
88#define TG3_TX_TIMEOUT (5 * HZ)
89
90/* hardware minimum and maximum for a single frame's data payload */
91#define TG3_MIN_MTU 60
92#define TG3_MAX_MTU(tp) \
Matt Carlson8f666b02009-08-28 13:58:24 +000093 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
95/* These numbers seem to be hard coded in the NIC firmware somehow.
96 * You can't change the ring sizes, but you can change where you place
97 * them in the NIC onboard memory.
98 */
Matt Carlson7cb32cf2010-09-30 10:34:36 +000099#define TG3_RX_STD_RING_SIZE(tp) \
100 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
101 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
102 RX_STD_MAX_SIZE_5717 : 512)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103#define TG3_DEF_RX_RING_PENDING 200
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000104#define TG3_RX_JMB_RING_SIZE(tp) \
105 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
106 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
107 1024 : 256)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108#define TG3_DEF_RX_JUMBO_RING_PENDING 100
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000109#define TG3_RSS_INDIR_TBL_SIZE 128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110
111/* Do not place this n-ring entries value into the tp struct itself,
112 * we really want to expose these constants to GCC so that modulo et
113 * al. operations are done with shifts and masks instead of with
114 * hw multiply/modulo instructions. Another solution would be to
115 * replace things like '% foo' with '& (foo - 1)'.
116 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117
118#define TG3_TX_RING_SIZE 512
119#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
120
Matt Carlson2c49a442010-09-30 10:34:35 +0000121#define TG3_RX_STD_RING_BYTES(tp) \
122 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
123#define TG3_RX_JMB_RING_BYTES(tp) \
124 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
125#define TG3_RX_RCB_RING_BYTES(tp) \
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000126 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
128 TG3_TX_RING_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
130
Matt Carlson287be122009-08-28 13:58:46 +0000131#define TG3_DMA_BYTE_ENAB 64
132
133#define TG3_RX_STD_DMA_SZ 1536
134#define TG3_RX_JMB_DMA_SZ 9046
135
136#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
137
138#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
139#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140
Matt Carlson2c49a442010-09-30 10:34:35 +0000141#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
142 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000143
Matt Carlson2c49a442010-09-30 10:34:35 +0000144#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
145 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000146
Matt Carlsond2757fc2010-04-12 06:58:27 +0000147/* Due to a hardware bug, the 5701 can only DMA to memory addresses
148 * that are at least dword aligned when used in PCIX mode. The driver
149 * works around this bug by double copying the packet. This workaround
150 * is built into the normal double copy length check for efficiency.
151 *
152 * However, the double copy is only necessary on those architectures
153 * where unaligned memory accesses are inefficient. For those architectures
154 * where unaligned memory accesses incur little penalty, we can reintegrate
155 * the 5701 in the normal rx path. Doing so saves a device structure
156 * dereference by hardcoding the double copy threshold in place.
157 */
158#define TG3_RX_COPY_THRESHOLD 256
159#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
160 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
161#else
162 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
163#endif
164
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165/* minimum number of free TX descriptors required to wake up TX process */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000166#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167
Matt Carlsonad829262008-11-21 17:16:16 -0800168#define TG3_RAW_IP_ALIGN 2
169
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170/* number of ETHTOOL_GSTATS u64's */
171#define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
172
Michael Chan4cafd3f2005-05-29 14:56:34 -0700173#define TG3_NUM_TEST 6
174
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000175#define TG3_FW_UPDATE_TIMEOUT_SEC 5
176
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800177#define FIRMWARE_TG3 "tigon/tg3.bin"
178#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
179#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
180
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181static char version[] __devinitdata =
Joe Perches05dbe002010-02-17 19:44:19 +0000182 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183
184MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
185MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
186MODULE_LICENSE("GPL");
187MODULE_VERSION(DRV_MODULE_VERSION);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800188MODULE_FIRMWARE(FIRMWARE_TG3);
189MODULE_FIRMWARE(FIRMWARE_TG3TSO);
190MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
191
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
193module_param(tg3_debug, int, 0);
194MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
195
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000196static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700197 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
198 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
199 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
200 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
201 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
202 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
203 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
204 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
205 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
206 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
207 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
208 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
209 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
210 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
211 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
212 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
213 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
214 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
215 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
Michael Chan126a3362006-09-27 16:03:07 -0700220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
Michael Chan126a3362006-09-27 16:03:07 -0700233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
Michael Chan676917d2006-12-07 00:20:22 -0800237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
Michael Chanb5d37722006-09-27 16:06:21 -0700245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
Matt Carlsond30cdd22007-10-07 23:28:35 -0700247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
Matt Carlson6c7af272007-10-21 16:12:02 -0700249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
Matt Carlson9936bcf2007-10-10 18:03:07 -0700250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
Matt Carlsonc88e6682008-11-03 16:49:18 -0800252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
Matt Carlson2befdce2009-08-28 12:28:45 +0000254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
Matt Carlson321d32a2008-11-21 17:22:19 -0800256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
Matt Carlson5e7ccf22009-08-25 10:08:42 +0000259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
Matt Carlson5001e2f2009-11-13 13:03:51 +0000260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
Matt Carlsonb0f75222010-01-20 16:58:11 +0000262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
Matt Carlson302b5002010-06-05 17:24:38 +0000268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700269 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
270 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
271 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
272 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
273 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
274 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
275 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
276 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277};
278
279MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
280
Andreas Mohr50da8592006-08-14 23:54:30 -0700281static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 const char string[ETH_GSTRING_LEN];
283} ethtool_stats_keys[TG3_NUM_STATS] = {
284 { "rx_octets" },
285 { "rx_fragments" },
286 { "rx_ucast_packets" },
287 { "rx_mcast_packets" },
288 { "rx_bcast_packets" },
289 { "rx_fcs_errors" },
290 { "rx_align_errors" },
291 { "rx_xon_pause_rcvd" },
292 { "rx_xoff_pause_rcvd" },
293 { "rx_mac_ctrl_rcvd" },
294 { "rx_xoff_entered" },
295 { "rx_frame_too_long_errors" },
296 { "rx_jabbers" },
297 { "rx_undersize_packets" },
298 { "rx_in_length_errors" },
299 { "rx_out_length_errors" },
300 { "rx_64_or_less_octet_packets" },
301 { "rx_65_to_127_octet_packets" },
302 { "rx_128_to_255_octet_packets" },
303 { "rx_256_to_511_octet_packets" },
304 { "rx_512_to_1023_octet_packets" },
305 { "rx_1024_to_1522_octet_packets" },
306 { "rx_1523_to_2047_octet_packets" },
307 { "rx_2048_to_4095_octet_packets" },
308 { "rx_4096_to_8191_octet_packets" },
309 { "rx_8192_to_9022_octet_packets" },
310
311 { "tx_octets" },
312 { "tx_collisions" },
313
314 { "tx_xon_sent" },
315 { "tx_xoff_sent" },
316 { "tx_flow_control" },
317 { "tx_mac_errors" },
318 { "tx_single_collisions" },
319 { "tx_mult_collisions" },
320 { "tx_deferred" },
321 { "tx_excessive_collisions" },
322 { "tx_late_collisions" },
323 { "tx_collide_2times" },
324 { "tx_collide_3times" },
325 { "tx_collide_4times" },
326 { "tx_collide_5times" },
327 { "tx_collide_6times" },
328 { "tx_collide_7times" },
329 { "tx_collide_8times" },
330 { "tx_collide_9times" },
331 { "tx_collide_10times" },
332 { "tx_collide_11times" },
333 { "tx_collide_12times" },
334 { "tx_collide_13times" },
335 { "tx_collide_14times" },
336 { "tx_collide_15times" },
337 { "tx_ucast_packets" },
338 { "tx_mcast_packets" },
339 { "tx_bcast_packets" },
340 { "tx_carrier_sense_errors" },
341 { "tx_discards" },
342 { "tx_errors" },
343
344 { "dma_writeq_full" },
345 { "dma_write_prioq_full" },
346 { "rxbds_empty" },
347 { "rx_discards" },
348 { "rx_errors" },
349 { "rx_threshold_hit" },
350
351 { "dma_readq_full" },
352 { "dma_read_prioq_full" },
353 { "tx_comp_queue_full" },
354
355 { "ring_set_send_prod_index" },
356 { "ring_status_update" },
357 { "nic_irqs" },
358 { "nic_avoided_irqs" },
359 { "nic_tx_threshold_hit" }
360};
361
Andreas Mohr50da8592006-08-14 23:54:30 -0700362static const struct {
Michael Chan4cafd3f2005-05-29 14:56:34 -0700363 const char string[ETH_GSTRING_LEN];
364} ethtool_test_keys[TG3_NUM_TEST] = {
365 { "nvram test (online) " },
366 { "link test (online) " },
367 { "register test (offline)" },
368 { "memory test (offline)" },
369 { "loopback test (offline)" },
370 { "interrupt test (offline)" },
371};
372
Michael Chanb401e9e2005-12-19 16:27:04 -0800373static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
374{
375 writel(val, tp->regs + off);
376}
377
378static u32 tg3_read32(struct tg3 *tp, u32 off)
379{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000380 return readl(tp->regs + off);
Michael Chanb401e9e2005-12-19 16:27:04 -0800381}
382
Matt Carlson0d3031d2007-10-10 18:02:43 -0700383static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
384{
385 writel(val, tp->aperegs + off);
386}
387
388static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
389{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000390 return readl(tp->aperegs + off);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700391}
392
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
394{
Michael Chan68929142005-08-09 20:17:14 -0700395 unsigned long flags;
396
397 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700398 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
399 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
Michael Chan68929142005-08-09 20:17:14 -0700400 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700401}
402
403static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
404{
405 writel(val, tp->regs + off);
406 readl(tp->regs + off);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407}
408
Michael Chan68929142005-08-09 20:17:14 -0700409static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
410{
411 unsigned long flags;
412 u32 val;
413
414 spin_lock_irqsave(&tp->indirect_lock, flags);
415 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
416 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
417 spin_unlock_irqrestore(&tp->indirect_lock, flags);
418 return val;
419}
420
421static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
422{
423 unsigned long flags;
424
425 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
426 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
427 TG3_64BIT_REG_LOW, val);
428 return;
429 }
Matt Carlson66711e62009-11-13 13:03:49 +0000430 if (off == TG3_RX_STD_PROD_IDX_REG) {
Michael Chan68929142005-08-09 20:17:14 -0700431 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
432 TG3_64BIT_REG_LOW, val);
433 return;
434 }
435
436 spin_lock_irqsave(&tp->indirect_lock, flags);
437 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
438 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
439 spin_unlock_irqrestore(&tp->indirect_lock, flags);
440
441 /* In indirect mode when disabling interrupts, we also need
442 * to clear the interrupt bit in the GRC local ctrl register.
443 */
444 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
445 (val == 0x1)) {
446 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
447 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
448 }
449}
450
451static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
452{
453 unsigned long flags;
454 u32 val;
455
456 spin_lock_irqsave(&tp->indirect_lock, flags);
457 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
458 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
459 spin_unlock_irqrestore(&tp->indirect_lock, flags);
460 return val;
461}
462
Michael Chanb401e9e2005-12-19 16:27:04 -0800463/* usec_wait specifies the wait time in usec when writing to certain registers
464 * where it is unsafe to read back the register without some delay.
465 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
466 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
467 */
468static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469{
Michael Chanb401e9e2005-12-19 16:27:04 -0800470 if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
471 (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
472 /* Non-posted methods */
473 tp->write32(tp, off, val);
474 else {
475 /* Posted method */
476 tg3_write32(tp, off, val);
477 if (usec_wait)
478 udelay(usec_wait);
479 tp->read32(tp, off);
480 }
481 /* Wait again after the read for the posted method to guarantee that
482 * the wait time is met.
483 */
484 if (usec_wait)
485 udelay(usec_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486}
487
Michael Chan09ee9292005-08-09 20:17:00 -0700488static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
489{
490 tp->write32_mbox(tp, off, val);
Michael Chan68929142005-08-09 20:17:14 -0700491 if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
492 !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
493 tp->read32_mbox(tp, off);
Michael Chan09ee9292005-08-09 20:17:00 -0700494}
495
Michael Chan20094932005-08-09 20:16:32 -0700496static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497{
498 void __iomem *mbox = tp->regs + off;
499 writel(val, mbox);
500 if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
501 writel(val, mbox);
502 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
503 readl(mbox);
504}
505
Michael Chanb5d37722006-09-27 16:06:21 -0700506static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
507{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000508 return readl(tp->regs + off + GRCMBOX_BASE);
Michael Chanb5d37722006-09-27 16:06:21 -0700509}
510
511static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
512{
513 writel(val, tp->regs + off + GRCMBOX_BASE);
514}
515
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000516#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
Michael Chan09ee9292005-08-09 20:17:00 -0700517#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000518#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
519#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
520#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
Michael Chan20094932005-08-09 20:16:32 -0700521
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000522#define tw32(reg, val) tp->write32(tp, reg, val)
523#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
524#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
525#define tr32(reg) tp->read32(tp, reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526
527static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
528{
Michael Chan68929142005-08-09 20:17:14 -0700529 unsigned long flags;
530
Michael Chanb5d37722006-09-27 16:06:21 -0700531 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
532 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
533 return;
534
Michael Chan68929142005-08-09 20:17:14 -0700535 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chanbbadf502006-04-06 21:46:34 -0700536 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
537 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
538 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539
Michael Chanbbadf502006-04-06 21:46:34 -0700540 /* Always leave this as zero. */
541 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
542 } else {
543 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
544 tw32_f(TG3PCI_MEM_WIN_DATA, val);
545
546 /* Always leave this as zero. */
547 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
548 }
Michael Chan68929142005-08-09 20:17:14 -0700549 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550}
551
552static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
553{
Michael Chan68929142005-08-09 20:17:14 -0700554 unsigned long flags;
555
Michael Chanb5d37722006-09-27 16:06:21 -0700556 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
557 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
558 *val = 0;
559 return;
560 }
561
Michael Chan68929142005-08-09 20:17:14 -0700562 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chanbbadf502006-04-06 21:46:34 -0700563 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
564 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
565 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566
Michael Chanbbadf502006-04-06 21:46:34 -0700567 /* Always leave this as zero. */
568 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
569 } else {
570 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
571 *val = tr32(TG3PCI_MEM_WIN_DATA);
572
573 /* Always leave this as zero. */
574 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
575 }
Michael Chan68929142005-08-09 20:17:14 -0700576 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577}
578
Matt Carlson0d3031d2007-10-10 18:02:43 -0700579static void tg3_ape_lock_init(struct tg3 *tp)
580{
581 int i;
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000582 u32 regbase;
583
584 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
585 regbase = TG3_APE_LOCK_GRANT;
586 else
587 regbase = TG3_APE_PER_LOCK_GRANT;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700588
589 /* Make sure the driver hasn't any stale locks. */
590 for (i = 0; i < 8; i++)
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000591 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700592}
593
594static int tg3_ape_lock(struct tg3 *tp, int locknum)
595{
596 int i, off;
597 int ret = 0;
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000598 u32 status, req, gnt;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700599
600 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
601 return 0;
602
603 switch (locknum) {
Matt Carlson33f401a2010-04-05 10:19:27 +0000604 case TG3_APE_LOCK_GRC:
605 case TG3_APE_LOCK_MEM:
606 break;
607 default:
608 return -EINVAL;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700609 }
610
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000611 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
612 req = TG3_APE_LOCK_REQ;
613 gnt = TG3_APE_LOCK_GRANT;
614 } else {
615 req = TG3_APE_PER_LOCK_REQ;
616 gnt = TG3_APE_PER_LOCK_GRANT;
617 }
618
Matt Carlson0d3031d2007-10-10 18:02:43 -0700619 off = 4 * locknum;
620
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000621 tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700622
623 /* Wait for up to 1 millisecond to acquire lock. */
624 for (i = 0; i < 100; i++) {
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000625 status = tg3_ape_read32(tp, gnt + off);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700626 if (status == APE_LOCK_GRANT_DRIVER)
627 break;
628 udelay(10);
629 }
630
631 if (status != APE_LOCK_GRANT_DRIVER) {
632 /* Revoke the lock request. */
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000633 tg3_ape_write32(tp, gnt + off,
Matt Carlson0d3031d2007-10-10 18:02:43 -0700634 APE_LOCK_GRANT_DRIVER);
635
636 ret = -EBUSY;
637 }
638
639 return ret;
640}
641
642static void tg3_ape_unlock(struct tg3 *tp, int locknum)
643{
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000644 u32 gnt;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700645
646 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
647 return;
648
649 switch (locknum) {
Matt Carlson33f401a2010-04-05 10:19:27 +0000650 case TG3_APE_LOCK_GRC:
651 case TG3_APE_LOCK_MEM:
652 break;
653 default:
654 return;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700655 }
656
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000657 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
658 gnt = TG3_APE_LOCK_GRANT;
659 else
660 gnt = TG3_APE_PER_LOCK_GRANT;
661
662 tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700663}
664
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665static void tg3_disable_ints(struct tg3 *tp)
666{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000667 int i;
668
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 tw32(TG3PCI_MISC_HOST_CTRL,
670 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000671 for (i = 0; i < tp->irq_max; i++)
672 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673}
674
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675static void tg3_enable_ints(struct tg3 *tp)
676{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000677 int i;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000678
Michael Chanbbe832c2005-06-24 20:20:04 -0700679 tp->irq_sync = 0;
680 wmb();
681
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 tw32(TG3PCI_MISC_HOST_CTRL,
683 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000684
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000685 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000686 for (i = 0; i < tp->irq_cnt; i++) {
687 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000688
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000689 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
690 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
691 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
692
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000693 tp->coal_now |= tnapi->coal_now;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000694 }
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000695
696 /* Force an initial interrupt */
697 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
698 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
699 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
700 else
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000701 tw32(HOSTCC_MODE, tp->coal_now);
702
703 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704}
705
Matt Carlson17375d22009-08-28 14:02:18 +0000706static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
Michael Chan04237dd2005-04-25 15:17:17 -0700707{
Matt Carlson17375d22009-08-28 14:02:18 +0000708 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +0000709 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan04237dd2005-04-25 15:17:17 -0700710 unsigned int work_exists = 0;
711
712 /* check for phy events */
713 if (!(tp->tg3_flags &
714 (TG3_FLAG_USE_LINKCHG_REG |
715 TG3_FLAG_POLL_SERDES))) {
716 if (sblk->status & SD_STATUS_LINK_CHG)
717 work_exists = 1;
718 }
719 /* check for RX/TX work to do */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000720 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
Matt Carlson8d9d7cf2009-09-01 13:19:05 +0000721 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Michael Chan04237dd2005-04-25 15:17:17 -0700722 work_exists = 1;
723
724 return work_exists;
725}
726
Matt Carlson17375d22009-08-28 14:02:18 +0000727/* tg3_int_reenable
Michael Chan04237dd2005-04-25 15:17:17 -0700728 * similar to tg3_enable_ints, but it accurately determines whether there
729 * is new work pending and can return without flushing the PIO write
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400730 * which reenables interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 */
Matt Carlson17375d22009-08-28 14:02:18 +0000732static void tg3_int_reenable(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733{
Matt Carlson17375d22009-08-28 14:02:18 +0000734 struct tg3 *tp = tnapi->tp;
735
Matt Carlson898a56f2009-08-28 14:02:40 +0000736 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 mmiowb();
738
David S. Millerfac9b832005-05-18 22:46:34 -0700739 /* When doing tagged status, this work check is unnecessary.
740 * The last_tag we write above tells the chip which piece of
741 * work we've completed.
742 */
743 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
Matt Carlson17375d22009-08-28 14:02:18 +0000744 tg3_has_work(tnapi))
Michael Chan04237dd2005-04-25 15:17:17 -0700745 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +0000746 HOSTCC_MODE_ENABLE | tnapi->coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747}
748
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749static void tg3_switch_clocks(struct tg3 *tp)
750{
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000751 u32 clock_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 u32 orig_clock_ctrl;
753
Matt Carlson795d01c2007-10-07 23:28:17 -0700754 if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
755 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -0700756 return;
757
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000758 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
759
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 orig_clock_ctrl = clock_ctrl;
761 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
762 CLOCK_CTRL_CLKRUN_OENABLE |
763 0x1f);
764 tp->pci_clock_ctrl = clock_ctrl;
765
766 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
767 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800768 tw32_wait_f(TG3PCI_CLOCK_CTRL,
769 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 }
771 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800772 tw32_wait_f(TG3PCI_CLOCK_CTRL,
773 clock_ctrl |
774 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
775 40);
776 tw32_wait_f(TG3PCI_CLOCK_CTRL,
777 clock_ctrl | (CLOCK_CTRL_ALTCLK),
778 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 }
Michael Chanb401e9e2005-12-19 16:27:04 -0800780 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781}
782
783#define PHY_BUSY_LOOPS 5000
784
785static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
786{
787 u32 frame_val;
788 unsigned int loops;
789 int ret;
790
791 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
792 tw32_f(MAC_MI_MODE,
793 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
794 udelay(80);
795 }
796
797 *val = 0x0;
798
Matt Carlson882e9792009-09-01 13:21:36 +0000799 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 MI_COM_PHY_ADDR_MASK);
801 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
802 MI_COM_REG_ADDR_MASK);
803 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400804
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 tw32_f(MAC_MI_COM, frame_val);
806
807 loops = PHY_BUSY_LOOPS;
808 while (loops != 0) {
809 udelay(10);
810 frame_val = tr32(MAC_MI_COM);
811
812 if ((frame_val & MI_COM_BUSY) == 0) {
813 udelay(5);
814 frame_val = tr32(MAC_MI_COM);
815 break;
816 }
817 loops -= 1;
818 }
819
820 ret = -EBUSY;
821 if (loops != 0) {
822 *val = frame_val & MI_COM_DATA_MASK;
823 ret = 0;
824 }
825
826 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
827 tw32_f(MAC_MI_MODE, tp->mi_mode);
828 udelay(80);
829 }
830
831 return ret;
832}
833
834static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
835{
836 u32 frame_val;
837 unsigned int loops;
838 int ret;
839
Matt Carlsonf07e9af2010-08-02 11:26:07 +0000840 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Michael Chanb5d37722006-09-27 16:06:21 -0700841 (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
842 return 0;
843
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
845 tw32_f(MAC_MI_MODE,
846 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
847 udelay(80);
848 }
849
Matt Carlson882e9792009-09-01 13:21:36 +0000850 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 MI_COM_PHY_ADDR_MASK);
852 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
853 MI_COM_REG_ADDR_MASK);
854 frame_val |= (val & MI_COM_DATA_MASK);
855 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400856
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 tw32_f(MAC_MI_COM, frame_val);
858
859 loops = PHY_BUSY_LOOPS;
860 while (loops != 0) {
861 udelay(10);
862 frame_val = tr32(MAC_MI_COM);
863 if ((frame_val & MI_COM_BUSY) == 0) {
864 udelay(5);
865 frame_val = tr32(MAC_MI_COM);
866 break;
867 }
868 loops -= 1;
869 }
870
871 ret = -EBUSY;
872 if (loops != 0)
873 ret = 0;
874
875 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
876 tw32_f(MAC_MI_MODE, tp->mi_mode);
877 udelay(80);
878 }
879
880 return ret;
881}
882
Matt Carlson95e28692008-05-25 23:44:14 -0700883static int tg3_bmcr_reset(struct tg3 *tp)
884{
885 u32 phy_control;
886 int limit, err;
887
888 /* OK, reset it, and poll the BMCR_RESET bit until it
889 * clears or we time out.
890 */
891 phy_control = BMCR_RESET;
892 err = tg3_writephy(tp, MII_BMCR, phy_control);
893 if (err != 0)
894 return -EBUSY;
895
896 limit = 5000;
897 while (limit--) {
898 err = tg3_readphy(tp, MII_BMCR, &phy_control);
899 if (err != 0)
900 return -EBUSY;
901
902 if ((phy_control & BMCR_RESET) == 0) {
903 udelay(40);
904 break;
905 }
906 udelay(10);
907 }
Roel Kluind4675b52009-02-12 16:33:27 -0800908 if (limit < 0)
Matt Carlson95e28692008-05-25 23:44:14 -0700909 return -EBUSY;
910
911 return 0;
912}
913
Matt Carlson158d7ab2008-05-29 01:37:54 -0700914static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
915{
Francois Romieu3d165432009-01-19 16:56:50 -0800916 struct tg3 *tp = bp->priv;
Matt Carlson158d7ab2008-05-29 01:37:54 -0700917 u32 val;
918
Matt Carlson24bb4fb2009-10-05 17:55:29 +0000919 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -0700920
921 if (tg3_readphy(tp, reg, &val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +0000922 val = -EIO;
923
924 spin_unlock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -0700925
926 return val;
927}
928
929static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
930{
Francois Romieu3d165432009-01-19 16:56:50 -0800931 struct tg3 *tp = bp->priv;
Matt Carlson24bb4fb2009-10-05 17:55:29 +0000932 u32 ret = 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -0700933
Matt Carlson24bb4fb2009-10-05 17:55:29 +0000934 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -0700935
936 if (tg3_writephy(tp, reg, val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +0000937 ret = -EIO;
Matt Carlson158d7ab2008-05-29 01:37:54 -0700938
Matt Carlson24bb4fb2009-10-05 17:55:29 +0000939 spin_unlock_bh(&tp->lock);
940
941 return ret;
Matt Carlson158d7ab2008-05-29 01:37:54 -0700942}
943
944static int tg3_mdio_reset(struct mii_bus *bp)
945{
946 return 0;
947}
948
Matt Carlson9c61d6b2008-11-03 16:54:56 -0800949static void tg3_mdio_config_5785(struct tg3 *tp)
Matt Carlsona9daf362008-05-25 23:49:44 -0700950{
951 u32 val;
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800952 struct phy_device *phydev;
Matt Carlsona9daf362008-05-25 23:49:44 -0700953
Matt Carlson3f0e3ad2009-11-02 14:24:36 +0000954 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800955 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +0000956 case PHY_ID_BCM50610:
957 case PHY_ID_BCM50610M:
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800958 val = MAC_PHYCFG2_50610_LED_MODES;
959 break;
Matt Carlson6a443a02010-02-17 15:17:04 +0000960 case PHY_ID_BCMAC131:
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800961 val = MAC_PHYCFG2_AC131_LED_MODES;
962 break;
Matt Carlson6a443a02010-02-17 15:17:04 +0000963 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800964 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
965 break;
Matt Carlson6a443a02010-02-17 15:17:04 +0000966 case PHY_ID_RTL8201E:
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800967 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
968 break;
969 default:
Matt Carlsona9daf362008-05-25 23:49:44 -0700970 return;
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800971 }
972
973 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
974 tw32(MAC_PHYCFG2, val);
975
976 val = tr32(MAC_PHYCFG1);
Matt Carlsonbb85fbb2009-08-25 10:09:07 +0000977 val &= ~(MAC_PHYCFG1_RGMII_INT |
978 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
979 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800980 tw32(MAC_PHYCFG1, val);
981
982 return;
983 }
984
Matt Carlson14417062010-02-17 15:16:59 +0000985 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800986 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
987 MAC_PHYCFG2_FMODE_MASK_MASK |
988 MAC_PHYCFG2_GMODE_MASK_MASK |
989 MAC_PHYCFG2_ACT_MASK_MASK |
990 MAC_PHYCFG2_QUAL_MASK_MASK |
991 MAC_PHYCFG2_INBAND_ENABLE;
992
993 tw32(MAC_PHYCFG2, val);
Matt Carlsona9daf362008-05-25 23:49:44 -0700994
Matt Carlsonbb85fbb2009-08-25 10:09:07 +0000995 val = tr32(MAC_PHYCFG1);
996 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
997 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
Matt Carlson14417062010-02-17 15:16:59 +0000998 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
Matt Carlsona9daf362008-05-25 23:49:44 -0700999 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1000 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
1001 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1002 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1003 }
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001004 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1005 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1006 tw32(MAC_PHYCFG1, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001007
Matt Carlsona9daf362008-05-25 23:49:44 -07001008 val = tr32(MAC_EXT_RGMII_MODE);
1009 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1010 MAC_RGMII_MODE_RX_QUALITY |
1011 MAC_RGMII_MODE_RX_ACTIVITY |
1012 MAC_RGMII_MODE_RX_ENG_DET |
1013 MAC_RGMII_MODE_TX_ENABLE |
1014 MAC_RGMII_MODE_TX_LOWPWR |
1015 MAC_RGMII_MODE_TX_RESET);
Matt Carlson14417062010-02-17 15:16:59 +00001016 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
Matt Carlsona9daf362008-05-25 23:49:44 -07001017 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1018 val |= MAC_RGMII_MODE_RX_INT_B |
1019 MAC_RGMII_MODE_RX_QUALITY |
1020 MAC_RGMII_MODE_RX_ACTIVITY |
1021 MAC_RGMII_MODE_RX_ENG_DET;
1022 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1023 val |= MAC_RGMII_MODE_TX_ENABLE |
1024 MAC_RGMII_MODE_TX_LOWPWR |
1025 MAC_RGMII_MODE_TX_RESET;
1026 }
1027 tw32(MAC_EXT_RGMII_MODE, val);
1028}
1029
Matt Carlson158d7ab2008-05-29 01:37:54 -07001030static void tg3_mdio_start(struct tg3 *tp)
1031{
Matt Carlson158d7ab2008-05-29 01:37:54 -07001032 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1033 tw32_f(MAC_MI_MODE, tp->mi_mode);
1034 udelay(80);
Matt Carlsona9daf362008-05-25 23:49:44 -07001035
Matt Carlson9ea48182010-02-17 15:17:01 +00001036 if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
1037 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1038 tg3_mdio_config_5785(tp);
1039}
1040
1041static int tg3_mdio_init(struct tg3 *tp)
1042{
1043 int i;
1044 u32 reg;
1045 struct phy_device *phydev;
1046
Matt Carlsona50d0792010-06-05 17:24:37 +00001047 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1048 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
Matt Carlson9c7df912010-06-05 17:24:36 +00001049 u32 is_serdes;
Matt Carlson882e9792009-09-01 13:21:36 +00001050
Matt Carlson9c7df912010-06-05 17:24:36 +00001051 tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
Matt Carlson882e9792009-09-01 13:21:36 +00001052
Matt Carlsond1ec96a2010-01-12 10:11:38 +00001053 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1054 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1055 else
1056 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1057 TG3_CPMU_PHY_STRAP_IS_SERDES;
Matt Carlson882e9792009-09-01 13:21:36 +00001058 if (is_serdes)
1059 tp->phy_addr += 7;
1060 } else
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001061 tp->phy_addr = TG3_PHY_MII_ADDR;
Matt Carlson882e9792009-09-01 13:21:36 +00001062
Matt Carlson158d7ab2008-05-29 01:37:54 -07001063 tg3_mdio_start(tp);
1064
1065 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
1066 (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
1067 return 0;
1068
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001069 tp->mdio_bus = mdiobus_alloc();
1070 if (tp->mdio_bus == NULL)
1071 return -ENOMEM;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001072
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001073 tp->mdio_bus->name = "tg3 mdio bus";
1074 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
Matt Carlson158d7ab2008-05-29 01:37:54 -07001075 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001076 tp->mdio_bus->priv = tp;
1077 tp->mdio_bus->parent = &tp->pdev->dev;
1078 tp->mdio_bus->read = &tg3_mdio_read;
1079 tp->mdio_bus->write = &tg3_mdio_write;
1080 tp->mdio_bus->reset = &tg3_mdio_reset;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001081 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001082 tp->mdio_bus->irq = &tp->mdio_irq[0];
Matt Carlson158d7ab2008-05-29 01:37:54 -07001083
1084 for (i = 0; i < PHY_MAX_ADDR; i++)
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001085 tp->mdio_bus->irq[i] = PHY_POLL;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001086
1087 /* The bus registration will look for all the PHYs on the mdio bus.
1088 * Unfortunately, it does not ensure the PHY is powered up before
1089 * accessing the PHY ID registers. A chip reset is the
1090 * quickest way to bring the device back to an operational state..
1091 */
1092 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1093 tg3_bmcr_reset(tp);
1094
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001095 i = mdiobus_register(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001096 if (i) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001097 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001098 mdiobus_free(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001099 return i;
1100 }
Matt Carlson158d7ab2008-05-29 01:37:54 -07001101
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001102 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsona9daf362008-05-25 23:49:44 -07001103
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001104 if (!phydev || !phydev->drv) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001105 dev_warn(&tp->pdev->dev, "No PHY devices\n");
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001106 mdiobus_unregister(tp->mdio_bus);
1107 mdiobus_free(tp->mdio_bus);
1108 return -ENODEV;
1109 }
1110
1111 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001112 case PHY_ID_BCM57780:
Matt Carlson321d32a2008-11-21 17:22:19 -08001113 phydev->interface = PHY_INTERFACE_MODE_GMII;
Matt Carlsonc704dc22009-11-02 14:32:12 +00001114 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlson321d32a2008-11-21 17:22:19 -08001115 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001116 case PHY_ID_BCM50610:
1117 case PHY_ID_BCM50610M:
Matt Carlson32e5a8d2009-11-02 14:31:39 +00001118 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001119 PHY_BRCM_RX_REFCLK_UNUSED |
Matt Carlson52fae082009-11-02 14:32:38 +00001120 PHY_BRCM_DIS_TXCRXC_NOENRGY |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001121 PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlson14417062010-02-17 15:16:59 +00001122 if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
Matt Carlsona9daf362008-05-25 23:49:44 -07001123 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
1124 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1125 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
1126 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1127 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001128 /* fallthru */
Matt Carlson6a443a02010-02-17 15:17:04 +00001129 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001130 phydev->interface = PHY_INTERFACE_MODE_RGMII;
Matt Carlsona9daf362008-05-25 23:49:44 -07001131 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001132 case PHY_ID_RTL8201E:
1133 case PHY_ID_BCMAC131:
Matt Carlsona9daf362008-05-25 23:49:44 -07001134 phydev->interface = PHY_INTERFACE_MODE_MII;
Matt Carlsoncdd4e09d2009-11-02 14:31:11 +00001135 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001136 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlsona9daf362008-05-25 23:49:44 -07001137 break;
1138 }
1139
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001140 tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
1141
1142 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1143 tg3_mdio_config_5785(tp);
Matt Carlsona9daf362008-05-25 23:49:44 -07001144
1145 return 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001146}
1147
1148static void tg3_mdio_fini(struct tg3 *tp)
1149{
1150 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
1151 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001152 mdiobus_unregister(tp->mdio_bus);
1153 mdiobus_free(tp->mdio_bus);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001154 }
1155}
1156
Matt Carlsonddfc87b2010-10-14 10:37:40 +00001157static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1158{
1159 int err;
1160
1161 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1162 if (err)
1163 goto done;
1164
1165 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1166 if (err)
1167 goto done;
1168
1169 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1170 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1171 if (err)
1172 goto done;
1173
1174 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1175
1176done:
1177 return err;
1178}
1179
1180static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1181{
1182 int err;
1183
1184 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1185 if (err)
1186 goto done;
1187
1188 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1189 if (err)
1190 goto done;
1191
1192 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1193 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1194 if (err)
1195 goto done;
1196
1197 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1198
1199done:
1200 return err;
1201}
1202
Matt Carlson95e28692008-05-25 23:44:14 -07001203/* tp->lock is held. */
Matt Carlson4ba526c2008-08-15 14:10:04 -07001204static inline void tg3_generate_fw_event(struct tg3 *tp)
1205{
1206 u32 val;
1207
1208 val = tr32(GRC_RX_CPU_EVENT);
1209 val |= GRC_RX_CPU_DRIVER_EVENT;
1210 tw32_f(GRC_RX_CPU_EVENT, val);
1211
1212 tp->last_event_jiffies = jiffies;
1213}
1214
1215#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1216
1217/* tp->lock is held. */
Matt Carlson95e28692008-05-25 23:44:14 -07001218static void tg3_wait_for_event_ack(struct tg3 *tp)
1219{
1220 int i;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001221 unsigned int delay_cnt;
1222 long time_remain;
Matt Carlson95e28692008-05-25 23:44:14 -07001223
Matt Carlson4ba526c2008-08-15 14:10:04 -07001224 /* If enough time has passed, no wait is necessary. */
1225 time_remain = (long)(tp->last_event_jiffies + 1 +
1226 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1227 (long)jiffies;
1228 if (time_remain < 0)
1229 return;
1230
1231 /* Check if we can shorten the wait time. */
1232 delay_cnt = jiffies_to_usecs(time_remain);
1233 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1234 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1235 delay_cnt = (delay_cnt >> 3) + 1;
1236
1237 for (i = 0; i < delay_cnt; i++) {
Matt Carlson95e28692008-05-25 23:44:14 -07001238 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1239 break;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001240 udelay(8);
Matt Carlson95e28692008-05-25 23:44:14 -07001241 }
1242}
1243
1244/* tp->lock is held. */
1245static void tg3_ump_link_report(struct tg3 *tp)
1246{
1247 u32 reg;
1248 u32 val;
1249
1250 if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
1251 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
1252 return;
1253
1254 tg3_wait_for_event_ack(tp);
1255
1256 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1257
1258 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1259
1260 val = 0;
1261 if (!tg3_readphy(tp, MII_BMCR, &reg))
1262 val = reg << 16;
1263 if (!tg3_readphy(tp, MII_BMSR, &reg))
1264 val |= (reg & 0xffff);
1265 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1266
1267 val = 0;
1268 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1269 val = reg << 16;
1270 if (!tg3_readphy(tp, MII_LPA, &reg))
1271 val |= (reg & 0xffff);
1272 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1273
1274 val = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001275 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
Matt Carlson95e28692008-05-25 23:44:14 -07001276 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1277 val = reg << 16;
1278 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1279 val |= (reg & 0xffff);
1280 }
1281 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1282
1283 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1284 val = reg << 16;
1285 else
1286 val = 0;
1287 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1288
Matt Carlson4ba526c2008-08-15 14:10:04 -07001289 tg3_generate_fw_event(tp);
Matt Carlson95e28692008-05-25 23:44:14 -07001290}
1291
1292static void tg3_link_report(struct tg3 *tp)
1293{
1294 if (!netif_carrier_ok(tp->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001295 netif_info(tp, link, tp->dev, "Link is down\n");
Matt Carlson95e28692008-05-25 23:44:14 -07001296 tg3_ump_link_report(tp);
1297 } else if (netif_msg_link(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001298 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1299 (tp->link_config.active_speed == SPEED_1000 ?
1300 1000 :
1301 (tp->link_config.active_speed == SPEED_100 ?
1302 100 : 10)),
1303 (tp->link_config.active_duplex == DUPLEX_FULL ?
1304 "full" : "half"));
Matt Carlson95e28692008-05-25 23:44:14 -07001305
Joe Perches05dbe002010-02-17 19:44:19 +00001306 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1307 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1308 "on" : "off",
1309 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1310 "on" : "off");
Matt Carlson95e28692008-05-25 23:44:14 -07001311 tg3_ump_link_report(tp);
1312 }
1313}
1314
1315static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1316{
1317 u16 miireg;
1318
Steve Glendinninge18ce342008-12-16 02:00:00 -08001319 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001320 miireg = ADVERTISE_PAUSE_CAP;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001321 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001322 miireg = ADVERTISE_PAUSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001323 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001324 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1325 else
1326 miireg = 0;
1327
1328 return miireg;
1329}
1330
1331static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1332{
1333 u16 miireg;
1334
Steve Glendinninge18ce342008-12-16 02:00:00 -08001335 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001336 miireg = ADVERTISE_1000XPAUSE;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001337 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001338 miireg = ADVERTISE_1000XPSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001339 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001340 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1341 else
1342 miireg = 0;
1343
1344 return miireg;
1345}
1346
Matt Carlson95e28692008-05-25 23:44:14 -07001347static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1348{
1349 u8 cap = 0;
1350
1351 if (lcladv & ADVERTISE_1000XPAUSE) {
1352 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1353 if (rmtadv & LPA_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001354 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001355 else if (rmtadv & LPA_1000XPAUSE_ASYM)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001356 cap = FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001357 } else {
1358 if (rmtadv & LPA_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001359 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001360 }
1361 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1362 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
Steve Glendinninge18ce342008-12-16 02:00:00 -08001363 cap = FLOW_CTRL_TX;
Matt Carlson95e28692008-05-25 23:44:14 -07001364 }
1365
1366 return cap;
1367}
1368
Matt Carlsonf51f3562008-05-25 23:45:08 -07001369static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
Matt Carlson95e28692008-05-25 23:44:14 -07001370{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001371 u8 autoneg;
Matt Carlsonf51f3562008-05-25 23:45:08 -07001372 u8 flowctrl = 0;
Matt Carlson95e28692008-05-25 23:44:14 -07001373 u32 old_rx_mode = tp->rx_mode;
1374 u32 old_tx_mode = tp->tx_mode;
1375
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001376 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001377 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001378 else
1379 autoneg = tp->link_config.autoneg;
1380
1381 if (autoneg == AUTONEG_ENABLE &&
Matt Carlson95e28692008-05-25 23:44:14 -07001382 (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001383 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Matt Carlsonf51f3562008-05-25 23:45:08 -07001384 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
Matt Carlson95e28692008-05-25 23:44:14 -07001385 else
Steve Glendinningbc02ff92008-12-16 02:00:48 -08001386 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
Matt Carlsonf51f3562008-05-25 23:45:08 -07001387 } else
1388 flowctrl = tp->link_config.flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001389
Matt Carlsonf51f3562008-05-25 23:45:08 -07001390 tp->link_config.active_flowctrl = flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001391
Steve Glendinninge18ce342008-12-16 02:00:00 -08001392 if (flowctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001393 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1394 else
1395 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1396
Matt Carlsonf51f3562008-05-25 23:45:08 -07001397 if (old_rx_mode != tp->rx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001398 tw32_f(MAC_RX_MODE, tp->rx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001399
Steve Glendinninge18ce342008-12-16 02:00:00 -08001400 if (flowctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001401 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1402 else
1403 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1404
Matt Carlsonf51f3562008-05-25 23:45:08 -07001405 if (old_tx_mode != tp->tx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001406 tw32_f(MAC_TX_MODE, tp->tx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001407}
1408
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001409static void tg3_adjust_link(struct net_device *dev)
1410{
1411 u8 oldflowctrl, linkmesg = 0;
1412 u32 mac_mode, lcl_adv, rmt_adv;
1413 struct tg3 *tp = netdev_priv(dev);
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001414 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001415
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001416 spin_lock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001417
1418 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1419 MAC_MODE_HALF_DUPLEX);
1420
1421 oldflowctrl = tp->link_config.active_flowctrl;
1422
1423 if (phydev->link) {
1424 lcl_adv = 0;
1425 rmt_adv = 0;
1426
1427 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1428 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00001429 else if (phydev->speed == SPEED_1000 ||
1430 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001431 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00001432 else
1433 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001434
1435 if (phydev->duplex == DUPLEX_HALF)
1436 mac_mode |= MAC_MODE_HALF_DUPLEX;
1437 else {
1438 lcl_adv = tg3_advert_flowctrl_1000T(
1439 tp->link_config.flowctrl);
1440
1441 if (phydev->pause)
1442 rmt_adv = LPA_PAUSE_CAP;
1443 if (phydev->asym_pause)
1444 rmt_adv |= LPA_PAUSE_ASYM;
1445 }
1446
1447 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1448 } else
1449 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1450
1451 if (mac_mode != tp->mac_mode) {
1452 tp->mac_mode = mac_mode;
1453 tw32_f(MAC_MODE, tp->mac_mode);
1454 udelay(40);
1455 }
1456
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001457 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1458 if (phydev->speed == SPEED_10)
1459 tw32(MAC_MI_STAT,
1460 MAC_MI_STAT_10MBPS_MODE |
1461 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1462 else
1463 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1464 }
1465
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001466 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1467 tw32(MAC_TX_LENGTHS,
1468 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1469 (6 << TX_LENGTHS_IPG_SHIFT) |
1470 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1471 else
1472 tw32(MAC_TX_LENGTHS,
1473 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1474 (6 << TX_LENGTHS_IPG_SHIFT) |
1475 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1476
1477 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1478 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1479 phydev->speed != tp->link_config.active_speed ||
1480 phydev->duplex != tp->link_config.active_duplex ||
1481 oldflowctrl != tp->link_config.active_flowctrl)
Matt Carlsonc6cdf432010-04-05 10:19:26 +00001482 linkmesg = 1;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001483
1484 tp->link_config.active_speed = phydev->speed;
1485 tp->link_config.active_duplex = phydev->duplex;
1486
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001487 spin_unlock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001488
1489 if (linkmesg)
1490 tg3_link_report(tp);
1491}
1492
1493static int tg3_phy_init(struct tg3 *tp)
1494{
1495 struct phy_device *phydev;
1496
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001497 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001498 return 0;
1499
1500 /* Bring the PHY back to a known state. */
1501 tg3_bmcr_reset(tp);
1502
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001503 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001504
1505 /* Attach the MAC to the PHY. */
Kay Sieversfb28ad32008-11-10 13:55:14 -08001506 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
Matt Carlsona9daf362008-05-25 23:49:44 -07001507 phydev->dev_flags, phydev->interface);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001508 if (IS_ERR(phydev)) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001509 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001510 return PTR_ERR(phydev);
1511 }
1512
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001513 /* Mask with MAC supported features. */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001514 switch (phydev->interface) {
1515 case PHY_INTERFACE_MODE_GMII:
1516 case PHY_INTERFACE_MODE_RGMII:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001517 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Matt Carlson321d32a2008-11-21 17:22:19 -08001518 phydev->supported &= (PHY_GBIT_FEATURES |
1519 SUPPORTED_Pause |
1520 SUPPORTED_Asym_Pause);
1521 break;
1522 }
1523 /* fallthru */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001524 case PHY_INTERFACE_MODE_MII:
1525 phydev->supported &= (PHY_BASIC_FEATURES |
1526 SUPPORTED_Pause |
1527 SUPPORTED_Asym_Pause);
1528 break;
1529 default:
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001530 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001531 return -EINVAL;
1532 }
1533
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001534 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001535
1536 phydev->advertising = phydev->supported;
1537
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001538 return 0;
1539}
1540
1541static void tg3_phy_start(struct tg3 *tp)
1542{
1543 struct phy_device *phydev;
1544
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001545 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001546 return;
1547
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001548 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001549
Matt Carlson800960682010-08-02 11:26:06 +00001550 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1551 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001552 phydev->speed = tp->link_config.orig_speed;
1553 phydev->duplex = tp->link_config.orig_duplex;
1554 phydev->autoneg = tp->link_config.orig_autoneg;
1555 phydev->advertising = tp->link_config.orig_advertising;
1556 }
1557
1558 phy_start(phydev);
1559
1560 phy_start_aneg(phydev);
1561}
1562
1563static void tg3_phy_stop(struct tg3 *tp)
1564{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001565 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001566 return;
1567
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001568 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001569}
1570
1571static void tg3_phy_fini(struct tg3 *tp)
1572{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001573 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001574 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001575 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001576 }
1577}
1578
Matt Carlson52b02d02010-10-14 10:37:41 +00001579static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1580{
1581 int err;
1582
1583 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1584 if (!err)
1585 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1586
1587 return err;
1588}
1589
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00001590static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001591{
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00001592 int err;
1593
1594 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1595 if (!err)
1596 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1597
1598 return err;
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001599}
1600
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001601static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1602{
1603 u32 phytest;
1604
1605 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1606 u32 phy;
1607
1608 tg3_writephy(tp, MII_TG3_FET_TEST,
1609 phytest | MII_TG3_FET_SHADOW_EN);
1610 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1611 if (enable)
1612 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1613 else
1614 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1615 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1616 }
1617 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1618 }
1619}
1620
Matt Carlson6833c042008-11-21 17:18:59 -08001621static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1622{
1623 u32 reg;
1624
Matt Carlsonecf14102010-01-20 16:58:05 +00001625 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
Matt Carlsona50d0792010-06-05 17:24:37 +00001626 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1627 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001628 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
Matt Carlson6833c042008-11-21 17:18:59 -08001629 return;
1630
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001631 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001632 tg3_phy_fet_toggle_apd(tp, enable);
1633 return;
1634 }
1635
Matt Carlson6833c042008-11-21 17:18:59 -08001636 reg = MII_TG3_MISC_SHDW_WREN |
1637 MII_TG3_MISC_SHDW_SCR5_SEL |
1638 MII_TG3_MISC_SHDW_SCR5_LPED |
1639 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1640 MII_TG3_MISC_SHDW_SCR5_SDTL |
1641 MII_TG3_MISC_SHDW_SCR5_C125OE;
1642 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1643 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1644
1645 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1646
1647
1648 reg = MII_TG3_MISC_SHDW_WREN |
1649 MII_TG3_MISC_SHDW_APD_SEL |
1650 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1651 if (enable)
1652 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1653
1654 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1655}
1656
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001657static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1658{
1659 u32 phy;
1660
1661 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001662 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001663 return;
1664
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001665 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001666 u32 ephy;
1667
Matt Carlson535ef6e2009-08-25 10:09:36 +00001668 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1669 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1670
1671 tg3_writephy(tp, MII_TG3_FET_TEST,
1672 ephy | MII_TG3_FET_SHADOW_EN);
1673 if (!tg3_readphy(tp, reg, &phy)) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001674 if (enable)
Matt Carlson535ef6e2009-08-25 10:09:36 +00001675 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001676 else
Matt Carlson535ef6e2009-08-25 10:09:36 +00001677 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1678 tg3_writephy(tp, reg, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001679 }
Matt Carlson535ef6e2009-08-25 10:09:36 +00001680 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001681 }
1682 } else {
1683 phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
1684 MII_TG3_AUXCTL_SHDWSEL_MISC;
1685 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
1686 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
1687 if (enable)
1688 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1689 else
1690 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1691 phy |= MII_TG3_AUXCTL_MISC_WREN;
1692 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1693 }
1694 }
1695}
1696
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697static void tg3_phy_set_wirespeed(struct tg3 *tp)
1698{
1699 u32 val;
1700
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001701 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702 return;
1703
1704 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
1705 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
1706 tg3_writephy(tp, MII_TG3_AUX_CTRL,
1707 (val | (1 << 15) | (1 << 4)));
1708}
1709
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001710static void tg3_phy_apply_otp(struct tg3 *tp)
1711{
1712 u32 otp, phy;
1713
1714 if (!tp->phy_otp)
1715 return;
1716
1717 otp = tp->phy_otp;
1718
1719 /* Enable SM_DSP clock and tx 6dB coding. */
1720 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1721 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1722 MII_TG3_AUXCTL_ACTL_TX_6DB;
1723 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1724
1725 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1726 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1727 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1728
1729 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1730 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1731 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1732
1733 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1734 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1735 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1736
1737 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1738 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1739
1740 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1741 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1742
1743 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1744 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1745 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1746
1747 /* Turn off SM_DSP clock. */
1748 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1749 MII_TG3_AUXCTL_ACTL_TX_6DB;
1750 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1751}
1752
Matt Carlson52b02d02010-10-14 10:37:41 +00001753static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
1754{
1755 u32 val;
1756
1757 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
1758 return;
1759
1760 tp->setlpicnt = 0;
1761
1762 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
1763 current_link_up == 1 &&
Matt Carlsona6b68da2010-12-06 08:28:52 +00001764 tp->link_config.active_duplex == DUPLEX_FULL &&
1765 (tp->link_config.active_speed == SPEED_100 ||
1766 tp->link_config.active_speed == SPEED_1000)) {
Matt Carlson52b02d02010-10-14 10:37:41 +00001767 u32 eeectl;
1768
1769 if (tp->link_config.active_speed == SPEED_1000)
1770 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
1771 else
1772 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
1773
1774 tw32(TG3_CPMU_EEE_CTRL, eeectl);
1775
Matt Carlson3110f5f52010-12-06 08:28:50 +00001776 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
1777 TG3_CL45_D7_EEERES_STAT, &val);
Matt Carlson52b02d02010-10-14 10:37:41 +00001778
Matt Carlson21a00ab2011-01-25 15:58:55 +00001779 switch (val) {
1780 case TG3_CL45_D7_EEERES_STAT_LP_1000T:
1781 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
1782 case ASIC_REV_5717:
1783 case ASIC_REV_5719:
1784 case ASIC_REV_57765:
1785 /* Enable SM_DSP clock and tx 6dB coding. */
1786 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1787 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1788 MII_TG3_AUXCTL_ACTL_TX_6DB;
1789 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
1790
1791 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
1792
1793 /* Turn off SM_DSP clock. */
1794 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1795 MII_TG3_AUXCTL_ACTL_TX_6DB;
1796 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
1797 }
1798 /* Fallthrough */
1799 case TG3_CL45_D7_EEERES_STAT_LP_100TX:
Matt Carlson52b02d02010-10-14 10:37:41 +00001800 tp->setlpicnt = 2;
Matt Carlson21a00ab2011-01-25 15:58:55 +00001801 }
Matt Carlson52b02d02010-10-14 10:37:41 +00001802 }
1803
1804 if (!tp->setlpicnt) {
1805 val = tr32(TG3_CPMU_EEE_MODE);
1806 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
1807 }
1808}
1809
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810static int tg3_wait_macro_done(struct tg3 *tp)
1811{
1812 int limit = 100;
1813
1814 while (limit--) {
1815 u32 tmp32;
1816
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001817 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818 if ((tmp32 & 0x1000) == 0)
1819 break;
1820 }
1821 }
Roel Kluind4675b52009-02-12 16:33:27 -08001822 if (limit < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823 return -EBUSY;
1824
1825 return 0;
1826}
1827
1828static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1829{
1830 static const u32 test_pat[4][6] = {
1831 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1832 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1833 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1834 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1835 };
1836 int chan;
1837
1838 for (chan = 0; chan < 4; chan++) {
1839 int i;
1840
1841 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1842 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001843 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844
1845 for (i = 0; i < 6; i++)
1846 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1847 test_pat[chan][i]);
1848
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001849 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850 if (tg3_wait_macro_done(tp)) {
1851 *resetp = 1;
1852 return -EBUSY;
1853 }
1854
1855 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1856 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001857 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858 if (tg3_wait_macro_done(tp)) {
1859 *resetp = 1;
1860 return -EBUSY;
1861 }
1862
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001863 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864 if (tg3_wait_macro_done(tp)) {
1865 *resetp = 1;
1866 return -EBUSY;
1867 }
1868
1869 for (i = 0; i < 6; i += 2) {
1870 u32 low, high;
1871
1872 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1873 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1874 tg3_wait_macro_done(tp)) {
1875 *resetp = 1;
1876 return -EBUSY;
1877 }
1878 low &= 0x7fff;
1879 high &= 0x000f;
1880 if (low != test_pat[chan][i] ||
1881 high != test_pat[chan][i+1]) {
1882 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1883 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1884 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1885
1886 return -EBUSY;
1887 }
1888 }
1889 }
1890
1891 return 0;
1892}
1893
1894static int tg3_phy_reset_chanpat(struct tg3 *tp)
1895{
1896 int chan;
1897
1898 for (chan = 0; chan < 4; chan++) {
1899 int i;
1900
1901 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1902 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001903 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904 for (i = 0; i < 6; i++)
1905 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001906 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907 if (tg3_wait_macro_done(tp))
1908 return -EBUSY;
1909 }
1910
1911 return 0;
1912}
1913
1914static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1915{
1916 u32 reg32, phy9_orig;
1917 int retries, do_phy_reset, err;
1918
1919 retries = 10;
1920 do_phy_reset = 1;
1921 do {
1922 if (do_phy_reset) {
1923 err = tg3_bmcr_reset(tp);
1924 if (err)
1925 return err;
1926 do_phy_reset = 0;
1927 }
1928
1929 /* Disable transmitter and interrupt. */
1930 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1931 continue;
1932
1933 reg32 |= 0x3000;
1934 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1935
1936 /* Set full-duplex, 1000 mbps. */
1937 tg3_writephy(tp, MII_BMCR,
1938 BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
1939
1940 /* Set to master mode. */
1941 if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
1942 continue;
1943
1944 tg3_writephy(tp, MII_TG3_CTRL,
1945 (MII_TG3_CTRL_AS_MASTER |
1946 MII_TG3_CTRL_ENABLE_AS_MASTER));
1947
1948 /* Enable SM_DSP_CLOCK and 6dB. */
1949 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1950
1951 /* Block the PHY control access. */
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00001952 tg3_phydsp_write(tp, 0x8005, 0x0800);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953
1954 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
1955 if (!err)
1956 break;
1957 } while (--retries);
1958
1959 err = tg3_phy_reset_chanpat(tp);
1960 if (err)
1961 return err;
1962
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00001963 tg3_phydsp_write(tp, 0x8005, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964
1965 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001966 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967
1968 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1969 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
1970 /* Set Extended packet length bit for jumbo frames */
1971 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
Matt Carlson859a588792010-04-05 10:19:28 +00001972 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1974 }
1975
1976 tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
1977
1978 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
1979 reg32 &= ~0x3000;
1980 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1981 } else if (!err)
1982 err = -EBUSY;
1983
1984 return err;
1985}
1986
1987/* This will reset the tigon3 PHY if there is no valid
1988 * link unless the FORCE argument is non-zero.
1989 */
1990static int tg3_phy_reset(struct tg3 *tp)
1991{
Matt Carlsonf833c4c2010-09-15 09:00:01 +00001992 u32 val, cpmuctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993 int err;
1994
Michael Chan60189dd2006-12-17 17:08:07 -08001995 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08001996 val = tr32(GRC_MISC_CFG);
1997 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
1998 udelay(40);
1999 }
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002000 err = tg3_readphy(tp, MII_BMSR, &val);
2001 err |= tg3_readphy(tp, MII_BMSR, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002002 if (err != 0)
2003 return -EBUSY;
2004
Michael Chanc8e1e822006-04-29 18:55:17 -07002005 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2006 netif_carrier_off(tp->dev);
2007 tg3_link_report(tp);
2008 }
2009
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2011 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2012 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2013 err = tg3_phy_reset_5703_4_5(tp);
2014 if (err)
2015 return err;
2016 goto out;
2017 }
2018
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002019 cpmuctrl = 0;
2020 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2021 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2022 cpmuctrl = tr32(TG3_CPMU_CTRL);
2023 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2024 tw32(TG3_CPMU_CTRL,
2025 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2026 }
2027
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028 err = tg3_bmcr_reset(tp);
2029 if (err)
2030 return err;
2031
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002032 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002033 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2034 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002035
2036 tw32(TG3_CPMU_CTRL, cpmuctrl);
2037 }
2038
Matt Carlsonbcb37f62008-11-03 16:52:09 -08002039 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2040 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002041 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2042 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2043 CPMU_LSPD_1000MB_MACCLK_12_5) {
2044 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2045 udelay(40);
2046 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2047 }
2048 }
2049
Matt Carlsona50d0792010-06-05 17:24:37 +00002050 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2051 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002052 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
Matt Carlsonecf14102010-01-20 16:58:05 +00002053 return 0;
2054
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002055 tg3_phy_apply_otp(tp);
2056
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002057 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -08002058 tg3_phy_toggle_apd(tp, true);
2059 else
2060 tg3_phy_toggle_apd(tp, false);
2061
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062out:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002063 if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002065 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2066 tg3_phydsp_write(tp, 0x000a, 0x0323);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2068 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002069 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002070 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2071 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002072 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002073 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002075 tg3_phydsp_write(tp, 0x000a, 0x310b);
2076 tg3_phydsp_write(tp, 0x201f, 0x9506);
2077 tg3_phydsp_write(tp, 0x401f, 0x14e2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002079 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
Michael Chanc424cb22006-04-29 18:56:34 -07002080 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
2081 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002082 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
Michael Chanc1d2a192007-01-08 19:57:20 -08002083 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2084 tg3_writephy(tp, MII_TG3_TEST1,
2085 MII_TG3_TEST1_TRIM_EN | 0x4);
2086 } else
2087 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
Michael Chanc424cb22006-04-29 18:56:34 -07002088 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2089 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090 /* Set Extended packet length bit (bit 14) on all chips that */
2091 /* support jumbo frames */
Matt Carlson79eb6902010-02-17 15:17:03 +00002092 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093 /* Cannot do read-modify-write on 5401 */
2094 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
Matt Carlson8f666b02009-08-28 13:58:24 +00002095 } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096 /* Set bit 14 with read-modify-write to preserve other bits */
2097 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002098 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
2099 tg3_writephy(tp, MII_TG3_AUX_CTRL, val | 0x4000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100 }
2101
2102 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2103 * jumbo frames transmission.
2104 */
Matt Carlson8f666b02009-08-28 13:58:24 +00002105 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002106 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +00002107 tg3_writephy(tp, MII_TG3_EXT_CTRL,
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002108 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109 }
2110
Michael Chan715116a2006-09-27 16:09:25 -07002111 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan715116a2006-09-27 16:09:25 -07002112 /* adjust output voltage */
Matt Carlson535ef6e2009-08-25 10:09:36 +00002113 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
Michael Chan715116a2006-09-27 16:09:25 -07002114 }
2115
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002116 tg3_phy_toggle_automdix(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117 tg3_phy_set_wirespeed(tp);
2118 return 0;
2119}
2120
2121static void tg3_frob_aux_power(struct tg3 *tp)
2122{
2123 struct tg3 *tp_peer = tp;
2124
Matt Carlson334355a2010-01-20 16:58:10 +00002125 /* The GPIOs do something completely different on 57765. */
2126 if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
Matt Carlsona50d0792010-06-05 17:24:37 +00002127 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
Matt Carlson334355a2010-01-20 16:58:10 +00002128 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129 return;
2130
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00002131 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2132 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
2133 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002134 struct net_device *dev_peer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002136 dev_peer = pci_get_drvdata(tp->pdev_peer);
Michael Chanbc1c7562006-03-20 17:48:03 -08002137 /* remove_one() may have been run on the peer. */
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002138 if (!dev_peer)
Michael Chanbc1c7562006-03-20 17:48:03 -08002139 tp_peer = tp;
2140 else
2141 tp_peer = netdev_priv(dev_peer);
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002142 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143
2144 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
Michael Chan6921d202005-12-13 21:15:53 -08002145 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
2146 (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
2147 (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002148 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2149 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
Michael Chanb401e9e2005-12-19 16:27:04 -08002150 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2151 (GRC_LCLCTRL_GPIO_OE0 |
2152 GRC_LCLCTRL_GPIO_OE1 |
2153 GRC_LCLCTRL_GPIO_OE2 |
2154 GRC_LCLCTRL_GPIO_OUTPUT0 |
2155 GRC_LCLCTRL_GPIO_OUTPUT1),
2156 100);
Matt Carlson8d519ab2009-04-20 06:58:01 +00002157 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2158 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
Matt Carlson5f0c4a32008-06-09 15:41:12 -07002159 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2160 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2161 GRC_LCLCTRL_GPIO_OE1 |
2162 GRC_LCLCTRL_GPIO_OE2 |
2163 GRC_LCLCTRL_GPIO_OUTPUT0 |
2164 GRC_LCLCTRL_GPIO_OUTPUT1 |
2165 tp->grc_local_ctrl;
2166 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2167
2168 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2169 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2170
2171 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2172 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173 } else {
2174 u32 no_gpio2;
Michael Chandc56b7d2005-12-19 16:26:28 -08002175 u32 grc_local_ctrl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176
2177 if (tp_peer != tp &&
2178 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2179 return;
2180
Michael Chandc56b7d2005-12-19 16:26:28 -08002181 /* Workaround to prevent overdrawing Amps. */
2182 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2183 ASIC_REV_5714) {
2184 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
Michael Chanb401e9e2005-12-19 16:27:04 -08002185 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2186 grc_local_ctrl, 100);
Michael Chandc56b7d2005-12-19 16:26:28 -08002187 }
2188
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189 /* On 5753 and variants, GPIO2 cannot be used. */
2190 no_gpio2 = tp->nic_sram_data_cfg &
2191 NIC_SRAM_DATA_CFG_NO_GPIO2;
2192
Michael Chandc56b7d2005-12-19 16:26:28 -08002193 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
Linus Torvalds1da177e2005-04-16 15:20:36 -07002194 GRC_LCLCTRL_GPIO_OE1 |
2195 GRC_LCLCTRL_GPIO_OE2 |
2196 GRC_LCLCTRL_GPIO_OUTPUT1 |
2197 GRC_LCLCTRL_GPIO_OUTPUT2;
2198 if (no_gpio2) {
2199 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2200 GRC_LCLCTRL_GPIO_OUTPUT2);
2201 }
Michael Chanb401e9e2005-12-19 16:27:04 -08002202 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2203 grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204
2205 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2206
Michael Chanb401e9e2005-12-19 16:27:04 -08002207 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2208 grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209
2210 if (!no_gpio2) {
2211 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
Michael Chanb401e9e2005-12-19 16:27:04 -08002212 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2213 grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214 }
2215 }
2216 } else {
2217 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
2218 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
2219 if (tp_peer != tp &&
2220 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2221 return;
2222
Michael Chanb401e9e2005-12-19 16:27:04 -08002223 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2224 (GRC_LCLCTRL_GPIO_OE1 |
2225 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226
Michael Chanb401e9e2005-12-19 16:27:04 -08002227 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2228 GRC_LCLCTRL_GPIO_OE1, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229
Michael Chanb401e9e2005-12-19 16:27:04 -08002230 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2231 (GRC_LCLCTRL_GPIO_OE1 |
2232 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233 }
2234 }
2235}
2236
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002237static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2238{
2239 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2240 return 1;
Matt Carlson79eb6902010-02-17 15:17:03 +00002241 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002242 if (speed != SPEED_10)
2243 return 1;
2244 } else if (speed == SPEED_10)
2245 return 1;
2246
2247 return 0;
2248}
2249
Linus Torvalds1da177e2005-04-16 15:20:36 -07002250static int tg3_setup_phy(struct tg3 *, int);
2251
2252#define RESET_KIND_SHUTDOWN 0
2253#define RESET_KIND_INIT 1
2254#define RESET_KIND_SUSPEND 2
2255
2256static void tg3_write_sig_post_reset(struct tg3 *, int);
2257static int tg3_halt_cpu(struct tg3 *, u32);
2258
Matt Carlson0a459aa2008-11-03 16:54:15 -08002259static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
Michael Chan15c3b692006-03-22 01:06:52 -08002260{
Matt Carlsonce057f02007-11-12 21:08:03 -08002261 u32 val;
2262
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002263 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Michael Chan51297242007-02-13 12:17:57 -08002264 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2265 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2266 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2267
2268 sg_dig_ctrl |=
2269 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2270 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2271 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2272 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002273 return;
Michael Chan51297242007-02-13 12:17:57 -08002274 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002275
Michael Chan60189dd2006-12-17 17:08:07 -08002276 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08002277 tg3_bmcr_reset(tp);
2278 val = tr32(GRC_MISC_CFG);
2279 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2280 udelay(40);
2281 return;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002282 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson0e5f7842009-11-02 14:26:38 +00002283 u32 phytest;
2284 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2285 u32 phy;
2286
2287 tg3_writephy(tp, MII_ADVERTISE, 0);
2288 tg3_writephy(tp, MII_BMCR,
2289 BMCR_ANENABLE | BMCR_ANRESTART);
2290
2291 tg3_writephy(tp, MII_TG3_FET_TEST,
2292 phytest | MII_TG3_FET_SHADOW_EN);
2293 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2294 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2295 tg3_writephy(tp,
2296 MII_TG3_FET_SHDW_AUXMODE4,
2297 phy);
2298 }
2299 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2300 }
2301 return;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002302 } else if (do_low_power) {
Michael Chan715116a2006-09-27 16:09:25 -07002303 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2304 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
Matt Carlson0a459aa2008-11-03 16:54:15 -08002305
2306 tg3_writephy(tp, MII_TG3_AUX_CTRL,
2307 MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
2308 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2309 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2310 MII_TG3_AUXCTL_PCTL_VREG_11V);
Michael Chan715116a2006-09-27 16:09:25 -07002311 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002312
Michael Chan15c3b692006-03-22 01:06:52 -08002313 /* The PHY should not be powered down on some chips because
2314 * of bugs.
2315 */
2316 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2317 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2318 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002319 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
Michael Chan15c3b692006-03-22 01:06:52 -08002320 return;
Matt Carlsonce057f02007-11-12 21:08:03 -08002321
Matt Carlsonbcb37f62008-11-03 16:52:09 -08002322 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2323 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002324 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2325 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2326 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2327 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2328 }
2329
Michael Chan15c3b692006-03-22 01:06:52 -08002330 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2331}
2332
Matt Carlson3f007892008-11-03 16:51:36 -08002333/* tp->lock is held. */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002334static int tg3_nvram_lock(struct tg3 *tp)
2335{
2336 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2337 int i;
2338
2339 if (tp->nvram_lock_cnt == 0) {
2340 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2341 for (i = 0; i < 8000; i++) {
2342 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2343 break;
2344 udelay(20);
2345 }
2346 if (i == 8000) {
2347 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2348 return -ENODEV;
2349 }
2350 }
2351 tp->nvram_lock_cnt++;
2352 }
2353 return 0;
2354}
2355
2356/* tp->lock is held. */
2357static void tg3_nvram_unlock(struct tg3 *tp)
2358{
2359 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2360 if (tp->nvram_lock_cnt > 0)
2361 tp->nvram_lock_cnt--;
2362 if (tp->nvram_lock_cnt == 0)
2363 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2364 }
2365}
2366
2367/* tp->lock is held. */
2368static void tg3_enable_nvram_access(struct tg3 *tp)
2369{
2370 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
Matt Carlsonf66a29b2009-11-13 13:03:36 +00002371 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002372 u32 nvaccess = tr32(NVRAM_ACCESS);
2373
2374 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2375 }
2376}
2377
2378/* tp->lock is held. */
2379static void tg3_disable_nvram_access(struct tg3 *tp)
2380{
2381 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
Matt Carlsonf66a29b2009-11-13 13:03:36 +00002382 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002383 u32 nvaccess = tr32(NVRAM_ACCESS);
2384
2385 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2386 }
2387}
2388
2389static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2390 u32 offset, u32 *val)
2391{
2392 u32 tmp;
2393 int i;
2394
2395 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2396 return -EINVAL;
2397
2398 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2399 EEPROM_ADDR_DEVID_MASK |
2400 EEPROM_ADDR_READ);
2401 tw32(GRC_EEPROM_ADDR,
2402 tmp |
2403 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2404 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2405 EEPROM_ADDR_ADDR_MASK) |
2406 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2407
2408 for (i = 0; i < 1000; i++) {
2409 tmp = tr32(GRC_EEPROM_ADDR);
2410
2411 if (tmp & EEPROM_ADDR_COMPLETE)
2412 break;
2413 msleep(1);
2414 }
2415 if (!(tmp & EEPROM_ADDR_COMPLETE))
2416 return -EBUSY;
2417
Matt Carlson62cedd12009-04-20 14:52:29 -07002418 tmp = tr32(GRC_EEPROM_DATA);
2419
2420 /*
2421 * The data will always be opposite the native endian
2422 * format. Perform a blind byteswap to compensate.
2423 */
2424 *val = swab32(tmp);
2425
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002426 return 0;
2427}
2428
2429#define NVRAM_CMD_TIMEOUT 10000
2430
2431static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2432{
2433 int i;
2434
2435 tw32(NVRAM_CMD, nvram_cmd);
2436 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2437 udelay(10);
2438 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2439 udelay(10);
2440 break;
2441 }
2442 }
2443
2444 if (i == NVRAM_CMD_TIMEOUT)
2445 return -EBUSY;
2446
2447 return 0;
2448}
2449
2450static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2451{
2452 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2453 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2454 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2455 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2456 (tp->nvram_jedecnum == JEDEC_ATMEL))
2457
2458 addr = ((addr / tp->nvram_pagesize) <<
2459 ATMEL_AT45DB0X1B_PAGE_POS) +
2460 (addr % tp->nvram_pagesize);
2461
2462 return addr;
2463}
2464
2465static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2466{
2467 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2468 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2469 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2470 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2471 (tp->nvram_jedecnum == JEDEC_ATMEL))
2472
2473 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2474 tp->nvram_pagesize) +
2475 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2476
2477 return addr;
2478}
2479
Matt Carlsone4f34112009-02-25 14:25:00 +00002480/* NOTE: Data read in from NVRAM is byteswapped according to
2481 * the byteswapping settings for all other register accesses.
2482 * tg3 devices are BE devices, so on a BE machine, the data
2483 * returned will be exactly as it is seen in NVRAM. On a LE
2484 * machine, the 32-bit value will be byteswapped.
2485 */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002486static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2487{
2488 int ret;
2489
2490 if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
2491 return tg3_nvram_read_using_eeprom(tp, offset, val);
2492
2493 offset = tg3_nvram_phys_addr(tp, offset);
2494
2495 if (offset > NVRAM_ADDR_MSK)
2496 return -EINVAL;
2497
2498 ret = tg3_nvram_lock(tp);
2499 if (ret)
2500 return ret;
2501
2502 tg3_enable_nvram_access(tp);
2503
2504 tw32(NVRAM_ADDR, offset);
2505 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2506 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2507
2508 if (ret == 0)
Matt Carlsone4f34112009-02-25 14:25:00 +00002509 *val = tr32(NVRAM_RDDATA);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002510
2511 tg3_disable_nvram_access(tp);
2512
2513 tg3_nvram_unlock(tp);
2514
2515 return ret;
2516}
2517
Matt Carlsona9dc5292009-02-25 14:25:30 +00002518/* Ensures NVRAM data is in bytestream format. */
2519static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002520{
2521 u32 v;
Matt Carlsona9dc5292009-02-25 14:25:30 +00002522 int res = tg3_nvram_read(tp, offset, &v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002523 if (!res)
Matt Carlsona9dc5292009-02-25 14:25:30 +00002524 *val = cpu_to_be32(v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002525 return res;
2526}
2527
2528/* tp->lock is held. */
Matt Carlson3f007892008-11-03 16:51:36 -08002529static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2530{
2531 u32 addr_high, addr_low;
2532 int i;
2533
2534 addr_high = ((tp->dev->dev_addr[0] << 8) |
2535 tp->dev->dev_addr[1]);
2536 addr_low = ((tp->dev->dev_addr[2] << 24) |
2537 (tp->dev->dev_addr[3] << 16) |
2538 (tp->dev->dev_addr[4] << 8) |
2539 (tp->dev->dev_addr[5] << 0));
2540 for (i = 0; i < 4; i++) {
2541 if (i == 1 && skip_mac_1)
2542 continue;
2543 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2544 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2545 }
2546
2547 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2548 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2549 for (i = 0; i < 12; i++) {
2550 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2551 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2552 }
2553 }
2554
2555 addr_high = (tp->dev->dev_addr[0] +
2556 tp->dev->dev_addr[1] +
2557 tp->dev->dev_addr[2] +
2558 tp->dev->dev_addr[3] +
2559 tp->dev->dev_addr[4] +
2560 tp->dev->dev_addr[5]) &
2561 TX_BACKOFF_SEED_MASK;
2562 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2563}
2564
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002565static void tg3_enable_register_access(struct tg3 *tp)
2566{
2567 /*
2568 * Make sure register accesses (indirect or otherwise) will function
2569 * correctly.
2570 */
2571 pci_write_config_dword(tp->pdev,
2572 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
2573}
2574
2575static int tg3_power_up(struct tg3 *tp)
2576{
2577 tg3_enable_register_access(tp);
2578
2579 pci_set_power_state(tp->pdev, PCI_D0);
2580
2581 /* Switch out of Vaux if it is a NIC */
2582 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
2583 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
2584
2585 return 0;
2586}
2587
2588static int tg3_power_down_prepare(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002589{
2590 u32 misc_host_ctrl;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002591 bool device_should_wake, do_low_power;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002592
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002593 tg3_enable_register_access(tp);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002594
2595 /* Restore the CLKREQ setting. */
2596 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
2597 u16 lnkctl;
2598
2599 pci_read_config_word(tp->pdev,
2600 tp->pcie_cap + PCI_EXP_LNKCTL,
2601 &lnkctl);
2602 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2603 pci_write_config_word(tp->pdev,
2604 tp->pcie_cap + PCI_EXP_LNKCTL,
2605 lnkctl);
2606 }
2607
Linus Torvalds1da177e2005-04-16 15:20:36 -07002608 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2609 tw32(TG3PCI_MISC_HOST_CTRL,
2610 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2611
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002612 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002613 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2614
Matt Carlsondd477002008-05-25 23:45:58 -07002615 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
Matt Carlson0a459aa2008-11-03 16:54:15 -08002616 do_low_power = false;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002617 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
Matt Carlson800960682010-08-02 11:26:06 +00002618 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002619 struct phy_device *phydev;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002620 u32 phyid, advertising;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002621
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00002622 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002623
Matt Carlson800960682010-08-02 11:26:06 +00002624 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002625
2626 tp->link_config.orig_speed = phydev->speed;
2627 tp->link_config.orig_duplex = phydev->duplex;
2628 tp->link_config.orig_autoneg = phydev->autoneg;
2629 tp->link_config.orig_advertising = phydev->advertising;
2630
2631 advertising = ADVERTISED_TP |
2632 ADVERTISED_Pause |
2633 ADVERTISED_Autoneg |
2634 ADVERTISED_10baseT_Half;
2635
2636 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002637 device_should_wake) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002638 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2639 advertising |=
2640 ADVERTISED_100baseT_Half |
2641 ADVERTISED_100baseT_Full |
2642 ADVERTISED_10baseT_Full;
2643 else
2644 advertising |= ADVERTISED_10baseT_Full;
2645 }
2646
2647 phydev->advertising = advertising;
2648
2649 phy_start_aneg(phydev);
Matt Carlson0a459aa2008-11-03 16:54:15 -08002650
2651 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
Matt Carlson6a443a02010-02-17 15:17:04 +00002652 if (phyid != PHY_ID_BCMAC131) {
2653 phyid &= PHY_BCM_OUI_MASK;
2654 if (phyid == PHY_BCM_OUI_1 ||
2655 phyid == PHY_BCM_OUI_2 ||
2656 phyid == PHY_BCM_OUI_3)
Matt Carlson0a459aa2008-11-03 16:54:15 -08002657 do_low_power = true;
2658 }
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002659 }
Matt Carlsondd477002008-05-25 23:45:58 -07002660 } else {
Matt Carlson20232762008-12-21 20:18:56 -08002661 do_low_power = true;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002662
Matt Carlson800960682010-08-02 11:26:06 +00002663 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
2664 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsondd477002008-05-25 23:45:58 -07002665 tp->link_config.orig_speed = tp->link_config.speed;
2666 tp->link_config.orig_duplex = tp->link_config.duplex;
2667 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2668 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002669
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002670 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
Matt Carlsondd477002008-05-25 23:45:58 -07002671 tp->link_config.speed = SPEED_10;
2672 tp->link_config.duplex = DUPLEX_HALF;
2673 tp->link_config.autoneg = AUTONEG_ENABLE;
2674 tg3_setup_phy(tp, 0);
2675 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002676 }
2677
Michael Chanb5d37722006-09-27 16:06:21 -07002678 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2679 u32 val;
2680
2681 val = tr32(GRC_VCPU_EXT_CTRL);
2682 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
2683 } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
Michael Chan6921d202005-12-13 21:15:53 -08002684 int i;
2685 u32 val;
2686
2687 for (i = 0; i < 200; i++) {
2688 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2689 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2690 break;
2691 msleep(1);
2692 }
2693 }
Gary Zambranoa85feb82007-05-05 11:52:19 -07002694 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
2695 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2696 WOL_DRV_STATE_SHUTDOWN |
2697 WOL_DRV_WOL |
2698 WOL_SET_MAGIC_PKT);
Michael Chan6921d202005-12-13 21:15:53 -08002699
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002700 if (device_should_wake) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002701 u32 mac_mode;
2702
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002703 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Matt Carlson0a459aa2008-11-03 16:54:15 -08002704 if (do_low_power) {
Matt Carlsondd477002008-05-25 23:45:58 -07002705 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
2706 udelay(40);
2707 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002708
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002709 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan3f7045c2006-09-27 16:02:29 -07002710 mac_mode = MAC_MODE_PORT_MODE_GMII;
2711 else
2712 mac_mode = MAC_MODE_PORT_MODE_MII;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002713
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002714 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2715 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2716 ASIC_REV_5700) {
2717 u32 speed = (tp->tg3_flags &
2718 TG3_FLAG_WOL_SPEED_100MB) ?
2719 SPEED_100 : SPEED_10;
2720 if (tg3_5700_link_polarity(tp, speed))
2721 mac_mode |= MAC_MODE_LINK_POLARITY;
2722 else
2723 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2724 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002725 } else {
2726 mac_mode = MAC_MODE_PORT_MODE_TBI;
2727 }
2728
John W. Linvillecbf46852005-04-21 17:01:29 -07002729 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002730 tw32(MAC_LED_CTRL, tp->led_ctrl);
2731
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002732 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
2733 if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
2734 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
2735 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
2736 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
2737 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002738
Matt Carlsond2394e6b2010-11-24 08:31:47 +00002739 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
2740 mac_mode |= MAC_MODE_APE_TX_EN |
2741 MAC_MODE_APE_RX_EN |
2742 MAC_MODE_TDE_ENABLE;
Matt Carlson3bda1252008-08-15 14:08:22 -07002743
Linus Torvalds1da177e2005-04-16 15:20:36 -07002744 tw32_f(MAC_MODE, mac_mode);
2745 udelay(100);
2746
2747 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2748 udelay(10);
2749 }
2750
2751 if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
2752 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2753 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2754 u32 base_val;
2755
2756 base_val = tp->pci_clock_ctrl;
2757 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2758 CLOCK_CTRL_TXCLK_DISABLE);
2759
Michael Chanb401e9e2005-12-19 16:27:04 -08002760 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2761 CLOCK_CTRL_PWRDOWN_PLL133, 40);
Michael Chand7b0a852007-02-13 12:17:38 -08002762 } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
Matt Carlson795d01c2007-10-07 23:28:17 -07002763 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
Michael Chand7b0a852007-02-13 12:17:38 -08002764 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
Michael Chan4cf78e42005-07-25 12:29:19 -07002765 /* do nothing */
Michael Chan85e94ce2005-04-21 17:05:28 -07002766 } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07002767 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
2768 u32 newbits1, newbits2;
2769
2770 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2771 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2772 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2773 CLOCK_CTRL_TXCLK_DISABLE |
2774 CLOCK_CTRL_ALTCLK);
2775 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2776 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
2777 newbits1 = CLOCK_CTRL_625_CORE;
2778 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2779 } else {
2780 newbits1 = CLOCK_CTRL_ALTCLK;
2781 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2782 }
2783
Michael Chanb401e9e2005-12-19 16:27:04 -08002784 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2785 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002786
Michael Chanb401e9e2005-12-19 16:27:04 -08002787 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2788 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002789
2790 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
2791 u32 newbits3;
2792
2793 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2794 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2795 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2796 CLOCK_CTRL_TXCLK_DISABLE |
2797 CLOCK_CTRL_44MHZ_CORE);
2798 } else {
2799 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2800 }
2801
Michael Chanb401e9e2005-12-19 16:27:04 -08002802 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2803 tp->pci_clock_ctrl | newbits3, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002804 }
2805 }
2806
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002807 if (!(device_should_wake) &&
Matt Carlson22435842008-11-21 17:21:13 -08002808 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
Matt Carlson0a459aa2008-11-03 16:54:15 -08002809 tg3_power_down_phy(tp, do_low_power);
Michael Chan6921d202005-12-13 21:15:53 -08002810
Linus Torvalds1da177e2005-04-16 15:20:36 -07002811 tg3_frob_aux_power(tp);
2812
2813 /* Workaround for unstable PLL clock */
2814 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
2815 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
2816 u32 val = tr32(0x7d00);
2817
2818 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2819 tw32(0x7d00, val);
Michael Chan6921d202005-12-13 21:15:53 -08002820 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
Michael Chanec41c7d2006-01-17 02:40:55 -08002821 int err;
2822
2823 err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002824 tg3_halt_cpu(tp, RX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -08002825 if (!err)
2826 tg3_nvram_unlock(tp);
Michael Chan6921d202005-12-13 21:15:53 -08002827 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002828 }
2829
Michael Chanbbadf502006-04-06 21:46:34 -07002830 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
2831
Linus Torvalds1da177e2005-04-16 15:20:36 -07002832 return 0;
2833}
2834
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002835static void tg3_power_down(struct tg3 *tp)
2836{
2837 tg3_power_down_prepare(tp);
2838
2839 pci_wake_from_d3(tp->pdev, tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2840 pci_set_power_state(tp->pdev, PCI_D3hot);
2841}
2842
Linus Torvalds1da177e2005-04-16 15:20:36 -07002843static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
2844{
2845 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
2846 case MII_TG3_AUX_STAT_10HALF:
2847 *speed = SPEED_10;
2848 *duplex = DUPLEX_HALF;
2849 break;
2850
2851 case MII_TG3_AUX_STAT_10FULL:
2852 *speed = SPEED_10;
2853 *duplex = DUPLEX_FULL;
2854 break;
2855
2856 case MII_TG3_AUX_STAT_100HALF:
2857 *speed = SPEED_100;
2858 *duplex = DUPLEX_HALF;
2859 break;
2860
2861 case MII_TG3_AUX_STAT_100FULL:
2862 *speed = SPEED_100;
2863 *duplex = DUPLEX_FULL;
2864 break;
2865
2866 case MII_TG3_AUX_STAT_1000HALF:
2867 *speed = SPEED_1000;
2868 *duplex = DUPLEX_HALF;
2869 break;
2870
2871 case MII_TG3_AUX_STAT_1000FULL:
2872 *speed = SPEED_1000;
2873 *duplex = DUPLEX_FULL;
2874 break;
2875
2876 default:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002877 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Michael Chan715116a2006-09-27 16:09:25 -07002878 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
2879 SPEED_10;
2880 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
2881 DUPLEX_HALF;
2882 break;
2883 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002884 *speed = SPEED_INVALID;
2885 *duplex = DUPLEX_INVALID;
2886 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07002887 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002888}
2889
2890static void tg3_phy_copper_begin(struct tg3 *tp)
2891{
2892 u32 new_adv;
2893 int i;
2894
Matt Carlson800960682010-08-02 11:26:06 +00002895 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002896 /* Entering low power mode. Disable gigabit and
2897 * 100baseT advertisements.
2898 */
2899 tg3_writephy(tp, MII_TG3_CTRL, 0);
2900
2901 new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
2902 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
2903 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2904 new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
2905
2906 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2907 } else if (tp->link_config.speed == SPEED_INVALID) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002908 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002909 tp->link_config.advertising &=
2910 ~(ADVERTISED_1000baseT_Half |
2911 ADVERTISED_1000baseT_Full);
2912
Matt Carlsonba4d07a2007-12-20 20:08:00 -08002913 new_adv = ADVERTISE_CSMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002914 if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
2915 new_adv |= ADVERTISE_10HALF;
2916 if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
2917 new_adv |= ADVERTISE_10FULL;
2918 if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
2919 new_adv |= ADVERTISE_100HALF;
2920 if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
2921 new_adv |= ADVERTISE_100FULL;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08002922
2923 new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2924
Linus Torvalds1da177e2005-04-16 15:20:36 -07002925 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2926
2927 if (tp->link_config.advertising &
2928 (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
2929 new_adv = 0;
2930 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
2931 new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
2932 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
2933 new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002934 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07002935 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2936 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
2937 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2938 MII_TG3_CTRL_ENABLE_AS_MASTER);
2939 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
2940 } else {
2941 tg3_writephy(tp, MII_TG3_CTRL, 0);
2942 }
2943 } else {
Matt Carlsonba4d07a2007-12-20 20:08:00 -08002944 new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2945 new_adv |= ADVERTISE_CSMA;
2946
Linus Torvalds1da177e2005-04-16 15:20:36 -07002947 /* Asking for a specific link mode. */
2948 if (tp->link_config.speed == SPEED_1000) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002949 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2950
2951 if (tp->link_config.duplex == DUPLEX_FULL)
2952 new_adv = MII_TG3_CTRL_ADV_1000_FULL;
2953 else
2954 new_adv = MII_TG3_CTRL_ADV_1000_HALF;
2955 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2956 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
2957 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2958 MII_TG3_CTRL_ENABLE_AS_MASTER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002959 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002960 if (tp->link_config.speed == SPEED_100) {
2961 if (tp->link_config.duplex == DUPLEX_FULL)
2962 new_adv |= ADVERTISE_100FULL;
2963 else
2964 new_adv |= ADVERTISE_100HALF;
2965 } else {
2966 if (tp->link_config.duplex == DUPLEX_FULL)
2967 new_adv |= ADVERTISE_10FULL;
2968 else
2969 new_adv |= ADVERTISE_10HALF;
2970 }
2971 tg3_writephy(tp, MII_ADVERTISE, new_adv);
Matt Carlsonba4d07a2007-12-20 20:08:00 -08002972
2973 new_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002974 }
Matt Carlsonba4d07a2007-12-20 20:08:00 -08002975
2976 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002977 }
2978
Matt Carlson52b02d02010-10-14 10:37:41 +00002979 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
Matt Carlsona6b68da2010-12-06 08:28:52 +00002980 u32 val;
Matt Carlson52b02d02010-10-14 10:37:41 +00002981
2982 tw32(TG3_CPMU_EEE_MODE,
2983 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2984
2985 /* Enable SM_DSP clock and tx 6dB coding. */
2986 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
2987 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
2988 MII_TG3_AUXCTL_ACTL_TX_6DB;
2989 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
2990
Matt Carlson21a00ab2011-01-25 15:58:55 +00002991 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
2992 case ASIC_REV_5717:
2993 case ASIC_REV_57765:
2994 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
2995 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
2996 MII_TG3_DSP_CH34TP2_HIBW01);
2997 /* Fall through */
2998 case ASIC_REV_5719:
2999 val = MII_TG3_DSP_TAP26_ALNOKO |
3000 MII_TG3_DSP_TAP26_RMRXSTO |
3001 MII_TG3_DSP_TAP26_OPCSINPT;
3002 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
3003 }
Matt Carlson52b02d02010-10-14 10:37:41 +00003004
Matt Carlsona6b68da2010-12-06 08:28:52 +00003005 val = 0;
Matt Carlson52b02d02010-10-14 10:37:41 +00003006 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3007 /* Advertise 100-BaseTX EEE ability */
3008 if (tp->link_config.advertising &
Matt Carlson3110f5f52010-12-06 08:28:50 +00003009 ADVERTISED_100baseT_Full)
3010 val |= MDIO_AN_EEE_ADV_100TX;
Matt Carlson52b02d02010-10-14 10:37:41 +00003011 /* Advertise 1000-BaseT EEE ability */
3012 if (tp->link_config.advertising &
Matt Carlson3110f5f52010-12-06 08:28:50 +00003013 ADVERTISED_1000baseT_Full)
3014 val |= MDIO_AN_EEE_ADV_1000T;
Matt Carlson52b02d02010-10-14 10:37:41 +00003015 }
Matt Carlson3110f5f52010-12-06 08:28:50 +00003016 tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
Matt Carlson52b02d02010-10-14 10:37:41 +00003017
3018 /* Turn off SM_DSP clock. */
3019 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
3020 MII_TG3_AUXCTL_ACTL_TX_6DB;
3021 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3022 }
3023
Linus Torvalds1da177e2005-04-16 15:20:36 -07003024 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3025 tp->link_config.speed != SPEED_INVALID) {
3026 u32 bmcr, orig_bmcr;
3027
3028 tp->link_config.active_speed = tp->link_config.speed;
3029 tp->link_config.active_duplex = tp->link_config.duplex;
3030
3031 bmcr = 0;
3032 switch (tp->link_config.speed) {
3033 default:
3034 case SPEED_10:
3035 break;
3036
3037 case SPEED_100:
3038 bmcr |= BMCR_SPEED100;
3039 break;
3040
3041 case SPEED_1000:
3042 bmcr |= TG3_BMCR_SPEED1000;
3043 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003044 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003045
3046 if (tp->link_config.duplex == DUPLEX_FULL)
3047 bmcr |= BMCR_FULLDPLX;
3048
3049 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3050 (bmcr != orig_bmcr)) {
3051 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3052 for (i = 0; i < 1500; i++) {
3053 u32 tmp;
3054
3055 udelay(10);
3056 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3057 tg3_readphy(tp, MII_BMSR, &tmp))
3058 continue;
3059 if (!(tmp & BMSR_LSTATUS)) {
3060 udelay(40);
3061 break;
3062 }
3063 }
3064 tg3_writephy(tp, MII_BMCR, bmcr);
3065 udelay(40);
3066 }
3067 } else {
3068 tg3_writephy(tp, MII_BMCR,
3069 BMCR_ANENABLE | BMCR_ANRESTART);
3070 }
3071}
3072
3073static int tg3_init_5401phy_dsp(struct tg3 *tp)
3074{
3075 int err;
3076
3077 /* Turn off tap power management. */
3078 /* Set Extended packet length bit */
3079 err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
3080
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00003081 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3082 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3083 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3084 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3085 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003086
3087 udelay(40);
3088
3089 return err;
3090}
3091
Michael Chan3600d912006-12-07 00:21:48 -08003092static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003093{
Michael Chan3600d912006-12-07 00:21:48 -08003094 u32 adv_reg, all_mask = 0;
3095
3096 if (mask & ADVERTISED_10baseT_Half)
3097 all_mask |= ADVERTISE_10HALF;
3098 if (mask & ADVERTISED_10baseT_Full)
3099 all_mask |= ADVERTISE_10FULL;
3100 if (mask & ADVERTISED_100baseT_Half)
3101 all_mask |= ADVERTISE_100HALF;
3102 if (mask & ADVERTISED_100baseT_Full)
3103 all_mask |= ADVERTISE_100FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003104
3105 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3106 return 0;
3107
Linus Torvalds1da177e2005-04-16 15:20:36 -07003108 if ((adv_reg & all_mask) != all_mask)
3109 return 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003110 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003111 u32 tg3_ctrl;
3112
Michael Chan3600d912006-12-07 00:21:48 -08003113 all_mask = 0;
3114 if (mask & ADVERTISED_1000baseT_Half)
3115 all_mask |= ADVERTISE_1000HALF;
3116 if (mask & ADVERTISED_1000baseT_Full)
3117 all_mask |= ADVERTISE_1000FULL;
3118
Linus Torvalds1da177e2005-04-16 15:20:36 -07003119 if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
3120 return 0;
3121
Linus Torvalds1da177e2005-04-16 15:20:36 -07003122 if ((tg3_ctrl & all_mask) != all_mask)
3123 return 0;
3124 }
3125 return 1;
3126}
3127
Matt Carlsonef167e22007-12-20 20:10:01 -08003128static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3129{
3130 u32 curadv, reqadv;
3131
3132 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3133 return 1;
3134
3135 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3136 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3137
3138 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3139 if (curadv != reqadv)
3140 return 0;
3141
3142 if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
3143 tg3_readphy(tp, MII_LPA, rmtadv);
3144 } else {
3145 /* Reprogram the advertisement register, even if it
3146 * does not affect the current link. If the link
3147 * gets renegotiated in the future, we can save an
3148 * additional renegotiation cycle by advertising
3149 * it correctly in the first place.
3150 */
3151 if (curadv != reqadv) {
3152 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3153 ADVERTISE_PAUSE_ASYM);
3154 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3155 }
3156 }
3157
3158 return 1;
3159}
3160
Linus Torvalds1da177e2005-04-16 15:20:36 -07003161static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3162{
3163 int current_link_up;
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003164 u32 bmsr, val;
Matt Carlsonef167e22007-12-20 20:10:01 -08003165 u32 lcl_adv, rmt_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003166 u16 current_speed;
3167 u8 current_duplex;
3168 int i, err;
3169
3170 tw32(MAC_EVENT, 0);
3171
3172 tw32_f(MAC_STATUS,
3173 (MAC_STATUS_SYNC_CHANGED |
3174 MAC_STATUS_CFG_CHANGED |
3175 MAC_STATUS_MI_COMPLETION |
3176 MAC_STATUS_LNKSTATE_CHANGED));
3177 udelay(40);
3178
Matt Carlson8ef21422008-05-02 16:47:53 -07003179 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3180 tw32_f(MAC_MI_MODE,
3181 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3182 udelay(80);
3183 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003184
3185 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
3186
3187 /* Some third-party PHYs need to be reset on link going
3188 * down.
3189 */
3190 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3191 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3192 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3193 netif_carrier_ok(tp->dev)) {
3194 tg3_readphy(tp, MII_BMSR, &bmsr);
3195 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3196 !(bmsr & BMSR_LSTATUS))
3197 force_reset = 1;
3198 }
3199 if (force_reset)
3200 tg3_phy_reset(tp);
3201
Matt Carlson79eb6902010-02-17 15:17:03 +00003202 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003203 tg3_readphy(tp, MII_BMSR, &bmsr);
3204 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
3205 !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
3206 bmsr = 0;
3207
3208 if (!(bmsr & BMSR_LSTATUS)) {
3209 err = tg3_init_5401phy_dsp(tp);
3210 if (err)
3211 return err;
3212
3213 tg3_readphy(tp, MII_BMSR, &bmsr);
3214 for (i = 0; i < 1000; i++) {
3215 udelay(10);
3216 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3217 (bmsr & BMSR_LSTATUS)) {
3218 udelay(40);
3219 break;
3220 }
3221 }
3222
Matt Carlson79eb6902010-02-17 15:17:03 +00003223 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3224 TG3_PHY_REV_BCM5401_B0 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003225 !(bmsr & BMSR_LSTATUS) &&
3226 tp->link_config.active_speed == SPEED_1000) {
3227 err = tg3_phy_reset(tp);
3228 if (!err)
3229 err = tg3_init_5401phy_dsp(tp);
3230 if (err)
3231 return err;
3232 }
3233 }
3234 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3235 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3236 /* 5701 {A0,B0} CRC bug workaround */
3237 tg3_writephy(tp, 0x15, 0x0a75);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00003238 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3239 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3240 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003241 }
3242
3243 /* Clear pending interrupts... */
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003244 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3245 tg3_readphy(tp, MII_TG3_ISTAT, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003246
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003247 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003248 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003249 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003250 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3251
3252 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3253 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3254 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3255 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3256 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3257 else
3258 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3259 }
3260
3261 current_link_up = 0;
3262 current_speed = SPEED_INVALID;
3263 current_duplex = DUPLEX_INVALID;
3264
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003265 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003266 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
3267 tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
3268 if (!(val & (1 << 10))) {
3269 val |= (1 << 10);
3270 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3271 goto relink;
3272 }
3273 }
3274
3275 bmsr = 0;
3276 for (i = 0; i < 100; i++) {
3277 tg3_readphy(tp, MII_BMSR, &bmsr);
3278 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3279 (bmsr & BMSR_LSTATUS))
3280 break;
3281 udelay(40);
3282 }
3283
3284 if (bmsr & BMSR_LSTATUS) {
3285 u32 aux_stat, bmcr;
3286
3287 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3288 for (i = 0; i < 2000; i++) {
3289 udelay(10);
3290 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3291 aux_stat)
3292 break;
3293 }
3294
3295 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3296 &current_speed,
3297 &current_duplex);
3298
3299 bmcr = 0;
3300 for (i = 0; i < 200; i++) {
3301 tg3_readphy(tp, MII_BMCR, &bmcr);
3302 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3303 continue;
3304 if (bmcr && bmcr != 0x7fff)
3305 break;
3306 udelay(10);
3307 }
3308
Matt Carlsonef167e22007-12-20 20:10:01 -08003309 lcl_adv = 0;
3310 rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003311
Matt Carlsonef167e22007-12-20 20:10:01 -08003312 tp->link_config.active_speed = current_speed;
3313 tp->link_config.active_duplex = current_duplex;
3314
3315 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3316 if ((bmcr & BMCR_ANENABLE) &&
3317 tg3_copper_is_advertising_all(tp,
3318 tp->link_config.advertising)) {
3319 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3320 &rmt_adv))
3321 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003322 }
3323 } else {
3324 if (!(bmcr & BMCR_ANENABLE) &&
3325 tp->link_config.speed == current_speed &&
Matt Carlsonef167e22007-12-20 20:10:01 -08003326 tp->link_config.duplex == current_duplex &&
3327 tp->link_config.flowctrl ==
3328 tp->link_config.active_flowctrl) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003329 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003330 }
3331 }
3332
Matt Carlsonef167e22007-12-20 20:10:01 -08003333 if (current_link_up == 1 &&
3334 tp->link_config.active_duplex == DUPLEX_FULL)
3335 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003336 }
3337
Linus Torvalds1da177e2005-04-16 15:20:36 -07003338relink:
Matt Carlson800960682010-08-02 11:26:06 +00003339 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003340 tg3_phy_copper_begin(tp);
3341
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003342 tg3_readphy(tp, MII_BMSR, &bmsr);
3343 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3344 (bmsr & BMSR_LSTATUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003345 current_link_up = 1;
3346 }
3347
3348 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3349 if (current_link_up == 1) {
3350 if (tp->link_config.active_speed == SPEED_100 ||
3351 tp->link_config.active_speed == SPEED_10)
3352 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3353 else
3354 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003355 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
Matt Carlson7f97a4b2009-08-25 10:10:03 +00003356 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3357 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003358 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3359
3360 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3361 if (tp->link_config.active_duplex == DUPLEX_HALF)
3362 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3363
Linus Torvalds1da177e2005-04-16 15:20:36 -07003364 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003365 if (current_link_up == 1 &&
3366 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003367 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003368 else
3369 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003370 }
3371
3372 /* ??? Without this setting Netgear GA302T PHY does not
3373 * ??? send/receive packets...
3374 */
Matt Carlson79eb6902010-02-17 15:17:03 +00003375 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003376 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3377 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3378 tw32_f(MAC_MI_MODE, tp->mi_mode);
3379 udelay(80);
3380 }
3381
3382 tw32_f(MAC_MODE, tp->mac_mode);
3383 udelay(40);
3384
Matt Carlson52b02d02010-10-14 10:37:41 +00003385 tg3_phy_eee_adjust(tp, current_link_up);
3386
Linus Torvalds1da177e2005-04-16 15:20:36 -07003387 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
3388 /* Polled via timer. */
3389 tw32_f(MAC_EVENT, 0);
3390 } else {
3391 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3392 }
3393 udelay(40);
3394
3395 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3396 current_link_up == 1 &&
3397 tp->link_config.active_speed == SPEED_1000 &&
3398 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
3399 (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
3400 udelay(120);
3401 tw32_f(MAC_STATUS,
3402 (MAC_STATUS_SYNC_CHANGED |
3403 MAC_STATUS_CFG_CHANGED));
3404 udelay(40);
3405 tg3_write_mem(tp,
3406 NIC_SRAM_FIRMWARE_MBOX,
3407 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3408 }
3409
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003410 /* Prevent send BD corruption. */
3411 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
3412 u16 oldlnkctl, newlnkctl;
3413
3414 pci_read_config_word(tp->pdev,
3415 tp->pcie_cap + PCI_EXP_LNKCTL,
3416 &oldlnkctl);
3417 if (tp->link_config.active_speed == SPEED_100 ||
3418 tp->link_config.active_speed == SPEED_10)
3419 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3420 else
3421 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3422 if (newlnkctl != oldlnkctl)
3423 pci_write_config_word(tp->pdev,
3424 tp->pcie_cap + PCI_EXP_LNKCTL,
3425 newlnkctl);
3426 }
3427
Linus Torvalds1da177e2005-04-16 15:20:36 -07003428 if (current_link_up != netif_carrier_ok(tp->dev)) {
3429 if (current_link_up)
3430 netif_carrier_on(tp->dev);
3431 else
3432 netif_carrier_off(tp->dev);
3433 tg3_link_report(tp);
3434 }
3435
3436 return 0;
3437}
3438
3439struct tg3_fiber_aneginfo {
3440 int state;
3441#define ANEG_STATE_UNKNOWN 0
3442#define ANEG_STATE_AN_ENABLE 1
3443#define ANEG_STATE_RESTART_INIT 2
3444#define ANEG_STATE_RESTART 3
3445#define ANEG_STATE_DISABLE_LINK_OK 4
3446#define ANEG_STATE_ABILITY_DETECT_INIT 5
3447#define ANEG_STATE_ABILITY_DETECT 6
3448#define ANEG_STATE_ACK_DETECT_INIT 7
3449#define ANEG_STATE_ACK_DETECT 8
3450#define ANEG_STATE_COMPLETE_ACK_INIT 9
3451#define ANEG_STATE_COMPLETE_ACK 10
3452#define ANEG_STATE_IDLE_DETECT_INIT 11
3453#define ANEG_STATE_IDLE_DETECT 12
3454#define ANEG_STATE_LINK_OK 13
3455#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3456#define ANEG_STATE_NEXT_PAGE_WAIT 15
3457
3458 u32 flags;
3459#define MR_AN_ENABLE 0x00000001
3460#define MR_RESTART_AN 0x00000002
3461#define MR_AN_COMPLETE 0x00000004
3462#define MR_PAGE_RX 0x00000008
3463#define MR_NP_LOADED 0x00000010
3464#define MR_TOGGLE_TX 0x00000020
3465#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3466#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3467#define MR_LP_ADV_SYM_PAUSE 0x00000100
3468#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3469#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3470#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3471#define MR_LP_ADV_NEXT_PAGE 0x00001000
3472#define MR_TOGGLE_RX 0x00002000
3473#define MR_NP_RX 0x00004000
3474
3475#define MR_LINK_OK 0x80000000
3476
3477 unsigned long link_time, cur_time;
3478
3479 u32 ability_match_cfg;
3480 int ability_match_count;
3481
3482 char ability_match, idle_match, ack_match;
3483
3484 u32 txconfig, rxconfig;
3485#define ANEG_CFG_NP 0x00000080
3486#define ANEG_CFG_ACK 0x00000040
3487#define ANEG_CFG_RF2 0x00000020
3488#define ANEG_CFG_RF1 0x00000010
3489#define ANEG_CFG_PS2 0x00000001
3490#define ANEG_CFG_PS1 0x00008000
3491#define ANEG_CFG_HD 0x00004000
3492#define ANEG_CFG_FD 0x00002000
3493#define ANEG_CFG_INVAL 0x00001f06
3494
3495};
3496#define ANEG_OK 0
3497#define ANEG_DONE 1
3498#define ANEG_TIMER_ENAB 2
3499#define ANEG_FAILED -1
3500
3501#define ANEG_STATE_SETTLE_TIME 10000
3502
3503static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3504 struct tg3_fiber_aneginfo *ap)
3505{
Matt Carlson5be73b42007-12-20 20:09:29 -08003506 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003507 unsigned long delta;
3508 u32 rx_cfg_reg;
3509 int ret;
3510
3511 if (ap->state == ANEG_STATE_UNKNOWN) {
3512 ap->rxconfig = 0;
3513 ap->link_time = 0;
3514 ap->cur_time = 0;
3515 ap->ability_match_cfg = 0;
3516 ap->ability_match_count = 0;
3517 ap->ability_match = 0;
3518 ap->idle_match = 0;
3519 ap->ack_match = 0;
3520 }
3521 ap->cur_time++;
3522
3523 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3524 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3525
3526 if (rx_cfg_reg != ap->ability_match_cfg) {
3527 ap->ability_match_cfg = rx_cfg_reg;
3528 ap->ability_match = 0;
3529 ap->ability_match_count = 0;
3530 } else {
3531 if (++ap->ability_match_count > 1) {
3532 ap->ability_match = 1;
3533 ap->ability_match_cfg = rx_cfg_reg;
3534 }
3535 }
3536 if (rx_cfg_reg & ANEG_CFG_ACK)
3537 ap->ack_match = 1;
3538 else
3539 ap->ack_match = 0;
3540
3541 ap->idle_match = 0;
3542 } else {
3543 ap->idle_match = 1;
3544 ap->ability_match_cfg = 0;
3545 ap->ability_match_count = 0;
3546 ap->ability_match = 0;
3547 ap->ack_match = 0;
3548
3549 rx_cfg_reg = 0;
3550 }
3551
3552 ap->rxconfig = rx_cfg_reg;
3553 ret = ANEG_OK;
3554
Matt Carlson33f401a2010-04-05 10:19:27 +00003555 switch (ap->state) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003556 case ANEG_STATE_UNKNOWN:
3557 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3558 ap->state = ANEG_STATE_AN_ENABLE;
3559
3560 /* fallthru */
3561 case ANEG_STATE_AN_ENABLE:
3562 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3563 if (ap->flags & MR_AN_ENABLE) {
3564 ap->link_time = 0;
3565 ap->cur_time = 0;
3566 ap->ability_match_cfg = 0;
3567 ap->ability_match_count = 0;
3568 ap->ability_match = 0;
3569 ap->idle_match = 0;
3570 ap->ack_match = 0;
3571
3572 ap->state = ANEG_STATE_RESTART_INIT;
3573 } else {
3574 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3575 }
3576 break;
3577
3578 case ANEG_STATE_RESTART_INIT:
3579 ap->link_time = ap->cur_time;
3580 ap->flags &= ~(MR_NP_LOADED);
3581 ap->txconfig = 0;
3582 tw32(MAC_TX_AUTO_NEG, 0);
3583 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3584 tw32_f(MAC_MODE, tp->mac_mode);
3585 udelay(40);
3586
3587 ret = ANEG_TIMER_ENAB;
3588 ap->state = ANEG_STATE_RESTART;
3589
3590 /* fallthru */
3591 case ANEG_STATE_RESTART:
3592 delta = ap->cur_time - ap->link_time;
Matt Carlson859a588792010-04-05 10:19:28 +00003593 if (delta > ANEG_STATE_SETTLE_TIME)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003594 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
Matt Carlson859a588792010-04-05 10:19:28 +00003595 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003596 ret = ANEG_TIMER_ENAB;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003597 break;
3598
3599 case ANEG_STATE_DISABLE_LINK_OK:
3600 ret = ANEG_DONE;
3601 break;
3602
3603 case ANEG_STATE_ABILITY_DETECT_INIT:
3604 ap->flags &= ~(MR_TOGGLE_TX);
Matt Carlson5be73b42007-12-20 20:09:29 -08003605 ap->txconfig = ANEG_CFG_FD;
3606 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3607 if (flowctrl & ADVERTISE_1000XPAUSE)
3608 ap->txconfig |= ANEG_CFG_PS1;
3609 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3610 ap->txconfig |= ANEG_CFG_PS2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003611 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3612 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3613 tw32_f(MAC_MODE, tp->mac_mode);
3614 udelay(40);
3615
3616 ap->state = ANEG_STATE_ABILITY_DETECT;
3617 break;
3618
3619 case ANEG_STATE_ABILITY_DETECT:
Matt Carlson859a588792010-04-05 10:19:28 +00003620 if (ap->ability_match != 0 && ap->rxconfig != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003621 ap->state = ANEG_STATE_ACK_DETECT_INIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003622 break;
3623
3624 case ANEG_STATE_ACK_DETECT_INIT:
3625 ap->txconfig |= ANEG_CFG_ACK;
3626 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3627 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3628 tw32_f(MAC_MODE, tp->mac_mode);
3629 udelay(40);
3630
3631 ap->state = ANEG_STATE_ACK_DETECT;
3632
3633 /* fallthru */
3634 case ANEG_STATE_ACK_DETECT:
3635 if (ap->ack_match != 0) {
3636 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3637 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3638 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3639 } else {
3640 ap->state = ANEG_STATE_AN_ENABLE;
3641 }
3642 } else if (ap->ability_match != 0 &&
3643 ap->rxconfig == 0) {
3644 ap->state = ANEG_STATE_AN_ENABLE;
3645 }
3646 break;
3647
3648 case ANEG_STATE_COMPLETE_ACK_INIT:
3649 if (ap->rxconfig & ANEG_CFG_INVAL) {
3650 ret = ANEG_FAILED;
3651 break;
3652 }
3653 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3654 MR_LP_ADV_HALF_DUPLEX |
3655 MR_LP_ADV_SYM_PAUSE |
3656 MR_LP_ADV_ASYM_PAUSE |
3657 MR_LP_ADV_REMOTE_FAULT1 |
3658 MR_LP_ADV_REMOTE_FAULT2 |
3659 MR_LP_ADV_NEXT_PAGE |
3660 MR_TOGGLE_RX |
3661 MR_NP_RX);
3662 if (ap->rxconfig & ANEG_CFG_FD)
3663 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3664 if (ap->rxconfig & ANEG_CFG_HD)
3665 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3666 if (ap->rxconfig & ANEG_CFG_PS1)
3667 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3668 if (ap->rxconfig & ANEG_CFG_PS2)
3669 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3670 if (ap->rxconfig & ANEG_CFG_RF1)
3671 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3672 if (ap->rxconfig & ANEG_CFG_RF2)
3673 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3674 if (ap->rxconfig & ANEG_CFG_NP)
3675 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3676
3677 ap->link_time = ap->cur_time;
3678
3679 ap->flags ^= (MR_TOGGLE_TX);
3680 if (ap->rxconfig & 0x0008)
3681 ap->flags |= MR_TOGGLE_RX;
3682 if (ap->rxconfig & ANEG_CFG_NP)
3683 ap->flags |= MR_NP_RX;
3684 ap->flags |= MR_PAGE_RX;
3685
3686 ap->state = ANEG_STATE_COMPLETE_ACK;
3687 ret = ANEG_TIMER_ENAB;
3688 break;
3689
3690 case ANEG_STATE_COMPLETE_ACK:
3691 if (ap->ability_match != 0 &&
3692 ap->rxconfig == 0) {
3693 ap->state = ANEG_STATE_AN_ENABLE;
3694 break;
3695 }
3696 delta = ap->cur_time - ap->link_time;
3697 if (delta > ANEG_STATE_SETTLE_TIME) {
3698 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3699 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3700 } else {
3701 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3702 !(ap->flags & MR_NP_RX)) {
3703 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3704 } else {
3705 ret = ANEG_FAILED;
3706 }
3707 }
3708 }
3709 break;
3710
3711 case ANEG_STATE_IDLE_DETECT_INIT:
3712 ap->link_time = ap->cur_time;
3713 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3714 tw32_f(MAC_MODE, tp->mac_mode);
3715 udelay(40);
3716
3717 ap->state = ANEG_STATE_IDLE_DETECT;
3718 ret = ANEG_TIMER_ENAB;
3719 break;
3720
3721 case ANEG_STATE_IDLE_DETECT:
3722 if (ap->ability_match != 0 &&
3723 ap->rxconfig == 0) {
3724 ap->state = ANEG_STATE_AN_ENABLE;
3725 break;
3726 }
3727 delta = ap->cur_time - ap->link_time;
3728 if (delta > ANEG_STATE_SETTLE_TIME) {
3729 /* XXX another gem from the Broadcom driver :( */
3730 ap->state = ANEG_STATE_LINK_OK;
3731 }
3732 break;
3733
3734 case ANEG_STATE_LINK_OK:
3735 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3736 ret = ANEG_DONE;
3737 break;
3738
3739 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3740 /* ??? unimplemented */
3741 break;
3742
3743 case ANEG_STATE_NEXT_PAGE_WAIT:
3744 /* ??? unimplemented */
3745 break;
3746
3747 default:
3748 ret = ANEG_FAILED;
3749 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003750 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003751
3752 return ret;
3753}
3754
Matt Carlson5be73b42007-12-20 20:09:29 -08003755static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003756{
3757 int res = 0;
3758 struct tg3_fiber_aneginfo aninfo;
3759 int status = ANEG_FAILED;
3760 unsigned int tick;
3761 u32 tmp;
3762
3763 tw32_f(MAC_TX_AUTO_NEG, 0);
3764
3765 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3766 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3767 udelay(40);
3768
3769 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3770 udelay(40);
3771
3772 memset(&aninfo, 0, sizeof(aninfo));
3773 aninfo.flags |= MR_AN_ENABLE;
3774 aninfo.state = ANEG_STATE_UNKNOWN;
3775 aninfo.cur_time = 0;
3776 tick = 0;
3777 while (++tick < 195000) {
3778 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3779 if (status == ANEG_DONE || status == ANEG_FAILED)
3780 break;
3781
3782 udelay(1);
3783 }
3784
3785 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3786 tw32_f(MAC_MODE, tp->mac_mode);
3787 udelay(40);
3788
Matt Carlson5be73b42007-12-20 20:09:29 -08003789 *txflags = aninfo.txconfig;
3790 *rxflags = aninfo.flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003791
3792 if (status == ANEG_DONE &&
3793 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3794 MR_LP_ADV_FULL_DUPLEX)))
3795 res = 1;
3796
3797 return res;
3798}
3799
3800static void tg3_init_bcm8002(struct tg3 *tp)
3801{
3802 u32 mac_status = tr32(MAC_STATUS);
3803 int i;
3804
3805 /* Reset when initting first time or we have a link. */
3806 if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
3807 !(mac_status & MAC_STATUS_PCS_SYNCED))
3808 return;
3809
3810 /* Set PLL lock range. */
3811 tg3_writephy(tp, 0x16, 0x8007);
3812
3813 /* SW reset */
3814 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
3815
3816 /* Wait for reset to complete. */
3817 /* XXX schedule_timeout() ... */
3818 for (i = 0; i < 500; i++)
3819 udelay(10);
3820
3821 /* Config mode; select PMA/Ch 1 regs. */
3822 tg3_writephy(tp, 0x10, 0x8411);
3823
3824 /* Enable auto-lock and comdet, select txclk for tx. */
3825 tg3_writephy(tp, 0x11, 0x0a10);
3826
3827 tg3_writephy(tp, 0x18, 0x00a0);
3828 tg3_writephy(tp, 0x16, 0x41ff);
3829
3830 /* Assert and deassert POR. */
3831 tg3_writephy(tp, 0x13, 0x0400);
3832 udelay(40);
3833 tg3_writephy(tp, 0x13, 0x0000);
3834
3835 tg3_writephy(tp, 0x11, 0x0a50);
3836 udelay(40);
3837 tg3_writephy(tp, 0x11, 0x0a10);
3838
3839 /* Wait for signal to stabilize */
3840 /* XXX schedule_timeout() ... */
3841 for (i = 0; i < 15000; i++)
3842 udelay(10);
3843
3844 /* Deselect the channel register so we can read the PHYID
3845 * later.
3846 */
3847 tg3_writephy(tp, 0x10, 0x8011);
3848}
3849
3850static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
3851{
Matt Carlson82cd3d12007-12-20 20:09:00 -08003852 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003853 u32 sg_dig_ctrl, sg_dig_status;
3854 u32 serdes_cfg, expected_sg_dig_ctrl;
3855 int workaround, port_a;
3856 int current_link_up;
3857
3858 serdes_cfg = 0;
3859 expected_sg_dig_ctrl = 0;
3860 workaround = 0;
3861 port_a = 1;
3862 current_link_up = 0;
3863
3864 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
3865 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
3866 workaround = 1;
3867 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
3868 port_a = 0;
3869
3870 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3871 /* preserve bits 20-23 for voltage regulator */
3872 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
3873 }
3874
3875 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3876
3877 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003878 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003879 if (workaround) {
3880 u32 val = serdes_cfg;
3881
3882 if (port_a)
3883 val |= 0xc010000;
3884 else
3885 val |= 0x4010000;
3886 tw32_f(MAC_SERDES_CFG, val);
3887 }
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003888
3889 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003890 }
3891 if (mac_status & MAC_STATUS_PCS_SYNCED) {
3892 tg3_setup_flow_control(tp, 0, 0);
3893 current_link_up = 1;
3894 }
3895 goto out;
3896 }
3897
3898 /* Want auto-negotiation. */
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003899 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003900
Matt Carlson82cd3d12007-12-20 20:09:00 -08003901 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3902 if (flowctrl & ADVERTISE_1000XPAUSE)
3903 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
3904 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3905 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003906
3907 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003908 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
Michael Chan3d3ebe72006-09-27 15:59:15 -07003909 tp->serdes_counter &&
3910 ((mac_status & (MAC_STATUS_PCS_SYNCED |
3911 MAC_STATUS_RCVD_CFG)) ==
3912 MAC_STATUS_PCS_SYNCED)) {
3913 tp->serdes_counter--;
3914 current_link_up = 1;
3915 goto out;
3916 }
3917restart_autoneg:
Linus Torvalds1da177e2005-04-16 15:20:36 -07003918 if (workaround)
3919 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003920 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003921 udelay(5);
3922 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
3923
Michael Chan3d3ebe72006-09-27 15:59:15 -07003924 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003925 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003926 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
3927 MAC_STATUS_SIGNAL_DET)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07003928 sg_dig_status = tr32(SG_DIG_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003929 mac_status = tr32(MAC_STATUS);
3930
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003931 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003932 (mac_status & MAC_STATUS_PCS_SYNCED)) {
Matt Carlson82cd3d12007-12-20 20:09:00 -08003933 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003934
Matt Carlson82cd3d12007-12-20 20:09:00 -08003935 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
3936 local_adv |= ADVERTISE_1000XPAUSE;
3937 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
3938 local_adv |= ADVERTISE_1000XPSE_ASYM;
3939
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003940 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08003941 remote_adv |= LPA_1000XPAUSE;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003942 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08003943 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003944
3945 tg3_setup_flow_control(tp, local_adv, remote_adv);
3946 current_link_up = 1;
Michael Chan3d3ebe72006-09-27 15:59:15 -07003947 tp->serdes_counter = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003948 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003949 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07003950 if (tp->serdes_counter)
3951 tp->serdes_counter--;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003952 else {
3953 if (workaround) {
3954 u32 val = serdes_cfg;
3955
3956 if (port_a)
3957 val |= 0xc010000;
3958 else
3959 val |= 0x4010000;
3960
3961 tw32_f(MAC_SERDES_CFG, val);
3962 }
3963
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003964 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003965 udelay(40);
3966
3967 /* Link parallel detection - link is up */
3968 /* only if we have PCS_SYNC and not */
3969 /* receiving config code words */
3970 mac_status = tr32(MAC_STATUS);
3971 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
3972 !(mac_status & MAC_STATUS_RCVD_CFG)) {
3973 tg3_setup_flow_control(tp, 0, 0);
3974 current_link_up = 1;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003975 tp->phy_flags |=
3976 TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan3d3ebe72006-09-27 15:59:15 -07003977 tp->serdes_counter =
3978 SERDES_PARALLEL_DET_TIMEOUT;
3979 } else
3980 goto restart_autoneg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003981 }
3982 }
Michael Chan3d3ebe72006-09-27 15:59:15 -07003983 } else {
3984 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003985 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003986 }
3987
3988out:
3989 return current_link_up;
3990}
3991
3992static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
3993{
3994 int current_link_up = 0;
3995
Michael Chan5cf64b8a2007-05-05 12:11:21 -07003996 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003997 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003998
3999 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
Matt Carlson5be73b42007-12-20 20:09:29 -08004000 u32 txflags, rxflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004001 int i;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004002
Matt Carlson5be73b42007-12-20 20:09:29 -08004003 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4004 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004005
Matt Carlson5be73b42007-12-20 20:09:29 -08004006 if (txflags & ANEG_CFG_PS1)
4007 local_adv |= ADVERTISE_1000XPAUSE;
4008 if (txflags & ANEG_CFG_PS2)
4009 local_adv |= ADVERTISE_1000XPSE_ASYM;
4010
4011 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4012 remote_adv |= LPA_1000XPAUSE;
4013 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4014 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004015
4016 tg3_setup_flow_control(tp, local_adv, remote_adv);
4017
Linus Torvalds1da177e2005-04-16 15:20:36 -07004018 current_link_up = 1;
4019 }
4020 for (i = 0; i < 30; i++) {
4021 udelay(20);
4022 tw32_f(MAC_STATUS,
4023 (MAC_STATUS_SYNC_CHANGED |
4024 MAC_STATUS_CFG_CHANGED));
4025 udelay(40);
4026 if ((tr32(MAC_STATUS) &
4027 (MAC_STATUS_SYNC_CHANGED |
4028 MAC_STATUS_CFG_CHANGED)) == 0)
4029 break;
4030 }
4031
4032 mac_status = tr32(MAC_STATUS);
4033 if (current_link_up == 0 &&
4034 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4035 !(mac_status & MAC_STATUS_RCVD_CFG))
4036 current_link_up = 1;
4037 } else {
Matt Carlson5be73b42007-12-20 20:09:29 -08004038 tg3_setup_flow_control(tp, 0, 0);
4039
Linus Torvalds1da177e2005-04-16 15:20:36 -07004040 /* Forcing 1000FD link up. */
4041 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004042
4043 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4044 udelay(40);
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07004045
4046 tw32_f(MAC_MODE, tp->mac_mode);
4047 udelay(40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004048 }
4049
4050out:
4051 return current_link_up;
4052}
4053
4054static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4055{
4056 u32 orig_pause_cfg;
4057 u16 orig_active_speed;
4058 u8 orig_active_duplex;
4059 u32 mac_status;
4060 int current_link_up;
4061 int i;
4062
Matt Carlson8d018622007-12-20 20:05:44 -08004063 orig_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004064 orig_active_speed = tp->link_config.active_speed;
4065 orig_active_duplex = tp->link_config.active_duplex;
4066
4067 if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
4068 netif_carrier_ok(tp->dev) &&
4069 (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
4070 mac_status = tr32(MAC_STATUS);
4071 mac_status &= (MAC_STATUS_PCS_SYNCED |
4072 MAC_STATUS_SIGNAL_DET |
4073 MAC_STATUS_CFG_CHANGED |
4074 MAC_STATUS_RCVD_CFG);
4075 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4076 MAC_STATUS_SIGNAL_DET)) {
4077 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4078 MAC_STATUS_CFG_CHANGED));
4079 return 0;
4080 }
4081 }
4082
4083 tw32_f(MAC_TX_AUTO_NEG, 0);
4084
4085 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4086 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4087 tw32_f(MAC_MODE, tp->mac_mode);
4088 udelay(40);
4089
Matt Carlson79eb6902010-02-17 15:17:03 +00004090 if (tp->phy_id == TG3_PHY_ID_BCM8002)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004091 tg3_init_bcm8002(tp);
4092
4093 /* Enable link change event even when serdes polling. */
4094 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4095 udelay(40);
4096
4097 current_link_up = 0;
4098 mac_status = tr32(MAC_STATUS);
4099
4100 if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
4101 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4102 else
4103 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4104
Matt Carlson898a56f2009-08-28 14:02:40 +00004105 tp->napi[0].hw_status->status =
Linus Torvalds1da177e2005-04-16 15:20:36 -07004106 (SD_STATUS_UPDATED |
Matt Carlson898a56f2009-08-28 14:02:40 +00004107 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004108
4109 for (i = 0; i < 100; i++) {
4110 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4111 MAC_STATUS_CFG_CHANGED));
4112 udelay(5);
4113 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
Michael Chan3d3ebe72006-09-27 15:59:15 -07004114 MAC_STATUS_CFG_CHANGED |
4115 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004116 break;
4117 }
4118
4119 mac_status = tr32(MAC_STATUS);
4120 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4121 current_link_up = 0;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004122 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4123 tp->serdes_counter == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004124 tw32_f(MAC_MODE, (tp->mac_mode |
4125 MAC_MODE_SEND_CONFIGS));
4126 udelay(1);
4127 tw32_f(MAC_MODE, tp->mac_mode);
4128 }
4129 }
4130
4131 if (current_link_up == 1) {
4132 tp->link_config.active_speed = SPEED_1000;
4133 tp->link_config.active_duplex = DUPLEX_FULL;
4134 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4135 LED_CTRL_LNKLED_OVERRIDE |
4136 LED_CTRL_1000MBPS_ON));
4137 } else {
4138 tp->link_config.active_speed = SPEED_INVALID;
4139 tp->link_config.active_duplex = DUPLEX_INVALID;
4140 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4141 LED_CTRL_LNKLED_OVERRIDE |
4142 LED_CTRL_TRAFFIC_OVERRIDE));
4143 }
4144
4145 if (current_link_up != netif_carrier_ok(tp->dev)) {
4146 if (current_link_up)
4147 netif_carrier_on(tp->dev);
4148 else
4149 netif_carrier_off(tp->dev);
4150 tg3_link_report(tp);
4151 } else {
Matt Carlson8d018622007-12-20 20:05:44 -08004152 u32 now_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004153 if (orig_pause_cfg != now_pause_cfg ||
4154 orig_active_speed != tp->link_config.active_speed ||
4155 orig_active_duplex != tp->link_config.active_duplex)
4156 tg3_link_report(tp);
4157 }
4158
4159 return 0;
4160}
4161
Michael Chan747e8f82005-07-25 12:33:22 -07004162static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4163{
4164 int current_link_up, err = 0;
4165 u32 bmsr, bmcr;
4166 u16 current_speed;
4167 u8 current_duplex;
Matt Carlsonef167e22007-12-20 20:10:01 -08004168 u32 local_adv, remote_adv;
Michael Chan747e8f82005-07-25 12:33:22 -07004169
4170 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4171 tw32_f(MAC_MODE, tp->mac_mode);
4172 udelay(40);
4173
4174 tw32(MAC_EVENT, 0);
4175
4176 tw32_f(MAC_STATUS,
4177 (MAC_STATUS_SYNC_CHANGED |
4178 MAC_STATUS_CFG_CHANGED |
4179 MAC_STATUS_MI_COMPLETION |
4180 MAC_STATUS_LNKSTATE_CHANGED));
4181 udelay(40);
4182
4183 if (force_reset)
4184 tg3_phy_reset(tp);
4185
4186 current_link_up = 0;
4187 current_speed = SPEED_INVALID;
4188 current_duplex = DUPLEX_INVALID;
4189
4190 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4191 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004192 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4193 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4194 bmsr |= BMSR_LSTATUS;
4195 else
4196 bmsr &= ~BMSR_LSTATUS;
4197 }
Michael Chan747e8f82005-07-25 12:33:22 -07004198
4199 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4200
4201 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004202 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07004203 /* do nothing, just check for link up at the end */
4204 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4205 u32 adv, new_adv;
4206
4207 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4208 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4209 ADVERTISE_1000XPAUSE |
4210 ADVERTISE_1000XPSE_ASYM |
4211 ADVERTISE_SLCT);
4212
Matt Carlsonba4d07a2007-12-20 20:08:00 -08004213 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
Michael Chan747e8f82005-07-25 12:33:22 -07004214
4215 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4216 new_adv |= ADVERTISE_1000XHALF;
4217 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4218 new_adv |= ADVERTISE_1000XFULL;
4219
4220 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4221 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4222 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4223 tg3_writephy(tp, MII_BMCR, bmcr);
4224
4225 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
Michael Chan3d3ebe72006-09-27 15:59:15 -07004226 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004227 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004228
4229 return err;
4230 }
4231 } else {
4232 u32 new_bmcr;
4233
4234 bmcr &= ~BMCR_SPEED1000;
4235 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4236
4237 if (tp->link_config.duplex == DUPLEX_FULL)
4238 new_bmcr |= BMCR_FULLDPLX;
4239
4240 if (new_bmcr != bmcr) {
4241 /* BMCR_SPEED1000 is a reserved bit that needs
4242 * to be set on write.
4243 */
4244 new_bmcr |= BMCR_SPEED1000;
4245
4246 /* Force a linkdown */
4247 if (netif_carrier_ok(tp->dev)) {
4248 u32 adv;
4249
4250 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4251 adv &= ~(ADVERTISE_1000XFULL |
4252 ADVERTISE_1000XHALF |
4253 ADVERTISE_SLCT);
4254 tg3_writephy(tp, MII_ADVERTISE, adv);
4255 tg3_writephy(tp, MII_BMCR, bmcr |
4256 BMCR_ANRESTART |
4257 BMCR_ANENABLE);
4258 udelay(10);
4259 netif_carrier_off(tp->dev);
4260 }
4261 tg3_writephy(tp, MII_BMCR, new_bmcr);
4262 bmcr = new_bmcr;
4263 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4264 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004265 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4266 ASIC_REV_5714) {
4267 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4268 bmsr |= BMSR_LSTATUS;
4269 else
4270 bmsr &= ~BMSR_LSTATUS;
4271 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004272 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004273 }
4274 }
4275
4276 if (bmsr & BMSR_LSTATUS) {
4277 current_speed = SPEED_1000;
4278 current_link_up = 1;
4279 if (bmcr & BMCR_FULLDPLX)
4280 current_duplex = DUPLEX_FULL;
4281 else
4282 current_duplex = DUPLEX_HALF;
4283
Matt Carlsonef167e22007-12-20 20:10:01 -08004284 local_adv = 0;
4285 remote_adv = 0;
4286
Michael Chan747e8f82005-07-25 12:33:22 -07004287 if (bmcr & BMCR_ANENABLE) {
Matt Carlsonef167e22007-12-20 20:10:01 -08004288 u32 common;
Michael Chan747e8f82005-07-25 12:33:22 -07004289
4290 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4291 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4292 common = local_adv & remote_adv;
4293 if (common & (ADVERTISE_1000XHALF |
4294 ADVERTISE_1000XFULL)) {
4295 if (common & ADVERTISE_1000XFULL)
4296 current_duplex = DUPLEX_FULL;
4297 else
4298 current_duplex = DUPLEX_HALF;
Matt Carlson57d8b882010-06-05 17:24:35 +00004299 } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
4300 /* Link is up via parallel detect */
Matt Carlson859a588792010-04-05 10:19:28 +00004301 } else {
Michael Chan747e8f82005-07-25 12:33:22 -07004302 current_link_up = 0;
Matt Carlson859a588792010-04-05 10:19:28 +00004303 }
Michael Chan747e8f82005-07-25 12:33:22 -07004304 }
4305 }
4306
Matt Carlsonef167e22007-12-20 20:10:01 -08004307 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4308 tg3_setup_flow_control(tp, local_adv, remote_adv);
4309
Michael Chan747e8f82005-07-25 12:33:22 -07004310 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4311 if (tp->link_config.active_duplex == DUPLEX_HALF)
4312 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4313
4314 tw32_f(MAC_MODE, tp->mac_mode);
4315 udelay(40);
4316
4317 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4318
4319 tp->link_config.active_speed = current_speed;
4320 tp->link_config.active_duplex = current_duplex;
4321
4322 if (current_link_up != netif_carrier_ok(tp->dev)) {
4323 if (current_link_up)
4324 netif_carrier_on(tp->dev);
4325 else {
4326 netif_carrier_off(tp->dev);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004327 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004328 }
4329 tg3_link_report(tp);
4330 }
4331 return err;
4332}
4333
4334static void tg3_serdes_parallel_detect(struct tg3 *tp)
4335{
Michael Chan3d3ebe72006-09-27 15:59:15 -07004336 if (tp->serdes_counter) {
Michael Chan747e8f82005-07-25 12:33:22 -07004337 /* Give autoneg time to complete. */
Michael Chan3d3ebe72006-09-27 15:59:15 -07004338 tp->serdes_counter--;
Michael Chan747e8f82005-07-25 12:33:22 -07004339 return;
4340 }
Matt Carlsonc6cdf432010-04-05 10:19:26 +00004341
Michael Chan747e8f82005-07-25 12:33:22 -07004342 if (!netif_carrier_ok(tp->dev) &&
4343 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4344 u32 bmcr;
4345
4346 tg3_readphy(tp, MII_BMCR, &bmcr);
4347 if (bmcr & BMCR_ANENABLE) {
4348 u32 phy1, phy2;
4349
4350 /* Select shadow register 0x1f */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004351 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
4352 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
Michael Chan747e8f82005-07-25 12:33:22 -07004353
4354 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004355 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4356 MII_TG3_DSP_EXP1_INT_STAT);
4357 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
4358 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07004359
4360 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4361 /* We have signal detect and not receiving
4362 * config code words, link is up by parallel
4363 * detection.
4364 */
4365
4366 bmcr &= ~BMCR_ANENABLE;
4367 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4368 tg3_writephy(tp, MII_BMCR, bmcr);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004369 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004370 }
4371 }
Matt Carlson859a588792010-04-05 10:19:28 +00004372 } else if (netif_carrier_ok(tp->dev) &&
4373 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004374 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07004375 u32 phy2;
4376
4377 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004378 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4379 MII_TG3_DSP_EXP1_INT_STAT);
4380 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07004381 if (phy2 & 0x20) {
4382 u32 bmcr;
4383
4384 /* Config code words received, turn on autoneg. */
4385 tg3_readphy(tp, MII_BMCR, &bmcr);
4386 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4387
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004388 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004389
4390 }
4391 }
4392}
4393
Linus Torvalds1da177e2005-04-16 15:20:36 -07004394static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4395{
4396 int err;
4397
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004398 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004399 err = tg3_setup_fiber_phy(tp, force_reset);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004400 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan747e8f82005-07-25 12:33:22 -07004401 err = tg3_setup_fiber_mii_phy(tp, force_reset);
Matt Carlson859a588792010-04-05 10:19:28 +00004402 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004403 err = tg3_setup_copper_phy(tp, force_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004404
Matt Carlsonbcb37f62008-11-03 16:52:09 -08004405 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsonaa6c91f2007-11-12 21:18:04 -08004406 u32 val, scale;
4407
4408 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4409 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4410 scale = 65;
4411 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4412 scale = 6;
4413 else
4414 scale = 12;
4415
4416 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4417 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4418 tw32(GRC_MISC_CFG, val);
4419 }
4420
Linus Torvalds1da177e2005-04-16 15:20:36 -07004421 if (tp->link_config.active_speed == SPEED_1000 &&
4422 tp->link_config.active_duplex == DUPLEX_HALF)
4423 tw32(MAC_TX_LENGTHS,
4424 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4425 (6 << TX_LENGTHS_IPG_SHIFT) |
4426 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
4427 else
4428 tw32(MAC_TX_LENGTHS,
4429 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4430 (6 << TX_LENGTHS_IPG_SHIFT) |
4431 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
4432
4433 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4434 if (netif_carrier_ok(tp->dev)) {
4435 tw32(HOSTCC_STAT_COAL_TICKS,
David S. Miller15f98502005-05-18 22:49:26 -07004436 tp->coal.stats_block_coalesce_usecs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004437 } else {
4438 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4439 }
4440 }
4441
Matt Carlson8ed5d972007-05-07 00:25:49 -07004442 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
4443 u32 val = tr32(PCIE_PWR_MGMT_THRESH);
4444 if (!netif_carrier_ok(tp->dev))
4445 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4446 tp->pwrmgmt_thresh;
4447 else
4448 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4449 tw32(PCIE_PWR_MGMT_THRESH, val);
4450 }
4451
Linus Torvalds1da177e2005-04-16 15:20:36 -07004452 return err;
4453}
4454
Matt Carlson66cfd1b2010-09-30 10:34:30 +00004455static inline int tg3_irq_sync(struct tg3 *tp)
4456{
4457 return tp->irq_sync;
4458}
4459
Michael Chandf3e6542006-05-26 17:48:07 -07004460/* This is called whenever we suspect that the system chipset is re-
4461 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4462 * is bogus tx completions. We try to recover by setting the
4463 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4464 * in the workqueue.
4465 */
4466static void tg3_tx_recover(struct tg3 *tp)
4467{
4468 BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
4469 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4470
Matt Carlson5129c3a2010-04-05 10:19:23 +00004471 netdev_warn(tp->dev,
4472 "The system may be re-ordering memory-mapped I/O "
4473 "cycles to the network device, attempting to recover. "
4474 "Please report the problem to the driver maintainer "
4475 "and include system chipset information.\n");
Michael Chandf3e6542006-05-26 17:48:07 -07004476
4477 spin_lock(&tp->lock);
Michael Chandf3e6542006-05-26 17:48:07 -07004478 tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
Michael Chandf3e6542006-05-26 17:48:07 -07004479 spin_unlock(&tp->lock);
4480}
4481
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004482static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
Michael Chan1b2a7202006-08-07 21:46:02 -07004483{
Matt Carlsonf65aac12010-08-02 11:26:03 +00004484 /* Tell compiler to fetch tx indices from memory. */
4485 barrier();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004486 return tnapi->tx_pending -
4487 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
Michael Chan1b2a7202006-08-07 21:46:02 -07004488}
4489
Linus Torvalds1da177e2005-04-16 15:20:36 -07004490/* Tigon3 never reports partial packet sends. So we do not
4491 * need special logic to handle SKBs that have not had all
4492 * of their frags sent yet, like SunGEM does.
4493 */
Matt Carlson17375d22009-08-28 14:02:18 +00004494static void tg3_tx(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004495{
Matt Carlson17375d22009-08-28 14:02:18 +00004496 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00004497 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004498 u32 sw_idx = tnapi->tx_cons;
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004499 struct netdev_queue *txq;
4500 int index = tnapi - tp->napi;
4501
Matt Carlson19cfaec2009-12-03 08:36:20 +00004502 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004503 index--;
4504
4505 txq = netdev_get_tx_queue(tp->dev, index);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004506
4507 while (sw_idx != hw_idx) {
Alexander Duyckf4188d82009-12-02 16:48:38 +00004508 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004509 struct sk_buff *skb = ri->skb;
Michael Chandf3e6542006-05-26 17:48:07 -07004510 int i, tx_bug = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004511
Michael Chandf3e6542006-05-26 17:48:07 -07004512 if (unlikely(skb == NULL)) {
4513 tg3_tx_recover(tp);
4514 return;
4515 }
4516
Alexander Duyckf4188d82009-12-02 16:48:38 +00004517 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004518 dma_unmap_addr(ri, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00004519 skb_headlen(skb),
4520 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004521
4522 ri->skb = NULL;
4523
4524 sw_idx = NEXT_TX(sw_idx);
4525
4526 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004527 ri = &tnapi->tx_buffers[sw_idx];
Michael Chandf3e6542006-05-26 17:48:07 -07004528 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4529 tx_bug = 1;
Alexander Duyckf4188d82009-12-02 16:48:38 +00004530
4531 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004532 dma_unmap_addr(ri, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00004533 skb_shinfo(skb)->frags[i].size,
4534 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004535 sw_idx = NEXT_TX(sw_idx);
4536 }
4537
David S. Millerf47c11e2005-06-24 20:18:35 -07004538 dev_kfree_skb(skb);
Michael Chandf3e6542006-05-26 17:48:07 -07004539
4540 if (unlikely(tx_bug)) {
4541 tg3_tx_recover(tp);
4542 return;
4543 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004544 }
4545
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004546 tnapi->tx_cons = sw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004547
Michael Chan1b2a7202006-08-07 21:46:02 -07004548 /* Need to make the tx_cons update visible to tg3_start_xmit()
4549 * before checking for netif_queue_stopped(). Without the
4550 * memory barrier, there is a small possibility that tg3_start_xmit()
4551 * will miss it and cause the queue to be stopped forever.
4552 */
4553 smp_mb();
4554
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004555 if (unlikely(netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004556 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004557 __netif_tx_lock(txq, smp_processor_id());
4558 if (netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004559 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004560 netif_tx_wake_queue(txq);
4561 __netif_tx_unlock(txq);
Michael Chan51b91462005-09-01 17:41:28 -07004562 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004563}
4564
Matt Carlson2b2cdb62009-11-13 13:03:48 +00004565static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4566{
4567 if (!ri->skb)
4568 return;
4569
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004570 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
Matt Carlson2b2cdb62009-11-13 13:03:48 +00004571 map_sz, PCI_DMA_FROMDEVICE);
4572 dev_kfree_skb_any(ri->skb);
4573 ri->skb = NULL;
4574}
4575
Linus Torvalds1da177e2005-04-16 15:20:36 -07004576/* Returns size of skb allocated or < 0 on error.
4577 *
4578 * We only need to fill in the address because the other members
4579 * of the RX descriptor are invariant, see tg3_init_rings.
4580 *
4581 * Note the purposeful assymetry of cpu vs. chip accesses. For
4582 * posting buffers we only dirty the first cache line of the RX
4583 * descriptor (containing the address). Whereas for the RX status
4584 * buffers the cpu only reads the last cacheline of the RX descriptor
4585 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4586 */
Matt Carlson86b21e52009-11-13 13:03:45 +00004587static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
Matt Carlsona3896162009-11-13 13:03:44 +00004588 u32 opaque_key, u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004589{
4590 struct tg3_rx_buffer_desc *desc;
Matt Carlsonf94e2902010-10-14 10:37:42 +00004591 struct ring_info *map;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004592 struct sk_buff *skb;
4593 dma_addr_t mapping;
4594 int skb_size, dest_idx;
4595
Linus Torvalds1da177e2005-04-16 15:20:36 -07004596 switch (opaque_key) {
4597 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00004598 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlson21f581a2009-08-28 14:00:25 +00004599 desc = &tpr->rx_std[dest_idx];
4600 map = &tpr->rx_std_buffers[dest_idx];
Matt Carlson287be122009-08-28 13:58:46 +00004601 skb_size = tp->rx_pkt_map_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004602 break;
4603
4604 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00004605 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlson79ed5ac2009-08-28 14:00:55 +00004606 desc = &tpr->rx_jmb[dest_idx].std;
Matt Carlson21f581a2009-08-28 14:00:25 +00004607 map = &tpr->rx_jmb_buffers[dest_idx];
Matt Carlson287be122009-08-28 13:58:46 +00004608 skb_size = TG3_RX_JMB_MAP_SZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004609 break;
4610
4611 default:
4612 return -EINVAL;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004613 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004614
4615 /* Do not overwrite any of the map or rp information
4616 * until we are sure we can commit to a new buffer.
4617 *
4618 * Callers depend upon this behavior and assume that
4619 * we leave everything unchanged if we fail.
4620 */
Matt Carlson287be122009-08-28 13:58:46 +00004621 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004622 if (skb == NULL)
4623 return -ENOMEM;
4624
Linus Torvalds1da177e2005-04-16 15:20:36 -07004625 skb_reserve(skb, tp->rx_offset);
4626
Matt Carlson287be122009-08-28 13:58:46 +00004627 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004628 PCI_DMA_FROMDEVICE);
Matt Carlsona21771d2009-11-02 14:25:31 +00004629 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4630 dev_kfree_skb(skb);
4631 return -EIO;
4632 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004633
4634 map->skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004635 dma_unmap_addr_set(map, mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004636
Linus Torvalds1da177e2005-04-16 15:20:36 -07004637 desc->addr_hi = ((u64)mapping >> 32);
4638 desc->addr_lo = ((u64)mapping & 0xffffffff);
4639
4640 return skb_size;
4641}
4642
4643/* We only need to move over in the address because the other
4644 * members of the RX descriptor are invariant. See notes above
4645 * tg3_alloc_rx_skb for full details.
4646 */
Matt Carlsona3896162009-11-13 13:03:44 +00004647static void tg3_recycle_rx(struct tg3_napi *tnapi,
4648 struct tg3_rx_prodring_set *dpr,
4649 u32 opaque_key, int src_idx,
4650 u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004651{
Matt Carlson17375d22009-08-28 14:02:18 +00004652 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004653 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4654 struct ring_info *src_map, *dest_map;
Matt Carlson8fea32b2010-09-15 08:59:58 +00004655 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
Matt Carlsonc6cdf432010-04-05 10:19:26 +00004656 int dest_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004657
4658 switch (opaque_key) {
4659 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00004660 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00004661 dest_desc = &dpr->rx_std[dest_idx];
4662 dest_map = &dpr->rx_std_buffers[dest_idx];
4663 src_desc = &spr->rx_std[src_idx];
4664 src_map = &spr->rx_std_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004665 break;
4666
4667 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00004668 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00004669 dest_desc = &dpr->rx_jmb[dest_idx].std;
4670 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4671 src_desc = &spr->rx_jmb[src_idx].std;
4672 src_map = &spr->rx_jmb_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004673 break;
4674
4675 default:
4676 return;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004677 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004678
4679 dest_map->skb = src_map->skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004680 dma_unmap_addr_set(dest_map, mapping,
4681 dma_unmap_addr(src_map, mapping));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004682 dest_desc->addr_hi = src_desc->addr_hi;
4683 dest_desc->addr_lo = src_desc->addr_lo;
Matt Carlsone92967b2010-02-12 14:47:06 +00004684
4685 /* Ensure that the update to the skb happens after the physical
4686 * addresses have been transferred to the new BD location.
4687 */
4688 smp_wmb();
4689
Linus Torvalds1da177e2005-04-16 15:20:36 -07004690 src_map->skb = NULL;
4691}
4692
Linus Torvalds1da177e2005-04-16 15:20:36 -07004693/* The RX ring scheme is composed of multiple rings which post fresh
4694 * buffers to the chip, and one special ring the chip uses to report
4695 * status back to the host.
4696 *
4697 * The special ring reports the status of received packets to the
4698 * host. The chip does not write into the original descriptor the
4699 * RX buffer was obtained from. The chip simply takes the original
4700 * descriptor as provided by the host, updates the status and length
4701 * field, then writes this into the next status ring entry.
4702 *
4703 * Each ring the host uses to post buffers to the chip is described
4704 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4705 * it is first placed into the on-chip ram. When the packet's length
4706 * is known, it walks down the TG3_BDINFO entries to select the ring.
4707 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4708 * which is within the range of the new packet's length is chosen.
4709 *
4710 * The "separate ring for rx status" scheme may sound queer, but it makes
4711 * sense from a cache coherency perspective. If only the host writes
4712 * to the buffer post rings, and only the chip writes to the rx status
4713 * rings, then cache lines never move beyond shared-modified state.
4714 * If both the host and chip were to write into the same ring, cache line
4715 * eviction could occur since both entities want it in an exclusive state.
4716 */
Matt Carlson17375d22009-08-28 14:02:18 +00004717static int tg3_rx(struct tg3_napi *tnapi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004718{
Matt Carlson17375d22009-08-28 14:02:18 +00004719 struct tg3 *tp = tnapi->tp;
Michael Chanf92905d2006-06-29 20:14:29 -07004720 u32 work_mask, rx_std_posted = 0;
Matt Carlson43619352009-11-13 13:03:47 +00004721 u32 std_prod_idx, jmb_prod_idx;
Matt Carlson72334482009-08-28 14:03:01 +00004722 u32 sw_idx = tnapi->rx_rcb_ptr;
Michael Chan483ba502005-04-25 15:14:03 -07004723 u16 hw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004724 int received;
Matt Carlson8fea32b2010-09-15 08:59:58 +00004725 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004726
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00004727 hw_idx = *(tnapi->rx_rcb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004728 /*
4729 * We need to order the read of hw_idx and the read of
4730 * the opaque cookie.
4731 */
4732 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07004733 work_mask = 0;
4734 received = 0;
Matt Carlson43619352009-11-13 13:03:47 +00004735 std_prod_idx = tpr->rx_std_prod_idx;
4736 jmb_prod_idx = tpr->rx_jmb_prod_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004737 while (sw_idx != hw_idx && budget > 0) {
Matt Carlsonafc081f2009-11-13 13:03:43 +00004738 struct ring_info *ri;
Matt Carlson72334482009-08-28 14:03:01 +00004739 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004740 unsigned int len;
4741 struct sk_buff *skb;
4742 dma_addr_t dma_addr;
4743 u32 opaque_key, desc_idx, *post_ptr;
4744
4745 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
4746 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
4747 if (opaque_key == RXD_OPAQUE_RING_STD) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00004748 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004749 dma_addr = dma_unmap_addr(ri, mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00004750 skb = ri->skb;
Matt Carlson43619352009-11-13 13:03:47 +00004751 post_ptr = &std_prod_idx;
Michael Chanf92905d2006-06-29 20:14:29 -07004752 rx_std_posted++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004753 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00004754 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004755 dma_addr = dma_unmap_addr(ri, mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00004756 skb = ri->skb;
Matt Carlson43619352009-11-13 13:03:47 +00004757 post_ptr = &jmb_prod_idx;
Matt Carlson21f581a2009-08-28 14:00:25 +00004758 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004759 goto next_pkt_nopost;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004760
4761 work_mask |= opaque_key;
4762
4763 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
4764 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
4765 drop_it:
Matt Carlsona3896162009-11-13 13:03:44 +00004766 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004767 desc_idx, *post_ptr);
4768 drop_it_no_recycle:
4769 /* Other statistics kept track of by card. */
Eric Dumazetb0057c52010-10-10 19:55:52 +00004770 tp->rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004771 goto next_pkt;
4772 }
4773
Matt Carlsonad829262008-11-21 17:16:16 -08004774 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
4775 ETH_FCS_LEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004776
Matt Carlsond2757fc2010-04-12 06:58:27 +00004777 if (len > TG3_RX_COPY_THRESH(tp)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004778 int skb_size;
4779
Matt Carlson86b21e52009-11-13 13:03:45 +00004780 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
Matt Carlsonafc081f2009-11-13 13:03:43 +00004781 *post_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004782 if (skb_size < 0)
4783 goto drop_it;
4784
Matt Carlson287be122009-08-28 13:58:46 +00004785 pci_unmap_single(tp->pdev, dma_addr, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004786 PCI_DMA_FROMDEVICE);
4787
Matt Carlson61e800c2010-02-17 15:16:54 +00004788 /* Ensure that the update to the skb happens
4789 * after the usage of the old DMA mapping.
4790 */
4791 smp_wmb();
4792
4793 ri->skb = NULL;
4794
Linus Torvalds1da177e2005-04-16 15:20:36 -07004795 skb_put(skb, len);
4796 } else {
4797 struct sk_buff *copy_skb;
4798
Matt Carlsona3896162009-11-13 13:03:44 +00004799 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004800 desc_idx, *post_ptr);
4801
Matt Carlsonbf933c82011-01-25 15:58:49 +00004802 copy_skb = netdev_alloc_skb(tp->dev, len +
Matt Carlson9dc7a112010-04-12 06:58:28 +00004803 TG3_RAW_IP_ALIGN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004804 if (copy_skb == NULL)
4805 goto drop_it_no_recycle;
4806
Matt Carlsonbf933c82011-01-25 15:58:49 +00004807 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004808 skb_put(copy_skb, len);
4809 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03004810 skb_copy_from_linear_data(skb, copy_skb->data, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004811 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
4812
4813 /* We'll reuse the original ring buffer. */
4814 skb = copy_skb;
4815 }
4816
4817 if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
4818 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
4819 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
4820 >> RXD_TCPCSUM_SHIFT) == 0xffff))
4821 skb->ip_summed = CHECKSUM_UNNECESSARY;
4822 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07004823 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004824
4825 skb->protocol = eth_type_trans(skb, tp->dev);
Matt Carlsonf7b493e2009-02-25 14:21:52 +00004826
4827 if (len > (tp->dev->mtu + ETH_HLEN) &&
4828 skb->protocol != htons(ETH_P_8021Q)) {
4829 dev_kfree_skb(skb);
Eric Dumazetb0057c52010-10-10 19:55:52 +00004830 goto drop_it_no_recycle;
Matt Carlsonf7b493e2009-02-25 14:21:52 +00004831 }
4832
Matt Carlson9dc7a112010-04-12 06:58:28 +00004833 if (desc->type_flags & RXD_FLAG_VLAN &&
Matt Carlsonbf933c82011-01-25 15:58:49 +00004834 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
4835 __vlan_hwaccel_put_tag(skb,
4836 desc->err_vlan & RXD_VLAN_MASK);
Matt Carlson9dc7a112010-04-12 06:58:28 +00004837
Matt Carlsonbf933c82011-01-25 15:58:49 +00004838 napi_gro_receive(&tnapi->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004839
Linus Torvalds1da177e2005-04-16 15:20:36 -07004840 received++;
4841 budget--;
4842
4843next_pkt:
4844 (*post_ptr)++;
Michael Chanf92905d2006-06-29 20:14:29 -07004845
4846 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00004847 tpr->rx_std_prod_idx = std_prod_idx &
4848 tp->rx_std_ring_mask;
Matt Carlson86cfe4f2010-01-12 10:11:37 +00004849 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4850 tpr->rx_std_prod_idx);
Michael Chanf92905d2006-06-29 20:14:29 -07004851 work_mask &= ~RXD_OPAQUE_RING_STD;
4852 rx_std_posted = 0;
4853 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004854next_pkt_nopost:
Michael Chan483ba502005-04-25 15:14:03 -07004855 sw_idx++;
Matt Carlson7cb32cf2010-09-30 10:34:36 +00004856 sw_idx &= tp->rx_ret_ring_mask;
Michael Chan52f6d692005-04-25 15:14:32 -07004857
4858 /* Refresh hw_idx to see if there is new work */
4859 if (sw_idx == hw_idx) {
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00004860 hw_idx = *(tnapi->rx_rcb_prod_idx);
Michael Chan52f6d692005-04-25 15:14:32 -07004861 rmb();
4862 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004863 }
4864
4865 /* ACK the status ring. */
Matt Carlson72334482009-08-28 14:03:01 +00004866 tnapi->rx_rcb_ptr = sw_idx;
4867 tw32_rx_mbox(tnapi->consmbox, sw_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004868
4869 /* Refill RX ring(s). */
Matt Carlsone4af1af2010-02-12 14:47:05 +00004870 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004871 if (work_mask & RXD_OPAQUE_RING_STD) {
Matt Carlson2c49a442010-09-30 10:34:35 +00004872 tpr->rx_std_prod_idx = std_prod_idx &
4873 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004874 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4875 tpr->rx_std_prod_idx);
4876 }
4877 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
Matt Carlson2c49a442010-09-30 10:34:35 +00004878 tpr->rx_jmb_prod_idx = jmb_prod_idx &
4879 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004880 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
4881 tpr->rx_jmb_prod_idx);
4882 }
4883 mmiowb();
4884 } else if (work_mask) {
4885 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
4886 * updated before the producer indices can be updated.
4887 */
4888 smp_wmb();
4889
Matt Carlson2c49a442010-09-30 10:34:35 +00004890 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
4891 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004892
Matt Carlsone4af1af2010-02-12 14:47:05 +00004893 if (tnapi != &tp->napi[1])
4894 napi_schedule(&tp->napi[1].napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004895 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004896
4897 return received;
4898}
4899
Matt Carlson35f2d7d2009-11-13 13:03:41 +00004900static void tg3_poll_link(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004901{
Linus Torvalds1da177e2005-04-16 15:20:36 -07004902 /* handle link change and other phy events */
4903 if (!(tp->tg3_flags &
4904 (TG3_FLAG_USE_LINKCHG_REG |
4905 TG3_FLAG_POLL_SERDES))) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00004906 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
4907
Linus Torvalds1da177e2005-04-16 15:20:36 -07004908 if (sblk->status & SD_STATUS_LINK_CHG) {
4909 sblk->status = SD_STATUS_UPDATED |
Matt Carlson35f2d7d2009-11-13 13:03:41 +00004910 (sblk->status & ~SD_STATUS_LINK_CHG);
David S. Millerf47c11e2005-06-24 20:18:35 -07004911 spin_lock(&tp->lock);
Matt Carlsondd477002008-05-25 23:45:58 -07004912 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
4913 tw32_f(MAC_STATUS,
4914 (MAC_STATUS_SYNC_CHANGED |
4915 MAC_STATUS_CFG_CHANGED |
4916 MAC_STATUS_MI_COMPLETION |
4917 MAC_STATUS_LNKSTATE_CHANGED));
4918 udelay(40);
4919 } else
4920 tg3_setup_phy(tp, 0);
David S. Millerf47c11e2005-06-24 20:18:35 -07004921 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004922 }
4923 }
Matt Carlson35f2d7d2009-11-13 13:03:41 +00004924}
4925
Matt Carlsonf89f38b2010-02-12 14:47:07 +00004926static int tg3_rx_prodring_xfer(struct tg3 *tp,
4927 struct tg3_rx_prodring_set *dpr,
4928 struct tg3_rx_prodring_set *spr)
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004929{
4930 u32 si, di, cpycnt, src_prod_idx;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00004931 int i, err = 0;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004932
4933 while (1) {
4934 src_prod_idx = spr->rx_std_prod_idx;
4935
4936 /* Make sure updates to the rx_std_buffers[] entries and the
4937 * standard producer index are seen in the correct order.
4938 */
4939 smp_rmb();
4940
4941 if (spr->rx_std_cons_idx == src_prod_idx)
4942 break;
4943
4944 if (spr->rx_std_cons_idx < src_prod_idx)
4945 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
4946 else
Matt Carlson2c49a442010-09-30 10:34:35 +00004947 cpycnt = tp->rx_std_ring_mask + 1 -
4948 spr->rx_std_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004949
Matt Carlson2c49a442010-09-30 10:34:35 +00004950 cpycnt = min(cpycnt,
4951 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004952
4953 si = spr->rx_std_cons_idx;
4954 di = dpr->rx_std_prod_idx;
4955
Matt Carlsone92967b2010-02-12 14:47:06 +00004956 for (i = di; i < di + cpycnt; i++) {
4957 if (dpr->rx_std_buffers[i].skb) {
4958 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00004959 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00004960 break;
4961 }
4962 }
4963
4964 if (!cpycnt)
4965 break;
4966
4967 /* Ensure that updates to the rx_std_buffers ring and the
4968 * shadowed hardware producer ring from tg3_recycle_skb() are
4969 * ordered correctly WRT the skb check above.
4970 */
4971 smp_rmb();
4972
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004973 memcpy(&dpr->rx_std_buffers[di],
4974 &spr->rx_std_buffers[si],
4975 cpycnt * sizeof(struct ring_info));
4976
4977 for (i = 0; i < cpycnt; i++, di++, si++) {
4978 struct tg3_rx_buffer_desc *sbd, *dbd;
4979 sbd = &spr->rx_std[si];
4980 dbd = &dpr->rx_std[di];
4981 dbd->addr_hi = sbd->addr_hi;
4982 dbd->addr_lo = sbd->addr_lo;
4983 }
4984
Matt Carlson2c49a442010-09-30 10:34:35 +00004985 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
4986 tp->rx_std_ring_mask;
4987 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
4988 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004989 }
4990
4991 while (1) {
4992 src_prod_idx = spr->rx_jmb_prod_idx;
4993
4994 /* Make sure updates to the rx_jmb_buffers[] entries and
4995 * the jumbo producer index are seen in the correct order.
4996 */
4997 smp_rmb();
4998
4999 if (spr->rx_jmb_cons_idx == src_prod_idx)
5000 break;
5001
5002 if (spr->rx_jmb_cons_idx < src_prod_idx)
5003 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5004 else
Matt Carlson2c49a442010-09-30 10:34:35 +00005005 cpycnt = tp->rx_jmb_ring_mask + 1 -
5006 spr->rx_jmb_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005007
5008 cpycnt = min(cpycnt,
Matt Carlson2c49a442010-09-30 10:34:35 +00005009 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005010
5011 si = spr->rx_jmb_cons_idx;
5012 di = dpr->rx_jmb_prod_idx;
5013
Matt Carlsone92967b2010-02-12 14:47:06 +00005014 for (i = di; i < di + cpycnt; i++) {
5015 if (dpr->rx_jmb_buffers[i].skb) {
5016 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005017 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00005018 break;
5019 }
5020 }
5021
5022 if (!cpycnt)
5023 break;
5024
5025 /* Ensure that updates to the rx_jmb_buffers ring and the
5026 * shadowed hardware producer ring from tg3_recycle_skb() are
5027 * ordered correctly WRT the skb check above.
5028 */
5029 smp_rmb();
5030
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005031 memcpy(&dpr->rx_jmb_buffers[di],
5032 &spr->rx_jmb_buffers[si],
5033 cpycnt * sizeof(struct ring_info));
5034
5035 for (i = 0; i < cpycnt; i++, di++, si++) {
5036 struct tg3_rx_buffer_desc *sbd, *dbd;
5037 sbd = &spr->rx_jmb[si].std;
5038 dbd = &dpr->rx_jmb[di].std;
5039 dbd->addr_hi = sbd->addr_hi;
5040 dbd->addr_lo = sbd->addr_lo;
5041 }
5042
Matt Carlson2c49a442010-09-30 10:34:35 +00005043 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5044 tp->rx_jmb_ring_mask;
5045 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5046 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005047 }
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005048
5049 return err;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005050}
5051
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005052static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5053{
5054 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005055
5056 /* run TX completion thread */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005057 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
Matt Carlson17375d22009-08-28 14:02:18 +00005058 tg3_tx(tnapi);
David S. Miller6f535762007-10-11 18:08:29 -07005059 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
Michael Chan4fd7ab52007-10-12 01:39:50 -07005060 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005061 }
5062
Linus Torvalds1da177e2005-04-16 15:20:36 -07005063 /* run RX thread, within the bounds set by NAPI.
5064 * All RX "locking" is done by ensuring outside
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005065 * code synchronizes with tg3->napi.poll()
Linus Torvalds1da177e2005-04-16 15:20:36 -07005066 */
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005067 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Matt Carlson17375d22009-08-28 14:02:18 +00005068 work_done += tg3_rx(tnapi, budget - work_done);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005069
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005070 if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005071 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005072 int i, err = 0;
Matt Carlsone4af1af2010-02-12 14:47:05 +00005073 u32 std_prod_idx = dpr->rx_std_prod_idx;
5074 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005075
Matt Carlsone4af1af2010-02-12 14:47:05 +00005076 for (i = 1; i < tp->irq_cnt; i++)
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005077 err |= tg3_rx_prodring_xfer(tp, dpr,
Matt Carlson8fea32b2010-09-15 08:59:58 +00005078 &tp->napi[i].prodring);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005079
5080 wmb();
5081
Matt Carlsone4af1af2010-02-12 14:47:05 +00005082 if (std_prod_idx != dpr->rx_std_prod_idx)
5083 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5084 dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005085
Matt Carlsone4af1af2010-02-12 14:47:05 +00005086 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5087 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5088 dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005089
5090 mmiowb();
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005091
5092 if (err)
5093 tw32_f(HOSTCC_MODE, tp->coal_now);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005094 }
5095
David S. Miller6f535762007-10-11 18:08:29 -07005096 return work_done;
5097}
David S. Millerf7383c22005-05-18 22:50:53 -07005098
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005099static int tg3_poll_msix(struct napi_struct *napi, int budget)
5100{
5101 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5102 struct tg3 *tp = tnapi->tp;
5103 int work_done = 0;
5104 struct tg3_hw_status *sblk = tnapi->hw_status;
5105
5106 while (1) {
5107 work_done = tg3_poll_work(tnapi, work_done, budget);
5108
5109 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5110 goto tx_recovery;
5111
5112 if (unlikely(work_done >= budget))
5113 break;
5114
Matt Carlsonc6cdf432010-04-05 10:19:26 +00005115 /* tp->last_tag is used in tg3_int_reenable() below
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005116 * to tell the hw how much work has been processed,
5117 * so we must read it before checking for more work.
5118 */
5119 tnapi->last_tag = sblk->status_tag;
5120 tnapi->last_irq_tag = tnapi->last_tag;
5121 rmb();
5122
5123 /* check for RX/TX work to do */
Matt Carlson6d40db72010-04-05 10:19:20 +00005124 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5125 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005126 napi_complete(napi);
5127 /* Reenable interrupts. */
5128 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5129 mmiowb();
5130 break;
5131 }
5132 }
5133
5134 return work_done;
5135
5136tx_recovery:
5137 /* work_done is guaranteed to be less than budget. */
5138 napi_complete(napi);
5139 schedule_work(&tp->reset_task);
5140 return work_done;
5141}
5142
David S. Miller6f535762007-10-11 18:08:29 -07005143static int tg3_poll(struct napi_struct *napi, int budget)
5144{
Matt Carlson8ef04422009-08-28 14:01:37 +00005145 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5146 struct tg3 *tp = tnapi->tp;
David S. Miller6f535762007-10-11 18:08:29 -07005147 int work_done = 0;
Matt Carlson898a56f2009-08-28 14:02:40 +00005148 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Miller6f535762007-10-11 18:08:29 -07005149
5150 while (1) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005151 tg3_poll_link(tp);
5152
Matt Carlson17375d22009-08-28 14:02:18 +00005153 work_done = tg3_poll_work(tnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07005154
5155 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5156 goto tx_recovery;
5157
5158 if (unlikely(work_done >= budget))
5159 break;
5160
Michael Chan4fd7ab52007-10-12 01:39:50 -07005161 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
Matt Carlson17375d22009-08-28 14:02:18 +00005162 /* tp->last_tag is used in tg3_int_reenable() below
Michael Chan4fd7ab52007-10-12 01:39:50 -07005163 * to tell the hw how much work has been processed,
5164 * so we must read it before checking for more work.
5165 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005166 tnapi->last_tag = sblk->status_tag;
5167 tnapi->last_irq_tag = tnapi->last_tag;
Michael Chan4fd7ab52007-10-12 01:39:50 -07005168 rmb();
5169 } else
5170 sblk->status &= ~SD_STATUS_UPDATED;
5171
Matt Carlson17375d22009-08-28 14:02:18 +00005172 if (likely(!tg3_has_work(tnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08005173 napi_complete(napi);
Matt Carlson17375d22009-08-28 14:02:18 +00005174 tg3_int_reenable(tnapi);
David S. Miller6f535762007-10-11 18:08:29 -07005175 break;
5176 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005177 }
5178
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005179 return work_done;
David S. Miller6f535762007-10-11 18:08:29 -07005180
5181tx_recovery:
Michael Chan4fd7ab52007-10-12 01:39:50 -07005182 /* work_done is guaranteed to be less than budget. */
Ben Hutchings288379f2009-01-19 16:43:59 -08005183 napi_complete(napi);
David S. Miller6f535762007-10-11 18:08:29 -07005184 schedule_work(&tp->reset_task);
Michael Chan4fd7ab52007-10-12 01:39:50 -07005185 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005186}
5187
Matt Carlson66cfd1b2010-09-30 10:34:30 +00005188static void tg3_napi_disable(struct tg3 *tp)
5189{
5190 int i;
5191
5192 for (i = tp->irq_cnt - 1; i >= 0; i--)
5193 napi_disable(&tp->napi[i].napi);
5194}
5195
5196static void tg3_napi_enable(struct tg3 *tp)
5197{
5198 int i;
5199
5200 for (i = 0; i < tp->irq_cnt; i++)
5201 napi_enable(&tp->napi[i].napi);
5202}
5203
5204static void tg3_napi_init(struct tg3 *tp)
5205{
5206 int i;
5207
5208 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
5209 for (i = 1; i < tp->irq_cnt; i++)
5210 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
5211}
5212
5213static void tg3_napi_fini(struct tg3 *tp)
5214{
5215 int i;
5216
5217 for (i = 0; i < tp->irq_cnt; i++)
5218 netif_napi_del(&tp->napi[i].napi);
5219}
5220
5221static inline void tg3_netif_stop(struct tg3 *tp)
5222{
5223 tp->dev->trans_start = jiffies; /* prevent tx timeout */
5224 tg3_napi_disable(tp);
5225 netif_tx_disable(tp->dev);
5226}
5227
5228static inline void tg3_netif_start(struct tg3 *tp)
5229{
5230 /* NOTE: unconditional netif_tx_wake_all_queues is only
5231 * appropriate so long as all callers are assured to
5232 * have free tx slots (such as after tg3_init_hw)
5233 */
5234 netif_tx_wake_all_queues(tp->dev);
5235
5236 tg3_napi_enable(tp);
5237 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
5238 tg3_enable_ints(tp);
5239}
5240
David S. Millerf47c11e2005-06-24 20:18:35 -07005241static void tg3_irq_quiesce(struct tg3 *tp)
5242{
Matt Carlson4f125f42009-09-01 12:55:02 +00005243 int i;
5244
David S. Millerf47c11e2005-06-24 20:18:35 -07005245 BUG_ON(tp->irq_sync);
5246
5247 tp->irq_sync = 1;
5248 smp_mb();
5249
Matt Carlson4f125f42009-09-01 12:55:02 +00005250 for (i = 0; i < tp->irq_cnt; i++)
5251 synchronize_irq(tp->napi[i].irq_vec);
David S. Millerf47c11e2005-06-24 20:18:35 -07005252}
5253
David S. Millerf47c11e2005-06-24 20:18:35 -07005254/* Fully shutdown all tg3 driver activity elsewhere in the system.
5255 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5256 * with as well. Most of the time, this is not necessary except when
5257 * shutting down the device.
5258 */
5259static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5260{
Michael Chan46966542007-07-11 19:47:19 -07005261 spin_lock_bh(&tp->lock);
David S. Millerf47c11e2005-06-24 20:18:35 -07005262 if (irq_sync)
5263 tg3_irq_quiesce(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07005264}
5265
5266static inline void tg3_full_unlock(struct tg3 *tp)
5267{
David S. Millerf47c11e2005-06-24 20:18:35 -07005268 spin_unlock_bh(&tp->lock);
5269}
5270
Michael Chanfcfa0a32006-03-20 22:28:41 -08005271/* One-shot MSI handler - Chip automatically disables interrupt
5272 * after sending MSI so driver doesn't have to do it.
5273 */
David Howells7d12e782006-10-05 14:55:46 +01005274static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
Michael Chanfcfa0a32006-03-20 22:28:41 -08005275{
Matt Carlson09943a12009-08-28 14:01:57 +00005276 struct tg3_napi *tnapi = dev_id;
5277 struct tg3 *tp = tnapi->tp;
Michael Chanfcfa0a32006-03-20 22:28:41 -08005278
Matt Carlson898a56f2009-08-28 14:02:40 +00005279 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00005280 if (tnapi->rx_rcb)
5281 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chanfcfa0a32006-03-20 22:28:41 -08005282
5283 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00005284 napi_schedule(&tnapi->napi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08005285
5286 return IRQ_HANDLED;
5287}
5288
Michael Chan88b06bc22005-04-21 17:13:25 -07005289/* MSI ISR - No need to check for interrupt sharing and no need to
5290 * flush status block and interrupt mailbox. PCI ordering rules
5291 * guarantee that MSI will arrive after the status block.
5292 */
David Howells7d12e782006-10-05 14:55:46 +01005293static irqreturn_t tg3_msi(int irq, void *dev_id)
Michael Chan88b06bc22005-04-21 17:13:25 -07005294{
Matt Carlson09943a12009-08-28 14:01:57 +00005295 struct tg3_napi *tnapi = dev_id;
5296 struct tg3 *tp = tnapi->tp;
Michael Chan88b06bc22005-04-21 17:13:25 -07005297
Matt Carlson898a56f2009-08-28 14:02:40 +00005298 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00005299 if (tnapi->rx_rcb)
5300 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chan88b06bc22005-04-21 17:13:25 -07005301 /*
David S. Millerfac9b832005-05-18 22:46:34 -07005302 * Writing any value to intr-mbox-0 clears PCI INTA# and
Michael Chan88b06bc22005-04-21 17:13:25 -07005303 * chip-internal interrupt pending events.
David S. Millerfac9b832005-05-18 22:46:34 -07005304 * Writing non-zero to intr-mbox-0 additional tells the
Michael Chan88b06bc22005-04-21 17:13:25 -07005305 * NIC to stop sending us irqs, engaging "in-intr-handler"
5306 * event coalescing.
5307 */
5308 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chan61487482005-09-05 17:53:19 -07005309 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00005310 napi_schedule(&tnapi->napi);
Michael Chan61487482005-09-05 17:53:19 -07005311
Michael Chan88b06bc22005-04-21 17:13:25 -07005312 return IRQ_RETVAL(1);
5313}
5314
David Howells7d12e782006-10-05 14:55:46 +01005315static irqreturn_t tg3_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005316{
Matt Carlson09943a12009-08-28 14:01:57 +00005317 struct tg3_napi *tnapi = dev_id;
5318 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005319 struct tg3_hw_status *sblk = tnapi->hw_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005320 unsigned int handled = 1;
5321
Linus Torvalds1da177e2005-04-16 15:20:36 -07005322 /* In INTx mode, it is possible for the interrupt to arrive at
5323 * the CPU before the status block posted prior to the interrupt.
5324 * Reading the PCI State register will confirm whether the
5325 * interrupt is ours and will flush the status block.
5326 */
Michael Chand18edcb2007-03-24 20:57:11 -07005327 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
5328 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5329 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5330 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07005331 goto out;
David S. Millerfac9b832005-05-18 22:46:34 -07005332 }
Michael Chand18edcb2007-03-24 20:57:11 -07005333 }
5334
5335 /*
5336 * Writing any value to intr-mbox-0 clears PCI INTA# and
5337 * chip-internal interrupt pending events.
5338 * Writing non-zero to intr-mbox-0 additional tells the
5339 * NIC to stop sending us irqs, engaging "in-intr-handler"
5340 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07005341 *
5342 * Flush the mailbox to de-assert the IRQ immediately to prevent
5343 * spurious interrupts. The flush impacts performance but
5344 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07005345 */
Michael Chanc04cb342007-05-07 00:26:15 -07005346 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chand18edcb2007-03-24 20:57:11 -07005347 if (tg3_irq_sync(tp))
5348 goto out;
5349 sblk->status &= ~SD_STATUS_UPDATED;
Matt Carlson17375d22009-08-28 14:02:18 +00005350 if (likely(tg3_has_work(tnapi))) {
Matt Carlson72334482009-08-28 14:03:01 +00005351 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson09943a12009-08-28 14:01:57 +00005352 napi_schedule(&tnapi->napi);
Michael Chand18edcb2007-03-24 20:57:11 -07005353 } else {
5354 /* No work, shared interrupt perhaps? re-enable
5355 * interrupts, and flush that PCI write
5356 */
5357 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5358 0x00000000);
David S. Millerfac9b832005-05-18 22:46:34 -07005359 }
David S. Millerf47c11e2005-06-24 20:18:35 -07005360out:
David S. Millerfac9b832005-05-18 22:46:34 -07005361 return IRQ_RETVAL(handled);
5362}
5363
David Howells7d12e782006-10-05 14:55:46 +01005364static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
David S. Millerfac9b832005-05-18 22:46:34 -07005365{
Matt Carlson09943a12009-08-28 14:01:57 +00005366 struct tg3_napi *tnapi = dev_id;
5367 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005368 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Millerfac9b832005-05-18 22:46:34 -07005369 unsigned int handled = 1;
5370
David S. Millerfac9b832005-05-18 22:46:34 -07005371 /* In INTx mode, it is possible for the interrupt to arrive at
5372 * the CPU before the status block posted prior to the interrupt.
5373 * Reading the PCI State register will confirm whether the
5374 * interrupt is ours and will flush the status block.
5375 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005376 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
Michael Chand18edcb2007-03-24 20:57:11 -07005377 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5378 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5379 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07005380 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005381 }
Michael Chand18edcb2007-03-24 20:57:11 -07005382 }
5383
5384 /*
5385 * writing any value to intr-mbox-0 clears PCI INTA# and
5386 * chip-internal interrupt pending events.
5387 * writing non-zero to intr-mbox-0 additional tells the
5388 * NIC to stop sending us irqs, engaging "in-intr-handler"
5389 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07005390 *
5391 * Flush the mailbox to de-assert the IRQ immediately to prevent
5392 * spurious interrupts. The flush impacts performance but
5393 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07005394 */
Michael Chanc04cb342007-05-07 00:26:15 -07005395 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Matt Carlson624f8e52009-04-20 06:55:01 +00005396
5397 /*
5398 * In a shared interrupt configuration, sometimes other devices'
5399 * interrupts will scream. We record the current status tag here
5400 * so that the above check can report that the screaming interrupts
5401 * are unhandled. Eventually they will be silenced.
5402 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005403 tnapi->last_irq_tag = sblk->status_tag;
Matt Carlson624f8e52009-04-20 06:55:01 +00005404
Michael Chand18edcb2007-03-24 20:57:11 -07005405 if (tg3_irq_sync(tp))
5406 goto out;
Matt Carlson624f8e52009-04-20 06:55:01 +00005407
Matt Carlson72334482009-08-28 14:03:01 +00005408 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson624f8e52009-04-20 06:55:01 +00005409
Matt Carlson09943a12009-08-28 14:01:57 +00005410 napi_schedule(&tnapi->napi);
Matt Carlson624f8e52009-04-20 06:55:01 +00005411
David S. Millerf47c11e2005-06-24 20:18:35 -07005412out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07005413 return IRQ_RETVAL(handled);
5414}
5415
Michael Chan79381092005-04-21 17:13:59 -07005416/* ISR for interrupt test */
David Howells7d12e782006-10-05 14:55:46 +01005417static irqreturn_t tg3_test_isr(int irq, void *dev_id)
Michael Chan79381092005-04-21 17:13:59 -07005418{
Matt Carlson09943a12009-08-28 14:01:57 +00005419 struct tg3_napi *tnapi = dev_id;
5420 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005421 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan79381092005-04-21 17:13:59 -07005422
Michael Chanf9804dd2005-09-27 12:13:10 -07005423 if ((sblk->status & SD_STATUS_UPDATED) ||
5424 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
Michael Chanb16250e2006-09-27 16:10:14 -07005425 tg3_disable_ints(tp);
Michael Chan79381092005-04-21 17:13:59 -07005426 return IRQ_RETVAL(1);
5427 }
5428 return IRQ_RETVAL(0);
5429}
5430
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07005431static int tg3_init_hw(struct tg3 *, int);
Michael Chan944d9802005-05-29 14:57:48 -07005432static int tg3_halt(struct tg3 *, int, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005433
Michael Chanb9ec6c12006-07-25 16:37:27 -07005434/* Restart hardware after configuration changes, self-test, etc.
5435 * Invoked with tp->lock held.
5436 */
5437static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
Eric Dumazet78c61462008-04-24 23:33:06 -07005438 __releases(tp->lock)
5439 __acquires(tp->lock)
Michael Chanb9ec6c12006-07-25 16:37:27 -07005440{
5441 int err;
5442
5443 err = tg3_init_hw(tp, reset_phy);
5444 if (err) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00005445 netdev_err(tp->dev,
5446 "Failed to re-initialize device, aborting\n");
Michael Chanb9ec6c12006-07-25 16:37:27 -07005447 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5448 tg3_full_unlock(tp);
5449 del_timer_sync(&tp->timer);
5450 tp->irq_sync = 0;
Matt Carlsonfed97812009-09-01 13:10:19 +00005451 tg3_napi_enable(tp);
Michael Chanb9ec6c12006-07-25 16:37:27 -07005452 dev_close(tp->dev);
5453 tg3_full_lock(tp, 0);
5454 }
5455 return err;
5456}
5457
Linus Torvalds1da177e2005-04-16 15:20:36 -07005458#ifdef CONFIG_NET_POLL_CONTROLLER
5459static void tg3_poll_controller(struct net_device *dev)
5460{
Matt Carlson4f125f42009-09-01 12:55:02 +00005461 int i;
Michael Chan88b06bc22005-04-21 17:13:25 -07005462 struct tg3 *tp = netdev_priv(dev);
5463
Matt Carlson4f125f42009-09-01 12:55:02 +00005464 for (i = 0; i < tp->irq_cnt; i++)
Louis Rillingfe234f02010-03-09 06:14:41 +00005465 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005466}
5467#endif
5468
David Howellsc4028952006-11-22 14:57:56 +00005469static void tg3_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005470{
David Howellsc4028952006-11-22 14:57:56 +00005471 struct tg3 *tp = container_of(work, struct tg3, reset_task);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005472 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005473 unsigned int restart_timer;
5474
Michael Chan7faa0062006-02-02 17:29:28 -08005475 tg3_full_lock(tp, 0);
Michael Chan7faa0062006-02-02 17:29:28 -08005476
5477 if (!netif_running(tp->dev)) {
Michael Chan7faa0062006-02-02 17:29:28 -08005478 tg3_full_unlock(tp);
5479 return;
5480 }
5481
5482 tg3_full_unlock(tp);
5483
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005484 tg3_phy_stop(tp);
5485
Linus Torvalds1da177e2005-04-16 15:20:36 -07005486 tg3_netif_stop(tp);
5487
David S. Millerf47c11e2005-06-24 20:18:35 -07005488 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005489
5490 restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
5491 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
5492
Michael Chandf3e6542006-05-26 17:48:07 -07005493 if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
5494 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5495 tp->write32_rx_mbox = tg3_write_flush_reg32;
5496 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
5497 tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
5498 }
5499
Michael Chan944d9802005-05-29 14:57:48 -07005500 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005501 err = tg3_init_hw(tp, 1);
5502 if (err)
Michael Chanb9ec6c12006-07-25 16:37:27 -07005503 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005504
5505 tg3_netif_start(tp);
5506
Linus Torvalds1da177e2005-04-16 15:20:36 -07005507 if (restart_timer)
5508 mod_timer(&tp->timer, jiffies + 1);
Michael Chan7faa0062006-02-02 17:29:28 -08005509
Michael Chanb9ec6c12006-07-25 16:37:27 -07005510out:
Michael Chan7faa0062006-02-02 17:29:28 -08005511 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005512
5513 if (!err)
5514 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005515}
5516
Michael Chanb0408752007-02-13 12:18:30 -08005517static void tg3_dump_short_state(struct tg3 *tp)
5518{
Joe Perches05dbe002010-02-17 19:44:19 +00005519 netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
5520 tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
5521 netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
5522 tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
Michael Chanb0408752007-02-13 12:18:30 -08005523}
5524
Linus Torvalds1da177e2005-04-16 15:20:36 -07005525static void tg3_tx_timeout(struct net_device *dev)
5526{
5527 struct tg3 *tp = netdev_priv(dev);
5528
Michael Chanb0408752007-02-13 12:18:30 -08005529 if (netif_msg_tx_err(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00005530 netdev_err(dev, "transmit timed out, resetting\n");
Michael Chanb0408752007-02-13 12:18:30 -08005531 tg3_dump_short_state(tp);
5532 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005533
5534 schedule_work(&tp->reset_task);
5535}
5536
Michael Chanc58ec932005-09-17 00:46:27 -07005537/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5538static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5539{
5540 u32 base = (u32) mapping & 0xffffffff;
5541
Eric Dumazet807540b2010-09-23 05:40:09 +00005542 return (base > 0xffffdcc0) && (base + len + 8 < base);
Michael Chanc58ec932005-09-17 00:46:27 -07005543}
5544
Michael Chan72f2afb2006-03-06 19:28:35 -08005545/* Test for DMA addresses > 40-bit */
5546static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5547 int len)
5548{
5549#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
Michael Chan6728a8e2006-03-27 23:16:49 -08005550 if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
Eric Dumazet807540b2010-09-23 05:40:09 +00005551 return ((u64) mapping + len) > DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -08005552 return 0;
5553#else
5554 return 0;
5555#endif
5556}
5557
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005558static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005559
Michael Chan72f2afb2006-03-06 19:28:35 -08005560/* Workaround 4GB and 40-bit hardware DMA bugs. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00005561static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
5562 struct sk_buff *skb, u32 last_plus_one,
5563 u32 *start, u32 base_flags, u32 mss)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005564{
Matt Carlson24f4efd2009-11-13 13:03:35 +00005565 struct tg3 *tp = tnapi->tp;
Matt Carlson41588ba2008-04-19 18:12:33 -07005566 struct sk_buff *new_skb;
Michael Chanc58ec932005-09-17 00:46:27 -07005567 dma_addr_t new_addr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005568 u32 entry = *start;
Michael Chanc58ec932005-09-17 00:46:27 -07005569 int i, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005570
Matt Carlson41588ba2008-04-19 18:12:33 -07005571 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5572 new_skb = skb_copy(skb, GFP_ATOMIC);
5573 else {
5574 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5575
5576 new_skb = skb_copy_expand(skb,
5577 skb_headroom(skb) + more_headroom,
5578 skb_tailroom(skb), GFP_ATOMIC);
5579 }
5580
Linus Torvalds1da177e2005-04-16 15:20:36 -07005581 if (!new_skb) {
Michael Chanc58ec932005-09-17 00:46:27 -07005582 ret = -1;
5583 } else {
5584 /* New SKB is guaranteed to be linear. */
5585 entry = *start;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005586 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5587 PCI_DMA_TODEVICE);
5588 /* Make sure the mapping succeeded */
5589 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5590 ret = -1;
5591 dev_kfree_skb(new_skb);
5592 new_skb = NULL;
David S. Miller90079ce2008-09-11 04:52:51 -07005593
Michael Chanc58ec932005-09-17 00:46:27 -07005594 /* Make sure new skb does not cross any 4G boundaries.
5595 * Drop the packet if it does.
5596 */
Alexander Duyckf4188d82009-12-02 16:48:38 +00005597 } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5598 tg3_4g_overflow_test(new_addr, new_skb->len)) {
5599 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5600 PCI_DMA_TODEVICE);
Michael Chanc58ec932005-09-17 00:46:27 -07005601 ret = -1;
5602 dev_kfree_skb(new_skb);
5603 new_skb = NULL;
5604 } else {
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005605 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
Michael Chanc58ec932005-09-17 00:46:27 -07005606 base_flags, 1 | (mss << 1));
5607 *start = NEXT_TX(entry);
5608 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005609 }
5610
Linus Torvalds1da177e2005-04-16 15:20:36 -07005611 /* Now clean up the sw ring entries. */
5612 i = 0;
5613 while (entry != last_plus_one) {
Alexander Duyckf4188d82009-12-02 16:48:38 +00005614 int len;
5615
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005616 if (i == 0)
Alexander Duyckf4188d82009-12-02 16:48:38 +00005617 len = skb_headlen(skb);
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005618 else
Alexander Duyckf4188d82009-12-02 16:48:38 +00005619 len = skb_shinfo(skb)->frags[i-1].size;
5620
5621 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005622 dma_unmap_addr(&tnapi->tx_buffers[entry],
Alexander Duyckf4188d82009-12-02 16:48:38 +00005623 mapping),
5624 len, PCI_DMA_TODEVICE);
5625 if (i == 0) {
5626 tnapi->tx_buffers[entry].skb = new_skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005627 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
Alexander Duyckf4188d82009-12-02 16:48:38 +00005628 new_addr);
5629 } else {
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005630 tnapi->tx_buffers[entry].skb = NULL;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005631 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005632 entry = NEXT_TX(entry);
5633 i++;
5634 }
5635
5636 dev_kfree_skb(skb);
5637
Michael Chanc58ec932005-09-17 00:46:27 -07005638 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005639}
5640
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005641static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005642 dma_addr_t mapping, int len, u32 flags,
5643 u32 mss_and_is_end)
5644{
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005645 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005646 int is_end = (mss_and_is_end & 0x1);
5647 u32 mss = (mss_and_is_end >> 1);
5648 u32 vlan_tag = 0;
5649
5650 if (is_end)
5651 flags |= TXD_FLAG_END;
5652 if (flags & TXD_FLAG_VLAN) {
5653 vlan_tag = flags >> 16;
5654 flags &= 0xffff;
5655 }
5656 vlan_tag |= (mss << TXD_MSS_SHIFT);
5657
5658 txd->addr_hi = ((u64) mapping >> 32);
5659 txd->addr_lo = ((u64) mapping & 0xffffffff);
5660 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5661 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5662}
5663
Michael Chan5a6f3072006-03-20 22:28:05 -08005664/* hard_start_xmit for devices that don't have any bugs and
Matt Carlsone849cdc2009-11-13 13:03:38 +00005665 * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
Michael Chan5a6f3072006-03-20 22:28:05 -08005666 */
Stephen Hemminger613573252009-08-31 19:50:58 +00005667static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
5668 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005669{
5670 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005671 u32 len, entry, base_flags, mss;
David S. Miller90079ce2008-09-11 04:52:51 -07005672 dma_addr_t mapping;
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005673 struct tg3_napi *tnapi;
5674 struct netdev_queue *txq;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005675 unsigned int i, last;
5676
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005677 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5678 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
Matt Carlson19cfaec2009-12-03 08:36:20 +00005679 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005680 tnapi++;
Michael Chan5a6f3072006-03-20 22:28:05 -08005681
Michael Chan00b70502006-06-17 21:58:45 -07005682 /* We are running in BH disabled context with netif_tx_lock
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005683 * and TX reclaim runs via tp->napi.poll inside of a software
Michael Chan5a6f3072006-03-20 22:28:05 -08005684 * interrupt. Furthermore, IRQ processing runs lockless so we have
5685 * no IRQ context deadlocks to worry about either. Rejoice!
5686 */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005687 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005688 if (!netif_tx_queue_stopped(txq)) {
5689 netif_tx_stop_queue(txq);
Michael Chan5a6f3072006-03-20 22:28:05 -08005690
5691 /* This is a hard error, log it. */
Matt Carlson5129c3a2010-04-05 10:19:23 +00005692 netdev_err(dev,
5693 "BUG! Tx Ring full when queue awake!\n");
Michael Chan5a6f3072006-03-20 22:28:05 -08005694 }
Michael Chan5a6f3072006-03-20 22:28:05 -08005695 return NETDEV_TX_BUSY;
5696 }
5697
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005698 entry = tnapi->tx_prod;
Michael Chan5a6f3072006-03-20 22:28:05 -08005699 base_flags = 0;
Matt Carlsonbe98da62010-07-11 09:31:46 +00005700 mss = skb_shinfo(skb)->gso_size;
5701 if (mss) {
Michael Chan5a6f3072006-03-20 22:28:05 -08005702 int tcp_opt_len, ip_tcp_len;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00005703 u32 hdrlen;
Michael Chan5a6f3072006-03-20 22:28:05 -08005704
5705 if (skb_header_cloned(skb) &&
5706 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5707 dev_kfree_skb(skb);
5708 goto out_unlock;
5709 }
5710
Matt Carlson02e96082010-09-15 08:59:59 +00005711 if (skb_is_gso_v6(skb)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00005712 hdrlen = skb_headlen(skb) - ETH_HLEN;
Matt Carlson02e96082010-09-15 08:59:59 +00005713 } else {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005714 struct iphdr *iph = ip_hdr(skb);
5715
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07005716 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -03005717 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
Michael Chanb0026622006-07-03 19:42:14 -07005718
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005719 iph->check = 0;
5720 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00005721 hdrlen = ip_tcp_len + tcp_opt_len;
Michael Chanb0026622006-07-03 19:42:14 -07005722 }
Michael Chan5a6f3072006-03-20 22:28:05 -08005723
Matt Carlsone849cdc2009-11-13 13:03:38 +00005724 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00005725 mss |= (hdrlen & 0xc) << 12;
5726 if (hdrlen & 0x10)
5727 base_flags |= 0x00000010;
5728 base_flags |= (hdrlen & 0x3e0) << 5;
5729 } else
5730 mss |= hdrlen << 9;
5731
Michael Chan5a6f3072006-03-20 22:28:05 -08005732 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5733 TXD_FLAG_CPU_POST_DMA);
5734
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07005735 tcp_hdr(skb)->check = 0;
Michael Chan5a6f3072006-03-20 22:28:05 -08005736
Matt Carlson859a588792010-04-05 10:19:28 +00005737 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chan5a6f3072006-03-20 22:28:05 -08005738 base_flags |= TXD_FLAG_TCPUDP_CSUM;
Matt Carlson859a588792010-04-05 10:19:28 +00005739 }
5740
Jesse Grosseab6d182010-10-20 13:56:03 +00005741 if (vlan_tx_tag_present(skb))
Michael Chan5a6f3072006-03-20 22:28:05 -08005742 base_flags |= (TXD_FLAG_VLAN |
5743 (vlan_tx_tag_get(skb) << 16));
Michael Chan5a6f3072006-03-20 22:28:05 -08005744
Alexander Duyckf4188d82009-12-02 16:48:38 +00005745 len = skb_headlen(skb);
5746
5747 /* Queue skb data, a.k.a. the main skb fragment. */
5748 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5749 if (pci_dma_mapping_error(tp->pdev, mapping)) {
David S. Miller90079ce2008-09-11 04:52:51 -07005750 dev_kfree_skb(skb);
5751 goto out_unlock;
5752 }
5753
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005754 tnapi->tx_buffers[entry].skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005755 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005756
Matt Carlsonb703df62009-12-03 08:36:21 +00005757 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
Matt Carlson8fc2f992010-12-06 08:28:49 +00005758 !mss && skb->len > VLAN_ETH_FRAME_LEN)
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00005759 base_flags |= TXD_FLAG_JMB_PKT;
5760
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005761 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
Michael Chan5a6f3072006-03-20 22:28:05 -08005762 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5763
5764 entry = NEXT_TX(entry);
5765
5766 /* Now loop through additional data fragments, and queue them. */
5767 if (skb_shinfo(skb)->nr_frags > 0) {
Michael Chan5a6f3072006-03-20 22:28:05 -08005768 last = skb_shinfo(skb)->nr_frags - 1;
5769 for (i = 0; i <= last; i++) {
5770 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5771
5772 len = frag->size;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005773 mapping = pci_map_page(tp->pdev,
5774 frag->page,
5775 frag->page_offset,
5776 len, PCI_DMA_TODEVICE);
5777 if (pci_dma_mapping_error(tp->pdev, mapping))
5778 goto dma_error;
5779
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005780 tnapi->tx_buffers[entry].skb = NULL;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005781 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
Alexander Duyckf4188d82009-12-02 16:48:38 +00005782 mapping);
Michael Chan5a6f3072006-03-20 22:28:05 -08005783
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005784 tg3_set_txd(tnapi, entry, mapping, len,
Michael Chan5a6f3072006-03-20 22:28:05 -08005785 base_flags, (i == last) | (mss << 1));
5786
5787 entry = NEXT_TX(entry);
5788 }
5789 }
5790
5791 /* Packets are ready, update Tx producer idx local and on card. */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005792 tw32_tx_mbox(tnapi->prodmbox, entry);
Michael Chan5a6f3072006-03-20 22:28:05 -08005793
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005794 tnapi->tx_prod = entry;
5795 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005796 netif_tx_stop_queue(txq);
Matt Carlsonf65aac12010-08-02 11:26:03 +00005797
5798 /* netif_tx_stop_queue() must be done before checking
5799 * checking tx index in tg3_tx_avail() below, because in
5800 * tg3_tx(), we update tx index before checking for
5801 * netif_tx_queue_stopped().
5802 */
5803 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005804 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005805 netif_tx_wake_queue(txq);
Michael Chan5a6f3072006-03-20 22:28:05 -08005806 }
5807
5808out_unlock:
Eric Dumazetcdd0db02009-05-28 00:00:41 +00005809 mmiowb();
Michael Chan5a6f3072006-03-20 22:28:05 -08005810
5811 return NETDEV_TX_OK;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005812
5813dma_error:
5814 last = i;
5815 entry = tnapi->tx_prod;
5816 tnapi->tx_buffers[entry].skb = NULL;
5817 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005818 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00005819 skb_headlen(skb),
5820 PCI_DMA_TODEVICE);
5821 for (i = 0; i <= last; i++) {
5822 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5823 entry = NEXT_TX(entry);
5824
5825 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005826 dma_unmap_addr(&tnapi->tx_buffers[entry],
Alexander Duyckf4188d82009-12-02 16:48:38 +00005827 mapping),
5828 frag->size, PCI_DMA_TODEVICE);
5829 }
5830
5831 dev_kfree_skb(skb);
5832 return NETDEV_TX_OK;
Michael Chan5a6f3072006-03-20 22:28:05 -08005833}
5834
Stephen Hemminger613573252009-08-31 19:50:58 +00005835static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
5836 struct net_device *);
Michael Chan52c0fd82006-06-29 20:15:54 -07005837
5838/* Use GSO to workaround a rare TSO bug that may be triggered when the
5839 * TSO header is greater than 80 bytes.
5840 */
5841static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
5842{
5843 struct sk_buff *segs, *nskb;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005844 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
Michael Chan52c0fd82006-06-29 20:15:54 -07005845
5846 /* Estimate the number of fragments in the worst case */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005847 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
Michael Chan52c0fd82006-06-29 20:15:54 -07005848 netif_stop_queue(tp->dev);
Matt Carlsonf65aac12010-08-02 11:26:03 +00005849
5850 /* netif_tx_stop_queue() must be done before checking
5851 * checking tx index in tg3_tx_avail() below, because in
5852 * tg3_tx(), we update tx index before checking for
5853 * netif_tx_queue_stopped().
5854 */
5855 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005856 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
Michael Chan7f62ad52007-02-20 23:25:40 -08005857 return NETDEV_TX_BUSY;
5858
5859 netif_wake_queue(tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07005860 }
5861
5862 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
Hirofumi Nakagawa801678c2008-04-29 01:03:09 -07005863 if (IS_ERR(segs))
Michael Chan52c0fd82006-06-29 20:15:54 -07005864 goto tg3_tso_bug_end;
5865
5866 do {
5867 nskb = segs;
5868 segs = segs->next;
5869 nskb->next = NULL;
5870 tg3_start_xmit_dma_bug(nskb, tp->dev);
5871 } while (segs);
5872
5873tg3_tso_bug_end:
5874 dev_kfree_skb(skb);
5875
5876 return NETDEV_TX_OK;
5877}
Michael Chan52c0fd82006-06-29 20:15:54 -07005878
Michael Chan5a6f3072006-03-20 22:28:05 -08005879/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
5880 * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
5881 */
Stephen Hemminger613573252009-08-31 19:50:58 +00005882static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
5883 struct net_device *dev)
Michael Chan5a6f3072006-03-20 22:28:05 -08005884{
5885 struct tg3 *tp = netdev_priv(dev);
Michael Chan5a6f3072006-03-20 22:28:05 -08005886 u32 len, entry, base_flags, mss;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005887 int would_hit_hwbug;
David S. Miller90079ce2008-09-11 04:52:51 -07005888 dma_addr_t mapping;
Matt Carlson24f4efd2009-11-13 13:03:35 +00005889 struct tg3_napi *tnapi;
5890 struct netdev_queue *txq;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005891 unsigned int i, last;
5892
Matt Carlson24f4efd2009-11-13 13:03:35 +00005893 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5894 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
Matt Carlson19cfaec2009-12-03 08:36:20 +00005895 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
Matt Carlson24f4efd2009-11-13 13:03:35 +00005896 tnapi++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005897
Michael Chan00b70502006-06-17 21:58:45 -07005898 /* We are running in BH disabled context with netif_tx_lock
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005899 * and TX reclaim runs via tp->napi.poll inside of a software
David S. Millerf47c11e2005-06-24 20:18:35 -07005900 * interrupt. Furthermore, IRQ processing runs lockless so we have
5901 * no IRQ context deadlocks to worry about either. Rejoice!
Linus Torvalds1da177e2005-04-16 15:20:36 -07005902 */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005903 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00005904 if (!netif_tx_queue_stopped(txq)) {
5905 netif_tx_stop_queue(txq);
Stephen Hemminger1f064a82005-12-06 17:36:44 -08005906
5907 /* This is a hard error, log it. */
Matt Carlson5129c3a2010-04-05 10:19:23 +00005908 netdev_err(dev,
5909 "BUG! Tx Ring full when queue awake!\n");
Stephen Hemminger1f064a82005-12-06 17:36:44 -08005910 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005911 return NETDEV_TX_BUSY;
5912 }
5913
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005914 entry = tnapi->tx_prod;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005915 base_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07005916 if (skb->ip_summed == CHECKSUM_PARTIAL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005917 base_flags |= TXD_FLAG_TCPUDP_CSUM;
Matt Carlson24f4efd2009-11-13 13:03:35 +00005918
Matt Carlsonbe98da62010-07-11 09:31:46 +00005919 mss = skb_shinfo(skb)->gso_size;
5920 if (mss) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005921 struct iphdr *iph;
Matt Carlson34195c32010-07-11 09:31:42 +00005922 u32 tcp_opt_len, hdr_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005923
5924 if (skb_header_cloned(skb) &&
5925 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5926 dev_kfree_skb(skb);
5927 goto out_unlock;
5928 }
5929
Matt Carlson34195c32010-07-11 09:31:42 +00005930 iph = ip_hdr(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07005931 tcp_opt_len = tcp_optlen(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005932
Matt Carlson02e96082010-09-15 08:59:59 +00005933 if (skb_is_gso_v6(skb)) {
Matt Carlson34195c32010-07-11 09:31:42 +00005934 hdr_len = skb_headlen(skb) - ETH_HLEN;
5935 } else {
5936 u32 ip_tcp_len;
5937
5938 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
5939 hdr_len = ip_tcp_len + tcp_opt_len;
5940
5941 iph->check = 0;
5942 iph->tot_len = htons(mss + hdr_len);
5943 }
5944
Michael Chan52c0fd82006-06-29 20:15:54 -07005945 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
Michael Chan7f62ad52007-02-20 23:25:40 -08005946 (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
Matt Carlsonde6f31e2010-04-12 06:58:30 +00005947 return tg3_tso_bug(tp, skb);
Michael Chan52c0fd82006-06-29 20:15:54 -07005948
Linus Torvalds1da177e2005-04-16 15:20:36 -07005949 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5950 TXD_FLAG_CPU_POST_DMA);
5951
Linus Torvalds1da177e2005-04-16 15:20:36 -07005952 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07005953 tcp_hdr(skb)->check = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005954 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07005955 } else
5956 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5957 iph->daddr, 0,
5958 IPPROTO_TCP,
5959 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005960
Matt Carlson615774f2009-11-13 13:03:39 +00005961 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
5962 mss |= (hdr_len & 0xc) << 12;
5963 if (hdr_len & 0x10)
5964 base_flags |= 0x00000010;
5965 base_flags |= (hdr_len & 0x3e0) << 5;
5966 } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
Matt Carlson92c6b8d2009-11-02 14:23:27 +00005967 mss |= hdr_len << 9;
5968 else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
5969 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005970 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005971 int tsflags;
5972
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005973 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005974 mss |= (tsflags << 11);
5975 }
5976 } else {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005977 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005978 int tsflags;
5979
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005980 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005981 base_flags |= tsflags << 12;
5982 }
5983 }
5984 }
Matt Carlsonbf933c82011-01-25 15:58:49 +00005985
Jesse Grosseab6d182010-10-20 13:56:03 +00005986 if (vlan_tx_tag_present(skb))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005987 base_flags |= (TXD_FLAG_VLAN |
5988 (vlan_tx_tag_get(skb) << 16));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005989
Matt Carlsonb703df62009-12-03 08:36:21 +00005990 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
Matt Carlson8fc2f992010-12-06 08:28:49 +00005991 !mss && skb->len > VLAN_ETH_FRAME_LEN)
Matt Carlson615774f2009-11-13 13:03:39 +00005992 base_flags |= TXD_FLAG_JMB_PKT;
5993
Alexander Duyckf4188d82009-12-02 16:48:38 +00005994 len = skb_headlen(skb);
5995
5996 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5997 if (pci_dma_mapping_error(tp->pdev, mapping)) {
David S. Miller90079ce2008-09-11 04:52:51 -07005998 dev_kfree_skb(skb);
5999 goto out_unlock;
6000 }
6001
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006002 tnapi->tx_buffers[entry].skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006003 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006004
6005 would_hit_hwbug = 0;
6006
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006007 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
6008 would_hit_hwbug = 1;
6009
Matt Carlson0e1406d2009-11-02 12:33:33 +00006010 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
6011 tg3_4g_overflow_test(mapping, len))
Matt Carlson41588ba2008-04-19 18:12:33 -07006012 would_hit_hwbug = 1;
Matt Carlson0e1406d2009-11-02 12:33:33 +00006013
6014 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
6015 tg3_40bit_overflow_test(tp, mapping, len))
6016 would_hit_hwbug = 1;
6017
6018 if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
Michael Chanc58ec932005-09-17 00:46:27 -07006019 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006020
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006021 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006022 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
6023
6024 entry = NEXT_TX(entry);
6025
6026 /* Now loop through additional data fragments, and queue them. */
6027 if (skb_shinfo(skb)->nr_frags > 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006028 last = skb_shinfo(skb)->nr_frags - 1;
6029 for (i = 0; i <= last; i++) {
6030 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6031
6032 len = frag->size;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006033 mapping = pci_map_page(tp->pdev,
6034 frag->page,
6035 frag->page_offset,
6036 len, PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006037
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006038 tnapi->tx_buffers[entry].skb = NULL;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006039 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
Alexander Duyckf4188d82009-12-02 16:48:38 +00006040 mapping);
6041 if (pci_dma_mapping_error(tp->pdev, mapping))
6042 goto dma_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006043
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006044 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
6045 len <= 8)
6046 would_hit_hwbug = 1;
6047
Matt Carlson0e1406d2009-11-02 12:33:33 +00006048 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
6049 tg3_4g_overflow_test(mapping, len))
Michael Chanc58ec932005-09-17 00:46:27 -07006050 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006051
Matt Carlson0e1406d2009-11-02 12:33:33 +00006052 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
6053 tg3_40bit_overflow_test(tp, mapping, len))
Michael Chan72f2afb2006-03-06 19:28:35 -08006054 would_hit_hwbug = 1;
6055
Linus Torvalds1da177e2005-04-16 15:20:36 -07006056 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006057 tg3_set_txd(tnapi, entry, mapping, len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006058 base_flags, (i == last)|(mss << 1));
6059 else
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006060 tg3_set_txd(tnapi, entry, mapping, len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006061 base_flags, (i == last));
6062
6063 entry = NEXT_TX(entry);
6064 }
6065 }
6066
6067 if (would_hit_hwbug) {
6068 u32 last_plus_one = entry;
6069 u32 start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006070
Michael Chanc58ec932005-09-17 00:46:27 -07006071 start = entry - 1 - skb_shinfo(skb)->nr_frags;
6072 start &= (TG3_TX_RING_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006073
6074 /* If the workaround fails due to memory/mapping
6075 * failure, silently drop this packet.
6076 */
Matt Carlson24f4efd2009-11-13 13:03:35 +00006077 if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
Michael Chanc58ec932005-09-17 00:46:27 -07006078 &start, base_flags, mss))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006079 goto out_unlock;
6080
6081 entry = start;
6082 }
6083
6084 /* Packets are ready, update Tx producer idx local and on card. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00006085 tw32_tx_mbox(tnapi->prodmbox, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006086
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006087 tnapi->tx_prod = entry;
6088 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00006089 netif_tx_stop_queue(txq);
Matt Carlsonf65aac12010-08-02 11:26:03 +00006090
6091 /* netif_tx_stop_queue() must be done before checking
6092 * checking tx index in tg3_tx_avail() below, because in
6093 * tg3_tx(), we update tx index before checking for
6094 * netif_tx_queue_stopped().
6095 */
6096 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006097 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
Matt Carlson24f4efd2009-11-13 13:03:35 +00006098 netif_tx_wake_queue(txq);
Michael Chan51b91462005-09-01 17:41:28 -07006099 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006100
6101out_unlock:
Eric Dumazetcdd0db02009-05-28 00:00:41 +00006102 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006103
6104 return NETDEV_TX_OK;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006105
6106dma_error:
6107 last = i;
6108 entry = tnapi->tx_prod;
6109 tnapi->tx_buffers[entry].skb = NULL;
6110 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006111 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00006112 skb_headlen(skb),
6113 PCI_DMA_TODEVICE);
6114 for (i = 0; i <= last; i++) {
6115 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6116 entry = NEXT_TX(entry);
6117
6118 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006119 dma_unmap_addr(&tnapi->tx_buffers[entry],
Alexander Duyckf4188d82009-12-02 16:48:38 +00006120 mapping),
6121 frag->size, PCI_DMA_TODEVICE);
6122 }
6123
6124 dev_kfree_skb(skb);
6125 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006126}
6127
6128static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6129 int new_mtu)
6130{
6131 dev->mtu = new_mtu;
6132
Michael Chanef7f5ec2005-07-25 12:32:25 -07006133 if (new_mtu > ETH_DATA_LEN) {
Michael Chana4e2b342005-10-26 15:46:52 -07006134 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
Michael Chanef7f5ec2005-07-25 12:32:25 -07006135 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
6136 ethtool_op_set_tso(dev, 0);
Matt Carlson859a588792010-04-05 10:19:28 +00006137 } else {
Michael Chanef7f5ec2005-07-25 12:32:25 -07006138 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
Matt Carlson859a588792010-04-05 10:19:28 +00006139 }
Michael Chanef7f5ec2005-07-25 12:32:25 -07006140 } else {
Michael Chana4e2b342005-10-26 15:46:52 -07006141 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
Michael Chanef7f5ec2005-07-25 12:32:25 -07006142 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
Michael Chan0f893dc2005-07-25 12:30:38 -07006143 tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
Michael Chanef7f5ec2005-07-25 12:32:25 -07006144 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006145}
6146
6147static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6148{
6149 struct tg3 *tp = netdev_priv(dev);
Michael Chanb9ec6c12006-07-25 16:37:27 -07006150 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006151
6152 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6153 return -EINVAL;
6154
6155 if (!netif_running(dev)) {
6156 /* We'll just catch it later when the
6157 * device is up'd.
6158 */
6159 tg3_set_mtu(dev, tp, new_mtu);
6160 return 0;
6161 }
6162
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006163 tg3_phy_stop(tp);
6164
Linus Torvalds1da177e2005-04-16 15:20:36 -07006165 tg3_netif_stop(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07006166
6167 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006168
Michael Chan944d9802005-05-29 14:57:48 -07006169 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006170
6171 tg3_set_mtu(dev, tp, new_mtu);
6172
Michael Chanb9ec6c12006-07-25 16:37:27 -07006173 err = tg3_restart_hw(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006174
Michael Chanb9ec6c12006-07-25 16:37:27 -07006175 if (!err)
6176 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006177
David S. Millerf47c11e2005-06-24 20:18:35 -07006178 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006179
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006180 if (!err)
6181 tg3_phy_start(tp);
6182
Michael Chanb9ec6c12006-07-25 16:37:27 -07006183 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006184}
6185
Matt Carlson21f581a2009-08-28 14:00:25 +00006186static void tg3_rx_prodring_free(struct tg3 *tp,
6187 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006188{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006189 int i;
6190
Matt Carlson8fea32b2010-09-15 08:59:58 +00006191 if (tpr != &tp->napi[0].prodring) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006192 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00006193 i = (i + 1) & tp->rx_std_ring_mask)
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006194 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6195 tp->rx_pkt_map_sz);
6196
6197 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
6198 for (i = tpr->rx_jmb_cons_idx;
6199 i != tpr->rx_jmb_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00006200 i = (i + 1) & tp->rx_jmb_ring_mask) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006201 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6202 TG3_RX_JMB_MAP_SZ);
6203 }
6204 }
6205
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006206 return;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006207 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006208
Matt Carlson2c49a442010-09-30 10:34:35 +00006209 for (i = 0; i <= tp->rx_std_ring_mask; i++)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006210 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6211 tp->rx_pkt_map_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006212
Matt Carlson48035722010-10-14 10:37:43 +00006213 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
6214 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006215 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006216 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6217 TG3_RX_JMB_MAP_SZ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006218 }
6219}
6220
Matt Carlsonc6cdf432010-04-05 10:19:26 +00006221/* Initialize rx rings for packet processing.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006222 *
6223 * The chip has been shut down and the driver detached from
6224 * the networking, so no interrupts or new tx packets will
6225 * end up in the driver. tp->{tx,}lock are held and thus
6226 * we may not sleep.
6227 */
Matt Carlson21f581a2009-08-28 14:00:25 +00006228static int tg3_rx_prodring_alloc(struct tg3 *tp,
6229 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006230{
Matt Carlson287be122009-08-28 13:58:46 +00006231 u32 i, rx_pkt_dma_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006232
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006233 tpr->rx_std_cons_idx = 0;
6234 tpr->rx_std_prod_idx = 0;
6235 tpr->rx_jmb_cons_idx = 0;
6236 tpr->rx_jmb_prod_idx = 0;
6237
Matt Carlson8fea32b2010-09-15 08:59:58 +00006238 if (tpr != &tp->napi[0].prodring) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006239 memset(&tpr->rx_std_buffers[0], 0,
6240 TG3_RX_STD_BUFF_RING_SIZE(tp));
Matt Carlson48035722010-10-14 10:37:43 +00006241 if (tpr->rx_jmb_buffers)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006242 memset(&tpr->rx_jmb_buffers[0], 0,
Matt Carlson2c49a442010-09-30 10:34:35 +00006243 TG3_RX_JMB_BUFF_RING_SIZE(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006244 goto done;
6245 }
6246
Linus Torvalds1da177e2005-04-16 15:20:36 -07006247 /* Zero out all descriptors. */
Matt Carlson2c49a442010-09-30 10:34:35 +00006248 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006249
Matt Carlson287be122009-08-28 13:58:46 +00006250 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
Michael Chana4e2b342005-10-26 15:46:52 -07006251 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
Matt Carlson287be122009-08-28 13:58:46 +00006252 tp->dev->mtu > ETH_DATA_LEN)
6253 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6254 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
Michael Chan7e72aad2005-07-25 12:31:17 -07006255
Linus Torvalds1da177e2005-04-16 15:20:36 -07006256 /* Initialize invariants of the rings, we only set this
6257 * stuff once. This works because the card does not
6258 * write into the rx buffer posting rings.
6259 */
Matt Carlson2c49a442010-09-30 10:34:35 +00006260 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006261 struct tg3_rx_buffer_desc *rxd;
6262
Matt Carlson21f581a2009-08-28 14:00:25 +00006263 rxd = &tpr->rx_std[i];
Matt Carlson287be122009-08-28 13:58:46 +00006264 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006265 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6266 rxd->opaque = (RXD_OPAQUE_RING_STD |
6267 (i << RXD_OPAQUE_INDEX_SHIFT));
6268 }
6269
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006270 /* Now allocate fresh SKBs for each rx ring. */
6271 for (i = 0; i < tp->rx_pending; i++) {
Matt Carlson86b21e52009-11-13 13:03:45 +00006272 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00006273 netdev_warn(tp->dev,
6274 "Using a smaller RX standard ring. Only "
6275 "%d out of %d buffers were allocated "
6276 "successfully\n", i, tp->rx_pending);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006277 if (i == 0)
6278 goto initfail;
6279 tp->rx_pending = i;
6280 break;
6281 }
6282 }
6283
Matt Carlson48035722010-10-14 10:37:43 +00006284 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
6285 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006286 goto done;
6287
Matt Carlson2c49a442010-09-30 10:34:35 +00006288 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006289
Matt Carlson0d86df82010-02-17 15:17:00 +00006290 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
6291 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006292
Matt Carlson2c49a442010-09-30 10:34:35 +00006293 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
Matt Carlson0d86df82010-02-17 15:17:00 +00006294 struct tg3_rx_buffer_desc *rxd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006295
Matt Carlson0d86df82010-02-17 15:17:00 +00006296 rxd = &tpr->rx_jmb[i].std;
6297 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6298 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6299 RXD_FLAG_JUMBO;
6300 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6301 (i << RXD_OPAQUE_INDEX_SHIFT));
6302 }
6303
6304 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6305 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00006306 netdev_warn(tp->dev,
6307 "Using a smaller RX jumbo ring. Only %d "
6308 "out of %d buffers were allocated "
6309 "successfully\n", i, tp->rx_jumbo_pending);
Matt Carlson0d86df82010-02-17 15:17:00 +00006310 if (i == 0)
6311 goto initfail;
6312 tp->rx_jumbo_pending = i;
6313 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006314 }
6315 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006316
6317done:
Michael Chan32d8c572006-07-25 16:38:29 -07006318 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006319
6320initfail:
Matt Carlson21f581a2009-08-28 14:00:25 +00006321 tg3_rx_prodring_free(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006322 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006323}
6324
Matt Carlson21f581a2009-08-28 14:00:25 +00006325static void tg3_rx_prodring_fini(struct tg3 *tp,
6326 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006327{
Matt Carlson21f581a2009-08-28 14:00:25 +00006328 kfree(tpr->rx_std_buffers);
6329 tpr->rx_std_buffers = NULL;
6330 kfree(tpr->rx_jmb_buffers);
6331 tpr->rx_jmb_buffers = NULL;
6332 if (tpr->rx_std) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006333 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
6334 tpr->rx_std, tpr->rx_std_mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00006335 tpr->rx_std = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006336 }
Matt Carlson21f581a2009-08-28 14:00:25 +00006337 if (tpr->rx_jmb) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006338 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
6339 tpr->rx_jmb, tpr->rx_jmb_mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00006340 tpr->rx_jmb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006341 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006342}
6343
Matt Carlson21f581a2009-08-28 14:00:25 +00006344static int tg3_rx_prodring_init(struct tg3 *tp,
6345 struct tg3_rx_prodring_set *tpr)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006346{
Matt Carlson2c49a442010-09-30 10:34:35 +00006347 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
6348 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00006349 if (!tpr->rx_std_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006350 return -ENOMEM;
6351
Matt Carlson4bae65c2010-11-24 08:31:52 +00006352 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
6353 TG3_RX_STD_RING_BYTES(tp),
6354 &tpr->rx_std_mapping,
6355 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00006356 if (!tpr->rx_std)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006357 goto err_out;
6358
Matt Carlson48035722010-10-14 10:37:43 +00006359 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
6360 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006361 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
Matt Carlson21f581a2009-08-28 14:00:25 +00006362 GFP_KERNEL);
6363 if (!tpr->rx_jmb_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006364 goto err_out;
6365
Matt Carlson4bae65c2010-11-24 08:31:52 +00006366 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
6367 TG3_RX_JMB_RING_BYTES(tp),
6368 &tpr->rx_jmb_mapping,
6369 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00006370 if (!tpr->rx_jmb)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006371 goto err_out;
6372 }
6373
6374 return 0;
6375
6376err_out:
Matt Carlson21f581a2009-08-28 14:00:25 +00006377 tg3_rx_prodring_fini(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006378 return -ENOMEM;
6379}
6380
6381/* Free up pending packets in all rx/tx rings.
6382 *
6383 * The chip has been shut down and the driver detached from
6384 * the networking, so no interrupts or new tx packets will
6385 * end up in the driver. tp->{tx,}lock is not held and we are not
6386 * in an interrupt context and thus may sleep.
6387 */
6388static void tg3_free_rings(struct tg3 *tp)
6389{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006390 int i, j;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006391
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006392 for (j = 0; j < tp->irq_cnt; j++) {
6393 struct tg3_napi *tnapi = &tp->napi[j];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006394
Matt Carlson8fea32b2010-09-15 08:59:58 +00006395 tg3_rx_prodring_free(tp, &tnapi->prodring);
Matt Carlsonb28f6422010-06-05 17:24:32 +00006396
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006397 if (!tnapi->tx_buffers)
6398 continue;
6399
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006400 for (i = 0; i < TG3_TX_RING_SIZE; ) {
Alexander Duyckf4188d82009-12-02 16:48:38 +00006401 struct ring_info *txp;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006402 struct sk_buff *skb;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006403 unsigned int k;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006404
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006405 txp = &tnapi->tx_buffers[i];
6406 skb = txp->skb;
6407
6408 if (skb == NULL) {
6409 i++;
6410 continue;
6411 }
6412
Alexander Duyckf4188d82009-12-02 16:48:38 +00006413 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006414 dma_unmap_addr(txp, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00006415 skb_headlen(skb),
6416 PCI_DMA_TODEVICE);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006417 txp->skb = NULL;
6418
Alexander Duyckf4188d82009-12-02 16:48:38 +00006419 i++;
6420
6421 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6422 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6423 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006424 dma_unmap_addr(txp, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00006425 skb_shinfo(skb)->frags[k].size,
6426 PCI_DMA_TODEVICE);
6427 i++;
6428 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006429
6430 dev_kfree_skb_any(skb);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006431 }
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006432 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006433}
6434
6435/* Initialize tx/rx rings for packet processing.
6436 *
6437 * The chip has been shut down and the driver detached from
6438 * the networking, so no interrupts or new tx packets will
6439 * end up in the driver. tp->{tx,}lock are held and thus
6440 * we may not sleep.
6441 */
6442static int tg3_init_rings(struct tg3 *tp)
6443{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006444 int i;
Matt Carlson72334482009-08-28 14:03:01 +00006445
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006446 /* Free up all the SKBs. */
6447 tg3_free_rings(tp);
6448
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006449 for (i = 0; i < tp->irq_cnt; i++) {
6450 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006451
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006452 tnapi->last_tag = 0;
6453 tnapi->last_irq_tag = 0;
6454 tnapi->hw_status->status = 0;
6455 tnapi->hw_status->status_tag = 0;
6456 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6457
6458 tnapi->tx_prod = 0;
6459 tnapi->tx_cons = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006460 if (tnapi->tx_ring)
6461 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006462
6463 tnapi->rx_rcb_ptr = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006464 if (tnapi->rx_rcb)
6465 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006466
Matt Carlson8fea32b2010-09-15 08:59:58 +00006467 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
Matt Carlsone4af1af2010-02-12 14:47:05 +00006468 tg3_free_rings(tp);
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006469 return -ENOMEM;
Matt Carlsone4af1af2010-02-12 14:47:05 +00006470 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006471 }
Matt Carlson72334482009-08-28 14:03:01 +00006472
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006473 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006474}
6475
6476/*
6477 * Must not be invoked with interrupt sources disabled and
6478 * the hardware shutdown down.
6479 */
6480static void tg3_free_consistent(struct tg3 *tp)
6481{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006482 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00006483
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006484 for (i = 0; i < tp->irq_cnt; i++) {
6485 struct tg3_napi *tnapi = &tp->napi[i];
6486
6487 if (tnapi->tx_ring) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006488 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006489 tnapi->tx_ring, tnapi->tx_desc_mapping);
6490 tnapi->tx_ring = NULL;
6491 }
6492
6493 kfree(tnapi->tx_buffers);
6494 tnapi->tx_buffers = NULL;
6495
6496 if (tnapi->rx_rcb) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006497 dma_free_coherent(&tp->pdev->dev,
6498 TG3_RX_RCB_RING_BYTES(tp),
6499 tnapi->rx_rcb,
6500 tnapi->rx_rcb_mapping);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006501 tnapi->rx_rcb = NULL;
6502 }
6503
Matt Carlson8fea32b2010-09-15 08:59:58 +00006504 tg3_rx_prodring_fini(tp, &tnapi->prodring);
6505
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006506 if (tnapi->hw_status) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006507 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
6508 tnapi->hw_status,
6509 tnapi->status_mapping);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006510 tnapi->hw_status = NULL;
6511 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006512 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006513
Linus Torvalds1da177e2005-04-16 15:20:36 -07006514 if (tp->hw_stats) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006515 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
6516 tp->hw_stats, tp->stats_mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006517 tp->hw_stats = NULL;
6518 }
6519}
6520
6521/*
6522 * Must not be invoked with interrupt sources disabled and
6523 * the hardware shutdown down. Can sleep.
6524 */
6525static int tg3_alloc_consistent(struct tg3 *tp)
6526{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006527 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00006528
Matt Carlson4bae65c2010-11-24 08:31:52 +00006529 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
6530 sizeof(struct tg3_hw_stats),
6531 &tp->stats_mapping,
6532 GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006533 if (!tp->hw_stats)
6534 goto err_out;
6535
Linus Torvalds1da177e2005-04-16 15:20:36 -07006536 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6537
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006538 for (i = 0; i < tp->irq_cnt; i++) {
6539 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006540 struct tg3_hw_status *sblk;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006541
Matt Carlson4bae65c2010-11-24 08:31:52 +00006542 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
6543 TG3_HW_STATUS_SIZE,
6544 &tnapi->status_mapping,
6545 GFP_KERNEL);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006546 if (!tnapi->hw_status)
6547 goto err_out;
6548
6549 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006550 sblk = tnapi->hw_status;
6551
Matt Carlson8fea32b2010-09-15 08:59:58 +00006552 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
6553 goto err_out;
6554
Matt Carlson19cfaec2009-12-03 08:36:20 +00006555 /* If multivector TSS is enabled, vector 0 does not handle
6556 * tx interrupts. Don't allocate any resources for it.
6557 */
6558 if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
6559 (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
6560 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6561 TG3_TX_RING_SIZE,
6562 GFP_KERNEL);
6563 if (!tnapi->tx_buffers)
6564 goto err_out;
6565
Matt Carlson4bae65c2010-11-24 08:31:52 +00006566 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
6567 TG3_TX_RING_BYTES,
6568 &tnapi->tx_desc_mapping,
6569 GFP_KERNEL);
Matt Carlson19cfaec2009-12-03 08:36:20 +00006570 if (!tnapi->tx_ring)
6571 goto err_out;
6572 }
6573
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006574 /*
6575 * When RSS is enabled, the status block format changes
6576 * slightly. The "rx_jumbo_consumer", "reserved",
6577 * and "rx_mini_consumer" members get mapped to the
6578 * other three rx return ring producer indexes.
6579 */
6580 switch (i) {
6581 default:
6582 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6583 break;
6584 case 2:
6585 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6586 break;
6587 case 3:
6588 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6589 break;
6590 case 4:
6591 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6592 break;
6593 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006594
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006595 /*
6596 * If multivector RSS is enabled, vector 0 does not handle
6597 * rx or tx interrupts. Don't allocate any resources for it.
6598 */
6599 if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
6600 continue;
6601
Matt Carlson4bae65c2010-11-24 08:31:52 +00006602 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
6603 TG3_RX_RCB_RING_BYTES(tp),
6604 &tnapi->rx_rcb_mapping,
6605 GFP_KERNEL);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006606 if (!tnapi->rx_rcb)
6607 goto err_out;
6608
6609 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006610 }
6611
Linus Torvalds1da177e2005-04-16 15:20:36 -07006612 return 0;
6613
6614err_out:
6615 tg3_free_consistent(tp);
6616 return -ENOMEM;
6617}
6618
6619#define MAX_WAIT_CNT 1000
6620
6621/* To stop a block, clear the enable bit and poll till it
6622 * clears. tp->lock is held.
6623 */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006624static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006625{
6626 unsigned int i;
6627 u32 val;
6628
6629 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
6630 switch (ofs) {
6631 case RCVLSC_MODE:
6632 case DMAC_MODE:
6633 case MBFREE_MODE:
6634 case BUFMGR_MODE:
6635 case MEMARB_MODE:
6636 /* We can't enable/disable these bits of the
6637 * 5705/5750, just say success.
6638 */
6639 return 0;
6640
6641 default:
6642 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006643 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006644 }
6645
6646 val = tr32(ofs);
6647 val &= ~enable_bit;
6648 tw32_f(ofs, val);
6649
6650 for (i = 0; i < MAX_WAIT_CNT; i++) {
6651 udelay(100);
6652 val = tr32(ofs);
6653 if ((val & enable_bit) == 0)
6654 break;
6655 }
6656
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006657 if (i == MAX_WAIT_CNT && !silent) {
Matt Carlson2445e462010-04-05 10:19:21 +00006658 dev_err(&tp->pdev->dev,
6659 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6660 ofs, enable_bit);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006661 return -ENODEV;
6662 }
6663
6664 return 0;
6665}
6666
6667/* tp->lock is held. */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006668static int tg3_abort_hw(struct tg3 *tp, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006669{
6670 int i, err;
6671
6672 tg3_disable_ints(tp);
6673
6674 tp->rx_mode &= ~RX_MODE_ENABLE;
6675 tw32_f(MAC_RX_MODE, tp->rx_mode);
6676 udelay(10);
6677
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006678 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6679 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6680 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6681 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6682 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6683 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006684
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006685 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6686 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6687 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6688 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6689 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6690 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6691 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006692
6693 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6694 tw32_f(MAC_MODE, tp->mac_mode);
6695 udelay(40);
6696
6697 tp->tx_mode &= ~TX_MODE_ENABLE;
6698 tw32_f(MAC_TX_MODE, tp->tx_mode);
6699
6700 for (i = 0; i < MAX_WAIT_CNT; i++) {
6701 udelay(100);
6702 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6703 break;
6704 }
6705 if (i >= MAX_WAIT_CNT) {
Matt Carlsonab96b242010-04-05 10:19:22 +00006706 dev_err(&tp->pdev->dev,
6707 "%s timed out, TX_MODE_ENABLE will not clear "
6708 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
Michael Chane6de8ad2005-05-05 14:42:41 -07006709 err |= -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006710 }
6711
Michael Chane6de8ad2005-05-05 14:42:41 -07006712 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006713 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6714 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006715
6716 tw32(FTQ_RESET, 0xffffffff);
6717 tw32(FTQ_RESET, 0x00000000);
6718
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006719 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6720 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006721
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006722 for (i = 0; i < tp->irq_cnt; i++) {
6723 struct tg3_napi *tnapi = &tp->napi[i];
6724 if (tnapi->hw_status)
6725 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6726 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006727 if (tp->hw_stats)
6728 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6729
Linus Torvalds1da177e2005-04-16 15:20:36 -07006730 return err;
6731}
6732
Matt Carlson0d3031d2007-10-10 18:02:43 -07006733static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6734{
6735 int i;
6736 u32 apedata;
6737
Matt Carlsondc6d0742010-09-15 08:59:55 +00006738 /* NCSI does not support APE events */
6739 if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
6740 return;
6741
Matt Carlson0d3031d2007-10-10 18:02:43 -07006742 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6743 if (apedata != APE_SEG_SIG_MAGIC)
6744 return;
6745
6746 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
Matt Carlson731fd792008-08-15 14:07:51 -07006747 if (!(apedata & APE_FW_STATUS_READY))
Matt Carlson0d3031d2007-10-10 18:02:43 -07006748 return;
6749
6750 /* Wait for up to 1 millisecond for APE to service previous event. */
6751 for (i = 0; i < 10; i++) {
6752 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6753 return;
6754
6755 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6756
6757 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6758 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6759 event | APE_EVENT_STATUS_EVENT_PENDING);
6760
6761 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6762
6763 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6764 break;
6765
6766 udelay(100);
6767 }
6768
6769 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6770 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6771}
6772
6773static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6774{
6775 u32 event;
6776 u32 apedata;
6777
6778 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
6779 return;
6780
6781 switch (kind) {
Matt Carlson33f401a2010-04-05 10:19:27 +00006782 case RESET_KIND_INIT:
6783 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6784 APE_HOST_SEG_SIG_MAGIC);
6785 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6786 APE_HOST_SEG_LEN_MAGIC);
6787 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6788 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6789 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
Matt Carlson6867c842010-07-11 09:31:44 +00006790 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
Matt Carlson33f401a2010-04-05 10:19:27 +00006791 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6792 APE_HOST_BEHAV_NO_PHYLOCK);
Matt Carlsondc6d0742010-09-15 08:59:55 +00006793 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
6794 TG3_APE_HOST_DRVR_STATE_START);
Matt Carlson0d3031d2007-10-10 18:02:43 -07006795
Matt Carlson33f401a2010-04-05 10:19:27 +00006796 event = APE_EVENT_STATUS_STATE_START;
6797 break;
6798 case RESET_KIND_SHUTDOWN:
6799 /* With the interface we are currently using,
6800 * APE does not track driver state. Wiping
6801 * out the HOST SEGMENT SIGNATURE forces
6802 * the APE to assume OS absent status.
6803 */
6804 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
Matt Carlsonb2aee152008-11-03 16:51:11 -08006805
Matt Carlsondc6d0742010-09-15 08:59:55 +00006806 if (device_may_wakeup(&tp->pdev->dev) &&
6807 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
6808 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
6809 TG3_APE_HOST_WOL_SPEED_AUTO);
6810 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
6811 } else
6812 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
6813
6814 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
6815
Matt Carlson33f401a2010-04-05 10:19:27 +00006816 event = APE_EVENT_STATUS_STATE_UNLOAD;
6817 break;
6818 case RESET_KIND_SUSPEND:
6819 event = APE_EVENT_STATUS_STATE_SUSPEND;
6820 break;
6821 default:
6822 return;
Matt Carlson0d3031d2007-10-10 18:02:43 -07006823 }
6824
6825 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
6826
6827 tg3_ape_send_event(tp, event);
6828}
6829
Michael Chane6af3012005-04-21 17:12:05 -07006830/* tp->lock is held. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07006831static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
6832{
David S. Millerf49639e2006-06-09 11:58:36 -07006833 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
6834 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006835
6836 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6837 switch (kind) {
6838 case RESET_KIND_INIT:
6839 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6840 DRV_STATE_START);
6841 break;
6842
6843 case RESET_KIND_SHUTDOWN:
6844 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6845 DRV_STATE_UNLOAD);
6846 break;
6847
6848 case RESET_KIND_SUSPEND:
6849 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6850 DRV_STATE_SUSPEND);
6851 break;
6852
6853 default:
6854 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006855 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006856 }
Matt Carlson0d3031d2007-10-10 18:02:43 -07006857
6858 if (kind == RESET_KIND_INIT ||
6859 kind == RESET_KIND_SUSPEND)
6860 tg3_ape_driver_state_change(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006861}
6862
6863/* tp->lock is held. */
6864static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
6865{
6866 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6867 switch (kind) {
6868 case RESET_KIND_INIT:
6869 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6870 DRV_STATE_START_DONE);
6871 break;
6872
6873 case RESET_KIND_SHUTDOWN:
6874 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6875 DRV_STATE_UNLOAD_DONE);
6876 break;
6877
6878 default:
6879 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006880 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006881 }
Matt Carlson0d3031d2007-10-10 18:02:43 -07006882
6883 if (kind == RESET_KIND_SHUTDOWN)
6884 tg3_ape_driver_state_change(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006885}
6886
6887/* tp->lock is held. */
6888static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
6889{
6890 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
6891 switch (kind) {
6892 case RESET_KIND_INIT:
6893 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6894 DRV_STATE_START);
6895 break;
6896
6897 case RESET_KIND_SHUTDOWN:
6898 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6899 DRV_STATE_UNLOAD);
6900 break;
6901
6902 case RESET_KIND_SUSPEND:
6903 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6904 DRV_STATE_SUSPEND);
6905 break;
6906
6907 default:
6908 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006909 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006910 }
6911}
6912
Michael Chan7a6f4362006-09-27 16:03:31 -07006913static int tg3_poll_fw(struct tg3 *tp)
6914{
6915 int i;
6916 u32 val;
6917
Michael Chanb5d37722006-09-27 16:06:21 -07006918 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Gary Zambrano0ccead12006-11-14 16:34:00 -08006919 /* Wait up to 20ms for init done. */
6920 for (i = 0; i < 200; i++) {
Michael Chanb5d37722006-09-27 16:06:21 -07006921 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
6922 return 0;
Gary Zambrano0ccead12006-11-14 16:34:00 -08006923 udelay(100);
Michael Chanb5d37722006-09-27 16:06:21 -07006924 }
6925 return -ENODEV;
6926 }
6927
Michael Chan7a6f4362006-09-27 16:03:31 -07006928 /* Wait for firmware initialization to complete. */
6929 for (i = 0; i < 100000; i++) {
6930 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
6931 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
6932 break;
6933 udelay(10);
6934 }
6935
6936 /* Chip might not be fitted with firmware. Some Sun onboard
6937 * parts are configured like that. So don't signal the timeout
6938 * of the above loop as an error, but do report the lack of
6939 * running firmware once.
6940 */
6941 if (i >= 100000 &&
6942 !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
6943 tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
6944
Joe Perches05dbe002010-02-17 19:44:19 +00006945 netdev_info(tp->dev, "No firmware running\n");
Michael Chan7a6f4362006-09-27 16:03:31 -07006946 }
6947
Matt Carlson6b10c162010-02-12 14:47:08 +00006948 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
6949 /* The 57765 A0 needs a little more
6950 * time to do some important work.
6951 */
6952 mdelay(10);
6953 }
6954
Michael Chan7a6f4362006-09-27 16:03:31 -07006955 return 0;
6956}
6957
Michael Chanee6a99b2007-07-18 21:49:10 -07006958/* Save PCI command register before chip reset */
6959static void tg3_save_pci_state(struct tg3 *tp)
6960{
Matt Carlson8a6eac92007-10-21 16:17:55 -07006961 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07006962}
6963
6964/* Restore PCI state after chip reset */
6965static void tg3_restore_pci_state(struct tg3 *tp)
6966{
6967 u32 val;
6968
6969 /* Re-enable indirect register accesses. */
6970 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
6971 tp->misc_host_ctrl);
6972
6973 /* Set MAX PCI retry to zero. */
6974 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
6975 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
6976 (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
6977 val |= PCISTATE_RETRY_SAME_DMA;
Matt Carlson0d3031d2007-10-10 18:02:43 -07006978 /* Allow reads and writes to the APE register and memory space. */
6979 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
6980 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +00006981 PCISTATE_ALLOW_APE_SHMEM_WR |
6982 PCISTATE_ALLOW_APE_PSPACE_WR;
Michael Chanee6a99b2007-07-18 21:49:10 -07006983 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
6984
Matt Carlson8a6eac92007-10-21 16:17:55 -07006985 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07006986
Matt Carlsonfcb389d2008-11-03 16:55:44 -08006987 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
6988 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
Matt Carlsoncf790032010-11-24 08:31:48 +00006989 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
Matt Carlsonfcb389d2008-11-03 16:55:44 -08006990 else {
6991 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
6992 tp->pci_cacheline_sz);
6993 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
6994 tp->pci_lat_timer);
6995 }
Michael Chan114342f2007-10-15 02:12:26 -07006996 }
Matt Carlson5f5c51e2007-11-12 21:19:37 -08006997
Michael Chanee6a99b2007-07-18 21:49:10 -07006998 /* Make sure PCI-X relaxed ordering bit is clear. */
Matt Carlson52f44902008-11-21 17:17:04 -08006999 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
Matt Carlson9974a352007-10-07 23:27:28 -07007000 u16 pcix_cmd;
7001
7002 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7003 &pcix_cmd);
7004 pcix_cmd &= ~PCI_X_CMD_ERO;
7005 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7006 pcix_cmd);
7007 }
Michael Chanee6a99b2007-07-18 21:49:10 -07007008
7009 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
Michael Chanee6a99b2007-07-18 21:49:10 -07007010
7011 /* Chip reset on 5780 will reset MSI enable bit,
7012 * so need to restore it.
7013 */
7014 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7015 u16 ctrl;
7016
7017 pci_read_config_word(tp->pdev,
7018 tp->msi_cap + PCI_MSI_FLAGS,
7019 &ctrl);
7020 pci_write_config_word(tp->pdev,
7021 tp->msi_cap + PCI_MSI_FLAGS,
7022 ctrl | PCI_MSI_FLAGS_ENABLE);
7023 val = tr32(MSGINT_MODE);
7024 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7025 }
7026 }
7027}
7028
Linus Torvalds1da177e2005-04-16 15:20:36 -07007029static void tg3_stop_fw(struct tg3 *);
7030
7031/* tp->lock is held. */
7032static int tg3_chip_reset(struct tg3 *tp)
7033{
7034 u32 val;
Michael Chan1ee582d2005-08-09 20:16:46 -07007035 void (*write_op)(struct tg3 *, u32, u32);
Matt Carlson4f125f42009-09-01 12:55:02 +00007036 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007037
David S. Millerf49639e2006-06-09 11:58:36 -07007038 tg3_nvram_lock(tp);
7039
Matt Carlson77b483f2008-08-15 14:07:24 -07007040 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7041
David S. Millerf49639e2006-06-09 11:58:36 -07007042 /* No matching tg3_nvram_unlock() after this because
7043 * chip reset below will undo the nvram lock.
7044 */
7045 tp->nvram_lock_cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007046
Michael Chanee6a99b2007-07-18 21:49:10 -07007047 /* GRC_MISC_CFG core clock reset will clear the memory
7048 * enable bit in PCI register 4 and the MSI enable bit
7049 * on some chips, so we save relevant registers here.
7050 */
7051 tg3_save_pci_state(tp);
7052
Michael Chand9ab5ad2006-03-20 22:27:35 -08007053 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Matt Carlson321d32a2008-11-21 17:22:19 -08007054 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
Michael Chand9ab5ad2006-03-20 22:27:35 -08007055 tw32(GRC_FASTBOOT_PC, 0);
7056
Linus Torvalds1da177e2005-04-16 15:20:36 -07007057 /*
7058 * We must avoid the readl() that normally takes place.
7059 * It locks machines, causes machine checks, and other
7060 * fun things. So, temporarily disable the 5701
7061 * hardware workaround, while we do the reset.
7062 */
Michael Chan1ee582d2005-08-09 20:16:46 -07007063 write_op = tp->write32;
7064 if (write_op == tg3_write_flush_reg32)
7065 tp->write32 = tg3_write32;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007066
Michael Chand18edcb2007-03-24 20:57:11 -07007067 /* Prevent the irq handler from reading or writing PCI registers
7068 * during chip reset when the memory enable bit in the PCI command
7069 * register may be cleared. The chip does not generate interrupt
7070 * at this time, but the irq handler may still be called due to irq
7071 * sharing or irqpoll.
7072 */
7073 tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007074 for (i = 0; i < tp->irq_cnt; i++) {
7075 struct tg3_napi *tnapi = &tp->napi[i];
7076 if (tnapi->hw_status) {
7077 tnapi->hw_status->status = 0;
7078 tnapi->hw_status->status_tag = 0;
7079 }
7080 tnapi->last_tag = 0;
7081 tnapi->last_irq_tag = 0;
Michael Chanb8fa2f32007-04-06 17:35:37 -07007082 }
Michael Chand18edcb2007-03-24 20:57:11 -07007083 smp_mb();
Matt Carlson4f125f42009-09-01 12:55:02 +00007084
7085 for (i = 0; i < tp->irq_cnt; i++)
7086 synchronize_irq(tp->napi[i].irq_vec);
Michael Chand18edcb2007-03-24 20:57:11 -07007087
Matt Carlson255ca312009-08-25 10:07:27 +00007088 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7089 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7090 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7091 }
7092
Linus Torvalds1da177e2005-04-16 15:20:36 -07007093 /* do the reset */
7094 val = GRC_MISC_CFG_CORECLK_RESET;
7095
7096 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
Matt Carlson88075d92010-08-02 11:25:58 +00007097 /* Force PCIe 1.0a mode */
7098 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
7099 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
7100 tr32(TG3_PCIE_PHY_TSTCTL) ==
7101 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7102 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7103
Linus Torvalds1da177e2005-04-16 15:20:36 -07007104 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7105 tw32(GRC_MISC_CFG, (1 << 29));
7106 val |= (1 << 29);
7107 }
7108 }
7109
Michael Chanb5d37722006-09-27 16:06:21 -07007110 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7111 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7112 tw32(GRC_VCPU_EXT_CTRL,
7113 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7114 }
7115
Matt Carlsonf37500d2010-08-02 11:25:59 +00007116 /* Manage gphy power for all CPMU absent PCIe devices. */
7117 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
7118 !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007119 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
Matt Carlsonf37500d2010-08-02 11:25:59 +00007120
Linus Torvalds1da177e2005-04-16 15:20:36 -07007121 tw32(GRC_MISC_CFG, val);
7122
Michael Chan1ee582d2005-08-09 20:16:46 -07007123 /* restore 5701 hardware bug workaround write method */
7124 tp->write32 = write_op;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007125
7126 /* Unfortunately, we have to delay before the PCI read back.
7127 * Some 575X chips even will not respond to a PCI cfg access
7128 * when the reset command is given to the chip.
7129 *
7130 * How do these hardware designers expect things to work
7131 * properly if the PCI write is posted for a long period
7132 * of time? It is always necessary to have some method by
7133 * which a register read back can occur to push the write
7134 * out which does the reset.
7135 *
7136 * For most tg3 variants the trick below was working.
7137 * Ho hum...
7138 */
7139 udelay(120);
7140
7141 /* Flush PCI posted writes. The normal MMIO registers
7142 * are inaccessible at this time so this is the only
7143 * way to make this reliably (actually, this is no longer
7144 * the case, see above). I tried to use indirect
7145 * register read/write but this upset some 5701 variants.
7146 */
7147 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7148
7149 udelay(120);
7150
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007151 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
Matt Carlsone7126992009-08-25 10:08:16 +00007152 u16 val16;
7153
Linus Torvalds1da177e2005-04-16 15:20:36 -07007154 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7155 int i;
7156 u32 cfg_val;
7157
7158 /* Wait for link training to complete. */
7159 for (i = 0; i < 5000; i++)
7160 udelay(100);
7161
7162 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7163 pci_write_config_dword(tp->pdev, 0xc4,
7164 cfg_val | (1 << 15));
7165 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007166
Matt Carlsone7126992009-08-25 10:08:16 +00007167 /* Clear the "no snoop" and "relaxed ordering" bits. */
7168 pci_read_config_word(tp->pdev,
7169 tp->pcie_cap + PCI_EXP_DEVCTL,
7170 &val16);
7171 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7172 PCI_EXP_DEVCTL_NOSNOOP_EN);
7173 /*
7174 * Older PCIe devices only support the 128 byte
7175 * MPS setting. Enforce the restriction.
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007176 */
Matt Carlson6de34cb2010-08-02 11:25:55 +00007177 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
Matt Carlsone7126992009-08-25 10:08:16 +00007178 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007179 pci_write_config_word(tp->pdev,
7180 tp->pcie_cap + PCI_EXP_DEVCTL,
Matt Carlsone7126992009-08-25 10:08:16 +00007181 val16);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007182
Matt Carlsoncf790032010-11-24 08:31:48 +00007183 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007184
7185 /* Clear error status */
7186 pci_write_config_word(tp->pdev,
7187 tp->pcie_cap + PCI_EXP_DEVSTA,
7188 PCI_EXP_DEVSTA_CED |
7189 PCI_EXP_DEVSTA_NFED |
7190 PCI_EXP_DEVSTA_FED |
7191 PCI_EXP_DEVSTA_URD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007192 }
7193
Michael Chanee6a99b2007-07-18 21:49:10 -07007194 tg3_restore_pci_state(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007195
Michael Chand18edcb2007-03-24 20:57:11 -07007196 tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
7197
Michael Chanee6a99b2007-07-18 21:49:10 -07007198 val = 0;
7199 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
Michael Chan4cf78e42005-07-25 12:29:19 -07007200 val = tr32(MEMARB_MODE);
Michael Chanee6a99b2007-07-18 21:49:10 -07007201 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007202
7203 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7204 tg3_stop_fw(tp);
7205 tw32(0x5000, 0x400);
7206 }
7207
7208 tw32(GRC_MODE, tp->grc_mode);
7209
7210 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01007211 val = tr32(0xc4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007212
7213 tw32(0xc4, val | (1 << 15));
7214 }
7215
7216 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7217 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7218 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7219 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7220 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7221 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7222 }
7223
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007224 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7225 tp->mac_mode = MAC_MODE_APE_TX_EN |
7226 MAC_MODE_APE_RX_EN |
7227 MAC_MODE_TDE_ENABLE;
7228
Matt Carlsonf07e9af2010-08-02 11:26:07 +00007229 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007230 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
7231 val = tp->mac_mode;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00007232 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007233 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7234 val = tp->mac_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007235 } else
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007236 val = 0;
7237
7238 tw32_f(MAC_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007239 udelay(40);
7240
Matt Carlson77b483f2008-08-15 14:07:24 -07007241 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7242
Michael Chan7a6f4362006-09-27 16:03:31 -07007243 err = tg3_poll_fw(tp);
7244 if (err)
7245 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007246
Matt Carlson0a9140c2009-08-28 12:27:50 +00007247 tg3_mdio_start(tp);
7248
Linus Torvalds1da177e2005-04-16 15:20:36 -07007249 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00007250 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7251 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Matt Carlsonc885e822010-08-02 11:25:57 +00007252 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01007253 val = tr32(0x7c00);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007254
7255 tw32(0x7c00, val | (1 << 25));
7256 }
7257
7258 /* Reprobe ASF enable state. */
7259 tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
7260 tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
7261 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7262 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7263 u32 nic_cfg;
7264
7265 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7266 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
7267 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
Matt Carlson4ba526c2008-08-15 14:10:04 -07007268 tp->last_event_jiffies = jiffies;
John W. Linvillecbf46852005-04-21 17:01:29 -07007269 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007270 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
7271 }
7272 }
7273
7274 return 0;
7275}
7276
7277/* tp->lock is held. */
7278static void tg3_stop_fw(struct tg3 *tp)
7279{
Matt Carlson0d3031d2007-10-10 18:02:43 -07007280 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
7281 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -07007282 /* Wait for RX cpu to ACK the previous event. */
7283 tg3_wait_for_event_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007284
7285 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
Matt Carlson4ba526c2008-08-15 14:10:04 -07007286
7287 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007288
Matt Carlson7c5026a2008-05-02 16:49:29 -07007289 /* Wait for RX cpu to ACK this event. */
7290 tg3_wait_for_event_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007291 }
7292}
7293
7294/* tp->lock is held. */
Michael Chan944d9802005-05-29 14:57:48 -07007295static int tg3_halt(struct tg3 *tp, int kind, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007296{
7297 int err;
7298
7299 tg3_stop_fw(tp);
7300
Michael Chan944d9802005-05-29 14:57:48 -07007301 tg3_write_sig_pre_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007302
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007303 tg3_abort_hw(tp, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007304 err = tg3_chip_reset(tp);
7305
Matt Carlsondaba2a62009-04-20 06:58:52 +00007306 __tg3_set_mac_addr(tp, 0);
7307
Michael Chan944d9802005-05-29 14:57:48 -07007308 tg3_write_sig_legacy(tp, kind);
7309 tg3_write_sig_post_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007310
7311 if (err)
7312 return err;
7313
7314 return 0;
7315}
7316
Linus Torvalds1da177e2005-04-16 15:20:36 -07007317#define RX_CPU_SCRATCH_BASE 0x30000
7318#define RX_CPU_SCRATCH_SIZE 0x04000
7319#define TX_CPU_SCRATCH_BASE 0x34000
7320#define TX_CPU_SCRATCH_SIZE 0x04000
7321
7322/* tp->lock is held. */
7323static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7324{
7325 int i;
7326
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +02007327 BUG_ON(offset == TX_CPU_BASE &&
7328 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007329
Michael Chanb5d37722006-09-27 16:06:21 -07007330 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7331 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7332
7333 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7334 return 0;
7335 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007336 if (offset == RX_CPU_BASE) {
7337 for (i = 0; i < 10000; i++) {
7338 tw32(offset + CPU_STATE, 0xffffffff);
7339 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7340 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7341 break;
7342 }
7343
7344 tw32(offset + CPU_STATE, 0xffffffff);
7345 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7346 udelay(10);
7347 } else {
7348 for (i = 0; i < 10000; i++) {
7349 tw32(offset + CPU_STATE, 0xffffffff);
7350 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7351 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7352 break;
7353 }
7354 }
7355
7356 if (i >= 10000) {
Joe Perches05dbe002010-02-17 19:44:19 +00007357 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7358 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007359 return -ENODEV;
7360 }
Michael Chanec41c7d2006-01-17 02:40:55 -08007361
7362 /* Clear firmware's nvram arbitration. */
7363 if (tp->tg3_flags & TG3_FLAG_NVRAM)
7364 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007365 return 0;
7366}
7367
7368struct fw_info {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007369 unsigned int fw_base;
7370 unsigned int fw_len;
7371 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007372};
7373
7374/* tp->lock is held. */
7375static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7376 int cpu_scratch_size, struct fw_info *info)
7377{
Michael Chanec41c7d2006-01-17 02:40:55 -08007378 int err, lock_err, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007379 void (*write_op)(struct tg3 *, u32, u32);
7380
7381 if (cpu_base == TX_CPU_BASE &&
7382 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007383 netdev_err(tp->dev,
7384 "%s: Trying to load TX cpu firmware which is 5705\n",
Joe Perches05dbe002010-02-17 19:44:19 +00007385 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007386 return -EINVAL;
7387 }
7388
7389 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
7390 write_op = tg3_write_mem;
7391 else
7392 write_op = tg3_write_indirect_reg32;
7393
Michael Chan1b628152005-05-29 14:59:49 -07007394 /* It is possible that bootcode is still loading at this point.
7395 * Get the nvram lock first before halting the cpu.
7396 */
Michael Chanec41c7d2006-01-17 02:40:55 -08007397 lock_err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007398 err = tg3_halt_cpu(tp, cpu_base);
Michael Chanec41c7d2006-01-17 02:40:55 -08007399 if (!lock_err)
7400 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007401 if (err)
7402 goto out;
7403
7404 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7405 write_op(tp, cpu_scratch_base + i, 0);
7406 tw32(cpu_base + CPU_STATE, 0xffffffff);
7407 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007408 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007409 write_op(tp, (cpu_scratch_base +
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007410 (info->fw_base & 0xffff) +
Linus Torvalds1da177e2005-04-16 15:20:36 -07007411 (i * sizeof(u32))),
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007412 be32_to_cpu(info->fw_data[i]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007413
7414 err = 0;
7415
7416out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007417 return err;
7418}
7419
7420/* tp->lock is held. */
7421static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7422{
7423 struct fw_info info;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007424 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007425 int err, i;
7426
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007427 fw_data = (void *)tp->fw->data;
7428
7429 /* Firmware blob starts with version numbers, followed by
7430 start address and length. We are setting complete length.
7431 length = end_address_of_bss - start_address_of_text.
7432 Remainder is the blob to be loaded contiguously
7433 from start address. */
7434
7435 info.fw_base = be32_to_cpu(fw_data[1]);
7436 info.fw_len = tp->fw->size - 12;
7437 info.fw_data = &fw_data[3];
Linus Torvalds1da177e2005-04-16 15:20:36 -07007438
7439 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7440 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7441 &info);
7442 if (err)
7443 return err;
7444
7445 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7446 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7447 &info);
7448 if (err)
7449 return err;
7450
7451 /* Now startup only the RX cpu. */
7452 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007453 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007454
7455 for (i = 0; i < 5; i++) {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007456 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007457 break;
7458 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7459 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007460 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007461 udelay(1000);
7462 }
7463 if (i >= 5) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007464 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7465 "should be %08x\n", __func__,
Joe Perches05dbe002010-02-17 19:44:19 +00007466 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007467 return -ENODEV;
7468 }
7469 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7470 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7471
7472 return 0;
7473}
7474
Linus Torvalds1da177e2005-04-16 15:20:36 -07007475/* 5705 needs a special version of the TSO firmware. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007476
7477/* tp->lock is held. */
7478static int tg3_load_tso_firmware(struct tg3 *tp)
7479{
7480 struct fw_info info;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007481 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007482 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7483 int err, i;
7484
7485 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
7486 return 0;
7487
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007488 fw_data = (void *)tp->fw->data;
7489
7490 /* Firmware blob starts with version numbers, followed by
7491 start address and length. We are setting complete length.
7492 length = end_address_of_bss - start_address_of_text.
7493 Remainder is the blob to be loaded contiguously
7494 from start address. */
7495
7496 info.fw_base = be32_to_cpu(fw_data[1]);
7497 cpu_scratch_size = tp->fw_len;
7498 info.fw_len = tp->fw->size - 12;
7499 info.fw_data = &fw_data[3];
7500
Linus Torvalds1da177e2005-04-16 15:20:36 -07007501 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007502 cpu_base = RX_CPU_BASE;
7503 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007504 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007505 cpu_base = TX_CPU_BASE;
7506 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7507 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7508 }
7509
7510 err = tg3_load_firmware_cpu(tp, cpu_base,
7511 cpu_scratch_base, cpu_scratch_size,
7512 &info);
7513 if (err)
7514 return err;
7515
7516 /* Now startup the cpu. */
7517 tw32(cpu_base + CPU_STATE, 0xffffffff);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007518 tw32_f(cpu_base + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007519
7520 for (i = 0; i < 5; i++) {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007521 if (tr32(cpu_base + CPU_PC) == info.fw_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007522 break;
7523 tw32(cpu_base + CPU_STATE, 0xffffffff);
7524 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007525 tw32_f(cpu_base + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007526 udelay(1000);
7527 }
7528 if (i >= 5) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007529 netdev_err(tp->dev,
7530 "%s fails to set CPU PC, is %08x should be %08x\n",
Joe Perches05dbe002010-02-17 19:44:19 +00007531 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007532 return -ENODEV;
7533 }
7534 tw32(cpu_base + CPU_STATE, 0xffffffff);
7535 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7536 return 0;
7537}
7538
Linus Torvalds1da177e2005-04-16 15:20:36 -07007539
Linus Torvalds1da177e2005-04-16 15:20:36 -07007540static int tg3_set_mac_addr(struct net_device *dev, void *p)
7541{
7542 struct tg3 *tp = netdev_priv(dev);
7543 struct sockaddr *addr = p;
Michael Chan986e0ae2007-05-05 12:10:20 -07007544 int err = 0, skip_mac_1 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007545
Michael Chanf9804dd2005-09-27 12:13:10 -07007546 if (!is_valid_ether_addr(addr->sa_data))
7547 return -EINVAL;
7548
Linus Torvalds1da177e2005-04-16 15:20:36 -07007549 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7550
Michael Chane75f7c92006-03-20 21:33:26 -08007551 if (!netif_running(dev))
7552 return 0;
7553
Michael Chan58712ef2006-04-29 18:58:01 -07007554 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
Michael Chan986e0ae2007-05-05 12:10:20 -07007555 u32 addr0_high, addr0_low, addr1_high, addr1_low;
Michael Chan58712ef2006-04-29 18:58:01 -07007556
Michael Chan986e0ae2007-05-05 12:10:20 -07007557 addr0_high = tr32(MAC_ADDR_0_HIGH);
7558 addr0_low = tr32(MAC_ADDR_0_LOW);
7559 addr1_high = tr32(MAC_ADDR_1_HIGH);
7560 addr1_low = tr32(MAC_ADDR_1_LOW);
7561
7562 /* Skip MAC addr 1 if ASF is using it. */
7563 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7564 !(addr1_high == 0 && addr1_low == 0))
7565 skip_mac_1 = 1;
Michael Chan58712ef2006-04-29 18:58:01 -07007566 }
Michael Chan986e0ae2007-05-05 12:10:20 -07007567 spin_lock_bh(&tp->lock);
7568 __tg3_set_mac_addr(tp, skip_mac_1);
7569 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007570
Michael Chanb9ec6c12006-07-25 16:37:27 -07007571 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007572}
7573
7574/* tp->lock is held. */
7575static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7576 dma_addr_t mapping, u32 maxlen_flags,
7577 u32 nic_addr)
7578{
7579 tg3_write_mem(tp,
7580 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7581 ((u64) mapping >> 32));
7582 tg3_write_mem(tp,
7583 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7584 ((u64) mapping & 0xffffffff));
7585 tg3_write_mem(tp,
7586 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7587 maxlen_flags);
7588
7589 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7590 tg3_write_mem(tp,
7591 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7592 nic_addr);
7593}
7594
7595static void __tg3_set_rx_mode(struct net_device *);
Michael Chand244c892005-07-05 14:42:33 -07007596static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
David S. Miller15f98502005-05-18 22:49:26 -07007597{
Matt Carlsonb6080e12009-09-01 13:12:00 +00007598 int i;
7599
Matt Carlson19cfaec2009-12-03 08:36:20 +00007600 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
Matt Carlsonb6080e12009-09-01 13:12:00 +00007601 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7602 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7603 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007604 } else {
7605 tw32(HOSTCC_TXCOL_TICKS, 0);
7606 tw32(HOSTCC_TXMAX_FRAMES, 0);
7607 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007608 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007609
Matt Carlson20d73752010-07-11 09:31:41 +00007610 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007611 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7612 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7613 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7614 } else {
Matt Carlsonb6080e12009-09-01 13:12:00 +00007615 tw32(HOSTCC_RXCOL_TICKS, 0);
7616 tw32(HOSTCC_RXMAX_FRAMES, 0);
7617 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
David S. Miller15f98502005-05-18 22:49:26 -07007618 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007619
David S. Miller15f98502005-05-18 22:49:26 -07007620 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7621 u32 val = ec->stats_block_coalesce_usecs;
7622
Matt Carlsonb6080e12009-09-01 13:12:00 +00007623 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7624 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7625
David S. Miller15f98502005-05-18 22:49:26 -07007626 if (!netif_carrier_ok(tp->dev))
7627 val = 0;
7628
7629 tw32(HOSTCC_STAT_COAL_TICKS, val);
7630 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007631
7632 for (i = 0; i < tp->irq_cnt - 1; i++) {
7633 u32 reg;
7634
7635 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7636 tw32(reg, ec->rx_coalesce_usecs);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007637 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7638 tw32(reg, ec->rx_max_coalesced_frames);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007639 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7640 tw32(reg, ec->rx_max_coalesced_frames_irq);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007641
7642 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7643 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7644 tw32(reg, ec->tx_coalesce_usecs);
7645 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7646 tw32(reg, ec->tx_max_coalesced_frames);
7647 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7648 tw32(reg, ec->tx_max_coalesced_frames_irq);
7649 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007650 }
7651
7652 for (; i < tp->irq_max - 1; i++) {
7653 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007654 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007655 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007656
7657 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7658 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7659 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7660 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7661 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007662 }
David S. Miller15f98502005-05-18 22:49:26 -07007663}
Linus Torvalds1da177e2005-04-16 15:20:36 -07007664
7665/* tp->lock is held. */
Matt Carlson2d31eca2009-09-01 12:53:31 +00007666static void tg3_rings_reset(struct tg3 *tp)
7667{
7668 int i;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007669 u32 stblk, txrcb, rxrcb, limit;
Matt Carlson2d31eca2009-09-01 12:53:31 +00007670 struct tg3_napi *tnapi = &tp->napi[0];
7671
7672 /* Disable all transmit rings but the first. */
7673 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7674 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
Matt Carlson3d377282010-10-14 10:37:39 +00007675 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7676 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
7677 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
Matt Carlsonb703df62009-12-03 08:36:21 +00007678 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7679 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
Matt Carlson2d31eca2009-09-01 12:53:31 +00007680 else
7681 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7682
7683 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7684 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7685 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7686 BDINFO_FLAGS_DISABLED);
7687
7688
7689 /* Disable all receive return rings but the first. */
Matt Carlsona50d0792010-06-05 17:24:37 +00007690 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7691 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00007692 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
7693 else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
Matt Carlson2d31eca2009-09-01 12:53:31 +00007694 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
Matt Carlsonb703df62009-12-03 08:36:21 +00007695 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7696 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson2d31eca2009-09-01 12:53:31 +00007697 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7698 else
7699 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7700
7701 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7702 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7703 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7704 BDINFO_FLAGS_DISABLED);
7705
7706 /* Disable interrupts */
7707 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
7708
7709 /* Zero mailbox registers. */
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007710 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
Matt Carlson6fd45cb2010-09-15 08:59:57 +00007711 for (i = 1; i < tp->irq_max; i++) {
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007712 tp->napi[i].tx_prod = 0;
7713 tp->napi[i].tx_cons = 0;
Matt Carlsonc2353a32010-01-20 16:58:08 +00007714 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
7715 tw32_mailbox(tp->napi[i].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007716 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7717 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7718 }
Matt Carlsonc2353a32010-01-20 16:58:08 +00007719 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
7720 tw32_mailbox(tp->napi[0].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007721 } else {
7722 tp->napi[0].tx_prod = 0;
7723 tp->napi[0].tx_cons = 0;
7724 tw32_mailbox(tp->napi[0].prodmbox, 0);
7725 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7726 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00007727
7728 /* Make sure the NIC-based send BD rings are disabled. */
7729 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7730 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7731 for (i = 0; i < 16; i++)
7732 tw32_tx_mbox(mbox + i * 8, 0);
7733 }
7734
7735 txrcb = NIC_SRAM_SEND_RCB;
7736 rxrcb = NIC_SRAM_RCV_RET_RCB;
7737
7738 /* Clear status block in ram. */
7739 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7740
7741 /* Set status block DMA address */
7742 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7743 ((u64) tnapi->status_mapping >> 32));
7744 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7745 ((u64) tnapi->status_mapping & 0xffffffff));
7746
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007747 if (tnapi->tx_ring) {
7748 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7749 (TG3_TX_RING_SIZE <<
7750 BDINFO_FLAGS_MAXLEN_SHIFT),
7751 NIC_SRAM_TX_BUFFER_DESC);
7752 txrcb += TG3_BDINFO_SIZE;
7753 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00007754
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007755 if (tnapi->rx_rcb) {
7756 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
Matt Carlson7cb32cf2010-09-30 10:34:36 +00007757 (tp->rx_ret_ring_mask + 1) <<
7758 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007759 rxrcb += TG3_BDINFO_SIZE;
7760 }
7761
7762 stblk = HOSTCC_STATBLCK_RING1;
7763
7764 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7765 u64 mapping = (u64)tnapi->status_mapping;
7766 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7767 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7768
7769 /* Clear status block in ram. */
7770 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7771
Matt Carlson19cfaec2009-12-03 08:36:20 +00007772 if (tnapi->tx_ring) {
7773 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7774 (TG3_TX_RING_SIZE <<
7775 BDINFO_FLAGS_MAXLEN_SHIFT),
7776 NIC_SRAM_TX_BUFFER_DESC);
7777 txrcb += TG3_BDINFO_SIZE;
7778 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007779
7780 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
Matt Carlson7cb32cf2010-09-30 10:34:36 +00007781 ((tp->rx_ret_ring_mask + 1) <<
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007782 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7783
7784 stblk += 8;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007785 rxrcb += TG3_BDINFO_SIZE;
7786 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00007787}
7788
7789/* tp->lock is held. */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07007790static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007791{
7792 u32 val, rdmac_mode;
7793 int i, err, limit;
Matt Carlson8fea32b2010-09-15 08:59:58 +00007794 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007795
7796 tg3_disable_ints(tp);
7797
7798 tg3_stop_fw(tp);
7799
7800 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
7801
Matt Carlson859a588792010-04-05 10:19:28 +00007802 if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
Michael Chane6de8ad2005-05-05 14:42:41 -07007803 tg3_abort_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007804
Matt Carlson699c0192010-12-06 08:28:51 +00007805 /* Enable MAC control of LPI */
7806 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
7807 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
7808 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
7809 TG3_CPMU_EEE_LNKIDL_UART_IDL);
7810
7811 tw32_f(TG3_CPMU_EEE_CTRL,
7812 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
7813
Matt Carlsona386b902010-12-06 08:28:53 +00007814 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
7815 TG3_CPMU_EEEMD_LPI_IN_TX |
7816 TG3_CPMU_EEEMD_LPI_IN_RX |
7817 TG3_CPMU_EEEMD_EEE_ENABLE;
7818
7819 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
7820 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
7821
7822 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7823 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
7824
7825 tw32_f(TG3_CPMU_EEE_MODE, val);
7826
7827 tw32_f(TG3_CPMU_EEE_DBTMR1,
7828 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
7829 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
7830
7831 tw32_f(TG3_CPMU_EEE_DBTMR2,
Matt Carlsond7f2ab22011-01-25 15:58:56 +00007832 TG3_CPMU_DBTMR2_APE_TX_2047US |
Matt Carlsona386b902010-12-06 08:28:53 +00007833 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
Matt Carlson699c0192010-12-06 08:28:51 +00007834 }
7835
Matt Carlson603f1172010-02-12 14:47:10 +00007836 if (reset_phy)
Michael Chand4d2c552006-03-20 17:47:20 -08007837 tg3_phy_reset(tp);
7838
Linus Torvalds1da177e2005-04-16 15:20:36 -07007839 err = tg3_chip_reset(tp);
7840 if (err)
7841 return err;
7842
7843 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
7844
Matt Carlsonbcb37f62008-11-03 16:52:09 -08007845 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07007846 val = tr32(TG3_CPMU_CTRL);
7847 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
7848 tw32(TG3_CPMU_CTRL, val);
Matt Carlson9acb9612007-11-12 21:10:06 -08007849
7850 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7851 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7852 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7853 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
7854
7855 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
7856 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
7857 val |= CPMU_LNK_AWARE_MACCLK_6_25;
7858 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
7859
7860 val = tr32(TG3_CPMU_HST_ACC);
7861 val &= ~CPMU_HST_ACC_MACCLK_MASK;
7862 val |= CPMU_HST_ACC_MACCLK_6_25;
7863 tw32(TG3_CPMU_HST_ACC, val);
Matt Carlsond30cdd22007-10-07 23:28:35 -07007864 }
7865
Matt Carlson33466d92009-04-20 06:57:41 +00007866 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7867 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
7868 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
7869 PCIE_PWR_MGMT_L1_THRESH_4MS;
7870 tw32(PCIE_PWR_MGMT_THRESH, val);
Matt Carlson521e6b92009-08-25 10:06:01 +00007871
7872 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
7873 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
7874
7875 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
Matt Carlson33466d92009-04-20 06:57:41 +00007876
Matt Carlsonf40386c2009-11-02 14:24:02 +00007877 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7878 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
Matt Carlson255ca312009-08-25 10:07:27 +00007879 }
7880
Matt Carlson614b0592010-01-20 16:58:02 +00007881 if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
7882 u32 grc_mode = tr32(GRC_MODE);
7883
7884 /* Access the lower 1K of PL PCIE block registers. */
7885 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7886 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7887
7888 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
7889 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
7890 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
7891
7892 tw32(GRC_MODE, grc_mode);
7893 }
7894
Matt Carlson5093eed2010-11-24 08:31:45 +00007895 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
7896 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7897 u32 grc_mode = tr32(GRC_MODE);
Matt Carlsoncea46462010-04-12 06:58:24 +00007898
Matt Carlson5093eed2010-11-24 08:31:45 +00007899 /* Access the lower 1K of PL PCIE block registers. */
7900 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7901 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
Matt Carlsoncea46462010-04-12 06:58:24 +00007902
Matt Carlson5093eed2010-11-24 08:31:45 +00007903 val = tr32(TG3_PCIE_TLDLPL_PORT +
7904 TG3_PCIE_PL_LO_PHYCTL5);
7905 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
7906 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
Matt Carlsoncea46462010-04-12 06:58:24 +00007907
Matt Carlson5093eed2010-11-24 08:31:45 +00007908 tw32(GRC_MODE, grc_mode);
7909 }
Matt Carlsona977dbe2010-04-12 06:58:26 +00007910
7911 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7912 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7913 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7914 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
Matt Carlsoncea46462010-04-12 06:58:24 +00007915 }
7916
Linus Torvalds1da177e2005-04-16 15:20:36 -07007917 /* This works around an issue with Athlon chipsets on
7918 * B3 tigon3 silicon. This bit has no effect on any
7919 * other revision. But do not set this on PCI Express
Matt Carlson795d01c2007-10-07 23:28:17 -07007920 * chips and don't even touch the clocks if the CPMU is present.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007921 */
Matt Carlson795d01c2007-10-07 23:28:17 -07007922 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
7923 if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
7924 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
7925 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7926 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007927
7928 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
7929 (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
7930 val = tr32(TG3PCI_PCISTATE);
7931 val |= PCISTATE_RETRY_SAME_DMA;
7932 tw32(TG3PCI_PCISTATE, val);
7933 }
7934
Matt Carlson0d3031d2007-10-10 18:02:43 -07007935 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
7936 /* Allow reads and writes to the
7937 * APE register and memory space.
7938 */
7939 val = tr32(TG3PCI_PCISTATE);
7940 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +00007941 PCISTATE_ALLOW_APE_SHMEM_WR |
7942 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -07007943 tw32(TG3PCI_PCISTATE, val);
7944 }
7945
Linus Torvalds1da177e2005-04-16 15:20:36 -07007946 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
7947 /* Enable some hw fixes. */
7948 val = tr32(TG3PCI_MSI_DATA);
7949 val |= (1 << 26) | (1 << 28) | (1 << 29);
7950 tw32(TG3PCI_MSI_DATA, val);
7951 }
7952
7953 /* Descriptor ring init may make accesses to the
7954 * NIC SRAM area to setup the TX descriptors, so we
7955 * can only do this after the hardware has been
7956 * successfully reset.
7957 */
Michael Chan32d8c572006-07-25 16:38:29 -07007958 err = tg3_init_rings(tp);
7959 if (err)
7960 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007961
Matt Carlsonc885e822010-08-02 11:25:57 +00007962 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00007963 val = tr32(TG3PCI_DMA_RW_CTRL) &
7964 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
Matt Carlson1a319022010-04-12 06:58:25 +00007965 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
7966 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00007967 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
7968 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
7969 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07007970 /* This value is determined during the probe time DMA
7971 * engine test, tg3_test_dma.
7972 */
7973 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
7974 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007975
7976 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
7977 GRC_MODE_4X_NIC_SEND_RINGS |
7978 GRC_MODE_NO_TX_PHDR_CSUM |
7979 GRC_MODE_NO_RX_PHDR_CSUM);
7980 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
Michael Chand2d746f2006-04-06 21:45:39 -07007981
7982 /* Pseudo-header checksum is done by hardware logic and not
7983 * the offload processers, so make the chip do the pseudo-
7984 * header checksums on receive. For transmit it is more
7985 * convenient to do the pseudo-header checksum in software
7986 * as Linux does that on transmit for us in all cases.
7987 */
7988 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007989
7990 tw32(GRC_MODE,
7991 tp->grc_mode |
7992 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
7993
7994 /* Setup the timer prescalar register. Clock is always 66Mhz. */
7995 val = tr32(GRC_MISC_CFG);
7996 val &= ~0xff;
7997 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
7998 tw32(GRC_MISC_CFG, val);
7999
8000 /* Initialize MBUF/DESC pool. */
John W. Linvillecbf46852005-04-21 17:01:29 -07008001 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008002 /* Do nothing. */
8003 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8004 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8005 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8006 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8007 else
8008 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8009 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8010 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
Matt Carlson859a588792010-04-05 10:19:28 +00008011 } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008012 int fw_len;
8013
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08008014 fw_len = tp->fw_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008015 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8016 tw32(BUFMGR_MB_POOL_ADDR,
8017 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8018 tw32(BUFMGR_MB_POOL_SIZE,
8019 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8020 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008021
Michael Chan0f893dc2005-07-25 12:30:38 -07008022 if (tp->dev->mtu <= ETH_DATA_LEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008023 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8024 tp->bufmgr_config.mbuf_read_dma_low_water);
8025 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8026 tp->bufmgr_config.mbuf_mac_rx_low_water);
8027 tw32(BUFMGR_MB_HIGH_WATER,
8028 tp->bufmgr_config.mbuf_high_water);
8029 } else {
8030 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8031 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8032 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8033 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8034 tw32(BUFMGR_MB_HIGH_WATER,
8035 tp->bufmgr_config.mbuf_high_water_jumbo);
8036 }
8037 tw32(BUFMGR_DMA_LOW_WATER,
8038 tp->bufmgr_config.dma_low_water);
8039 tw32(BUFMGR_DMA_HIGH_WATER,
8040 tp->bufmgr_config.dma_high_water);
8041
Matt Carlsond309a462010-09-30 10:34:31 +00008042 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8043 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8044 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
8045 tw32(BUFMGR_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008046 for (i = 0; i < 2000; i++) {
8047 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8048 break;
8049 udelay(10);
8050 }
8051 if (i >= 2000) {
Joe Perches05dbe002010-02-17 19:44:19 +00008052 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008053 return -ENODEV;
8054 }
8055
8056 /* Setup replenish threshold. */
Michael Chanf92905d2006-06-29 20:14:29 -07008057 val = tp->rx_pending / 8;
8058 if (val == 0)
8059 val = 1;
8060 else if (val > tp->rx_std_max_post)
8061 val = tp->rx_std_max_post;
Michael Chanb5d37722006-09-27 16:06:21 -07008062 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
8063 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8064 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
8065
8066 if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
8067 val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
8068 }
Michael Chanf92905d2006-06-29 20:14:29 -07008069
8070 tw32(RCVBDI_STD_THRESH, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008071
8072 /* Initialize TG3_BDINFO's at:
8073 * RCVDBDI_STD_BD: standard eth size rx ring
8074 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8075 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8076 *
8077 * like so:
8078 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8079 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8080 * ring attribute flags
8081 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8082 *
8083 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8084 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8085 *
8086 * The size of each ring is fixed in the firmware, but the location is
8087 * configurable.
8088 */
8089 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00008090 ((u64) tpr->rx_std_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008091 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00008092 ((u64) tpr->rx_std_mapping & 0xffffffff));
Matt Carlsona50d0792010-06-05 17:24:37 +00008093 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
8094 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
Matt Carlson87668d32009-11-13 13:03:34 +00008095 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8096 NIC_SRAM_RX_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008097
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008098 /* Disable the mini ring */
8099 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008100 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8101 BDINFO_FLAGS_DISABLED);
8102
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008103 /* Program the jumbo buffer descriptor ring control
8104 * blocks on those devices that have them.
8105 */
Matt Carlson4d163b72011-01-25 15:58:48 +00008106 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8107 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
8108 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008109 /* Setup replenish threshold. */
8110 tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
8111
Michael Chan0f893dc2005-07-25 12:30:38 -07008112 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008113 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00008114 ((u64) tpr->rx_jmb_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008115 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00008116 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008117 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
Matt Carlson79ed5ac2009-08-28 14:00:55 +00008118 (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
8119 BDINFO_FLAGS_USE_EXT_RECV);
Matt Carlsona50d0792010-06-05 17:24:37 +00008120 if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
8121 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson87668d32009-11-13 13:03:34 +00008122 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8123 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008124 } else {
8125 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8126 BDINFO_FLAGS_DISABLED);
8127 }
8128
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008129 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
8130 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8131 val = RX_STD_MAX_SIZE_5705;
8132 else
8133 val = RX_STD_MAX_SIZE_5717;
8134 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8135 val |= (TG3_RX_STD_DMA_SZ << 2);
8136 } else
Matt Carlson04380d42010-04-12 06:58:29 +00008137 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008138 } else
8139 val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
8140
8141 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008142
Matt Carlson411da642009-11-13 13:03:46 +00008143 tpr->rx_std_prod_idx = tp->rx_pending;
Matt Carlson66711e62009-11-13 13:03:49 +00008144 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008145
Matt Carlson411da642009-11-13 13:03:46 +00008146 tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
Matt Carlson21f581a2009-08-28 14:00:25 +00008147 tp->rx_jumbo_pending : 0;
Matt Carlson66711e62009-11-13 13:03:49 +00008148 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008149
Matt Carlsonc885e822010-08-02 11:25:57 +00008150 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008151 tw32(STD_REPLENISH_LWM, 32);
8152 tw32(JMB_REPLENISH_LWM, 16);
8153 }
8154
Matt Carlson2d31eca2009-09-01 12:53:31 +00008155 tg3_rings_reset(tp);
8156
Linus Torvalds1da177e2005-04-16 15:20:36 -07008157 /* Initialize MAC address and backoff seed. */
Michael Chan986e0ae2007-05-05 12:10:20 -07008158 __tg3_set_mac_addr(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008159
8160 /* MTU + ethernet header + FCS + optional VLAN tag */
Matt Carlsonf7b493e2009-02-25 14:21:52 +00008161 tw32(MAC_RX_MTU_SIZE,
8162 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008163
8164 /* The slot time is changed by tg3_setup_phy if we
8165 * run at gigabit with half duplex.
8166 */
8167 tw32(MAC_TX_LENGTHS,
8168 (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8169 (6 << TX_LENGTHS_IPG_SHIFT) |
8170 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
8171
8172 /* Receive rules. */
8173 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8174 tw32(RCVLPC_CONFIG, 0x0181);
8175
8176 /* Calculate RDMAC_MODE setting early, we need it to determine
8177 * the RCVLPC_STATE_ENABLE mask.
8178 */
8179 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8180 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8181 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8182 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8183 RDMAC_MODE_LNGREAD_ENAB);
Michael Chan85e94ce2005-04-21 17:05:28 -07008184
Matt Carlsondeabaac2010-11-24 08:31:50 +00008185 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
Matt Carlson0339e4e2010-02-12 14:47:09 +00008186 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8187
Matt Carlson57e69832008-05-25 23:48:31 -07008188 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -08008189 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8190 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlsond30cdd22007-10-07 23:28:35 -07008191 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8192 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8193 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8194
Michael Chan85e94ce2005-04-21 17:05:28 -07008195 /* If statement applies to 5705 and 5750 PCI devices only */
8196 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8197 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
8198 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008199 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
Matt Carlsonc13e3712007-05-05 11:50:04 -07008200 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008201 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8202 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8203 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
8204 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8205 }
8206 }
8207
Michael Chan85e94ce2005-04-21 17:05:28 -07008208 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
8209 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8210
Linus Torvalds1da177e2005-04-16 15:20:36 -07008211 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
Matt Carlson027455a2008-12-21 20:19:30 -08008212 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8213
Matt Carlsone849cdc2009-11-13 13:03:38 +00008214 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
8215 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlson027455a2008-12-21 20:19:30 -08008216 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8217 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008218
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008219 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8220 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8221 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8222 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
8223 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
8224 val = tr32(TG3_RDMA_RSRVCTRL_REG);
Matt Carlsonb75cc0e2010-11-24 08:31:46 +00008225 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
Matt Carlsonb4495ed2011-01-25 15:58:47 +00008226 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8227 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8228 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8229 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8230 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8231 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
Matt Carlsonb75cc0e2010-11-24 08:31:46 +00008232 }
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008233 tw32(TG3_RDMA_RSRVCTRL_REG,
8234 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8235 }
8236
Matt Carlsond309a462010-09-30 10:34:31 +00008237 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
8238 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8239 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8240 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8241 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8242 }
8243
Linus Torvalds1da177e2005-04-16 15:20:36 -07008244 /* Receive/send statistics. */
Michael Chan16613942006-06-29 20:15:13 -07008245 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
8246 val = tr32(RCVLPC_STATS_ENABLE);
8247 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8248 tw32(RCVLPC_STATS_ENABLE, val);
8249 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
8250 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008251 val = tr32(RCVLPC_STATS_ENABLE);
8252 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8253 tw32(RCVLPC_STATS_ENABLE, val);
8254 } else {
8255 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8256 }
8257 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8258 tw32(SNDDATAI_STATSENAB, 0xffffff);
8259 tw32(SNDDATAI_STATSCTRL,
8260 (SNDDATAI_SCTRL_ENABLE |
8261 SNDDATAI_SCTRL_FASTUPD));
8262
8263 /* Setup host coalescing engine. */
8264 tw32(HOSTCC_MODE, 0);
8265 for (i = 0; i < 2000; i++) {
8266 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8267 break;
8268 udelay(10);
8269 }
8270
Michael Chand244c892005-07-05 14:42:33 -07008271 __tg3_set_coalesce(tp, &tp->coal);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008272
Linus Torvalds1da177e2005-04-16 15:20:36 -07008273 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8274 /* Status/statistics block address. See tg3_timer,
8275 * the tg3_periodic_fetch_stats call there, and
8276 * tg3_get_stats to see how this works for 5705/5750 chips.
8277 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07008278 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8279 ((u64) tp->stats_mapping >> 32));
8280 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8281 ((u64) tp->stats_mapping & 0xffffffff));
8282 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +00008283
Linus Torvalds1da177e2005-04-16 15:20:36 -07008284 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +00008285
8286 /* Clear statistics and status block memory areas */
8287 for (i = NIC_SRAM_STATS_BLK;
8288 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8289 i += sizeof(u32)) {
8290 tg3_write_mem(tp, i, 0);
8291 udelay(40);
8292 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008293 }
8294
8295 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8296
8297 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8298 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
8299 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8300 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8301
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008302 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8303 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chanc94e3942005-09-27 12:12:42 -07008304 /* reset to prevent losing 1st rx packet intermittently */
8305 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8306 udelay(10);
8307 }
8308
Matt Carlson3bda1252008-08-15 14:08:22 -07008309 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
Matt Carlsond2394e6b2010-11-24 08:31:47 +00008310 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
Matt Carlson3bda1252008-08-15 14:08:22 -07008311 else
8312 tp->mac_mode = 0;
8313 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
Linus Torvalds1da177e2005-04-16 15:20:36 -07008314 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07008315 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008316 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07008317 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8318 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008319 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8320 udelay(40);
8321
Michael Chan314fba32005-04-21 17:07:04 -07008322 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
Michael Chan9d26e212006-12-07 00:21:14 -08008323 * If TG3_FLG2_IS_NIC is zero, we should read the
Michael Chan314fba32005-04-21 17:07:04 -07008324 * register to preserve the GPIO settings for LOMs. The GPIOs,
8325 * whether used as inputs or outputs, are set by boot code after
8326 * reset.
8327 */
Michael Chan9d26e212006-12-07 00:21:14 -08008328 if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
Michael Chan314fba32005-04-21 17:07:04 -07008329 u32 gpio_mask;
8330
Michael Chan9d26e212006-12-07 00:21:14 -08008331 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8332 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8333 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
Michael Chan3e7d83b2005-04-21 17:10:36 -07008334
8335 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8336 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8337 GRC_LCLCTRL_GPIO_OUTPUT3;
8338
Michael Chanaf36e6b2006-03-23 01:28:06 -08008339 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8340 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8341
Gary Zambranoaaf84462007-05-05 11:51:45 -07008342 tp->grc_local_ctrl &= ~gpio_mask;
Michael Chan314fba32005-04-21 17:07:04 -07008343 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8344
8345 /* GPIO1 must be driven high for eeprom write protect */
Michael Chan9d26e212006-12-07 00:21:14 -08008346 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
8347 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8348 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan314fba32005-04-21 17:07:04 -07008349 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008350 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8351 udelay(100);
8352
Matt Carlson0583d522011-01-25 15:58:50 +00008353 if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
8354 tp->irq_cnt > 1) {
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008355 val = tr32(MSGINT_MODE);
8356 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8357 tw32(MSGINT_MODE, val);
8358 }
8359
Linus Torvalds1da177e2005-04-16 15:20:36 -07008360 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8361 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8362 udelay(40);
8363 }
8364
8365 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8366 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8367 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8368 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8369 WDMAC_MODE_LNGREAD_ENAB);
8370
Michael Chan85e94ce2005-04-21 17:05:28 -07008371 /* If statement applies to 5705 and 5750 PCI devices only */
8372 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8373 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
8374 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
Matt Carlson29ea0952009-08-25 10:07:54 +00008375 if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07008376 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8377 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8378 /* nothing */
8379 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8380 !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
8381 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
8382 val |= WDMAC_MODE_RX_ACCEL;
8383 }
8384 }
8385
Michael Chand9ab5ad2006-03-20 22:27:35 -08008386 /* Enable host coalescing bug fix */
Matt Carlson321d32a2008-11-21 17:22:19 -08008387 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
Matt Carlsonf51f3562008-05-25 23:45:08 -07008388 val |= WDMAC_MODE_STATUS_TAG_FIX;
Michael Chand9ab5ad2006-03-20 22:27:35 -08008389
Matt Carlson788a0352009-11-02 14:26:03 +00008390 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8391 val |= WDMAC_MODE_BURST_ALL_DATA;
8392
Linus Torvalds1da177e2005-04-16 15:20:36 -07008393 tw32_f(WDMAC_MODE, val);
8394 udelay(40);
8395
Matt Carlson9974a352007-10-07 23:27:28 -07008396 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
8397 u16 pcix_cmd;
8398
8399 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8400 &pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008401 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
Matt Carlson9974a352007-10-07 23:27:28 -07008402 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8403 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008404 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
Matt Carlson9974a352007-10-07 23:27:28 -07008405 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8406 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008407 }
Matt Carlson9974a352007-10-07 23:27:28 -07008408 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8409 pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008410 }
8411
8412 tw32_f(RDMAC_MODE, rdmac_mode);
8413 udelay(40);
8414
8415 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
8416 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8417 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
Matt Carlson9936bcf2007-10-10 18:03:07 -07008418
8419 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8420 tw32(SNDDATAC_MODE,
8421 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8422 else
8423 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8424
Linus Torvalds1da177e2005-04-16 15:20:36 -07008425 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8426 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008427 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
8428 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8429 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8430 val |= RCVDBDI_MODE_LRG_RING_SZ;
8431 tw32(RCVDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008432 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008433 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
8434 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008435 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
Matt Carlson19cfaec2009-12-03 08:36:20 +00008436 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008437 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8438 tw32(SNDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008439 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8440
8441 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8442 err = tg3_load_5701_a0_firmware_fix(tp);
8443 if (err)
8444 return err;
8445 }
8446
Linus Torvalds1da177e2005-04-16 15:20:36 -07008447 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
8448 err = tg3_load_tso_firmware(tp);
8449 if (err)
8450 return err;
8451 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008452
8453 tp->tx_mode = TX_MODE_ENABLE;
Matt Carlsonb1d05212010-06-05 17:24:31 +00008454 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
8455 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8456 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008457 tw32_f(MAC_TX_MODE, tp->tx_mode);
8458 udelay(100);
8459
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008460 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
8461 u32 reg = MAC_RSS_INDIR_TBL_0;
8462 u8 *ent = (u8 *)&val;
8463
8464 /* Setup the indirection table */
8465 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8466 int idx = i % sizeof(val);
8467
Matt Carlson5efeeea2010-07-11 09:31:40 +00008468 ent[idx] = i % (tp->irq_cnt - 1);
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008469 if (idx == sizeof(val) - 1) {
8470 tw32(reg, val);
8471 reg += 4;
8472 }
8473 }
8474
8475 /* Setup the "secret" hash key. */
8476 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8477 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8478 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8479 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8480 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8481 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8482 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8483 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8484 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8485 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8486 }
8487
Linus Torvalds1da177e2005-04-16 15:20:36 -07008488 tp->rx_mode = RX_MODE_ENABLE;
Matt Carlson321d32a2008-11-21 17:22:19 -08008489 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
Michael Chanaf36e6b2006-03-23 01:28:06 -08008490 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8491
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008492 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
8493 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8494 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8495 RX_MODE_RSS_IPV6_HASH_EN |
8496 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8497 RX_MODE_RSS_IPV4_HASH_EN |
8498 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8499
Linus Torvalds1da177e2005-04-16 15:20:36 -07008500 tw32_f(MAC_RX_MODE, tp->rx_mode);
8501 udelay(10);
8502
Linus Torvalds1da177e2005-04-16 15:20:36 -07008503 tw32(MAC_LED_CTRL, tp->led_ctrl);
8504
8505 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008506 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008507 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8508 udelay(10);
8509 }
8510 tw32_f(MAC_RX_MODE, tp->rx_mode);
8511 udelay(10);
8512
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008513 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008514 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008515 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008516 /* Set drive transmission level to 1.2V */
8517 /* only if the signal pre-emphasis bit is not set */
8518 val = tr32(MAC_SERDES_CFG);
8519 val &= 0xfffff000;
8520 val |= 0x880;
8521 tw32(MAC_SERDES_CFG, val);
8522 }
8523 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8524 tw32(MAC_SERDES_CFG, 0x616000);
8525 }
8526
8527 /* Prevent chip from dropping frames when flow control
8528 * is enabled.
8529 */
Matt Carlson666bc832010-01-20 16:58:03 +00008530 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8531 val = 1;
8532 else
8533 val = 2;
8534 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008535
8536 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008537 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008538 /* Use hardware link auto-negotiation */
8539 tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
8540 }
8541
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008542 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Michael Chand4d2c552006-03-20 17:47:20 -08008543 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
8544 u32 tmp;
8545
8546 tmp = tr32(SERDES_RX_CTRL);
8547 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8548 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8549 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8550 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8551 }
8552
Matt Carlsondd477002008-05-25 23:45:58 -07008553 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
Matt Carlson800960682010-08-02 11:26:06 +00008554 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8555 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsondd477002008-05-25 23:45:58 -07008556 tp->link_config.speed = tp->link_config.orig_speed;
8557 tp->link_config.duplex = tp->link_config.orig_duplex;
8558 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8559 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008560
Matt Carlsondd477002008-05-25 23:45:58 -07008561 err = tg3_setup_phy(tp, 0);
8562 if (err)
8563 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008564
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008565 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8566 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
Matt Carlsondd477002008-05-25 23:45:58 -07008567 u32 tmp;
8568
8569 /* Clear CRC stats. */
8570 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8571 tg3_writephy(tp, MII_TG3_TEST1,
8572 tmp | MII_TG3_TEST1_CRC_EN);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00008573 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
Matt Carlsondd477002008-05-25 23:45:58 -07008574 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008575 }
8576 }
8577
8578 __tg3_set_rx_mode(tp->dev);
8579
8580 /* Initialize receive rules. */
8581 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8582 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8583 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8584 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8585
Michael Chan4cf78e42005-07-25 12:29:19 -07008586 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
Michael Chana4e2b342005-10-26 15:46:52 -07008587 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008588 limit = 8;
8589 else
8590 limit = 16;
8591 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
8592 limit -= 4;
8593 switch (limit) {
8594 case 16:
8595 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8596 case 15:
8597 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8598 case 14:
8599 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8600 case 13:
8601 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8602 case 12:
8603 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8604 case 11:
8605 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8606 case 10:
8607 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8608 case 9:
8609 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8610 case 8:
8611 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8612 case 7:
8613 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8614 case 6:
8615 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8616 case 5:
8617 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8618 case 4:
8619 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8620 case 3:
8621 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8622 case 2:
8623 case 1:
8624
8625 default:
8626 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07008627 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008628
Matt Carlson9ce768e2007-10-11 19:49:11 -07008629 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8630 /* Write our heartbeat update interval to APE. */
8631 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8632 APE_HOST_HEARTBEAT_INT_DISABLE);
Matt Carlson0d3031d2007-10-10 18:02:43 -07008633
Linus Torvalds1da177e2005-04-16 15:20:36 -07008634 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8635
Linus Torvalds1da177e2005-04-16 15:20:36 -07008636 return 0;
8637}
8638
8639/* Called at device open time to get the chip ready for
8640 * packet processing. Invoked with tp->lock held.
8641 */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07008642static int tg3_init_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008643{
Linus Torvalds1da177e2005-04-16 15:20:36 -07008644 tg3_switch_clocks(tp);
8645
8646 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8647
Matt Carlson2f751b62008-08-04 23:17:34 -07008648 return tg3_reset_hw(tp, reset_phy);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008649}
8650
8651#define TG3_STAT_ADD32(PSTAT, REG) \
8652do { u32 __val = tr32(REG); \
8653 (PSTAT)->low += __val; \
8654 if ((PSTAT)->low < __val) \
8655 (PSTAT)->high += 1; \
8656} while (0)
8657
8658static void tg3_periodic_fetch_stats(struct tg3 *tp)
8659{
8660 struct tg3_hw_stats *sp = tp->hw_stats;
8661
8662 if (!netif_carrier_ok(tp->dev))
8663 return;
8664
8665 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8666 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8667 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8668 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8669 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8670 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8671 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8672 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8673 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8674 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8675 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8676 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8677 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8678
8679 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8680 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8681 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8682 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8683 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8684 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8685 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8686 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8687 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8688 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8689 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8690 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8691 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8692 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
Michael Chan463d3052006-05-22 16:36:27 -07008693
8694 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
8695 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8696 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008697}
8698
8699static void tg3_timer(unsigned long __opaque)
8700{
8701 struct tg3 *tp = (struct tg3 *) __opaque;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008702
Michael Chanf475f162006-03-27 23:20:14 -08008703 if (tp->irq_sync)
8704 goto restart_timer;
8705
David S. Millerf47c11e2005-06-24 20:18:35 -07008706 spin_lock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008707
David S. Millerfac9b832005-05-18 22:46:34 -07008708 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
8709 /* All of this garbage is because when using non-tagged
8710 * IRQ status the mailbox/status_block protocol the chip
8711 * uses with the cpu is race prone.
8712 */
Matt Carlson898a56f2009-08-28 14:02:40 +00008713 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
David S. Millerfac9b832005-05-18 22:46:34 -07008714 tw32(GRC_LOCAL_CTRL,
8715 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
8716 } else {
8717 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00008718 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
David S. Millerfac9b832005-05-18 22:46:34 -07008719 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008720
David S. Millerfac9b832005-05-18 22:46:34 -07008721 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
8722 tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
David S. Millerf47c11e2005-06-24 20:18:35 -07008723 spin_unlock(&tp->lock);
David S. Millerfac9b832005-05-18 22:46:34 -07008724 schedule_work(&tp->reset_task);
8725 return;
8726 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008727 }
8728
Linus Torvalds1da177e2005-04-16 15:20:36 -07008729 /* This part only runs once per second. */
8730 if (!--tp->timer_counter) {
David S. Millerfac9b832005-05-18 22:46:34 -07008731 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
8732 tg3_periodic_fetch_stats(tp);
8733
Matt Carlson52b02d02010-10-14 10:37:41 +00008734 if (tp->setlpicnt && !--tp->setlpicnt) {
8735 u32 val = tr32(TG3_CPMU_EEE_MODE);
8736 tw32(TG3_CPMU_EEE_MODE,
8737 val | TG3_CPMU_EEEMD_LPI_ENABLE);
8738 }
8739
Linus Torvalds1da177e2005-04-16 15:20:36 -07008740 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
8741 u32 mac_stat;
8742 int phy_event;
8743
8744 mac_stat = tr32(MAC_STATUS);
8745
8746 phy_event = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008747 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008748 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
8749 phy_event = 1;
8750 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
8751 phy_event = 1;
8752
8753 if (phy_event)
8754 tg3_setup_phy(tp, 0);
8755 } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
8756 u32 mac_stat = tr32(MAC_STATUS);
8757 int need_setup = 0;
8758
8759 if (netif_carrier_ok(tp->dev) &&
8760 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
8761 need_setup = 1;
8762 }
Matt Carlsonbe98da62010-07-11 09:31:46 +00008763 if (!netif_carrier_ok(tp->dev) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07008764 (mac_stat & (MAC_STATUS_PCS_SYNCED |
8765 MAC_STATUS_SIGNAL_DET))) {
8766 need_setup = 1;
8767 }
8768 if (need_setup) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07008769 if (!tp->serdes_counter) {
8770 tw32_f(MAC_MODE,
8771 (tp->mac_mode &
8772 ~MAC_MODE_PORT_MODE_MASK));
8773 udelay(40);
8774 tw32_f(MAC_MODE, tp->mac_mode);
8775 udelay(40);
8776 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008777 tg3_setup_phy(tp, 0);
8778 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008779 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Matt Carlson2138c002010-07-11 09:31:43 +00008780 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
Michael Chan747e8f82005-07-25 12:33:22 -07008781 tg3_serdes_parallel_detect(tp);
Matt Carlson57d8b882010-06-05 17:24:35 +00008782 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008783
8784 tp->timer_counter = tp->timer_multiplier;
8785 }
8786
Michael Chan130b8e42006-09-27 16:00:40 -07008787 /* Heartbeat is only sent once every 2 seconds.
8788 *
8789 * The heartbeat is to tell the ASF firmware that the host
8790 * driver is still alive. In the event that the OS crashes,
8791 * ASF needs to reset the hardware to free up the FIFO space
8792 * that may be filled with rx packets destined for the host.
8793 * If the FIFO is full, ASF will no longer function properly.
8794 *
8795 * Unintended resets have been reported on real time kernels
8796 * where the timer doesn't run on time. Netpoll will also have
8797 * same problem.
8798 *
8799 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
8800 * to check the ring condition when the heartbeat is expiring
8801 * before doing the reset. This will prevent most unintended
8802 * resets.
8803 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07008804 if (!--tp->asf_counter) {
Matt Carlsonbc7959b2008-08-15 14:08:55 -07008805 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
8806 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -07008807 tg3_wait_for_event_ack(tp);
8808
Michael Chanbbadf502006-04-06 21:46:34 -07008809 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
Michael Chan130b8e42006-09-27 16:00:40 -07008810 FWCMD_NICDRV_ALIVE3);
Michael Chanbbadf502006-04-06 21:46:34 -07008811 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
Matt Carlsonc6cdf432010-04-05 10:19:26 +00008812 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
8813 TG3_FW_UPDATE_TIMEOUT_SEC);
Matt Carlson4ba526c2008-08-15 14:10:04 -07008814
8815 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008816 }
8817 tp->asf_counter = tp->asf_multiplier;
8818 }
8819
David S. Millerf47c11e2005-06-24 20:18:35 -07008820 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008821
Michael Chanf475f162006-03-27 23:20:14 -08008822restart_timer:
Linus Torvalds1da177e2005-04-16 15:20:36 -07008823 tp->timer.expires = jiffies + tp->timer_offset;
8824 add_timer(&tp->timer);
8825}
8826
Matt Carlson4f125f42009-09-01 12:55:02 +00008827static int tg3_request_irq(struct tg3 *tp, int irq_num)
Michael Chanfcfa0a32006-03-20 22:28:41 -08008828{
David Howells7d12e782006-10-05 14:55:46 +01008829 irq_handler_t fn;
Michael Chanfcfa0a32006-03-20 22:28:41 -08008830 unsigned long flags;
Matt Carlson4f125f42009-09-01 12:55:02 +00008831 char *name;
8832 struct tg3_napi *tnapi = &tp->napi[irq_num];
8833
8834 if (tp->irq_cnt == 1)
8835 name = tp->dev->name;
8836 else {
8837 name = &tnapi->irq_lbl[0];
8838 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
8839 name[IFNAMSIZ-1] = 0;
8840 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08008841
Matt Carlson679563f2009-09-01 12:55:46 +00008842 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
Michael Chanfcfa0a32006-03-20 22:28:41 -08008843 fn = tg3_msi;
8844 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
8845 fn = tg3_msi_1shot;
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07008846 flags = IRQF_SAMPLE_RANDOM;
Michael Chanfcfa0a32006-03-20 22:28:41 -08008847 } else {
8848 fn = tg3_interrupt;
8849 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8850 fn = tg3_interrupt_tagged;
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07008851 flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
Michael Chanfcfa0a32006-03-20 22:28:41 -08008852 }
Matt Carlson4f125f42009-09-01 12:55:02 +00008853
8854 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08008855}
8856
Michael Chan79381092005-04-21 17:13:59 -07008857static int tg3_test_interrupt(struct tg3 *tp)
8858{
Matt Carlson09943a12009-08-28 14:01:57 +00008859 struct tg3_napi *tnapi = &tp->napi[0];
Michael Chan79381092005-04-21 17:13:59 -07008860 struct net_device *dev = tp->dev;
Michael Chanb16250e2006-09-27 16:10:14 -07008861 int err, i, intr_ok = 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008862 u32 val;
Michael Chan79381092005-04-21 17:13:59 -07008863
Michael Chand4bc3922005-05-29 14:59:20 -07008864 if (!netif_running(dev))
8865 return -ENODEV;
8866
Michael Chan79381092005-04-21 17:13:59 -07008867 tg3_disable_ints(tp);
8868
Matt Carlson4f125f42009-09-01 12:55:02 +00008869 free_irq(tnapi->irq_vec, tnapi);
Michael Chan79381092005-04-21 17:13:59 -07008870
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008871 /*
8872 * Turn off MSI one shot mode. Otherwise this test has no
8873 * observable way to know whether the interrupt was delivered.
8874 */
Matt Carlsonc885e822010-08-02 11:25:57 +00008875 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008876 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8877 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
8878 tw32(MSGINT_MODE, val);
8879 }
8880
Matt Carlson4f125f42009-09-01 12:55:02 +00008881 err = request_irq(tnapi->irq_vec, tg3_test_isr,
Matt Carlson09943a12009-08-28 14:01:57 +00008882 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
Michael Chan79381092005-04-21 17:13:59 -07008883 if (err)
8884 return err;
8885
Matt Carlson898a56f2009-08-28 14:02:40 +00008886 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
Michael Chan79381092005-04-21 17:13:59 -07008887 tg3_enable_ints(tp);
8888
8889 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00008890 tnapi->coal_now);
Michael Chan79381092005-04-21 17:13:59 -07008891
8892 for (i = 0; i < 5; i++) {
Michael Chanb16250e2006-09-27 16:10:14 -07008893 u32 int_mbox, misc_host_ctrl;
8894
Matt Carlson898a56f2009-08-28 14:02:40 +00008895 int_mbox = tr32_mailbox(tnapi->int_mbox);
Michael Chanb16250e2006-09-27 16:10:14 -07008896 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
8897
8898 if ((int_mbox != 0) ||
8899 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
8900 intr_ok = 1;
Michael Chan79381092005-04-21 17:13:59 -07008901 break;
Michael Chanb16250e2006-09-27 16:10:14 -07008902 }
8903
Michael Chan79381092005-04-21 17:13:59 -07008904 msleep(10);
8905 }
8906
8907 tg3_disable_ints(tp);
8908
Matt Carlson4f125f42009-09-01 12:55:02 +00008909 free_irq(tnapi->irq_vec, tnapi);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008910
Matt Carlson4f125f42009-09-01 12:55:02 +00008911 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07008912
8913 if (err)
8914 return err;
8915
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008916 if (intr_ok) {
8917 /* Reenable MSI one shot mode. */
Matt Carlsonc885e822010-08-02 11:25:57 +00008918 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008919 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8920 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
8921 tw32(MSGINT_MODE, val);
8922 }
Michael Chan79381092005-04-21 17:13:59 -07008923 return 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008924 }
Michael Chan79381092005-04-21 17:13:59 -07008925
8926 return -EIO;
8927}
8928
8929/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
8930 * successfully restored
8931 */
8932static int tg3_test_msi(struct tg3 *tp)
8933{
Michael Chan79381092005-04-21 17:13:59 -07008934 int err;
8935 u16 pci_cmd;
8936
8937 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
8938 return 0;
8939
8940 /* Turn off SERR reporting in case MSI terminates with Master
8941 * Abort.
8942 */
8943 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
8944 pci_write_config_word(tp->pdev, PCI_COMMAND,
8945 pci_cmd & ~PCI_COMMAND_SERR);
8946
8947 err = tg3_test_interrupt(tp);
8948
8949 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
8950
8951 if (!err)
8952 return 0;
8953
8954 /* other failures */
8955 if (err != -EIO)
8956 return err;
8957
8958 /* MSI test failed, go back to INTx mode */
Matt Carlson5129c3a2010-04-05 10:19:23 +00008959 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
8960 "to INTx mode. Please report this failure to the PCI "
8961 "maintainer and include system chipset information\n");
Michael Chan79381092005-04-21 17:13:59 -07008962
Matt Carlson4f125f42009-09-01 12:55:02 +00008963 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Matt Carlson09943a12009-08-28 14:01:57 +00008964
Michael Chan79381092005-04-21 17:13:59 -07008965 pci_disable_msi(tp->pdev);
8966
8967 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
Andre Detschdc8bf1b2010-04-26 07:27:07 +00008968 tp->napi[0].irq_vec = tp->pdev->irq;
Michael Chan79381092005-04-21 17:13:59 -07008969
Matt Carlson4f125f42009-09-01 12:55:02 +00008970 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07008971 if (err)
8972 return err;
8973
8974 /* Need to reset the chip because the MSI cycle may have terminated
8975 * with Master Abort.
8976 */
David S. Millerf47c11e2005-06-24 20:18:35 -07008977 tg3_full_lock(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07008978
Michael Chan944d9802005-05-29 14:57:48 -07008979 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07008980 err = tg3_init_hw(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07008981
David S. Millerf47c11e2005-06-24 20:18:35 -07008982 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07008983
8984 if (err)
Matt Carlson4f125f42009-09-01 12:55:02 +00008985 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Michael Chan79381092005-04-21 17:13:59 -07008986
8987 return err;
8988}
8989
Matt Carlson9e9fd122009-01-19 16:57:45 -08008990static int tg3_request_firmware(struct tg3 *tp)
8991{
8992 const __be32 *fw_data;
8993
8994 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00008995 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
8996 tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -08008997 return -ENOENT;
8998 }
8999
9000 fw_data = (void *)tp->fw->data;
9001
9002 /* Firmware blob starts with version numbers, followed by
9003 * start address and _full_ length including BSS sections
9004 * (which must be longer than the actual data, of course
9005 */
9006
9007 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9008 if (tp->fw_len < (tp->fw->size - 12)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009009 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9010 tp->fw_len, tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009011 release_firmware(tp->fw);
9012 tp->fw = NULL;
9013 return -EINVAL;
9014 }
9015
9016 /* We no longer need firmware; we have it. */
9017 tp->fw_needed = NULL;
9018 return 0;
9019}
9020
Matt Carlson679563f2009-09-01 12:55:46 +00009021static bool tg3_enable_msix(struct tg3 *tp)
9022{
9023 int i, rc, cpus = num_online_cpus();
9024 struct msix_entry msix_ent[tp->irq_max];
9025
9026 if (cpus == 1)
9027 /* Just fallback to the simpler MSI mode. */
9028 return false;
9029
9030 /*
9031 * We want as many rx rings enabled as there are cpus.
9032 * The first MSIX vector only deals with link interrupts, etc,
9033 * so we add one to the number of vectors we are requesting.
9034 */
9035 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9036
9037 for (i = 0; i < tp->irq_max; i++) {
9038 msix_ent[i].entry = i;
9039 msix_ent[i].vector = 0;
9040 }
9041
9042 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
Matt Carlson2430b032010-06-05 17:24:34 +00009043 if (rc < 0) {
9044 return false;
9045 } else if (rc != 0) {
Matt Carlson679563f2009-09-01 12:55:46 +00009046 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9047 return false;
Joe Perches05dbe002010-02-17 19:44:19 +00009048 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9049 tp->irq_cnt, rc);
Matt Carlson679563f2009-09-01 12:55:46 +00009050 tp->irq_cnt = rc;
9051 }
9052
9053 for (i = 0; i < tp->irq_max; i++)
9054 tp->napi[i].irq_vec = msix_ent[i].vector;
9055
Ben Hutchings2ddaad32010-09-27 22:11:51 -07009056 netif_set_real_num_tx_queues(tp->dev, 1);
9057 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9058 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9059 pci_disable_msix(tp->pdev);
9060 return false;
9061 }
Matt Carlsonb92b9042010-11-24 08:31:51 +00009062
9063 if (tp->irq_cnt > 1) {
Matt Carlson2430b032010-06-05 17:24:34 +00009064 tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
Matt Carlsonb92b9042010-11-24 08:31:51 +00009065 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
9066 tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
9067 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9068 }
9069 }
Matt Carlson2430b032010-06-05 17:24:34 +00009070
Matt Carlson679563f2009-09-01 12:55:46 +00009071 return true;
9072}
9073
Matt Carlson07b01732009-08-28 14:01:15 +00009074static void tg3_ints_init(struct tg3 *tp)
9075{
Matt Carlson679563f2009-09-01 12:55:46 +00009076 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
9077 !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
Matt Carlson07b01732009-08-28 14:01:15 +00009078 /* All MSI supporting chips should support tagged
9079 * status. Assert that this is the case.
9080 */
Matt Carlson5129c3a2010-04-05 10:19:23 +00009081 netdev_warn(tp->dev,
9082 "MSI without TAGGED_STATUS? Not using MSI\n");
Matt Carlson679563f2009-09-01 12:55:46 +00009083 goto defcfg;
Matt Carlson07b01732009-08-28 14:01:15 +00009084 }
Matt Carlson4f125f42009-09-01 12:55:02 +00009085
Matt Carlson679563f2009-09-01 12:55:46 +00009086 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
9087 tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
9088 else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
9089 pci_enable_msi(tp->pdev) == 0)
9090 tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
9091
9092 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
9093 u32 msi_mode = tr32(MSGINT_MODE);
Matt Carlson0583d522011-01-25 15:58:50 +00009094 if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
9095 tp->irq_cnt > 1)
Matt Carlsonbaf8a942009-09-01 13:13:00 +00009096 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
Matt Carlson679563f2009-09-01 12:55:46 +00009097 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9098 }
9099defcfg:
9100 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
9101 tp->irq_cnt = 1;
9102 tp->napi[0].irq_vec = tp->pdev->irq;
Ben Hutchings2ddaad32010-09-27 22:11:51 -07009103 netif_set_real_num_tx_queues(tp->dev, 1);
Matt Carlson85407882010-10-06 13:40:58 -07009104 netif_set_real_num_rx_queues(tp->dev, 1);
Matt Carlson679563f2009-09-01 12:55:46 +00009105 }
Matt Carlson07b01732009-08-28 14:01:15 +00009106}
9107
9108static void tg3_ints_fini(struct tg3 *tp)
9109{
Matt Carlson679563f2009-09-01 12:55:46 +00009110 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
9111 pci_disable_msix(tp->pdev);
9112 else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
9113 pci_disable_msi(tp->pdev);
9114 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
Matt Carlson774ee752010-08-02 11:25:56 +00009115 tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
Matt Carlson07b01732009-08-28 14:01:15 +00009116}
9117
Linus Torvalds1da177e2005-04-16 15:20:36 -07009118static int tg3_open(struct net_device *dev)
9119{
9120 struct tg3 *tp = netdev_priv(dev);
Matt Carlson4f125f42009-09-01 12:55:02 +00009121 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009122
Matt Carlson9e9fd122009-01-19 16:57:45 -08009123 if (tp->fw_needed) {
9124 err = tg3_request_firmware(tp);
9125 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9126 if (err)
9127 return err;
9128 } else if (err) {
Joe Perches05dbe002010-02-17 19:44:19 +00009129 netdev_warn(tp->dev, "TSO capability disabled\n");
Matt Carlson9e9fd122009-01-19 16:57:45 -08009130 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
9131 } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009132 netdev_notice(tp->dev, "TSO capability restored\n");
Matt Carlson9e9fd122009-01-19 16:57:45 -08009133 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
9134 }
9135 }
9136
Michael Chanc49a1562006-12-17 17:07:29 -08009137 netif_carrier_off(tp->dev);
9138
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00009139 err = tg3_power_up(tp);
Matt Carlson2f751b62008-08-04 23:17:34 -07009140 if (err)
Michael Chanbc1c7562006-03-20 17:48:03 -08009141 return err;
Matt Carlson2f751b62008-08-04 23:17:34 -07009142
9143 tg3_full_lock(tp, 0);
Michael Chanbc1c7562006-03-20 17:48:03 -08009144
Linus Torvalds1da177e2005-04-16 15:20:36 -07009145 tg3_disable_ints(tp);
9146 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
9147
David S. Millerf47c11e2005-06-24 20:18:35 -07009148 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009149
Matt Carlson679563f2009-09-01 12:55:46 +00009150 /*
9151 * Setup interrupts first so we know how
9152 * many NAPI resources to allocate
9153 */
9154 tg3_ints_init(tp);
9155
Linus Torvalds1da177e2005-04-16 15:20:36 -07009156 /* The placement of this call is tied
9157 * to the setup and use of Host TX descriptors.
9158 */
9159 err = tg3_alloc_consistent(tp);
9160 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009161 goto err_out1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009162
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009163 tg3_napi_init(tp);
9164
Matt Carlsonfed97812009-09-01 13:10:19 +00009165 tg3_napi_enable(tp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07009166
Matt Carlson4f125f42009-09-01 12:55:02 +00009167 for (i = 0; i < tp->irq_cnt; i++) {
9168 struct tg3_napi *tnapi = &tp->napi[i];
9169 err = tg3_request_irq(tp, i);
9170 if (err) {
9171 for (i--; i >= 0; i--)
9172 free_irq(tnapi->irq_vec, tnapi);
9173 break;
9174 }
9175 }
Matt Carlson07b01732009-08-28 14:01:15 +00009176
9177 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009178 goto err_out2;
Matt Carlson07b01732009-08-28 14:01:15 +00009179
David S. Millerf47c11e2005-06-24 20:18:35 -07009180 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009181
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07009182 err = tg3_init_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009183 if (err) {
Michael Chan944d9802005-05-29 14:57:48 -07009184 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009185 tg3_free_rings(tp);
9186 } else {
David S. Millerfac9b832005-05-18 22:46:34 -07009187 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
9188 tp->timer_offset = HZ;
9189 else
9190 tp->timer_offset = HZ / 10;
9191
9192 BUG_ON(tp->timer_offset > HZ);
9193 tp->timer_counter = tp->timer_multiplier =
9194 (HZ / tp->timer_offset);
9195 tp->asf_counter = tp->asf_multiplier =
Michael Chan28fbef72005-10-26 15:48:35 -07009196 ((HZ / tp->timer_offset) * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009197
9198 init_timer(&tp->timer);
9199 tp->timer.expires = jiffies + tp->timer_offset;
9200 tp->timer.data = (unsigned long) tp;
9201 tp->timer.function = tg3_timer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009202 }
9203
David S. Millerf47c11e2005-06-24 20:18:35 -07009204 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009205
Matt Carlson07b01732009-08-28 14:01:15 +00009206 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009207 goto err_out3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009208
Michael Chan79381092005-04-21 17:13:59 -07009209 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
9210 err = tg3_test_msi(tp);
David S. Millerfac9b832005-05-18 22:46:34 -07009211
Michael Chan79381092005-04-21 17:13:59 -07009212 if (err) {
David S. Millerf47c11e2005-06-24 20:18:35 -07009213 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -07009214 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chan79381092005-04-21 17:13:59 -07009215 tg3_free_rings(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07009216 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07009217
Matt Carlson679563f2009-09-01 12:55:46 +00009218 goto err_out2;
Michael Chan79381092005-04-21 17:13:59 -07009219 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08009220
Matt Carlsonc885e822010-08-02 11:25:57 +00009221 if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
9222 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009223 u32 val = tr32(PCIE_TRANSACTION_CFG);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009224
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009225 tw32(PCIE_TRANSACTION_CFG,
9226 val | PCIE_TRANS_CFG_1SHOT_MSI);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009227 }
Michael Chan79381092005-04-21 17:13:59 -07009228 }
9229
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009230 tg3_phy_start(tp);
9231
David S. Millerf47c11e2005-06-24 20:18:35 -07009232 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009233
Michael Chan79381092005-04-21 17:13:59 -07009234 add_timer(&tp->timer);
9235 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009236 tg3_enable_ints(tp);
9237
David S. Millerf47c11e2005-06-24 20:18:35 -07009238 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009239
Matt Carlsonfe5f5782009-09-01 13:09:39 +00009240 netif_tx_start_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009241
9242 return 0;
Matt Carlson07b01732009-08-28 14:01:15 +00009243
Matt Carlson679563f2009-09-01 12:55:46 +00009244err_out3:
Matt Carlson4f125f42009-09-01 12:55:02 +00009245 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9246 struct tg3_napi *tnapi = &tp->napi[i];
9247 free_irq(tnapi->irq_vec, tnapi);
9248 }
Matt Carlson07b01732009-08-28 14:01:15 +00009249
Matt Carlson679563f2009-09-01 12:55:46 +00009250err_out2:
Matt Carlsonfed97812009-09-01 13:10:19 +00009251 tg3_napi_disable(tp);
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009252 tg3_napi_fini(tp);
Matt Carlson07b01732009-08-28 14:01:15 +00009253 tg3_free_consistent(tp);
Matt Carlson679563f2009-09-01 12:55:46 +00009254
9255err_out1:
9256 tg3_ints_fini(tp);
Matt Carlson07b01732009-08-28 14:01:15 +00009257 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009258}
9259
Eric Dumazet511d2222010-07-07 20:44:24 +00009260static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9261 struct rtnl_link_stats64 *);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009262static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9263
9264static int tg3_close(struct net_device *dev)
9265{
Matt Carlson4f125f42009-09-01 12:55:02 +00009266 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009267 struct tg3 *tp = netdev_priv(dev);
9268
Matt Carlsonfed97812009-09-01 13:10:19 +00009269 tg3_napi_disable(tp);
Oleg Nesterov28e53bd2007-05-09 02:34:22 -07009270 cancel_work_sync(&tp->reset_task);
Michael Chan7faa0062006-02-02 17:29:28 -08009271
Matt Carlsonfe5f5782009-09-01 13:09:39 +00009272 netif_tx_stop_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009273
9274 del_timer_sync(&tp->timer);
9275
Matt Carlson24bb4fb2009-10-05 17:55:29 +00009276 tg3_phy_stop(tp);
9277
David S. Millerf47c11e2005-06-24 20:18:35 -07009278 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009279
9280 tg3_disable_ints(tp);
9281
Michael Chan944d9802005-05-29 14:57:48 -07009282 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009283 tg3_free_rings(tp);
Michael Chan5cf64b8a2007-05-05 12:11:21 -07009284 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009285
David S. Millerf47c11e2005-06-24 20:18:35 -07009286 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009287
Matt Carlson4f125f42009-09-01 12:55:02 +00009288 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9289 struct tg3_napi *tnapi = &tp->napi[i];
9290 free_irq(tnapi->irq_vec, tnapi);
9291 }
Matt Carlson07b01732009-08-28 14:01:15 +00009292
9293 tg3_ints_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009294
Eric Dumazet511d2222010-07-07 20:44:24 +00009295 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9296
Linus Torvalds1da177e2005-04-16 15:20:36 -07009297 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9298 sizeof(tp->estats_prev));
9299
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009300 tg3_napi_fini(tp);
9301
Linus Torvalds1da177e2005-04-16 15:20:36 -07009302 tg3_free_consistent(tp);
9303
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00009304 tg3_power_down(tp);
Michael Chanbc1c7562006-03-20 17:48:03 -08009305
9306 netif_carrier_off(tp->dev);
9307
Linus Torvalds1da177e2005-04-16 15:20:36 -07009308 return 0;
9309}
9310
Eric Dumazet511d2222010-07-07 20:44:24 +00009311static inline u64 get_stat64(tg3_stat64_t *val)
Stefan Buehler816f8b82008-08-15 14:10:54 -07009312{
9313 return ((u64)val->high << 32) | ((u64)val->low);
9314}
9315
Eric Dumazet511d2222010-07-07 20:44:24 +00009316static u64 calc_crc_errors(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009317{
9318 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9319
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009320 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07009321 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9322 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009323 u32 val;
9324
David S. Millerf47c11e2005-06-24 20:18:35 -07009325 spin_lock_bh(&tp->lock);
Michael Chan569a5df2007-02-13 12:18:15 -08009326 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9327 tg3_writephy(tp, MII_TG3_TEST1,
9328 val | MII_TG3_TEST1_CRC_EN);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00009329 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009330 } else
9331 val = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07009332 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009333
9334 tp->phy_crc_errors += val;
9335
9336 return tp->phy_crc_errors;
9337 }
9338
9339 return get_stat64(&hw_stats->rx_fcs_errors);
9340}
9341
9342#define ESTAT_ADD(member) \
9343 estats->member = old_estats->member + \
Eric Dumazet511d2222010-07-07 20:44:24 +00009344 get_stat64(&hw_stats->member)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009345
9346static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9347{
9348 struct tg3_ethtool_stats *estats = &tp->estats;
9349 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9350 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9351
9352 if (!hw_stats)
9353 return old_estats;
9354
9355 ESTAT_ADD(rx_octets);
9356 ESTAT_ADD(rx_fragments);
9357 ESTAT_ADD(rx_ucast_packets);
9358 ESTAT_ADD(rx_mcast_packets);
9359 ESTAT_ADD(rx_bcast_packets);
9360 ESTAT_ADD(rx_fcs_errors);
9361 ESTAT_ADD(rx_align_errors);
9362 ESTAT_ADD(rx_xon_pause_rcvd);
9363 ESTAT_ADD(rx_xoff_pause_rcvd);
9364 ESTAT_ADD(rx_mac_ctrl_rcvd);
9365 ESTAT_ADD(rx_xoff_entered);
9366 ESTAT_ADD(rx_frame_too_long_errors);
9367 ESTAT_ADD(rx_jabbers);
9368 ESTAT_ADD(rx_undersize_packets);
9369 ESTAT_ADD(rx_in_length_errors);
9370 ESTAT_ADD(rx_out_length_errors);
9371 ESTAT_ADD(rx_64_or_less_octet_packets);
9372 ESTAT_ADD(rx_65_to_127_octet_packets);
9373 ESTAT_ADD(rx_128_to_255_octet_packets);
9374 ESTAT_ADD(rx_256_to_511_octet_packets);
9375 ESTAT_ADD(rx_512_to_1023_octet_packets);
9376 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9377 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9378 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9379 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9380 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9381
9382 ESTAT_ADD(tx_octets);
9383 ESTAT_ADD(tx_collisions);
9384 ESTAT_ADD(tx_xon_sent);
9385 ESTAT_ADD(tx_xoff_sent);
9386 ESTAT_ADD(tx_flow_control);
9387 ESTAT_ADD(tx_mac_errors);
9388 ESTAT_ADD(tx_single_collisions);
9389 ESTAT_ADD(tx_mult_collisions);
9390 ESTAT_ADD(tx_deferred);
9391 ESTAT_ADD(tx_excessive_collisions);
9392 ESTAT_ADD(tx_late_collisions);
9393 ESTAT_ADD(tx_collide_2times);
9394 ESTAT_ADD(tx_collide_3times);
9395 ESTAT_ADD(tx_collide_4times);
9396 ESTAT_ADD(tx_collide_5times);
9397 ESTAT_ADD(tx_collide_6times);
9398 ESTAT_ADD(tx_collide_7times);
9399 ESTAT_ADD(tx_collide_8times);
9400 ESTAT_ADD(tx_collide_9times);
9401 ESTAT_ADD(tx_collide_10times);
9402 ESTAT_ADD(tx_collide_11times);
9403 ESTAT_ADD(tx_collide_12times);
9404 ESTAT_ADD(tx_collide_13times);
9405 ESTAT_ADD(tx_collide_14times);
9406 ESTAT_ADD(tx_collide_15times);
9407 ESTAT_ADD(tx_ucast_packets);
9408 ESTAT_ADD(tx_mcast_packets);
9409 ESTAT_ADD(tx_bcast_packets);
9410 ESTAT_ADD(tx_carrier_sense_errors);
9411 ESTAT_ADD(tx_discards);
9412 ESTAT_ADD(tx_errors);
9413
9414 ESTAT_ADD(dma_writeq_full);
9415 ESTAT_ADD(dma_write_prioq_full);
9416 ESTAT_ADD(rxbds_empty);
9417 ESTAT_ADD(rx_discards);
9418 ESTAT_ADD(rx_errors);
9419 ESTAT_ADD(rx_threshold_hit);
9420
9421 ESTAT_ADD(dma_readq_full);
9422 ESTAT_ADD(dma_read_prioq_full);
9423 ESTAT_ADD(tx_comp_queue_full);
9424
9425 ESTAT_ADD(ring_set_send_prod_index);
9426 ESTAT_ADD(ring_status_update);
9427 ESTAT_ADD(nic_irqs);
9428 ESTAT_ADD(nic_avoided_irqs);
9429 ESTAT_ADD(nic_tx_threshold_hit);
9430
9431 return estats;
9432}
9433
Eric Dumazet511d2222010-07-07 20:44:24 +00009434static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9435 struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009436{
9437 struct tg3 *tp = netdev_priv(dev);
Eric Dumazet511d2222010-07-07 20:44:24 +00009438 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009439 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9440
9441 if (!hw_stats)
9442 return old_stats;
9443
9444 stats->rx_packets = old_stats->rx_packets +
9445 get_stat64(&hw_stats->rx_ucast_packets) +
9446 get_stat64(&hw_stats->rx_mcast_packets) +
9447 get_stat64(&hw_stats->rx_bcast_packets);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009448
Linus Torvalds1da177e2005-04-16 15:20:36 -07009449 stats->tx_packets = old_stats->tx_packets +
9450 get_stat64(&hw_stats->tx_ucast_packets) +
9451 get_stat64(&hw_stats->tx_mcast_packets) +
9452 get_stat64(&hw_stats->tx_bcast_packets);
9453
9454 stats->rx_bytes = old_stats->rx_bytes +
9455 get_stat64(&hw_stats->rx_octets);
9456 stats->tx_bytes = old_stats->tx_bytes +
9457 get_stat64(&hw_stats->tx_octets);
9458
9459 stats->rx_errors = old_stats->rx_errors +
John W. Linville4f63b872005-09-12 14:43:18 -07009460 get_stat64(&hw_stats->rx_errors);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009461 stats->tx_errors = old_stats->tx_errors +
9462 get_stat64(&hw_stats->tx_errors) +
9463 get_stat64(&hw_stats->tx_mac_errors) +
9464 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9465 get_stat64(&hw_stats->tx_discards);
9466
9467 stats->multicast = old_stats->multicast +
9468 get_stat64(&hw_stats->rx_mcast_packets);
9469 stats->collisions = old_stats->collisions +
9470 get_stat64(&hw_stats->tx_collisions);
9471
9472 stats->rx_length_errors = old_stats->rx_length_errors +
9473 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9474 get_stat64(&hw_stats->rx_undersize_packets);
9475
9476 stats->rx_over_errors = old_stats->rx_over_errors +
9477 get_stat64(&hw_stats->rxbds_empty);
9478 stats->rx_frame_errors = old_stats->rx_frame_errors +
9479 get_stat64(&hw_stats->rx_align_errors);
9480 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9481 get_stat64(&hw_stats->tx_discards);
9482 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9483 get_stat64(&hw_stats->tx_carrier_sense_errors);
9484
9485 stats->rx_crc_errors = old_stats->rx_crc_errors +
9486 calc_crc_errors(tp);
9487
John W. Linville4f63b872005-09-12 14:43:18 -07009488 stats->rx_missed_errors = old_stats->rx_missed_errors +
9489 get_stat64(&hw_stats->rx_discards);
9490
Eric Dumazetb0057c52010-10-10 19:55:52 +00009491 stats->rx_dropped = tp->rx_dropped;
9492
Linus Torvalds1da177e2005-04-16 15:20:36 -07009493 return stats;
9494}
9495
9496static inline u32 calc_crc(unsigned char *buf, int len)
9497{
9498 u32 reg;
9499 u32 tmp;
9500 int j, k;
9501
9502 reg = 0xffffffff;
9503
9504 for (j = 0; j < len; j++) {
9505 reg ^= buf[j];
9506
9507 for (k = 0; k < 8; k++) {
9508 tmp = reg & 0x01;
9509
9510 reg >>= 1;
9511
Matt Carlson859a588792010-04-05 10:19:28 +00009512 if (tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009513 reg ^= 0xedb88320;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009514 }
9515 }
9516
9517 return ~reg;
9518}
9519
9520static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9521{
9522 /* accept or reject all multicast frames */
9523 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9524 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9525 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9526 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9527}
9528
9529static void __tg3_set_rx_mode(struct net_device *dev)
9530{
9531 struct tg3 *tp = netdev_priv(dev);
9532 u32 rx_mode;
9533
9534 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9535 RX_MODE_KEEP_VLAN_TAG);
9536
Matt Carlsonbf933c82011-01-25 15:58:49 +00009537#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009538 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9539 * flag clear.
9540 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07009541 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9542 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9543#endif
9544
9545 if (dev->flags & IFF_PROMISC) {
9546 /* Promiscuous mode. */
9547 rx_mode |= RX_MODE_PROMISC;
9548 } else if (dev->flags & IFF_ALLMULTI) {
9549 /* Accept all multicast. */
Matt Carlsonde6f31e2010-04-12 06:58:30 +00009550 tg3_set_multi(tp, 1);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00009551 } else if (netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009552 /* Reject all multicast. */
Matt Carlsonde6f31e2010-04-12 06:58:30 +00009553 tg3_set_multi(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009554 } else {
9555 /* Accept one or more multicast(s). */
Jiri Pirko22bedad32010-04-01 21:22:57 +00009556 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009557 u32 mc_filter[4] = { 0, };
9558 u32 regidx;
9559 u32 bit;
9560 u32 crc;
9561
Jiri Pirko22bedad32010-04-01 21:22:57 +00009562 netdev_for_each_mc_addr(ha, dev) {
9563 crc = calc_crc(ha->addr, ETH_ALEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009564 bit = ~crc & 0x7f;
9565 regidx = (bit & 0x60) >> 5;
9566 bit &= 0x1f;
9567 mc_filter[regidx] |= (1 << bit);
9568 }
9569
9570 tw32(MAC_HASH_REG_0, mc_filter[0]);
9571 tw32(MAC_HASH_REG_1, mc_filter[1]);
9572 tw32(MAC_HASH_REG_2, mc_filter[2]);
9573 tw32(MAC_HASH_REG_3, mc_filter[3]);
9574 }
9575
9576 if (rx_mode != tp->rx_mode) {
9577 tp->rx_mode = rx_mode;
9578 tw32_f(MAC_RX_MODE, rx_mode);
9579 udelay(10);
9580 }
9581}
9582
9583static void tg3_set_rx_mode(struct net_device *dev)
9584{
9585 struct tg3 *tp = netdev_priv(dev);
9586
Michael Chane75f7c92006-03-20 21:33:26 -08009587 if (!netif_running(dev))
9588 return;
9589
David S. Millerf47c11e2005-06-24 20:18:35 -07009590 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009591 __tg3_set_rx_mode(dev);
David S. Millerf47c11e2005-06-24 20:18:35 -07009592 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009593}
9594
9595#define TG3_REGDUMP_LEN (32 * 1024)
9596
9597static int tg3_get_regs_len(struct net_device *dev)
9598{
9599 return TG3_REGDUMP_LEN;
9600}
9601
9602static void tg3_get_regs(struct net_device *dev,
9603 struct ethtool_regs *regs, void *_p)
9604{
9605 u32 *p = _p;
9606 struct tg3 *tp = netdev_priv(dev);
9607 u8 *orig_p = _p;
9608 int i;
9609
9610 regs->version = 0;
9611
9612 memset(p, 0, TG3_REGDUMP_LEN);
9613
Matt Carlson800960682010-08-02 11:26:06 +00009614 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -08009615 return;
9616
David S. Millerf47c11e2005-06-24 20:18:35 -07009617 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009618
9619#define __GET_REG32(reg) (*(p)++ = tr32(reg))
Matt Carlsonbe98da62010-07-11 09:31:46 +00009620#define GET_REG32_LOOP(base, len) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07009621do { p = (u32 *)(orig_p + (base)); \
9622 for (i = 0; i < len; i += 4) \
9623 __GET_REG32((base) + i); \
9624} while (0)
9625#define GET_REG32_1(reg) \
9626do { p = (u32 *)(orig_p + (reg)); \
9627 __GET_REG32((reg)); \
9628} while (0)
9629
9630 GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
9631 GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
9632 GET_REG32_LOOP(MAC_MODE, 0x4f0);
9633 GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
9634 GET_REG32_1(SNDDATAC_MODE);
9635 GET_REG32_LOOP(SNDBDS_MODE, 0x80);
9636 GET_REG32_LOOP(SNDBDI_MODE, 0x48);
9637 GET_REG32_1(SNDBDC_MODE);
9638 GET_REG32_LOOP(RCVLPC_MODE, 0x20);
9639 GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
9640 GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
9641 GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
9642 GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
9643 GET_REG32_1(RCVDCC_MODE);
9644 GET_REG32_LOOP(RCVBDI_MODE, 0x20);
9645 GET_REG32_LOOP(RCVCC_MODE, 0x14);
9646 GET_REG32_LOOP(RCVLSC_MODE, 0x08);
9647 GET_REG32_1(MBFREE_MODE);
9648 GET_REG32_LOOP(HOSTCC_MODE, 0x100);
9649 GET_REG32_LOOP(MEMARB_MODE, 0x10);
9650 GET_REG32_LOOP(BUFMGR_MODE, 0x58);
9651 GET_REG32_LOOP(RDMAC_MODE, 0x08);
9652 GET_REG32_LOOP(WDMAC_MODE, 0x08);
Chris Elmquist091465d2005-12-20 13:25:19 -08009653 GET_REG32_1(RX_CPU_MODE);
9654 GET_REG32_1(RX_CPU_STATE);
9655 GET_REG32_1(RX_CPU_PGMCTR);
9656 GET_REG32_1(RX_CPU_HWBKPT);
9657 GET_REG32_1(TX_CPU_MODE);
9658 GET_REG32_1(TX_CPU_STATE);
9659 GET_REG32_1(TX_CPU_PGMCTR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009660 GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
9661 GET_REG32_LOOP(FTQ_RESET, 0x120);
9662 GET_REG32_LOOP(MSGINT_MODE, 0x0c);
9663 GET_REG32_1(DMAC_MODE);
9664 GET_REG32_LOOP(GRC_MODE, 0x4c);
9665 if (tp->tg3_flags & TG3_FLAG_NVRAM)
9666 GET_REG32_LOOP(NVRAM_CMD, 0x24);
9667
9668#undef __GET_REG32
9669#undef GET_REG32_LOOP
9670#undef GET_REG32_1
9671
David S. Millerf47c11e2005-06-24 20:18:35 -07009672 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009673}
9674
9675static int tg3_get_eeprom_len(struct net_device *dev)
9676{
9677 struct tg3 *tp = netdev_priv(dev);
9678
9679 return tp->nvram_size;
9680}
9681
Linus Torvalds1da177e2005-04-16 15:20:36 -07009682static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9683{
9684 struct tg3 *tp = netdev_priv(dev);
9685 int ret;
9686 u8 *pd;
Al Virob9fc7dc2007-12-17 22:59:57 -08009687 u32 i, offset, len, b_offset, b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +00009688 __be32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009689
Matt Carlsondf259d82009-04-20 06:57:14 +00009690 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
9691 return -EINVAL;
9692
Matt Carlson800960682010-08-02 11:26:06 +00009693 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -08009694 return -EAGAIN;
9695
Linus Torvalds1da177e2005-04-16 15:20:36 -07009696 offset = eeprom->offset;
9697 len = eeprom->len;
9698 eeprom->len = 0;
9699
9700 eeprom->magic = TG3_EEPROM_MAGIC;
9701
9702 if (offset & 3) {
9703 /* adjustments to start on required 4 byte boundary */
9704 b_offset = offset & 3;
9705 b_count = 4 - b_offset;
9706 if (b_count > len) {
9707 /* i.e. offset=1 len=2 */
9708 b_count = len;
9709 }
Matt Carlsona9dc5292009-02-25 14:25:30 +00009710 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009711 if (ret)
9712 return ret;
Matt Carlsonbe98da62010-07-11 09:31:46 +00009713 memcpy(data, ((char *)&val) + b_offset, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009714 len -= b_count;
9715 offset += b_count;
Matt Carlsonc6cdf432010-04-05 10:19:26 +00009716 eeprom->len += b_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009717 }
9718
9719 /* read bytes upto the last 4 byte boundary */
9720 pd = &data[eeprom->len];
9721 for (i = 0; i < (len - (len & 3)); i += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +00009722 ret = tg3_nvram_read_be32(tp, offset + i, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009723 if (ret) {
9724 eeprom->len += i;
9725 return ret;
9726 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009727 memcpy(pd + i, &val, 4);
9728 }
9729 eeprom->len += i;
9730
9731 if (len & 3) {
9732 /* read last bytes not ending on 4 byte boundary */
9733 pd = &data[eeprom->len];
9734 b_count = len & 3;
9735 b_offset = offset + len - b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +00009736 ret = tg3_nvram_read_be32(tp, b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009737 if (ret)
9738 return ret;
Al Virob9fc7dc2007-12-17 22:59:57 -08009739 memcpy(pd, &val, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009740 eeprom->len += b_count;
9741 }
9742 return 0;
9743}
9744
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009745static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009746
9747static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9748{
9749 struct tg3 *tp = netdev_priv(dev);
9750 int ret;
Al Virob9fc7dc2007-12-17 22:59:57 -08009751 u32 offset, len, b_offset, odd_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009752 u8 *buf;
Matt Carlsona9dc5292009-02-25 14:25:30 +00009753 __be32 start, end;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009754
Matt Carlson800960682010-08-02 11:26:06 +00009755 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -08009756 return -EAGAIN;
9757
Matt Carlsondf259d82009-04-20 06:57:14 +00009758 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
9759 eeprom->magic != TG3_EEPROM_MAGIC)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009760 return -EINVAL;
9761
9762 offset = eeprom->offset;
9763 len = eeprom->len;
9764
9765 if ((b_offset = (offset & 3))) {
9766 /* adjustments to start on required 4 byte boundary */
Matt Carlsona9dc5292009-02-25 14:25:30 +00009767 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009768 if (ret)
9769 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009770 len += b_offset;
9771 offset &= ~3;
Michael Chan1c8594b2005-04-21 17:12:46 -07009772 if (len < 4)
9773 len = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009774 }
9775
9776 odd_len = 0;
Michael Chan1c8594b2005-04-21 17:12:46 -07009777 if (len & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009778 /* adjustments to end on required 4 byte boundary */
9779 odd_len = 1;
9780 len = (len + 3) & ~3;
Matt Carlsona9dc5292009-02-25 14:25:30 +00009781 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009782 if (ret)
9783 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009784 }
9785
9786 buf = data;
9787 if (b_offset || odd_len) {
9788 buf = kmalloc(len, GFP_KERNEL);
Andy Gospodarekab0049b2007-09-06 20:42:14 +01009789 if (!buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009790 return -ENOMEM;
9791 if (b_offset)
9792 memcpy(buf, &start, 4);
9793 if (odd_len)
9794 memcpy(buf+len-4, &end, 4);
9795 memcpy(buf + b_offset, data, eeprom->len);
9796 }
9797
9798 ret = tg3_nvram_write_block(tp, offset, len, buf);
9799
9800 if (buf != data)
9801 kfree(buf);
9802
9803 return ret;
9804}
9805
9806static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9807{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009808 struct tg3 *tp = netdev_priv(dev);
9809
9810 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00009811 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009812 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009813 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00009814 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9815 return phy_ethtool_gset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009816 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009817
Linus Torvalds1da177e2005-04-16 15:20:36 -07009818 cmd->supported = (SUPPORTED_Autoneg);
9819
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009820 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009821 cmd->supported |= (SUPPORTED_1000baseT_Half |
9822 SUPPORTED_1000baseT_Full);
9823
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009824 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009825 cmd->supported |= (SUPPORTED_100baseT_Half |
9826 SUPPORTED_100baseT_Full |
9827 SUPPORTED_10baseT_Half |
9828 SUPPORTED_10baseT_Full |
Matt Carlson3bebab52007-11-12 21:22:40 -08009829 SUPPORTED_TP);
Karsten Keilef348142006-05-12 12:49:08 -07009830 cmd->port = PORT_TP;
9831 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009832 cmd->supported |= SUPPORTED_FIBRE;
Karsten Keilef348142006-05-12 12:49:08 -07009833 cmd->port = PORT_FIBRE;
9834 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009835
Linus Torvalds1da177e2005-04-16 15:20:36 -07009836 cmd->advertising = tp->link_config.advertising;
9837 if (netif_running(dev)) {
9838 cmd->speed = tp->link_config.active_speed;
9839 cmd->duplex = tp->link_config.active_duplex;
Matt Carlson64c22182010-10-14 10:37:44 +00009840 } else {
9841 cmd->speed = SPEED_INVALID;
9842 cmd->duplex = DUPLEX_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009843 }
Matt Carlson882e9792009-09-01 13:21:36 +00009844 cmd->phy_address = tp->phy_addr;
Matt Carlson7e5856b2009-02-25 14:23:01 +00009845 cmd->transceiver = XCVR_INTERNAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009846 cmd->autoneg = tp->link_config.autoneg;
9847 cmd->maxtxpkt = 0;
9848 cmd->maxrxpkt = 0;
9849 return 0;
9850}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009851
Linus Torvalds1da177e2005-04-16 15:20:36 -07009852static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9853{
9854 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009855
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009856 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00009857 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009858 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009859 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00009860 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9861 return phy_ethtool_sset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009862 }
9863
Matt Carlson7e5856b2009-02-25 14:23:01 +00009864 if (cmd->autoneg != AUTONEG_ENABLE &&
9865 cmd->autoneg != AUTONEG_DISABLE)
Michael Chan37ff2382005-10-26 15:49:51 -07009866 return -EINVAL;
Matt Carlson7e5856b2009-02-25 14:23:01 +00009867
9868 if (cmd->autoneg == AUTONEG_DISABLE &&
9869 cmd->duplex != DUPLEX_FULL &&
9870 cmd->duplex != DUPLEX_HALF)
Michael Chan37ff2382005-10-26 15:49:51 -07009871 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009872
Matt Carlson7e5856b2009-02-25 14:23:01 +00009873 if (cmd->autoneg == AUTONEG_ENABLE) {
9874 u32 mask = ADVERTISED_Autoneg |
9875 ADVERTISED_Pause |
9876 ADVERTISED_Asym_Pause;
9877
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009878 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Matt Carlson7e5856b2009-02-25 14:23:01 +00009879 mask |= ADVERTISED_1000baseT_Half |
9880 ADVERTISED_1000baseT_Full;
9881
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009882 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson7e5856b2009-02-25 14:23:01 +00009883 mask |= ADVERTISED_100baseT_Half |
9884 ADVERTISED_100baseT_Full |
9885 ADVERTISED_10baseT_Half |
9886 ADVERTISED_10baseT_Full |
9887 ADVERTISED_TP;
9888 else
9889 mask |= ADVERTISED_FIBRE;
9890
9891 if (cmd->advertising & ~mask)
9892 return -EINVAL;
9893
9894 mask &= (ADVERTISED_1000baseT_Half |
9895 ADVERTISED_1000baseT_Full |
9896 ADVERTISED_100baseT_Half |
9897 ADVERTISED_100baseT_Full |
9898 ADVERTISED_10baseT_Half |
9899 ADVERTISED_10baseT_Full);
9900
9901 cmd->advertising &= mask;
9902 } else {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009903 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
Matt Carlson7e5856b2009-02-25 14:23:01 +00009904 if (cmd->speed != SPEED_1000)
9905 return -EINVAL;
9906
9907 if (cmd->duplex != DUPLEX_FULL)
9908 return -EINVAL;
9909 } else {
9910 if (cmd->speed != SPEED_100 &&
9911 cmd->speed != SPEED_10)
9912 return -EINVAL;
9913 }
9914 }
9915
David S. Millerf47c11e2005-06-24 20:18:35 -07009916 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009917
9918 tp->link_config.autoneg = cmd->autoneg;
9919 if (cmd->autoneg == AUTONEG_ENABLE) {
Andy Gospodarek405d8e52007-10-08 01:08:47 -07009920 tp->link_config.advertising = (cmd->advertising |
9921 ADVERTISED_Autoneg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009922 tp->link_config.speed = SPEED_INVALID;
9923 tp->link_config.duplex = DUPLEX_INVALID;
9924 } else {
9925 tp->link_config.advertising = 0;
9926 tp->link_config.speed = cmd->speed;
9927 tp->link_config.duplex = cmd->duplex;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009928 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009929
Michael Chan24fcad62006-12-17 17:06:46 -08009930 tp->link_config.orig_speed = tp->link_config.speed;
9931 tp->link_config.orig_duplex = tp->link_config.duplex;
9932 tp->link_config.orig_autoneg = tp->link_config.autoneg;
9933
Linus Torvalds1da177e2005-04-16 15:20:36 -07009934 if (netif_running(dev))
9935 tg3_setup_phy(tp, 1);
9936
David S. Millerf47c11e2005-06-24 20:18:35 -07009937 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009938
Linus Torvalds1da177e2005-04-16 15:20:36 -07009939 return 0;
9940}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009941
Linus Torvalds1da177e2005-04-16 15:20:36 -07009942static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
9943{
9944 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009945
Linus Torvalds1da177e2005-04-16 15:20:36 -07009946 strcpy(info->driver, DRV_MODULE_NAME);
9947 strcpy(info->version, DRV_MODULE_VERSION);
Michael Chanc4e65752006-03-20 22:29:32 -08009948 strcpy(info->fw_version, tp->fw_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009949 strcpy(info->bus_info, pci_name(tp->pdev));
9950}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009951
Linus Torvalds1da177e2005-04-16 15:20:36 -07009952static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9953{
9954 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009955
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07009956 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
9957 device_can_wakeup(&tp->pdev->dev))
Gary Zambranoa85feb82007-05-05 11:52:19 -07009958 wol->supported = WAKE_MAGIC;
9959 else
9960 wol->supported = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009961 wol->wolopts = 0;
Matt Carlson05ac4cb2008-11-03 16:53:46 -08009962 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
9963 device_can_wakeup(&tp->pdev->dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009964 wol->wolopts = WAKE_MAGIC;
9965 memset(&wol->sopass, 0, sizeof(wol->sopass));
9966}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009967
Linus Torvalds1da177e2005-04-16 15:20:36 -07009968static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9969{
9970 struct tg3 *tp = netdev_priv(dev);
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07009971 struct device *dp = &tp->pdev->dev;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009972
Linus Torvalds1da177e2005-04-16 15:20:36 -07009973 if (wol->wolopts & ~WAKE_MAGIC)
9974 return -EINVAL;
9975 if ((wol->wolopts & WAKE_MAGIC) &&
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07009976 !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009977 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009978
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +00009979 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
9980
David S. Millerf47c11e2005-06-24 20:18:35 -07009981 spin_lock_bh(&tp->lock);
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +00009982 if (device_may_wakeup(dp))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009983 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +00009984 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07009985 tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
David S. Millerf47c11e2005-06-24 20:18:35 -07009986 spin_unlock_bh(&tp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009987
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +00009988
Linus Torvalds1da177e2005-04-16 15:20:36 -07009989 return 0;
9990}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009991
Linus Torvalds1da177e2005-04-16 15:20:36 -07009992static u32 tg3_get_msglevel(struct net_device *dev)
9993{
9994 struct tg3 *tp = netdev_priv(dev);
9995 return tp->msg_enable;
9996}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009997
Linus Torvalds1da177e2005-04-16 15:20:36 -07009998static void tg3_set_msglevel(struct net_device *dev, u32 value)
9999{
10000 struct tg3 *tp = netdev_priv(dev);
10001 tp->msg_enable = value;
10002}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010003
Linus Torvalds1da177e2005-04-16 15:20:36 -070010004static int tg3_set_tso(struct net_device *dev, u32 value)
10005{
10006 struct tg3 *tp = netdev_priv(dev);
10007
10008 if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
10009 if (value)
10010 return -EINVAL;
10011 return 0;
10012 }
Matt Carlson027455a2008-12-21 20:19:30 -080010013 if ((dev->features & NETIF_F_IPV6_CSUM) &&
Matt Carlsone849cdc2009-11-13 13:03:38 +000010014 ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
10015 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
Matt Carlson9936bcf2007-10-10 18:03:07 -070010016 if (value) {
Michael Chanb0026622006-07-03 19:42:14 -070010017 dev->features |= NETIF_F_TSO6;
Matt Carlsone849cdc2009-11-13 13:03:38 +000010018 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
10019 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070010020 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
10021 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
Matt Carlson321d32a2008-11-21 17:22:19 -080010022 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsone849cdc2009-11-13 13:03:38 +000010023 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlson9936bcf2007-10-10 18:03:07 -070010024 dev->features |= NETIF_F_TSO_ECN;
10025 } else
10026 dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
Michael Chanb0026622006-07-03 19:42:14 -070010027 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010028 return ethtool_op_set_tso(dev, value);
10029}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010030
Linus Torvalds1da177e2005-04-16 15:20:36 -070010031static int tg3_nway_reset(struct net_device *dev)
10032{
10033 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010034 int r;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010035
Linus Torvalds1da177e2005-04-16 15:20:36 -070010036 if (!netif_running(dev))
10037 return -EAGAIN;
10038
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010039 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Michael Chanc94e3942005-09-27 12:12:42 -070010040 return -EINVAL;
10041
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010042 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010043 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010044 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010045 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010046 } else {
10047 u32 bmcr;
10048
10049 spin_lock_bh(&tp->lock);
10050 r = -EINVAL;
10051 tg3_readphy(tp, MII_BMCR, &bmcr);
10052 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10053 ((bmcr & BMCR_ANENABLE) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010054 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010055 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10056 BMCR_ANENABLE);
10057 r = 0;
10058 }
10059 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010060 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010061
Linus Torvalds1da177e2005-04-16 15:20:36 -070010062 return r;
10063}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010064
Linus Torvalds1da177e2005-04-16 15:20:36 -070010065static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10066{
10067 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010068
Matt Carlson2c49a442010-09-30 10:34:35 +000010069 ering->rx_max_pending = tp->rx_std_ring_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010070 ering->rx_mini_max_pending = 0;
Michael Chan4f81c322006-03-20 21:33:42 -080010071 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
Matt Carlson2c49a442010-09-30 10:34:35 +000010072 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
Michael Chan4f81c322006-03-20 21:33:42 -080010073 else
10074 ering->rx_jumbo_max_pending = 0;
10075
10076 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010077
10078 ering->rx_pending = tp->rx_pending;
10079 ering->rx_mini_pending = 0;
Michael Chan4f81c322006-03-20 21:33:42 -080010080 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
10081 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10082 else
10083 ering->rx_jumbo_pending = 0;
10084
Matt Carlsonf3f3f272009-08-28 14:03:21 +000010085 ering->tx_pending = tp->napi[0].tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010086}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010087
Linus Torvalds1da177e2005-04-16 15:20:36 -070010088static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10089{
10090 struct tg3 *tp = netdev_priv(dev);
Matt Carlson646c9ed2009-09-01 12:58:41 +000010091 int i, irq_sync = 0, err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010092
Matt Carlson2c49a442010-09-30 10:34:35 +000010093 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10094 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
Michael Chanbc3a9252006-10-18 20:55:18 -070010095 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10096 (ering->tx_pending <= MAX_SKB_FRAGS) ||
Michael Chan7f62ad52007-02-20 23:25:40 -080010097 ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
Michael Chanbc3a9252006-10-18 20:55:18 -070010098 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010099 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010100
Michael Chanbbe832c2005-06-24 20:20:04 -070010101 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010102 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010103 tg3_netif_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010104 irq_sync = 1;
10105 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010106
Michael Chanbbe832c2005-06-24 20:20:04 -070010107 tg3_full_lock(tp, irq_sync);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010108
Linus Torvalds1da177e2005-04-16 15:20:36 -070010109 tp->rx_pending = ering->rx_pending;
10110
10111 if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
10112 tp->rx_pending > 63)
10113 tp->rx_pending = 63;
10114 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
Matt Carlson646c9ed2009-09-01 12:58:41 +000010115
Matt Carlson6fd45cb2010-09-15 08:59:57 +000010116 for (i = 0; i < tp->irq_max; i++)
Matt Carlson646c9ed2009-09-01 12:58:41 +000010117 tp->napi[i].tx_pending = ering->tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010118
10119 if (netif_running(dev)) {
Michael Chan944d9802005-05-29 14:57:48 -070010120 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chanb9ec6c12006-07-25 16:37:27 -070010121 err = tg3_restart_hw(tp, 1);
10122 if (!err)
10123 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010124 }
10125
David S. Millerf47c11e2005-06-24 20:18:35 -070010126 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010127
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010128 if (irq_sync && !err)
10129 tg3_phy_start(tp);
10130
Michael Chanb9ec6c12006-07-25 16:37:27 -070010131 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010132}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010133
Linus Torvalds1da177e2005-04-16 15:20:36 -070010134static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10135{
10136 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010137
Linus Torvalds1da177e2005-04-16 15:20:36 -070010138 epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
Matt Carlson8d018622007-12-20 20:05:44 -080010139
Steve Glendinninge18ce342008-12-16 02:00:00 -080010140 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
Matt Carlson8d018622007-12-20 20:05:44 -080010141 epause->rx_pause = 1;
10142 else
10143 epause->rx_pause = 0;
10144
Steve Glendinninge18ce342008-12-16 02:00:00 -080010145 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
Matt Carlson8d018622007-12-20 20:05:44 -080010146 epause->tx_pause = 1;
10147 else
10148 epause->tx_pause = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010149}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010150
Linus Torvalds1da177e2005-04-16 15:20:36 -070010151static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10152{
10153 struct tg3 *tp = netdev_priv(dev);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010154 int err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010155
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010156 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
Matt Carlson27121682010-02-17 15:16:57 +000010157 u32 newadv;
10158 struct phy_device *phydev;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010159
Matt Carlson27121682010-02-17 15:16:57 +000010160 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010161
Matt Carlson27121682010-02-17 15:16:57 +000010162 if (!(phydev->supported & SUPPORTED_Pause) ||
10163 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
Nicolas Kaiser2259dca2010-10-07 23:29:27 +000010164 (epause->rx_pause != epause->tx_pause)))
Matt Carlson27121682010-02-17 15:16:57 +000010165 return -EINVAL;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010166
Matt Carlson27121682010-02-17 15:16:57 +000010167 tp->link_config.flowctrl = 0;
10168 if (epause->rx_pause) {
10169 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010170
Matt Carlson27121682010-02-17 15:16:57 +000010171 if (epause->tx_pause) {
Steve Glendinninge18ce342008-12-16 02:00:00 -080010172 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlson27121682010-02-17 15:16:57 +000010173 newadv = ADVERTISED_Pause;
10174 } else
10175 newadv = ADVERTISED_Pause |
10176 ADVERTISED_Asym_Pause;
10177 } else if (epause->tx_pause) {
10178 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10179 newadv = ADVERTISED_Asym_Pause;
10180 } else
10181 newadv = 0;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010182
Matt Carlson27121682010-02-17 15:16:57 +000010183 if (epause->autoneg)
10184 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10185 else
10186 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10187
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010188 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson27121682010-02-17 15:16:57 +000010189 u32 oldadv = phydev->advertising &
10190 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10191 if (oldadv != newadv) {
10192 phydev->advertising &=
10193 ~(ADVERTISED_Pause |
10194 ADVERTISED_Asym_Pause);
10195 phydev->advertising |= newadv;
10196 if (phydev->autoneg) {
10197 /*
10198 * Always renegotiate the link to
10199 * inform our link partner of our
10200 * flow control settings, even if the
10201 * flow control is forced. Let
10202 * tg3_adjust_link() do the final
10203 * flow control setup.
10204 */
10205 return phy_start_aneg(phydev);
10206 }
10207 }
10208
10209 if (!epause->autoneg)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010210 tg3_setup_flow_control(tp, 0, 0);
Matt Carlson27121682010-02-17 15:16:57 +000010211 } else {
10212 tp->link_config.orig_advertising &=
10213 ~(ADVERTISED_Pause |
10214 ADVERTISED_Asym_Pause);
10215 tp->link_config.orig_advertising |= newadv;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010216 }
10217 } else {
10218 int irq_sync = 0;
10219
10220 if (netif_running(dev)) {
10221 tg3_netif_stop(tp);
10222 irq_sync = 1;
10223 }
10224
10225 tg3_full_lock(tp, irq_sync);
10226
10227 if (epause->autoneg)
10228 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10229 else
10230 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10231 if (epause->rx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080010232 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010233 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080010234 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010235 if (epause->tx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080010236 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010237 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080010238 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010239
10240 if (netif_running(dev)) {
10241 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10242 err = tg3_restart_hw(tp, 1);
10243 if (!err)
10244 tg3_netif_start(tp);
10245 }
10246
10247 tg3_full_unlock(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010248 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010249
Michael Chanb9ec6c12006-07-25 16:37:27 -070010250 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010251}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010252
Linus Torvalds1da177e2005-04-16 15:20:36 -070010253static u32 tg3_get_rx_csum(struct net_device *dev)
10254{
10255 struct tg3 *tp = netdev_priv(dev);
10256 return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
10257}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010258
Linus Torvalds1da177e2005-04-16 15:20:36 -070010259static int tg3_set_rx_csum(struct net_device *dev, u32 data)
10260{
10261 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010262
Linus Torvalds1da177e2005-04-16 15:20:36 -070010263 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10264 if (data != 0)
10265 return -EINVAL;
Matt Carlsonc6cdf432010-04-05 10:19:26 +000010266 return 0;
10267 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010268
David S. Millerf47c11e2005-06-24 20:18:35 -070010269 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010270 if (data)
10271 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
10272 else
10273 tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
David S. Millerf47c11e2005-06-24 20:18:35 -070010274 spin_unlock_bh(&tp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010275
Linus Torvalds1da177e2005-04-16 15:20:36 -070010276 return 0;
10277}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010278
Linus Torvalds1da177e2005-04-16 15:20:36 -070010279static int tg3_set_tx_csum(struct net_device *dev, u32 data)
10280{
10281 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010282
Linus Torvalds1da177e2005-04-16 15:20:36 -070010283 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10284 if (data != 0)
10285 return -EINVAL;
Matt Carlsonc6cdf432010-04-05 10:19:26 +000010286 return 0;
10287 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010288
Matt Carlson321d32a2008-11-21 17:22:19 -080010289 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
Michael Chan6460d942007-07-14 19:07:52 -070010290 ethtool_op_set_tx_ipv6_csum(dev, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010291 else
Michael Chan9c27dbd2006-03-20 22:28:27 -080010292 ethtool_op_set_tx_csum(dev, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010293
10294 return 0;
10295}
10296
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010297static int tg3_get_sset_count(struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010298{
Jeff Garzikb9f2c042007-10-03 18:07:32 -070010299 switch (sset) {
10300 case ETH_SS_TEST:
10301 return TG3_NUM_TEST;
10302 case ETH_SS_STATS:
10303 return TG3_NUM_STATS;
10304 default:
10305 return -EOPNOTSUPP;
10306 }
Michael Chan4cafd3f2005-05-29 14:56:34 -070010307}
10308
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010309static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010310{
10311 switch (stringset) {
10312 case ETH_SS_STATS:
10313 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10314 break;
Michael Chan4cafd3f2005-05-29 14:56:34 -070010315 case ETH_SS_TEST:
10316 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10317 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010318 default:
10319 WARN_ON(1); /* we need a WARN() */
10320 break;
10321 }
10322}
10323
Michael Chan4009a932005-09-05 17:52:54 -070010324static int tg3_phys_id(struct net_device *dev, u32 data)
10325{
10326 struct tg3 *tp = netdev_priv(dev);
10327 int i;
10328
10329 if (!netif_running(tp->dev))
10330 return -EAGAIN;
10331
10332 if (data == 0)
Stephen Hemminger759afc32008-02-23 19:51:59 -080010333 data = UINT_MAX / 2;
Michael Chan4009a932005-09-05 17:52:54 -070010334
10335 for (i = 0; i < (data * 2); i++) {
10336 if ((i % 2) == 0)
10337 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10338 LED_CTRL_1000MBPS_ON |
10339 LED_CTRL_100MBPS_ON |
10340 LED_CTRL_10MBPS_ON |
10341 LED_CTRL_TRAFFIC_OVERRIDE |
10342 LED_CTRL_TRAFFIC_BLINK |
10343 LED_CTRL_TRAFFIC_LED);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010344
Michael Chan4009a932005-09-05 17:52:54 -070010345 else
10346 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10347 LED_CTRL_TRAFFIC_OVERRIDE);
10348
10349 if (msleep_interruptible(500))
10350 break;
10351 }
10352 tw32(MAC_LED_CTRL, tp->led_ctrl);
10353 return 0;
10354}
10355
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010356static void tg3_get_ethtool_stats(struct net_device *dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070010357 struct ethtool_stats *estats, u64 *tmp_stats)
10358{
10359 struct tg3 *tp = netdev_priv(dev);
10360 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10361}
10362
Michael Chan566f86a2005-05-29 14:56:58 -070010363#define NVRAM_TEST_SIZE 0x100
Matt Carlsona5767de2007-11-12 21:10:58 -080010364#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10365#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10366#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
Michael Chanb16250e2006-09-27 16:10:14 -070010367#define NVRAM_SELFBOOT_HW_SIZE 0x20
10368#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
Michael Chan566f86a2005-05-29 14:56:58 -070010369
10370static int tg3_test_nvram(struct tg3 *tp)
10371{
Al Virob9fc7dc2007-12-17 22:59:57 -080010372 u32 csum, magic;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010373 __be32 *buf;
Andy Gospodarekab0049b2007-09-06 20:42:14 +010010374 int i, j, k, err = 0, size;
Michael Chan566f86a2005-05-29 14:56:58 -070010375
Matt Carlsondf259d82009-04-20 06:57:14 +000010376 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
10377 return 0;
10378
Matt Carlsone4f34112009-02-25 14:25:00 +000010379 if (tg3_nvram_read(tp, 0, &magic) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080010380 return -EIO;
10381
Michael Chan1b277772006-03-20 22:27:48 -080010382 if (magic == TG3_EEPROM_MAGIC)
10383 size = NVRAM_TEST_SIZE;
Michael Chanb16250e2006-09-27 16:10:14 -070010384 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
Matt Carlsona5767de2007-11-12 21:10:58 -080010385 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10386 TG3_EEPROM_SB_FORMAT_1) {
10387 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10388 case TG3_EEPROM_SB_REVISION_0:
10389 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10390 break;
10391 case TG3_EEPROM_SB_REVISION_2:
10392 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10393 break;
10394 case TG3_EEPROM_SB_REVISION_3:
10395 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10396 break;
10397 default:
10398 return 0;
10399 }
10400 } else
Michael Chan1b277772006-03-20 22:27:48 -080010401 return 0;
Michael Chanb16250e2006-09-27 16:10:14 -070010402 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10403 size = NVRAM_SELFBOOT_HW_SIZE;
10404 else
Michael Chan1b277772006-03-20 22:27:48 -080010405 return -EIO;
10406
10407 buf = kmalloc(size, GFP_KERNEL);
Michael Chan566f86a2005-05-29 14:56:58 -070010408 if (buf == NULL)
10409 return -ENOMEM;
10410
Michael Chan1b277772006-03-20 22:27:48 -080010411 err = -EIO;
10412 for (i = 0, j = 0; i < size; i += 4, j++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000010413 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10414 if (err)
Michael Chan566f86a2005-05-29 14:56:58 -070010415 break;
Michael Chan566f86a2005-05-29 14:56:58 -070010416 }
Michael Chan1b277772006-03-20 22:27:48 -080010417 if (i < size)
Michael Chan566f86a2005-05-29 14:56:58 -070010418 goto out;
10419
Michael Chan1b277772006-03-20 22:27:48 -080010420 /* Selfboot format */
Matt Carlsona9dc5292009-02-25 14:25:30 +000010421 magic = be32_to_cpu(buf[0]);
Al Virob9fc7dc2007-12-17 22:59:57 -080010422 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070010423 TG3_EEPROM_MAGIC_FW) {
Michael Chan1b277772006-03-20 22:27:48 -080010424 u8 *buf8 = (u8 *) buf, csum8 = 0;
10425
Al Virob9fc7dc2007-12-17 22:59:57 -080010426 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
Matt Carlsona5767de2007-11-12 21:10:58 -080010427 TG3_EEPROM_SB_REVISION_2) {
10428 /* For rev 2, the csum doesn't include the MBA. */
10429 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10430 csum8 += buf8[i];
10431 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10432 csum8 += buf8[i];
10433 } else {
10434 for (i = 0; i < size; i++)
10435 csum8 += buf8[i];
10436 }
Michael Chan1b277772006-03-20 22:27:48 -080010437
Adrian Bunkad96b482006-04-05 22:21:04 -070010438 if (csum8 == 0) {
10439 err = 0;
10440 goto out;
10441 }
10442
10443 err = -EIO;
10444 goto out;
Michael Chan1b277772006-03-20 22:27:48 -080010445 }
Michael Chan566f86a2005-05-29 14:56:58 -070010446
Al Virob9fc7dc2007-12-17 22:59:57 -080010447 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070010448 TG3_EEPROM_MAGIC_HW) {
10449 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
Matt Carlsona9dc5292009-02-25 14:25:30 +000010450 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
Michael Chanb16250e2006-09-27 16:10:14 -070010451 u8 *buf8 = (u8 *) buf;
Michael Chanb16250e2006-09-27 16:10:14 -070010452
10453 /* Separate the parity bits and the data bytes. */
10454 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10455 if ((i == 0) || (i == 8)) {
10456 int l;
10457 u8 msk;
10458
10459 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10460 parity[k++] = buf8[i] & msk;
10461 i++;
Matt Carlson859a588792010-04-05 10:19:28 +000010462 } else if (i == 16) {
Michael Chanb16250e2006-09-27 16:10:14 -070010463 int l;
10464 u8 msk;
10465
10466 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10467 parity[k++] = buf8[i] & msk;
10468 i++;
10469
10470 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10471 parity[k++] = buf8[i] & msk;
10472 i++;
10473 }
10474 data[j++] = buf8[i];
10475 }
10476
10477 err = -EIO;
10478 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10479 u8 hw8 = hweight8(data[i]);
10480
10481 if ((hw8 & 0x1) && parity[i])
10482 goto out;
10483 else if (!(hw8 & 0x1) && !parity[i])
10484 goto out;
10485 }
10486 err = 0;
10487 goto out;
10488 }
10489
Michael Chan566f86a2005-05-29 14:56:58 -070010490 /* Bootstrap checksum at offset 0x10 */
10491 csum = calc_crc((unsigned char *) buf, 0x10);
Matt Carlsona9dc5292009-02-25 14:25:30 +000010492 if (csum != be32_to_cpu(buf[0x10/4]))
Michael Chan566f86a2005-05-29 14:56:58 -070010493 goto out;
10494
10495 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10496 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
Matt Carlsona9dc5292009-02-25 14:25:30 +000010497 if (csum != be32_to_cpu(buf[0xfc/4]))
10498 goto out;
Michael Chan566f86a2005-05-29 14:56:58 -070010499
10500 err = 0;
10501
10502out:
10503 kfree(buf);
10504 return err;
10505}
10506
Michael Chanca430072005-05-29 14:57:23 -070010507#define TG3_SERDES_TIMEOUT_SEC 2
10508#define TG3_COPPER_TIMEOUT_SEC 6
10509
10510static int tg3_test_link(struct tg3 *tp)
10511{
10512 int i, max;
10513
10514 if (!netif_running(tp->dev))
10515 return -ENODEV;
10516
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010517 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Michael Chanca430072005-05-29 14:57:23 -070010518 max = TG3_SERDES_TIMEOUT_SEC;
10519 else
10520 max = TG3_COPPER_TIMEOUT_SEC;
10521
10522 for (i = 0; i < max; i++) {
10523 if (netif_carrier_ok(tp->dev))
10524 return 0;
10525
10526 if (msleep_interruptible(1000))
10527 break;
10528 }
10529
10530 return -EIO;
10531}
10532
Michael Chana71116d2005-05-29 14:58:11 -070010533/* Only test the commonly used registers */
David S. Miller30ca3e32006-03-20 23:02:36 -080010534static int tg3_test_registers(struct tg3 *tp)
Michael Chana71116d2005-05-29 14:58:11 -070010535{
Michael Chanb16250e2006-09-27 16:10:14 -070010536 int i, is_5705, is_5750;
Michael Chana71116d2005-05-29 14:58:11 -070010537 u32 offset, read_mask, write_mask, val, save_val, read_val;
10538 static struct {
10539 u16 offset;
10540 u16 flags;
10541#define TG3_FL_5705 0x1
10542#define TG3_FL_NOT_5705 0x2
10543#define TG3_FL_NOT_5788 0x4
Michael Chanb16250e2006-09-27 16:10:14 -070010544#define TG3_FL_NOT_5750 0x8
Michael Chana71116d2005-05-29 14:58:11 -070010545 u32 read_mask;
10546 u32 write_mask;
10547 } reg_tbl[] = {
10548 /* MAC Control Registers */
10549 { MAC_MODE, TG3_FL_NOT_5705,
10550 0x00000000, 0x00ef6f8c },
10551 { MAC_MODE, TG3_FL_5705,
10552 0x00000000, 0x01ef6b8c },
10553 { MAC_STATUS, TG3_FL_NOT_5705,
10554 0x03800107, 0x00000000 },
10555 { MAC_STATUS, TG3_FL_5705,
10556 0x03800100, 0x00000000 },
10557 { MAC_ADDR_0_HIGH, 0x0000,
10558 0x00000000, 0x0000ffff },
10559 { MAC_ADDR_0_LOW, 0x0000,
Matt Carlsonc6cdf432010-04-05 10:19:26 +000010560 0x00000000, 0xffffffff },
Michael Chana71116d2005-05-29 14:58:11 -070010561 { MAC_RX_MTU_SIZE, 0x0000,
10562 0x00000000, 0x0000ffff },
10563 { MAC_TX_MODE, 0x0000,
10564 0x00000000, 0x00000070 },
10565 { MAC_TX_LENGTHS, 0x0000,
10566 0x00000000, 0x00003fff },
10567 { MAC_RX_MODE, TG3_FL_NOT_5705,
10568 0x00000000, 0x000007fc },
10569 { MAC_RX_MODE, TG3_FL_5705,
10570 0x00000000, 0x000007dc },
10571 { MAC_HASH_REG_0, 0x0000,
10572 0x00000000, 0xffffffff },
10573 { MAC_HASH_REG_1, 0x0000,
10574 0x00000000, 0xffffffff },
10575 { MAC_HASH_REG_2, 0x0000,
10576 0x00000000, 0xffffffff },
10577 { MAC_HASH_REG_3, 0x0000,
10578 0x00000000, 0xffffffff },
10579
10580 /* Receive Data and Receive BD Initiator Control Registers. */
10581 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10582 0x00000000, 0xffffffff },
10583 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10584 0x00000000, 0xffffffff },
10585 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10586 0x00000000, 0x00000003 },
10587 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10588 0x00000000, 0xffffffff },
10589 { RCVDBDI_STD_BD+0, 0x0000,
10590 0x00000000, 0xffffffff },
10591 { RCVDBDI_STD_BD+4, 0x0000,
10592 0x00000000, 0xffffffff },
10593 { RCVDBDI_STD_BD+8, 0x0000,
10594 0x00000000, 0xffff0002 },
10595 { RCVDBDI_STD_BD+0xc, 0x0000,
10596 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010597
Michael Chana71116d2005-05-29 14:58:11 -070010598 /* Receive BD Initiator Control Registers. */
10599 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10600 0x00000000, 0xffffffff },
10601 { RCVBDI_STD_THRESH, TG3_FL_5705,
10602 0x00000000, 0x000003ff },
10603 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10604 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010605
Michael Chana71116d2005-05-29 14:58:11 -070010606 /* Host Coalescing Control Registers. */
10607 { HOSTCC_MODE, TG3_FL_NOT_5705,
10608 0x00000000, 0x00000004 },
10609 { HOSTCC_MODE, TG3_FL_5705,
10610 0x00000000, 0x000000f6 },
10611 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10612 0x00000000, 0xffffffff },
10613 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10614 0x00000000, 0x000003ff },
10615 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10616 0x00000000, 0xffffffff },
10617 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10618 0x00000000, 0x000003ff },
10619 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10620 0x00000000, 0xffffffff },
10621 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10622 0x00000000, 0x000000ff },
10623 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10624 0x00000000, 0xffffffff },
10625 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10626 0x00000000, 0x000000ff },
10627 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10628 0x00000000, 0xffffffff },
10629 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10630 0x00000000, 0xffffffff },
10631 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10632 0x00000000, 0xffffffff },
10633 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10634 0x00000000, 0x000000ff },
10635 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10636 0x00000000, 0xffffffff },
10637 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10638 0x00000000, 0x000000ff },
10639 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10640 0x00000000, 0xffffffff },
10641 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10642 0x00000000, 0xffffffff },
10643 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10644 0x00000000, 0xffffffff },
10645 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10646 0x00000000, 0xffffffff },
10647 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10648 0x00000000, 0xffffffff },
10649 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10650 0xffffffff, 0x00000000 },
10651 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10652 0xffffffff, 0x00000000 },
10653
10654 /* Buffer Manager Control Registers. */
Michael Chanb16250e2006-09-27 16:10:14 -070010655 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070010656 0x00000000, 0x007fff80 },
Michael Chanb16250e2006-09-27 16:10:14 -070010657 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070010658 0x00000000, 0x007fffff },
10659 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10660 0x00000000, 0x0000003f },
10661 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10662 0x00000000, 0x000001ff },
10663 { BUFMGR_MB_HIGH_WATER, 0x0000,
10664 0x00000000, 0x000001ff },
10665 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10666 0xffffffff, 0x00000000 },
10667 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10668 0xffffffff, 0x00000000 },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010669
Michael Chana71116d2005-05-29 14:58:11 -070010670 /* Mailbox Registers */
10671 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10672 0x00000000, 0x000001ff },
10673 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10674 0x00000000, 0x000001ff },
10675 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10676 0x00000000, 0x000007ff },
10677 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10678 0x00000000, 0x000001ff },
10679
10680 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10681 };
10682
Michael Chanb16250e2006-09-27 16:10:14 -070010683 is_5705 = is_5750 = 0;
10684 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
Michael Chana71116d2005-05-29 14:58:11 -070010685 is_5705 = 1;
Michael Chanb16250e2006-09-27 16:10:14 -070010686 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
10687 is_5750 = 1;
10688 }
Michael Chana71116d2005-05-29 14:58:11 -070010689
10690 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
10691 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
10692 continue;
10693
10694 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
10695 continue;
10696
10697 if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
10698 (reg_tbl[i].flags & TG3_FL_NOT_5788))
10699 continue;
10700
Michael Chanb16250e2006-09-27 16:10:14 -070010701 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
10702 continue;
10703
Michael Chana71116d2005-05-29 14:58:11 -070010704 offset = (u32) reg_tbl[i].offset;
10705 read_mask = reg_tbl[i].read_mask;
10706 write_mask = reg_tbl[i].write_mask;
10707
10708 /* Save the original register content */
10709 save_val = tr32(offset);
10710
10711 /* Determine the read-only value. */
10712 read_val = save_val & read_mask;
10713
10714 /* Write zero to the register, then make sure the read-only bits
10715 * are not changed and the read/write bits are all zeros.
10716 */
10717 tw32(offset, 0);
10718
10719 val = tr32(offset);
10720
10721 /* Test the read-only and read/write bits. */
10722 if (((val & read_mask) != read_val) || (val & write_mask))
10723 goto out;
10724
10725 /* Write ones to all the bits defined by RdMask and WrMask, then
10726 * make sure the read-only bits are not changed and the
10727 * read/write bits are all ones.
10728 */
10729 tw32(offset, read_mask | write_mask);
10730
10731 val = tr32(offset);
10732
10733 /* Test the read-only bits. */
10734 if ((val & read_mask) != read_val)
10735 goto out;
10736
10737 /* Test the read/write bits. */
10738 if ((val & write_mask) != write_mask)
10739 goto out;
10740
10741 tw32(offset, save_val);
10742 }
10743
10744 return 0;
10745
10746out:
Michael Chan9f88f292006-12-07 00:22:54 -080010747 if (netif_msg_hw(tp))
Matt Carlson2445e462010-04-05 10:19:21 +000010748 netdev_err(tp->dev,
10749 "Register test failed at offset %x\n", offset);
Michael Chana71116d2005-05-29 14:58:11 -070010750 tw32(offset, save_val);
10751 return -EIO;
10752}
10753
Michael Chan7942e1d2005-05-29 14:58:36 -070010754static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
10755{
Arjan van de Venf71e1302006-03-03 21:33:57 -050010756 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
Michael Chan7942e1d2005-05-29 14:58:36 -070010757 int i;
10758 u32 j;
10759
Alejandro Martinez Ruize9edda62007-10-15 03:37:43 +020010760 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
Michael Chan7942e1d2005-05-29 14:58:36 -070010761 for (j = 0; j < len; j += 4) {
10762 u32 val;
10763
10764 tg3_write_mem(tp, offset + j, test_pattern[i]);
10765 tg3_read_mem(tp, offset + j, &val);
10766 if (val != test_pattern[i])
10767 return -EIO;
10768 }
10769 }
10770 return 0;
10771}
10772
10773static int tg3_test_memory(struct tg3 *tp)
10774{
10775 static struct mem_entry {
10776 u32 offset;
10777 u32 len;
10778 } mem_tbl_570x[] = {
Michael Chan38690192005-12-19 16:27:28 -080010779 { 0x00000000, 0x00b50},
Michael Chan7942e1d2005-05-29 14:58:36 -070010780 { 0x00002000, 0x1c000},
10781 { 0xffffffff, 0x00000}
10782 }, mem_tbl_5705[] = {
10783 { 0x00000100, 0x0000c},
10784 { 0x00000200, 0x00008},
Michael Chan7942e1d2005-05-29 14:58:36 -070010785 { 0x00004000, 0x00800},
10786 { 0x00006000, 0x01000},
10787 { 0x00008000, 0x02000},
10788 { 0x00010000, 0x0e000},
10789 { 0xffffffff, 0x00000}
Michael Chan79f4d132006-03-20 22:28:57 -080010790 }, mem_tbl_5755[] = {
10791 { 0x00000200, 0x00008},
10792 { 0x00004000, 0x00800},
10793 { 0x00006000, 0x00800},
10794 { 0x00008000, 0x02000},
10795 { 0x00010000, 0x0c000},
10796 { 0xffffffff, 0x00000}
Michael Chanb16250e2006-09-27 16:10:14 -070010797 }, mem_tbl_5906[] = {
10798 { 0x00000200, 0x00008},
10799 { 0x00004000, 0x00400},
10800 { 0x00006000, 0x00400},
10801 { 0x00008000, 0x01000},
10802 { 0x00010000, 0x01000},
10803 { 0xffffffff, 0x00000}
Matt Carlson8b5a6c42010-01-20 16:58:06 +000010804 }, mem_tbl_5717[] = {
10805 { 0x00000200, 0x00008},
10806 { 0x00010000, 0x0a000},
10807 { 0x00020000, 0x13c00},
10808 { 0xffffffff, 0x00000}
10809 }, mem_tbl_57765[] = {
10810 { 0x00000200, 0x00008},
10811 { 0x00004000, 0x00800},
10812 { 0x00006000, 0x09800},
10813 { 0x00010000, 0x0a000},
10814 { 0xffffffff, 0x00000}
Michael Chan7942e1d2005-05-29 14:58:36 -070010815 };
10816 struct mem_entry *mem_tbl;
10817 int err = 0;
10818 int i;
10819
Matt Carlsona50d0792010-06-05 17:24:37 +000010820 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
10821 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlson8b5a6c42010-01-20 16:58:06 +000010822 mem_tbl = mem_tbl_5717;
10823 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
10824 mem_tbl = mem_tbl_57765;
10825 else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
Matt Carlson321d32a2008-11-21 17:22:19 -080010826 mem_tbl = mem_tbl_5755;
10827 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
10828 mem_tbl = mem_tbl_5906;
10829 else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
10830 mem_tbl = mem_tbl_5705;
10831 else
Michael Chan7942e1d2005-05-29 14:58:36 -070010832 mem_tbl = mem_tbl_570x;
10833
10834 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
Matt Carlsonbe98da62010-07-11 09:31:46 +000010835 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
10836 if (err)
Michael Chan7942e1d2005-05-29 14:58:36 -070010837 break;
10838 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010839
Michael Chan7942e1d2005-05-29 14:58:36 -070010840 return err;
10841}
10842
Michael Chan9f40dea2005-09-05 17:53:06 -070010843#define TG3_MAC_LOOPBACK 0
10844#define TG3_PHY_LOOPBACK 1
10845
10846static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
Michael Chanc76949a2005-05-29 14:58:59 -070010847{
Michael Chan9f40dea2005-09-05 17:53:06 -070010848 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
Matt Carlsonfd2ce372009-09-01 12:51:13 +000010849 u32 desc_idx, coal_now;
Michael Chanc76949a2005-05-29 14:58:59 -070010850 struct sk_buff *skb, *rx_skb;
10851 u8 *tx_data;
10852 dma_addr_t map;
10853 int num_pkts, tx_len, rx_len, i, err;
10854 struct tg3_rx_buffer_desc *desc;
Matt Carlson898a56f2009-08-28 14:02:40 +000010855 struct tg3_napi *tnapi, *rnapi;
Matt Carlson8fea32b2010-09-15 08:59:58 +000010856 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Michael Chanc76949a2005-05-29 14:58:59 -070010857
Matt Carlsonc8873402010-02-12 14:47:11 +000010858 tnapi = &tp->napi[0];
10859 rnapi = &tp->napi[0];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000010860 if (tp->irq_cnt > 1) {
Matt Carlson1da85aa2010-09-30 10:34:34 +000010861 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
10862 rnapi = &tp->napi[1];
Matt Carlsonc8873402010-02-12 14:47:11 +000010863 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
10864 tnapi = &tp->napi[1];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000010865 }
Matt Carlsonfd2ce372009-09-01 12:51:13 +000010866 coal_now = tnapi->coal_now | rnapi->coal_now;
Matt Carlson898a56f2009-08-28 14:02:40 +000010867
Michael Chan9f40dea2005-09-05 17:53:06 -070010868 if (loopback_mode == TG3_MAC_LOOPBACK) {
Michael Chanc94e3942005-09-27 12:12:42 -070010869 /* HW errata - mac loopback fails in some cases on 5780.
10870 * Normal traffic and PHY loopback are not affected by
Matt Carlsonaba49f22011-01-25 15:58:53 +000010871 * errata. Also, the MAC loopback test is deprecated for
10872 * all newer ASIC revisions.
Michael Chanc94e3942005-09-27 12:12:42 -070010873 */
Matt Carlsonaba49f22011-01-25 15:58:53 +000010874 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
10875 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
Michael Chanc94e3942005-09-27 12:12:42 -070010876 return 0;
10877
Matt Carlson49692ca2011-01-25 15:58:52 +000010878 mac_mode = tp->mac_mode &
10879 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
10880 mac_mode |= MAC_MODE_PORT_INT_LPBACK;
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070010881 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10882 mac_mode |= MAC_MODE_LINK_POLARITY;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010883 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
Michael Chan3f7045c2006-09-27 16:02:29 -070010884 mac_mode |= MAC_MODE_PORT_MODE_MII;
10885 else
10886 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Michael Chan9f40dea2005-09-05 17:53:06 -070010887 tw32(MAC_MODE, mac_mode);
10888 } else if (loopback_mode == TG3_PHY_LOOPBACK) {
Michael Chan3f7045c2006-09-27 16:02:29 -070010889 u32 val;
10890
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010891 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson7f97a4b2009-08-25 10:10:03 +000010892 tg3_phy_fet_toggle_apd(tp, false);
Michael Chan5d64ad32006-12-07 00:19:40 -080010893 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
10894 } else
10895 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
Michael Chan3f7045c2006-09-27 16:02:29 -070010896
Matt Carlson9ef8ca92007-07-11 19:48:29 -070010897 tg3_phy_toggle_automdix(tp, 0);
10898
Michael Chan3f7045c2006-09-27 16:02:29 -070010899 tg3_writephy(tp, MII_BMCR, val);
Michael Chanc94e3942005-09-27 12:12:42 -070010900 udelay(40);
Michael Chan5d64ad32006-12-07 00:19:40 -080010901
Matt Carlson49692ca2011-01-25 15:58:52 +000010902 mac_mode = tp->mac_mode &
10903 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010904 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson1061b7c2010-02-12 14:47:12 +000010905 tg3_writephy(tp, MII_TG3_FET_PTEST,
10906 MII_TG3_FET_PTEST_FRC_TX_LINK |
10907 MII_TG3_FET_PTEST_FRC_TX_LOCK);
10908 /* The write needs to be flushed for the AC131 */
10909 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
10910 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
Michael Chan5d64ad32006-12-07 00:19:40 -080010911 mac_mode |= MAC_MODE_PORT_MODE_MII;
10912 } else
10913 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Michael Chanb16250e2006-09-27 16:10:14 -070010914
Michael Chanc94e3942005-09-27 12:12:42 -070010915 /* reset to prevent losing 1st rx packet intermittently */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010916 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
Michael Chanc94e3942005-09-27 12:12:42 -070010917 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10918 udelay(10);
10919 tw32_f(MAC_RX_MODE, tp->rx_mode);
10920 }
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070010921 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
Matt Carlson79eb6902010-02-17 15:17:03 +000010922 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
10923 if (masked_phy_id == TG3_PHY_ID_BCM5401)
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070010924 mac_mode &= ~MAC_MODE_LINK_POLARITY;
Matt Carlson79eb6902010-02-17 15:17:03 +000010925 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070010926 mac_mode |= MAC_MODE_LINK_POLARITY;
Michael Chanff18ff02006-03-27 23:17:27 -080010927 tg3_writephy(tp, MII_TG3_EXT_CTRL,
10928 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
10929 }
Michael Chan9f40dea2005-09-05 17:53:06 -070010930 tw32(MAC_MODE, mac_mode);
Matt Carlson49692ca2011-01-25 15:58:52 +000010931
10932 /* Wait for link */
10933 for (i = 0; i < 100; i++) {
10934 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
10935 break;
10936 mdelay(1);
10937 }
Matt Carlson859a588792010-04-05 10:19:28 +000010938 } else {
Michael Chan9f40dea2005-09-05 17:53:06 -070010939 return -EINVAL;
Matt Carlson859a588792010-04-05 10:19:28 +000010940 }
Michael Chanc76949a2005-05-29 14:58:59 -070010941
10942 err = -EIO;
10943
Michael Chanc76949a2005-05-29 14:58:59 -070010944 tx_len = 1514;
David S. Millera20e9c62006-07-31 22:38:16 -070010945 skb = netdev_alloc_skb(tp->dev, tx_len);
Jesper Juhla50bb7b2006-05-09 23:14:35 -070010946 if (!skb)
10947 return -ENOMEM;
10948
Michael Chanc76949a2005-05-29 14:58:59 -070010949 tx_data = skb_put(skb, tx_len);
10950 memcpy(tx_data, tp->dev->dev_addr, 6);
10951 memset(tx_data + 6, 0x0, 8);
10952
10953 tw32(MAC_RX_MTU_SIZE, tx_len + 4);
10954
10955 for (i = 14; i < tx_len; i++)
10956 tx_data[i] = (u8) (i & 0xff);
10957
Alexander Duyckf4188d82009-12-02 16:48:38 +000010958 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
10959 if (pci_dma_mapping_error(tp->pdev, map)) {
Matt Carlsona21771d2009-11-02 14:25:31 +000010960 dev_kfree_skb(skb);
10961 return -EIO;
10962 }
Michael Chanc76949a2005-05-29 14:58:59 -070010963
10964 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000010965 rnapi->coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070010966
10967 udelay(10);
10968
Matt Carlson898a56f2009-08-28 14:02:40 +000010969 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
Michael Chanc76949a2005-05-29 14:58:59 -070010970
Michael Chanc76949a2005-05-29 14:58:59 -070010971 num_pkts = 0;
10972
Alexander Duyckf4188d82009-12-02 16:48:38 +000010973 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
Michael Chanc76949a2005-05-29 14:58:59 -070010974
Matt Carlsonf3f3f272009-08-28 14:03:21 +000010975 tnapi->tx_prod++;
Michael Chanc76949a2005-05-29 14:58:59 -070010976 num_pkts++;
10977
Matt Carlsonf3f3f272009-08-28 14:03:21 +000010978 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
10979 tr32_mailbox(tnapi->prodmbox);
Michael Chanc76949a2005-05-29 14:58:59 -070010980
10981 udelay(10);
10982
Matt Carlson303fc922009-11-02 14:27:34 +000010983 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
10984 for (i = 0; i < 35; i++) {
Michael Chanc76949a2005-05-29 14:58:59 -070010985 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000010986 coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070010987
10988 udelay(10);
10989
Matt Carlson898a56f2009-08-28 14:02:40 +000010990 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
10991 rx_idx = rnapi->hw_status->idx[0].rx_producer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +000010992 if ((tx_idx == tnapi->tx_prod) &&
Michael Chanc76949a2005-05-29 14:58:59 -070010993 (rx_idx == (rx_start_idx + num_pkts)))
10994 break;
10995 }
10996
Alexander Duyckf4188d82009-12-02 16:48:38 +000010997 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
Michael Chanc76949a2005-05-29 14:58:59 -070010998 dev_kfree_skb(skb);
10999
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011000 if (tx_idx != tnapi->tx_prod)
Michael Chanc76949a2005-05-29 14:58:59 -070011001 goto out;
11002
11003 if (rx_idx != rx_start_idx + num_pkts)
11004 goto out;
11005
Matt Carlson72334482009-08-28 14:03:01 +000011006 desc = &rnapi->rx_rcb[rx_start_idx];
Michael Chanc76949a2005-05-29 14:58:59 -070011007 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11008 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
11009 if (opaque_key != RXD_OPAQUE_RING_STD)
11010 goto out;
11011
11012 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11013 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11014 goto out;
11015
11016 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
11017 if (rx_len != tx_len)
11018 goto out;
11019
Matt Carlson21f581a2009-08-28 14:00:25 +000011020 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
Michael Chanc76949a2005-05-29 14:58:59 -070011021
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +000011022 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
Michael Chanc76949a2005-05-29 14:58:59 -070011023 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
11024
11025 for (i = 14; i < tx_len; i++) {
11026 if (*(rx_skb->data + i) != (u8) (i & 0xff))
11027 goto out;
11028 }
11029 err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011030
Michael Chanc76949a2005-05-29 14:58:59 -070011031 /* tg3_free_rings will unmap and free the rx_skb */
11032out:
11033 return err;
11034}
11035
Michael Chan9f40dea2005-09-05 17:53:06 -070011036#define TG3_MAC_LOOPBACK_FAILED 1
11037#define TG3_PHY_LOOPBACK_FAILED 2
11038#define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
11039 TG3_PHY_LOOPBACK_FAILED)
11040
11041static int tg3_test_loopback(struct tg3 *tp)
11042{
11043 int err = 0;
Matt Carlsonab789042011-01-25 15:58:54 +000011044 u32 eee_cap, cpmuctrl = 0;
Michael Chan9f40dea2005-09-05 17:53:06 -070011045
11046 if (!netif_running(tp->dev))
11047 return TG3_LOOPBACK_FAILED;
11048
Matt Carlsonab789042011-01-25 15:58:54 +000011049 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11050 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11051
Michael Chanb9ec6c12006-07-25 16:37:27 -070011052 err = tg3_reset_hw(tp, 1);
Matt Carlsonab789042011-01-25 15:58:54 +000011053 if (err) {
11054 err = TG3_LOOPBACK_FAILED;
11055 goto done;
11056 }
Michael Chan9f40dea2005-09-05 17:53:06 -070011057
Matt Carlson6833c042008-11-21 17:18:59 -080011058 /* Turn off gphy autopowerdown. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011059 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -080011060 tg3_phy_toggle_apd(tp, false);
11061
Matt Carlson321d32a2008-11-21 17:22:19 -080011062 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
Matt Carlson9936bcf2007-10-10 18:03:07 -070011063 int i;
11064 u32 status;
11065
11066 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
11067
11068 /* Wait for up to 40 microseconds to acquire lock. */
11069 for (i = 0; i < 4; i++) {
11070 status = tr32(TG3_CPMU_MUTEX_GNT);
11071 if (status == CPMU_MUTEX_GNT_DRIVER)
11072 break;
11073 udelay(10);
11074 }
11075
Matt Carlsonab789042011-01-25 15:58:54 +000011076 if (status != CPMU_MUTEX_GNT_DRIVER) {
11077 err = TG3_LOOPBACK_FAILED;
11078 goto done;
11079 }
Matt Carlson9936bcf2007-10-10 18:03:07 -070011080
Matt Carlsonb2a5c192008-04-03 21:44:44 -070011081 /* Turn off link-based power management. */
Matt Carlsone8750932007-11-12 21:11:51 -080011082 cpmuctrl = tr32(TG3_CPMU_CTRL);
Matt Carlson109115e2008-05-02 16:48:59 -070011083 tw32(TG3_CPMU_CTRL,
11084 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
11085 CPMU_CTRL_LINK_AWARE_MODE));
Matt Carlson9936bcf2007-10-10 18:03:07 -070011086 }
11087
Michael Chan9f40dea2005-09-05 17:53:06 -070011088 if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
11089 err |= TG3_MAC_LOOPBACK_FAILED;
Matt Carlson9936bcf2007-10-10 18:03:07 -070011090
Matt Carlson321d32a2008-11-21 17:22:19 -080011091 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
Matt Carlson9936bcf2007-10-10 18:03:07 -070011092 tw32(TG3_CPMU_CTRL, cpmuctrl);
11093
11094 /* Release the mutex */
11095 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
11096 }
11097
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011098 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Matt Carlsondd477002008-05-25 23:45:58 -070011099 !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
Michael Chan9f40dea2005-09-05 17:53:06 -070011100 if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
11101 err |= TG3_PHY_LOOPBACK_FAILED;
11102 }
11103
Matt Carlson6833c042008-11-21 17:18:59 -080011104 /* Re-enable gphy autopowerdown. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011105 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -080011106 tg3_phy_toggle_apd(tp, true);
11107
Matt Carlsonab789042011-01-25 15:58:54 +000011108done:
11109 tp->phy_flags |= eee_cap;
11110
Michael Chan9f40dea2005-09-05 17:53:06 -070011111 return err;
11112}
11113
Michael Chan4cafd3f2005-05-29 14:56:34 -070011114static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11115 u64 *data)
11116{
Michael Chan566f86a2005-05-29 14:56:58 -070011117 struct tg3 *tp = netdev_priv(dev);
11118
Matt Carlson800960682010-08-02 11:26:06 +000011119 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000011120 tg3_power_up(tp);
Michael Chanbc1c7562006-03-20 17:48:03 -080011121
Michael Chan566f86a2005-05-29 14:56:58 -070011122 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11123
11124 if (tg3_test_nvram(tp) != 0) {
11125 etest->flags |= ETH_TEST_FL_FAILED;
11126 data[0] = 1;
11127 }
Michael Chanca430072005-05-29 14:57:23 -070011128 if (tg3_test_link(tp) != 0) {
11129 etest->flags |= ETH_TEST_FL_FAILED;
11130 data[1] = 1;
11131 }
Michael Chana71116d2005-05-29 14:58:11 -070011132 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011133 int err, err2 = 0, irq_sync = 0;
Michael Chana71116d2005-05-29 14:58:11 -070011134
Michael Chanbbe832c2005-06-24 20:20:04 -070011135 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011136 tg3_phy_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070011137 tg3_netif_stop(tp);
11138 irq_sync = 1;
11139 }
11140
11141 tg3_full_lock(tp, irq_sync);
Michael Chana71116d2005-05-29 14:58:11 -070011142
11143 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
Michael Chanec41c7d2006-01-17 02:40:55 -080011144 err = tg3_nvram_lock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011145 tg3_halt_cpu(tp, RX_CPU_BASE);
11146 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
11147 tg3_halt_cpu(tp, TX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -080011148 if (!err)
11149 tg3_nvram_unlock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011150
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011151 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chand9ab5ad2006-03-20 22:27:35 -080011152 tg3_phy_reset(tp);
11153
Michael Chana71116d2005-05-29 14:58:11 -070011154 if (tg3_test_registers(tp) != 0) {
11155 etest->flags |= ETH_TEST_FL_FAILED;
11156 data[2] = 1;
11157 }
Michael Chan7942e1d2005-05-29 14:58:36 -070011158 if (tg3_test_memory(tp) != 0) {
11159 etest->flags |= ETH_TEST_FL_FAILED;
11160 data[3] = 1;
11161 }
Michael Chan9f40dea2005-09-05 17:53:06 -070011162 if ((data[4] = tg3_test_loopback(tp)) != 0)
Michael Chanc76949a2005-05-29 14:58:59 -070011163 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chana71116d2005-05-29 14:58:11 -070011164
David S. Millerf47c11e2005-06-24 20:18:35 -070011165 tg3_full_unlock(tp);
11166
Michael Chand4bc3922005-05-29 14:59:20 -070011167 if (tg3_test_interrupt(tp) != 0) {
11168 etest->flags |= ETH_TEST_FL_FAILED;
11169 data[5] = 1;
11170 }
David S. Millerf47c11e2005-06-24 20:18:35 -070011171
11172 tg3_full_lock(tp, 0);
Michael Chand4bc3922005-05-29 14:59:20 -070011173
Michael Chana71116d2005-05-29 14:58:11 -070011174 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11175 if (netif_running(dev)) {
11176 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011177 err2 = tg3_restart_hw(tp, 1);
11178 if (!err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070011179 tg3_netif_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011180 }
David S. Millerf47c11e2005-06-24 20:18:35 -070011181
11182 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011183
11184 if (irq_sync && !err2)
11185 tg3_phy_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011186 }
Matt Carlson800960682010-08-02 11:26:06 +000011187 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000011188 tg3_power_down(tp);
Michael Chanbc1c7562006-03-20 17:48:03 -080011189
Michael Chan4cafd3f2005-05-29 14:56:34 -070011190}
11191
Linus Torvalds1da177e2005-04-16 15:20:36 -070011192static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11193{
11194 struct mii_ioctl_data *data = if_mii(ifr);
11195 struct tg3 *tp = netdev_priv(dev);
11196 int err;
11197
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011198 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000011199 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011200 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011201 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000011202 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Richard Cochran28b04112010-07-17 08:48:55 +000011203 return phy_mii_ioctl(phydev, ifr, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011204 }
11205
Matt Carlson33f401a2010-04-05 10:19:27 +000011206 switch (cmd) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011207 case SIOCGMIIPHY:
Matt Carlson882e9792009-09-01 13:21:36 +000011208 data->phy_id = tp->phy_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011209
11210 /* fallthru */
11211 case SIOCGMIIREG: {
11212 u32 mii_regval;
11213
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011214 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011215 break; /* We have no PHY */
11216
Matt Carlsonf746a312011-01-25 15:58:51 +000011217 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) ||
11218 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
11219 !netif_running(dev)))
Michael Chanbc1c7562006-03-20 17:48:03 -080011220 return -EAGAIN;
11221
David S. Millerf47c11e2005-06-24 20:18:35 -070011222 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011223 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
David S. Millerf47c11e2005-06-24 20:18:35 -070011224 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011225
11226 data->val_out = mii_regval;
11227
11228 return err;
11229 }
11230
11231 case SIOCSMIIREG:
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011232 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011233 break; /* We have no PHY */
11234
Matt Carlsonf746a312011-01-25 15:58:51 +000011235 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) ||
11236 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
11237 !netif_running(dev)))
Michael Chanbc1c7562006-03-20 17:48:03 -080011238 return -EAGAIN;
11239
David S. Millerf47c11e2005-06-24 20:18:35 -070011240 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011241 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
David S. Millerf47c11e2005-06-24 20:18:35 -070011242 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011243
11244 return err;
11245
11246 default:
11247 /* do nothing */
11248 break;
11249 }
11250 return -EOPNOTSUPP;
11251}
11252
David S. Miller15f98502005-05-18 22:49:26 -070011253static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11254{
11255 struct tg3 *tp = netdev_priv(dev);
11256
11257 memcpy(ec, &tp->coal, sizeof(*ec));
11258 return 0;
11259}
11260
Michael Chand244c892005-07-05 14:42:33 -070011261static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11262{
11263 struct tg3 *tp = netdev_priv(dev);
11264 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11265 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11266
11267 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
11268 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11269 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11270 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11271 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11272 }
11273
11274 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11275 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11276 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11277 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11278 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11279 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11280 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11281 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11282 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11283 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11284 return -EINVAL;
11285
11286 /* No rx interrupts will be generated if both are zero */
11287 if ((ec->rx_coalesce_usecs == 0) &&
11288 (ec->rx_max_coalesced_frames == 0))
11289 return -EINVAL;
11290
11291 /* No tx interrupts will be generated if both are zero */
11292 if ((ec->tx_coalesce_usecs == 0) &&
11293 (ec->tx_max_coalesced_frames == 0))
11294 return -EINVAL;
11295
11296 /* Only copy relevant parameters, ignore all others. */
11297 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11298 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11299 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11300 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11301 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11302 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11303 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11304 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11305 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11306
11307 if (netif_running(dev)) {
11308 tg3_full_lock(tp, 0);
11309 __tg3_set_coalesce(tp, &tp->coal);
11310 tg3_full_unlock(tp);
11311 }
11312 return 0;
11313}
11314
Jeff Garzik7282d492006-09-13 14:30:00 -040011315static const struct ethtool_ops tg3_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011316 .get_settings = tg3_get_settings,
11317 .set_settings = tg3_set_settings,
11318 .get_drvinfo = tg3_get_drvinfo,
11319 .get_regs_len = tg3_get_regs_len,
11320 .get_regs = tg3_get_regs,
11321 .get_wol = tg3_get_wol,
11322 .set_wol = tg3_set_wol,
11323 .get_msglevel = tg3_get_msglevel,
11324 .set_msglevel = tg3_set_msglevel,
11325 .nway_reset = tg3_nway_reset,
11326 .get_link = ethtool_op_get_link,
11327 .get_eeprom_len = tg3_get_eeprom_len,
11328 .get_eeprom = tg3_get_eeprom,
11329 .set_eeprom = tg3_set_eeprom,
11330 .get_ringparam = tg3_get_ringparam,
11331 .set_ringparam = tg3_set_ringparam,
11332 .get_pauseparam = tg3_get_pauseparam,
11333 .set_pauseparam = tg3_set_pauseparam,
11334 .get_rx_csum = tg3_get_rx_csum,
11335 .set_rx_csum = tg3_set_rx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011336 .set_tx_csum = tg3_set_tx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011337 .set_sg = ethtool_op_set_sg,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011338 .set_tso = tg3_set_tso,
Michael Chan4cafd3f2005-05-29 14:56:34 -070011339 .self_test = tg3_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011340 .get_strings = tg3_get_strings,
Michael Chan4009a932005-09-05 17:52:54 -070011341 .phys_id = tg3_phys_id,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011342 .get_ethtool_stats = tg3_get_ethtool_stats,
David S. Miller15f98502005-05-18 22:49:26 -070011343 .get_coalesce = tg3_get_coalesce,
Michael Chand244c892005-07-05 14:42:33 -070011344 .set_coalesce = tg3_set_coalesce,
Jeff Garzikb9f2c042007-10-03 18:07:32 -070011345 .get_sset_count = tg3_get_sset_count,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011346};
11347
11348static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11349{
Michael Chan1b277772006-03-20 22:27:48 -080011350 u32 cursize, val, magic;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011351
11352 tp->nvram_size = EEPROM_CHIP_SIZE;
11353
Matt Carlsone4f34112009-02-25 14:25:00 +000011354 if (tg3_nvram_read(tp, 0, &magic) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011355 return;
11356
Michael Chanb16250e2006-09-27 16:10:14 -070011357 if ((magic != TG3_EEPROM_MAGIC) &&
11358 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11359 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
Linus Torvalds1da177e2005-04-16 15:20:36 -070011360 return;
11361
11362 /*
11363 * Size the chip by reading offsets at increasing powers of two.
11364 * When we encounter our validation signature, we know the addressing
11365 * has wrapped around, and thus have our chip size.
11366 */
Michael Chan1b277772006-03-20 22:27:48 -080011367 cursize = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011368
11369 while (cursize < tp->nvram_size) {
Matt Carlsone4f34112009-02-25 14:25:00 +000011370 if (tg3_nvram_read(tp, cursize, &val) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011371 return;
11372
Michael Chan18201802006-03-20 22:29:15 -080011373 if (val == magic)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011374 break;
11375
11376 cursize <<= 1;
11377 }
11378
11379 tp->nvram_size = cursize;
11380}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011381
Linus Torvalds1da177e2005-04-16 15:20:36 -070011382static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11383{
11384 u32 val;
11385
Matt Carlsondf259d82009-04-20 06:57:14 +000011386 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
11387 tg3_nvram_read(tp, 0, &val) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080011388 return;
11389
11390 /* Selfboot format */
Michael Chan18201802006-03-20 22:29:15 -080011391 if (val != TG3_EEPROM_MAGIC) {
Michael Chan1b277772006-03-20 22:27:48 -080011392 tg3_get_eeprom_size(tp);
11393 return;
11394 }
11395
Matt Carlson6d348f22009-02-25 14:25:52 +000011396 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011397 if (val != 0) {
Matt Carlson6d348f22009-02-25 14:25:52 +000011398 /* This is confusing. We want to operate on the
11399 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11400 * call will read from NVRAM and byteswap the data
11401 * according to the byteswapping settings for all
11402 * other register accesses. This ensures the data we
11403 * want will always reside in the lower 16-bits.
11404 * However, the data in NVRAM is in LE format, which
11405 * means the data from the NVRAM read will always be
11406 * opposite the endianness of the CPU. The 16-bit
11407 * byteswap then brings the data to CPU endianness.
11408 */
11409 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011410 return;
11411 }
11412 }
Matt Carlsonfd1122a2008-05-02 16:48:36 -070011413 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011414}
11415
11416static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11417{
11418 u32 nvcfg1;
11419
11420 nvcfg1 = tr32(NVRAM_CFG1);
11421 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
11422 tp->tg3_flags2 |= TG3_FLG2_FLASH;
Matt Carlson8590a602009-08-28 12:29:16 +000011423 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011424 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11425 tw32(NVRAM_CFG1, nvcfg1);
11426 }
11427
Michael Chan4c987482005-09-05 17:52:38 -070011428 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
Michael Chana4e2b342005-10-26 15:46:52 -070011429 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011430 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000011431 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11432 tp->nvram_jedecnum = JEDEC_ATMEL;
11433 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11434 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11435 break;
11436 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11437 tp->nvram_jedecnum = JEDEC_ATMEL;
11438 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11439 break;
11440 case FLASH_VENDOR_ATMEL_EEPROM:
11441 tp->nvram_jedecnum = JEDEC_ATMEL;
11442 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11443 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11444 break;
11445 case FLASH_VENDOR_ST:
11446 tp->nvram_jedecnum = JEDEC_ST;
11447 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
11448 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11449 break;
11450 case FLASH_VENDOR_SAIFUN:
11451 tp->nvram_jedecnum = JEDEC_SAIFUN;
11452 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11453 break;
11454 case FLASH_VENDOR_SST_SMALL:
11455 case FLASH_VENDOR_SST_LARGE:
11456 tp->nvram_jedecnum = JEDEC_SST;
11457 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11458 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011459 }
Matt Carlson8590a602009-08-28 12:29:16 +000011460 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011461 tp->nvram_jedecnum = JEDEC_ATMEL;
11462 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11463 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11464 }
11465}
11466
Matt Carlsona1b950d2009-09-01 13:20:17 +000011467static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11468{
11469 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11470 case FLASH_5752PAGE_SIZE_256:
11471 tp->nvram_pagesize = 256;
11472 break;
11473 case FLASH_5752PAGE_SIZE_512:
11474 tp->nvram_pagesize = 512;
11475 break;
11476 case FLASH_5752PAGE_SIZE_1K:
11477 tp->nvram_pagesize = 1024;
11478 break;
11479 case FLASH_5752PAGE_SIZE_2K:
11480 tp->nvram_pagesize = 2048;
11481 break;
11482 case FLASH_5752PAGE_SIZE_4K:
11483 tp->nvram_pagesize = 4096;
11484 break;
11485 case FLASH_5752PAGE_SIZE_264:
11486 tp->nvram_pagesize = 264;
11487 break;
11488 case FLASH_5752PAGE_SIZE_528:
11489 tp->nvram_pagesize = 528;
11490 break;
11491 }
11492}
11493
Michael Chan361b4ac2005-04-21 17:11:21 -070011494static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11495{
11496 u32 nvcfg1;
11497
11498 nvcfg1 = tr32(NVRAM_CFG1);
11499
Michael Chane6af3012005-04-21 17:12:05 -070011500 /* NVRAM protection for TPM */
11501 if (nvcfg1 & (1 << 27))
Matt Carlsonf66a29b2009-11-13 13:03:36 +000011502 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
Michael Chane6af3012005-04-21 17:12:05 -070011503
Michael Chan361b4ac2005-04-21 17:11:21 -070011504 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000011505 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11506 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11507 tp->nvram_jedecnum = JEDEC_ATMEL;
11508 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11509 break;
11510 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11511 tp->nvram_jedecnum = JEDEC_ATMEL;
11512 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11513 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11514 break;
11515 case FLASH_5752VENDOR_ST_M45PE10:
11516 case FLASH_5752VENDOR_ST_M45PE20:
11517 case FLASH_5752VENDOR_ST_M45PE40:
11518 tp->nvram_jedecnum = JEDEC_ST;
11519 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11520 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11521 break;
Michael Chan361b4ac2005-04-21 17:11:21 -070011522 }
11523
11524 if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
Matt Carlsona1b950d2009-09-01 13:20:17 +000011525 tg3_nvram_get_pagesize(tp, nvcfg1);
Matt Carlson8590a602009-08-28 12:29:16 +000011526 } else {
Michael Chan361b4ac2005-04-21 17:11:21 -070011527 /* For eeprom, set pagesize to maximum eeprom size */
11528 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11529
11530 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11531 tw32(NVRAM_CFG1, nvcfg1);
11532 }
11533}
11534
Michael Chand3c7b882006-03-23 01:28:25 -080011535static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11536{
Matt Carlson989a9d22007-05-05 11:51:05 -070011537 u32 nvcfg1, protect = 0;
Michael Chand3c7b882006-03-23 01:28:25 -080011538
11539 nvcfg1 = tr32(NVRAM_CFG1);
11540
11541 /* NVRAM protection for TPM */
Matt Carlson989a9d22007-05-05 11:51:05 -070011542 if (nvcfg1 & (1 << 27)) {
Matt Carlsonf66a29b2009-11-13 13:03:36 +000011543 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
Matt Carlson989a9d22007-05-05 11:51:05 -070011544 protect = 1;
11545 }
Michael Chand3c7b882006-03-23 01:28:25 -080011546
Matt Carlson989a9d22007-05-05 11:51:05 -070011547 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11548 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000011549 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11550 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11551 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11552 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11553 tp->nvram_jedecnum = JEDEC_ATMEL;
11554 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11555 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11556 tp->nvram_pagesize = 264;
11557 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11558 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11559 tp->nvram_size = (protect ? 0x3e200 :
11560 TG3_NVRAM_SIZE_512KB);
11561 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11562 tp->nvram_size = (protect ? 0x1f200 :
11563 TG3_NVRAM_SIZE_256KB);
11564 else
11565 tp->nvram_size = (protect ? 0x1f200 :
11566 TG3_NVRAM_SIZE_128KB);
11567 break;
11568 case FLASH_5752VENDOR_ST_M45PE10:
11569 case FLASH_5752VENDOR_ST_M45PE20:
11570 case FLASH_5752VENDOR_ST_M45PE40:
11571 tp->nvram_jedecnum = JEDEC_ST;
11572 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11573 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11574 tp->nvram_pagesize = 256;
11575 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
11576 tp->nvram_size = (protect ?
11577 TG3_NVRAM_SIZE_64KB :
11578 TG3_NVRAM_SIZE_128KB);
11579 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
11580 tp->nvram_size = (protect ?
11581 TG3_NVRAM_SIZE_64KB :
11582 TG3_NVRAM_SIZE_256KB);
11583 else
11584 tp->nvram_size = (protect ?
11585 TG3_NVRAM_SIZE_128KB :
11586 TG3_NVRAM_SIZE_512KB);
11587 break;
Michael Chand3c7b882006-03-23 01:28:25 -080011588 }
11589}
11590
Michael Chan1b277772006-03-20 22:27:48 -080011591static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
11592{
11593 u32 nvcfg1;
11594
11595 nvcfg1 = tr32(NVRAM_CFG1);
11596
11597 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000011598 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
11599 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11600 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
11601 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11602 tp->nvram_jedecnum = JEDEC_ATMEL;
11603 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11604 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Michael Chan1b277772006-03-20 22:27:48 -080011605
Matt Carlson8590a602009-08-28 12:29:16 +000011606 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11607 tw32(NVRAM_CFG1, nvcfg1);
11608 break;
11609 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11610 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11611 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11612 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11613 tp->nvram_jedecnum = JEDEC_ATMEL;
11614 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11615 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11616 tp->nvram_pagesize = 264;
11617 break;
11618 case FLASH_5752VENDOR_ST_M45PE10:
11619 case FLASH_5752VENDOR_ST_M45PE20:
11620 case FLASH_5752VENDOR_ST_M45PE40:
11621 tp->nvram_jedecnum = JEDEC_ST;
11622 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11623 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11624 tp->nvram_pagesize = 256;
11625 break;
Michael Chan1b277772006-03-20 22:27:48 -080011626 }
11627}
11628
Matt Carlson6b91fa02007-10-10 18:01:09 -070011629static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
11630{
11631 u32 nvcfg1, protect = 0;
11632
11633 nvcfg1 = tr32(NVRAM_CFG1);
11634
11635 /* NVRAM protection for TPM */
11636 if (nvcfg1 & (1 << 27)) {
Matt Carlsonf66a29b2009-11-13 13:03:36 +000011637 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
Matt Carlson6b91fa02007-10-10 18:01:09 -070011638 protect = 1;
11639 }
11640
11641 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11642 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000011643 case FLASH_5761VENDOR_ATMEL_ADB021D:
11644 case FLASH_5761VENDOR_ATMEL_ADB041D:
11645 case FLASH_5761VENDOR_ATMEL_ADB081D:
11646 case FLASH_5761VENDOR_ATMEL_ADB161D:
11647 case FLASH_5761VENDOR_ATMEL_MDB021D:
11648 case FLASH_5761VENDOR_ATMEL_MDB041D:
11649 case FLASH_5761VENDOR_ATMEL_MDB081D:
11650 case FLASH_5761VENDOR_ATMEL_MDB161D:
11651 tp->nvram_jedecnum = JEDEC_ATMEL;
11652 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11653 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11654 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
11655 tp->nvram_pagesize = 256;
11656 break;
11657 case FLASH_5761VENDOR_ST_A_M45PE20:
11658 case FLASH_5761VENDOR_ST_A_M45PE40:
11659 case FLASH_5761VENDOR_ST_A_M45PE80:
11660 case FLASH_5761VENDOR_ST_A_M45PE16:
11661 case FLASH_5761VENDOR_ST_M_M45PE20:
11662 case FLASH_5761VENDOR_ST_M_M45PE40:
11663 case FLASH_5761VENDOR_ST_M_M45PE80:
11664 case FLASH_5761VENDOR_ST_M_M45PE16:
11665 tp->nvram_jedecnum = JEDEC_ST;
11666 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11667 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11668 tp->nvram_pagesize = 256;
11669 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070011670 }
11671
11672 if (protect) {
11673 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
11674 } else {
11675 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000011676 case FLASH_5761VENDOR_ATMEL_ADB161D:
11677 case FLASH_5761VENDOR_ATMEL_MDB161D:
11678 case FLASH_5761VENDOR_ST_A_M45PE16:
11679 case FLASH_5761VENDOR_ST_M_M45PE16:
11680 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
11681 break;
11682 case FLASH_5761VENDOR_ATMEL_ADB081D:
11683 case FLASH_5761VENDOR_ATMEL_MDB081D:
11684 case FLASH_5761VENDOR_ST_A_M45PE80:
11685 case FLASH_5761VENDOR_ST_M_M45PE80:
11686 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
11687 break;
11688 case FLASH_5761VENDOR_ATMEL_ADB041D:
11689 case FLASH_5761VENDOR_ATMEL_MDB041D:
11690 case FLASH_5761VENDOR_ST_A_M45PE40:
11691 case FLASH_5761VENDOR_ST_M_M45PE40:
11692 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11693 break;
11694 case FLASH_5761VENDOR_ATMEL_ADB021D:
11695 case FLASH_5761VENDOR_ATMEL_MDB021D:
11696 case FLASH_5761VENDOR_ST_A_M45PE20:
11697 case FLASH_5761VENDOR_ST_M_M45PE20:
11698 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11699 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070011700 }
11701 }
11702}
11703
Michael Chanb5d37722006-09-27 16:06:21 -070011704static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
11705{
11706 tp->nvram_jedecnum = JEDEC_ATMEL;
11707 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11708 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11709}
11710
Matt Carlson321d32a2008-11-21 17:22:19 -080011711static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
11712{
11713 u32 nvcfg1;
11714
11715 nvcfg1 = tr32(NVRAM_CFG1);
11716
11717 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11718 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11719 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11720 tp->nvram_jedecnum = JEDEC_ATMEL;
11721 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11722 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11723
11724 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11725 tw32(NVRAM_CFG1, nvcfg1);
11726 return;
11727 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11728 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11729 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11730 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11731 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11732 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11733 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11734 tp->nvram_jedecnum = JEDEC_ATMEL;
11735 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11736 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11737
11738 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11739 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11740 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11741 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11742 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11743 break;
11744 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11745 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11746 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11747 break;
11748 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11749 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11750 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11751 break;
11752 }
11753 break;
11754 case FLASH_5752VENDOR_ST_M45PE10:
11755 case FLASH_5752VENDOR_ST_M45PE20:
11756 case FLASH_5752VENDOR_ST_M45PE40:
11757 tp->nvram_jedecnum = JEDEC_ST;
11758 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11759 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11760
11761 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11762 case FLASH_5752VENDOR_ST_M45PE10:
11763 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11764 break;
11765 case FLASH_5752VENDOR_ST_M45PE20:
11766 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11767 break;
11768 case FLASH_5752VENDOR_ST_M45PE40:
11769 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11770 break;
11771 }
11772 break;
11773 default:
Matt Carlsondf259d82009-04-20 06:57:14 +000011774 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
Matt Carlson321d32a2008-11-21 17:22:19 -080011775 return;
11776 }
11777
Matt Carlsona1b950d2009-09-01 13:20:17 +000011778 tg3_nvram_get_pagesize(tp, nvcfg1);
11779 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Matt Carlson321d32a2008-11-21 17:22:19 -080011780 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
Matt Carlsona1b950d2009-09-01 13:20:17 +000011781}
11782
11783
11784static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
11785{
11786 u32 nvcfg1;
11787
11788 nvcfg1 = tr32(NVRAM_CFG1);
11789
11790 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11791 case FLASH_5717VENDOR_ATMEL_EEPROM:
11792 case FLASH_5717VENDOR_MICRO_EEPROM:
11793 tp->nvram_jedecnum = JEDEC_ATMEL;
11794 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11795 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11796
11797 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11798 tw32(NVRAM_CFG1, nvcfg1);
11799 return;
11800 case FLASH_5717VENDOR_ATMEL_MDB011D:
11801 case FLASH_5717VENDOR_ATMEL_ADB011B:
11802 case FLASH_5717VENDOR_ATMEL_ADB011D:
11803 case FLASH_5717VENDOR_ATMEL_MDB021D:
11804 case FLASH_5717VENDOR_ATMEL_ADB021B:
11805 case FLASH_5717VENDOR_ATMEL_ADB021D:
11806 case FLASH_5717VENDOR_ATMEL_45USPT:
11807 tp->nvram_jedecnum = JEDEC_ATMEL;
11808 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11809 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11810
11811 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11812 case FLASH_5717VENDOR_ATMEL_MDB021D:
11813 case FLASH_5717VENDOR_ATMEL_ADB021B:
11814 case FLASH_5717VENDOR_ATMEL_ADB021D:
11815 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11816 break;
11817 default:
11818 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11819 break;
11820 }
Matt Carlson321d32a2008-11-21 17:22:19 -080011821 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000011822 case FLASH_5717VENDOR_ST_M_M25PE10:
11823 case FLASH_5717VENDOR_ST_A_M25PE10:
11824 case FLASH_5717VENDOR_ST_M_M45PE10:
11825 case FLASH_5717VENDOR_ST_A_M45PE10:
11826 case FLASH_5717VENDOR_ST_M_M25PE20:
11827 case FLASH_5717VENDOR_ST_A_M25PE20:
11828 case FLASH_5717VENDOR_ST_M_M45PE20:
11829 case FLASH_5717VENDOR_ST_A_M45PE20:
11830 case FLASH_5717VENDOR_ST_25USPT:
11831 case FLASH_5717VENDOR_ST_45USPT:
11832 tp->nvram_jedecnum = JEDEC_ST;
11833 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11834 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11835
11836 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11837 case FLASH_5717VENDOR_ST_M_M25PE20:
11838 case FLASH_5717VENDOR_ST_A_M25PE20:
11839 case FLASH_5717VENDOR_ST_M_M45PE20:
11840 case FLASH_5717VENDOR_ST_A_M45PE20:
11841 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11842 break;
11843 default:
11844 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11845 break;
11846 }
Matt Carlson321d32a2008-11-21 17:22:19 -080011847 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000011848 default:
11849 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
11850 return;
Matt Carlson321d32a2008-11-21 17:22:19 -080011851 }
Matt Carlsona1b950d2009-09-01 13:20:17 +000011852
11853 tg3_nvram_get_pagesize(tp, nvcfg1);
11854 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
11855 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
Matt Carlson321d32a2008-11-21 17:22:19 -080011856}
11857
Linus Torvalds1da177e2005-04-16 15:20:36 -070011858/* Chips other than 5700/5701 use the NVRAM for fetching info. */
11859static void __devinit tg3_nvram_init(struct tg3 *tp)
11860{
Linus Torvalds1da177e2005-04-16 15:20:36 -070011861 tw32_f(GRC_EEPROM_ADDR,
11862 (EEPROM_ADDR_FSM_RESET |
11863 (EEPROM_DEFAULT_CLOCK_PERIOD <<
11864 EEPROM_ADDR_CLKPERD_SHIFT)));
11865
Michael Chan9d57f012006-12-07 00:23:25 -080011866 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011867
11868 /* Enable seeprom accesses. */
11869 tw32_f(GRC_LOCAL_CTRL,
11870 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
11871 udelay(100);
11872
11873 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
11874 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
11875 tp->tg3_flags |= TG3_FLAG_NVRAM;
11876
Michael Chanec41c7d2006-01-17 02:40:55 -080011877 if (tg3_nvram_lock(tp)) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000011878 netdev_warn(tp->dev,
11879 "Cannot get nvram lock, %s failed\n",
Joe Perches05dbe002010-02-17 19:44:19 +000011880 __func__);
Michael Chanec41c7d2006-01-17 02:40:55 -080011881 return;
11882 }
Michael Chane6af3012005-04-21 17:12:05 -070011883 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011884
Matt Carlson989a9d22007-05-05 11:51:05 -070011885 tp->nvram_size = 0;
11886
Michael Chan361b4ac2005-04-21 17:11:21 -070011887 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
11888 tg3_get_5752_nvram_info(tp);
Michael Chand3c7b882006-03-23 01:28:25 -080011889 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
11890 tg3_get_5755_nvram_info(tp);
Matt Carlsond30cdd22007-10-07 23:28:35 -070011891 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson57e69832008-05-25 23:48:31 -070011892 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
11893 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
Michael Chan1b277772006-03-20 22:27:48 -080011894 tg3_get_5787_nvram_info(tp);
Matt Carlson6b91fa02007-10-10 18:01:09 -070011895 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
11896 tg3_get_5761_nvram_info(tp);
Michael Chanb5d37722006-09-27 16:06:21 -070011897 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11898 tg3_get_5906_nvram_info(tp);
Matt Carlsonb703df62009-12-03 08:36:21 +000011899 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
11900 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson321d32a2008-11-21 17:22:19 -080011901 tg3_get_57780_nvram_info(tp);
Matt Carlsona50d0792010-06-05 17:24:37 +000011902 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
11903 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlsona1b950d2009-09-01 13:20:17 +000011904 tg3_get_5717_nvram_info(tp);
Michael Chan361b4ac2005-04-21 17:11:21 -070011905 else
11906 tg3_get_nvram_info(tp);
11907
Matt Carlson989a9d22007-05-05 11:51:05 -070011908 if (tp->nvram_size == 0)
11909 tg3_get_nvram_size(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011910
Michael Chane6af3012005-04-21 17:12:05 -070011911 tg3_disable_nvram_access(tp);
Michael Chan381291b2005-12-13 21:08:21 -080011912 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011913
11914 } else {
11915 tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
11916
11917 tg3_get_eeprom_size(tp);
11918 }
11919}
11920
Linus Torvalds1da177e2005-04-16 15:20:36 -070011921static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
11922 u32 offset, u32 len, u8 *buf)
11923{
11924 int i, j, rc = 0;
11925 u32 val;
11926
11927 for (i = 0; i < len; i += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080011928 u32 addr;
Matt Carlsona9dc5292009-02-25 14:25:30 +000011929 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011930
11931 addr = offset + i;
11932
11933 memcpy(&data, buf + i, 4);
11934
Matt Carlson62cedd12009-04-20 14:52:29 -070011935 /*
11936 * The SEEPROM interface expects the data to always be opposite
11937 * the native endian format. We accomplish this by reversing
11938 * all the operations that would have been performed on the
11939 * data from a call to tg3_nvram_read_be32().
11940 */
11941 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
Linus Torvalds1da177e2005-04-16 15:20:36 -070011942
11943 val = tr32(GRC_EEPROM_ADDR);
11944 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
11945
11946 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
11947 EEPROM_ADDR_READ);
11948 tw32(GRC_EEPROM_ADDR, val |
11949 (0 << EEPROM_ADDR_DEVID_SHIFT) |
11950 (addr & EEPROM_ADDR_ADDR_MASK) |
11951 EEPROM_ADDR_START |
11952 EEPROM_ADDR_WRITE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011953
Michael Chan9d57f012006-12-07 00:23:25 -080011954 for (j = 0; j < 1000; j++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011955 val = tr32(GRC_EEPROM_ADDR);
11956
11957 if (val & EEPROM_ADDR_COMPLETE)
11958 break;
Michael Chan9d57f012006-12-07 00:23:25 -080011959 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011960 }
11961 if (!(val & EEPROM_ADDR_COMPLETE)) {
11962 rc = -EBUSY;
11963 break;
11964 }
11965 }
11966
11967 return rc;
11968}
11969
11970/* offset and length are dword aligned */
11971static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
11972 u8 *buf)
11973{
11974 int ret = 0;
11975 u32 pagesize = tp->nvram_pagesize;
11976 u32 pagemask = pagesize - 1;
11977 u32 nvram_cmd;
11978 u8 *tmp;
11979
11980 tmp = kmalloc(pagesize, GFP_KERNEL);
11981 if (tmp == NULL)
11982 return -ENOMEM;
11983
11984 while (len) {
11985 int j;
Michael Chane6af3012005-04-21 17:12:05 -070011986 u32 phy_addr, page_off, size;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011987
11988 phy_addr = offset & ~pagemask;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011989
Linus Torvalds1da177e2005-04-16 15:20:36 -070011990 for (j = 0; j < pagesize; j += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000011991 ret = tg3_nvram_read_be32(tp, phy_addr + j,
11992 (__be32 *) (tmp + j));
11993 if (ret)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011994 break;
11995 }
11996 if (ret)
11997 break;
11998
Matt Carlsonc6cdf432010-04-05 10:19:26 +000011999 page_off = offset & pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012000 size = pagesize;
12001 if (len < size)
12002 size = len;
12003
12004 len -= size;
12005
12006 memcpy(tmp + page_off, buf, size);
12007
12008 offset = offset + (pagesize - page_off);
12009
Michael Chane6af3012005-04-21 17:12:05 -070012010 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012011
12012 /*
12013 * Before we can erase the flash page, we need
12014 * to issue a special "write enable" command.
12015 */
12016 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12017
12018 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12019 break;
12020
12021 /* Erase the target page */
12022 tw32(NVRAM_ADDR, phy_addr);
12023
12024 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12025 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12026
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012027 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012028 break;
12029
12030 /* Issue another write enable to start the write. */
12031 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12032
12033 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12034 break;
12035
12036 for (j = 0; j < pagesize; j += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012037 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012038
Al Virob9fc7dc2007-12-17 22:59:57 -080012039 data = *((__be32 *) (tmp + j));
Matt Carlsona9dc5292009-02-25 14:25:30 +000012040
Al Virob9fc7dc2007-12-17 22:59:57 -080012041 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012042
12043 tw32(NVRAM_ADDR, phy_addr + j);
12044
12045 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12046 NVRAM_CMD_WR;
12047
12048 if (j == 0)
12049 nvram_cmd |= NVRAM_CMD_FIRST;
12050 else if (j == (pagesize - 4))
12051 nvram_cmd |= NVRAM_CMD_LAST;
12052
12053 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12054 break;
12055 }
12056 if (ret)
12057 break;
12058 }
12059
12060 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12061 tg3_nvram_exec_cmd(tp, nvram_cmd);
12062
12063 kfree(tmp);
12064
12065 return ret;
12066}
12067
12068/* offset and length are dword aligned */
12069static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12070 u8 *buf)
12071{
12072 int i, ret = 0;
12073
12074 for (i = 0; i < len; i += 4, offset += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012075 u32 page_off, phy_addr, nvram_cmd;
12076 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012077
12078 memcpy(&data, buf + i, 4);
Al Virob9fc7dc2007-12-17 22:59:57 -080012079 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012080
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012081 page_off = offset % tp->nvram_pagesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012082
Michael Chan18201802006-03-20 22:29:15 -080012083 phy_addr = tg3_nvram_phys_addr(tp, offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012084
12085 tw32(NVRAM_ADDR, phy_addr);
12086
12087 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12088
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012089 if (page_off == 0 || i == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012090 nvram_cmd |= NVRAM_CMD_FIRST;
Michael Chanf6d9a252006-04-29 19:00:24 -070012091 if (page_off == (tp->nvram_pagesize - 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012092 nvram_cmd |= NVRAM_CMD_LAST;
12093
12094 if (i == (len - 4))
12095 nvram_cmd |= NVRAM_CMD_LAST;
12096
Matt Carlson321d32a2008-11-21 17:22:19 -080012097 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
12098 !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
Michael Chan4c987482005-09-05 17:52:38 -070012099 (tp->nvram_jedecnum == JEDEC_ST) &&
12100 (nvram_cmd & NVRAM_CMD_FIRST)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012101
12102 if ((ret = tg3_nvram_exec_cmd(tp,
12103 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12104 NVRAM_CMD_DONE)))
12105
12106 break;
12107 }
12108 if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
12109 /* We always do complete word writes to eeprom. */
12110 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12111 }
12112
12113 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12114 break;
12115 }
12116 return ret;
12117}
12118
12119/* offset and length are dword aligned */
12120static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12121{
12122 int ret;
12123
Linus Torvalds1da177e2005-04-16 15:20:36 -070012124 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
Michael Chan314fba32005-04-21 17:07:04 -070012125 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12126 ~GRC_LCLCTRL_GPIO_OUTPUT1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012127 udelay(40);
12128 }
12129
12130 if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
12131 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
Matt Carlson859a588792010-04-05 10:19:28 +000012132 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012133 u32 grc_mode;
12134
Michael Chanec41c7d2006-01-17 02:40:55 -080012135 ret = tg3_nvram_lock(tp);
12136 if (ret)
12137 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012138
Michael Chane6af3012005-04-21 17:12:05 -070012139 tg3_enable_nvram_access(tp);
12140 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
Matt Carlsonf66a29b2009-11-13 13:03:36 +000012141 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012142 tw32(NVRAM_WRITE1, 0x406);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012143
12144 grc_mode = tr32(GRC_MODE);
12145 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12146
12147 if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
12148 !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
12149
12150 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12151 buf);
Matt Carlson859a588792010-04-05 10:19:28 +000012152 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012153 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12154 buf);
12155 }
12156
12157 grc_mode = tr32(GRC_MODE);
12158 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12159
Michael Chane6af3012005-04-21 17:12:05 -070012160 tg3_disable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012161 tg3_nvram_unlock(tp);
12162 }
12163
12164 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
Michael Chan314fba32005-04-21 17:07:04 -070012165 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012166 udelay(40);
12167 }
12168
12169 return ret;
12170}
12171
12172struct subsys_tbl_ent {
12173 u16 subsys_vendor, subsys_devid;
12174 u32 phy_id;
12175};
12176
Matt Carlson24daf2b2010-02-17 15:17:02 +000012177static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012178 /* Broadcom boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012179 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012180 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012181 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012182 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012183 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012184 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012185 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12186 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12187 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012188 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012189 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012190 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012191 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12192 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12193 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012194 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012195 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012196 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012197 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012198 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012199 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012200 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012201
12202 /* 3com boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012203 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012204 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012205 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012206 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012207 { TG3PCI_SUBVENDOR_ID_3COM,
12208 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12209 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012210 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012211 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012212 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012213
12214 /* DELL boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012215 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012216 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012217 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012218 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012219 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012220 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012221 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012222 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012223
12224 /* Compaq boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012225 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012226 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012227 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012228 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012229 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12230 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12231 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012232 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012233 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012234 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012235
12236 /* IBM boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012237 { TG3PCI_SUBVENDOR_ID_IBM,
12238 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012239};
12240
Matt Carlson24daf2b2010-02-17 15:17:02 +000012241static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012242{
12243 int i;
12244
12245 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12246 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12247 tp->pdev->subsystem_vendor) &&
12248 (subsys_id_to_phy_id[i].subsys_devid ==
12249 tp->pdev->subsystem_device))
12250 return &subsys_id_to_phy_id[i];
12251 }
12252 return NULL;
12253}
12254
Michael Chan7d0c41e2005-04-21 17:06:20 -070012255static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012256{
Linus Torvalds1da177e2005-04-16 15:20:36 -070012257 u32 val;
Michael Chancaf636c72006-03-22 01:05:31 -080012258 u16 pmcsr;
12259
12260 /* On some early chips the SRAM cannot be accessed in D3hot state,
12261 * so need make sure we're in D0.
12262 */
12263 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
12264 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
12265 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
12266 msleep(1);
Michael Chan7d0c41e2005-04-21 17:06:20 -070012267
12268 /* Make sure register accesses (indirect or otherwise)
12269 * will function correctly.
12270 */
12271 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12272 tp->misc_host_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012273
David S. Millerf49639e2006-06-09 11:58:36 -070012274 /* The memory arbiter has to be enabled in order for SRAM accesses
12275 * to succeed. Normally on powerup the tg3 chip firmware will make
12276 * sure it is enabled, but other entities such as system netboot
12277 * code might disable it.
12278 */
12279 val = tr32(MEMARB_MODE);
12280 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
12281
Matt Carlson79eb6902010-02-17 15:17:03 +000012282 tp->phy_id = TG3_PHY_ID_INVALID;
Michael Chan7d0c41e2005-04-21 17:06:20 -070012283 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12284
Gary Zambranoa85feb82007-05-05 11:52:19 -070012285 /* Assume an onboard device and WOL capable by default. */
12286 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
David S. Miller72b845e2006-03-14 14:11:48 -080012287
Michael Chanb5d37722006-09-27 16:06:21 -070012288 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan9d26e212006-12-07 00:21:14 -080012289 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
Michael Chanb5d37722006-09-27 16:06:21 -070012290 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
Michael Chan9d26e212006-12-07 00:21:14 -080012291 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12292 }
Matt Carlson0527ba32007-10-10 18:03:30 -070012293 val = tr32(VCPU_CFGSHDW);
12294 if (val & VCPU_CFGSHDW_ASPM_DBNC)
Matt Carlson8ed5d972007-05-07 00:25:49 -070012295 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
Matt Carlson0527ba32007-10-10 18:03:30 -070012296 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
Matt Carlson20232762008-12-21 20:18:56 -080012297 (val & VCPU_CFGSHDW_WOL_MAGPKT))
Matt Carlson0527ba32007-10-10 18:03:30 -070012298 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
Matt Carlson05ac4cb2008-11-03 16:53:46 -080012299 goto done;
Michael Chanb5d37722006-09-27 16:06:21 -070012300 }
12301
Linus Torvalds1da177e2005-04-16 15:20:36 -070012302 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12303 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12304 u32 nic_cfg, led_cfg;
Matt Carlsona9daf362008-05-25 23:49:44 -070012305 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
Michael Chan7d0c41e2005-04-21 17:06:20 -070012306 int eeprom_phy_serdes = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012307
12308 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12309 tp->nic_sram_data_cfg = nic_cfg;
12310
12311 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12312 ver >>= NIC_SRAM_DATA_VER_SHIFT;
12313 if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
12314 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
12315 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
12316 (ver > 0) && (ver < 0x100))
12317 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12318
Matt Carlsona9daf362008-05-25 23:49:44 -070012319 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12320 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12321
Linus Torvalds1da177e2005-04-16 15:20:36 -070012322 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12323 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12324 eeprom_phy_serdes = 1;
12325
12326 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12327 if (nic_phy_id != 0) {
12328 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12329 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12330
12331 eeprom_phy_id = (id1 >> 16) << 10;
12332 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12333 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12334 } else
12335 eeprom_phy_id = 0;
12336
Michael Chan7d0c41e2005-04-21 17:06:20 -070012337 tp->phy_id = eeprom_phy_id;
Michael Chan747e8f82005-07-25 12:33:22 -070012338 if (eeprom_phy_serdes) {
Matt Carlsona50d0792010-06-05 17:24:37 +000012339 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012340 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Matt Carlsona50d0792010-06-05 17:24:37 +000012341 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012342 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
Michael Chan747e8f82005-07-25 12:33:22 -070012343 }
Michael Chan7d0c41e2005-04-21 17:06:20 -070012344
John W. Linvillecbf46852005-04-21 17:01:29 -070012345 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012346 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12347 SHASTA_EXT_LED_MODE_MASK);
John W. Linvillecbf46852005-04-21 17:01:29 -070012348 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070012349 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12350
12351 switch (led_cfg) {
12352 default:
12353 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12354 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12355 break;
12356
12357 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12358 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12359 break;
12360
12361 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12362 tp->led_ctrl = LED_CTRL_MODE_MAC;
Michael Chan9ba27792005-06-06 15:16:20 -070012363
12364 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12365 * read on some older 5700/5701 bootcode.
12366 */
12367 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12368 ASIC_REV_5700 ||
12369 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12370 ASIC_REV_5701)
12371 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12372
Linus Torvalds1da177e2005-04-16 15:20:36 -070012373 break;
12374
12375 case SHASTA_EXT_LED_SHARED:
12376 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12377 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12378 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12379 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12380 LED_CTRL_MODE_PHY_2);
12381 break;
12382
12383 case SHASTA_EXT_LED_MAC:
12384 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12385 break;
12386
12387 case SHASTA_EXT_LED_COMBO:
12388 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12389 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12390 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12391 LED_CTRL_MODE_PHY_2);
12392 break;
12393
Stephen Hemminger855e1112008-04-16 16:37:28 -070012394 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012395
12396 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12397 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12398 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12399 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12400
Matt Carlsonb2a5c192008-04-03 21:44:44 -070012401 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12402 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
Matt Carlson5f608912007-11-12 21:17:07 -080012403
Michael Chan9d26e212006-12-07 00:21:14 -080012404 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012405 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
Michael Chan9d26e212006-12-07 00:21:14 -080012406 if ((tp->pdev->subsystem_vendor ==
12407 PCI_VENDOR_ID_ARIMA) &&
12408 (tp->pdev->subsystem_device == 0x205a ||
12409 tp->pdev->subsystem_device == 0x2063))
12410 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
12411 } else {
David S. Millerf49639e2006-06-09 11:58:36 -070012412 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
Michael Chan9d26e212006-12-07 00:21:14 -080012413 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12414 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012415
12416 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
12417 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
John W. Linvillecbf46852005-04-21 17:01:29 -070012418 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012419 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
12420 }
Matt Carlsonb2b98d42008-11-03 16:52:32 -080012421
12422 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
12423 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
Matt Carlson0d3031d2007-10-10 18:02:43 -070012424 tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
Matt Carlsonb2b98d42008-11-03 16:52:32 -080012425
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012426 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
Gary Zambranoa85feb82007-05-05 11:52:19 -070012427 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
12428 tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012429
Rafael J. Wysocki12dac072008-07-30 16:37:33 -070012430 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
Matt Carlson05ac4cb2008-11-03 16:53:46 -080012431 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
Matt Carlson0527ba32007-10-10 18:03:30 -070012432 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12433
Linus Torvalds1da177e2005-04-16 15:20:36 -070012434 if (cfg2 & (1 << 17))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012435 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012436
12437 /* serdes signal pre-emphasis in register 0x590 set by */
12438 /* bootcode if bit 18 is set */
12439 if (cfg2 & (1 << 18))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012440 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
Matt Carlson8ed5d972007-05-07 00:25:49 -070012441
Matt Carlson2e1e3292010-11-24 08:31:53 +000012442 if (((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) ||
12443 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12444 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX))) &&
Matt Carlson6833c042008-11-21 17:18:59 -080012445 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012446 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
Matt Carlson6833c042008-11-21 17:18:59 -080012447
Matt Carlson8c69b1e2010-08-02 11:26:00 +000012448 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
12449 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
12450 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
Matt Carlson8ed5d972007-05-07 00:25:49 -070012451 u32 cfg3;
12452
12453 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12454 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
12455 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
12456 }
Matt Carlsona9daf362008-05-25 23:49:44 -070012457
Matt Carlson14417062010-02-17 15:16:59 +000012458 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
12459 tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
Matt Carlsona9daf362008-05-25 23:49:44 -070012460 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
12461 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
12462 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
12463 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012464 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080012465done:
Rafael J. Wysocki43067ed2011-02-10 06:53:09 +000012466 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
12467 device_set_wakeup_enable(&tp->pdev->dev,
Matt Carlson05ac4cb2008-11-03 16:53:46 -080012468 tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
Rafael J. Wysocki43067ed2011-02-10 06:53:09 +000012469 else
12470 device_set_wakeup_capable(&tp->pdev->dev, false);
Michael Chan7d0c41e2005-04-21 17:06:20 -070012471}
12472
Matt Carlsonb2a5c192008-04-03 21:44:44 -070012473static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
12474{
12475 int i;
12476 u32 val;
12477
12478 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
12479 tw32(OTP_CTRL, cmd);
12480
12481 /* Wait for up to 1 ms for command to execute. */
12482 for (i = 0; i < 100; i++) {
12483 val = tr32(OTP_STATUS);
12484 if (val & OTP_STATUS_CMD_DONE)
12485 break;
12486 udelay(10);
12487 }
12488
12489 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
12490}
12491
12492/* Read the gphy configuration from the OTP region of the chip. The gphy
12493 * configuration is a 32-bit value that straddles the alignment boundary.
12494 * We do two 32-bit reads and then shift and merge the results.
12495 */
12496static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
12497{
12498 u32 bhalf_otp, thalf_otp;
12499
12500 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
12501
12502 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
12503 return 0;
12504
12505 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
12506
12507 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12508 return 0;
12509
12510 thalf_otp = tr32(OTP_READ_DATA);
12511
12512 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
12513
12514 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12515 return 0;
12516
12517 bhalf_otp = tr32(OTP_READ_DATA);
12518
12519 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
12520}
12521
Michael Chan7d0c41e2005-04-21 17:06:20 -070012522static int __devinit tg3_phy_probe(struct tg3 *tp)
12523{
12524 u32 hw_phy_id_1, hw_phy_id_2;
12525 u32 hw_phy_id, hw_phy_id_masked;
12526 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012527
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012528 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
12529 return tg3_phy_init(tp);
12530
Linus Torvalds1da177e2005-04-16 15:20:36 -070012531 /* Reading the PHY ID register can conflict with ASF
Nick Andrew877d0312009-01-26 11:06:57 +010012532 * firmware access to the PHY hardware.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012533 */
12534 err = 0;
Matt Carlson0d3031d2007-10-10 18:02:43 -070012535 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
12536 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
Matt Carlson79eb6902010-02-17 15:17:03 +000012537 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012538 } else {
12539 /* Now read the physical PHY_ID from the chip and verify
12540 * that it is sane. If it doesn't look good, we fall back
12541 * to either the hard-coded table based PHY_ID and failing
12542 * that the value found in the eeprom area.
12543 */
12544 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
12545 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
12546
12547 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
12548 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
12549 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
12550
Matt Carlson79eb6902010-02-17 15:17:03 +000012551 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012552 }
12553
Matt Carlson79eb6902010-02-17 15:17:03 +000012554 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012555 tp->phy_id = hw_phy_id;
Matt Carlson79eb6902010-02-17 15:17:03 +000012556 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012557 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Michael Chanda6b2d02005-08-19 12:54:29 -070012558 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012559 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012560 } else {
Matt Carlson79eb6902010-02-17 15:17:03 +000012561 if (tp->phy_id != TG3_PHY_ID_INVALID) {
Michael Chan7d0c41e2005-04-21 17:06:20 -070012562 /* Do nothing, phy ID already set up in
12563 * tg3_get_eeprom_hw_cfg().
12564 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070012565 } else {
12566 struct subsys_tbl_ent *p;
12567
12568 /* No eeprom signature? Try the hardcoded
12569 * subsys device table.
12570 */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012571 p = tg3_lookup_by_subsys(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012572 if (!p)
12573 return -ENODEV;
12574
12575 tp->phy_id = p->phy_id;
12576 if (!tp->phy_id ||
Matt Carlson79eb6902010-02-17 15:17:03 +000012577 tp->phy_id == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012578 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012579 }
12580 }
12581
Matt Carlsona6b68da2010-12-06 08:28:52 +000012582 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
12583 ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
12584 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
12585 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12586 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
Matt Carlson52b02d02010-10-14 10:37:41 +000012587 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
12588
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012589 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
Matt Carlson0d3031d2007-10-10 18:02:43 -070012590 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070012591 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
Michael Chan3600d912006-12-07 00:21:48 -080012592 u32 bmsr, adv_reg, tg3_ctrl, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012593
12594 tg3_readphy(tp, MII_BMSR, &bmsr);
12595 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
12596 (bmsr & BMSR_LSTATUS))
12597 goto skip_phy_reset;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012598
Linus Torvalds1da177e2005-04-16 15:20:36 -070012599 err = tg3_phy_reset(tp);
12600 if (err)
12601 return err;
12602
12603 adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
12604 ADVERTISE_100HALF | ADVERTISE_100FULL |
12605 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
12606 tg3_ctrl = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012607 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012608 tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
12609 MII_TG3_CTRL_ADV_1000_FULL);
12610 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
12611 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
12612 tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
12613 MII_TG3_CTRL_ENABLE_AS_MASTER);
12614 }
12615
Michael Chan3600d912006-12-07 00:21:48 -080012616 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
12617 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
12618 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
12619 if (!tg3_copper_is_advertising_all(tp, mask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012620 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12621
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012622 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012623 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12624
12625 tg3_writephy(tp, MII_BMCR,
12626 BMCR_ANENABLE | BMCR_ANRESTART);
12627 }
12628 tg3_phy_set_wirespeed(tp);
12629
12630 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012631 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012632 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12633 }
12634
12635skip_phy_reset:
Matt Carlson79eb6902010-02-17 15:17:03 +000012636 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012637 err = tg3_init_5401phy_dsp(tp);
12638 if (err)
12639 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012640
Linus Torvalds1da177e2005-04-16 15:20:36 -070012641 err = tg3_init_5401phy_dsp(tp);
12642 }
12643
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012644 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012645 tp->link_config.advertising =
12646 (ADVERTISED_1000baseT_Half |
12647 ADVERTISED_1000baseT_Full |
12648 ADVERTISED_Autoneg |
12649 ADVERTISED_FIBRE);
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012650 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012651 tp->link_config.advertising &=
12652 ~(ADVERTISED_1000baseT_Half |
12653 ADVERTISED_1000baseT_Full);
12654
12655 return err;
12656}
12657
Matt Carlson184b8902010-04-05 10:19:25 +000012658static void __devinit tg3_read_vpd(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012659{
Matt Carlsona4a8bb12010-09-15 09:00:00 +000012660 u8 *vpd_data;
Matt Carlson4181b2c2010-02-26 14:04:45 +000012661 unsigned int block_end, rosize, len;
Matt Carlson184b8902010-04-05 10:19:25 +000012662 int j, i = 0;
Michael Chan1b277772006-03-20 22:27:48 -080012663 u32 magic;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012664
Matt Carlsondf259d82009-04-20 06:57:14 +000012665 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
12666 tg3_nvram_read(tp, 0x0, &magic))
Matt Carlsona4a8bb12010-09-15 09:00:00 +000012667 goto out_no_vpd;
12668
12669 vpd_data = kmalloc(TG3_NVM_VPD_LEN, GFP_KERNEL);
12670 if (!vpd_data)
12671 goto out_no_vpd;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012672
Michael Chan18201802006-03-20 22:29:15 -080012673 if (magic == TG3_EEPROM_MAGIC) {
Matt Carlson141518c2009-12-03 08:36:22 +000012674 for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
Michael Chan1b277772006-03-20 22:27:48 -080012675 u32 tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012676
Matt Carlson6d348f22009-02-25 14:25:52 +000012677 /* The data is in little-endian format in NVRAM.
12678 * Use the big-endian read routines to preserve
12679 * the byte order as it exists in NVRAM.
12680 */
Matt Carlson141518c2009-12-03 08:36:22 +000012681 if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
Michael Chan1b277772006-03-20 22:27:48 -080012682 goto out_not_found;
12683
Matt Carlson6d348f22009-02-25 14:25:52 +000012684 memcpy(&vpd_data[i], &tmp, sizeof(tmp));
Michael Chan1b277772006-03-20 22:27:48 -080012685 }
12686 } else {
Matt Carlson94c982b2009-12-03 08:36:23 +000012687 ssize_t cnt;
Matt Carlson4181b2c2010-02-26 14:04:45 +000012688 unsigned int pos = 0;
Michael Chan1b277772006-03-20 22:27:48 -080012689
Matt Carlson94c982b2009-12-03 08:36:23 +000012690 for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
12691 cnt = pci_read_vpd(tp->pdev, pos,
12692 TG3_NVM_VPD_LEN - pos,
12693 &vpd_data[pos]);
David Sterba824f5f32010-12-29 03:40:31 +000012694 if (cnt == -ETIMEDOUT || cnt == -EINTR)
Matt Carlson94c982b2009-12-03 08:36:23 +000012695 cnt = 0;
12696 else if (cnt < 0)
David S. Millerf49639e2006-06-09 11:58:36 -070012697 goto out_not_found;
Michael Chan1b277772006-03-20 22:27:48 -080012698 }
Matt Carlson94c982b2009-12-03 08:36:23 +000012699 if (pos != TG3_NVM_VPD_LEN)
12700 goto out_not_found;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012701 }
12702
Matt Carlson4181b2c2010-02-26 14:04:45 +000012703 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
12704 PCI_VPD_LRDT_RO_DATA);
12705 if (i < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012706 goto out_not_found;
Matt Carlson4181b2c2010-02-26 14:04:45 +000012707
12708 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
12709 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
12710 i += PCI_VPD_LRDT_TAG_SIZE;
12711
12712 if (block_end > TG3_NVM_VPD_LEN)
12713 goto out_not_found;
12714
Matt Carlson184b8902010-04-05 10:19:25 +000012715 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12716 PCI_VPD_RO_KEYWORD_MFR_ID);
12717 if (j > 0) {
12718 len = pci_vpd_info_field_size(&vpd_data[j]);
12719
12720 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12721 if (j + len > block_end || len != 4 ||
12722 memcmp(&vpd_data[j], "1028", 4))
12723 goto partno;
12724
12725 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12726 PCI_VPD_RO_KEYWORD_VENDOR0);
12727 if (j < 0)
12728 goto partno;
12729
12730 len = pci_vpd_info_field_size(&vpd_data[j]);
12731
12732 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12733 if (j + len > block_end)
12734 goto partno;
12735
12736 memcpy(tp->fw_ver, &vpd_data[j], len);
12737 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
12738 }
12739
12740partno:
Matt Carlson4181b2c2010-02-26 14:04:45 +000012741 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12742 PCI_VPD_RO_KEYWORD_PARTNO);
12743 if (i < 0)
12744 goto out_not_found;
12745
12746 len = pci_vpd_info_field_size(&vpd_data[i]);
12747
12748 i += PCI_VPD_INFO_FLD_HDR_SIZE;
12749 if (len > TG3_BPN_SIZE ||
12750 (len + i) > TG3_NVM_VPD_LEN)
12751 goto out_not_found;
12752
12753 memcpy(tp->board_part_number, &vpd_data[i], len);
12754
Linus Torvalds1da177e2005-04-16 15:20:36 -070012755out_not_found:
Matt Carlsona4a8bb12010-09-15 09:00:00 +000012756 kfree(vpd_data);
Matt Carlson37a949c2010-09-30 10:34:33 +000012757 if (tp->board_part_number[0])
Matt Carlsona4a8bb12010-09-15 09:00:00 +000012758 return;
12759
12760out_no_vpd:
Matt Carlson37a949c2010-09-30 10:34:33 +000012761 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
12762 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
12763 strcpy(tp->board_part_number, "BCM5717");
12764 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
12765 strcpy(tp->board_part_number, "BCM5718");
12766 else
12767 goto nomatch;
12768 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
12769 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
12770 strcpy(tp->board_part_number, "BCM57780");
12771 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
12772 strcpy(tp->board_part_number, "BCM57760");
12773 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
12774 strcpy(tp->board_part_number, "BCM57790");
12775 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
12776 strcpy(tp->board_part_number, "BCM57788");
12777 else
12778 goto nomatch;
12779 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
12780 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
12781 strcpy(tp->board_part_number, "BCM57761");
12782 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
12783 strcpy(tp->board_part_number, "BCM57765");
12784 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
12785 strcpy(tp->board_part_number, "BCM57781");
12786 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
12787 strcpy(tp->board_part_number, "BCM57785");
12788 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
12789 strcpy(tp->board_part_number, "BCM57791");
12790 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
12791 strcpy(tp->board_part_number, "BCM57795");
12792 else
12793 goto nomatch;
12794 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chanb5d37722006-09-27 16:06:21 -070012795 strcpy(tp->board_part_number, "BCM95906");
Matt Carlson37a949c2010-09-30 10:34:33 +000012796 } else {
12797nomatch:
Michael Chanb5d37722006-09-27 16:06:21 -070012798 strcpy(tp->board_part_number, "none");
Matt Carlson37a949c2010-09-30 10:34:33 +000012799 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012800}
12801
Matt Carlson9c8a6202007-10-21 16:16:08 -070012802static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
12803{
12804 u32 val;
12805
Matt Carlsone4f34112009-02-25 14:25:00 +000012806 if (tg3_nvram_read(tp, offset, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070012807 (val & 0xfc000000) != 0x0c000000 ||
Matt Carlsone4f34112009-02-25 14:25:00 +000012808 tg3_nvram_read(tp, offset + 4, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070012809 val != 0)
12810 return 0;
12811
12812 return 1;
12813}
12814
Matt Carlsonacd9c112009-02-25 14:26:33 +000012815static void __devinit tg3_read_bc_ver(struct tg3 *tp)
12816{
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012817 u32 val, offset, start, ver_offset;
Matt Carlson75f99362010-04-05 10:19:24 +000012818 int i, dst_off;
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012819 bool newver = false;
Matt Carlsonacd9c112009-02-25 14:26:33 +000012820
12821 if (tg3_nvram_read(tp, 0xc, &offset) ||
12822 tg3_nvram_read(tp, 0x4, &start))
12823 return;
12824
12825 offset = tg3_nvram_logical_addr(tp, offset);
12826
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012827 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000012828 return;
12829
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012830 if ((val & 0xfc000000) == 0x0c000000) {
12831 if (tg3_nvram_read(tp, offset + 4, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000012832 return;
12833
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012834 if (val == 0)
12835 newver = true;
12836 }
12837
Matt Carlson75f99362010-04-05 10:19:24 +000012838 dst_off = strlen(tp->fw_ver);
12839
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012840 if (newver) {
Matt Carlson75f99362010-04-05 10:19:24 +000012841 if (TG3_VER_SIZE - dst_off < 16 ||
12842 tg3_nvram_read(tp, offset + 8, &ver_offset))
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012843 return;
12844
12845 offset = offset + ver_offset - start;
12846 for (i = 0; i < 16; i += 4) {
12847 __be32 v;
12848 if (tg3_nvram_read_be32(tp, offset + i, &v))
12849 return;
12850
Matt Carlson75f99362010-04-05 10:19:24 +000012851 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012852 }
12853 } else {
12854 u32 major, minor;
12855
12856 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
12857 return;
12858
12859 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
12860 TG3_NVM_BCVER_MAJSFT;
12861 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
Matt Carlson75f99362010-04-05 10:19:24 +000012862 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
12863 "v%d.%02d", major, minor);
Matt Carlsonacd9c112009-02-25 14:26:33 +000012864 }
12865}
12866
Matt Carlsona6f6cb12009-02-25 14:27:43 +000012867static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
12868{
12869 u32 val, major, minor;
12870
12871 /* Use native endian representation */
12872 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
12873 return;
12874
12875 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
12876 TG3_NVM_HWSB_CFG1_MAJSFT;
12877 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
12878 TG3_NVM_HWSB_CFG1_MINSFT;
12879
12880 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
12881}
12882
Matt Carlsondfe00d72008-11-21 17:19:41 -080012883static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
12884{
12885 u32 offset, major, minor, build;
12886
Matt Carlson75f99362010-04-05 10:19:24 +000012887 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
Matt Carlsondfe00d72008-11-21 17:19:41 -080012888
12889 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
12890 return;
12891
12892 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
12893 case TG3_EEPROM_SB_REVISION_0:
12894 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
12895 break;
12896 case TG3_EEPROM_SB_REVISION_2:
12897 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
12898 break;
12899 case TG3_EEPROM_SB_REVISION_3:
12900 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
12901 break;
Matt Carlsona4153d42010-02-17 15:16:56 +000012902 case TG3_EEPROM_SB_REVISION_4:
12903 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
12904 break;
12905 case TG3_EEPROM_SB_REVISION_5:
12906 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
12907 break;
Matt Carlsonbba226a2010-10-14 10:37:38 +000012908 case TG3_EEPROM_SB_REVISION_6:
12909 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
12910 break;
Matt Carlsondfe00d72008-11-21 17:19:41 -080012911 default:
12912 return;
12913 }
12914
Matt Carlsone4f34112009-02-25 14:25:00 +000012915 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsondfe00d72008-11-21 17:19:41 -080012916 return;
12917
12918 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
12919 TG3_EEPROM_SB_EDH_BLD_SHFT;
12920 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
12921 TG3_EEPROM_SB_EDH_MAJ_SHFT;
12922 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
12923
12924 if (minor > 99 || build > 26)
12925 return;
12926
Matt Carlson75f99362010-04-05 10:19:24 +000012927 offset = strlen(tp->fw_ver);
12928 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
12929 " v%d.%02d", major, minor);
Matt Carlsondfe00d72008-11-21 17:19:41 -080012930
12931 if (build > 0) {
Matt Carlson75f99362010-04-05 10:19:24 +000012932 offset = strlen(tp->fw_ver);
12933 if (offset < TG3_VER_SIZE - 1)
12934 tp->fw_ver[offset] = 'a' + build - 1;
Matt Carlsondfe00d72008-11-21 17:19:41 -080012935 }
12936}
12937
Matt Carlsonacd9c112009-02-25 14:26:33 +000012938static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
Michael Chanc4e65752006-03-20 22:29:32 -080012939{
12940 u32 val, offset, start;
Matt Carlsonacd9c112009-02-25 14:26:33 +000012941 int i, vlen;
Matt Carlson9c8a6202007-10-21 16:16:08 -070012942
12943 for (offset = TG3_NVM_DIR_START;
12944 offset < TG3_NVM_DIR_END;
12945 offset += TG3_NVM_DIRENT_SIZE) {
Matt Carlsone4f34112009-02-25 14:25:00 +000012946 if (tg3_nvram_read(tp, offset, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070012947 return;
12948
12949 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
12950 break;
12951 }
12952
12953 if (offset == TG3_NVM_DIR_END)
12954 return;
12955
12956 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
12957 start = 0x08000000;
Matt Carlsone4f34112009-02-25 14:25:00 +000012958 else if (tg3_nvram_read(tp, offset - 4, &start))
Matt Carlson9c8a6202007-10-21 16:16:08 -070012959 return;
12960
Matt Carlsone4f34112009-02-25 14:25:00 +000012961 if (tg3_nvram_read(tp, offset + 4, &offset) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070012962 !tg3_fw_img_is_valid(tp, offset) ||
Matt Carlsone4f34112009-02-25 14:25:00 +000012963 tg3_nvram_read(tp, offset + 8, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070012964 return;
12965
12966 offset += val - start;
12967
Matt Carlsonacd9c112009-02-25 14:26:33 +000012968 vlen = strlen(tp->fw_ver);
Matt Carlson9c8a6202007-10-21 16:16:08 -070012969
Matt Carlsonacd9c112009-02-25 14:26:33 +000012970 tp->fw_ver[vlen++] = ',';
12971 tp->fw_ver[vlen++] = ' ';
Matt Carlson9c8a6202007-10-21 16:16:08 -070012972
12973 for (i = 0; i < 4; i++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000012974 __be32 v;
12975 if (tg3_nvram_read_be32(tp, offset, &v))
Matt Carlson9c8a6202007-10-21 16:16:08 -070012976 return;
12977
Al Virob9fc7dc2007-12-17 22:59:57 -080012978 offset += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070012979
Matt Carlsonacd9c112009-02-25 14:26:33 +000012980 if (vlen > TG3_VER_SIZE - sizeof(v)) {
12981 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
Matt Carlson9c8a6202007-10-21 16:16:08 -070012982 break;
12983 }
12984
Matt Carlsonacd9c112009-02-25 14:26:33 +000012985 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
12986 vlen += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070012987 }
Matt Carlsonacd9c112009-02-25 14:26:33 +000012988}
12989
Matt Carlson7fd76442009-02-25 14:27:20 +000012990static void __devinit tg3_read_dash_ver(struct tg3 *tp)
12991{
12992 int vlen;
12993 u32 apedata;
Matt Carlsonecc79642010-08-02 11:26:01 +000012994 char *fwtype;
Matt Carlson7fd76442009-02-25 14:27:20 +000012995
12996 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
12997 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
12998 return;
12999
13000 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13001 if (apedata != APE_SEG_SIG_MAGIC)
13002 return;
13003
13004 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13005 if (!(apedata & APE_FW_STATUS_READY))
13006 return;
13007
13008 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13009
Matt Carlsondc6d0742010-09-15 08:59:55 +000013010 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
13011 tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
Matt Carlsonecc79642010-08-02 11:26:01 +000013012 fwtype = "NCSI";
Matt Carlsondc6d0742010-09-15 08:59:55 +000013013 } else {
Matt Carlsonecc79642010-08-02 11:26:01 +000013014 fwtype = "DASH";
Matt Carlsondc6d0742010-09-15 08:59:55 +000013015 }
Matt Carlsonecc79642010-08-02 11:26:01 +000013016
Matt Carlson7fd76442009-02-25 14:27:20 +000013017 vlen = strlen(tp->fw_ver);
13018
Matt Carlsonecc79642010-08-02 11:26:01 +000013019 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13020 fwtype,
Matt Carlson7fd76442009-02-25 14:27:20 +000013021 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13022 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13023 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13024 (apedata & APE_FW_VERSION_BLDMSK));
13025}
13026
Matt Carlsonacd9c112009-02-25 14:26:33 +000013027static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13028{
13029 u32 val;
Matt Carlson75f99362010-04-05 10:19:24 +000013030 bool vpd_vers = false;
13031
13032 if (tp->fw_ver[0] != 0)
13033 vpd_vers = true;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013034
Matt Carlsondf259d82009-04-20 06:57:14 +000013035 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
Matt Carlson75f99362010-04-05 10:19:24 +000013036 strcat(tp->fw_ver, "sb");
Matt Carlsondf259d82009-04-20 06:57:14 +000013037 return;
13038 }
13039
Matt Carlsonacd9c112009-02-25 14:26:33 +000013040 if (tg3_nvram_read(tp, 0, &val))
13041 return;
13042
13043 if (val == TG3_EEPROM_MAGIC)
13044 tg3_read_bc_ver(tp);
13045 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13046 tg3_read_sb_ver(tp, val);
Matt Carlsona6f6cb12009-02-25 14:27:43 +000013047 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13048 tg3_read_hwsb_ver(tp);
Matt Carlsonacd9c112009-02-25 14:26:33 +000013049 else
13050 return;
13051
13052 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
Matt Carlson75f99362010-04-05 10:19:24 +000013053 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
13054 goto done;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013055
13056 tg3_read_mgmtfw_ver(tp);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013057
Matt Carlson75f99362010-04-05 10:19:24 +000013058done:
Matt Carlson9c8a6202007-10-21 16:16:08 -070013059 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
Michael Chanc4e65752006-03-20 22:29:32 -080013060}
13061
Michael Chan7544b092007-05-05 13:08:32 -070013062static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13063
Eric Dumazet7fe876a2010-07-08 06:14:55 +000013064static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
13065{
Eric Dumazet7fe876a2010-07-08 06:14:55 +000013066 dev->vlan_features |= flags;
Eric Dumazet7fe876a2010-07-08 06:14:55 +000013067}
13068
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013069static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13070{
13071 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13072 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
13073 return 4096;
13074 else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
13075 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
13076 return 1024;
13077 else
13078 return 512;
13079}
13080
Joe Perches895950c2010-12-21 02:16:08 -080013081DEFINE_PCI_DEVICE_TABLE(write_reorder_chipsets) = {
13082 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13083 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13084 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13085 { },
13086};
13087
Linus Torvalds1da177e2005-04-16 15:20:36 -070013088static int __devinit tg3_get_invariants(struct tg3 *tp)
13089{
Linus Torvalds1da177e2005-04-16 15:20:36 -070013090 u32 misc_ctrl_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013091 u32 pci_state_reg, grc_misc_cfg;
13092 u32 val;
13093 u16 pci_cmd;
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013094 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013095
Linus Torvalds1da177e2005-04-16 15:20:36 -070013096 /* Force memory write invalidate off. If we leave it on,
13097 * then on 5700_BX chips we have to enable a workaround.
13098 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13099 * to match the cacheline size. The Broadcom driver have this
13100 * workaround but turns MWI off all the times so never uses
13101 * it. This seems to suggest that the workaround is insufficient.
13102 */
13103 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13104 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13105 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13106
13107 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
13108 * has the register indirect write enable bit set before
13109 * we try to access any of the MMIO registers. It is also
13110 * critical that the PCI-X hw workaround situation is decided
13111 * before that as well.
13112 */
13113 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13114 &misc_ctrl_reg);
13115
13116 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13117 MISC_HOST_CTRL_CHIPREV_SHIFT);
Matt Carlson795d01c2007-10-07 23:28:17 -070013118 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13119 u32 prod_id_asic_rev;
13120
Matt Carlson5001e2f2009-11-13 13:03:51 +000013121 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13122 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
Matt Carlsona50d0792010-06-05 17:24:37 +000013123 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013124 pci_read_config_dword(tp->pdev,
13125 TG3PCI_GEN2_PRODID_ASICREV,
13126 &prod_id_asic_rev);
Matt Carlsonb703df62009-12-03 08:36:21 +000013127 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13128 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13129 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13130 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13131 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13132 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13133 pci_read_config_dword(tp->pdev,
13134 TG3PCI_GEN15_PRODID_ASICREV,
13135 &prod_id_asic_rev);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013136 else
13137 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13138 &prod_id_asic_rev);
13139
Matt Carlson321d32a2008-11-21 17:22:19 -080013140 tp->pci_chip_rev_id = prod_id_asic_rev;
Matt Carlson795d01c2007-10-07 23:28:17 -070013141 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013142
Michael Chanff645be2005-04-21 17:09:53 -070013143 /* Wrong chip ID in 5752 A0. This code can be removed later
13144 * as A0 is not in production.
13145 */
13146 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13147 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13148
Michael Chan68929142005-08-09 20:17:14 -070013149 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13150 * we need to disable memory and use config. cycles
13151 * only to access all registers. The 5702/03 chips
13152 * can mistakenly decode the special cycles from the
13153 * ICH chipsets as memory write cycles, causing corruption
13154 * of register and memory space. Only certain ICH bridges
13155 * will drive special cycles with non-zero data during the
13156 * address phase which can fall within the 5703's address
13157 * range. This is not an ICH bug as the PCI spec allows
13158 * non-zero address during special cycles. However, only
13159 * these ICH bridges are known to drive non-zero addresses
13160 * during special cycles.
13161 *
13162 * Since special cycles do not cross PCI bridges, we only
13163 * enable this workaround if the 5703 is on the secondary
13164 * bus of these ICH bridges.
13165 */
13166 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13167 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13168 static struct tg3_dev_id {
13169 u32 vendor;
13170 u32 device;
13171 u32 rev;
13172 } ich_chipsets[] = {
13173 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13174 PCI_ANY_ID },
13175 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13176 PCI_ANY_ID },
13177 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13178 0xa },
13179 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13180 PCI_ANY_ID },
13181 { },
13182 };
13183 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13184 struct pci_dev *bridge = NULL;
13185
13186 while (pci_id->vendor != 0) {
13187 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13188 bridge);
13189 if (!bridge) {
13190 pci_id++;
13191 continue;
13192 }
13193 if (pci_id->rev != PCI_ANY_ID) {
Auke Kok44c10132007-06-08 15:46:36 -070013194 if (bridge->revision > pci_id->rev)
Michael Chan68929142005-08-09 20:17:14 -070013195 continue;
13196 }
13197 if (bridge->subordinate &&
13198 (bridge->subordinate->number ==
13199 tp->pdev->bus->number)) {
13200
13201 tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
13202 pci_dev_put(bridge);
13203 break;
13204 }
13205 }
13206 }
13207
Matt Carlson41588ba2008-04-19 18:12:33 -070013208 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
13209 static struct tg3_dev_id {
13210 u32 vendor;
13211 u32 device;
13212 } bridge_chipsets[] = {
13213 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13214 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13215 { },
13216 };
13217 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13218 struct pci_dev *bridge = NULL;
13219
13220 while (pci_id->vendor != 0) {
13221 bridge = pci_get_device(pci_id->vendor,
13222 pci_id->device,
13223 bridge);
13224 if (!bridge) {
13225 pci_id++;
13226 continue;
13227 }
13228 if (bridge->subordinate &&
13229 (bridge->subordinate->number <=
13230 tp->pdev->bus->number) &&
13231 (bridge->subordinate->subordinate >=
13232 tp->pdev->bus->number)) {
13233 tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
13234 pci_dev_put(bridge);
13235 break;
13236 }
13237 }
13238 }
13239
Michael Chan4a29cc22006-03-19 13:21:12 -080013240 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13241 * DMA addresses > 40-bit. This bridge may have other additional
13242 * 57xx devices behind it in some 4-port NIC designs for example.
13243 * Any tg3 device found behind the bridge will also need the 40-bit
13244 * DMA workaround.
13245 */
Michael Chana4e2b342005-10-26 15:46:52 -070013246 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13247 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
13248 tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
Michael Chan4a29cc22006-03-19 13:21:12 -080013249 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
Michael Chan4cf78e42005-07-25 12:29:19 -070013250 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
Matt Carlson859a588792010-04-05 10:19:28 +000013251 } else {
Michael Chan4a29cc22006-03-19 13:21:12 -080013252 struct pci_dev *bridge = NULL;
13253
13254 do {
13255 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13256 PCI_DEVICE_ID_SERVERWORKS_EPB,
13257 bridge);
13258 if (bridge && bridge->subordinate &&
13259 (bridge->subordinate->number <=
13260 tp->pdev->bus->number) &&
13261 (bridge->subordinate->subordinate >=
13262 tp->pdev->bus->number)) {
13263 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
13264 pci_dev_put(bridge);
13265 break;
13266 }
13267 } while (bridge);
13268 }
Michael Chan4cf78e42005-07-25 12:29:19 -070013269
Linus Torvalds1da177e2005-04-16 15:20:36 -070013270 /* Initialize misc host control in PCI block. */
13271 tp->misc_host_ctrl |= (misc_ctrl_reg &
13272 MISC_HOST_CTRL_CHIPREV);
13273 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13274 tp->misc_host_ctrl);
13275
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013276 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
13277 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
13278 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
Michael Chan7544b092007-05-05 13:08:32 -070013279 tp->pdev_peer = tg3_find_peer(tp);
13280
Matt Carlsonc885e822010-08-02 11:25:57 +000013281 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13282 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13283 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
13284 tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
13285
Matt Carlson321d32a2008-11-21 17:22:19 -080013286 /* Intentionally exclude ASIC_REV_5906 */
13287 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Michael Chand9ab5ad2006-03-20 22:27:35 -080013288 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070013289 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070013290 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070013291 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013292 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Matt Carlsonc885e822010-08-02 11:25:57 +000013293 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080013294 tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
13295
13296 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13297 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Michael Chanb5d37722006-09-27 16:06:21 -070013298 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080013299 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
Michael Chana4e2b342005-10-26 15:46:52 -070013300 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
John W. Linville6708e5c2005-04-21 17:00:52 -070013301 tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
13302
John W. Linville1b440c562005-04-21 17:03:18 -070013303 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
13304 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
13305 tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
13306
Matt Carlson027455a2008-12-21 20:19:30 -080013307 /* 5700 B0 chips do not support checksumming correctly due
13308 * to hardware bugs.
13309 */
13310 if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
13311 tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
13312 else {
Eric Dumazet7fe876a2010-07-08 06:14:55 +000013313 unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
13314
Matt Carlson027455a2008-12-21 20:19:30 -080013315 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
Matt Carlson027455a2008-12-21 20:19:30 -080013316 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
Eric Dumazet7fe876a2010-07-08 06:14:55 +000013317 features |= NETIF_F_IPV6_CSUM;
13318 tp->dev->features |= features;
13319 vlan_features_add(tp->dev, features);
Matt Carlson027455a2008-12-21 20:19:30 -080013320 }
13321
Matt Carlson507399f2009-11-13 13:03:37 +000013322 /* Determine TSO capabilities */
Matt Carlson2866d952011-02-10 20:06:46 -080013323 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlson4d163b72011-01-25 15:58:48 +000013324 ; /* Do nothing. HW bug. */
13325 else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
Matt Carlsone849cdc2009-11-13 13:03:38 +000013326 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
13327 else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
13328 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Matt Carlson507399f2009-11-13 13:03:37 +000013329 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
13330 else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
13331 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
13332 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13333 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
13334 tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
13335 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13336 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13337 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
13338 tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
13339 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13340 tp->fw_needed = FIRMWARE_TG3TSO5;
13341 else
13342 tp->fw_needed = FIRMWARE_TG3TSO;
13343 }
13344
13345 tp->irq_max = 1;
13346
Michael Chan5a6f3072006-03-20 22:28:05 -080013347 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
Michael Chan7544b092007-05-05 13:08:32 -070013348 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
13349 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13350 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13351 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13352 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13353 tp->pdev_peer == tp->pdev))
13354 tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
13355
Matt Carlson321d32a2008-11-21 17:22:19 -080013356 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
Michael Chanb5d37722006-09-27 16:06:21 -070013357 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chanfcfa0a32006-03-20 22:28:41 -080013358 tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
Michael Chan52c0fd82006-06-29 20:15:54 -070013359 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013360
Matt Carlsonc885e822010-08-02 11:25:57 +000013361 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
Matt Carlson507399f2009-11-13 13:03:37 +000013362 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
13363 tp->irq_max = TG3_IRQ_MAX_VECS;
13364 }
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013365 }
Matt Carlson0e1406d2009-11-02 12:33:33 +000013366
Matt Carlson615774f2009-11-13 13:03:39 +000013367 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
Matt Carlsona50d0792010-06-05 17:24:37 +000013368 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
Matt Carlson615774f2009-11-13 13:03:39 +000013369 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13370 tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
13371 else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
13372 tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
13373 tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
Matt Carlson0e1406d2009-11-02 12:33:33 +000013374 }
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013375
Matt Carlson4d163b72011-01-25 15:58:48 +000013376 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
Matt Carlson2866d952011-02-10 20:06:46 -080013377 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
Matt Carlsonb703df62009-12-03 08:36:21 +000013378 tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
13379
Matt Carlsonf51f3562008-05-25 23:45:08 -070013380 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
Matt Carlsonc6cdf432010-04-05 10:19:26 +000013381 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
13382 (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
Matt Carlson8f666b02009-08-28 13:58:24 +000013383 tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
Michael Chan0f893dc2005-07-25 12:30:38 -070013384
Matt Carlson52f44902008-11-21 17:17:04 -080013385 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13386 &pci_state_reg);
13387
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013388 tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
13389 if (tp->pcie_cap != 0) {
13390 u16 lnkctl;
13391
Linus Torvalds1da177e2005-04-16 15:20:36 -070013392 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
Matt Carlson5f5c51e2007-11-12 21:19:37 -080013393
Matt Carlsoncf790032010-11-24 08:31:48 +000013394 tp->pcie_readrq = 4096;
Matt Carlsonb4495ed2011-01-25 15:58:47 +000013395 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
13396 tp->pcie_readrq = 2048;
Matt Carlsoncf790032010-11-24 08:31:48 +000013397
13398 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
Matt Carlson5f5c51e2007-11-12 21:19:37 -080013399
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013400 pci_read_config_word(tp->pdev,
13401 tp->pcie_cap + PCI_EXP_LNKCTL,
13402 &lnkctl);
13403 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
13404 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Michael Chanc7835a72006-11-15 21:14:42 -080013405 tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013406 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080013407 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson9cf74eb2009-04-20 06:58:27 +000013408 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13409 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013410 tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
Matt Carlson614b0592010-01-20 16:58:02 +000013411 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
13412 tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
Michael Chanc7835a72006-11-15 21:14:42 -080013413 }
Matt Carlson52f44902008-11-21 17:17:04 -080013414 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
Matt Carlsonfcb389d2008-11-03 16:55:44 -080013415 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
Matt Carlson52f44902008-11-21 17:17:04 -080013416 } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
13417 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
13418 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13419 if (!tp->pcix_cap) {
Matt Carlson2445e462010-04-05 10:19:21 +000013420 dev_err(&tp->pdev->dev,
13421 "Cannot find PCI-X capability, aborting\n");
Matt Carlson52f44902008-11-21 17:17:04 -080013422 return -EIO;
13423 }
13424
13425 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
13426 tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
13427 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013428
Michael Chan399de502005-10-03 14:02:39 -070013429 /* If we have an AMD 762 or VIA K8T800 chipset, write
13430 * reordering to the mailbox registers done by the host
13431 * controller can cause major troubles. We read back from
13432 * every mailbox register write to force the writes to be
13433 * posted to the chip in order.
13434 */
13435 if (pci_dev_present(write_reorder_chipsets) &&
13436 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13437 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
13438
Matt Carlson69fc4052008-12-21 20:19:57 -080013439 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13440 &tp->pci_cacheline_sz);
13441 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13442 &tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013443 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13444 tp->pci_lat_timer < 64) {
13445 tp->pci_lat_timer = 64;
Matt Carlson69fc4052008-12-21 20:19:57 -080013446 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13447 tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013448 }
13449
Matt Carlson52f44902008-11-21 17:17:04 -080013450 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13451 /* 5700 BX chips need to have their TX producer index
13452 * mailboxes written twice to workaround a bug.
13453 */
13454 tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
Matt Carlson9974a352007-10-07 23:27:28 -070013455
Matt Carlson52f44902008-11-21 17:17:04 -080013456 /* If we are in PCI-X mode, enable register write workaround.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013457 *
13458 * The workaround is to use indirect register accesses
13459 * for all chip writes not to mailbox registers.
13460 */
Matt Carlson52f44902008-11-21 17:17:04 -080013461 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013462 u32 pm_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013463
13464 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13465
13466 /* The chip can have it's power management PCI config
13467 * space registers clobbered due to this bug.
13468 * So explicitly force the chip into D0 here.
13469 */
Matt Carlson9974a352007-10-07 23:27:28 -070013470 pci_read_config_dword(tp->pdev,
13471 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070013472 &pm_reg);
13473 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13474 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
Matt Carlson9974a352007-10-07 23:27:28 -070013475 pci_write_config_dword(tp->pdev,
13476 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070013477 pm_reg);
13478
13479 /* Also, force SERR#/PERR# in PCI command. */
13480 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13481 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13482 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13483 }
13484 }
13485
Linus Torvalds1da177e2005-04-16 15:20:36 -070013486 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
13487 tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
13488 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
13489 tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
13490
13491 /* Chip-specific fixup from Broadcom driver */
13492 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13493 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13494 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13495 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
13496 }
13497
Michael Chan1ee582d2005-08-09 20:16:46 -070013498 /* Default fast path register access methods */
Michael Chan20094932005-08-09 20:16:32 -070013499 tp->read32 = tg3_read32;
Michael Chan1ee582d2005-08-09 20:16:46 -070013500 tp->write32 = tg3_write32;
Michael Chan09ee9292005-08-09 20:17:00 -070013501 tp->read32_mbox = tg3_read32;
Michael Chan20094932005-08-09 20:16:32 -070013502 tp->write32_mbox = tg3_write32;
Michael Chan1ee582d2005-08-09 20:16:46 -070013503 tp->write32_tx_mbox = tg3_write32;
13504 tp->write32_rx_mbox = tg3_write32;
13505
13506 /* Various workaround register access methods */
13507 if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
13508 tp->write32 = tg3_write_indirect_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070013509 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
13510 ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
13511 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
13512 /*
13513 * Back to back register writes can cause problems on these
13514 * chips, the workaround is to read back all reg writes
13515 * except those to mailbox regs.
13516 *
13517 * See tg3_write_indirect_reg32().
13518 */
Michael Chan1ee582d2005-08-09 20:16:46 -070013519 tp->write32 = tg3_write_flush_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070013520 }
13521
Michael Chan1ee582d2005-08-09 20:16:46 -070013522 if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
13523 (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
13524 tp->write32_tx_mbox = tg3_write32_tx_mbox;
13525 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
13526 tp->write32_rx_mbox = tg3_write_flush_reg32;
13527 }
Michael Chan20094932005-08-09 20:16:32 -070013528
Michael Chan68929142005-08-09 20:17:14 -070013529 if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
13530 tp->read32 = tg3_read_indirect_reg32;
13531 tp->write32 = tg3_write_indirect_reg32;
13532 tp->read32_mbox = tg3_read_indirect_mbox;
13533 tp->write32_mbox = tg3_write_indirect_mbox;
13534 tp->write32_tx_mbox = tg3_write_indirect_mbox;
13535 tp->write32_rx_mbox = tg3_write_indirect_mbox;
13536
13537 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070013538 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070013539
13540 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13541 pci_cmd &= ~PCI_COMMAND_MEMORY;
13542 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13543 }
Michael Chanb5d37722006-09-27 16:06:21 -070013544 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
13545 tp->read32_mbox = tg3_read32_mbox_5906;
13546 tp->write32_mbox = tg3_write32_mbox_5906;
13547 tp->write32_tx_mbox = tg3_write32_mbox_5906;
13548 tp->write32_rx_mbox = tg3_write32_mbox_5906;
13549 }
Michael Chan68929142005-08-09 20:17:14 -070013550
Michael Chanbbadf502006-04-06 21:46:34 -070013551 if (tp->write32 == tg3_write_indirect_reg32 ||
13552 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13553 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
David S. Millerf49639e2006-06-09 11:58:36 -070013554 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
Michael Chanbbadf502006-04-06 21:46:34 -070013555 tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
13556
Michael Chan7d0c41e2005-04-21 17:06:20 -070013557 /* Get eeprom hw config before calling tg3_set_power_state().
Michael Chan9d26e212006-12-07 00:21:14 -080013558 * In particular, the TG3_FLG2_IS_NIC flag must be
Michael Chan7d0c41e2005-04-21 17:06:20 -070013559 * determined before calling tg3_set_power_state() so that
13560 * we know whether or not to switch out of Vaux power.
13561 * When the flag is set, it means that GPIO1 is used for eeprom
13562 * write protect and also implies that it is a LOM where GPIOs
13563 * are not used to switch power.
Jeff Garzik6aa20a22006-09-13 13:24:59 -040013564 */
Michael Chan7d0c41e2005-04-21 17:06:20 -070013565 tg3_get_eeprom_hw_cfg(tp);
13566
Matt Carlson0d3031d2007-10-10 18:02:43 -070013567 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
13568 /* Allow reads and writes to the
13569 * APE register and memory space.
13570 */
13571 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +000013572 PCISTATE_ALLOW_APE_SHMEM_WR |
13573 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -070013574 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
13575 pci_state_reg);
13576 }
13577
Matt Carlson9936bcf2007-10-10 18:03:07 -070013578 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson57e69832008-05-25 23:48:31 -070013579 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080013580 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013581 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Matt Carlsonc885e822010-08-02 11:25:57 +000013582 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
Matt Carlsond30cdd22007-10-07 23:28:35 -070013583 tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
13584
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000013585 /* Set up tp->grc_local_ctrl before calling tg_power_up().
Michael Chan314fba32005-04-21 17:07:04 -070013586 * GPIO1 driven high will bring 5700's external PHY out of reset.
13587 * It is also used as eeprom write protect on LOMs.
13588 */
13589 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
13590 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13591 (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
13592 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
13593 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan3e7d83b2005-04-21 17:10:36 -070013594 /* Unused GPIO3 must be driven as output on 5752 because there
13595 * are no pull-up resistors on unused GPIO pins.
13596 */
13597 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
13598 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
Michael Chan314fba32005-04-21 17:07:04 -070013599
Matt Carlson321d32a2008-11-21 17:22:19 -080013600 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsoncb4ed1f2010-01-20 16:58:09 +000013601 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13602 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Michael Chanaf36e6b2006-03-23 01:28:06 -080013603 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13604
Matt Carlson8d519ab2009-04-20 06:58:01 +000013605 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
13606 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
Matt Carlson5f0c4a32008-06-09 15:41:12 -070013607 /* Turn off the debug UART. */
13608 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13609 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
13610 /* Keep VMain power. */
13611 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
13612 GRC_LCLCTRL_GPIO_OUTPUT0;
13613 }
13614
Linus Torvalds1da177e2005-04-16 15:20:36 -070013615 /* Force the chip into D0. */
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000013616 err = tg3_power_up(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013617 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000013618 dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070013619 return err;
13620 }
13621
Linus Torvalds1da177e2005-04-16 15:20:36 -070013622 /* Derive initial jumbo mode from MTU assigned in
13623 * ether_setup() via the alloc_etherdev() call
13624 */
Michael Chan0f893dc2005-07-25 12:30:38 -070013625 if (tp->dev->mtu > ETH_DATA_LEN &&
Michael Chana4e2b342005-10-26 15:46:52 -070013626 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
Michael Chan0f893dc2005-07-25 12:30:38 -070013627 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013628
13629 /* Determine WakeOnLan speed to use. */
13630 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13631 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
13632 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
13633 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
13634 tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
13635 } else {
13636 tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
13637 }
13638
Matt Carlson7f97a4b2009-08-25 10:10:03 +000013639 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013640 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlson7f97a4b2009-08-25 10:10:03 +000013641
Linus Torvalds1da177e2005-04-16 15:20:36 -070013642 /* A few boards don't want Ethernet@WireSpeed phy feature */
13643 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13644 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
13645 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
Michael Chan747e8f82005-07-25 12:33:22 -070013646 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013647 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
13648 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13649 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013650
13651 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
13652 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013653 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013654 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013655 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013656
Matt Carlson321d32a2008-11-21 17:22:19 -080013657 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013658 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Matt Carlson321d32a2008-11-21 17:22:19 -080013659 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013660 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
Matt Carlsonc885e822010-08-02 11:25:57 +000013661 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
Michael Chanc424cb22006-04-29 18:56:34 -070013662 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070013663 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070013664 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13665 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
Michael Chand4011ad2007-02-13 12:17:25 -080013666 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
13667 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013668 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
Michael Chanc1d2a192007-01-08 19:57:20 -080013669 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013670 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
Matt Carlson321d32a2008-11-21 17:22:19 -080013671 } else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013672 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
Michael Chanc424cb22006-04-29 18:56:34 -070013673 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013674
Matt Carlsonb2a5c192008-04-03 21:44:44 -070013675 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13676 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
13677 tp->phy_otp = tg3_read_otp_phycfg(tp);
13678 if (tp->phy_otp == 0)
13679 tp->phy_otp = TG3_OTP_DEFAULT;
13680 }
13681
Matt Carlsonf51f3562008-05-25 23:45:08 -070013682 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
Matt Carlson8ef21422008-05-02 16:47:53 -070013683 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
13684 else
13685 tp->mi_mode = MAC_MI_MODE_BASE;
13686
Linus Torvalds1da177e2005-04-16 15:20:36 -070013687 tp->coalesce_mode = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013688 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
13689 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
13690 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
13691
Matt Carlson321d32a2008-11-21 17:22:19 -080013692 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
13693 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlson57e69832008-05-25 23:48:31 -070013694 tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
13695
Matt Carlson158d7ab2008-05-29 01:37:54 -070013696 err = tg3_mdio_init(tp);
13697 if (err)
13698 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013699
13700 /* Initialize data/descriptor byte/word swapping. */
13701 val = tr32(GRC_MODE);
13702 val &= GRC_MODE_HOST_STACKUP;
13703 tw32(GRC_MODE, val | tp->grc_mode);
13704
13705 tg3_switch_clocks(tp);
13706
13707 /* Clear this out for sanity. */
13708 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
13709
13710 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13711 &pci_state_reg);
13712 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
13713 (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
13714 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
13715
13716 if (chiprevid == CHIPREV_ID_5701_A0 ||
13717 chiprevid == CHIPREV_ID_5701_B0 ||
13718 chiprevid == CHIPREV_ID_5701_B2 ||
13719 chiprevid == CHIPREV_ID_5701_B5) {
13720 void __iomem *sram_base;
13721
13722 /* Write some dummy words into the SRAM status block
13723 * area, see if it reads back correctly. If the return
13724 * value is bad, force enable the PCIX workaround.
13725 */
13726 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
13727
13728 writel(0x00000000, sram_base);
13729 writel(0x00000000, sram_base + 4);
13730 writel(0xffffffff, sram_base + 4);
13731 if (readl(sram_base) != 0x00000000)
13732 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13733 }
13734 }
13735
13736 udelay(50);
13737 tg3_nvram_init(tp);
13738
13739 grc_misc_cfg = tr32(GRC_MISC_CFG);
13740 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
13741
Linus Torvalds1da177e2005-04-16 15:20:36 -070013742 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13743 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
13744 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
13745 tp->tg3_flags2 |= TG3_FLG2_IS_5788;
13746
David S. Millerfac9b832005-05-18 22:46:34 -070013747 if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
13748 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
13749 tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
13750 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
13751 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
13752 HOSTCC_MODE_CLRTICK_TXBD);
13753
13754 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
13755 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13756 tp->misc_host_ctrl);
13757 }
13758
Matt Carlson3bda1252008-08-15 14:08:22 -070013759 /* Preserve the APE MAC_MODE bits */
13760 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
Matt Carlsond2394e6b2010-11-24 08:31:47 +000013761 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
Matt Carlson3bda1252008-08-15 14:08:22 -070013762 else
13763 tp->mac_mode = TG3_DEF_MAC_MODE;
13764
Linus Torvalds1da177e2005-04-16 15:20:36 -070013765 /* these are limited to 10/100 only */
13766 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13767 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
13768 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13769 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13770 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
13771 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
13772 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
13773 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13774 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
Michael Chan676917d2006-12-07 00:20:22 -080013775 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
13776 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
Matt Carlson321d32a2008-11-21 17:22:19 -080013777 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
Matt Carlsond1101142010-02-17 15:16:55 +000013778 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13779 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013780 (tp->phy_flags & TG3_PHYFLG_IS_FET))
13781 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013782
13783 err = tg3_phy_probe(tp);
13784 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000013785 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013786 /* ... but do not return immediately ... */
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013787 tg3_mdio_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013788 }
13789
Matt Carlson184b8902010-04-05 10:19:25 +000013790 tg3_read_vpd(tp);
Michael Chanc4e65752006-03-20 22:29:32 -080013791 tg3_read_fw_ver(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013792
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013793 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
13794 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013795 } else {
13796 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013797 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013798 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013799 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013800 }
13801
13802 /* 5700 {AX,BX} chips have a broken status block link
13803 * change bit implementation, so we must use the
13804 * status register in those cases.
13805 */
13806 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
13807 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
13808 else
13809 tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
13810
13811 /* The led_ctrl is set during tg3_phy_probe, here we might
13812 * have to force the link status polling mechanism based
13813 * upon subsystem IDs.
13814 */
13815 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
Michael Chan007a880d2007-05-31 14:49:51 -070013816 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013817 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
13818 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
13819 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013820 }
13821
13822 /* For all SERDES we poll the MAC status register. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013823 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013824 tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
13825 else
13826 tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
13827
Matt Carlsonbf933c82011-01-25 15:58:49 +000013828 tp->rx_offset = NET_IP_ALIGN;
Matt Carlsond2757fc2010-04-12 06:58:27 +000013829 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013830 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Matt Carlsond2757fc2010-04-12 06:58:27 +000013831 (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
Matt Carlsonbf933c82011-01-25 15:58:49 +000013832 tp->rx_offset = 0;
Matt Carlsond2757fc2010-04-12 06:58:27 +000013833#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Matt Carlson9dc7a112010-04-12 06:58:28 +000013834 tp->rx_copy_thresh = ~(u16)0;
Matt Carlsond2757fc2010-04-12 06:58:27 +000013835#endif
13836 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013837
Matt Carlson2c49a442010-09-30 10:34:35 +000013838 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
13839 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013840 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
13841
Matt Carlson2c49a442010-09-30 10:34:35 +000013842 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
Michael Chanf92905d2006-06-29 20:14:29 -070013843
13844 /* Increment the rx prod index on the rx std ring by at most
13845 * 8 for these chips to workaround hw errata.
13846 */
13847 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13848 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
13849 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
13850 tp->rx_std_max_post = 8;
13851
Matt Carlson8ed5d972007-05-07 00:25:49 -070013852 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
13853 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
13854 PCIE_PWR_MGMT_L1_THRESH_MSK;
13855
Linus Torvalds1da177e2005-04-16 15:20:36 -070013856 return err;
13857}
13858
David S. Miller49b6e95f2007-03-29 01:38:42 -070013859#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070013860static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
13861{
13862 struct net_device *dev = tp->dev;
13863 struct pci_dev *pdev = tp->pdev;
David S. Miller49b6e95f2007-03-29 01:38:42 -070013864 struct device_node *dp = pci_device_to_OF_node(pdev);
David S. Miller374d4ca2007-03-29 01:57:57 -070013865 const unsigned char *addr;
David S. Miller49b6e95f2007-03-29 01:38:42 -070013866 int len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013867
David S. Miller49b6e95f2007-03-29 01:38:42 -070013868 addr = of_get_property(dp, "local-mac-address", &len);
13869 if (addr && len == 6) {
13870 memcpy(dev->dev_addr, addr, 6);
13871 memcpy(dev->perm_addr, dev->dev_addr, 6);
13872 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013873 }
13874 return -ENODEV;
13875}
13876
13877static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
13878{
13879 struct net_device *dev = tp->dev;
13880
13881 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
John W. Linville2ff43692005-09-12 14:44:20 -070013882 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013883 return 0;
13884}
13885#endif
13886
13887static int __devinit tg3_get_device_address(struct tg3 *tp)
13888{
13889 struct net_device *dev = tp->dev;
13890 u32 hi, lo, mac_offset;
Michael Chan008652b2006-03-27 23:14:53 -080013891 int addr_ok = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013892
David S. Miller49b6e95f2007-03-29 01:38:42 -070013893#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070013894 if (!tg3_get_macaddr_sparc(tp))
13895 return 0;
13896#endif
13897
13898 mac_offset = 0x7c;
David S. Millerf49639e2006-06-09 11:58:36 -070013899 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
Michael Chana4e2b342005-10-26 15:46:52 -070013900 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013901 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
13902 mac_offset = 0xcc;
13903 if (tg3_nvram_lock(tp))
13904 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
13905 else
13906 tg3_nvram_unlock(tp);
Matt Carlsona50d0792010-06-05 17:24:37 +000013907 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13908 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
13909 if (PCI_FUNC(tp->pdev->devfn) & 1)
Matt Carlsona1b950d2009-09-01 13:20:17 +000013910 mac_offset = 0xcc;
Matt Carlsona50d0792010-06-05 17:24:37 +000013911 if (PCI_FUNC(tp->pdev->devfn) > 1)
13912 mac_offset += 0x18c;
Matt Carlsona1b950d2009-09-01 13:20:17 +000013913 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Michael Chanb5d37722006-09-27 16:06:21 -070013914 mac_offset = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013915
13916 /* First try to get it from MAC address mailbox. */
13917 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
13918 if ((hi >> 16) == 0x484b) {
13919 dev->dev_addr[0] = (hi >> 8) & 0xff;
13920 dev->dev_addr[1] = (hi >> 0) & 0xff;
13921
13922 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
13923 dev->dev_addr[2] = (lo >> 24) & 0xff;
13924 dev->dev_addr[3] = (lo >> 16) & 0xff;
13925 dev->dev_addr[4] = (lo >> 8) & 0xff;
13926 dev->dev_addr[5] = (lo >> 0) & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013927
Michael Chan008652b2006-03-27 23:14:53 -080013928 /* Some old bootcode may report a 0 MAC address in SRAM */
13929 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
13930 }
13931 if (!addr_ok) {
13932 /* Next, try NVRAM. */
Matt Carlsondf259d82009-04-20 06:57:14 +000013933 if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
13934 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
Matt Carlson6d348f22009-02-25 14:25:52 +000013935 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
Matt Carlson62cedd12009-04-20 14:52:29 -070013936 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
13937 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
Michael Chan008652b2006-03-27 23:14:53 -080013938 }
13939 /* Finally just fetch it out of the MAC control regs. */
13940 else {
13941 hi = tr32(MAC_ADDR_0_HIGH);
13942 lo = tr32(MAC_ADDR_0_LOW);
13943
13944 dev->dev_addr[5] = lo & 0xff;
13945 dev->dev_addr[4] = (lo >> 8) & 0xff;
13946 dev->dev_addr[3] = (lo >> 16) & 0xff;
13947 dev->dev_addr[2] = (lo >> 24) & 0xff;
13948 dev->dev_addr[1] = hi & 0xff;
13949 dev->dev_addr[0] = (hi >> 8) & 0xff;
13950 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013951 }
13952
13953 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
David S. Miller7582a332008-03-20 15:53:15 -070013954#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070013955 if (!tg3_get_default_macaddr_sparc(tp))
13956 return 0;
13957#endif
13958 return -EINVAL;
13959 }
John W. Linville2ff43692005-09-12 14:44:20 -070013960 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013961 return 0;
13962}
13963
David S. Miller59e6b432005-05-18 22:50:10 -070013964#define BOUNDARY_SINGLE_CACHELINE 1
13965#define BOUNDARY_MULTI_CACHELINE 2
13966
13967static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
13968{
13969 int cacheline_size;
13970 u8 byte;
13971 int goal;
13972
13973 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
13974 if (byte == 0)
13975 cacheline_size = 1024;
13976 else
13977 cacheline_size = (int) byte * 4;
13978
13979 /* On 5703 and later chips, the boundary bits have no
13980 * effect.
13981 */
13982 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13983 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13984 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13985 goto out;
13986
13987#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
13988 goal = BOUNDARY_MULTI_CACHELINE;
13989#else
13990#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
13991 goal = BOUNDARY_SINGLE_CACHELINE;
13992#else
13993 goal = 0;
13994#endif
13995#endif
13996
Matt Carlsonc885e822010-08-02 11:25:57 +000013997 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000013998 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
13999 goto out;
14000 }
14001
David S. Miller59e6b432005-05-18 22:50:10 -070014002 if (!goal)
14003 goto out;
14004
14005 /* PCI controllers on most RISC systems tend to disconnect
14006 * when a device tries to burst across a cache-line boundary.
14007 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14008 *
14009 * Unfortunately, for PCI-E there are only limited
14010 * write-side controls for this, and thus for reads
14011 * we will still get the disconnects. We'll also waste
14012 * these PCI cycles for both read and write for chips
14013 * other than 5700 and 5701 which do not implement the
14014 * boundary bits.
14015 */
14016 if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
14017 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
14018 switch (cacheline_size) {
14019 case 16:
14020 case 32:
14021 case 64:
14022 case 128:
14023 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14024 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14025 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14026 } else {
14027 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14028 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14029 }
14030 break;
14031
14032 case 256:
14033 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14034 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14035 break;
14036
14037 default:
14038 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14039 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14040 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014041 }
David S. Miller59e6b432005-05-18 22:50:10 -070014042 } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14043 switch (cacheline_size) {
14044 case 16:
14045 case 32:
14046 case 64:
14047 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14048 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14049 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14050 break;
14051 }
14052 /* fallthrough */
14053 case 128:
14054 default:
14055 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14056 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14057 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014058 }
David S. Miller59e6b432005-05-18 22:50:10 -070014059 } else {
14060 switch (cacheline_size) {
14061 case 16:
14062 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14063 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14064 DMA_RWCTRL_WRITE_BNDRY_16);
14065 break;
14066 }
14067 /* fallthrough */
14068 case 32:
14069 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14070 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14071 DMA_RWCTRL_WRITE_BNDRY_32);
14072 break;
14073 }
14074 /* fallthrough */
14075 case 64:
14076 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14077 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14078 DMA_RWCTRL_WRITE_BNDRY_64);
14079 break;
14080 }
14081 /* fallthrough */
14082 case 128:
14083 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14084 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14085 DMA_RWCTRL_WRITE_BNDRY_128);
14086 break;
14087 }
14088 /* fallthrough */
14089 case 256:
14090 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14091 DMA_RWCTRL_WRITE_BNDRY_256);
14092 break;
14093 case 512:
14094 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14095 DMA_RWCTRL_WRITE_BNDRY_512);
14096 break;
14097 case 1024:
14098 default:
14099 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14100 DMA_RWCTRL_WRITE_BNDRY_1024);
14101 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014102 }
David S. Miller59e6b432005-05-18 22:50:10 -070014103 }
14104
14105out:
14106 return val;
14107}
14108
Linus Torvalds1da177e2005-04-16 15:20:36 -070014109static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14110{
14111 struct tg3_internal_buffer_desc test_desc;
14112 u32 sram_dma_descs;
14113 int i, ret;
14114
14115 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14116
14117 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14118 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14119 tw32(RDMAC_STATUS, 0);
14120 tw32(WDMAC_STATUS, 0);
14121
14122 tw32(BUFMGR_MODE, 0);
14123 tw32(FTQ_RESET, 0);
14124
14125 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14126 test_desc.addr_lo = buf_dma & 0xffffffff;
14127 test_desc.nic_mbuf = 0x00002100;
14128 test_desc.len = size;
14129
14130 /*
14131 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14132 * the *second* time the tg3 driver was getting loaded after an
14133 * initial scan.
14134 *
14135 * Broadcom tells me:
14136 * ...the DMA engine is connected to the GRC block and a DMA
14137 * reset may affect the GRC block in some unpredictable way...
14138 * The behavior of resets to individual blocks has not been tested.
14139 *
14140 * Broadcom noted the GRC reset will also reset all sub-components.
14141 */
14142 if (to_device) {
14143 test_desc.cqid_sqid = (13 << 8) | 2;
14144
14145 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14146 udelay(40);
14147 } else {
14148 test_desc.cqid_sqid = (16 << 8) | 7;
14149
14150 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14151 udelay(40);
14152 }
14153 test_desc.flags = 0x00000005;
14154
14155 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14156 u32 val;
14157
14158 val = *(((u32 *)&test_desc) + i);
14159 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14160 sram_dma_descs + (i * sizeof(u32)));
14161 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14162 }
14163 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14164
Matt Carlson859a588792010-04-05 10:19:28 +000014165 if (to_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014166 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
Matt Carlson859a588792010-04-05 10:19:28 +000014167 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070014168 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014169
14170 ret = -ENODEV;
14171 for (i = 0; i < 40; i++) {
14172 u32 val;
14173
14174 if (to_device)
14175 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14176 else
14177 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14178 if ((val & 0xffff) == sram_dma_descs) {
14179 ret = 0;
14180 break;
14181 }
14182
14183 udelay(100);
14184 }
14185
14186 return ret;
14187}
14188
David S. Millerded73402005-05-23 13:59:47 -070014189#define TEST_BUFFER_SIZE 0x2000
Linus Torvalds1da177e2005-04-16 15:20:36 -070014190
Joe Perches895950c2010-12-21 02:16:08 -080014191DEFINE_PCI_DEVICE_TABLE(dma_wait_state_chipsets) = {
14192 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14193 { },
14194};
14195
Linus Torvalds1da177e2005-04-16 15:20:36 -070014196static int __devinit tg3_test_dma(struct tg3 *tp)
14197{
14198 dma_addr_t buf_dma;
David S. Miller59e6b432005-05-18 22:50:10 -070014199 u32 *buf, saved_dma_rwctrl;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014200 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014201
Matt Carlson4bae65c2010-11-24 08:31:52 +000014202 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14203 &buf_dma, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014204 if (!buf) {
14205 ret = -ENOMEM;
14206 goto out_nofree;
14207 }
14208
14209 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14210 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14211
David S. Miller59e6b432005-05-18 22:50:10 -070014212 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014213
Matt Carlsonc885e822010-08-02 11:25:57 +000014214 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014215 goto out;
14216
Linus Torvalds1da177e2005-04-16 15:20:36 -070014217 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14218 /* DMA read watermark not used on PCIE */
14219 tp->dma_rwctrl |= 0x00180000;
14220 } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
Michael Chan85e94ce2005-04-21 17:05:28 -070014221 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14222 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014223 tp->dma_rwctrl |= 0x003f0000;
14224 else
14225 tp->dma_rwctrl |= 0x003f000f;
14226 } else {
14227 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14228 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14229 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
Michael Chan49afdeb2007-02-13 12:17:03 -080014230 u32 read_water = 0x7;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014231
Michael Chan4a29cc22006-03-19 13:21:12 -080014232 /* If the 5704 is behind the EPB bridge, we can
14233 * do the less restrictive ONE_DMA workaround for
14234 * better performance.
14235 */
14236 if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
14237 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14238 tp->dma_rwctrl |= 0x8000;
14239 else if (ccval == 0x6 || ccval == 0x7)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014240 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14241
Michael Chan49afdeb2007-02-13 12:17:03 -080014242 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14243 read_water = 4;
David S. Miller59e6b432005-05-18 22:50:10 -070014244 /* Set bit 23 to enable PCIX hw bug fix */
Michael Chan49afdeb2007-02-13 12:17:03 -080014245 tp->dma_rwctrl |=
14246 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14247 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14248 (1 << 23);
Michael Chan4cf78e42005-07-25 12:29:19 -070014249 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14250 /* 5780 always in PCIX mode */
14251 tp->dma_rwctrl |= 0x00144000;
Michael Chana4e2b342005-10-26 15:46:52 -070014252 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14253 /* 5714 always in PCIX mode */
14254 tp->dma_rwctrl |= 0x00148000;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014255 } else {
14256 tp->dma_rwctrl |= 0x001b000f;
14257 }
14258 }
14259
14260 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14261 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14262 tp->dma_rwctrl &= 0xfffffff0;
14263
14264 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14265 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14266 /* Remove this if it causes problems for some boards. */
14267 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14268
14269 /* On 5700/5701 chips, we need to set this bit.
14270 * Otherwise the chip will issue cacheline transactions
14271 * to streamable DMA memory with not all the byte
14272 * enables turned on. This is an error on several
14273 * RISC PCI controllers, in particular sparc64.
14274 *
14275 * On 5703/5704 chips, this bit has been reassigned
14276 * a different meaning. In particular, it is used
14277 * on those chips to enable a PCI-X workaround.
14278 */
14279 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14280 }
14281
14282 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14283
14284#if 0
14285 /* Unneeded, already done by tg3_get_invariants. */
14286 tg3_switch_clocks(tp);
14287#endif
14288
Linus Torvalds1da177e2005-04-16 15:20:36 -070014289 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14290 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14291 goto out;
14292
David S. Miller59e6b432005-05-18 22:50:10 -070014293 /* It is best to perform DMA test with maximum write burst size
14294 * to expose the 5700/5701 write DMA bug.
14295 */
14296 saved_dma_rwctrl = tp->dma_rwctrl;
14297 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14298 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14299
Linus Torvalds1da177e2005-04-16 15:20:36 -070014300 while (1) {
14301 u32 *p = buf, i;
14302
14303 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14304 p[i] = i;
14305
14306 /* Send the buffer to the chip. */
14307 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14308 if (ret) {
Matt Carlson2445e462010-04-05 10:19:21 +000014309 dev_err(&tp->pdev->dev,
14310 "%s: Buffer write failed. err = %d\n",
14311 __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014312 break;
14313 }
14314
14315#if 0
14316 /* validate data reached card RAM correctly. */
14317 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14318 u32 val;
14319 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14320 if (le32_to_cpu(val) != p[i]) {
Matt Carlson2445e462010-04-05 10:19:21 +000014321 dev_err(&tp->pdev->dev,
14322 "%s: Buffer corrupted on device! "
14323 "(%d != %d)\n", __func__, val, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014324 /* ret = -ENODEV here? */
14325 }
14326 p[i] = 0;
14327 }
14328#endif
14329 /* Now read it back. */
14330 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14331 if (ret) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000014332 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14333 "err = %d\n", __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014334 break;
14335 }
14336
14337 /* Verify it. */
14338 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14339 if (p[i] == i)
14340 continue;
14341
David S. Miller59e6b432005-05-18 22:50:10 -070014342 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14343 DMA_RWCTRL_WRITE_BNDRY_16) {
14344 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014345 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14346 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14347 break;
14348 } else {
Matt Carlson2445e462010-04-05 10:19:21 +000014349 dev_err(&tp->pdev->dev,
14350 "%s: Buffer corrupted on read back! "
14351 "(%d != %d)\n", __func__, p[i], i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014352 ret = -ENODEV;
14353 goto out;
14354 }
14355 }
14356
14357 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14358 /* Success. */
14359 ret = 0;
14360 break;
14361 }
14362 }
David S. Miller59e6b432005-05-18 22:50:10 -070014363 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14364 DMA_RWCTRL_WRITE_BNDRY_16) {
Michael Chan6d1cfba2005-06-08 14:13:14 -070014365
David S. Miller59e6b432005-05-18 22:50:10 -070014366 /* DMA test passed without adjusting DMA boundary,
Michael Chan6d1cfba2005-06-08 14:13:14 -070014367 * now look for chipsets that are known to expose the
14368 * DMA bug without failing the test.
David S. Miller59e6b432005-05-18 22:50:10 -070014369 */
Michael Chan6d1cfba2005-06-08 14:13:14 -070014370 if (pci_dev_present(dma_wait_state_chipsets)) {
14371 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14372 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
Matt Carlson859a588792010-04-05 10:19:28 +000014373 } else {
Michael Chan6d1cfba2005-06-08 14:13:14 -070014374 /* Safe to use the calculated DMA boundary. */
14375 tp->dma_rwctrl = saved_dma_rwctrl;
Matt Carlson859a588792010-04-05 10:19:28 +000014376 }
Michael Chan6d1cfba2005-06-08 14:13:14 -070014377
David S. Miller59e6b432005-05-18 22:50:10 -070014378 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14379 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014380
14381out:
Matt Carlson4bae65c2010-11-24 08:31:52 +000014382 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014383out_nofree:
14384 return ret;
14385}
14386
14387static void __devinit tg3_init_link_config(struct tg3 *tp)
14388{
14389 tp->link_config.advertising =
14390 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
14391 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
14392 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
14393 ADVERTISED_Autoneg | ADVERTISED_MII);
14394 tp->link_config.speed = SPEED_INVALID;
14395 tp->link_config.duplex = DUPLEX_INVALID;
14396 tp->link_config.autoneg = AUTONEG_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014397 tp->link_config.active_speed = SPEED_INVALID;
14398 tp->link_config.active_duplex = DUPLEX_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014399 tp->link_config.orig_speed = SPEED_INVALID;
14400 tp->link_config.orig_duplex = DUPLEX_INVALID;
14401 tp->link_config.orig_autoneg = AUTONEG_INVALID;
14402}
14403
14404static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14405{
Matt Carlsonc885e822010-08-02 11:25:57 +000014406 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
Matt Carlson666bc832010-01-20 16:58:03 +000014407 tp->bufmgr_config.mbuf_read_dma_low_water =
14408 DEFAULT_MB_RDMA_LOW_WATER_5705;
14409 tp->bufmgr_config.mbuf_mac_rx_low_water =
14410 DEFAULT_MB_MACRX_LOW_WATER_57765;
14411 tp->bufmgr_config.mbuf_high_water =
14412 DEFAULT_MB_HIGH_WATER_57765;
14413
14414 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14415 DEFAULT_MB_RDMA_LOW_WATER_5705;
14416 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14417 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14418 tp->bufmgr_config.mbuf_high_water_jumbo =
14419 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
14420 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
Michael Chanfdfec1722005-07-25 12:31:48 -070014421 tp->bufmgr_config.mbuf_read_dma_low_water =
14422 DEFAULT_MB_RDMA_LOW_WATER_5705;
14423 tp->bufmgr_config.mbuf_mac_rx_low_water =
14424 DEFAULT_MB_MACRX_LOW_WATER_5705;
14425 tp->bufmgr_config.mbuf_high_water =
14426 DEFAULT_MB_HIGH_WATER_5705;
Michael Chanb5d37722006-09-27 16:06:21 -070014427 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14428 tp->bufmgr_config.mbuf_mac_rx_low_water =
14429 DEFAULT_MB_MACRX_LOW_WATER_5906;
14430 tp->bufmgr_config.mbuf_high_water =
14431 DEFAULT_MB_HIGH_WATER_5906;
14432 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014433
Michael Chanfdfec1722005-07-25 12:31:48 -070014434 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14435 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14436 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14437 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14438 tp->bufmgr_config.mbuf_high_water_jumbo =
14439 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14440 } else {
14441 tp->bufmgr_config.mbuf_read_dma_low_water =
14442 DEFAULT_MB_RDMA_LOW_WATER;
14443 tp->bufmgr_config.mbuf_mac_rx_low_water =
14444 DEFAULT_MB_MACRX_LOW_WATER;
14445 tp->bufmgr_config.mbuf_high_water =
14446 DEFAULT_MB_HIGH_WATER;
14447
14448 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14449 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14450 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14451 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14452 tp->bufmgr_config.mbuf_high_water_jumbo =
14453 DEFAULT_MB_HIGH_WATER_JUMBO;
14454 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014455
14456 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14457 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14458}
14459
14460static char * __devinit tg3_phy_string(struct tg3 *tp)
14461{
Matt Carlson79eb6902010-02-17 15:17:03 +000014462 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14463 case TG3_PHY_ID_BCM5400: return "5400";
14464 case TG3_PHY_ID_BCM5401: return "5401";
14465 case TG3_PHY_ID_BCM5411: return "5411";
14466 case TG3_PHY_ID_BCM5701: return "5701";
14467 case TG3_PHY_ID_BCM5703: return "5703";
14468 case TG3_PHY_ID_BCM5704: return "5704";
14469 case TG3_PHY_ID_BCM5705: return "5705";
14470 case TG3_PHY_ID_BCM5750: return "5750";
14471 case TG3_PHY_ID_BCM5752: return "5752";
14472 case TG3_PHY_ID_BCM5714: return "5714";
14473 case TG3_PHY_ID_BCM5780: return "5780";
14474 case TG3_PHY_ID_BCM5755: return "5755";
14475 case TG3_PHY_ID_BCM5787: return "5787";
14476 case TG3_PHY_ID_BCM5784: return "5784";
14477 case TG3_PHY_ID_BCM5756: return "5722/5756";
14478 case TG3_PHY_ID_BCM5906: return "5906";
14479 case TG3_PHY_ID_BCM5761: return "5761";
14480 case TG3_PHY_ID_BCM5718C: return "5718C";
14481 case TG3_PHY_ID_BCM5718S: return "5718S";
14482 case TG3_PHY_ID_BCM57765: return "57765";
Matt Carlson302b5002010-06-05 17:24:38 +000014483 case TG3_PHY_ID_BCM5719C: return "5719C";
Matt Carlson79eb6902010-02-17 15:17:03 +000014484 case TG3_PHY_ID_BCM8002: return "8002/serdes";
Linus Torvalds1da177e2005-04-16 15:20:36 -070014485 case 0: return "serdes";
14486 default: return "unknown";
Stephen Hemminger855e1112008-04-16 16:37:28 -070014487 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014488}
14489
Michael Chanf9804dd2005-09-27 12:13:10 -070014490static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
14491{
14492 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14493 strcpy(str, "PCI Express");
14494 return str;
14495 } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
14496 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
14497
14498 strcpy(str, "PCIX:");
14499
14500 if ((clock_ctrl == 7) ||
14501 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
14502 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
14503 strcat(str, "133MHz");
14504 else if (clock_ctrl == 0)
14505 strcat(str, "33MHz");
14506 else if (clock_ctrl == 2)
14507 strcat(str, "50MHz");
14508 else if (clock_ctrl == 4)
14509 strcat(str, "66MHz");
14510 else if (clock_ctrl == 6)
14511 strcat(str, "100MHz");
Michael Chanf9804dd2005-09-27 12:13:10 -070014512 } else {
14513 strcpy(str, "PCI:");
14514 if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
14515 strcat(str, "66MHz");
14516 else
14517 strcat(str, "33MHz");
14518 }
14519 if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
14520 strcat(str, ":32-bit");
14521 else
14522 strcat(str, ":64-bit");
14523 return str;
14524}
14525
Michael Chan8c2dc7e2005-12-19 16:26:02 -080014526static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014527{
14528 struct pci_dev *peer;
14529 unsigned int func, devnr = tp->pdev->devfn & ~7;
14530
14531 for (func = 0; func < 8; func++) {
14532 peer = pci_get_slot(tp->pdev->bus, devnr | func);
14533 if (peer && peer != tp->pdev)
14534 break;
14535 pci_dev_put(peer);
14536 }
Michael Chan16fe9d72005-12-13 21:09:54 -080014537 /* 5704 can be configured in single-port mode, set peer to
14538 * tp->pdev in that case.
14539 */
14540 if (!peer) {
14541 peer = tp->pdev;
14542 return peer;
14543 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014544
14545 /*
14546 * We don't need to keep the refcount elevated; there's no way
14547 * to remove one half of this device without removing the other
14548 */
14549 pci_dev_put(peer);
14550
14551 return peer;
14552}
14553
David S. Miller15f98502005-05-18 22:49:26 -070014554static void __devinit tg3_init_coal(struct tg3 *tp)
14555{
14556 struct ethtool_coalesce *ec = &tp->coal;
14557
14558 memset(ec, 0, sizeof(*ec));
14559 ec->cmd = ETHTOOL_GCOALESCE;
14560 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
14561 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
14562 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
14563 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
14564 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
14565 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
14566 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
14567 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
14568 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
14569
14570 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
14571 HOSTCC_MODE_CLRTICK_TXBD)) {
14572 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
14573 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
14574 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
14575 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
14576 }
Michael Chand244c892005-07-05 14:42:33 -070014577
14578 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
14579 ec->rx_coalesce_usecs_irq = 0;
14580 ec->tx_coalesce_usecs_irq = 0;
14581 ec->stats_block_coalesce_usecs = 0;
14582 }
David S. Miller15f98502005-05-18 22:49:26 -070014583}
14584
Stephen Hemminger7c7d64b2008-11-19 22:25:36 -080014585static const struct net_device_ops tg3_netdev_ops = {
14586 .ndo_open = tg3_open,
14587 .ndo_stop = tg3_close,
Stephen Hemminger00829822008-11-20 20:14:53 -080014588 .ndo_start_xmit = tg3_start_xmit,
Eric Dumazet511d2222010-07-07 20:44:24 +000014589 .ndo_get_stats64 = tg3_get_stats64,
Stephen Hemminger00829822008-11-20 20:14:53 -080014590 .ndo_validate_addr = eth_validate_addr,
14591 .ndo_set_multicast_list = tg3_set_rx_mode,
14592 .ndo_set_mac_address = tg3_set_mac_addr,
14593 .ndo_do_ioctl = tg3_ioctl,
14594 .ndo_tx_timeout = tg3_tx_timeout,
14595 .ndo_change_mtu = tg3_change_mtu,
Stephen Hemminger00829822008-11-20 20:14:53 -080014596#ifdef CONFIG_NET_POLL_CONTROLLER
14597 .ndo_poll_controller = tg3_poll_controller,
14598#endif
14599};
14600
14601static const struct net_device_ops tg3_netdev_ops_dma_bug = {
14602 .ndo_open = tg3_open,
14603 .ndo_stop = tg3_close,
14604 .ndo_start_xmit = tg3_start_xmit_dma_bug,
Eric Dumazet511d2222010-07-07 20:44:24 +000014605 .ndo_get_stats64 = tg3_get_stats64,
Stephen Hemminger7c7d64b2008-11-19 22:25:36 -080014606 .ndo_validate_addr = eth_validate_addr,
14607 .ndo_set_multicast_list = tg3_set_rx_mode,
14608 .ndo_set_mac_address = tg3_set_mac_addr,
14609 .ndo_do_ioctl = tg3_ioctl,
14610 .ndo_tx_timeout = tg3_tx_timeout,
14611 .ndo_change_mtu = tg3_change_mtu,
Stephen Hemminger7c7d64b2008-11-19 22:25:36 -080014612#ifdef CONFIG_NET_POLL_CONTROLLER
14613 .ndo_poll_controller = tg3_poll_controller,
14614#endif
14615};
14616
Linus Torvalds1da177e2005-04-16 15:20:36 -070014617static int __devinit tg3_init_one(struct pci_dev *pdev,
14618 const struct pci_device_id *ent)
14619{
Linus Torvalds1da177e2005-04-16 15:20:36 -070014620 struct net_device *dev;
14621 struct tg3 *tp;
Matt Carlson646c9ed2009-09-01 12:58:41 +000014622 int i, err, pm_cap;
14623 u32 sndmbx, rcvmbx, intmbx;
Michael Chanf9804dd2005-09-27 12:13:10 -070014624 char str[40];
Michael Chan72f2afb2006-03-06 19:28:35 -080014625 u64 dma_mask, persist_dma_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014626
Joe Perches05dbe002010-02-17 19:44:19 +000014627 printk_once(KERN_INFO "%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014628
14629 err = pci_enable_device(pdev);
14630 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000014631 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070014632 return err;
14633 }
14634
Linus Torvalds1da177e2005-04-16 15:20:36 -070014635 err = pci_request_regions(pdev, DRV_MODULE_NAME);
14636 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000014637 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070014638 goto err_out_disable_pdev;
14639 }
14640
14641 pci_set_master(pdev);
14642
14643 /* Find power-management capability. */
14644 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
14645 if (pm_cap == 0) {
Matt Carlson2445e462010-04-05 10:19:21 +000014646 dev_err(&pdev->dev,
14647 "Cannot find Power Management capability, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070014648 err = -EIO;
14649 goto err_out_free_res;
14650 }
14651
Matt Carlsonfe5f5782009-09-01 13:09:39 +000014652 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014653 if (!dev) {
Matt Carlson2445e462010-04-05 10:19:21 +000014654 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070014655 err = -ENOMEM;
14656 goto err_out_free_res;
14657 }
14658
Linus Torvalds1da177e2005-04-16 15:20:36 -070014659 SET_NETDEV_DEV(dev, &pdev->dev);
14660
Linus Torvalds1da177e2005-04-16 15:20:36 -070014661 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014662
14663 tp = netdev_priv(dev);
14664 tp->pdev = pdev;
14665 tp->dev = dev;
14666 tp->pm_cap = pm_cap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014667 tp->rx_mode = TG3_DEF_RX_MODE;
14668 tp->tx_mode = TG3_DEF_TX_MODE;
Matt Carlson8ef21422008-05-02 16:47:53 -070014669
Linus Torvalds1da177e2005-04-16 15:20:36 -070014670 if (tg3_debug > 0)
14671 tp->msg_enable = tg3_debug;
14672 else
14673 tp->msg_enable = TG3_DEF_MSG_ENABLE;
14674
14675 /* The word/byte swap controls here control register access byte
14676 * swapping. DMA data byte swapping is controlled in the GRC_MODE
14677 * setting below.
14678 */
14679 tp->misc_host_ctrl =
14680 MISC_HOST_CTRL_MASK_PCI_INT |
14681 MISC_HOST_CTRL_WORD_SWAP |
14682 MISC_HOST_CTRL_INDIR_ACCESS |
14683 MISC_HOST_CTRL_PCISTATE_RW;
14684
14685 /* The NONFRM (non-frame) byte/word swap controls take effect
14686 * on descriptor entries, anything which isn't packet data.
14687 *
14688 * The StrongARM chips on the board (one for tx, one for rx)
14689 * are running in big-endian mode.
14690 */
14691 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
14692 GRC_MODE_WSWAP_NONFRM_DATA);
14693#ifdef __BIG_ENDIAN
14694 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
14695#endif
14696 spin_lock_init(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014697 spin_lock_init(&tp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +000014698 INIT_WORK(&tp->reset_task, tg3_reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014699
Matt Carlsond5fe4882008-11-21 17:20:32 -080014700 tp->regs = pci_ioremap_bar(pdev, BAR_0);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010014701 if (!tp->regs) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014702 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070014703 err = -ENOMEM;
14704 goto err_out_free_dev;
14705 }
14706
14707 tg3_init_link_config(tp);
14708
Linus Torvalds1da177e2005-04-16 15:20:36 -070014709 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
14710 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014711
Linus Torvalds1da177e2005-04-16 15:20:36 -070014712 dev->ethtool_ops = &tg3_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014713 dev->watchdog_timeo = TG3_TX_TIMEOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014714 dev->irq = pdev->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014715
14716 err = tg3_get_invariants(tp);
14717 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014718 dev_err(&pdev->dev,
14719 "Problem fetching invariants of chip, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070014720 goto err_out_iounmap;
14721 }
14722
Matt Carlson615774f2009-11-13 13:03:39 +000014723 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
Matt Carlson2e9f7a72010-09-15 08:59:56 +000014724 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
Matt Carlsona50d0792010-06-05 17:24:37 +000014725 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
Stephen Hemminger00829822008-11-20 20:14:53 -080014726 dev->netdev_ops = &tg3_netdev_ops;
14727 else
14728 dev->netdev_ops = &tg3_netdev_ops_dma_bug;
14729
14730
Michael Chan4a29cc22006-03-19 13:21:12 -080014731 /* The EPB bridge inside 5714, 5715, and 5780 and any
14732 * device behind the EPB cannot support DMA addresses > 40-bit.
Michael Chan72f2afb2006-03-06 19:28:35 -080014733 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
14734 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
14735 * do DMA address check in tg3_start_xmit().
14736 */
Michael Chan4a29cc22006-03-19 13:21:12 -080014737 if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
Yang Hongyang284901a2009-04-06 19:01:15 -070014738 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
Michael Chan4a29cc22006-03-19 13:21:12 -080014739 else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
Yang Hongyang50cf1562009-04-06 19:01:14 -070014740 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -080014741#ifdef CONFIG_HIGHMEM
Yang Hongyang6a355282009-04-06 19:01:13 -070014742 dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080014743#endif
Michael Chan4a29cc22006-03-19 13:21:12 -080014744 } else
Yang Hongyang6a355282009-04-06 19:01:13 -070014745 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080014746
14747 /* Configure DMA attributes. */
Yang Hongyang284901a2009-04-06 19:01:15 -070014748 if (dma_mask > DMA_BIT_MASK(32)) {
Michael Chan72f2afb2006-03-06 19:28:35 -080014749 err = pci_set_dma_mask(pdev, dma_mask);
14750 if (!err) {
14751 dev->features |= NETIF_F_HIGHDMA;
14752 err = pci_set_consistent_dma_mask(pdev,
14753 persist_dma_mask);
14754 if (err < 0) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014755 dev_err(&pdev->dev, "Unable to obtain 64 bit "
14756 "DMA for consistent allocations\n");
Michael Chan72f2afb2006-03-06 19:28:35 -080014757 goto err_out_iounmap;
14758 }
14759 }
14760 }
Yang Hongyang284901a2009-04-06 19:01:15 -070014761 if (err || dma_mask == DMA_BIT_MASK(32)) {
14762 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Michael Chan72f2afb2006-03-06 19:28:35 -080014763 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014764 dev_err(&pdev->dev,
14765 "No usable DMA configuration, aborting\n");
Michael Chan72f2afb2006-03-06 19:28:35 -080014766 goto err_out_iounmap;
14767 }
14768 }
14769
Michael Chanfdfec1722005-07-25 12:31:48 -070014770 tg3_init_bufmgr_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014771
Matt Carlson507399f2009-11-13 13:03:37 +000014772 /* Selectively allow TSO based on operating conditions */
14773 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
14774 (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
14775 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
14776 else {
14777 tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
14778 tp->fw_needed = NULL;
14779 }
14780
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080014781 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
Matt Carlson9e9fd122009-01-19 16:57:45 -080014782 tp->fw_needed = FIRMWARE_TG3;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080014783
Michael Chan4e3a7aa2006-03-20 17:47:44 -080014784 /* TSO is on by default on chips that support hardware TSO.
14785 * Firmware TSO on older chips gives lower performance, so it
14786 * is off by default, but can be enabled using ethtool.
14787 */
Matt Carlsone849cdc2009-11-13 13:03:38 +000014788 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
Eric Dumazet7fe876a2010-07-08 06:14:55 +000014789 (dev->features & NETIF_F_IP_CSUM)) {
Matt Carlsone849cdc2009-11-13 13:03:38 +000014790 dev->features |= NETIF_F_TSO;
Eric Dumazet7fe876a2010-07-08 06:14:55 +000014791 vlan_features_add(dev, NETIF_F_TSO);
14792 }
Matt Carlsone849cdc2009-11-13 13:03:38 +000014793 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
14794 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
Eric Dumazet7fe876a2010-07-08 06:14:55 +000014795 if (dev->features & NETIF_F_IPV6_CSUM) {
Michael Chanb0026622006-07-03 19:42:14 -070014796 dev->features |= NETIF_F_TSO6;
Eric Dumazet7fe876a2010-07-08 06:14:55 +000014797 vlan_features_add(dev, NETIF_F_TSO6);
14798 }
Matt Carlsone849cdc2009-11-13 13:03:38 +000014799 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
14800 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070014801 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14802 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
Matt Carlson321d32a2008-11-21 17:22:19 -080014803 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Eric Dumazet7fe876a2010-07-08 06:14:55 +000014804 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
Matt Carlson9936bcf2007-10-10 18:03:07 -070014805 dev->features |= NETIF_F_TSO_ECN;
Eric Dumazet7fe876a2010-07-08 06:14:55 +000014806 vlan_features_add(dev, NETIF_F_TSO_ECN);
14807 }
Michael Chanb0026622006-07-03 19:42:14 -070014808 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014809
Linus Torvalds1da177e2005-04-16 15:20:36 -070014810 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
14811 !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
14812 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
14813 tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
14814 tp->rx_pending = 63;
14815 }
14816
Linus Torvalds1da177e2005-04-16 15:20:36 -070014817 err = tg3_get_device_address(tp);
14818 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014819 dev_err(&pdev->dev,
14820 "Could not obtain valid ethernet address, aborting\n");
Matt Carlson026a6c22009-12-03 08:36:24 +000014821 goto err_out_iounmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014822 }
14823
Matt Carlson0d3031d2007-10-10 18:02:43 -070014824 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
Matt Carlson63532392008-11-03 16:49:57 -080014825 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
Al Viro79ea13c2008-01-24 02:06:46 -080014826 if (!tp->aperegs) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014827 dev_err(&pdev->dev,
14828 "Cannot map APE registers, aborting\n");
Matt Carlson0d3031d2007-10-10 18:02:43 -070014829 err = -ENOMEM;
Matt Carlson026a6c22009-12-03 08:36:24 +000014830 goto err_out_iounmap;
Matt Carlson0d3031d2007-10-10 18:02:43 -070014831 }
14832
14833 tg3_ape_lock_init(tp);
Matt Carlson7fd76442009-02-25 14:27:20 +000014834
14835 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
14836 tg3_read_dash_ver(tp);
Matt Carlson0d3031d2007-10-10 18:02:43 -070014837 }
14838
Matt Carlsonc88864d2007-11-12 21:07:01 -080014839 /*
14840 * Reset chip in case UNDI or EFI driver did not shutdown
14841 * DMA self test will enable WDMAC and we'll see (spurious)
14842 * pending DMA on the PCI bus at that point.
14843 */
14844 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
14845 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
14846 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
14847 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
14848 }
14849
14850 err = tg3_test_dma(tp);
14851 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014852 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
Matt Carlsonc88864d2007-11-12 21:07:01 -080014853 goto err_out_apeunmap;
14854 }
14855
Matt Carlsonc88864d2007-11-12 21:07:01 -080014856 /* flow control autonegotiation is default behavior */
14857 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
Steve Glendinninge18ce342008-12-16 02:00:00 -080014858 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlsonc88864d2007-11-12 21:07:01 -080014859
Matt Carlson78f90dc2009-11-13 13:03:42 +000014860 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
14861 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
14862 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
Matt Carlson6fd45cb2010-09-15 08:59:57 +000014863 for (i = 0; i < tp->irq_max; i++) {
Matt Carlson78f90dc2009-11-13 13:03:42 +000014864 struct tg3_napi *tnapi = &tp->napi[i];
14865
14866 tnapi->tp = tp;
14867 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
14868
14869 tnapi->int_mbox = intmbx;
14870 if (i < 4)
14871 intmbx += 0x8;
14872 else
14873 intmbx += 0x4;
14874
14875 tnapi->consmbox = rcvmbx;
14876 tnapi->prodmbox = sndmbx;
14877
Matt Carlson66cfd1b2010-09-30 10:34:30 +000014878 if (i)
Matt Carlson78f90dc2009-11-13 13:03:42 +000014879 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
Matt Carlson66cfd1b2010-09-30 10:34:30 +000014880 else
Matt Carlson78f90dc2009-11-13 13:03:42 +000014881 tnapi->coal_now = HOSTCC_MODE_NOW;
Matt Carlson78f90dc2009-11-13 13:03:42 +000014882
14883 if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
14884 break;
14885
14886 /*
14887 * If we support MSIX, we'll be using RSS. If we're using
14888 * RSS, the first vector only handles link interrupts and the
14889 * remaining vectors handle rx and tx interrupts. Reuse the
14890 * mailbox values for the next iteration. The values we setup
14891 * above are still useful for the single vectored mode.
14892 */
14893 if (!i)
14894 continue;
14895
14896 rcvmbx += 0x8;
14897
14898 if (sndmbx & 0x4)
14899 sndmbx -= 0x4;
14900 else
14901 sndmbx += 0xc;
14902 }
14903
Matt Carlsonc88864d2007-11-12 21:07:01 -080014904 tg3_init_coal(tp);
14905
Michael Chanc49a1562006-12-17 17:07:29 -080014906 pci_set_drvdata(pdev, dev);
14907
Linus Torvalds1da177e2005-04-16 15:20:36 -070014908 err = register_netdev(dev);
14909 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014910 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
Matt Carlson0d3031d2007-10-10 18:02:43 -070014911 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014912 }
14913
Joe Perches05dbe002010-02-17 19:44:19 +000014914 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
14915 tp->board_part_number,
14916 tp->pci_chip_rev_id,
14917 tg3_bus_string(tp, str),
14918 dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014919
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014920 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000014921 struct phy_device *phydev;
14922 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlson5129c3a2010-04-05 10:19:23 +000014923 netdev_info(dev,
14924 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
Joe Perches05dbe002010-02-17 19:44:19 +000014925 phydev->drv->name, dev_name(&phydev->dev));
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014926 } else {
14927 char *ethtype;
14928
14929 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
14930 ethtype = "10/100Base-TX";
14931 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
14932 ethtype = "1000Base-SX";
14933 else
14934 ethtype = "10/100/1000Base-T";
14935
Matt Carlson5129c3a2010-04-05 10:19:23 +000014936 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014937 "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
14938 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
14939 }
Matt Carlsondf59c942008-11-03 16:52:56 -080014940
Joe Perches05dbe002010-02-17 19:44:19 +000014941 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
14942 (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
14943 (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014944 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
Joe Perches05dbe002010-02-17 19:44:19 +000014945 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
14946 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
14947 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
14948 tp->dma_rwctrl,
14949 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
14950 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014951
14952 return 0;
14953
Matt Carlson0d3031d2007-10-10 18:02:43 -070014954err_out_apeunmap:
14955 if (tp->aperegs) {
14956 iounmap(tp->aperegs);
14957 tp->aperegs = NULL;
14958 }
14959
Linus Torvalds1da177e2005-04-16 15:20:36 -070014960err_out_iounmap:
Michael Chan68929142005-08-09 20:17:14 -070014961 if (tp->regs) {
14962 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070014963 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070014964 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014965
14966err_out_free_dev:
14967 free_netdev(dev);
14968
14969err_out_free_res:
14970 pci_release_regions(pdev);
14971
14972err_out_disable_pdev:
14973 pci_disable_device(pdev);
14974 pci_set_drvdata(pdev, NULL);
14975 return err;
14976}
14977
14978static void __devexit tg3_remove_one(struct pci_dev *pdev)
14979{
14980 struct net_device *dev = pci_get_drvdata(pdev);
14981
14982 if (dev) {
14983 struct tg3 *tp = netdev_priv(dev);
14984
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080014985 if (tp->fw)
14986 release_firmware(tp->fw);
14987
Tejun Heo23f333a2010-12-12 16:45:14 +010014988 cancel_work_sync(&tp->reset_task);
Matt Carlson158d7ab2008-05-29 01:37:54 -070014989
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070014990 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
14991 tg3_phy_fini(tp);
Matt Carlson158d7ab2008-05-29 01:37:54 -070014992 tg3_mdio_fini(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070014993 }
Matt Carlson158d7ab2008-05-29 01:37:54 -070014994
Linus Torvalds1da177e2005-04-16 15:20:36 -070014995 unregister_netdev(dev);
Matt Carlson0d3031d2007-10-10 18:02:43 -070014996 if (tp->aperegs) {
14997 iounmap(tp->aperegs);
14998 tp->aperegs = NULL;
14999 }
Michael Chan68929142005-08-09 20:17:14 -070015000 if (tp->regs) {
15001 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070015002 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070015003 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015004 free_netdev(dev);
15005 pci_release_regions(pdev);
15006 pci_disable_device(pdev);
15007 pci_set_drvdata(pdev, NULL);
15008 }
15009}
15010
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015011#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015012static int tg3_suspend(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015013{
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015014 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015015 struct net_device *dev = pci_get_drvdata(pdev);
15016 struct tg3 *tp = netdev_priv(dev);
15017 int err;
15018
15019 if (!netif_running(dev))
15020 return 0;
15021
Tejun Heo23f333a2010-12-12 16:45:14 +010015022 flush_work_sync(&tp->reset_task);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015023 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015024 tg3_netif_stop(tp);
15025
15026 del_timer_sync(&tp->timer);
15027
David S. Millerf47c11e2005-06-24 20:18:35 -070015028 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015029 tg3_disable_ints(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -070015030 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015031
15032 netif_device_detach(dev);
15033
David S. Millerf47c11e2005-06-24 20:18:35 -070015034 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -070015035 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chan6a9eba12005-12-13 21:08:58 -080015036 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
David S. Millerf47c11e2005-06-24 20:18:35 -070015037 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015038
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015039 err = tg3_power_down_prepare(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015040 if (err) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015041 int err2;
15042
David S. Millerf47c11e2005-06-24 20:18:35 -070015043 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015044
Michael Chan6a9eba12005-12-13 21:08:58 -080015045 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015046 err2 = tg3_restart_hw(tp, 1);
15047 if (err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070015048 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015049
15050 tp->timer.expires = jiffies + tp->timer_offset;
15051 add_timer(&tp->timer);
15052
15053 netif_device_attach(dev);
15054 tg3_netif_start(tp);
15055
Michael Chanb9ec6c12006-07-25 16:37:27 -070015056out:
David S. Millerf47c11e2005-06-24 20:18:35 -070015057 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015058
15059 if (!err2)
15060 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015061 }
15062
15063 return err;
15064}
15065
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015066static int tg3_resume(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015067{
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015068 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015069 struct net_device *dev = pci_get_drvdata(pdev);
15070 struct tg3 *tp = netdev_priv(dev);
15071 int err;
15072
15073 if (!netif_running(dev))
15074 return 0;
15075
Linus Torvalds1da177e2005-04-16 15:20:36 -070015076 netif_device_attach(dev);
15077
David S. Millerf47c11e2005-06-24 20:18:35 -070015078 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015079
Michael Chan6a9eba12005-12-13 21:08:58 -080015080 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
Michael Chanb9ec6c12006-07-25 16:37:27 -070015081 err = tg3_restart_hw(tp, 1);
15082 if (err)
15083 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015084
15085 tp->timer.expires = jiffies + tp->timer_offset;
15086 add_timer(&tp->timer);
15087
Linus Torvalds1da177e2005-04-16 15:20:36 -070015088 tg3_netif_start(tp);
15089
Michael Chanb9ec6c12006-07-25 16:37:27 -070015090out:
David S. Millerf47c11e2005-06-24 20:18:35 -070015091 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015092
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015093 if (!err)
15094 tg3_phy_start(tp);
15095
Michael Chanb9ec6c12006-07-25 16:37:27 -070015096 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015097}
15098
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015099static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015100#define TG3_PM_OPS (&tg3_pm_ops)
15101
15102#else
15103
15104#define TG3_PM_OPS NULL
15105
15106#endif /* CONFIG_PM_SLEEP */
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015107
Linus Torvalds1da177e2005-04-16 15:20:36 -070015108static struct pci_driver tg3_driver = {
15109 .name = DRV_MODULE_NAME,
15110 .id_table = tg3_pci_tbl,
15111 .probe = tg3_init_one,
15112 .remove = __devexit_p(tg3_remove_one),
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015113 .driver.pm = TG3_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -070015114};
15115
15116static int __init tg3_init(void)
15117{
Jeff Garzik29917622006-08-19 17:48:59 -040015118 return pci_register_driver(&tg3_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015119}
15120
15121static void __exit tg3_cleanup(void)
15122{
15123 pci_unregister_driver(&tg3_driver);
15124}
15125
15126module_init(tg3_init);
15127module_exit(tg3_cleanup);