blob: c50d8d202618521793b37a8bd57d7b343cd757fd [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Dong Nguyen43b86af2010-07-21 16:56:08 -070023#include <linux/pci.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070024#include <linux/irq.h>
Sarah Sharp8df75f42010-04-02 15:34:16 -070025#include <linux/log2.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070026#include <linux/module.h>
Sarah Sharpb0567b32009-08-07 14:04:36 -070027#include <linux/moduleparam.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Alexis R. Cortes71c731a2012-08-03 14:00:27 -050029#include <linux/dmi.h>
James Hogan008eb952013-07-26 13:34:43 +010030#include <linux/dma-mapping.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070031
32#include "xhci.h"
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +030033#include "xhci-trace.h"
Sarah Sharp66d4ead2009-04-27 19:52:28 -070034
35#define DRIVER_AUTHOR "Sarah Sharp"
36#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
37
Lu Baolua1377e52014-11-18 11:27:14 +020038#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
39
Sarah Sharpb0567b32009-08-07 14:04:36 -070040/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
41static int link_quirk;
42module_param(link_quirk, int, S_IRUGO | S_IWUSR);
43MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
44
Takashi Iwai4e6a1ee2013-12-09 12:42:48 +010045static unsigned int quirks;
46module_param(quirks, uint, S_IRUGO);
47MODULE_PARM_DESC(quirks, "Bit flags for quirks to be enabled as default");
48
Sarah Sharp66d4ead2009-04-27 19:52:28 -070049/* TODO: copied from ehci-hcd.c - can this be refactored? */
50/*
Sarah Sharp2611bd182012-10-25 13:27:51 -070051 * xhci_handshake - spin reading hc until handshake completes or fails
Sarah Sharp66d4ead2009-04-27 19:52:28 -070052 * @ptr: address of hc register to be read
53 * @mask: bits to look at in result of read
54 * @done: value of those bits when handshake succeeds
55 * @usec: timeout in microseconds
56 *
57 * Returns negative errno, or zero on success
58 *
59 * Success happens when the "mask" bits have the specified value (hardware
60 * handshake done). There are two failure modes: "usec" have passed (major
61 * hardware flakeout), or the register reads as all-ones (hardware removed).
62 */
Sarah Sharp2611bd182012-10-25 13:27:51 -070063int xhci_handshake(struct xhci_hcd *xhci, void __iomem *ptr,
Sarah Sharp66d4ead2009-04-27 19:52:28 -070064 u32 mask, u32 done, int usec)
65{
66 u32 result;
67
68 do {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020069 result = readl(ptr);
Sarah Sharp66d4ead2009-04-27 19:52:28 -070070 if (result == ~(u32)0) /* card removed */
71 return -ENODEV;
72 result &= mask;
73 if (result == done)
74 return 0;
75 udelay(1);
76 usec--;
77 } while (usec > 0);
78 return -ETIMEDOUT;
79}
80
81/*
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070082 * Disable interrupts and begin the xHCI halting process.
83 */
84void xhci_quiesce(struct xhci_hcd *xhci)
85{
86 u32 halted;
87 u32 cmd;
88 u32 mask;
89
90 mask = ~(XHCI_IRQS);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020091 halted = readl(&xhci->op_regs->status) & STS_HALT;
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070092 if (!halted)
93 mask &= ~CMD_RUN;
94
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020095 cmd = readl(&xhci->op_regs->command);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070096 cmd &= mask;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +020097 writel(cmd, &xhci->op_regs->command);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070098}
99
100/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700101 * Force HC into halt state.
102 *
103 * Disable any IRQs and clear the run/stop bit.
104 * HC will complete any current and actively pipelined transactions, and
Andiry Xubdfca502011-01-06 15:43:39 +0800105 * should halt within 16 ms of the run/stop bit being cleared.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700106 * Read HC Halted bit in the status register to see when the HC is finished.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700107 */
108int xhci_halt(struct xhci_hcd *xhci)
109{
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800110 int ret;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300111 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Halt the HC");
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700112 xhci_quiesce(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700113
Sarah Sharp2611bd182012-10-25 13:27:51 -0700114 ret = xhci_handshake(xhci, &xhci->op_regs->status,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700115 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
Elric Fuc181bc52012-06-27 16:30:57 +0800116 if (!ret) {
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800117 xhci->xhc_state |= XHCI_STATE_HALTED;
Elric Fuc181bc52012-06-27 16:30:57 +0800118 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
119 } else
Sarah Sharp5af98bb2012-03-16 12:58:20 -0700120 xhci_warn(xhci, "Host not halted after %u microseconds.\n",
121 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800122 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700123}
124
125/*
Sarah Sharped074532010-05-24 13:25:21 -0700126 * Set the run bit and wait for the host to be running.
127 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800128static int xhci_start(struct xhci_hcd *xhci)
Sarah Sharped074532010-05-24 13:25:21 -0700129{
130 u32 temp;
131 int ret;
132
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200133 temp = readl(&xhci->op_regs->command);
Sarah Sharped074532010-05-24 13:25:21 -0700134 temp |= (CMD_RUN);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300135 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Turn on HC, cmd = 0x%x.",
Sarah Sharped074532010-05-24 13:25:21 -0700136 temp);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200137 writel(temp, &xhci->op_regs->command);
Sarah Sharped074532010-05-24 13:25:21 -0700138
139 /*
140 * Wait for the HCHalted Status bit to be 0 to indicate the host is
141 * running.
142 */
Sarah Sharp2611bd182012-10-25 13:27:51 -0700143 ret = xhci_handshake(xhci, &xhci->op_regs->status,
Sarah Sharped074532010-05-24 13:25:21 -0700144 STS_HALT, 0, XHCI_MAX_HALT_USEC);
145 if (ret == -ETIMEDOUT)
146 xhci_err(xhci, "Host took too long to start, "
147 "waited %u microseconds.\n",
148 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800149 if (!ret)
150 xhci->xhc_state &= ~XHCI_STATE_HALTED;
Sarah Sharped074532010-05-24 13:25:21 -0700151 return ret;
152}
153
154/*
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800155 * Reset a halted HC.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700156 *
157 * This resets pipelines, timers, counters, state machines, etc.
158 * Transactions will be terminated immediately, and operational registers
159 * will be set to their defaults.
160 */
161int xhci_reset(struct xhci_hcd *xhci)
162{
163 u32 command;
164 u32 state;
Andiry Xuf370b992012-04-14 02:54:30 +0800165 int ret, i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700166
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200167 state = readl(&xhci->op_regs->status);
Sarah Sharpd3512f62009-07-27 12:03:50 -0700168 if ((state & STS_HALT) == 0) {
169 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
170 return 0;
171 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700172
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300173 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Reset the HC");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200174 command = readl(&xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700175 command |= CMD_RESET;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200176 writel(command, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700177
Sarah Sharp2611bd182012-10-25 13:27:51 -0700178 ret = xhci_handshake(xhci, &xhci->op_regs->command,
Sarah Sharp22ceac12012-07-23 16:06:08 -0700179 CMD_RESET, 0, 10 * 1000 * 1000);
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700180 if (ret)
181 return ret;
182
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300183 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
184 "Wait for controller to be ready for doorbell rings");
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700185 /*
186 * xHCI cannot write to any doorbells or operational registers other
187 * than status until the "Controller Not Ready" flag is cleared.
188 */
Sarah Sharp2611bd182012-10-25 13:27:51 -0700189 ret = xhci_handshake(xhci, &xhci->op_regs->status,
Sarah Sharp22ceac12012-07-23 16:06:08 -0700190 STS_CNR, 0, 10 * 1000 * 1000);
Andiry Xuf370b992012-04-14 02:54:30 +0800191
192 for (i = 0; i < 2; ++i) {
193 xhci->bus_state[i].port_c_suspend = 0;
194 xhci->bus_state[i].suspended_ports = 0;
195 xhci->bus_state[i].resuming_ports = 0;
196 }
197
198 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700199}
200
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700201#ifdef CONFIG_PCI
202static int xhci_free_msi(struct xhci_hcd *xhci)
Dong Nguyen43b86af2010-07-21 16:56:08 -0700203{
204 int i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700205
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700206 if (!xhci->msix_entries)
207 return -EINVAL;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700208
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700209 for (i = 0; i < xhci->msix_count; i++)
210 if (xhci->msix_entries[i].vector)
211 free_irq(xhci->msix_entries[i].vector,
212 xhci_to_hcd(xhci));
213 return 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700214}
215
216/*
217 * Set up MSI
218 */
219static int xhci_setup_msi(struct xhci_hcd *xhci)
220{
221 int ret;
222 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
223
224 ret = pci_enable_msi(pdev);
225 if (ret) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300226 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
227 "failed to allocate MSI entry");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700228 return ret;
229 }
230
Alex Shi851ec162013-05-24 10:54:19 +0800231 ret = request_irq(pdev->irq, xhci_msi_irq,
Dong Nguyen43b86af2010-07-21 16:56:08 -0700232 0, "xhci_hcd", xhci_to_hcd(xhci));
233 if (ret) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300234 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
235 "disable MSI interrupt");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700236 pci_disable_msi(pdev);
237 }
238
239 return ret;
240}
241
242/*
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700243 * Free IRQs
244 * free all IRQs request
245 */
246static void xhci_free_irq(struct xhci_hcd *xhci)
247{
248 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
249 int ret;
250
251 /* return if using legacy interrupt */
Felipe Balbicd704692012-02-29 16:46:23 +0200252 if (xhci_to_hcd(xhci)->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700253 return;
254
255 ret = xhci_free_msi(xhci);
256 if (!ret)
257 return;
Felipe Balbicd704692012-02-29 16:46:23 +0200258 if (pdev->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700259 free_irq(pdev->irq, xhci_to_hcd(xhci));
260
261 return;
262}
263
264/*
Dong Nguyen43b86af2010-07-21 16:56:08 -0700265 * Set up MSI-X
266 */
267static int xhci_setup_msix(struct xhci_hcd *xhci)
268{
269 int i, ret = 0;
Andiry Xu00292272010-12-27 17:39:02 +0800270 struct usb_hcd *hcd = xhci_to_hcd(xhci);
271 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700272
273 /*
274 * calculate number of msi-x vectors supported.
275 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
276 * with max number of interrupters based on the xhci HCSPARAMS1.
277 * - num_online_cpus: maximum msi-x vectors per CPUs core.
278 * Add additional 1 vector to ensure always available interrupt.
279 */
280 xhci->msix_count = min(num_online_cpus() + 1,
281 HCS_MAX_INTRS(xhci->hcs_params1));
282
283 xhci->msix_entries =
284 kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
Greg Kroah-Hartman86871972010-11-11 09:41:02 -0800285 GFP_KERNEL);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700286 if (!xhci->msix_entries) {
287 xhci_err(xhci, "Failed to allocate MSI-X entries\n");
288 return -ENOMEM;
289 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700290
291 for (i = 0; i < xhci->msix_count; i++) {
292 xhci->msix_entries[i].entry = i;
293 xhci->msix_entries[i].vector = 0;
294 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700295
Alexander Gordeeva62445a2014-05-08 19:25:58 +0300296 ret = pci_enable_msix_exact(pdev, xhci->msix_entries, xhci->msix_count);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700297 if (ret) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300298 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
299 "Failed to enable MSI-X");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700300 goto free_entries;
301 }
302
Dong Nguyen43b86af2010-07-21 16:56:08 -0700303 for (i = 0; i < xhci->msix_count; i++) {
304 ret = request_irq(xhci->msix_entries[i].vector,
Alex Shi851ec162013-05-24 10:54:19 +0800305 xhci_msi_irq,
Dong Nguyen43b86af2010-07-21 16:56:08 -0700306 0, "xhci_hcd", xhci_to_hcd(xhci));
307 if (ret)
308 goto disable_msix;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700309 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700310
Andiry Xu00292272010-12-27 17:39:02 +0800311 hcd->msix_enabled = 1;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700312 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700313
314disable_msix:
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300315 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "disable MSI-X interrupt");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700316 xhci_free_irq(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700317 pci_disable_msix(pdev);
318free_entries:
319 kfree(xhci->msix_entries);
320 xhci->msix_entries = NULL;
321 return ret;
322}
323
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700324/* Free any IRQs and disable MSI-X */
325static void xhci_cleanup_msix(struct xhci_hcd *xhci)
326{
Andiry Xu00292272010-12-27 17:39:02 +0800327 struct usb_hcd *hcd = xhci_to_hcd(xhci);
328 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700329
Jack Pham90053552013-11-15 14:53:14 -0800330 if (xhci->quirks & XHCI_PLAT)
331 return;
332
Dong Nguyen43b86af2010-07-21 16:56:08 -0700333 xhci_free_irq(xhci);
334
335 if (xhci->msix_entries) {
336 pci_disable_msix(pdev);
337 kfree(xhci->msix_entries);
338 xhci->msix_entries = NULL;
339 } else {
340 pci_disable_msi(pdev);
341 }
342
Andiry Xu00292272010-12-27 17:39:02 +0800343 hcd->msix_enabled = 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700344 return;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700345}
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700346
Olof Johanssond5c82fe2013-07-23 11:58:20 -0700347static void __maybe_unused xhci_msix_sync_irqs(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700348{
349 int i;
350
351 if (xhci->msix_entries) {
352 for (i = 0; i < xhci->msix_count; i++)
353 synchronize_irq(xhci->msix_entries[i].vector);
354 }
355}
356
357static int xhci_try_enable_msi(struct usb_hcd *hcd)
358{
359 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp52fb6122013-08-08 10:08:34 -0700360 struct pci_dev *pdev;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700361 int ret;
362
Sarah Sharp52fb6122013-08-08 10:08:34 -0700363 /* The xhci platform device has set up IRQs through usb_add_hcd. */
364 if (xhci->quirks & XHCI_PLAT)
365 return 0;
366
367 pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700368 /*
369 * Some Fresco Logic host controllers advertise MSI, but fail to
370 * generate interrupts. Don't even try to enable MSI.
371 */
372 if (xhci->quirks & XHCI_BROKEN_MSI)
Hannes Reinecke00eed9c2013-03-04 17:14:43 +0100373 goto legacy_irq;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700374
375 /* unregister the legacy interrupt */
376 if (hcd->irq)
377 free_irq(hcd->irq, hcd);
Felipe Balbicd704692012-02-29 16:46:23 +0200378 hcd->irq = 0;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700379
380 ret = xhci_setup_msix(xhci);
381 if (ret)
382 /* fall back to msi*/
383 ret = xhci_setup_msi(xhci);
384
385 if (!ret)
Felipe Balbicd704692012-02-29 16:46:23 +0200386 /* hcd->irq is 0, we have MSI */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700387 return 0;
388
Sarah Sharp68d07f62012-02-13 16:25:57 -0800389 if (!pdev->irq) {
390 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
391 return -EINVAL;
392 }
393
Hannes Reinecke00eed9c2013-03-04 17:14:43 +0100394 legacy_irq:
Adrian Huang79699432014-02-27 11:26:03 +0000395 if (!strlen(hcd->irq_descr))
396 snprintf(hcd->irq_descr, sizeof(hcd->irq_descr), "%s:usb%d",
397 hcd->driver->description, hcd->self.busnum);
398
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700399 /* fall back to legacy interrupt*/
400 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
401 hcd->irq_descr, hcd);
402 if (ret) {
403 xhci_err(xhci, "request interrupt %d failed\n",
404 pdev->irq);
405 return ret;
406 }
407 hcd->irq = pdev->irq;
408 return 0;
409}
410
411#else
412
David Cohen01bb59e2014-04-25 19:20:16 +0300413static inline int xhci_try_enable_msi(struct usb_hcd *hcd)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700414{
415 return 0;
416}
417
David Cohen01bb59e2014-04-25 19:20:16 +0300418static inline void xhci_cleanup_msix(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700419{
420}
421
David Cohen01bb59e2014-04-25 19:20:16 +0300422static inline void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700423{
424}
425
426#endif
427
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500428static void compliance_mode_recovery(unsigned long arg)
429{
430 struct xhci_hcd *xhci;
431 struct usb_hcd *hcd;
432 u32 temp;
433 int i;
434
435 xhci = (struct xhci_hcd *)arg;
436
437 for (i = 0; i < xhci->num_usb3_ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200438 temp = readl(xhci->usb3_ports[i]);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500439 if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
440 /*
441 * Compliance Mode Detected. Letting USB Core
442 * handle the Warm Reset
443 */
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300444 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
445 "Compliance mode detected->port %d",
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500446 i + 1);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300447 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
448 "Attempting compliance mode recovery");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500449 hcd = xhci->shared_hcd;
450
451 if (hcd->state == HC_STATE_SUSPENDED)
452 usb_hcd_resume_root_hub(hcd);
453
454 usb_hcd_poll_rh_status(hcd);
455 }
456 }
457
458 if (xhci->port_status_u0 != ((1 << xhci->num_usb3_ports)-1))
459 mod_timer(&xhci->comp_mode_recovery_timer,
460 jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
461}
462
463/*
464 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
465 * that causes ports behind that hardware to enter compliance mode sometimes.
466 * The quirk creates a timer that polls every 2 seconds the link state of
467 * each host controller's port and recovers it by issuing a Warm reset
468 * if Compliance mode is detected, otherwise the port will become "dead" (no
469 * device connections or disconnections will be detected anymore). Becasue no
470 * status event is generated when entering compliance mode (per xhci spec),
471 * this quirk is needed on systems that have the failing hardware installed.
472 */
473static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
474{
475 xhci->port_status_u0 = 0;
476 init_timer(&xhci->comp_mode_recovery_timer);
477
478 xhci->comp_mode_recovery_timer.data = (unsigned long) xhci;
479 xhci->comp_mode_recovery_timer.function = compliance_mode_recovery;
480 xhci->comp_mode_recovery_timer.expires = jiffies +
481 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
482
483 set_timer_slack(&xhci->comp_mode_recovery_timer,
484 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
485 add_timer(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300486 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
487 "Compliance mode recovery timer initialized");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500488}
489
490/*
491 * This function identifies the systems that have installed the SN65LVPE502CP
492 * USB3.0 re-driver and that need the Compliance Mode Quirk.
493 * Systems:
494 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
495 */
Andrew Brestickere1cd9722014-10-03 11:35:27 +0300496static bool xhci_compliance_mode_recovery_timer_quirk_check(void)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500497{
498 const char *dmi_product_name, *dmi_sys_vendor;
499
500 dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
501 dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
Vivek Gautam457a73d2012-09-22 18:11:19 +0530502 if (!dmi_product_name || !dmi_sys_vendor)
503 return false;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500504
505 if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
506 return false;
507
508 if (strstr(dmi_product_name, "Z420") ||
509 strstr(dmi_product_name, "Z620") ||
Alexis R. Cortes47080972012-10-17 14:09:12 -0500510 strstr(dmi_product_name, "Z820") ||
Alexis R. Cortesb0e4e602012-11-08 16:59:27 -0600511 strstr(dmi_product_name, "Z1 Workstation"))
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500512 return true;
513
514 return false;
515}
516
517static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
518{
519 return (xhci->port_status_u0 == ((1 << xhci->num_usb3_ports)-1));
520}
521
522
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700523/*
524 * Initialize memory for HCD and xHC (one-time init).
525 *
526 * Program the PAGESIZE register, initialize the device context array, create
527 * device contexts (?), set up a command ring segment (or two?), create event
528 * ring (one for now).
529 */
530int xhci_init(struct usb_hcd *hcd)
531{
532 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
533 int retval = 0;
534
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300535 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_init");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700536 spin_lock_init(&xhci->lock);
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -0700537 if (xhci->hci_version == 0x95 && link_quirk) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300538 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
539 "QUIRK: Not clearing Link TRB chain bits.");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700540 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
541 } else {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300542 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
543 "xHCI doesn't need link TRB QUIRK");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700544 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700545 retval = xhci_mem_init(xhci, GFP_KERNEL);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300546 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Finished xhci_init");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700547
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500548 /* Initializing Compliance Mode Recovery Data If Needed */
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700549 if (xhci_compliance_mode_recovery_timer_quirk_check()) {
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500550 xhci->quirks |= XHCI_COMP_MODE_QUIRK;
551 compliance_mode_recovery_timer_init(xhci);
552 }
553
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700554 return retval;
555}
556
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700557/*-------------------------------------------------------------------------*/
558
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700559
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800560static int xhci_run_finished(struct xhci_hcd *xhci)
561{
562 if (xhci_start(xhci)) {
563 xhci_halt(xhci);
564 return -ENODEV;
565 }
566 xhci->shared_hcd->state = HC_STATE_RUNNING;
Elric Fuc181bc52012-06-27 16:30:57 +0800567 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800568
569 if (xhci->quirks & XHCI_NEC_HOST)
570 xhci_ring_cmd_db(xhci);
571
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300572 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
573 "Finished xhci_run for USB3 roothub");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800574 return 0;
575}
576
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700577/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700578 * Start the HC after it was halted.
579 *
580 * This function is called by the USB core when the HC driver is added.
581 * Its opposite is xhci_stop().
582 *
583 * xhci_init() must be called once before this function can be called.
584 * Reset the HC, enable device slot contexts, program DCBAAP, and
585 * set command ring pointer and event ring pointer.
586 *
587 * Setup MSI-X vectors and enable interrupts.
588 */
589int xhci_run(struct usb_hcd *hcd)
590{
591 u32 temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700592 u64 temp_64;
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700593 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700594 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700595
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800596 /* Start the xHCI host controller running only after the USB 2.0 roothub
597 * is setup.
598 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700599
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700600 hcd->uses_new_polling = 1;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800601 if (!usb_hcd_is_primary_hcd(hcd))
602 return xhci_run_finished(xhci);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700603
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300604 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_run");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700605
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700606 ret = xhci_try_enable_msi(hcd);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700607 if (ret)
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700608 return ret;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700609
Sarah Sharp66e49d82009-07-27 12:03:46 -0700610 xhci_dbg(xhci, "Command ring memory map follows:\n");
611 xhci_debug_ring(xhci, xhci->cmd_ring);
612 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
613 xhci_dbg_cmd_ptrs(xhci);
614
615 xhci_dbg(xhci, "ERST memory map follows:\n");
616 xhci_dbg_erst(xhci, &xhci->erst);
617 xhci_dbg(xhci, "Event ring:\n");
618 xhci_debug_ring(xhci, xhci->event_ring);
619 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800620 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700621 temp_64 &= ~ERST_PTR_MASK;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300622 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
623 "ERST deq = 64'h%0lx", (long unsigned int) temp_64);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700624
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300625 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
626 "// Set the interrupt modulation register");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200627 temp = readl(&xhci->ir_set->irq_control);
Sarah Sharpa4d88302009-05-14 11:44:26 -0700628 temp &= ~ER_IRQ_INTERVAL_MASK;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700629 temp |= (u32) 160;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200630 writel(temp, &xhci->ir_set->irq_control);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700631
632 /* Set the HCD state before we enable the irqs */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200633 temp = readl(&xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700634 temp |= (CMD_EIE);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300635 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
636 "// Enable interrupts, cmd = 0x%x.", temp);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200637 writel(temp, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700638
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200639 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300640 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
641 "// Enabling event ring interrupter %p by writing 0x%x to irq_pending",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700642 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200643 writel(ER_IRQ_ENABLE(temp), &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800644 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700645
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300646 if (xhci->quirks & XHCI_NEC_HOST) {
647 struct xhci_command *command;
648 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
649 if (!command)
650 return -ENOMEM;
651 xhci_queue_vendor_command(xhci, command, 0, 0, 0,
Sarah Sharp02386342010-05-24 13:25:28 -0700652 TRB_TYPE(TRB_NEC_GET_FW));
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300653 }
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300654 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
655 "Finished xhci_run for USB2 roothub");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700656 return 0;
657}
Andrew Bresticker436e8c72014-10-03 11:35:28 +0300658EXPORT_SYMBOL_GPL(xhci_run);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700659
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800660static void xhci_only_stop_hcd(struct usb_hcd *hcd)
661{
662 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
663
664 spin_lock_irq(&xhci->lock);
665 xhci_halt(xhci);
666
667 /* The shared_hcd is going to be deallocated shortly (the USB core only
668 * calls this function when allocation fails in usb_add_hcd(), or
669 * usb_remove_hcd() is called). So we need to unset xHCI's pointer.
670 */
671 xhci->shared_hcd = NULL;
672 spin_unlock_irq(&xhci->lock);
673}
674
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700675/*
676 * Stop xHCI driver.
677 *
678 * This function is called by the USB core when the HC driver is removed.
679 * Its opposite is xhci_run().
680 *
681 * Disable device contexts, disable IRQs, and quiesce the HC.
682 * Reset the HC, finish any completed transactions, and cleanup memory.
683 */
684void xhci_stop(struct usb_hcd *hcd)
685{
686 u32 temp;
687 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
688
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800689 if (!usb_hcd_is_primary_hcd(hcd)) {
690 xhci_only_stop_hcd(xhci->shared_hcd);
691 return;
692 }
693
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700694 spin_lock_irq(&xhci->lock);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800695 /* Make sure the xHC is halted for a USB3 roothub
696 * (xhci_stop() could be called as part of failed init).
697 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700698 xhci_halt(xhci);
699 xhci_reset(xhci);
700 spin_unlock_irq(&xhci->lock);
701
Zhang Rui40a9fb12010-12-17 13:17:04 -0800702 xhci_cleanup_msix(xhci);
703
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500704 /* Deleting Compliance Mode Recovery Timer */
705 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
Tony Camuso58b1d792013-04-05 14:27:07 -0400706 (!(xhci_all_ports_seen_u0(xhci)))) {
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500707 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300708 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
709 "%s: compliance mode recovery timer deleted",
Tony Camuso58b1d792013-04-05 14:27:07 -0400710 __func__);
711 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500712
Andiry Xuc41136b2011-03-22 17:08:14 +0800713 if (xhci->quirks & XHCI_AMD_PLL_FIX)
714 usb_amd_dev_put();
715
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300716 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
717 "// Disabling event ring interrupts");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200718 temp = readl(&xhci->op_regs->status);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200719 writel(temp & ~STS_EINT, &xhci->op_regs->status);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200720 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200721 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800722 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700723
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300724 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "cleaning up memory");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700725 xhci_mem_cleanup(xhci);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300726 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
727 "xhci_stop completed - status = %x",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200728 readl(&xhci->op_regs->status));
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700729}
730
731/*
732 * Shutdown HC (not bus-specific)
733 *
734 * This is called when the machine is rebooting or halting. We assume that the
735 * machine will be powered off, and the HC's internal state will be reset.
736 * Don't bother to free memory.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800737 *
738 * This will only ever be called with the main usb_hcd (the USB3 roothub).
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700739 */
740void xhci_shutdown(struct usb_hcd *hcd)
741{
742 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
743
Dan Carpenter052c7f92012-08-13 19:57:03 +0300744 if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
Sarah Sharpe95829f2012-07-23 18:59:30 +0300745 usb_disable_xhci_ports(to_pci_dev(hcd->self.controller));
746
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700747 spin_lock_irq(&xhci->lock);
748 xhci_halt(xhci);
Takashi Iwai638298d2013-09-12 08:11:06 +0200749 /* Workaround for spurious wakeups at shutdown with HSW */
750 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
751 xhci_reset(xhci);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700752 spin_unlock_irq(&xhci->lock);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700753
Zhang Rui40a9fb12010-12-17 13:17:04 -0800754 xhci_cleanup_msix(xhci);
755
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300756 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
757 "xhci_shutdown completed - status = %x",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200758 readl(&xhci->op_regs->status));
Takashi Iwai638298d2013-09-12 08:11:06 +0200759
760 /* Yet another workaround for spurious wakeups at shutdown with HSW */
761 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
762 pci_set_power_state(to_pci_dev(hcd->self.controller), PCI_D3hot);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700763}
764
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -0700765#ifdef CONFIG_PM
Andiry Xu5535b1d2010-10-14 07:23:06 -0700766static void xhci_save_registers(struct xhci_hcd *xhci)
767{
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200768 xhci->s3.command = readl(&xhci->op_regs->command);
769 xhci->s3.dev_nt = readl(&xhci->op_regs->dev_notification);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800770 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200771 xhci->s3.config_reg = readl(&xhci->op_regs->config_reg);
772 xhci->s3.erst_size = readl(&xhci->ir_set->erst_size);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800773 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
774 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200775 xhci->s3.irq_pending = readl(&xhci->ir_set->irq_pending);
776 xhci->s3.irq_control = readl(&xhci->ir_set->irq_control);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700777}
778
779static void xhci_restore_registers(struct xhci_hcd *xhci)
780{
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200781 writel(xhci->s3.command, &xhci->op_regs->command);
782 writel(xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
Sarah Sharp477632d2014-01-29 14:02:00 -0800783 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200784 writel(xhci->s3.config_reg, &xhci->op_regs->config_reg);
785 writel(xhci->s3.erst_size, &xhci->ir_set->erst_size);
Sarah Sharp477632d2014-01-29 14:02:00 -0800786 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
787 xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200788 writel(xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
789 writel(xhci->s3.irq_control, &xhci->ir_set->irq_control);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700790}
791
Sarah Sharp89821322010-11-12 11:59:31 -0800792static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
793{
794 u64 val_64;
795
796 /* step 2: initialize command ring buffer */
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800797 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Sarah Sharp89821322010-11-12 11:59:31 -0800798 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
799 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
800 xhci->cmd_ring->dequeue) &
801 (u64) ~CMD_RING_RSVD_BITS) |
802 xhci->cmd_ring->cycle_state;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300803 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
804 "// Setting command ring address to 0x%llx",
Sarah Sharp89821322010-11-12 11:59:31 -0800805 (long unsigned long) val_64);
Sarah Sharp477632d2014-01-29 14:02:00 -0800806 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
Sarah Sharp89821322010-11-12 11:59:31 -0800807}
808
809/*
810 * The whole command ring must be cleared to zero when we suspend the host.
811 *
812 * The host doesn't save the command ring pointer in the suspend well, so we
813 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
814 * aligned, because of the reserved bits in the command ring dequeue pointer
815 * register. Therefore, we can't just set the dequeue pointer back in the
816 * middle of the ring (TRBs are 16-byte aligned).
817 */
818static void xhci_clear_command_ring(struct xhci_hcd *xhci)
819{
820 struct xhci_ring *ring;
821 struct xhci_segment *seg;
822
823 ring = xhci->cmd_ring;
824 seg = ring->deq_seg;
825 do {
Andiry Xu158886c2011-11-30 16:37:41 +0800826 memset(seg->trbs, 0,
827 sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
828 seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
829 cpu_to_le32(~TRB_CYCLE);
Sarah Sharp89821322010-11-12 11:59:31 -0800830 seg = seg->next;
831 } while (seg != ring->deq_seg);
832
833 /* Reset the software enqueue and dequeue pointers */
834 ring->deq_seg = ring->first_seg;
835 ring->dequeue = ring->first_seg->trbs;
836 ring->enq_seg = ring->deq_seg;
837 ring->enqueue = ring->dequeue;
838
Andiry Xub008df62012-03-05 17:49:34 +0800839 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
Sarah Sharp89821322010-11-12 11:59:31 -0800840 /*
841 * Ring is now zeroed, so the HW should look for change of ownership
842 * when the cycle bit is set to 1.
843 */
844 ring->cycle_state = 1;
845
846 /*
847 * Reset the hardware dequeue pointer.
848 * Yes, this will need to be re-written after resume, but we're paranoid
849 * and want to make sure the hardware doesn't access bogus memory
850 * because, say, the BIOS or an SMI started the host without changing
851 * the command ring pointers.
852 */
853 xhci_set_cmd_ring_deq(xhci);
854}
855
Lu Baolua1377e52014-11-18 11:27:14 +0200856static void xhci_disable_port_wake_on_bits(struct xhci_hcd *xhci)
857{
858 int port_index;
859 __le32 __iomem **port_array;
860 unsigned long flags;
861 u32 t1, t2;
862
863 spin_lock_irqsave(&xhci->lock, flags);
864
865 /* disble usb3 ports Wake bits*/
866 port_index = xhci->num_usb3_ports;
867 port_array = xhci->usb3_ports;
868 while (port_index--) {
869 t1 = readl(port_array[port_index]);
870 t1 = xhci_port_state_to_neutral(t1);
871 t2 = t1 & ~PORT_WAKE_BITS;
872 if (t1 != t2)
873 writel(t2, port_array[port_index]);
874 }
875
876 /* disble usb2 ports Wake bits*/
877 port_index = xhci->num_usb2_ports;
878 port_array = xhci->usb2_ports;
879 while (port_index--) {
880 t1 = readl(port_array[port_index]);
881 t1 = xhci_port_state_to_neutral(t1);
882 t2 = t1 & ~PORT_WAKE_BITS;
883 if (t1 != t2)
884 writel(t2, port_array[port_index]);
885 }
886
887 spin_unlock_irqrestore(&xhci->lock, flags);
888}
889
Andiry Xu5535b1d2010-10-14 07:23:06 -0700890/*
891 * Stop HC (not bus-specific)
892 *
893 * This is called when the machine transition into S3/S4 mode.
894 *
895 */
Lu Baolua1377e52014-11-18 11:27:14 +0200896int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup)
Andiry Xu5535b1d2010-10-14 07:23:06 -0700897{
898 int rc = 0;
Oliver Neukum455f5892013-09-30 15:50:54 +0200899 unsigned int delay = XHCI_MAX_HALT_USEC;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700900 struct usb_hcd *hcd = xhci_to_hcd(xhci);
901 u32 command;
902
Felipe Balbi77b84762012-10-19 10:55:16 +0300903 if (hcd->state != HC_STATE_SUSPENDED ||
904 xhci->shared_hcd->state != HC_STATE_SUSPENDED)
905 return -EINVAL;
906
Lu Baolua1377e52014-11-18 11:27:14 +0200907 /* Clear root port wake on bits if wakeup not allowed. */
908 if (!do_wakeup)
909 xhci_disable_port_wake_on_bits(xhci);
910
Sarah Sharpc52804a2012-11-27 12:30:23 -0800911 /* Don't poll the roothubs on bus suspend. */
912 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
913 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
914 del_timer_sync(&hcd->rh_timer);
Al Cooper14e61a12014-08-20 16:41:57 +0300915 clear_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
916 del_timer_sync(&xhci->shared_hcd->rh_timer);
Sarah Sharpc52804a2012-11-27 12:30:23 -0800917
Andiry Xu5535b1d2010-10-14 07:23:06 -0700918 spin_lock_irq(&xhci->lock);
919 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
Sarah Sharpb3209372011-03-07 11:24:07 -0800920 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700921 /* step 1: stop endpoint */
922 /* skipped assuming that port suspend has done */
923
924 /* step 2: clear Run/Stop bit */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200925 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700926 command &= ~CMD_RUN;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200927 writel(command, &xhci->op_regs->command);
Oliver Neukum455f5892013-09-30 15:50:54 +0200928
929 /* Some chips from Fresco Logic need an extraordinary delay */
930 delay *= (xhci->quirks & XHCI_SLOW_SUSPEND) ? 10 : 1;
931
Sarah Sharp2611bd182012-10-25 13:27:51 -0700932 if (xhci_handshake(xhci, &xhci->op_regs->status,
Oliver Neukum455f5892013-09-30 15:50:54 +0200933 STS_HALT, STS_HALT, delay)) {
Andiry Xu5535b1d2010-10-14 07:23:06 -0700934 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
935 spin_unlock_irq(&xhci->lock);
936 return -ETIMEDOUT;
937 }
Sarah Sharp89821322010-11-12 11:59:31 -0800938 xhci_clear_command_ring(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700939
940 /* step 3: save registers */
941 xhci_save_registers(xhci);
942
943 /* step 4: set CSS flag */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200944 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700945 command |= CMD_CSS;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200946 writel(command, &xhci->op_regs->command);
Sarah Sharp2611bd182012-10-25 13:27:51 -0700947 if (xhci_handshake(xhci, &xhci->op_regs->status,
948 STS_SAVE, 0, 10 * 1000)) {
Andiry Xu622eb782012-06-13 10:51:57 +0800949 xhci_warn(xhci, "WARN: xHC save state timeout\n");
Andiry Xu5535b1d2010-10-14 07:23:06 -0700950 spin_unlock_irq(&xhci->lock);
951 return -ETIMEDOUT;
952 }
Andiry Xu5535b1d2010-10-14 07:23:06 -0700953 spin_unlock_irq(&xhci->lock);
954
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500955 /*
956 * Deleting Compliance Mode Recovery Timer because the xHCI Host
957 * is about to be suspended.
958 */
959 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
960 (!(xhci_all_ports_seen_u0(xhci)))) {
961 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300962 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
963 "%s: compliance mode recovery timer deleted",
Tony Camuso58b1d792013-04-05 14:27:07 -0400964 __func__);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500965 }
966
Andiry Xu00292272010-12-27 17:39:02 +0800967 /* step 5: remove core well power */
968 /* synchronize irq when using MSI-X */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700969 xhci_msix_sync_irqs(xhci);
Andiry Xu00292272010-12-27 17:39:02 +0800970
Andiry Xu5535b1d2010-10-14 07:23:06 -0700971 return rc;
972}
Andrew Bresticker436e8c72014-10-03 11:35:28 +0300973EXPORT_SYMBOL_GPL(xhci_suspend);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700974
975/*
976 * start xHC (not bus-specific)
977 *
978 * This is called when the machine transition from S3/S4 mode.
979 *
980 */
981int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
982{
Wang, Yud6236f62014-06-24 17:14:44 +0300983 u32 command, temp = 0, status;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700984 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sarah Sharp65b22f92010-12-17 12:35:05 -0800985 struct usb_hcd *secondary_hcd;
Alan Sternf69e31202011-11-03 11:37:10 -0400986 int retval = 0;
Tony Camuso77df9e02013-02-21 16:11:27 -0500987 bool comp_timer_running = false;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700988
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800989 /* Wait a bit if either of the roothubs need to settle from the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300990 * transition into bus suspend.
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800991 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800992 if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
993 time_before(jiffies,
994 xhci->bus_state[1].next_statechange))
Andiry Xu5535b1d2010-10-14 07:23:06 -0700995 msleep(100);
996
Alan Sternf69e31202011-11-03 11:37:10 -0400997 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
998 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
999
Andiry Xu5535b1d2010-10-14 07:23:06 -07001000 spin_lock_irq(&xhci->lock);
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +02001001 if (xhci->quirks & XHCI_RESET_ON_RESUME)
1002 hibernated = true;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001003
1004 if (!hibernated) {
1005 /* step 1: restore register */
1006 xhci_restore_registers(xhci);
1007 /* step 2: initialize command ring buffer */
Sarah Sharp89821322010-11-12 11:59:31 -08001008 xhci_set_cmd_ring_deq(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001009 /* step 3: restore state and start state*/
1010 /* step 3: set CRS flag */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001011 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001012 command |= CMD_CRS;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001013 writel(command, &xhci->op_regs->command);
Sarah Sharp2611bd182012-10-25 13:27:51 -07001014 if (xhci_handshake(xhci, &xhci->op_regs->status,
Andiry Xu622eb782012-06-13 10:51:57 +08001015 STS_RESTORE, 0, 10 * 1000)) {
1016 xhci_warn(xhci, "WARN: xHC restore state timeout\n");
Andiry Xu5535b1d2010-10-14 07:23:06 -07001017 spin_unlock_irq(&xhci->lock);
1018 return -ETIMEDOUT;
1019 }
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001020 temp = readl(&xhci->op_regs->status);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001021 }
1022
1023 /* If restore operation fails, re-initialize the HC during resume */
1024 if ((temp & STS_SRE) || hibernated) {
Tony Camuso77df9e02013-02-21 16:11:27 -05001025
1026 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
1027 !(xhci_all_ports_seen_u0(xhci))) {
1028 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001029 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1030 "Compliance Mode Recovery Timer deleted!");
Tony Camuso77df9e02013-02-21 16:11:27 -05001031 }
1032
Sarah Sharpfedd3832011-04-12 17:43:19 -07001033 /* Let the USB core know _both_ roothubs lost power. */
1034 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
1035 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001036
1037 xhci_dbg(xhci, "Stop HCD\n");
1038 xhci_halt(xhci);
1039 xhci_reset(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001040 spin_unlock_irq(&xhci->lock);
Andiry Xu00292272010-12-27 17:39:02 +08001041 xhci_cleanup_msix(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001042
Andiry Xu5535b1d2010-10-14 07:23:06 -07001043 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001044 temp = readl(&xhci->op_regs->status);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001045 writel(temp & ~STS_EINT, &xhci->op_regs->status);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001046 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001047 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -08001048 xhci_print_ir_set(xhci, 0);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001049
1050 xhci_dbg(xhci, "cleaning up memory\n");
1051 xhci_mem_cleanup(xhci);
1052 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001053 readl(&xhci->op_regs->status));
Andiry Xu5535b1d2010-10-14 07:23:06 -07001054
Sarah Sharp65b22f92010-12-17 12:35:05 -08001055 /* USB core calls the PCI reinit and start functions twice:
1056 * first with the primary HCD, and then with the secondary HCD.
1057 * If we don't do the same, the host will never be started.
1058 */
1059 if (!usb_hcd_is_primary_hcd(hcd))
1060 secondary_hcd = hcd;
1061 else
1062 secondary_hcd = xhci->shared_hcd;
1063
1064 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1065 retval = xhci_init(hcd->primary_hcd);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001066 if (retval)
1067 return retval;
Tony Camuso77df9e02013-02-21 16:11:27 -05001068 comp_timer_running = true;
1069
Sarah Sharp65b22f92010-12-17 12:35:05 -08001070 xhci_dbg(xhci, "Start the primary HCD\n");
1071 retval = xhci_run(hcd->primary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -08001072 if (!retval) {
Alan Sternf69e31202011-11-03 11:37:10 -04001073 xhci_dbg(xhci, "Start the secondary HCD\n");
1074 retval = xhci_run(secondary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -08001075 }
Andiry Xu5535b1d2010-10-14 07:23:06 -07001076 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharpb3209372011-03-07 11:24:07 -08001077 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
Alan Sternf69e31202011-11-03 11:37:10 -04001078 goto done;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001079 }
1080
Andiry Xu5535b1d2010-10-14 07:23:06 -07001081 /* step 4: set Run/Stop bit */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001082 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001083 command |= CMD_RUN;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001084 writel(command, &xhci->op_regs->command);
Sarah Sharp2611bd182012-10-25 13:27:51 -07001085 xhci_handshake(xhci, &xhci->op_regs->status, STS_HALT,
Andiry Xu5535b1d2010-10-14 07:23:06 -07001086 0, 250 * 1000);
1087
1088 /* step 5: walk topology and initialize portsc,
1089 * portpmsc and portli
1090 */
1091 /* this is done in bus_resume */
1092
1093 /* step 6: restart each of the previously
1094 * Running endpoints by ringing their doorbells
1095 */
1096
Andiry Xu5535b1d2010-10-14 07:23:06 -07001097 spin_unlock_irq(&xhci->lock);
Alan Sternf69e31202011-11-03 11:37:10 -04001098
1099 done:
1100 if (retval == 0) {
Wang, Yud6236f62014-06-24 17:14:44 +03001101 /* Resume root hubs only when have pending events. */
1102 status = readl(&xhci->op_regs->status);
1103 if (status & STS_EINT) {
1104 usb_hcd_resume_root_hub(hcd);
1105 usb_hcd_resume_root_hub(xhci->shared_hcd);
1106 }
Alan Sternf69e31202011-11-03 11:37:10 -04001107 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001108
1109 /*
1110 * If system is subject to the Quirk, Compliance Mode Timer needs to
1111 * be re-initialized Always after a system resume. Ports are subject
1112 * to suffer the Compliance Mode issue again. It doesn't matter if
1113 * ports have entered previously to U0 before system's suspension.
1114 */
Tony Camuso77df9e02013-02-21 16:11:27 -05001115 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001116 compliance_mode_recovery_timer_init(xhci);
1117
Sarah Sharpc52804a2012-11-27 12:30:23 -08001118 /* Re-enable port polling. */
1119 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1120 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1121 usb_hcd_poll_rh_status(hcd);
Al Cooper14e61a12014-08-20 16:41:57 +03001122 set_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
1123 usb_hcd_poll_rh_status(xhci->shared_hcd);
Sarah Sharpc52804a2012-11-27 12:30:23 -08001124
Alan Sternf69e31202011-11-03 11:37:10 -04001125 return retval;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001126}
Andrew Bresticker436e8c72014-10-03 11:35:28 +03001127EXPORT_SYMBOL_GPL(xhci_resume);
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -07001128#endif /* CONFIG_PM */
1129
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001130/*-------------------------------------------------------------------------*/
1131
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001132/**
1133 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1134 * HCDs. Find the index for an endpoint given its descriptor. Use the return
1135 * value to right shift 1 for the bitmask.
1136 *
1137 * Index = (epnum * 2) + direction - 1,
1138 * where direction = 0 for OUT, 1 for IN.
1139 * For control endpoints, the IN index is used (OUT index is unused), so
1140 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1141 */
1142unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1143{
1144 unsigned int index;
1145 if (usb_endpoint_xfer_control(desc))
1146 index = (unsigned int) (usb_endpoint_num(desc)*2);
1147 else
1148 index = (unsigned int) (usb_endpoint_num(desc)*2) +
1149 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1150 return index;
1151}
1152
Julius Werner01c5f442013-04-15 15:55:04 -07001153/* The reverse operation to xhci_get_endpoint_index. Calculate the USB endpoint
1154 * address from the XHCI endpoint index.
1155 */
1156unsigned int xhci_get_endpoint_address(unsigned int ep_index)
1157{
1158 unsigned int number = DIV_ROUND_UP(ep_index, 2);
1159 unsigned int direction = ep_index % 2 ? USB_DIR_OUT : USB_DIR_IN;
1160 return direction | number;
1161}
1162
Sarah Sharpf94e01862009-04-27 19:58:38 -07001163/* Find the flag for this endpoint (for use in the control context). Use the
1164 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1165 * bit 1, etc.
1166 */
1167unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1168{
1169 return 1 << (xhci_get_endpoint_index(desc) + 1);
1170}
1171
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001172/* Find the flag for this endpoint (for use in the control context). Use the
1173 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1174 * bit 1, etc.
1175 */
1176unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
1177{
1178 return 1 << (ep_index + 1);
1179}
1180
Sarah Sharpf94e01862009-04-27 19:58:38 -07001181/* Compute the last valid endpoint context index. Basically, this is the
1182 * endpoint index plus one. For slot contexts with more than valid endpoint,
1183 * we find the most significant bit set in the added contexts flags.
1184 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1185 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1186 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001187unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001188{
1189 return fls(added_ctxs) - 1;
1190}
1191
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001192/* Returns 1 if the arguments are OK;
1193 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1194 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -08001195static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
Andiry Xu64927732010-10-14 07:22:45 -07001196 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1197 const char *func) {
1198 struct xhci_hcd *xhci;
1199 struct xhci_virt_device *virt_dev;
1200
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001201 if (!hcd || (check_ep && !ep) || !udev) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001202 pr_debug("xHCI %s called with invalid args\n", func);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001203 return -EINVAL;
1204 }
1205 if (!udev->parent) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001206 pr_debug("xHCI %s called for root hub\n", func);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001207 return 0;
1208 }
Andiry Xu64927732010-10-14 07:22:45 -07001209
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001210 xhci = hcd_to_xhci(hcd);
Andiry Xu64927732010-10-14 07:22:45 -07001211 if (check_virt_dev) {
sifram.rajas@gmail.com73ddc242011-09-02 11:06:00 -07001212 if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001213 xhci_dbg(xhci, "xHCI %s called with unaddressed device\n",
1214 func);
Andiry Xu64927732010-10-14 07:22:45 -07001215 return -EINVAL;
1216 }
1217
1218 virt_dev = xhci->devs[udev->slot_id];
1219 if (virt_dev->udev != udev) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001220 xhci_dbg(xhci, "xHCI %s called with udev and "
Andiry Xu64927732010-10-14 07:22:45 -07001221 "virt_dev does not match\n", func);
1222 return -EINVAL;
1223 }
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001224 }
Andiry Xu64927732010-10-14 07:22:45 -07001225
Sarah Sharp203a8662013-07-24 10:27:13 -07001226 if (xhci->xhc_state & XHCI_STATE_HALTED)
1227 return -ENODEV;
1228
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001229 return 1;
1230}
1231
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001232static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001233 struct usb_device *udev, struct xhci_command *command,
1234 bool ctx_change, bool must_succeed);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001235
1236/*
1237 * Full speed devices may have a max packet size greater than 8 bytes, but the
1238 * USB core doesn't know that until it reads the first 8 bytes of the
1239 * descriptor. If the usb_device's max packet size changes after that point,
1240 * we need to issue an evaluate context command and wait on it.
1241 */
1242static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1243 unsigned int ep_index, struct urb *urb)
1244{
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001245 struct xhci_container_ctx *out_ctx;
1246 struct xhci_input_control_ctx *ctrl_ctx;
1247 struct xhci_ep_ctx *ep_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001248 struct xhci_command *command;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001249 int max_packet_size;
1250 int hw_max_packet_size;
1251 int ret = 0;
1252
1253 out_ctx = xhci->devs[slot_id]->out_ctx;
1254 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001255 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001256 max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001257 if (hw_max_packet_size != max_packet_size) {
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001258 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1259 "Max Packet Size for ep 0 changed.");
1260 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1261 "Max packet size in usb_device = %d",
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001262 max_packet_size);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001263 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1264 "Max packet size in xHCI HW = %d",
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001265 hw_max_packet_size);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001266 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1267 "Issuing evaluate context command.");
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001268
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001269 /* Set up the input context flags for the command */
1270 /* FIXME: This won't work if a non-default control endpoint
1271 * changes max packet sizes.
1272 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001273
1274 command = xhci_alloc_command(xhci, false, true, GFP_KERNEL);
1275 if (!command)
1276 return -ENOMEM;
1277
1278 command->in_ctx = xhci->devs[slot_id]->in_ctx;
1279 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001280 if (!ctrl_ctx) {
1281 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1282 __func__);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001283 ret = -ENOMEM;
1284 goto command_cleanup;
Sarah Sharp92f8e762013-04-23 17:11:14 -07001285 }
1286 /* Set up the modified control endpoint 0 */
1287 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1288 xhci->devs[slot_id]->out_ctx, ep_index);
1289
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001290 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001291 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1292 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
1293
Matt Evans28ccd292011-03-29 13:40:46 +11001294 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001295 ctrl_ctx->drop_flags = 0;
1296
1297 xhci_dbg(xhci, "Slot %d input context\n", slot_id);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001298 xhci_dbg_ctx(xhci, command->in_ctx, ep_index);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001299 xhci_dbg(xhci, "Slot %d output context\n", slot_id);
1300 xhci_dbg_ctx(xhci, out_ctx, ep_index);
1301
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001302 ret = xhci_configure_endpoint(xhci, urb->dev, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001303 true, false);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001304
1305 /* Clean up the input context for later use by bandwidth
1306 * functions.
1307 */
Matt Evans28ccd292011-03-29 13:40:46 +11001308 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001309command_cleanup:
1310 kfree(command->completion);
1311 kfree(command);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001312 }
1313 return ret;
1314}
1315
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001316/*
1317 * non-error returns are a promise to giveback() the urb later
1318 * we drop ownership so next owner (or urb unlink) can get it
1319 */
1320int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1321{
1322 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Andiry Xu2ffdea22011-09-02 11:05:57 -07001323 struct xhci_td *buffer;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001324 unsigned long flags;
1325 int ret = 0;
1326 unsigned int slot_id, ep_index;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001327 struct urb_priv *urb_priv;
1328 int size, i;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001329
Andiry Xu64927732010-10-14 07:22:45 -07001330 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1331 true, true, __func__) <= 0)
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001332 return -EINVAL;
1333
1334 slot_id = urb->dev->slot_id;
1335 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001336
Alan Stern541c7d42010-06-22 16:39:10 -04001337 if (!HCD_HW_ACCESSIBLE(hcd)) {
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001338 if (!in_interrupt())
1339 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
1340 ret = -ESHUTDOWN;
1341 goto exit;
1342 }
Andiry Xu8e51adc2010-07-22 15:23:31 -07001343
1344 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1345 size = urb->number_of_packets;
1346 else
1347 size = 1;
1348
1349 urb_priv = kzalloc(sizeof(struct urb_priv) +
1350 size * sizeof(struct xhci_td *), mem_flags);
1351 if (!urb_priv)
1352 return -ENOMEM;
1353
Andiry Xu2ffdea22011-09-02 11:05:57 -07001354 buffer = kzalloc(size * sizeof(struct xhci_td), mem_flags);
1355 if (!buffer) {
1356 kfree(urb_priv);
1357 return -ENOMEM;
1358 }
1359
Andiry Xu8e51adc2010-07-22 15:23:31 -07001360 for (i = 0; i < size; i++) {
Andiry Xu2ffdea22011-09-02 11:05:57 -07001361 urb_priv->td[i] = buffer;
1362 buffer++;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001363 }
1364
1365 urb_priv->length = size;
1366 urb_priv->td_cnt = 0;
1367 urb->hcpriv = urb_priv;
1368
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001369 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1370 /* Check to see if the max packet size for the default control
1371 * endpoint changed during FS device enumeration
1372 */
1373 if (urb->dev->speed == USB_SPEED_FULL) {
1374 ret = xhci_check_maxpacket(xhci, slot_id,
1375 ep_index, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001376 if (ret < 0) {
1377 xhci_urb_free_priv(xhci, urb_priv);
1378 urb->hcpriv = NULL;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001379 return ret;
Sarah Sharpd13565c2011-07-22 14:34:34 -07001380 }
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001381 }
1382
Sarah Sharpb11069f2009-07-27 12:03:23 -07001383 /* We have a spinlock and interrupts disabled, so we must pass
1384 * atomic context to this function, which may allocate memory.
1385 */
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001386 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001387 if (xhci->xhc_state & XHCI_STATE_DYING)
1388 goto dying;
Sarah Sharpb11069f2009-07-27 12:03:23 -07001389 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
Sarah Sharp23e3be12009-04-29 19:05:20 -07001390 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001391 if (ret)
1392 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001393 spin_unlock_irqrestore(&xhci->lock, flags);
1394 } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
1395 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001396 if (xhci->xhc_state & XHCI_STATE_DYING)
1397 goto dying;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001398 if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1399 EP_GETTING_STREAMS) {
1400 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1401 "is transitioning to using streams.\n");
1402 ret = -EINVAL;
1403 } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1404 EP_GETTING_NO_STREAMS) {
1405 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1406 "is transitioning to "
1407 "not having streams.\n");
1408 ret = -EINVAL;
1409 } else {
1410 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1411 slot_id, ep_index);
1412 }
Sarah Sharpd13565c2011-07-22 14:34:34 -07001413 if (ret)
1414 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001415 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp624defa2009-09-02 12:14:28 -07001416 } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
1417 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001418 if (xhci->xhc_state & XHCI_STATE_DYING)
1419 goto dying;
Sarah Sharp624defa2009-09-02 12:14:28 -07001420 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1421 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001422 if (ret)
1423 goto free_priv;
Sarah Sharp624defa2009-09-02 12:14:28 -07001424 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001425 } else {
Andiry Xu787f4e52010-07-22 15:23:52 -07001426 spin_lock_irqsave(&xhci->lock, flags);
1427 if (xhci->xhc_state & XHCI_STATE_DYING)
1428 goto dying;
1429 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1430 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001431 if (ret)
1432 goto free_priv;
Andiry Xu787f4e52010-07-22 15:23:52 -07001433 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001434 }
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001435exit:
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001436 return ret;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001437dying:
1438 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
1439 "non-responsive xHCI host.\n",
1440 urb->ep->desc.bEndpointAddress, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001441 ret = -ESHUTDOWN;
1442free_priv:
1443 xhci_urb_free_priv(xhci, urb_priv);
1444 urb->hcpriv = NULL;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001445 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001446 return ret;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001447}
1448
Sarah Sharp021bff92010-07-29 22:12:20 -07001449/* Get the right ring for the given URB.
1450 * If the endpoint supports streams, boundary check the URB's stream ID.
1451 * If the endpoint doesn't support streams, return the singular endpoint ring.
1452 */
1453static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
1454 struct urb *urb)
1455{
1456 unsigned int slot_id;
1457 unsigned int ep_index;
1458 unsigned int stream_id;
1459 struct xhci_virt_ep *ep;
1460
1461 slot_id = urb->dev->slot_id;
1462 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1463 stream_id = urb->stream_id;
1464 ep = &xhci->devs[slot_id]->eps[ep_index];
1465 /* Common case: no streams */
1466 if (!(ep->ep_state & EP_HAS_STREAMS))
1467 return ep->ring;
1468
1469 if (stream_id == 0) {
1470 xhci_warn(xhci,
1471 "WARN: Slot ID %u, ep index %u has streams, "
1472 "but URB has no stream ID.\n",
1473 slot_id, ep_index);
1474 return NULL;
1475 }
1476
1477 if (stream_id < ep->stream_info->num_streams)
1478 return ep->stream_info->stream_rings[stream_id];
1479
1480 xhci_warn(xhci,
1481 "WARN: Slot ID %u, ep index %u has "
1482 "stream IDs 1 to %u allocated, "
1483 "but stream ID %u is requested.\n",
1484 slot_id, ep_index,
1485 ep->stream_info->num_streams - 1,
1486 stream_id);
1487 return NULL;
1488}
1489
Sarah Sharpae636742009-04-29 19:02:31 -07001490/*
1491 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1492 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1493 * should pick up where it left off in the TD, unless a Set Transfer Ring
1494 * Dequeue Pointer is issued.
1495 *
1496 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1497 * the ring. Since the ring is a contiguous structure, they can't be physically
1498 * removed. Instead, there are two options:
1499 *
1500 * 1) If the HC is in the middle of processing the URB to be canceled, we
1501 * simply move the ring's dequeue pointer past those TRBs using the Set
1502 * Transfer Ring Dequeue Pointer command. This will be the common case,
1503 * when drivers timeout on the last submitted URB and attempt to cancel.
1504 *
1505 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1506 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1507 * HC will need to invalidate the any TRBs it has cached after the stop
1508 * endpoint command, as noted in the xHCI 0.95 errata.
1509 *
1510 * 3) The TD may have completed by the time the Stop Endpoint Command
1511 * completes, so software needs to handle that case too.
1512 *
1513 * This function should protect against the TD enqueueing code ringing the
1514 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1515 * It also needs to account for multiple cancellations on happening at the same
1516 * time for the same endpoint.
1517 *
1518 * Note that this function can be called in any context, or so says
1519 * usb_hcd_unlink_urb()
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001520 */
1521int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1522{
Sarah Sharpae636742009-04-29 19:02:31 -07001523 unsigned long flags;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001524 int ret, i;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001525 u32 temp;
Sarah Sharpae636742009-04-29 19:02:31 -07001526 struct xhci_hcd *xhci;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001527 struct urb_priv *urb_priv;
Sarah Sharpae636742009-04-29 19:02:31 -07001528 struct xhci_td *td;
1529 unsigned int ep_index;
1530 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001531 struct xhci_virt_ep *ep;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001532 struct xhci_command *command;
Sarah Sharpae636742009-04-29 19:02:31 -07001533
1534 xhci = hcd_to_xhci(hcd);
1535 spin_lock_irqsave(&xhci->lock, flags);
1536 /* Make sure the URB hasn't completed or been unlinked already */
1537 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1538 if (ret || !urb->hcpriv)
1539 goto done;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001540 temp = readl(&xhci->op_regs->status);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001541 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001542 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1543 "HW died, freeing TD.");
Andiry Xu8e51adc2010-07-22 15:23:31 -07001544 urb_priv = urb->hcpriv;
Sarah Sharp585df1d2011-08-02 15:43:40 -07001545 for (i = urb_priv->td_cnt; i < urb_priv->length; i++) {
1546 td = urb_priv->td[i];
1547 if (!list_empty(&td->td_list))
1548 list_del_init(&td->td_list);
1549 if (!list_empty(&td->cancelled_td_list))
1550 list_del_init(&td->cancelled_td_list);
1551 }
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001552
1553 usb_hcd_unlink_urb_from_ep(hcd, urb);
1554 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp214f76f2010-10-26 11:22:02 -07001555 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
Andiry Xu8e51adc2010-07-22 15:23:31 -07001556 xhci_urb_free_priv(xhci, urb_priv);
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001557 return ret;
1558 }
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001559 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
1560 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001561 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1562 "Ep 0x%x: URB %p to be canceled on "
1563 "non-responsive xHCI host.",
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001564 urb->ep->desc.bEndpointAddress, urb);
1565 /* Let the stop endpoint command watchdog timer (which set this
1566 * state) finish cleaning up the endpoint TD lists. We must
1567 * have caught it in the middle of dropping a lock and giving
1568 * back an URB.
1569 */
1570 goto done;
1571 }
Sarah Sharpae636742009-04-29 19:02:31 -07001572
Sarah Sharpae636742009-04-29 19:02:31 -07001573 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001574 ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001575 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1576 if (!ep_ring) {
1577 ret = -EINVAL;
1578 goto done;
1579 }
1580
Andiry Xu8e51adc2010-07-22 15:23:31 -07001581 urb_priv = urb->hcpriv;
Sarah Sharp79688ac2011-12-19 16:56:04 -08001582 i = urb_priv->td_cnt;
1583 if (i < urb_priv->length)
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001584 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1585 "Cancel URB %p, dev %s, ep 0x%x, "
1586 "starting at offset 0x%llx",
Sarah Sharp79688ac2011-12-19 16:56:04 -08001587 urb, urb->dev->devpath,
1588 urb->ep->desc.bEndpointAddress,
1589 (unsigned long long) xhci_trb_virt_to_dma(
1590 urb_priv->td[i]->start_seg,
1591 urb_priv->td[i]->first_trb));
Andiry Xu8e51adc2010-07-22 15:23:31 -07001592
Sarah Sharp79688ac2011-12-19 16:56:04 -08001593 for (; i < urb_priv->length; i++) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001594 td = urb_priv->td[i];
1595 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1596 }
1597
Sarah Sharpae636742009-04-29 19:02:31 -07001598 /* Queue a stop endpoint command, but only if this is
1599 * the first cancellation to be handled.
1600 */
Sarah Sharp678539c2009-10-27 10:55:52 -07001601 if (!(ep->ep_state & EP_HALT_PENDING)) {
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001602 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
Hans de Goedea0ee6192014-07-25 22:01:21 +02001603 if (!command) {
1604 ret = -ENOMEM;
1605 goto done;
1606 }
Sarah Sharp678539c2009-10-27 10:55:52 -07001607 ep->ep_state |= EP_HALT_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001608 ep->stop_cmds_pending++;
1609 ep->stop_cmd_timer.expires = jiffies +
1610 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1611 add_timer(&ep->stop_cmd_timer);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001612 xhci_queue_stop_endpoint(xhci, command, urb->dev->slot_id,
1613 ep_index, 0);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001614 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -07001615 }
1616done:
1617 spin_unlock_irqrestore(&xhci->lock, flags);
1618 return ret;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001619}
1620
Sarah Sharpf94e01862009-04-27 19:58:38 -07001621/* Drop an endpoint from a new bandwidth configuration for this device.
1622 * Only one call to this function is allowed per endpoint before
1623 * check_bandwidth() or reset_bandwidth() must be called.
1624 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1625 * add the endpoint to the schedule with possibly new parameters denoted by a
1626 * different endpoint descriptor in usb_host_endpoint.
1627 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1628 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001629 *
1630 * The USB core will not allow URBs to be queued to an endpoint that is being
1631 * disabled, so there's no need for mutual exclusion to protect
1632 * the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001633 */
1634int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1635 struct usb_host_endpoint *ep)
1636{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001637 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001638 struct xhci_container_ctx *in_ctx, *out_ctx;
1639 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001640 unsigned int ep_index;
1641 struct xhci_ep_ctx *ep_ctx;
1642 u32 drop_flag;
Julius Wernerd6759132014-06-24 17:14:42 +03001643 u32 new_add_flags, new_drop_flags;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001644 int ret;
1645
Andiry Xu64927732010-10-14 07:22:45 -07001646 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001647 if (ret <= 0)
1648 return ret;
1649 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001650 if (xhci->xhc_state & XHCI_STATE_DYING)
1651 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001652
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001653 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001654 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1655 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1656 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1657 __func__, drop_flag);
1658 return 0;
1659 }
1660
Sarah Sharpf94e01862009-04-27 19:58:38 -07001661 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
John Yound115b042009-07-27 12:05:15 -07001662 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1663 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001664 if (!ctrl_ctx) {
1665 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1666 __func__);
1667 return 0;
1668 }
1669
Sarah Sharpf94e01862009-04-27 19:58:38 -07001670 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001671 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001672 /* If the HC already knows the endpoint is disabled,
1673 * or the HCD has noted it is disabled, ignore this request
1674 */
Matt Evansf5960b62011-06-01 10:22:55 +10001675 if (((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1676 cpu_to_le32(EP_STATE_DISABLED)) ||
Matt Evans28ccd292011-03-29 13:40:46 +11001677 le32_to_cpu(ctrl_ctx->drop_flags) &
1678 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001679 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1680 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001681 return 0;
1682 }
1683
Matt Evans28ccd292011-03-29 13:40:46 +11001684 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1685 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001686
Matt Evans28ccd292011-03-29 13:40:46 +11001687 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1688 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001689
Sarah Sharpf94e01862009-04-27 19:58:38 -07001690 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1691
Julius Wernerd6759132014-06-24 17:14:42 +03001692 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
Sarah Sharpf94e01862009-04-27 19:58:38 -07001693 (unsigned int) ep->desc.bEndpointAddress,
1694 udev->slot_id,
1695 (unsigned int) new_drop_flags,
Julius Wernerd6759132014-06-24 17:14:42 +03001696 (unsigned int) new_add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001697 return 0;
1698}
1699
1700/* Add an endpoint to a new possible bandwidth configuration for this device.
1701 * Only one call to this function is allowed per endpoint before
1702 * check_bandwidth() or reset_bandwidth() must be called.
1703 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1704 * add the endpoint to the schedule with possibly new parameters denoted by a
1705 * different endpoint descriptor in usb_host_endpoint.
1706 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1707 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001708 *
1709 * The USB core will not allow URBs to be queued to an endpoint until the
1710 * configuration or alt setting is installed in the device, so there's no need
1711 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001712 */
1713int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1714 struct usb_host_endpoint *ep)
1715{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001716 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001717 struct xhci_container_ctx *in_ctx, *out_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001718 unsigned int ep_index;
John Yound115b042009-07-27 12:05:15 -07001719 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001720 u32 added_ctxs;
Julius Wernerd6759132014-06-24 17:14:42 +03001721 u32 new_add_flags, new_drop_flags;
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001722 struct xhci_virt_device *virt_dev;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001723 int ret = 0;
1724
Andiry Xu64927732010-10-14 07:22:45 -07001725 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001726 if (ret <= 0) {
1727 /* So we won't queue a reset ep command for a root hub */
1728 ep->hcpriv = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001729 return ret;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001730 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07001731 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001732 if (xhci->xhc_state & XHCI_STATE_DYING)
1733 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001734
1735 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001736 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1737 /* FIXME when we have to issue an evaluate endpoint command to
1738 * deal with ep0 max packet size changing once we get the
1739 * descriptors
1740 */
1741 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1742 __func__, added_ctxs);
1743 return 0;
1744 }
1745
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001746 virt_dev = xhci->devs[udev->slot_id];
1747 in_ctx = virt_dev->in_ctx;
1748 out_ctx = virt_dev->out_ctx;
John Yound115b042009-07-27 12:05:15 -07001749 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001750 if (!ctrl_ctx) {
1751 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1752 __func__);
1753 return 0;
1754 }
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001755
Sarah Sharp92f8e762013-04-23 17:11:14 -07001756 ep_index = xhci_get_endpoint_index(&ep->desc);
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001757 /* If this endpoint is already in use, and the upper layers are trying
1758 * to add it again without dropping it, reject the addition.
1759 */
1760 if (virt_dev->eps[ep_index].ring &&
1761 !(le32_to_cpu(ctrl_ctx->drop_flags) &
1762 xhci_get_endpoint_flag(&ep->desc))) {
1763 xhci_warn(xhci, "Trying to add endpoint 0x%x "
1764 "without dropping it.\n",
1765 (unsigned int) ep->desc.bEndpointAddress);
1766 return -EINVAL;
1767 }
1768
Sarah Sharpf94e01862009-04-27 19:58:38 -07001769 /* If the HCD has already noted the endpoint is enabled,
1770 * ignore this request.
1771 */
Matt Evans28ccd292011-03-29 13:40:46 +11001772 if (le32_to_cpu(ctrl_ctx->add_flags) &
1773 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001774 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1775 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001776 return 0;
1777 }
1778
Sarah Sharpf88ba782009-05-14 11:44:22 -07001779 /*
1780 * Configuration and alternate setting changes must be done in
1781 * process context, not interrupt context (or so documenation
1782 * for usb_set_interface() and usb_set_configuration() claim).
1783 */
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001784 if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
Sarah Sharpf94e01862009-04-27 19:58:38 -07001785 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1786 __func__, ep->desc.bEndpointAddress);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001787 return -ENOMEM;
1788 }
1789
Matt Evans28ccd292011-03-29 13:40:46 +11001790 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1791 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001792
1793 /* If xhci_endpoint_disable() was called for this endpoint, but the
1794 * xHC hasn't been notified yet through the check_bandwidth() call,
1795 * this re-adds a new state for the endpoint from the new endpoint
1796 * descriptors. We must drop and re-add this endpoint, so we leave the
1797 * drop flags alone.
1798 */
Matt Evans28ccd292011-03-29 13:40:46 +11001799 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001800
Sarah Sharpa1587d92009-07-27 12:03:15 -07001801 /* Store the usb_device pointer for later use */
1802 ep->hcpriv = udev;
1803
Julius Wernerd6759132014-06-24 17:14:42 +03001804 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
Sarah Sharpf94e01862009-04-27 19:58:38 -07001805 (unsigned int) ep->desc.bEndpointAddress,
1806 udev->slot_id,
1807 (unsigned int) new_drop_flags,
Julius Wernerd6759132014-06-24 17:14:42 +03001808 (unsigned int) new_add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001809 return 0;
1810}
1811
John Yound115b042009-07-27 12:05:15 -07001812static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001813{
John Yound115b042009-07-27 12:05:15 -07001814 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001815 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001816 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001817 int i;
1818
Sarah Sharp92f8e762013-04-23 17:11:14 -07001819 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1820 if (!ctrl_ctx) {
1821 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1822 __func__);
1823 return;
1824 }
1825
Sarah Sharpf94e01862009-04-27 19:58:38 -07001826 /* When a device's add flag and drop flag are zero, any subsequent
1827 * configure endpoint command will leave that endpoint's state
1828 * untouched. Make sure we don't leave any old state in the input
1829 * endpoint contexts.
1830 */
John Yound115b042009-07-27 12:05:15 -07001831 ctrl_ctx->drop_flags = 0;
1832 ctrl_ctx->add_flags = 0;
1833 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001834 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001835 /* Endpoint 0 is always valid */
Matt Evans28ccd292011-03-29 13:40:46 +11001836 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001837 for (i = 1; i < 31; ++i) {
John Yound115b042009-07-27 12:05:15 -07001838 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001839 ep_ctx->ep_info = 0;
1840 ep_ctx->ep_info2 = 0;
Sarah Sharp8e595a52009-07-27 12:03:31 -07001841 ep_ctx->deq = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001842 ep_ctx->tx_info = 0;
1843 }
1844}
1845
Sarah Sharpf2217e82009-08-07 14:04:43 -07001846static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001847 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001848{
1849 int ret;
1850
Sarah Sharp913a8a32009-09-04 10:53:13 -07001851 switch (*cmd_status) {
Mathias Nymanc311e392014-05-08 19:26:03 +03001852 case COMP_CMD_ABORT:
1853 case COMP_CMD_STOP:
1854 xhci_warn(xhci, "Timeout while waiting for configure endpoint command\n");
1855 ret = -ETIME;
1856 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001857 case COMP_ENOMEM:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001858 dev_warn(&udev->dev,
1859 "Not enough host controller resources for new device state.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001860 ret = -ENOMEM;
1861 /* FIXME: can we allocate more resources for the HC? */
1862 break;
1863 case COMP_BW_ERR:
Hans de Goede71d85722012-01-04 23:29:18 +01001864 case COMP_2ND_BW_ERR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001865 dev_warn(&udev->dev,
1866 "Not enough bandwidth for new device state.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001867 ret = -ENOSPC;
1868 /* FIXME: can we go back to the old state? */
1869 break;
1870 case COMP_TRB_ERR:
1871 /* the HCD set up something wrong */
1872 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1873 "add flag = 1, "
1874 "and endpoint is not disabled.\n");
1875 ret = -EINVAL;
1876 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001877 case COMP_DEV_ERR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001878 dev_warn(&udev->dev,
1879 "ERROR: Incompatible device for endpoint configure command.\n");
Alex Hef6ba6fe2011-06-08 18:34:06 +08001880 ret = -ENODEV;
1881 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001882 case COMP_SUCCESS:
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001883 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1884 "Successful Endpoint Configure command");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001885 ret = 0;
1886 break;
1887 default:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001888 xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
1889 *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001890 ret = -EINVAL;
1891 break;
1892 }
1893 return ret;
1894}
1895
1896static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001897 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001898{
1899 int ret;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001900 struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
Sarah Sharpf2217e82009-08-07 14:04:43 -07001901
Sarah Sharp913a8a32009-09-04 10:53:13 -07001902 switch (*cmd_status) {
Mathias Nymanc311e392014-05-08 19:26:03 +03001903 case COMP_CMD_ABORT:
1904 case COMP_CMD_STOP:
1905 xhci_warn(xhci, "Timeout while waiting for evaluate context command\n");
1906 ret = -ETIME;
1907 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001908 case COMP_EINVAL:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001909 dev_warn(&udev->dev,
1910 "WARN: xHCI driver setup invalid evaluate context command.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001911 ret = -EINVAL;
1912 break;
1913 case COMP_EBADSLT:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001914 dev_warn(&udev->dev,
1915 "WARN: slot not enabled for evaluate context command.\n");
Sarah Sharpb8031342012-10-16 13:26:22 -07001916 ret = -EINVAL;
1917 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001918 case COMP_CTX_STATE:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001919 dev_warn(&udev->dev,
1920 "WARN: invalid context state for evaluate context command.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001921 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
1922 ret = -EINVAL;
1923 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001924 case COMP_DEV_ERR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001925 dev_warn(&udev->dev,
1926 "ERROR: Incompatible device for evaluate context command.\n");
Alex Hef6ba6fe2011-06-08 18:34:06 +08001927 ret = -ENODEV;
1928 break;
Alex He1bb73a82011-05-05 18:14:12 +08001929 case COMP_MEL_ERR:
1930 /* Max Exit Latency too large error */
1931 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
1932 ret = -EINVAL;
1933 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001934 case COMP_SUCCESS:
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001935 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1936 "Successful evaluate context command");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001937 ret = 0;
1938 break;
1939 default:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001940 xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
1941 *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001942 ret = -EINVAL;
1943 break;
1944 }
1945 return ret;
1946}
1947
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001948static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07001949 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001950{
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001951 u32 valid_add_flags;
1952 u32 valid_drop_flags;
1953
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001954 /* Ignore the slot flag (bit 0), and the default control endpoint flag
1955 * (bit 1). The default control endpoint is added during the Address
1956 * Device command and is never removed until the slot is disabled.
1957 */
Xenia Ragiadakouef734002013-09-09 21:03:06 +03001958 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
1959 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001960
1961 /* Use hweight32 to count the number of ones in the add flags, or
1962 * number of endpoints added. Don't count endpoints that are changed
1963 * (both added and dropped).
1964 */
1965 return hweight32(valid_add_flags) -
1966 hweight32(valid_add_flags & valid_drop_flags);
1967}
1968
1969static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07001970 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001971{
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001972 u32 valid_add_flags;
1973 u32 valid_drop_flags;
1974
Xenia Ragiadakou78d1ff02013-09-09 21:03:07 +03001975 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
1976 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001977
1978 return hweight32(valid_drop_flags) -
1979 hweight32(valid_add_flags & valid_drop_flags);
1980}
1981
1982/*
1983 * We need to reserve the new number of endpoints before the configure endpoint
1984 * command completes. We can't subtract the dropped endpoints from the number
1985 * of active endpoints until the command completes because we can oversubscribe
1986 * the host in this case:
1987 *
1988 * - the first configure endpoint command drops more endpoints than it adds
1989 * - a second configure endpoint command that adds more endpoints is queued
1990 * - the first configure endpoint command fails, so the config is unchanged
1991 * - the second command may succeed, even though there isn't enough resources
1992 *
1993 * Must be called with xhci->lock held.
1994 */
1995static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07001996 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001997{
1998 u32 added_eps;
1999
Sarah Sharp92f8e762013-04-23 17:11:14 -07002000 added_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002001 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002002 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2003 "Not enough ep ctxs: "
2004 "%u active, need to add %u, limit is %u.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002005 xhci->num_active_eps, added_eps,
2006 xhci->limit_active_eps);
2007 return -ENOMEM;
2008 }
2009 xhci->num_active_eps += added_eps;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002010 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2011 "Adding %u ep ctxs, %u now active.", added_eps,
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002012 xhci->num_active_eps);
2013 return 0;
2014}
2015
2016/*
2017 * The configure endpoint was failed by the xHC for some other reason, so we
2018 * need to revert the resources that failed configuration would have used.
2019 *
2020 * Must be called with xhci->lock held.
2021 */
2022static void xhci_free_host_resources(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002023 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002024{
2025 u32 num_failed_eps;
2026
Sarah Sharp92f8e762013-04-23 17:11:14 -07002027 num_failed_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002028 xhci->num_active_eps -= num_failed_eps;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002029 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2030 "Removing %u failed ep ctxs, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002031 num_failed_eps,
2032 xhci->num_active_eps);
2033}
2034
2035/*
2036 * Now that the command has completed, clean up the active endpoint count by
2037 * subtracting out the endpoints that were dropped (but not changed).
2038 *
2039 * Must be called with xhci->lock held.
2040 */
2041static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002042 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002043{
2044 u32 num_dropped_eps;
2045
Sarah Sharp92f8e762013-04-23 17:11:14 -07002046 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002047 xhci->num_active_eps -= num_dropped_eps;
2048 if (num_dropped_eps)
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002049 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2050 "Removing %u dropped ep ctxs, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002051 num_dropped_eps,
2052 xhci->num_active_eps);
2053}
2054
Felipe Balbied384bd2012-08-07 14:10:03 +03002055static unsigned int xhci_get_block_size(struct usb_device *udev)
Sarah Sharpc29eea62011-09-02 11:05:52 -07002056{
2057 switch (udev->speed) {
2058 case USB_SPEED_LOW:
2059 case USB_SPEED_FULL:
2060 return FS_BLOCK;
2061 case USB_SPEED_HIGH:
2062 return HS_BLOCK;
2063 case USB_SPEED_SUPER:
2064 return SS_BLOCK;
2065 case USB_SPEED_UNKNOWN:
2066 case USB_SPEED_WIRELESS:
2067 default:
2068 /* Should never happen */
2069 return 1;
2070 }
2071}
2072
Felipe Balbied384bd2012-08-07 14:10:03 +03002073static unsigned int
2074xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
Sarah Sharpc29eea62011-09-02 11:05:52 -07002075{
2076 if (interval_bw->overhead[LS_OVERHEAD_TYPE])
2077 return LS_OVERHEAD;
2078 if (interval_bw->overhead[FS_OVERHEAD_TYPE])
2079 return FS_OVERHEAD;
2080 return HS_OVERHEAD;
2081}
2082
2083/* If we are changing a LS/FS device under a HS hub,
2084 * make sure (if we are activating a new TT) that the HS bus has enough
2085 * bandwidth for this new TT.
2086 */
2087static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
2088 struct xhci_virt_device *virt_dev,
2089 int old_active_eps)
2090{
2091 struct xhci_interval_bw_table *bw_table;
2092 struct xhci_tt_bw_info *tt_info;
2093
2094 /* Find the bandwidth table for the root port this TT is attached to. */
2095 bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
2096 tt_info = virt_dev->tt_info;
2097 /* If this TT already had active endpoints, the bandwidth for this TT
2098 * has already been added. Removing all periodic endpoints (and thus
2099 * making the TT enactive) will only decrease the bandwidth used.
2100 */
2101 if (old_active_eps)
2102 return 0;
2103 if (old_active_eps == 0 && tt_info->active_eps != 0) {
2104 if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2105 return -ENOMEM;
2106 return 0;
2107 }
2108 /* Not sure why we would have no new active endpoints...
2109 *
2110 * Maybe because of an Evaluate Context change for a hub update or a
2111 * control endpoint 0 max packet size change?
2112 * FIXME: skip the bandwidth calculation in that case.
2113 */
2114 return 0;
2115}
2116
Sarah Sharp2b698992011-09-13 16:41:13 -07002117static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2118 struct xhci_virt_device *virt_dev)
2119{
2120 unsigned int bw_reserved;
2121
2122 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2123 if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2124 return -ENOMEM;
2125
2126 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2127 if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2128 return -ENOMEM;
2129
2130 return 0;
2131}
2132
Sarah Sharpc29eea62011-09-02 11:05:52 -07002133/*
2134 * This algorithm is a very conservative estimate of the worst-case scheduling
2135 * scenario for any one interval. The hardware dynamically schedules the
2136 * packets, so we can't tell which microframe could be the limiting factor in
2137 * the bandwidth scheduling. This only takes into account periodic endpoints.
2138 *
2139 * Obviously, we can't solve an NP complete problem to find the minimum worst
2140 * case scenario. Instead, we come up with an estimate that is no less than
2141 * the worst case bandwidth used for any one microframe, but may be an
2142 * over-estimate.
2143 *
2144 * We walk the requirements for each endpoint by interval, starting with the
2145 * smallest interval, and place packets in the schedule where there is only one
2146 * possible way to schedule packets for that interval. In order to simplify
2147 * this algorithm, we record the largest max packet size for each interval, and
2148 * assume all packets will be that size.
2149 *
2150 * For interval 0, we obviously must schedule all packets for each interval.
2151 * The bandwidth for interval 0 is just the amount of data to be transmitted
2152 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2153 * the number of packets).
2154 *
2155 * For interval 1, we have two possible microframes to schedule those packets
2156 * in. For this algorithm, if we can schedule the same number of packets for
2157 * each possible scheduling opportunity (each microframe), we will do so. The
2158 * remaining number of packets will be saved to be transmitted in the gaps in
2159 * the next interval's scheduling sequence.
2160 *
2161 * As we move those remaining packets to be scheduled with interval 2 packets,
2162 * we have to double the number of remaining packets to transmit. This is
2163 * because the intervals are actually powers of 2, and we would be transmitting
2164 * the previous interval's packets twice in this interval. We also have to be
2165 * sure that when we look at the largest max packet size for this interval, we
2166 * also look at the largest max packet size for the remaining packets and take
2167 * the greater of the two.
2168 *
2169 * The algorithm continues to evenly distribute packets in each scheduling
2170 * opportunity, and push the remaining packets out, until we get to the last
2171 * interval. Then those packets and their associated overhead are just added
2172 * to the bandwidth used.
Sarah Sharp2e279802011-09-02 11:05:50 -07002173 */
2174static int xhci_check_bw_table(struct xhci_hcd *xhci,
2175 struct xhci_virt_device *virt_dev,
2176 int old_active_eps)
2177{
Sarah Sharpc29eea62011-09-02 11:05:52 -07002178 unsigned int bw_reserved;
2179 unsigned int max_bandwidth;
2180 unsigned int bw_used;
2181 unsigned int block_size;
2182 struct xhci_interval_bw_table *bw_table;
2183 unsigned int packet_size = 0;
2184 unsigned int overhead = 0;
2185 unsigned int packets_transmitted = 0;
2186 unsigned int packets_remaining = 0;
2187 unsigned int i;
2188
Sarah Sharp2b698992011-09-13 16:41:13 -07002189 if (virt_dev->udev->speed == USB_SPEED_SUPER)
2190 return xhci_check_ss_bw(xhci, virt_dev);
2191
Sarah Sharpc29eea62011-09-02 11:05:52 -07002192 if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2193 max_bandwidth = HS_BW_LIMIT;
2194 /* Convert percent of bus BW reserved to blocks reserved */
2195 bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2196 } else {
2197 max_bandwidth = FS_BW_LIMIT;
2198 bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2199 }
2200
2201 bw_table = virt_dev->bw_table;
2202 /* We need to translate the max packet size and max ESIT payloads into
2203 * the units the hardware uses.
2204 */
2205 block_size = xhci_get_block_size(virt_dev->udev);
2206
2207 /* If we are manipulating a LS/FS device under a HS hub, double check
2208 * that the HS bus has enough bandwidth if we are activing a new TT.
2209 */
2210 if (virt_dev->tt_info) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002211 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2212 "Recalculating BW for rootport %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002213 virt_dev->real_port);
2214 if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2215 xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2216 "newly activated TT.\n");
2217 return -ENOMEM;
2218 }
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002219 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2220 "Recalculating BW for TT slot %u port %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002221 virt_dev->tt_info->slot_id,
2222 virt_dev->tt_info->ttport);
2223 } else {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002224 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2225 "Recalculating BW for rootport %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002226 virt_dev->real_port);
2227 }
2228
2229 /* Add in how much bandwidth will be used for interval zero, or the
2230 * rounded max ESIT payload + number of packets * largest overhead.
2231 */
2232 bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2233 bw_table->interval_bw[0].num_packets *
2234 xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2235
2236 for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2237 unsigned int bw_added;
2238 unsigned int largest_mps;
2239 unsigned int interval_overhead;
2240
2241 /*
2242 * How many packets could we transmit in this interval?
2243 * If packets didn't fit in the previous interval, we will need
2244 * to transmit that many packets twice within this interval.
2245 */
2246 packets_remaining = 2 * packets_remaining +
2247 bw_table->interval_bw[i].num_packets;
2248
2249 /* Find the largest max packet size of this or the previous
2250 * interval.
2251 */
2252 if (list_empty(&bw_table->interval_bw[i].endpoints))
2253 largest_mps = 0;
2254 else {
2255 struct xhci_virt_ep *virt_ep;
2256 struct list_head *ep_entry;
2257
2258 ep_entry = bw_table->interval_bw[i].endpoints.next;
2259 virt_ep = list_entry(ep_entry,
2260 struct xhci_virt_ep, bw_endpoint_list);
2261 /* Convert to blocks, rounding up */
2262 largest_mps = DIV_ROUND_UP(
2263 virt_ep->bw_info.max_packet_size,
2264 block_size);
2265 }
2266 if (largest_mps > packet_size)
2267 packet_size = largest_mps;
2268
2269 /* Use the larger overhead of this or the previous interval. */
2270 interval_overhead = xhci_get_largest_overhead(
2271 &bw_table->interval_bw[i]);
2272 if (interval_overhead > overhead)
2273 overhead = interval_overhead;
2274
2275 /* How many packets can we evenly distribute across
2276 * (1 << (i + 1)) possible scheduling opportunities?
2277 */
2278 packets_transmitted = packets_remaining >> (i + 1);
2279
2280 /* Add in the bandwidth used for those scheduled packets */
2281 bw_added = packets_transmitted * (overhead + packet_size);
2282
2283 /* How many packets do we have remaining to transmit? */
2284 packets_remaining = packets_remaining % (1 << (i + 1));
2285
2286 /* What largest max packet size should those packets have? */
2287 /* If we've transmitted all packets, don't carry over the
2288 * largest packet size.
2289 */
2290 if (packets_remaining == 0) {
2291 packet_size = 0;
2292 overhead = 0;
2293 } else if (packets_transmitted > 0) {
2294 /* Otherwise if we do have remaining packets, and we've
2295 * scheduled some packets in this interval, take the
2296 * largest max packet size from endpoints with this
2297 * interval.
2298 */
2299 packet_size = largest_mps;
2300 overhead = interval_overhead;
2301 }
2302 /* Otherwise carry over packet_size and overhead from the last
2303 * time we had a remainder.
2304 */
2305 bw_used += bw_added;
2306 if (bw_used > max_bandwidth) {
2307 xhci_warn(xhci, "Not enough bandwidth. "
2308 "Proposed: %u, Max: %u\n",
2309 bw_used, max_bandwidth);
2310 return -ENOMEM;
2311 }
2312 }
2313 /*
2314 * Ok, we know we have some packets left over after even-handedly
2315 * scheduling interval 15. We don't know which microframes they will
2316 * fit into, so we over-schedule and say they will be scheduled every
2317 * microframe.
2318 */
2319 if (packets_remaining > 0)
2320 bw_used += overhead + packet_size;
2321
2322 if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2323 unsigned int port_index = virt_dev->real_port - 1;
2324
2325 /* OK, we're manipulating a HS device attached to a
2326 * root port bandwidth domain. Include the number of active TTs
2327 * in the bandwidth used.
2328 */
2329 bw_used += TT_HS_OVERHEAD *
2330 xhci->rh_bw[port_index].num_active_tts;
2331 }
2332
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002333 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2334 "Final bandwidth: %u, Limit: %u, Reserved: %u, "
2335 "Available: %u " "percent",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002336 bw_used, max_bandwidth, bw_reserved,
2337 (max_bandwidth - bw_used - bw_reserved) * 100 /
2338 max_bandwidth);
2339
2340 bw_used += bw_reserved;
2341 if (bw_used > max_bandwidth) {
2342 xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2343 bw_used, max_bandwidth);
2344 return -ENOMEM;
2345 }
2346
2347 bw_table->bw_used = bw_used;
Sarah Sharp2e279802011-09-02 11:05:50 -07002348 return 0;
2349}
2350
2351static bool xhci_is_async_ep(unsigned int ep_type)
2352{
2353 return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2354 ep_type != ISOC_IN_EP &&
2355 ep_type != INT_IN_EP);
2356}
2357
Sarah Sharp2b698992011-09-13 16:41:13 -07002358static bool xhci_is_sync_in_ep(unsigned int ep_type)
2359{
Sarah Sharp392a07a2012-10-25 13:44:12 -07002360 return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
Sarah Sharp2b698992011-09-13 16:41:13 -07002361}
2362
2363static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2364{
2365 unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2366
2367 if (ep_bw->ep_interval == 0)
2368 return SS_OVERHEAD_BURST +
2369 (ep_bw->mult * ep_bw->num_packets *
2370 (SS_OVERHEAD + mps));
2371 return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2372 (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2373 1 << ep_bw->ep_interval);
2374
2375}
2376
Sarah Sharp2e279802011-09-02 11:05:50 -07002377void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2378 struct xhci_bw_info *ep_bw,
2379 struct xhci_interval_bw_table *bw_table,
2380 struct usb_device *udev,
2381 struct xhci_virt_ep *virt_ep,
2382 struct xhci_tt_bw_info *tt_info)
2383{
2384 struct xhci_interval_bw *interval_bw;
2385 int normalized_interval;
2386
Sarah Sharp2b698992011-09-13 16:41:13 -07002387 if (xhci_is_async_ep(ep_bw->type))
Sarah Sharp2e279802011-09-02 11:05:50 -07002388 return;
2389
Sarah Sharp2b698992011-09-13 16:41:13 -07002390 if (udev->speed == USB_SPEED_SUPER) {
2391 if (xhci_is_sync_in_ep(ep_bw->type))
2392 xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2393 xhci_get_ss_bw_consumed(ep_bw);
2394 else
2395 xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2396 xhci_get_ss_bw_consumed(ep_bw);
2397 return;
2398 }
2399
2400 /* SuperSpeed endpoints never get added to intervals in the table, so
2401 * this check is only valid for HS/FS/LS devices.
2402 */
2403 if (list_empty(&virt_ep->bw_endpoint_list))
2404 return;
Sarah Sharp2e279802011-09-02 11:05:50 -07002405 /* For LS/FS devices, we need to translate the interval expressed in
2406 * microframes to frames.
2407 */
2408 if (udev->speed == USB_SPEED_HIGH)
2409 normalized_interval = ep_bw->ep_interval;
2410 else
2411 normalized_interval = ep_bw->ep_interval - 3;
2412
2413 if (normalized_interval == 0)
2414 bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2415 interval_bw = &bw_table->interval_bw[normalized_interval];
2416 interval_bw->num_packets -= ep_bw->num_packets;
2417 switch (udev->speed) {
2418 case USB_SPEED_LOW:
2419 interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2420 break;
2421 case USB_SPEED_FULL:
2422 interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2423 break;
2424 case USB_SPEED_HIGH:
2425 interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2426 break;
2427 case USB_SPEED_SUPER:
2428 case USB_SPEED_UNKNOWN:
2429 case USB_SPEED_WIRELESS:
2430 /* Should never happen because only LS/FS/HS endpoints will get
2431 * added to the endpoint list.
2432 */
2433 return;
2434 }
2435 if (tt_info)
2436 tt_info->active_eps -= 1;
2437 list_del_init(&virt_ep->bw_endpoint_list);
2438}
2439
2440static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2441 struct xhci_bw_info *ep_bw,
2442 struct xhci_interval_bw_table *bw_table,
2443 struct usb_device *udev,
2444 struct xhci_virt_ep *virt_ep,
2445 struct xhci_tt_bw_info *tt_info)
2446{
2447 struct xhci_interval_bw *interval_bw;
2448 struct xhci_virt_ep *smaller_ep;
2449 int normalized_interval;
2450
2451 if (xhci_is_async_ep(ep_bw->type))
2452 return;
2453
Sarah Sharp2b698992011-09-13 16:41:13 -07002454 if (udev->speed == USB_SPEED_SUPER) {
2455 if (xhci_is_sync_in_ep(ep_bw->type))
2456 xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2457 xhci_get_ss_bw_consumed(ep_bw);
2458 else
2459 xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2460 xhci_get_ss_bw_consumed(ep_bw);
2461 return;
2462 }
2463
Sarah Sharp2e279802011-09-02 11:05:50 -07002464 /* For LS/FS devices, we need to translate the interval expressed in
2465 * microframes to frames.
2466 */
2467 if (udev->speed == USB_SPEED_HIGH)
2468 normalized_interval = ep_bw->ep_interval;
2469 else
2470 normalized_interval = ep_bw->ep_interval - 3;
2471
2472 if (normalized_interval == 0)
2473 bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2474 interval_bw = &bw_table->interval_bw[normalized_interval];
2475 interval_bw->num_packets += ep_bw->num_packets;
2476 switch (udev->speed) {
2477 case USB_SPEED_LOW:
2478 interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2479 break;
2480 case USB_SPEED_FULL:
2481 interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2482 break;
2483 case USB_SPEED_HIGH:
2484 interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2485 break;
2486 case USB_SPEED_SUPER:
2487 case USB_SPEED_UNKNOWN:
2488 case USB_SPEED_WIRELESS:
2489 /* Should never happen because only LS/FS/HS endpoints will get
2490 * added to the endpoint list.
2491 */
2492 return;
2493 }
2494
2495 if (tt_info)
2496 tt_info->active_eps += 1;
2497 /* Insert the endpoint into the list, largest max packet size first. */
2498 list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2499 bw_endpoint_list) {
2500 if (ep_bw->max_packet_size >=
2501 smaller_ep->bw_info.max_packet_size) {
2502 /* Add the new ep before the smaller endpoint */
2503 list_add_tail(&virt_ep->bw_endpoint_list,
2504 &smaller_ep->bw_endpoint_list);
2505 return;
2506 }
2507 }
2508 /* Add the new endpoint at the end of the list. */
2509 list_add_tail(&virt_ep->bw_endpoint_list,
2510 &interval_bw->endpoints);
2511}
2512
2513void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2514 struct xhci_virt_device *virt_dev,
2515 int old_active_eps)
2516{
2517 struct xhci_root_port_bw_info *rh_bw_info;
2518 if (!virt_dev->tt_info)
2519 return;
2520
2521 rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2522 if (old_active_eps == 0 &&
2523 virt_dev->tt_info->active_eps != 0) {
2524 rh_bw_info->num_active_tts += 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002525 rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002526 } else if (old_active_eps != 0 &&
2527 virt_dev->tt_info->active_eps == 0) {
2528 rh_bw_info->num_active_tts -= 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002529 rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002530 }
2531}
2532
2533static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2534 struct xhci_virt_device *virt_dev,
2535 struct xhci_container_ctx *in_ctx)
2536{
2537 struct xhci_bw_info ep_bw_info[31];
2538 int i;
2539 struct xhci_input_control_ctx *ctrl_ctx;
2540 int old_active_eps = 0;
2541
Sarah Sharp2e279802011-09-02 11:05:50 -07002542 if (virt_dev->tt_info)
2543 old_active_eps = virt_dev->tt_info->active_eps;
2544
2545 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002546 if (!ctrl_ctx) {
2547 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2548 __func__);
2549 return -ENOMEM;
2550 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002551
2552 for (i = 0; i < 31; i++) {
2553 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2554 continue;
2555
2556 /* Make a copy of the BW info in case we need to revert this */
2557 memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2558 sizeof(ep_bw_info[i]));
2559 /* Drop the endpoint from the interval table if the endpoint is
2560 * being dropped or changed.
2561 */
2562 if (EP_IS_DROPPED(ctrl_ctx, i))
2563 xhci_drop_ep_from_interval_table(xhci,
2564 &virt_dev->eps[i].bw_info,
2565 virt_dev->bw_table,
2566 virt_dev->udev,
2567 &virt_dev->eps[i],
2568 virt_dev->tt_info);
2569 }
2570 /* Overwrite the information stored in the endpoints' bw_info */
2571 xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2572 for (i = 0; i < 31; i++) {
2573 /* Add any changed or added endpoints to the interval table */
2574 if (EP_IS_ADDED(ctrl_ctx, i))
2575 xhci_add_ep_to_interval_table(xhci,
2576 &virt_dev->eps[i].bw_info,
2577 virt_dev->bw_table,
2578 virt_dev->udev,
2579 &virt_dev->eps[i],
2580 virt_dev->tt_info);
2581 }
2582
2583 if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2584 /* Ok, this fits in the bandwidth we have.
2585 * Update the number of active TTs.
2586 */
2587 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2588 return 0;
2589 }
2590
2591 /* We don't have enough bandwidth for this, revert the stored info. */
2592 for (i = 0; i < 31; i++) {
2593 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2594 continue;
2595
2596 /* Drop the new copies of any added or changed endpoints from
2597 * the interval table.
2598 */
2599 if (EP_IS_ADDED(ctrl_ctx, i)) {
2600 xhci_drop_ep_from_interval_table(xhci,
2601 &virt_dev->eps[i].bw_info,
2602 virt_dev->bw_table,
2603 virt_dev->udev,
2604 &virt_dev->eps[i],
2605 virt_dev->tt_info);
2606 }
2607 /* Revert the endpoint back to its old information */
2608 memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2609 sizeof(ep_bw_info[i]));
2610 /* Add any changed or dropped endpoints back into the table */
2611 if (EP_IS_DROPPED(ctrl_ctx, i))
2612 xhci_add_ep_to_interval_table(xhci,
2613 &virt_dev->eps[i].bw_info,
2614 virt_dev->bw_table,
2615 virt_dev->udev,
2616 &virt_dev->eps[i],
2617 virt_dev->tt_info);
2618 }
2619 return -ENOMEM;
2620}
2621
2622
Sarah Sharpf2217e82009-08-07 14:04:43 -07002623/* Issue a configure endpoint command or evaluate context command
2624 * and wait for it to finish.
2625 */
2626static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002627 struct usb_device *udev,
2628 struct xhci_command *command,
2629 bool ctx_change, bool must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07002630{
2631 int ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002632 unsigned long flags;
Sarah Sharp92f8e762013-04-23 17:11:14 -07002633 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002634 struct xhci_virt_device *virt_dev;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002635
2636 if (!command)
2637 return -EINVAL;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002638
2639 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002640 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002641
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002642 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002643 if (!ctrl_ctx) {
Emil Goode1f215692013-06-25 15:49:36 -07002644 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002645 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2646 __func__);
2647 return -ENOMEM;
2648 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002649
2650 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
Sarah Sharp92f8e762013-04-23 17:11:14 -07002651 xhci_reserve_host_resources(xhci, ctrl_ctx)) {
Sarah Sharp750645f2011-09-02 11:05:43 -07002652 spin_unlock_irqrestore(&xhci->lock, flags);
2653 xhci_warn(xhci, "Not enough host resources, "
2654 "active endpoint contexts = %u\n",
2655 xhci->num_active_eps);
2656 return -ENOMEM;
2657 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002658 if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002659 xhci_reserve_bandwidth(xhci, virt_dev, command->in_ctx)) {
Sarah Sharp2e279802011-09-02 11:05:50 -07002660 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
Sarah Sharp92f8e762013-04-23 17:11:14 -07002661 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharp2e279802011-09-02 11:05:50 -07002662 spin_unlock_irqrestore(&xhci->lock, flags);
2663 xhci_warn(xhci, "Not enough bandwidth\n");
2664 return -ENOMEM;
2665 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002666
Sarah Sharpf2217e82009-08-07 14:04:43 -07002667 if (!ctx_change)
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002668 ret = xhci_queue_configure_endpoint(xhci, command,
2669 command->in_ctx->dma,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002670 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002671 else
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002672 ret = xhci_queue_evaluate_context(xhci, command,
2673 command->in_ctx->dma,
Sarah Sharp4b266542012-05-07 15:34:26 -07002674 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002675 if (ret < 0) {
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002676 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
Sarah Sharp92f8e762013-04-23 17:11:14 -07002677 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002678 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03002679 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
2680 "FIXME allocate a new ring segment");
Sarah Sharpf2217e82009-08-07 14:04:43 -07002681 return -ENOMEM;
2682 }
2683 xhci_ring_cmd_db(xhci);
2684 spin_unlock_irqrestore(&xhci->lock, flags);
2685
2686 /* Wait for the configure endpoint command to complete */
Mathias Nymanc311e392014-05-08 19:26:03 +03002687 wait_for_completion(command->completion);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002688
2689 if (!ctx_change)
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002690 ret = xhci_configure_endpoint_result(xhci, udev,
2691 &command->status);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002692 else
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002693 ret = xhci_evaluate_context_result(xhci, udev,
2694 &command->status);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002695
2696 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2697 spin_lock_irqsave(&xhci->lock, flags);
2698 /* If the command failed, remove the reserved resources.
2699 * Otherwise, clean up the estimate to include dropped eps.
2700 */
2701 if (ret)
Sarah Sharp92f8e762013-04-23 17:11:14 -07002702 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002703 else
Sarah Sharp92f8e762013-04-23 17:11:14 -07002704 xhci_finish_resource_reservation(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002705 spin_unlock_irqrestore(&xhci->lock, flags);
2706 }
2707 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002708}
2709
Hans de Goededf613832013-10-04 00:29:45 +02002710static void xhci_check_bw_drop_ep_streams(struct xhci_hcd *xhci,
2711 struct xhci_virt_device *vdev, int i)
2712{
2713 struct xhci_virt_ep *ep = &vdev->eps[i];
2714
2715 if (ep->ep_state & EP_HAS_STREAMS) {
2716 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on set_interface, freeing streams.\n",
2717 xhci_get_endpoint_address(i));
2718 xhci_free_stream_info(xhci, ep->stream_info);
2719 ep->stream_info = NULL;
2720 ep->ep_state &= ~EP_HAS_STREAMS;
2721 }
2722}
2723
Sarah Sharpf88ba782009-05-14 11:44:22 -07002724/* Called after one or more calls to xhci_add_endpoint() or
2725 * xhci_drop_endpoint(). If this call fails, the USB core is expected
2726 * to call xhci_reset_bandwidth().
2727 *
2728 * Since we are in the middle of changing either configuration or
2729 * installing a new alt setting, the USB core won't allow URBs to be
2730 * enqueued for any endpoint on the old config or interface. Nothing
2731 * else should be touching the xhci->devs[slot_id] structure, so we
2732 * don't need to take the xhci->lock for manipulating that.
2733 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002734int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2735{
2736 int i;
2737 int ret = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002738 struct xhci_hcd *xhci;
2739 struct xhci_virt_device *virt_dev;
John Yound115b042009-07-27 12:05:15 -07002740 struct xhci_input_control_ctx *ctrl_ctx;
2741 struct xhci_slot_ctx *slot_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002742 struct xhci_command *command;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002743
Andiry Xu64927732010-10-14 07:22:45 -07002744 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002745 if (ret <= 0)
2746 return ret;
2747 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07002748 if (xhci->xhc_state & XHCI_STATE_DYING)
2749 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002750
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002751 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002752 virt_dev = xhci->devs[udev->slot_id];
2753
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002754 command = xhci_alloc_command(xhci, false, true, GFP_KERNEL);
2755 if (!command)
2756 return -ENOMEM;
2757
2758 command->in_ctx = virt_dev->in_ctx;
2759
Sarah Sharpf94e01862009-04-27 19:58:38 -07002760 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002761 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002762 if (!ctrl_ctx) {
2763 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2764 __func__);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002765 ret = -ENOMEM;
2766 goto command_cleanup;
Sarah Sharp92f8e762013-04-23 17:11:14 -07002767 }
Matt Evans28ccd292011-03-29 13:40:46 +11002768 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2769 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2770 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
Sarah Sharp2dc37532011-09-02 11:05:40 -07002771
2772 /* Don't issue the command if there's no endpoints to update. */
2773 if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002774 ctrl_ctx->drop_flags == 0) {
2775 ret = 0;
2776 goto command_cleanup;
2777 }
Julius Wernerd6759132014-06-24 17:14:42 +03002778 /* Fix up Context Entries field. Minimum value is EP0 == BIT(1). */
John Yound115b042009-07-27 12:05:15 -07002779 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Julius Wernerd6759132014-06-24 17:14:42 +03002780 for (i = 31; i >= 1; i--) {
2781 __le32 le32 = cpu_to_le32(BIT(i));
2782
2783 if ((virt_dev->eps[i-1].ring && !(ctrl_ctx->drop_flags & le32))
2784 || (ctrl_ctx->add_flags & le32) || i == 1) {
2785 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
2786 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(i));
2787 break;
2788 }
2789 }
2790 xhci_dbg(xhci, "New Input Control Context:\n");
John Yound115b042009-07-27 12:05:15 -07002791 xhci_dbg_ctx(xhci, virt_dev->in_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002792 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002793
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002794 ret = xhci_configure_endpoint(xhci, udev, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002795 false, false);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002796 if (ret)
Sarah Sharpf94e01862009-04-27 19:58:38 -07002797 /* Callee should call reset_bandwidth() */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002798 goto command_cleanup;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002799
2800 xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
John Yound115b042009-07-27 12:05:15 -07002801 xhci_dbg_ctx(xhci, virt_dev->out_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002802 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002803
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002804 /* Free any rings that were dropped, but not changed. */
2805 for (i = 1; i < 31; ++i) {
Matt Evans4819fef2011-06-01 13:01:07 +10002806 if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
Hans de Goededf613832013-10-04 00:29:45 +02002807 !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))) {
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002808 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
Hans de Goededf613832013-10-04 00:29:45 +02002809 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
2810 }
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002811 }
John Yound115b042009-07-27 12:05:15 -07002812 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002813 /*
2814 * Install any rings for completely new endpoints or changed endpoints,
2815 * and free or cache any old rings from changed endpoints.
2816 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002817 for (i = 1; i < 31; ++i) {
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002818 if (!virt_dev->eps[i].new_ring)
2819 continue;
2820 /* Only cache or free the old ring if it exists.
2821 * It may not if this is the first add of an endpoint.
2822 */
2823 if (virt_dev->eps[i].ring) {
Sarah Sharp412566b2009-12-09 15:59:01 -08002824 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002825 }
Hans de Goededf613832013-10-04 00:29:45 +02002826 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002827 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2828 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002829 }
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002830command_cleanup:
2831 kfree(command->completion);
2832 kfree(command);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002833
Sarah Sharpf94e01862009-04-27 19:58:38 -07002834 return ret;
2835}
2836
2837void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2838{
Sarah Sharpf94e01862009-04-27 19:58:38 -07002839 struct xhci_hcd *xhci;
2840 struct xhci_virt_device *virt_dev;
2841 int i, ret;
2842
Andiry Xu64927732010-10-14 07:22:45 -07002843 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002844 if (ret <= 0)
2845 return;
2846 xhci = hcd_to_xhci(hcd);
2847
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002848 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002849 virt_dev = xhci->devs[udev->slot_id];
2850 /* Free any rings allocated for added endpoints */
2851 for (i = 0; i < 31; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002852 if (virt_dev->eps[i].new_ring) {
2853 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
2854 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002855 }
2856 }
John Yound115b042009-07-27 12:05:15 -07002857 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002858}
2859
Sarah Sharp5270b952009-09-04 10:53:11 -07002860static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002861 struct xhci_container_ctx *in_ctx,
2862 struct xhci_container_ctx *out_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002863 struct xhci_input_control_ctx *ctrl_ctx,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002864 u32 add_flags, u32 drop_flags)
Sarah Sharp5270b952009-09-04 10:53:11 -07002865{
Matt Evans28ccd292011-03-29 13:40:46 +11002866 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
2867 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002868 xhci_slot_copy(xhci, in_ctx, out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002869 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharp5270b952009-09-04 10:53:11 -07002870
Sarah Sharp913a8a32009-09-04 10:53:13 -07002871 xhci_dbg(xhci, "Input Context:\n");
2872 xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
Sarah Sharp5270b952009-09-04 10:53:11 -07002873}
2874
Dmitry Torokhov8212a492011-02-08 13:55:59 -08002875static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002876 unsigned int slot_id, unsigned int ep_index,
2877 struct xhci_dequeue_state *deq_state)
2878{
Sarah Sharp92f8e762013-04-23 17:11:14 -07002879 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002880 struct xhci_container_ctx *in_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002881 struct xhci_ep_ctx *ep_ctx;
2882 u32 added_ctxs;
2883 dma_addr_t addr;
2884
Sarah Sharp92f8e762013-04-23 17:11:14 -07002885 in_ctx = xhci->devs[slot_id]->in_ctx;
2886 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
2887 if (!ctrl_ctx) {
2888 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2889 __func__);
2890 return;
2891 }
2892
Sarah Sharp913a8a32009-09-04 10:53:13 -07002893 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
2894 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002895 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
2896 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
2897 deq_state->new_deq_ptr);
2898 if (addr == 0) {
2899 xhci_warn(xhci, "WARN Cannot submit config ep after "
2900 "reset ep command\n");
2901 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
2902 deq_state->new_deq_seg,
2903 deq_state->new_deq_ptr);
2904 return;
2905 }
Matt Evans28ccd292011-03-29 13:40:46 +11002906 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002907
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002908 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002909 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002910 xhci->devs[slot_id]->out_ctx, ctrl_ctx,
2911 added_ctxs, added_ctxs);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002912}
2913
Sarah Sharp82d10092009-08-07 14:04:52 -07002914void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
Mathias Nymand97b4f82014-11-27 18:19:16 +02002915 unsigned int ep_index, struct xhci_td *td)
Sarah Sharp82d10092009-08-07 14:04:52 -07002916{
2917 struct xhci_dequeue_state deq_state;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002918 struct xhci_virt_ep *ep;
Mathias Nymand97b4f82014-11-27 18:19:16 +02002919 struct usb_device *udev = td->urb->dev;
Sarah Sharp82d10092009-08-07 14:04:52 -07002920
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03002921 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2922 "Cleaning up stalled endpoint ring");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002923 ep = &xhci->devs[udev->slot_id]->eps[ep_index];
Sarah Sharp82d10092009-08-07 14:04:52 -07002924 /* We need to move the HW's dequeue pointer past this TD,
2925 * or it will attempt to resend it on the next doorbell ring.
2926 */
2927 xhci_find_new_dequeue_state(xhci, udev->slot_id,
Mathias Nymand97b4f82014-11-27 18:19:16 +02002928 ep_index, ep->stopped_stream, td, &deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07002929
Mathias Nyman365038d2014-08-19 15:17:58 +03002930 if (!deq_state.new_deq_ptr || !deq_state.new_deq_seg)
2931 return;
2932
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002933 /* HW with the reset endpoint quirk will use the saved dequeue state to
2934 * issue a configure endpoint command later.
2935 */
2936 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03002937 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2938 "Queueing new dequeue state");
Hans de Goede1e3452e2014-08-20 16:41:52 +03002939 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002940 ep_index, ep->stopped_stream, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002941 } else {
2942 /* Better hope no one uses the input context between now and the
2943 * reset endpoint completion!
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002944 * XXX: No idea how this hardware will react when stream rings
2945 * are enabled.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002946 */
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002947 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2948 "Setting up input context for "
2949 "configure endpoint command");
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002950 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
2951 ep_index, &deq_state);
2952 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002953}
2954
Mathias Nyman8e71a322014-11-18 11:27:12 +02002955/* Called when clearing halted device. The core should have sent the control
2956 * message to clear the device halt condition. The host side of the halt should
2957 * already be cleared with a reset endpoint command issued when the STALL tx
2958 * event was received.
2959 *
Sarah Sharpa1587d92009-07-27 12:03:15 -07002960 * Context: in_interrupt
2961 */
Mathias Nyman8e71a322014-11-18 11:27:12 +02002962
Sarah Sharpa1587d92009-07-27 12:03:15 -07002963void xhci_endpoint_reset(struct usb_hcd *hcd,
2964 struct usb_host_endpoint *ep)
2965{
2966 struct xhci_hcd *xhci;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002967
2968 xhci = hcd_to_xhci(hcd);
Sarah Sharpa1587d92009-07-27 12:03:15 -07002969
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002970 /*
Mathias Nyman8e71a322014-11-18 11:27:12 +02002971 * We might need to implement the config ep cmd in xhci 4.8.1 note:
2972 * The Reset Endpoint Command may only be issued to endpoints in the
2973 * Halted state. If software wishes reset the Data Toggle or Sequence
2974 * Number of an endpoint that isn't in the Halted state, then software
2975 * may issue a Configure Endpoint Command with the Drop and Add bits set
2976 * for the target endpoint. that is in the Stopped state.
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002977 */
Sarah Sharpa1587d92009-07-27 12:03:15 -07002978
Mathias Nyman8e71a322014-11-18 11:27:12 +02002979 /* For now just print debug to follow the situation */
2980 xhci_dbg(xhci, "Endpoint 0x%x ep reset callback called\n",
2981 ep->desc.bEndpointAddress);
Sarah Sharpa1587d92009-07-27 12:03:15 -07002982}
2983
Sarah Sharp8df75f42010-04-02 15:34:16 -07002984static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
2985 struct usb_device *udev, struct usb_host_endpoint *ep,
2986 unsigned int slot_id)
2987{
2988 int ret;
2989 unsigned int ep_index;
2990 unsigned int ep_state;
2991
2992 if (!ep)
2993 return -EINVAL;
Andiry Xu64927732010-10-14 07:22:45 -07002994 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002995 if (ret <= 0)
2996 return -EINVAL;
Hans de Goedea3901532013-10-04 17:05:55 +02002997 if (usb_ss_max_streams(&ep->ss_ep_comp) == 0) {
Sarah Sharp8df75f42010-04-02 15:34:16 -07002998 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
2999 " descriptor for ep 0x%x does not support streams\n",
3000 ep->desc.bEndpointAddress);
3001 return -EINVAL;
3002 }
3003
3004 ep_index = xhci_get_endpoint_index(&ep->desc);
3005 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3006 if (ep_state & EP_HAS_STREAMS ||
3007 ep_state & EP_GETTING_STREAMS) {
3008 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
3009 "already has streams set up.\n",
3010 ep->desc.bEndpointAddress);
3011 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
3012 "dynamic stream context array reallocation.\n");
3013 return -EINVAL;
3014 }
3015 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
3016 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
3017 "endpoint 0x%x; URBs are pending.\n",
3018 ep->desc.bEndpointAddress);
3019 return -EINVAL;
3020 }
3021 return 0;
3022}
3023
3024static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
3025 unsigned int *num_streams, unsigned int *num_stream_ctxs)
3026{
3027 unsigned int max_streams;
3028
3029 /* The stream context array size must be a power of two */
3030 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
3031 /*
3032 * Find out how many primary stream array entries the host controller
3033 * supports. Later we may use secondary stream arrays (similar to 2nd
3034 * level page entries), but that's an optional feature for xHCI host
3035 * controllers. xHCs must support at least 4 stream IDs.
3036 */
3037 max_streams = HCC_MAX_PSA(xhci->hcc_params);
3038 if (*num_stream_ctxs > max_streams) {
3039 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
3040 max_streams);
3041 *num_stream_ctxs = max_streams;
3042 *num_streams = max_streams;
3043 }
3044}
3045
3046/* Returns an error code if one of the endpoint already has streams.
3047 * This does not change any data structures, it only checks and gathers
3048 * information.
3049 */
3050static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
3051 struct usb_device *udev,
3052 struct usb_host_endpoint **eps, unsigned int num_eps,
3053 unsigned int *num_streams, u32 *changed_ep_bitmask)
3054{
Sarah Sharp8df75f42010-04-02 15:34:16 -07003055 unsigned int max_streams;
3056 unsigned int endpoint_flag;
3057 int i;
3058 int ret;
3059
3060 for (i = 0; i < num_eps; i++) {
3061 ret = xhci_check_streams_endpoint(xhci, udev,
3062 eps[i], udev->slot_id);
3063 if (ret < 0)
3064 return ret;
3065
Felipe Balbi18b7ede2012-01-02 13:35:41 +02003066 max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003067 if (max_streams < (*num_streams - 1)) {
3068 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
3069 eps[i]->desc.bEndpointAddress,
3070 max_streams);
3071 *num_streams = max_streams+1;
3072 }
3073
3074 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
3075 if (*changed_ep_bitmask & endpoint_flag)
3076 return -EINVAL;
3077 *changed_ep_bitmask |= endpoint_flag;
3078 }
3079 return 0;
3080}
3081
3082static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
3083 struct usb_device *udev,
3084 struct usb_host_endpoint **eps, unsigned int num_eps)
3085{
3086 u32 changed_ep_bitmask = 0;
3087 unsigned int slot_id;
3088 unsigned int ep_index;
3089 unsigned int ep_state;
3090 int i;
3091
3092 slot_id = udev->slot_id;
3093 if (!xhci->devs[slot_id])
3094 return 0;
3095
3096 for (i = 0; i < num_eps; i++) {
3097 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3098 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3099 /* Are streams already being freed for the endpoint? */
3100 if (ep_state & EP_GETTING_NO_STREAMS) {
3101 xhci_warn(xhci, "WARN Can't disable streams for "
Joe Perches03e64e92013-07-16 19:25:59 -07003102 "endpoint 0x%x, "
3103 "streams are being disabled already\n",
Sarah Sharp8df75f42010-04-02 15:34:16 -07003104 eps[i]->desc.bEndpointAddress);
3105 return 0;
3106 }
3107 /* Are there actually any streams to free? */
3108 if (!(ep_state & EP_HAS_STREAMS) &&
3109 !(ep_state & EP_GETTING_STREAMS)) {
3110 xhci_warn(xhci, "WARN Can't disable streams for "
Joe Perches03e64e92013-07-16 19:25:59 -07003111 "endpoint 0x%x, "
3112 "streams are already disabled!\n",
Sarah Sharp8df75f42010-04-02 15:34:16 -07003113 eps[i]->desc.bEndpointAddress);
3114 xhci_warn(xhci, "WARN xhci_free_streams() called "
3115 "with non-streams endpoint\n");
3116 return 0;
3117 }
3118 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3119 }
3120 return changed_ep_bitmask;
3121}
3122
3123/*
3124 * The USB device drivers use this function (though the HCD interface in USB
3125 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
3126 * coordinate mass storage command queueing across multiple endpoints (basically
3127 * a stream ID == a task ID).
3128 *
3129 * Setting up streams involves allocating the same size stream context array
3130 * for each endpoint and issuing a configure endpoint command for all endpoints.
3131 *
3132 * Don't allow the call to succeed if one endpoint only supports one stream
3133 * (which means it doesn't support streams at all).
3134 *
3135 * Drivers may get less stream IDs than they asked for, if the host controller
3136 * hardware or endpoints claim they can't support the number of requested
3137 * stream IDs.
3138 */
3139int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3140 struct usb_host_endpoint **eps, unsigned int num_eps,
3141 unsigned int num_streams, gfp_t mem_flags)
3142{
3143 int i, ret;
3144 struct xhci_hcd *xhci;
3145 struct xhci_virt_device *vdev;
3146 struct xhci_command *config_cmd;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003147 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003148 unsigned int ep_index;
3149 unsigned int num_stream_ctxs;
3150 unsigned long flags;
3151 u32 changed_ep_bitmask = 0;
3152
3153 if (!eps)
3154 return -EINVAL;
3155
3156 /* Add one to the number of streams requested to account for
3157 * stream 0 that is reserved for xHCI usage.
3158 */
3159 num_streams += 1;
3160 xhci = hcd_to_xhci(hcd);
3161 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3162 num_streams);
3163
Hans de Goedef7920882013-11-15 12:14:38 +01003164 /* MaxPSASize value 0 (2 streams) means streams are not supported */
Hans de Goede8f873c12014-07-25 22:01:18 +02003165 if ((xhci->quirks & XHCI_BROKEN_STREAMS) ||
3166 HCC_MAX_PSA(xhci->hcc_params) < 4) {
Hans de Goedef7920882013-11-15 12:14:38 +01003167 xhci_dbg(xhci, "xHCI controller does not support streams.\n");
3168 return -ENOSYS;
3169 }
3170
Sarah Sharp8df75f42010-04-02 15:34:16 -07003171 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
3172 if (!config_cmd) {
3173 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
3174 return -ENOMEM;
3175 }
Sarah Sharp92f8e762013-04-23 17:11:14 -07003176 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
3177 if (!ctrl_ctx) {
3178 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3179 __func__);
3180 xhci_free_command(xhci, config_cmd);
3181 return -ENOMEM;
3182 }
Sarah Sharp8df75f42010-04-02 15:34:16 -07003183
3184 /* Check to make sure all endpoints are not already configured for
3185 * streams. While we're at it, find the maximum number of streams that
3186 * all the endpoints will support and check for duplicate endpoints.
3187 */
3188 spin_lock_irqsave(&xhci->lock, flags);
3189 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3190 num_eps, &num_streams, &changed_ep_bitmask);
3191 if (ret < 0) {
3192 xhci_free_command(xhci, config_cmd);
3193 spin_unlock_irqrestore(&xhci->lock, flags);
3194 return ret;
3195 }
3196 if (num_streams <= 1) {
3197 xhci_warn(xhci, "WARN: endpoints can't handle "
3198 "more than one stream.\n");
3199 xhci_free_command(xhci, config_cmd);
3200 spin_unlock_irqrestore(&xhci->lock, flags);
3201 return -EINVAL;
3202 }
3203 vdev = xhci->devs[udev->slot_id];
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003204 /* Mark each endpoint as being in transition, so
Sarah Sharp8df75f42010-04-02 15:34:16 -07003205 * xhci_urb_enqueue() will reject all URBs.
3206 */
3207 for (i = 0; i < num_eps; i++) {
3208 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3209 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3210 }
3211 spin_unlock_irqrestore(&xhci->lock, flags);
3212
3213 /* Setup internal data structures and allocate HW data structures for
3214 * streams (but don't install the HW structures in the input context
3215 * until we're sure all memory allocation succeeded).
3216 */
3217 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3218 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3219 num_stream_ctxs, num_streams);
3220
3221 for (i = 0; i < num_eps; i++) {
3222 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3223 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3224 num_stream_ctxs,
3225 num_streams, mem_flags);
3226 if (!vdev->eps[ep_index].stream_info)
3227 goto cleanup;
3228 /* Set maxPstreams in endpoint context and update deq ptr to
3229 * point to stream context array. FIXME
3230 */
3231 }
3232
3233 /* Set up the input context for a configure endpoint command. */
3234 for (i = 0; i < num_eps; i++) {
3235 struct xhci_ep_ctx *ep_ctx;
3236
3237 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3238 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3239
3240 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3241 vdev->out_ctx, ep_index);
3242 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3243 vdev->eps[ep_index].stream_info);
3244 }
3245 /* Tell the HW to drop its old copy of the endpoint context info
3246 * and add the updated copy from the input context.
3247 */
3248 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07003249 vdev->out_ctx, ctrl_ctx,
3250 changed_ep_bitmask, changed_ep_bitmask);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003251
3252 /* Issue and wait for the configure endpoint command */
3253 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3254 false, false);
3255
3256 /* xHC rejected the configure endpoint command for some reason, so we
3257 * leave the old ring intact and free our internal streams data
3258 * structure.
3259 */
3260 if (ret < 0)
3261 goto cleanup;
3262
3263 spin_lock_irqsave(&xhci->lock, flags);
3264 for (i = 0; i < num_eps; i++) {
3265 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3266 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3267 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3268 udev->slot_id, ep_index);
3269 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3270 }
3271 xhci_free_command(xhci, config_cmd);
3272 spin_unlock_irqrestore(&xhci->lock, flags);
3273
3274 /* Subtract 1 for stream 0, which drivers can't use */
3275 return num_streams - 1;
3276
3277cleanup:
3278 /* If it didn't work, free the streams! */
3279 for (i = 0; i < num_eps; i++) {
3280 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3281 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003282 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003283 /* FIXME Unset maxPstreams in endpoint context and
3284 * update deq ptr to point to normal string ring.
3285 */
3286 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3287 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3288 xhci_endpoint_zero(xhci, vdev, eps[i]);
3289 }
3290 xhci_free_command(xhci, config_cmd);
3291 return -ENOMEM;
3292}
3293
3294/* Transition the endpoint from using streams to being a "normal" endpoint
3295 * without streams.
3296 *
3297 * Modify the endpoint context state, submit a configure endpoint command,
3298 * and free all endpoint rings for streams if that completes successfully.
3299 */
3300int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3301 struct usb_host_endpoint **eps, unsigned int num_eps,
3302 gfp_t mem_flags)
3303{
3304 int i, ret;
3305 struct xhci_hcd *xhci;
3306 struct xhci_virt_device *vdev;
3307 struct xhci_command *command;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003308 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003309 unsigned int ep_index;
3310 unsigned long flags;
3311 u32 changed_ep_bitmask;
3312
3313 xhci = hcd_to_xhci(hcd);
3314 vdev = xhci->devs[udev->slot_id];
3315
3316 /* Set up a configure endpoint command to remove the streams rings */
3317 spin_lock_irqsave(&xhci->lock, flags);
3318 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3319 udev, eps, num_eps);
3320 if (changed_ep_bitmask == 0) {
3321 spin_unlock_irqrestore(&xhci->lock, flags);
3322 return -EINVAL;
3323 }
3324
3325 /* Use the xhci_command structure from the first endpoint. We may have
3326 * allocated too many, but the driver may call xhci_free_streams() for
3327 * each endpoint it grouped into one call to xhci_alloc_streams().
3328 */
3329 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3330 command = vdev->eps[ep_index].stream_info->free_streams_command;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003331 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
3332 if (!ctrl_ctx) {
Emil Goode1f215692013-06-25 15:49:36 -07003333 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003334 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3335 __func__);
3336 return -EINVAL;
3337 }
3338
Sarah Sharp8df75f42010-04-02 15:34:16 -07003339 for (i = 0; i < num_eps; i++) {
3340 struct xhci_ep_ctx *ep_ctx;
3341
3342 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3343 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3344 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3345 EP_GETTING_NO_STREAMS;
3346
3347 xhci_endpoint_copy(xhci, command->in_ctx,
3348 vdev->out_ctx, ep_index);
3349 xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
3350 &vdev->eps[ep_index]);
3351 }
3352 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07003353 vdev->out_ctx, ctrl_ctx,
3354 changed_ep_bitmask, changed_ep_bitmask);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003355 spin_unlock_irqrestore(&xhci->lock, flags);
3356
3357 /* Issue and wait for the configure endpoint command,
3358 * which must succeed.
3359 */
3360 ret = xhci_configure_endpoint(xhci, udev, command,
3361 false, true);
3362
3363 /* xHC rejected the configure endpoint command for some reason, so we
3364 * leave the streams rings intact.
3365 */
3366 if (ret < 0)
3367 return ret;
3368
3369 spin_lock_irqsave(&xhci->lock, flags);
3370 for (i = 0; i < num_eps; i++) {
3371 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3372 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003373 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003374 /* FIXME Unset maxPstreams in endpoint context and
3375 * update deq ptr to point to normal string ring.
3376 */
3377 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3378 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3379 }
3380 spin_unlock_irqrestore(&xhci->lock, flags);
3381
3382 return 0;
3383}
3384
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003385/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003386 * Deletes endpoint resources for endpoints that were active before a Reset
3387 * Device command, or a Disable Slot command. The Reset Device command leaves
3388 * the control endpoint intact, whereas the Disable Slot command deletes it.
3389 *
3390 * Must be called with xhci->lock held.
3391 */
3392void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3393 struct xhci_virt_device *virt_dev, bool drop_control_ep)
3394{
3395 int i;
3396 unsigned int num_dropped_eps = 0;
3397 unsigned int drop_flags = 0;
3398
3399 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3400 if (virt_dev->eps[i].ring) {
3401 drop_flags |= 1 << i;
3402 num_dropped_eps++;
3403 }
3404 }
3405 xhci->num_active_eps -= num_dropped_eps;
3406 if (num_dropped_eps)
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003407 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3408 "Dropped %u ep ctxs, flags = 0x%x, "
3409 "%u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003410 num_dropped_eps, drop_flags,
3411 xhci->num_active_eps);
3412}
3413
3414/*
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003415 * This submits a Reset Device Command, which will set the device state to 0,
3416 * set the device address to 0, and disable all the endpoints except the default
3417 * control endpoint. The USB core should come back and call
3418 * xhci_address_device(), and then re-set up the configuration. If this is
3419 * called because of a usb_reset_and_verify_device(), then the old alternate
3420 * settings will be re-installed through the normal bandwidth allocation
3421 * functions.
3422 *
3423 * Wait for the Reset Device command to finish. Remove all structures
3424 * associated with the endpoints that were disabled. Clear the input device
3425 * structure? Cache the rings? Reset the control endpoint 0 max packet size?
Andiry Xuf0615c42010-10-14 07:22:48 -07003426 *
3427 * If the virt_dev to be reset does not exist or does not match the udev,
3428 * it means the device is lost, possibly due to the xHC restore error and
3429 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3430 * re-allocate the device.
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003431 */
Andiry Xuf0615c42010-10-14 07:22:48 -07003432int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003433{
3434 int ret, i;
3435 unsigned long flags;
3436 struct xhci_hcd *xhci;
3437 unsigned int slot_id;
3438 struct xhci_virt_device *virt_dev;
3439 struct xhci_command *reset_device_cmd;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003440 int last_freed_endpoint;
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003441 struct xhci_slot_ctx *slot_ctx;
Sarah Sharp2e279802011-09-02 11:05:50 -07003442 int old_active_eps = 0;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003443
Andiry Xuf0615c42010-10-14 07:22:48 -07003444 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003445 if (ret <= 0)
3446 return ret;
3447 xhci = hcd_to_xhci(hcd);
3448 slot_id = udev->slot_id;
3449 virt_dev = xhci->devs[slot_id];
Andiry Xuf0615c42010-10-14 07:22:48 -07003450 if (!virt_dev) {
3451 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3452 "not exist. Re-allocate the device\n", slot_id);
3453 ret = xhci_alloc_dev(hcd, udev);
3454 if (ret == 1)
3455 return 0;
3456 else
3457 return -EINVAL;
3458 }
3459
3460 if (virt_dev->udev != udev) {
3461 /* If the virt_dev and the udev does not match, this virt_dev
3462 * may belong to another udev.
3463 * Re-allocate the device.
3464 */
3465 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3466 "not match the udev. Re-allocate the device\n",
3467 slot_id);
3468 ret = xhci_alloc_dev(hcd, udev);
3469 if (ret == 1)
3470 return 0;
3471 else
3472 return -EINVAL;
3473 }
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003474
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003475 /* If device is not setup, there is no point in resetting it */
3476 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3477 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3478 SLOT_STATE_DISABLED)
3479 return 0;
3480
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003481 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3482 /* Allocate the command structure that holds the struct completion.
3483 * Assume we're in process context, since the normal device reset
3484 * process has to wait for the device anyway. Storage devices are
3485 * reset as part of error handling, so use GFP_NOIO instead of
3486 * GFP_KERNEL.
3487 */
3488 reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
3489 if (!reset_device_cmd) {
3490 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3491 return -ENOMEM;
3492 }
3493
3494 /* Attempt to submit the Reset Device command to the command ring */
3495 spin_lock_irqsave(&xhci->lock, flags);
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08003496
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003497 ret = xhci_queue_reset_device(xhci, reset_device_cmd, slot_id);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003498 if (ret) {
3499 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003500 spin_unlock_irqrestore(&xhci->lock, flags);
3501 goto command_cleanup;
3502 }
3503 xhci_ring_cmd_db(xhci);
3504 spin_unlock_irqrestore(&xhci->lock, flags);
3505
3506 /* Wait for the Reset Device command to finish */
Mathias Nymanc311e392014-05-08 19:26:03 +03003507 wait_for_completion(reset_device_cmd->completion);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003508
3509 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3510 * unless we tried to reset a slot ID that wasn't enabled,
3511 * or the device wasn't in the addressed or configured state.
3512 */
3513 ret = reset_device_cmd->status;
3514 switch (ret) {
Mathias Nymanc311e392014-05-08 19:26:03 +03003515 case COMP_CMD_ABORT:
3516 case COMP_CMD_STOP:
3517 xhci_warn(xhci, "Timeout waiting for reset device command\n");
3518 ret = -ETIME;
3519 goto command_cleanup;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003520 case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
3521 case COMP_CTX_STATE: /* 0.96 completion code for same thing */
Xenia Ragiadakou38a532a2013-07-02 17:49:25 +03003522 xhci_dbg(xhci, "Can't reset device (slot ID %u) in %s state\n",
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003523 slot_id,
3524 xhci_get_slot_state(xhci, virt_dev->out_ctx));
Xenia Ragiadakou38a532a2013-07-02 17:49:25 +03003525 xhci_dbg(xhci, "Not freeing device rings.\n");
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003526 /* Don't treat this as an error. May change my mind later. */
3527 ret = 0;
3528 goto command_cleanup;
3529 case COMP_SUCCESS:
3530 xhci_dbg(xhci, "Successful reset device command.\n");
3531 break;
3532 default:
3533 if (xhci_is_vendor_info_code(xhci, ret))
3534 break;
3535 xhci_warn(xhci, "Unknown completion code %u for "
3536 "reset device command.\n", ret);
3537 ret = -EINVAL;
3538 goto command_cleanup;
3539 }
3540
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003541 /* Free up host controller endpoint resources */
3542 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3543 spin_lock_irqsave(&xhci->lock, flags);
3544 /* Don't delete the default control endpoint resources */
3545 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3546 spin_unlock_irqrestore(&xhci->lock, flags);
3547 }
3548
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003549 /* Everything but endpoint 0 is disabled, so free or cache the rings. */
3550 last_freed_endpoint = 1;
3551 for (i = 1; i < 31; ++i) {
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003552 struct xhci_virt_ep *ep = &virt_dev->eps[i];
3553
3554 if (ep->ep_state & EP_HAS_STREAMS) {
Hans de Goededf613832013-10-04 00:29:45 +02003555 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on device reset, freeing streams.\n",
3556 xhci_get_endpoint_address(i));
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003557 xhci_free_stream_info(xhci, ep->stream_info);
3558 ep->stream_info = NULL;
3559 ep->ep_state &= ~EP_HAS_STREAMS;
3560 }
3561
3562 if (ep->ring) {
3563 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
3564 last_freed_endpoint = i;
3565 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003566 if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3567 xhci_drop_ep_from_interval_table(xhci,
3568 &virt_dev->eps[i].bw_info,
3569 virt_dev->bw_table,
3570 udev,
3571 &virt_dev->eps[i],
3572 virt_dev->tt_info);
Sarah Sharp9af5d712011-09-02 11:05:48 -07003573 xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003574 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003575 /* If necessary, update the number of active TTs on this root port */
3576 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3577
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003578 xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
3579 xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
3580 ret = 0;
3581
3582command_cleanup:
3583 xhci_free_command(xhci, reset_device_cmd);
3584 return ret;
3585}
3586
3587/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003588 * At this point, the struct usb_device is about to go away, the device has
3589 * disconnected, and all traffic has been stopped and the endpoints have been
3590 * disabled. Free any HC data structures associated with that device.
3591 */
3592void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3593{
3594 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003595 struct xhci_virt_device *virt_dev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003596 unsigned long flags;
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003597 u32 state;
Andiry Xu64927732010-10-14 07:22:45 -07003598 int i, ret;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003599 struct xhci_command *command;
3600
3601 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
3602 if (!command)
3603 return;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003604
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003605#ifndef CONFIG_USB_DEFAULT_PERSIST
3606 /*
3607 * We called pm_runtime_get_noresume when the device was attached.
3608 * Decrement the counter here to allow controller to runtime suspend
3609 * if no devices remain.
3610 */
3611 if (xhci->quirks & XHCI_RESET_ON_RESUME)
Sarah Sharpe7ecf062013-08-28 09:31:04 -07003612 pm_runtime_put_noidle(hcd->self.controller);
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003613#endif
3614
Andiry Xu64927732010-10-14 07:22:45 -07003615 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003616 /* If the host is halted due to driver unload, we still need to free the
3617 * device.
3618 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003619 if (ret <= 0 && ret != -ENODEV) {
3620 kfree(command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003621 return;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003622 }
Andiry Xu64927732010-10-14 07:22:45 -07003623
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003624 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003625
3626 /* Stop any wayward timer functions (which may grab the lock) */
3627 for (i = 0; i < 31; ++i) {
3628 virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
3629 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
3630 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003631
3632 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003633 /* Don't disable the slot if the host controller is dead. */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02003634 state = readl(&xhci->op_regs->status);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003635 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3636 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003637 xhci_free_virt_device(xhci, udev->slot_id);
3638 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003639 kfree(command);
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003640 return;
3641 }
3642
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003643 if (xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
3644 udev->slot_id)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003645 spin_unlock_irqrestore(&xhci->lock, flags);
3646 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3647 return;
3648 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003649 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003650 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003651
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003652 /*
3653 * Event command completion handler will free any data structures
Sarah Sharpf88ba782009-05-14 11:44:22 -07003654 * associated with the slot. XXX Can free sleep?
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003655 */
3656}
3657
3658/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003659 * Checks if we have enough host controller resources for the default control
3660 * endpoint.
3661 *
3662 * Must be called with xhci->lock held.
3663 */
3664static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3665{
3666 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003667 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3668 "Not enough ep ctxs: "
3669 "%u active, need to add 1, limit is %u.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003670 xhci->num_active_eps, xhci->limit_active_eps);
3671 return -ENOMEM;
3672 }
3673 xhci->num_active_eps += 1;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003674 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3675 "Adding 1 ep ctx, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003676 xhci->num_active_eps);
3677 return 0;
3678}
3679
3680
3681/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003682 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3683 * timed out, or allocating memory failed. Returns 1 on success.
3684 */
3685int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3686{
3687 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3688 unsigned long flags;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003689 int ret;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003690 struct xhci_command *command;
3691
3692 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
3693 if (!command)
3694 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003695
3696 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003697 command->completion = &xhci->addr_dev;
3698 ret = xhci_queue_slot_control(xhci, command, TRB_ENABLE_SLOT, 0);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003699 if (ret) {
3700 spin_unlock_irqrestore(&xhci->lock, flags);
3701 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003702 kfree(command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003703 return 0;
3704 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003705 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003706 spin_unlock_irqrestore(&xhci->lock, flags);
3707
Mathias Nymanc311e392014-05-08 19:26:03 +03003708 wait_for_completion(command->completion);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003709
Mathias Nymanc311e392014-05-08 19:26:03 +03003710 if (!xhci->slot_id || command->status != COMP_SUCCESS) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003711 xhci_err(xhci, "Error while assigning device slot ID\n");
Sarah Sharpbe982032014-05-08 19:25:59 +03003712 xhci_err(xhci, "Max number of devices this xHCI host supports is %u.\n",
3713 HCS_MAX_SLOTS(
3714 readl(&xhci->cap_regs->hcs_params1)));
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003715 kfree(command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003716 return 0;
3717 }
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003718
3719 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3720 spin_lock_irqsave(&xhci->lock, flags);
3721 ret = xhci_reserve_host_control_ep_resources(xhci);
3722 if (ret) {
3723 spin_unlock_irqrestore(&xhci->lock, flags);
3724 xhci_warn(xhci, "Not enough host resources, "
3725 "active endpoint contexts = %u\n",
3726 xhci->num_active_eps);
3727 goto disable_slot;
3728 }
3729 spin_unlock_irqrestore(&xhci->lock, flags);
3730 }
3731 /* Use GFP_NOIO, since this function can be called from
Sarah Sharpa6d940d2010-12-28 13:08:42 -08003732 * xhci_discover_or_reset_device(), which may be called as part of
3733 * mass storage driver error handling.
3734 */
3735 if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_NOIO)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003736 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003737 goto disable_slot;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003738 }
3739 udev->slot_id = xhci->slot_id;
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003740
3741#ifndef CONFIG_USB_DEFAULT_PERSIST
3742 /*
3743 * If resetting upon resume, we can't put the controller into runtime
3744 * suspend if there is a device attached.
3745 */
3746 if (xhci->quirks & XHCI_RESET_ON_RESUME)
Sarah Sharpe7ecf062013-08-28 09:31:04 -07003747 pm_runtime_get_noresume(hcd->self.controller);
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003748#endif
3749
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003750
3751 kfree(command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003752 /* Is this a LS or FS device under a HS hub? */
3753 /* Hub or peripherial? */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003754 return 1;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003755
3756disable_slot:
3757 /* Disable slot, if we can do it without mem alloc */
3758 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003759 command->completion = NULL;
3760 command->status = 0;
3761 if (!xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
3762 udev->slot_id))
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003763 xhci_ring_cmd_db(xhci);
3764 spin_unlock_irqrestore(&xhci->lock, flags);
3765 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003766}
3767
3768/*
Dan Williams48fc7db2013-12-05 17:07:27 -08003769 * Issue an Address Device command and optionally send a corresponding
3770 * SetAddress request to the device.
Petr Mladek37ebb542014-09-19 17:32:23 +02003771 * We should be protected by the usb_address0_mutex in hub_wq's hub_port_init,
3772 * so we should only issue and wait on one address command at the same time.
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003773 */
Dan Williams48fc7db2013-12-05 17:07:27 -08003774static int xhci_setup_device(struct usb_hcd *hcd, struct usb_device *udev,
3775 enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003776{
Dan Williams6f8ffc02013-11-22 01:20:01 -08003777 const char *act = setup == SETUP_CONTEXT_ONLY ? "context" : "address";
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003778 unsigned long flags;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003779 struct xhci_virt_device *virt_dev;
3780 int ret = 0;
3781 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
John Yound115b042009-07-27 12:05:15 -07003782 struct xhci_slot_ctx *slot_ctx;
3783 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003784 u64 temp_64;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003785 struct xhci_command *command;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003786
3787 if (!udev->slot_id) {
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003788 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3789 "Bad Slot ID %d", udev->slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003790 return -EINVAL;
3791 }
3792
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003793 virt_dev = xhci->devs[udev->slot_id];
3794
Matt Evans7ed603e2011-03-29 13:40:56 +11003795 if (WARN_ON(!virt_dev)) {
3796 /*
3797 * In plug/unplug torture test with an NEC controller,
3798 * a zero-dereference was observed once due to virt_dev = 0.
3799 * Print useful debug rather than crash if it is observed again!
3800 */
3801 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
3802 udev->slot_id);
3803 return -EINVAL;
3804 }
3805
Mathias Nymanf161ead2015-01-09 17:18:28 +02003806 if (setup == SETUP_CONTEXT_ONLY) {
3807 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3808 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3809 SLOT_STATE_DEFAULT) {
3810 xhci_dbg(xhci, "Slot already in default state\n");
3811 return 0;
3812 }
3813 }
3814
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003815 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
3816 if (!command)
3817 return -ENOMEM;
3818
3819 command->in_ctx = virt_dev->in_ctx;
3820 command->completion = &xhci->addr_dev;
3821
Andiry Xuf0615c42010-10-14 07:22:48 -07003822 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003823 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
3824 if (!ctrl_ctx) {
3825 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3826 __func__);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003827 kfree(command);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003828 return -EINVAL;
3829 }
Andiry Xuf0615c42010-10-14 07:22:48 -07003830 /*
3831 * If this is the first Set Address since device plug-in or
3832 * virt_device realloaction after a resume with an xHCI power loss,
3833 * then set up the slot context.
3834 */
3835 if (!slot_ctx->dev_info)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003836 xhci_setup_addressable_virt_dev(xhci, udev);
Andiry Xuf0615c42010-10-14 07:22:48 -07003837 /* Otherwise, update the control endpoint ring enqueue pointer. */
Sarah Sharp2d1ee592010-07-09 17:08:54 +02003838 else
3839 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
Sarah Sharpd31c2852011-11-03 13:06:08 -07003840 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
3841 ctrl_ctx->drop_flags = 0;
3842
Sarah Sharp66e49d82009-07-27 12:03:46 -07003843 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003844 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03003845 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02003846 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003847
Sarah Sharpf88ba782009-05-14 11:44:22 -07003848 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003849 ret = xhci_queue_address_device(xhci, command, virt_dev->in_ctx->dma,
Dan Williams48fc7db2013-12-05 17:07:27 -08003850 udev->slot_id, setup);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003851 if (ret) {
3852 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003853 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3854 "FIXME: allocate a command ring segment");
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003855 kfree(command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003856 return ret;
3857 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003858 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003859 spin_unlock_irqrestore(&xhci->lock, flags);
3860
3861 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
Mathias Nymanc311e392014-05-08 19:26:03 +03003862 wait_for_completion(command->completion);
3863
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003864 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
3865 * the SetAddress() "recovery interval" required by USB and aborting the
3866 * command on a timeout.
3867 */
Mathias Nyman9ea18332014-05-08 19:26:02 +03003868 switch (command->status) {
Mathias Nymanc311e392014-05-08 19:26:03 +03003869 case COMP_CMD_ABORT:
3870 case COMP_CMD_STOP:
3871 xhci_warn(xhci, "Timeout while waiting for setup device command\n");
3872 ret = -ETIME;
3873 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003874 case COMP_CTX_STATE:
3875 case COMP_EBADSLT:
Dan Williams6f8ffc02013-11-22 01:20:01 -08003876 xhci_err(xhci, "Setup ERROR: setup %s command for slot %d.\n",
3877 act, udev->slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003878 ret = -EINVAL;
3879 break;
3880 case COMP_TX_ERR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08003881 dev_warn(&udev->dev, "Device not responding to setup %s.\n", act);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003882 ret = -EPROTO;
3883 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08003884 case COMP_DEV_ERR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08003885 dev_warn(&udev->dev,
3886 "ERROR: Incompatible device for setup %s command\n", act);
Alex Hef6ba6fe2011-06-08 18:34:06 +08003887 ret = -ENODEV;
3888 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003889 case COMP_SUCCESS:
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003890 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
Dan Williams6f8ffc02013-11-22 01:20:01 -08003891 "Successful setup %s command", act);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003892 break;
3893 default:
Dan Williams6f8ffc02013-11-22 01:20:01 -08003894 xhci_err(xhci,
3895 "ERROR: unexpected setup %s command completion code 0x%x.\n",
Mathias Nyman9ea18332014-05-08 19:26:02 +03003896 act, command->status);
Sarah Sharp66e49d82009-07-27 12:03:46 -07003897 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003898 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03003899 trace_xhci_address_ctx(xhci, virt_dev->out_ctx, 1);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003900 ret = -EINVAL;
3901 break;
3902 }
3903 if (ret) {
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003904 kfree(command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003905 return ret;
3906 }
Sarah Sharpf7b2e402014-01-30 13:27:49 -08003907 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003908 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3909 "Op regs DCBAA ptr = %#016llx", temp_64);
3910 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3911 "Slot ID %d dcbaa entry @%p = %#016llx",
3912 udev->slot_id,
3913 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
3914 (unsigned long long)
3915 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
3916 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3917 "Output Context DMA address = %#08llx",
John Yound115b042009-07-27 12:05:15 -07003918 (unsigned long long)virt_dev->out_ctx->dma);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003919 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003920 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03003921 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02003922 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003923 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003924 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003925 /*
3926 * USB core uses address 1 for the roothubs, so we add one to the
3927 * address given back to us by the HC.
3928 */
John Yound115b042009-07-27 12:05:15 -07003929 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03003930 trace_xhci_address_ctx(xhci, virt_dev->out_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02003931 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003932 /* Zero the input context control for later use */
John Yound115b042009-07-27 12:05:15 -07003933 ctrl_ctx->add_flags = 0;
3934 ctrl_ctx->drop_flags = 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003935
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003936 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
Dan Williamsa2cdc342013-10-16 12:25:44 -07003937 "Internal device address = %d",
3938 le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003939 kfree(command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003940 return 0;
3941}
3942
Dan Williams48fc7db2013-12-05 17:07:27 -08003943int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
3944{
3945 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ADDRESS);
3946}
3947
3948int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev)
3949{
3950 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ONLY);
3951}
3952
Lan Tianyu3f5eb142013-03-19 16:48:12 +08003953/*
3954 * Transfer the port index into real index in the HW port status
3955 * registers. Caculate offset between the port's PORTSC register
3956 * and port status base. Divide the number of per port register
3957 * to get the real index. The raw port number bases 1.
3958 */
3959int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1)
3960{
3961 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3962 __le32 __iomem *base_addr = &xhci->op_regs->port_status_base;
3963 __le32 __iomem *addr;
3964 int raw_port;
3965
3966 if (hcd->speed != HCD_USB3)
3967 addr = xhci->usb2_ports[port1 - 1];
3968 else
3969 addr = xhci->usb3_ports[port1 - 1];
3970
3971 raw_port = (addr - base_addr)/NUM_PORT_REGS + 1;
3972 return raw_port;
3973}
3974
Mathias Nymana558ccd2013-05-23 17:14:30 +03003975/*
3976 * Issue an Evaluate Context command to change the Maximum Exit Latency in the
3977 * slot context. If that succeeds, store the new MEL in the xhci_virt_device.
3978 */
Olof Johanssond5c82fe2013-07-23 11:58:20 -07003979static int __maybe_unused xhci_change_max_exit_latency(struct xhci_hcd *xhci,
Mathias Nymana558ccd2013-05-23 17:14:30 +03003980 struct usb_device *udev, u16 max_exit_latency)
3981{
3982 struct xhci_virt_device *virt_dev;
3983 struct xhci_command *command;
3984 struct xhci_input_control_ctx *ctrl_ctx;
3985 struct xhci_slot_ctx *slot_ctx;
3986 unsigned long flags;
3987 int ret;
3988
3989 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nyman96044692014-09-11 13:55:50 +03003990
3991 virt_dev = xhci->devs[udev->slot_id];
3992
3993 /*
3994 * virt_dev might not exists yet if xHC resumed from hibernate (S4) and
3995 * xHC was re-initialized. Exit latency will be set later after
3996 * hub_port_finish_reset() is done and xhci->devs[] are re-allocated
3997 */
3998
3999 if (!virt_dev || max_exit_latency == virt_dev->current_mel) {
Mathias Nymana558ccd2013-05-23 17:14:30 +03004000 spin_unlock_irqrestore(&xhci->lock, flags);
4001 return 0;
4002 }
4003
4004 /* Attempt to issue an Evaluate Context command to change the MEL. */
Mathias Nymana558ccd2013-05-23 17:14:30 +03004005 command = xhci->lpm_command;
Sarah Sharp92f8e762013-04-23 17:11:14 -07004006 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
4007 if (!ctrl_ctx) {
4008 spin_unlock_irqrestore(&xhci->lock, flags);
4009 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4010 __func__);
4011 return -ENOMEM;
4012 }
4013
Mathias Nymana558ccd2013-05-23 17:14:30 +03004014 xhci_slot_copy(xhci, command->in_ctx, virt_dev->out_ctx);
4015 spin_unlock_irqrestore(&xhci->lock, flags);
4016
Mathias Nymana558ccd2013-05-23 17:14:30 +03004017 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
4018 slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
4019 slot_ctx->dev_info2 &= cpu_to_le32(~((u32) MAX_EXIT));
4020 slot_ctx->dev_info2 |= cpu_to_le32(max_exit_latency);
Mathias Nyman4801d4ea2014-11-27 18:19:15 +02004021 slot_ctx->dev_state = 0;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004022
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03004023 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
4024 "Set up evaluate context for LPM MEL change.");
Mathias Nymana558ccd2013-05-23 17:14:30 +03004025 xhci_dbg(xhci, "Slot %u Input Context:\n", udev->slot_id);
4026 xhci_dbg_ctx(xhci, command->in_ctx, 0);
4027
4028 /* Issue and wait for the evaluate context command. */
4029 ret = xhci_configure_endpoint(xhci, udev, command,
4030 true, true);
4031 xhci_dbg(xhci, "Slot %u Output Context:\n", udev->slot_id);
4032 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 0);
4033
4034 if (!ret) {
4035 spin_lock_irqsave(&xhci->lock, flags);
4036 virt_dev->current_mel = max_exit_latency;
4037 spin_unlock_irqrestore(&xhci->lock, flags);
4038 }
4039 return ret;
4040}
4041
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01004042#ifdef CONFIG_PM
Andiry Xu95743232011-09-23 14:19:51 -07004043
4044/* BESL to HIRD Encoding array for USB2 LPM */
4045static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
4046 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
4047
4048/* Calculate HIRD/BESL for USB2 PORTPMSC*/
Andiry Xuf99298b2011-12-12 16:45:28 +08004049static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
4050 struct usb_device *udev)
Andiry Xu95743232011-09-23 14:19:51 -07004051{
Andiry Xuf99298b2011-12-12 16:45:28 +08004052 int u2del, besl, besl_host;
4053 int besl_device = 0;
4054 u32 field;
Andiry Xu95743232011-09-23 14:19:51 -07004055
Andiry Xuf99298b2011-12-12 16:45:28 +08004056 u2del = HCS_U2_LATENCY(xhci->hcs_params3);
4057 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4058
4059 if (field & USB_BESL_SUPPORT) {
4060 for (besl_host = 0; besl_host < 16; besl_host++) {
4061 if (xhci_besl_encoding[besl_host] >= u2del)
Andiry Xu95743232011-09-23 14:19:51 -07004062 break;
4063 }
Andiry Xuf99298b2011-12-12 16:45:28 +08004064 /* Use baseline BESL value as default */
4065 if (field & USB_BESL_BASELINE_VALID)
4066 besl_device = USB_GET_BESL_BASELINE(field);
4067 else if (field & USB_BESL_DEEP_VALID)
4068 besl_device = USB_GET_BESL_DEEP(field);
Andiry Xu95743232011-09-23 14:19:51 -07004069 } else {
4070 if (u2del <= 50)
Andiry Xuf99298b2011-12-12 16:45:28 +08004071 besl_host = 0;
Andiry Xu95743232011-09-23 14:19:51 -07004072 else
Andiry Xuf99298b2011-12-12 16:45:28 +08004073 besl_host = (u2del - 51) / 75 + 1;
Andiry Xu95743232011-09-23 14:19:51 -07004074 }
4075
Andiry Xuf99298b2011-12-12 16:45:28 +08004076 besl = besl_host + besl_device;
4077 if (besl > 15)
4078 besl = 15;
4079
4080 return besl;
Andiry Xu95743232011-09-23 14:19:51 -07004081}
4082
Mathias Nymana558ccd2013-05-23 17:14:30 +03004083/* Calculate BESLD, L1 timeout and HIRDM for USB2 PORTHLPMC */
4084static int xhci_calculate_usb2_hw_lpm_params(struct usb_device *udev)
4085{
4086 u32 field;
4087 int l1;
4088 int besld = 0;
4089 int hirdm = 0;
4090
4091 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4092
4093 /* xHCI l1 is set in steps of 256us, xHCI 1.0 section 5.4.11.2 */
Mathias Nyman17f34862013-05-23 17:14:31 +03004094 l1 = udev->l1_params.timeout / 256;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004095
4096 /* device has preferred BESLD */
4097 if (field & USB_BESL_DEEP_VALID) {
4098 besld = USB_GET_BESL_DEEP(field);
4099 hirdm = 1;
4100 }
4101
4102 return PORT_BESLD(besld) | PORT_L1_TIMEOUT(l1) | PORT_HIRDM(hirdm);
4103}
4104
Andiry Xu65580b432011-09-23 14:19:52 -07004105int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4106 struct usb_device *udev, int enable)
4107{
4108 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4109 __le32 __iomem **port_array;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004110 __le32 __iomem *pm_addr, *hlpm_addr;
4111 u32 pm_val, hlpm_val, field;
Andiry Xu65580b432011-09-23 14:19:52 -07004112 unsigned int port_num;
4113 unsigned long flags;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004114 int hird, exit_latency;
4115 int ret;
Andiry Xu65580b432011-09-23 14:19:52 -07004116
4117 if (hcd->speed == HCD_USB3 || !xhci->hw_lpm_support ||
4118 !udev->lpm_capable)
4119 return -EPERM;
4120
4121 if (!udev->parent || udev->parent->parent ||
4122 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4123 return -EPERM;
4124
4125 if (udev->usb2_hw_lpm_capable != 1)
4126 return -EPERM;
4127
4128 spin_lock_irqsave(&xhci->lock, flags);
4129
4130 port_array = xhci->usb2_ports;
4131 port_num = udev->portnum - 1;
Mathias Nymanb6e76372013-05-23 17:14:29 +03004132 pm_addr = port_array[port_num] + PORTPMSC;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004133 pm_val = readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004134 hlpm_addr = port_array[port_num] + PORTHLPMC;
4135 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
Andiry Xu65580b432011-09-23 14:19:52 -07004136
4137 xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
Lin Wang654a55d2014-05-08 19:25:54 +03004138 enable ? "enable" : "disable", port_num + 1);
Andiry Xu65580b432011-09-23 14:19:52 -07004139
Andiry Xu65580b432011-09-23 14:19:52 -07004140 if (enable) {
Mathias Nymana558ccd2013-05-23 17:14:30 +03004141 /* Host supports BESL timeout instead of HIRD */
4142 if (udev->usb2_hw_lpm_besl_capable) {
4143 /* if device doesn't have a preferred BESL value use a
4144 * default one which works with mixed HIRD and BESL
4145 * systems. See XHCI_DEFAULT_BESL definition in xhci.h
4146 */
4147 if ((field & USB_BESL_SUPPORT) &&
4148 (field & USB_BESL_BASELINE_VALID))
4149 hird = USB_GET_BESL_BASELINE(field);
4150 else
Mathias Nyman17f34862013-05-23 17:14:31 +03004151 hird = udev->l1_params.besl;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004152
4153 exit_latency = xhci_besl_encoding[hird];
4154 spin_unlock_irqrestore(&xhci->lock, flags);
4155
4156 /* USB 3.0 code dedicate one xhci->lpm_command->in_ctx
4157 * input context for link powermanagement evaluate
4158 * context commands. It is protected by hcd->bandwidth
4159 * mutex and is shared by all devices. We need to set
4160 * the max ext latency in USB 2 BESL LPM as well, so
4161 * use the same mutex and xhci_change_max_exit_latency()
4162 */
4163 mutex_lock(hcd->bandwidth_mutex);
4164 ret = xhci_change_max_exit_latency(xhci, udev,
4165 exit_latency);
4166 mutex_unlock(hcd->bandwidth_mutex);
4167
4168 if (ret < 0)
4169 return ret;
4170 spin_lock_irqsave(&xhci->lock, flags);
4171
4172 hlpm_val = xhci_calculate_usb2_hw_lpm_params(udev);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004173 writel(hlpm_val, hlpm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004174 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004175 readl(hlpm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004176 } else {
4177 hird = xhci_calculate_hird_besl(xhci, udev);
4178 }
4179
4180 pm_val &= ~PORT_HIRD_MASK;
Sarah Sharp58e21f72013-10-07 17:17:20 -07004181 pm_val |= PORT_HIRD(hird) | PORT_RWE | PORT_L1DS(udev->slot_id);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004182 writel(pm_val, pm_addr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004183 pm_val = readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004184 pm_val |= PORT_HLE;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004185 writel(pm_val, pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004186 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004187 readl(pm_addr);
Andiry Xu65580b432011-09-23 14:19:52 -07004188 } else {
Sarah Sharp58e21f72013-10-07 17:17:20 -07004189 pm_val &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK | PORT_L1DS_MASK);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004190 writel(pm_val, pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004191 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004192 readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004193 if (udev->usb2_hw_lpm_besl_capable) {
4194 spin_unlock_irqrestore(&xhci->lock, flags);
4195 mutex_lock(hcd->bandwidth_mutex);
4196 xhci_change_max_exit_latency(xhci, udev, 0);
4197 mutex_unlock(hcd->bandwidth_mutex);
4198 return 0;
4199 }
Andiry Xu65580b432011-09-23 14:19:52 -07004200 }
4201
4202 spin_unlock_irqrestore(&xhci->lock, flags);
4203 return 0;
4204}
4205
Mathias Nymanb630d4b2013-05-23 17:14:28 +03004206/* check if a usb2 port supports a given extened capability protocol
4207 * only USB2 ports extended protocol capability values are cached.
4208 * Return 1 if capability is supported
4209 */
4210static int xhci_check_usb2_port_capability(struct xhci_hcd *xhci, int port,
4211 unsigned capability)
4212{
4213 u32 port_offset, port_count;
4214 int i;
4215
4216 for (i = 0; i < xhci->num_ext_caps; i++) {
4217 if (xhci->ext_caps[i] & capability) {
4218 /* port offsets starts at 1 */
4219 port_offset = XHCI_EXT_PORT_OFF(xhci->ext_caps[i]) - 1;
4220 port_count = XHCI_EXT_PORT_COUNT(xhci->ext_caps[i]);
4221 if (port >= port_offset &&
4222 port < port_offset + port_count)
4223 return 1;
4224 }
4225 }
4226 return 0;
4227}
4228
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004229int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4230{
4231 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Mathias Nymanb630d4b2013-05-23 17:14:28 +03004232 int portnum = udev->portnum - 1;
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004233
Sarah Sharpde68bab2013-09-30 17:26:28 +03004234 if (hcd->speed == HCD_USB3 || !xhci->sw_lpm_support ||
4235 !udev->lpm_capable)
4236 return 0;
4237
4238 /* we only support lpm for non-hub device connected to root hub yet */
4239 if (!udev->parent || udev->parent->parent ||
4240 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4241 return 0;
4242
4243 if (xhci->hw_lpm_support == 1 &&
4244 xhci_check_usb2_port_capability(
4245 xhci, portnum, XHCI_HLC)) {
4246 udev->usb2_hw_lpm_capable = 1;
4247 udev->l1_params.timeout = XHCI_L1_TIMEOUT;
4248 udev->l1_params.besl = XHCI_DEFAULT_BESL;
4249 if (xhci_check_usb2_port_capability(xhci, portnum,
4250 XHCI_BLC))
4251 udev->usb2_hw_lpm_besl_capable = 1;
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004252 }
4253
4254 return 0;
4255}
4256
Sarah Sharp3b3db022012-05-09 10:55:03 -07004257/*---------------------- USB 3.0 Link PM functions ------------------------*/
4258
Sarah Sharpe3567d22012-05-16 13:36:24 -07004259/* Service interval in nanoseconds = 2^(bInterval - 1) * 125us * 1000ns / 1us */
4260static unsigned long long xhci_service_interval_to_ns(
4261 struct usb_endpoint_descriptor *desc)
4262{
Oliver Neukum16b45fd2012-10-17 10:16:16 +02004263 return (1ULL << (desc->bInterval - 1)) * 125 * 1000;
Sarah Sharpe3567d22012-05-16 13:36:24 -07004264}
4265
Sarah Sharp3b3db022012-05-09 10:55:03 -07004266static u16 xhci_get_timeout_no_hub_lpm(struct usb_device *udev,
4267 enum usb3_link_state state)
4268{
4269 unsigned long long sel;
4270 unsigned long long pel;
4271 unsigned int max_sel_pel;
4272 char *state_name;
4273
4274 switch (state) {
4275 case USB3_LPM_U1:
4276 /* Convert SEL and PEL stored in nanoseconds to microseconds */
4277 sel = DIV_ROUND_UP(udev->u1_params.sel, 1000);
4278 pel = DIV_ROUND_UP(udev->u1_params.pel, 1000);
4279 max_sel_pel = USB3_LPM_MAX_U1_SEL_PEL;
4280 state_name = "U1";
4281 break;
4282 case USB3_LPM_U2:
4283 sel = DIV_ROUND_UP(udev->u2_params.sel, 1000);
4284 pel = DIV_ROUND_UP(udev->u2_params.pel, 1000);
4285 max_sel_pel = USB3_LPM_MAX_U2_SEL_PEL;
4286 state_name = "U2";
4287 break;
4288 default:
4289 dev_warn(&udev->dev, "%s: Can't get timeout for non-U1 or U2 state.\n",
4290 __func__);
Sarah Sharpe25e62a2012-06-07 11:10:32 -07004291 return USB3_LPM_DISABLED;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004292 }
4293
4294 if (sel <= max_sel_pel && pel <= max_sel_pel)
4295 return USB3_LPM_DEVICE_INITIATED;
4296
4297 if (sel > max_sel_pel)
4298 dev_dbg(&udev->dev, "Device-initiated %s disabled "
4299 "due to long SEL %llu ms\n",
4300 state_name, sel);
4301 else
4302 dev_dbg(&udev->dev, "Device-initiated %s disabled "
Joe Perches03e64e92013-07-16 19:25:59 -07004303 "due to long PEL %llu ms\n",
Sarah Sharp3b3db022012-05-09 10:55:03 -07004304 state_name, pel);
4305 return USB3_LPM_DISABLED;
4306}
4307
Pratyush Anand9502c462014-07-04 17:01:23 +03004308/* The U1 timeout should be the maximum of the following values:
Sarah Sharpe3567d22012-05-16 13:36:24 -07004309 * - For control endpoints, U1 system exit latency (SEL) * 3
4310 * - For bulk endpoints, U1 SEL * 5
4311 * - For interrupt endpoints:
4312 * - Notification EPs, U1 SEL * 3
4313 * - Periodic EPs, max(105% of bInterval, U1 SEL * 2)
4314 * - For isochronous endpoints, max(105% of bInterval, U1 SEL * 2)
4315 */
Pratyush Anand9502c462014-07-04 17:01:23 +03004316static unsigned long long xhci_calculate_intel_u1_timeout(
4317 struct usb_device *udev,
Sarah Sharpe3567d22012-05-16 13:36:24 -07004318 struct usb_endpoint_descriptor *desc)
4319{
4320 unsigned long long timeout_ns;
4321 int ep_type;
4322 int intr_type;
4323
4324 ep_type = usb_endpoint_type(desc);
4325 switch (ep_type) {
4326 case USB_ENDPOINT_XFER_CONTROL:
4327 timeout_ns = udev->u1_params.sel * 3;
4328 break;
4329 case USB_ENDPOINT_XFER_BULK:
4330 timeout_ns = udev->u1_params.sel * 5;
4331 break;
4332 case USB_ENDPOINT_XFER_INT:
4333 intr_type = usb_endpoint_interrupt_type(desc);
4334 if (intr_type == USB_ENDPOINT_INTR_NOTIFICATION) {
4335 timeout_ns = udev->u1_params.sel * 3;
4336 break;
4337 }
4338 /* Otherwise the calculation is the same as isoc eps */
4339 case USB_ENDPOINT_XFER_ISOC:
4340 timeout_ns = xhci_service_interval_to_ns(desc);
Sarah Sharpc88db162012-05-21 08:44:33 -07004341 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns * 105, 100);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004342 if (timeout_ns < udev->u1_params.sel * 2)
4343 timeout_ns = udev->u1_params.sel * 2;
4344 break;
4345 default:
4346 return 0;
4347 }
4348
Pratyush Anand9502c462014-07-04 17:01:23 +03004349 return timeout_ns;
4350}
4351
4352/* Returns the hub-encoded U1 timeout value. */
4353static u16 xhci_calculate_u1_timeout(struct xhci_hcd *xhci,
4354 struct usb_device *udev,
4355 struct usb_endpoint_descriptor *desc)
4356{
4357 unsigned long long timeout_ns;
4358
4359 if (xhci->quirks & XHCI_INTEL_HOST)
4360 timeout_ns = xhci_calculate_intel_u1_timeout(udev, desc);
4361 else
4362 timeout_ns = udev->u1_params.sel;
4363
4364 /* The U1 timeout is encoded in 1us intervals.
4365 * Don't return a timeout of zero, because that's USB3_LPM_DISABLED.
4366 */
Sarah Sharpe3567d22012-05-16 13:36:24 -07004367 if (timeout_ns == USB3_LPM_DISABLED)
Pratyush Anand9502c462014-07-04 17:01:23 +03004368 timeout_ns = 1;
4369 else
4370 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 1000);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004371
4372 /* If the necessary timeout value is bigger than what we can set in the
4373 * USB 3.0 hub, we have to disable hub-initiated U1.
4374 */
4375 if (timeout_ns <= USB3_LPM_U1_MAX_TIMEOUT)
4376 return timeout_ns;
4377 dev_dbg(&udev->dev, "Hub-initiated U1 disabled "
4378 "due to long timeout %llu ms\n", timeout_ns);
4379 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U1);
4380}
4381
Pratyush Anand9502c462014-07-04 17:01:23 +03004382/* The U2 timeout should be the maximum of:
Sarah Sharpe3567d22012-05-16 13:36:24 -07004383 * - 10 ms (to avoid the bandwidth impact on the scheduler)
4384 * - largest bInterval of any active periodic endpoint (to avoid going
4385 * into lower power link states between intervals).
4386 * - the U2 Exit Latency of the device
4387 */
Pratyush Anand9502c462014-07-04 17:01:23 +03004388static unsigned long long xhci_calculate_intel_u2_timeout(
4389 struct usb_device *udev,
Sarah Sharpe3567d22012-05-16 13:36:24 -07004390 struct usb_endpoint_descriptor *desc)
4391{
4392 unsigned long long timeout_ns;
4393 unsigned long long u2_del_ns;
4394
4395 timeout_ns = 10 * 1000 * 1000;
4396
4397 if ((usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) &&
4398 (xhci_service_interval_to_ns(desc) > timeout_ns))
4399 timeout_ns = xhci_service_interval_to_ns(desc);
4400
Oliver Neukum966e7a82012-10-17 12:17:50 +02004401 u2_del_ns = le16_to_cpu(udev->bos->ss_cap->bU2DevExitLat) * 1000ULL;
Sarah Sharpe3567d22012-05-16 13:36:24 -07004402 if (u2_del_ns > timeout_ns)
4403 timeout_ns = u2_del_ns;
4404
Pratyush Anand9502c462014-07-04 17:01:23 +03004405 return timeout_ns;
4406}
4407
4408/* Returns the hub-encoded U2 timeout value. */
4409static u16 xhci_calculate_u2_timeout(struct xhci_hcd *xhci,
4410 struct usb_device *udev,
4411 struct usb_endpoint_descriptor *desc)
4412{
4413 unsigned long long timeout_ns;
4414
4415 if (xhci->quirks & XHCI_INTEL_HOST)
4416 timeout_ns = xhci_calculate_intel_u2_timeout(udev, desc);
4417 else
4418 timeout_ns = udev->u2_params.sel;
4419
Sarah Sharpe3567d22012-05-16 13:36:24 -07004420 /* The U2 timeout is encoded in 256us intervals */
Sarah Sharpc88db162012-05-21 08:44:33 -07004421 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 256 * 1000);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004422 /* If the necessary timeout value is bigger than what we can set in the
4423 * USB 3.0 hub, we have to disable hub-initiated U2.
4424 */
4425 if (timeout_ns <= USB3_LPM_U2_MAX_TIMEOUT)
4426 return timeout_ns;
4427 dev_dbg(&udev->dev, "Hub-initiated U2 disabled "
4428 "due to long timeout %llu ms\n", timeout_ns);
4429 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U2);
4430}
4431
Sarah Sharp3b3db022012-05-09 10:55:03 -07004432static u16 xhci_call_host_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4433 struct usb_device *udev,
4434 struct usb_endpoint_descriptor *desc,
4435 enum usb3_link_state state,
4436 u16 *timeout)
4437{
Pratyush Anand9502c462014-07-04 17:01:23 +03004438 if (state == USB3_LPM_U1)
4439 return xhci_calculate_u1_timeout(xhci, udev, desc);
4440 else if (state == USB3_LPM_U2)
4441 return xhci_calculate_u2_timeout(xhci, udev, desc);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004442
Sarah Sharp3b3db022012-05-09 10:55:03 -07004443 return USB3_LPM_DISABLED;
4444}
4445
4446static int xhci_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4447 struct usb_device *udev,
4448 struct usb_endpoint_descriptor *desc,
4449 enum usb3_link_state state,
4450 u16 *timeout)
4451{
4452 u16 alt_timeout;
4453
4454 alt_timeout = xhci_call_host_update_timeout_for_endpoint(xhci, udev,
4455 desc, state, timeout);
4456
4457 /* If we found we can't enable hub-initiated LPM, or
4458 * the U1 or U2 exit latency was too high to allow
4459 * device-initiated LPM as well, just stop searching.
4460 */
4461 if (alt_timeout == USB3_LPM_DISABLED ||
4462 alt_timeout == USB3_LPM_DEVICE_INITIATED) {
4463 *timeout = alt_timeout;
4464 return -E2BIG;
4465 }
4466 if (alt_timeout > *timeout)
4467 *timeout = alt_timeout;
4468 return 0;
4469}
4470
4471static int xhci_update_timeout_for_interface(struct xhci_hcd *xhci,
4472 struct usb_device *udev,
4473 struct usb_host_interface *alt,
4474 enum usb3_link_state state,
4475 u16 *timeout)
4476{
4477 int j;
4478
4479 for (j = 0; j < alt->desc.bNumEndpoints; j++) {
4480 if (xhci_update_timeout_for_endpoint(xhci, udev,
4481 &alt->endpoint[j].desc, state, timeout))
4482 return -E2BIG;
4483 continue;
4484 }
4485 return 0;
4486}
4487
Sarah Sharpe3567d22012-05-16 13:36:24 -07004488static int xhci_check_intel_tier_policy(struct usb_device *udev,
4489 enum usb3_link_state state)
4490{
4491 struct usb_device *parent;
4492 unsigned int num_hubs;
4493
4494 if (state == USB3_LPM_U2)
4495 return 0;
4496
4497 /* Don't enable U1 if the device is on a 2nd tier hub or lower. */
4498 for (parent = udev->parent, num_hubs = 0; parent->parent;
4499 parent = parent->parent)
4500 num_hubs++;
4501
4502 if (num_hubs < 2)
4503 return 0;
4504
4505 dev_dbg(&udev->dev, "Disabling U1 link state for device"
4506 " below second-tier hub.\n");
4507 dev_dbg(&udev->dev, "Plug device into first-tier hub "
4508 "to decrease power consumption.\n");
4509 return -E2BIG;
4510}
4511
Sarah Sharp3b3db022012-05-09 10:55:03 -07004512static int xhci_check_tier_policy(struct xhci_hcd *xhci,
4513 struct usb_device *udev,
4514 enum usb3_link_state state)
4515{
Sarah Sharpe3567d22012-05-16 13:36:24 -07004516 if (xhci->quirks & XHCI_INTEL_HOST)
4517 return xhci_check_intel_tier_policy(udev, state);
Pratyush Anand9502c462014-07-04 17:01:23 +03004518 else
4519 return 0;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004520}
4521
4522/* Returns the U1 or U2 timeout that should be enabled.
4523 * If the tier check or timeout setting functions return with a non-zero exit
4524 * code, that means the timeout value has been finalized and we shouldn't look
4525 * at any more endpoints.
4526 */
4527static u16 xhci_calculate_lpm_timeout(struct usb_hcd *hcd,
4528 struct usb_device *udev, enum usb3_link_state state)
4529{
4530 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4531 struct usb_host_config *config;
4532 char *state_name;
4533 int i;
4534 u16 timeout = USB3_LPM_DISABLED;
4535
4536 if (state == USB3_LPM_U1)
4537 state_name = "U1";
4538 else if (state == USB3_LPM_U2)
4539 state_name = "U2";
4540 else {
4541 dev_warn(&udev->dev, "Can't enable unknown link state %i\n",
4542 state);
4543 return timeout;
4544 }
4545
4546 if (xhci_check_tier_policy(xhci, udev, state) < 0)
4547 return timeout;
4548
4549 /* Gather some information about the currently installed configuration
4550 * and alternate interface settings.
4551 */
4552 if (xhci_update_timeout_for_endpoint(xhci, udev, &udev->ep0.desc,
4553 state, &timeout))
4554 return timeout;
4555
4556 config = udev->actconfig;
4557 if (!config)
4558 return timeout;
4559
Xenia Ragiadakou64ba4192013-08-26 23:29:46 +03004560 for (i = 0; i < config->desc.bNumInterfaces; i++) {
Sarah Sharp3b3db022012-05-09 10:55:03 -07004561 struct usb_driver *driver;
4562 struct usb_interface *intf = config->interface[i];
4563
4564 if (!intf)
4565 continue;
4566
4567 /* Check if any currently bound drivers want hub-initiated LPM
4568 * disabled.
4569 */
4570 if (intf->dev.driver) {
4571 driver = to_usb_driver(intf->dev.driver);
4572 if (driver && driver->disable_hub_initiated_lpm) {
4573 dev_dbg(&udev->dev, "Hub-initiated %s disabled "
4574 "at request of driver %s\n",
4575 state_name, driver->name);
4576 return xhci_get_timeout_no_hub_lpm(udev, state);
4577 }
4578 }
4579
4580 /* Not sure how this could happen... */
4581 if (!intf->cur_altsetting)
4582 continue;
4583
4584 if (xhci_update_timeout_for_interface(xhci, udev,
4585 intf->cur_altsetting,
4586 state, &timeout))
4587 return timeout;
4588 }
4589 return timeout;
4590}
4591
Sarah Sharp3b3db022012-05-09 10:55:03 -07004592static int calculate_max_exit_latency(struct usb_device *udev,
4593 enum usb3_link_state state_changed,
4594 u16 hub_encoded_timeout)
4595{
4596 unsigned long long u1_mel_us = 0;
4597 unsigned long long u2_mel_us = 0;
4598 unsigned long long mel_us = 0;
4599 bool disabling_u1;
4600 bool disabling_u2;
4601 bool enabling_u1;
4602 bool enabling_u2;
4603
4604 disabling_u1 = (state_changed == USB3_LPM_U1 &&
4605 hub_encoded_timeout == USB3_LPM_DISABLED);
4606 disabling_u2 = (state_changed == USB3_LPM_U2 &&
4607 hub_encoded_timeout == USB3_LPM_DISABLED);
4608
4609 enabling_u1 = (state_changed == USB3_LPM_U1 &&
4610 hub_encoded_timeout != USB3_LPM_DISABLED);
4611 enabling_u2 = (state_changed == USB3_LPM_U2 &&
4612 hub_encoded_timeout != USB3_LPM_DISABLED);
4613
4614 /* If U1 was already enabled and we're not disabling it,
4615 * or we're going to enable U1, account for the U1 max exit latency.
4616 */
4617 if ((udev->u1_params.timeout != USB3_LPM_DISABLED && !disabling_u1) ||
4618 enabling_u1)
4619 u1_mel_us = DIV_ROUND_UP(udev->u1_params.mel, 1000);
4620 if ((udev->u2_params.timeout != USB3_LPM_DISABLED && !disabling_u2) ||
4621 enabling_u2)
4622 u2_mel_us = DIV_ROUND_UP(udev->u2_params.mel, 1000);
4623
4624 if (u1_mel_us > u2_mel_us)
4625 mel_us = u1_mel_us;
4626 else
4627 mel_us = u2_mel_us;
4628 /* xHCI host controller max exit latency field is only 16 bits wide. */
4629 if (mel_us > MAX_EXIT) {
4630 dev_warn(&udev->dev, "Link PM max exit latency of %lluus "
4631 "is too big.\n", mel_us);
4632 return -E2BIG;
4633 }
4634 return mel_us;
4635}
4636
4637/* Returns the USB3 hub-encoded value for the U1/U2 timeout. */
4638int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4639 struct usb_device *udev, enum usb3_link_state state)
4640{
4641 struct xhci_hcd *xhci;
4642 u16 hub_encoded_timeout;
4643 int mel;
4644 int ret;
4645
4646 xhci = hcd_to_xhci(hcd);
4647 /* The LPM timeout values are pretty host-controller specific, so don't
4648 * enable hub-initiated timeouts unless the vendor has provided
4649 * information about their timeout algorithm.
4650 */
4651 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4652 !xhci->devs[udev->slot_id])
4653 return USB3_LPM_DISABLED;
4654
4655 hub_encoded_timeout = xhci_calculate_lpm_timeout(hcd, udev, state);
4656 mel = calculate_max_exit_latency(udev, state, hub_encoded_timeout);
4657 if (mel < 0) {
4658 /* Max Exit Latency is too big, disable LPM. */
4659 hub_encoded_timeout = USB3_LPM_DISABLED;
4660 mel = 0;
4661 }
4662
4663 ret = xhci_change_max_exit_latency(xhci, udev, mel);
4664 if (ret)
4665 return ret;
4666 return hub_encoded_timeout;
4667}
4668
4669int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4670 struct usb_device *udev, enum usb3_link_state state)
4671{
4672 struct xhci_hcd *xhci;
4673 u16 mel;
4674 int ret;
4675
4676 xhci = hcd_to_xhci(hcd);
4677 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4678 !xhci->devs[udev->slot_id])
4679 return 0;
4680
4681 mel = calculate_max_exit_latency(udev, state, USB3_LPM_DISABLED);
4682 ret = xhci_change_max_exit_latency(xhci, udev, mel);
4683 if (ret)
4684 return ret;
4685 return 0;
4686}
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004687#else /* CONFIG_PM */
4688
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01004689int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4690 struct usb_device *udev, int enable)
4691{
4692 return 0;
4693}
4694
4695int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4696{
4697 return 0;
4698}
4699
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004700int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4701 struct usb_device *udev, enum usb3_link_state state)
4702{
4703 return USB3_LPM_DISABLED;
4704}
4705
4706int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4707 struct usb_device *udev, enum usb3_link_state state)
4708{
4709 return 0;
4710}
4711#endif /* CONFIG_PM */
4712
Sarah Sharp3b3db022012-05-09 10:55:03 -07004713/*-------------------------------------------------------------------------*/
4714
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004715/* Once a hub descriptor is fetched for a device, we need to update the xHC's
4716 * internal data structures for the device.
4717 */
4718int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
4719 struct usb_tt *tt, gfp_t mem_flags)
4720{
4721 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4722 struct xhci_virt_device *vdev;
4723 struct xhci_command *config_cmd;
4724 struct xhci_input_control_ctx *ctrl_ctx;
4725 struct xhci_slot_ctx *slot_ctx;
4726 unsigned long flags;
4727 unsigned think_time;
4728 int ret;
4729
4730 /* Ignore root hubs */
4731 if (!hdev->parent)
4732 return 0;
4733
4734 vdev = xhci->devs[hdev->slot_id];
4735 if (!vdev) {
4736 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
4737 return -EINVAL;
4738 }
Sarah Sharpa1d78c12009-12-09 15:59:03 -08004739 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004740 if (!config_cmd) {
4741 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
4742 return -ENOMEM;
4743 }
Sarah Sharp92f8e762013-04-23 17:11:14 -07004744 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
4745 if (!ctrl_ctx) {
4746 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4747 __func__);
4748 xhci_free_command(xhci, config_cmd);
4749 return -ENOMEM;
4750 }
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004751
4752 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp839c8172011-09-02 11:05:47 -07004753 if (hdev->speed == USB_SPEED_HIGH &&
4754 xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
4755 xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
4756 xhci_free_command(xhci, config_cmd);
4757 spin_unlock_irqrestore(&xhci->lock, flags);
4758 return -ENOMEM;
4759 }
4760
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004761 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004762 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004763 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004764 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004765 if (tt->multi)
Matt Evans28ccd292011-03-29 13:40:46 +11004766 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004767 if (xhci->hci_version > 0x95) {
4768 xhci_dbg(xhci, "xHCI version %x needs hub "
4769 "TT think time and number of ports\n",
4770 (unsigned int) xhci->hci_version);
Matt Evans28ccd292011-03-29 13:40:46 +11004771 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004772 /* Set TT think time - convert from ns to FS bit times.
4773 * 0 = 8 FS bit times, 1 = 16 FS bit times,
4774 * 2 = 24 FS bit times, 3 = 32 FS bit times.
Andiry Xu700b4172011-05-05 18:14:05 +08004775 *
4776 * xHCI 1.0: this field shall be 0 if the device is not a
4777 * High-spped hub.
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004778 */
4779 think_time = tt->think_time;
4780 if (think_time != 0)
4781 think_time = (think_time / 666) - 1;
Andiry Xu700b4172011-05-05 18:14:05 +08004782 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
4783 slot_ctx->tt_info |=
4784 cpu_to_le32(TT_THINK_TIME(think_time));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004785 } else {
4786 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
4787 "TT think time or number of ports\n",
4788 (unsigned int) xhci->hci_version);
4789 }
4790 slot_ctx->dev_state = 0;
4791 spin_unlock_irqrestore(&xhci->lock, flags);
4792
4793 xhci_dbg(xhci, "Set up %s for hub device.\n",
4794 (xhci->hci_version > 0x95) ?
4795 "configure endpoint" : "evaluate context");
4796 xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
4797 xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
4798
4799 /* Issue and wait for the configure endpoint or
4800 * evaluate context command.
4801 */
4802 if (xhci->hci_version > 0x95)
4803 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4804 false, false);
4805 else
4806 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4807 true, false);
4808
4809 xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
4810 xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
4811
4812 xhci_free_command(xhci, config_cmd);
4813 return ret;
4814}
4815
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004816int xhci_get_frame(struct usb_hcd *hcd)
4817{
4818 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4819 /* EHCI mods by the periodic size. Why? */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004820 return readl(&xhci->run_regs->microframe_index) >> 3;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004821}
4822
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004823int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
4824{
4825 struct xhci_hcd *xhci;
4826 struct device *dev = hcd->self.controller;
4827 int retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004828
Sarah Sharp1386ff72014-01-31 11:45:02 -08004829 /* Accept arbitrarily long scatter-gather lists */
4830 hcd->self.sg_tablesize = ~0;
Ming Leifc760512013-08-08 21:48:23 +08004831
Mathias Nymane2ed5112014-03-07 17:06:57 +02004832 /* support to build packet from discontinuous buffers */
4833 hcd->self.no_sg_constraint = 1;
4834
Hans de Goede19181bc2012-07-04 09:18:02 +02004835 /* XHCI controllers don't stop the ep queue on short packets :| */
4836 hcd->self.no_stop_on_short = 1;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004837
4838 if (usb_hcd_is_primary_hcd(hcd)) {
4839 xhci = kzalloc(sizeof(struct xhci_hcd), GFP_KERNEL);
4840 if (!xhci)
4841 return -ENOMEM;
4842 *((struct xhci_hcd **) hcd->hcd_priv) = xhci;
4843 xhci->main_hcd = hcd;
4844 /* Mark the first roothub as being USB 2.0.
4845 * The xHCI driver will register the USB 3.0 roothub.
4846 */
4847 hcd->speed = HCD_USB2;
4848 hcd->self.root_hub->speed = USB_SPEED_HIGH;
4849 /*
4850 * USB 2.0 roothub under xHCI has an integrated TT,
4851 * (rate matching hub) as opposed to having an OHCI/UHCI
4852 * companion controller.
4853 */
4854 hcd->has_tt = 1;
4855 } else {
4856 /* xHCI private pointer was set in xhci_pci_probe for the second
4857 * registered roothub.
4858 */
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004859 return 0;
4860 }
4861
4862 xhci->cap_regs = hcd->regs;
4863 xhci->op_regs = hcd->regs +
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004864 HC_LENGTH(readl(&xhci->cap_regs->hc_capbase));
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004865 xhci->run_regs = hcd->regs +
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004866 (readl(&xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004867 /* Cache read-only capability registers */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004868 xhci->hcs_params1 = readl(&xhci->cap_regs->hcs_params1);
4869 xhci->hcs_params2 = readl(&xhci->cap_regs->hcs_params2);
4870 xhci->hcs_params3 = readl(&xhci->cap_regs->hcs_params3);
4871 xhci->hcc_params = readl(&xhci->cap_regs->hc_capbase);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004872 xhci->hci_version = HC_VERSION(xhci->hcc_params);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004873 xhci->hcc_params = readl(&xhci->cap_regs->hcc_params);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004874 xhci_print_registers(xhci);
4875
Takashi Iwai4e6a1ee2013-12-09 12:42:48 +01004876 xhci->quirks = quirks;
4877
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004878 get_quirks(dev, xhci);
4879
George Cherian07f3cb72013-07-01 10:59:12 +05304880 /* In xhci controllers which follow xhci 1.0 spec gives a spurious
4881 * success event after a short transfer. This quirk will ignore such
4882 * spurious event.
4883 */
4884 if (xhci->hci_version > 0x96)
4885 xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
4886
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004887 /* Make sure the HC is halted. */
4888 retval = xhci_halt(xhci);
4889 if (retval)
4890 goto error;
4891
4892 xhci_dbg(xhci, "Resetting HCD\n");
4893 /* Reset the internal HC memory state and registers. */
4894 retval = xhci_reset(xhci);
4895 if (retval)
4896 goto error;
4897 xhci_dbg(xhci, "Reset complete\n");
4898
Xenia Ragiadakouc10cf112013-08-14 05:55:19 +03004899 /* Set dma_mask and coherent_dma_mask to 64-bits,
4900 * if xHC supports 64-bit addressing */
4901 if (HCC_64BIT_ADDR(xhci->hcc_params) &&
4902 !dma_set_mask(dev, DMA_BIT_MASK(64))) {
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004903 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
Xenia Ragiadakouc10cf112013-08-14 05:55:19 +03004904 dma_set_coherent_mask(dev, DMA_BIT_MASK(64));
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004905 }
4906
4907 xhci_dbg(xhci, "Calling HCD init\n");
4908 /* Initialize HCD and host controller data structures. */
4909 retval = xhci_init(hcd);
4910 if (retval)
4911 goto error;
4912 xhci_dbg(xhci, "Called HCD init\n");
4913 return 0;
4914error:
4915 kfree(xhci);
4916 return retval;
4917}
Andrew Bresticker436e8c72014-10-03 11:35:28 +03004918EXPORT_SYMBOL_GPL(xhci_gen_setup);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004919
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03004920static const struct hc_driver xhci_hc_driver = {
4921 .description = "xhci-hcd",
4922 .product_desc = "xHCI Host Controller",
4923 .hcd_priv_size = sizeof(struct xhci_hcd *),
4924
4925 /*
4926 * generic hardware linkage
4927 */
4928 .irq = xhci_irq,
4929 .flags = HCD_MEMORY | HCD_USB3 | HCD_SHARED,
4930
4931 /*
4932 * basic lifecycle operations
4933 */
4934 .reset = NULL, /* set in xhci_init_driver() */
4935 .start = xhci_run,
4936 .stop = xhci_stop,
4937 .shutdown = xhci_shutdown,
4938
4939 /*
4940 * managing i/o requests and associated device resources
4941 */
4942 .urb_enqueue = xhci_urb_enqueue,
4943 .urb_dequeue = xhci_urb_dequeue,
4944 .alloc_dev = xhci_alloc_dev,
4945 .free_dev = xhci_free_dev,
4946 .alloc_streams = xhci_alloc_streams,
4947 .free_streams = xhci_free_streams,
4948 .add_endpoint = xhci_add_endpoint,
4949 .drop_endpoint = xhci_drop_endpoint,
4950 .endpoint_reset = xhci_endpoint_reset,
4951 .check_bandwidth = xhci_check_bandwidth,
4952 .reset_bandwidth = xhci_reset_bandwidth,
4953 .address_device = xhci_address_device,
4954 .enable_device = xhci_enable_device,
4955 .update_hub_device = xhci_update_hub_device,
4956 .reset_device = xhci_discover_or_reset_device,
4957
4958 /*
4959 * scheduling support
4960 */
4961 .get_frame_number = xhci_get_frame,
4962
4963 /*
4964 * root hub support
4965 */
4966 .hub_control = xhci_hub_control,
4967 .hub_status_data = xhci_hub_status_data,
4968 .bus_suspend = xhci_bus_suspend,
4969 .bus_resume = xhci_bus_resume,
4970
4971 /*
4972 * call back when device connected and addressed
4973 */
4974 .update_device = xhci_update_device,
4975 .set_usb2_hw_lpm = xhci_set_usb2_hardware_lpm,
4976 .enable_usb3_lpm_timeout = xhci_enable_usb3_lpm_timeout,
4977 .disable_usb3_lpm_timeout = xhci_disable_usb3_lpm_timeout,
4978 .find_raw_port_number = xhci_find_raw_port_number,
4979};
4980
4981void xhci_init_driver(struct hc_driver *drv, int (*setup_fn)(struct usb_hcd *))
4982{
4983 BUG_ON(!setup_fn);
4984 *drv = xhci_hc_driver;
4985 drv->reset = setup_fn;
4986}
4987EXPORT_SYMBOL_GPL(xhci_init_driver);
4988
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004989MODULE_DESCRIPTION(DRIVER_DESC);
4990MODULE_AUTHOR(DRIVER_AUTHOR);
4991MODULE_LICENSE("GPL");
4992
4993static int __init xhci_hcd_init(void)
4994{
Sarah Sharp98441972009-05-14 11:44:18 -07004995 /*
4996 * Check the compiler generated sizes of structures that must be laid
4997 * out in specific ways for hardware access.
4998 */
4999 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
5000 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
5001 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
5002 /* xhci_device_control has eight fields, and also
5003 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
5004 */
Sarah Sharp98441972009-05-14 11:44:18 -07005005 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
5006 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
5007 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
5008 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
5009 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
5010 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
5011 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005012 return 0;
5013}
5014module_init(xhci_hcd_init);