blob: 7fe16194ebc802c65c65a1741f746ff4af42fb2c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/mmci.c - ARM PrimeCell MMCI PL180/1 driver
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
Russell Kingc8ebae32011-01-11 19:35:53 +00005 * Copyright (C) 2010 ST-Ericsson SA
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/init.h>
14#include <linux/ioport.h>
15#include <linux/device.h>
Ulf Hanssonef289982014-03-17 13:56:32 +010016#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/interrupt.h>
Russell King613b1522011-01-30 21:06:53 +000018#include <linux/kernel.h>
Lee Jones000bc9d2012-04-16 10:18:43 +010019#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/delay.h>
21#include <linux/err.h>
22#include <linux/highmem.h>
Nicolas Pitre019a5f52007-10-11 01:06:03 -040023#include <linux/log2.h>
Ulf Hansson70be2082013-01-07 15:35:06 +010024#include <linux/mmc/pm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/mmc/host.h>
Linus Walleij34177802010-10-19 12:43:58 +010026#include <linux/mmc/card.h>
Ulf Hanssond2762092014-03-17 13:56:19 +010027#include <linux/mmc/slot-gpio.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000028#include <linux/amba/bus.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000029#include <linux/clk.h>
Jens Axboebd6dee62007-10-24 09:01:09 +020030#include <linux/scatterlist.h>
Russell King89001442009-07-09 15:16:07 +010031#include <linux/gpio.h>
Lee Jones9a597012012-04-12 16:51:13 +010032#include <linux/of_gpio.h>
Linus Walleij34e84f32009-09-22 14:41:40 +010033#include <linux/regulator/consumer.h>
Russell Kingc8ebae32011-01-11 19:35:53 +000034#include <linux/dmaengine.h>
35#include <linux/dma-mapping.h>
36#include <linux/amba/mmci.h>
Russell King1c3be362011-08-14 09:17:05 +010037#include <linux/pm_runtime.h>
Viresh Kumar258aea72012-02-01 16:12:19 +053038#include <linux/types.h>
Linus Walleija9a83782012-10-29 14:39:30 +010039#include <linux/pinctrl/consumer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
Russell King7b09cda2005-07-01 12:02:59 +010041#include <asm/div64.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/io.h>
Russell Kingc6b8fda2005-10-28 14:05:16 +010043#include <asm/sizes.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
45#include "mmci.h"
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +010046#include "mmci_qcom_dml.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#define DRIVER_NAME "mmci-pl18x"
49
Linus Torvalds1da177e2005-04-16 15:20:36 -070050static unsigned int fmax = 515633;
51
Rabin Vincent4956e102010-07-21 12:54:40 +010052/**
53 * struct variant_data - MMCI variant-specific quirks
54 * @clkreg: default value for MCICLOCK register
Rabin Vincent4380c142010-07-21 12:55:18 +010055 * @clkreg_enable: enable value for MMCICLOCK register
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +010056 * @clkreg_8bit_bus_enable: enable value for 8 bit bus
Srinivas Kandagatlae8740642014-06-02 10:09:30 +010057 * @clkreg_neg_edge_enable: enable value for inverted data/cmd output
Rabin Vincent08458ef2010-07-21 12:55:59 +010058 * @datalength_bits: number of bits in the MMCIDATALENGTH register
Rabin Vincent8301bb62010-08-09 12:57:30 +010059 * @fifosize: number of bytes that can be written when MMCI_TXFIFOEMPTY
60 * is asserted (likewise for RX)
61 * @fifohalfsize: number of bytes that can be written when MCI_TXFIFOHALFEMPTY
62 * is asserted (likewise for RX)
Srinivas Kandagatlaae7b0062014-06-02 10:09:39 +010063 * @data_cmd_enable: enable value for data commands.
Srinivas Kandagatlac7354132014-08-22 05:55:16 +010064 * @st_sdio: enable ST specific SDIO logic
Linus Walleijb70a67f2010-12-06 09:24:14 +010065 * @st_clkdiv: true if using a ST-specific clock divider algorithm
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +010066 * @datactrl_mask_ddrmode: ddr mode mask in datactrl register.
Philippe Langlais1784b152011-03-25 08:51:52 +010067 * @blksz_datactrl16: true if Block size is at b16..b30 position in datactrl register
Srinivas Kandagatlaff783232014-06-02 10:09:06 +010068 * @blksz_datactrl4: true if Block size is at b4..b16 position in datactrl
69 * register
Srinivas Kandagatla5df014d2014-08-22 05:54:55 +010070 * @datactrl_mask_sdio: SDIO enable mask in datactrl register
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010071 * @pwrreg_powerup: power up value for MMCIPOWER register
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +010072 * @f_max: maximum clk frequency supported by the controller.
Ulf Hansson4d1a3a02011-12-13 16:57:07 +010073 * @signal_direction: input/out direction of bus signals can be indicated
Ulf Hanssonf4670da2013-01-09 17:19:54 +010074 * @pwrreg_clkgate: MMCIPOWER register must be used to gate the clock
Ulf Hansson01259622013-05-15 20:53:22 +010075 * @busy_detect: true if busy detection on dat0 is supported
Ulf Hansson1ff44432013-09-04 09:05:17 +010076 * @pwrreg_nopower: bits in MMCIPOWER don't controls ext. power supply
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +010077 * @explicit_mclk_control: enable explicit mclk control in driver.
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +010078 * @qcom_fifo: enables qcom specific fifo pio read logic.
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +010079 * @qcom_dml: enables qcom specific dma glue for dma transfers.
Ulf Hansson78782892014-06-13 13:21:38 +020080 * @reversed_irq_handling: handle data irq before cmd irq.
Rabin Vincent4956e102010-07-21 12:54:40 +010081 */
82struct variant_data {
83 unsigned int clkreg;
Rabin Vincent4380c142010-07-21 12:55:18 +010084 unsigned int clkreg_enable;
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +010085 unsigned int clkreg_8bit_bus_enable;
Srinivas Kandagatlae8740642014-06-02 10:09:30 +010086 unsigned int clkreg_neg_edge_enable;
Rabin Vincent08458ef2010-07-21 12:55:59 +010087 unsigned int datalength_bits;
Rabin Vincent8301bb62010-08-09 12:57:30 +010088 unsigned int fifosize;
89 unsigned int fifohalfsize;
Srinivas Kandagatlaae7b0062014-06-02 10:09:39 +010090 unsigned int data_cmd_enable;
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +010091 unsigned int datactrl_mask_ddrmode;
Srinivas Kandagatla5df014d2014-08-22 05:54:55 +010092 unsigned int datactrl_mask_sdio;
Srinivas Kandagatlac7354132014-08-22 05:55:16 +010093 bool st_sdio;
Linus Walleijb70a67f2010-12-06 09:24:14 +010094 bool st_clkdiv;
Philippe Langlais1784b152011-03-25 08:51:52 +010095 bool blksz_datactrl16;
Srinivas Kandagatlaff783232014-06-02 10:09:06 +010096 bool blksz_datactrl4;
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010097 u32 pwrreg_powerup;
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +010098 u32 f_max;
Ulf Hansson4d1a3a02011-12-13 16:57:07 +010099 bool signal_direction;
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100100 bool pwrreg_clkgate;
Ulf Hansson01259622013-05-15 20:53:22 +0100101 bool busy_detect;
Ulf Hansson1ff44432013-09-04 09:05:17 +0100102 bool pwrreg_nopower;
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +0100103 bool explicit_mclk_control;
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +0100104 bool qcom_fifo;
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100105 bool qcom_dml;
Ulf Hansson78782892014-06-13 13:21:38 +0200106 bool reversed_irq_handling;
Rabin Vincent4956e102010-07-21 12:54:40 +0100107};
108
109static struct variant_data variant_arm = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100110 .fifosize = 16 * 4,
111 .fifohalfsize = 8 * 4,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100112 .datalength_bits = 16,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100113 .pwrreg_powerup = MCI_PWR_UP,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100114 .f_max = 100000000,
Ulf Hansson78782892014-06-13 13:21:38 +0200115 .reversed_irq_handling = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100116};
117
Pawel Moll768fbc12011-03-11 17:18:07 +0000118static struct variant_data variant_arm_extended_fifo = {
119 .fifosize = 128 * 4,
120 .fifohalfsize = 64 * 4,
121 .datalength_bits = 16,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100122 .pwrreg_powerup = MCI_PWR_UP,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100123 .f_max = 100000000,
Pawel Moll768fbc12011-03-11 17:18:07 +0000124};
125
Pawel Moll3a372982013-01-24 14:12:45 +0100126static struct variant_data variant_arm_extended_fifo_hwfc = {
127 .fifosize = 128 * 4,
128 .fifohalfsize = 64 * 4,
129 .clkreg_enable = MCI_ARM_HWFCEN,
130 .datalength_bits = 16,
131 .pwrreg_powerup = MCI_PWR_UP,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100132 .f_max = 100000000,
Pawel Moll3a372982013-01-24 14:12:45 +0100133};
134
Rabin Vincent4956e102010-07-21 12:54:40 +0100135static struct variant_data variant_u300 = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100136 .fifosize = 16 * 4,
137 .fifohalfsize = 8 * 4,
Linus Walleij49ac2152011-03-04 14:54:16 +0100138 .clkreg_enable = MCI_ST_U300_HWFCEN,
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100139 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100140 .datalength_bits = 16,
Srinivas Kandagatla5df014d2014-08-22 05:54:55 +0100141 .datactrl_mask_sdio = MCI_ST_DPSM_SDIOEN,
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100142 .st_sdio = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100143 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100144 .f_max = 100000000,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100145 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100146 .pwrreg_clkgate = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100147 .pwrreg_nopower = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100148};
149
Linus Walleij34fd4212012-04-10 17:43:59 +0100150static struct variant_data variant_nomadik = {
151 .fifosize = 16 * 4,
152 .fifohalfsize = 8 * 4,
153 .clkreg = MCI_CLK_ENABLE,
154 .datalength_bits = 24,
Srinivas Kandagatla5df014d2014-08-22 05:54:55 +0100155 .datactrl_mask_sdio = MCI_ST_DPSM_SDIOEN,
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100156 .st_sdio = true,
Linus Walleij34fd4212012-04-10 17:43:59 +0100157 .st_clkdiv = true,
158 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100159 .f_max = 100000000,
Linus Walleij34fd4212012-04-10 17:43:59 +0100160 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100161 .pwrreg_clkgate = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100162 .pwrreg_nopower = true,
Linus Walleij34fd4212012-04-10 17:43:59 +0100163};
164
Rabin Vincent4956e102010-07-21 12:54:40 +0100165static struct variant_data variant_ux500 = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100166 .fifosize = 30 * 4,
167 .fifohalfsize = 8 * 4,
Rabin Vincent4956e102010-07-21 12:54:40 +0100168 .clkreg = MCI_CLK_ENABLE,
Linus Walleij49ac2152011-03-04 14:54:16 +0100169 .clkreg_enable = MCI_ST_UX500_HWFCEN,
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100170 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
Srinivas Kandagatlae8740642014-06-02 10:09:30 +0100171 .clkreg_neg_edge_enable = MCI_ST_UX500_NEG_EDGE,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100172 .datalength_bits = 24,
Srinivas Kandagatla5df014d2014-08-22 05:54:55 +0100173 .datactrl_mask_sdio = MCI_ST_DPSM_SDIOEN,
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100174 .st_sdio = true,
Linus Walleijb70a67f2010-12-06 09:24:14 +0100175 .st_clkdiv = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100176 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100177 .f_max = 100000000,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100178 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100179 .pwrreg_clkgate = true,
Ulf Hansson01259622013-05-15 20:53:22 +0100180 .busy_detect = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100181 .pwrreg_nopower = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100182};
Linus Walleijb70a67f2010-12-06 09:24:14 +0100183
Philippe Langlais1784b152011-03-25 08:51:52 +0100184static struct variant_data variant_ux500v2 = {
185 .fifosize = 30 * 4,
186 .fifohalfsize = 8 * 4,
187 .clkreg = MCI_CLK_ENABLE,
188 .clkreg_enable = MCI_ST_UX500_HWFCEN,
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100189 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
Srinivas Kandagatlae8740642014-06-02 10:09:30 +0100190 .clkreg_neg_edge_enable = MCI_ST_UX500_NEG_EDGE,
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +0100191 .datactrl_mask_ddrmode = MCI_ST_DPSM_DDRMODE,
Philippe Langlais1784b152011-03-25 08:51:52 +0100192 .datalength_bits = 24,
Srinivas Kandagatla5df014d2014-08-22 05:54:55 +0100193 .datactrl_mask_sdio = MCI_ST_DPSM_SDIOEN,
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100194 .st_sdio = true,
Philippe Langlais1784b152011-03-25 08:51:52 +0100195 .st_clkdiv = true,
196 .blksz_datactrl16 = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100197 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100198 .f_max = 100000000,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100199 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100200 .pwrreg_clkgate = true,
Ulf Hansson01259622013-05-15 20:53:22 +0100201 .busy_detect = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100202 .pwrreg_nopower = true,
Philippe Langlais1784b152011-03-25 08:51:52 +0100203};
204
Srinivas Kandagatla55b604a2014-06-02 10:10:13 +0100205static struct variant_data variant_qcom = {
206 .fifosize = 16 * 4,
207 .fifohalfsize = 8 * 4,
208 .clkreg = MCI_CLK_ENABLE,
209 .clkreg_enable = MCI_QCOM_CLK_FLOWENA |
210 MCI_QCOM_CLK_SELECT_IN_FBCLK,
211 .clkreg_8bit_bus_enable = MCI_QCOM_CLK_WIDEBUS_8,
212 .datactrl_mask_ddrmode = MCI_QCOM_CLK_SELECT_IN_DDR_MODE,
213 .data_cmd_enable = MCI_QCOM_CSPM_DATCMD,
214 .blksz_datactrl4 = true,
215 .datalength_bits = 24,
216 .pwrreg_powerup = MCI_PWR_UP,
217 .f_max = 208000000,
218 .explicit_mclk_control = true,
219 .qcom_fifo = true,
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100220 .qcom_dml = true,
Srinivas Kandagatla55b604a2014-06-02 10:10:13 +0100221};
222
Ulf Hansson01259622013-05-15 20:53:22 +0100223static int mmci_card_busy(struct mmc_host *mmc)
224{
225 struct mmci_host *host = mmc_priv(mmc);
226 unsigned long flags;
227 int busy = 0;
228
229 pm_runtime_get_sync(mmc_dev(mmc));
230
231 spin_lock_irqsave(&host->lock, flags);
232 if (readl(host->base + MMCISTATUS) & MCI_ST_CARDBUSY)
233 busy = 1;
234 spin_unlock_irqrestore(&host->lock, flags);
235
236 pm_runtime_mark_last_busy(mmc_dev(mmc));
237 pm_runtime_put_autosuspend(mmc_dev(mmc));
238
239 return busy;
240}
241
Linus Walleija6a64642009-09-14 12:56:14 +0100242/*
Ulf Hansson653a7612013-01-21 21:29:34 +0100243 * Validate mmc prerequisites
244 */
245static int mmci_validate_data(struct mmci_host *host,
246 struct mmc_data *data)
247{
248 if (!data)
249 return 0;
250
251 if (!is_power_of_2(data->blksz)) {
252 dev_err(mmc_dev(host->mmc),
253 "unsupported block size (%d bytes)\n", data->blksz);
254 return -EINVAL;
255 }
256
257 return 0;
258}
259
Ulf Hanssonf829c042013-09-04 09:01:15 +0100260static void mmci_reg_delay(struct mmci_host *host)
261{
262 /*
263 * According to the spec, at least three feedback clock cycles
264 * of max 52 MHz must pass between two writes to the MMCICLOCK reg.
265 * Three MCLK clock cycles must pass between two MMCIPOWER reg writes.
266 * Worst delay time during card init is at 100 kHz => 30 us.
267 * Worst delay time when up and running is at 25 MHz => 120 ns.
268 */
269 if (host->cclk < 25000000)
270 udelay(30);
271 else
272 ndelay(120);
273}
274
Ulf Hansson653a7612013-01-21 21:29:34 +0100275/*
Linus Walleija6a64642009-09-14 12:56:14 +0100276 * This must be called with host->lock held
277 */
Ulf Hansson7437cfa2012-01-18 09:17:27 +0100278static void mmci_write_clkreg(struct mmci_host *host, u32 clk)
279{
280 if (host->clk_reg != clk) {
281 host->clk_reg = clk;
282 writel(clk, host->base + MMCICLOCK);
283 }
284}
285
286/*
287 * This must be called with host->lock held
288 */
289static void mmci_write_pwrreg(struct mmci_host *host, u32 pwr)
290{
291 if (host->pwr_reg != pwr) {
292 host->pwr_reg = pwr;
293 writel(pwr, host->base + MMCIPOWER);
294 }
295}
296
297/*
298 * This must be called with host->lock held
299 */
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100300static void mmci_write_datactrlreg(struct mmci_host *host, u32 datactrl)
301{
Ulf Hansson01259622013-05-15 20:53:22 +0100302 /* Keep ST Micro busy mode if enabled */
303 datactrl |= host->datactrl_reg & MCI_ST_DPSM_BUSYMODE;
304
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100305 if (host->datactrl_reg != datactrl) {
306 host->datactrl_reg = datactrl;
307 writel(datactrl, host->base + MMCIDATACTRL);
308 }
309}
310
311/*
312 * This must be called with host->lock held
313 */
Linus Walleija6a64642009-09-14 12:56:14 +0100314static void mmci_set_clkreg(struct mmci_host *host, unsigned int desired)
315{
Rabin Vincent4956e102010-07-21 12:54:40 +0100316 struct variant_data *variant = host->variant;
317 u32 clk = variant->clkreg;
Linus Walleija6a64642009-09-14 12:56:14 +0100318
Ulf Hanssonc58a8502013-05-13 15:40:03 +0100319 /* Make sure cclk reflects the current calculated clock */
320 host->cclk = 0;
321
Linus Walleija6a64642009-09-14 12:56:14 +0100322 if (desired) {
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +0100323 if (variant->explicit_mclk_control) {
324 host->cclk = host->mclk;
325 } else if (desired >= host->mclk) {
Linus Walleij991a86e2010-12-10 09:35:53 +0100326 clk = MCI_CLK_BYPASS;
Linus Walleij399bc482011-04-01 07:59:17 +0100327 if (variant->st_clkdiv)
328 clk |= MCI_ST_UX500_NEG_EDGE;
Linus Walleija6a64642009-09-14 12:56:14 +0100329 host->cclk = host->mclk;
Linus Walleijb70a67f2010-12-06 09:24:14 +0100330 } else if (variant->st_clkdiv) {
331 /*
332 * DB8500 TRM says f = mclk / (clkdiv + 2)
333 * => clkdiv = (mclk / f) - 2
334 * Round the divider up so we don't exceed the max
335 * frequency
336 */
337 clk = DIV_ROUND_UP(host->mclk, desired) - 2;
338 if (clk >= 256)
339 clk = 255;
340 host->cclk = host->mclk / (clk + 2);
Linus Walleija6a64642009-09-14 12:56:14 +0100341 } else {
Linus Walleijb70a67f2010-12-06 09:24:14 +0100342 /*
343 * PL180 TRM says f = mclk / (2 * (clkdiv + 1))
344 * => clkdiv = mclk / (2 * f) - 1
345 */
Linus Walleija6a64642009-09-14 12:56:14 +0100346 clk = host->mclk / (2 * desired) - 1;
347 if (clk >= 256)
348 clk = 255;
349 host->cclk = host->mclk / (2 * (clk + 1));
350 }
Rabin Vincent4380c142010-07-21 12:55:18 +0100351
352 clk |= variant->clkreg_enable;
Linus Walleija6a64642009-09-14 12:56:14 +0100353 clk |= MCI_CLK_ENABLE;
354 /* This hasn't proven to be worthwhile */
355 /* clk |= MCI_CLK_PWRSAVE; */
356 }
357
Ulf Hanssonc58a8502013-05-13 15:40:03 +0100358 /* Set actual clock for debug */
359 host->mmc->actual_clock = host->cclk;
360
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100361 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_4)
Linus Walleij771dc152010-04-08 07:38:52 +0100362 clk |= MCI_4BIT_BUS;
363 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_8)
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100364 clk |= variant->clkreg_8bit_bus_enable;
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100365
Seungwon Jeon6dad6c92014-03-14 21:12:13 +0900366 if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50 ||
367 host->mmc->ios.timing == MMC_TIMING_MMC_DDR52)
Srinivas Kandagatlae8740642014-06-02 10:09:30 +0100368 clk |= variant->clkreg_neg_edge_enable;
Ulf Hansson6dbb6ee2013-01-07 15:30:44 +0100369
Ulf Hansson7437cfa2012-01-18 09:17:27 +0100370 mmci_write_clkreg(host, clk);
Linus Walleija6a64642009-09-14 12:56:14 +0100371}
372
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373static void
374mmci_request_end(struct mmci_host *host, struct mmc_request *mrq)
375{
376 writel(0, host->base + MMCICOMMAND);
377
Russell Kinge47c2222007-01-08 16:42:51 +0000378 BUG_ON(host->data);
379
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 host->mrq = NULL;
381 host->cmd = NULL;
382
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 mmc_request_done(host->mmc, mrq);
Ulf Hansson2cd976c2011-12-13 17:01:11 +0100384
385 pm_runtime_mark_last_busy(mmc_dev(host->mmc));
386 pm_runtime_put_autosuspend(mmc_dev(host->mmc));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387}
388
Linus Walleij2686b4b2010-10-19 12:39:48 +0100389static void mmci_set_mask1(struct mmci_host *host, unsigned int mask)
390{
391 void __iomem *base = host->base;
392
393 if (host->singleirq) {
394 unsigned int mask0 = readl(base + MMCIMASK0);
395
396 mask0 &= ~MCI_IRQ1MASK;
397 mask0 |= mask;
398
399 writel(mask0, base + MMCIMASK0);
400 }
401
402 writel(mask, base + MMCIMASK1);
403}
404
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405static void mmci_stop_data(struct mmci_host *host)
406{
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100407 mmci_write_datactrlreg(host, 0);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100408 mmci_set_mask1(host, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 host->data = NULL;
410}
411
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100412static void mmci_init_sg(struct mmci_host *host, struct mmc_data *data)
413{
414 unsigned int flags = SG_MITER_ATOMIC;
415
416 if (data->flags & MMC_DATA_READ)
417 flags |= SG_MITER_TO_SG;
418 else
419 flags |= SG_MITER_FROM_SG;
420
421 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
422}
423
Russell Kingc8ebae32011-01-11 19:35:53 +0000424/*
425 * All the DMA operation mode stuff goes inside this ifdef.
426 * This assumes that you have a generic DMA device interface,
427 * no custom DMA interfaces are supported.
428 */
429#ifdef CONFIG_DMA_ENGINE
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500430static void mmci_dma_setup(struct mmci_host *host)
Russell Kingc8ebae32011-01-11 19:35:53 +0000431{
Russell Kingc8ebae32011-01-11 19:35:53 +0000432 const char *rxname, *txname;
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100433 struct variant_data *variant = host->variant;
Russell Kingc8ebae32011-01-11 19:35:53 +0000434
Lee Jones1fd83f02013-05-03 12:51:17 +0100435 host->dma_rx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "rx");
436 host->dma_tx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "tx");
Russell Kingc8ebae32011-01-11 19:35:53 +0000437
Per Forlin58c7ccb2011-07-01 18:55:24 +0200438 /* initialize pre request cookie */
439 host->next_data.cookie = 1;
440
Russell Kingc8ebae32011-01-11 19:35:53 +0000441 /*
442 * If only an RX channel is specified, the driver will
443 * attempt to use it bidirectionally, however if it is
444 * is specified but cannot be located, DMA will be disabled.
445 */
Lee Jones1fd83f02013-05-03 12:51:17 +0100446 if (host->dma_rx_channel && !host->dma_tx_channel)
Russell Kingc8ebae32011-01-11 19:35:53 +0000447 host->dma_tx_channel = host->dma_rx_channel;
Russell Kingc8ebae32011-01-11 19:35:53 +0000448
449 if (host->dma_rx_channel)
450 rxname = dma_chan_name(host->dma_rx_channel);
451 else
452 rxname = "none";
453
454 if (host->dma_tx_channel)
455 txname = dma_chan_name(host->dma_tx_channel);
456 else
457 txname = "none";
458
459 dev_info(mmc_dev(host->mmc), "DMA channels RX %s, TX %s\n",
460 rxname, txname);
461
462 /*
463 * Limit the maximum segment size in any SG entry according to
464 * the parameters of the DMA engine device.
465 */
466 if (host->dma_tx_channel) {
467 struct device *dev = host->dma_tx_channel->device->dev;
468 unsigned int max_seg_size = dma_get_max_seg_size(dev);
469
470 if (max_seg_size < host->mmc->max_seg_size)
471 host->mmc->max_seg_size = max_seg_size;
472 }
473 if (host->dma_rx_channel) {
474 struct device *dev = host->dma_rx_channel->device->dev;
475 unsigned int max_seg_size = dma_get_max_seg_size(dev);
476
477 if (max_seg_size < host->mmc->max_seg_size)
478 host->mmc->max_seg_size = max_seg_size;
479 }
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100480
481 if (variant->qcom_dml && host->dma_rx_channel && host->dma_tx_channel)
482 if (dml_hw_init(host, host->mmc->parent->of_node))
483 variant->qcom_dml = false;
Russell Kingc8ebae32011-01-11 19:35:53 +0000484}
485
486/*
Bill Pemberton6e0ee712012-11-19 13:26:03 -0500487 * This is used in or so inline it
Russell Kingc8ebae32011-01-11 19:35:53 +0000488 * so it can be discarded.
489 */
490static inline void mmci_dma_release(struct mmci_host *host)
491{
Russell Kingc8ebae32011-01-11 19:35:53 +0000492 if (host->dma_rx_channel)
493 dma_release_channel(host->dma_rx_channel);
Ulf Hansson8c3a05b2014-05-20 06:45:54 +0200494 if (host->dma_tx_channel)
Russell Kingc8ebae32011-01-11 19:35:53 +0000495 dma_release_channel(host->dma_tx_channel);
496 host->dma_rx_channel = host->dma_tx_channel = NULL;
497}
498
Ulf Hansson653a7612013-01-21 21:29:34 +0100499static void mmci_dma_data_error(struct mmci_host *host)
500{
501 dev_err(mmc_dev(host->mmc), "error during DMA transfer!\n");
502 dmaengine_terminate_all(host->dma_current);
503 host->dma_current = NULL;
504 host->dma_desc_current = NULL;
505 host->data->host_cookie = 0;
506}
507
Russell Kingc8ebae32011-01-11 19:35:53 +0000508static void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
509{
Ulf Hansson653a7612013-01-21 21:29:34 +0100510 struct dma_chan *chan;
Russell Kingc8ebae32011-01-11 19:35:53 +0000511 enum dma_data_direction dir;
Ulf Hansson653a7612013-01-21 21:29:34 +0100512
513 if (data->flags & MMC_DATA_READ) {
514 dir = DMA_FROM_DEVICE;
515 chan = host->dma_rx_channel;
516 } else {
517 dir = DMA_TO_DEVICE;
518 chan = host->dma_tx_channel;
519 }
520
521 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, dir);
522}
523
524static void mmci_dma_finalize(struct mmci_host *host, struct mmc_data *data)
525{
Russell Kingc8ebae32011-01-11 19:35:53 +0000526 u32 status;
527 int i;
528
529 /* Wait up to 1ms for the DMA to complete */
530 for (i = 0; ; i++) {
531 status = readl(host->base + MMCISTATUS);
532 if (!(status & MCI_RXDATAAVLBLMASK) || i >= 100)
533 break;
534 udelay(10);
535 }
536
537 /*
538 * Check to see whether we still have some data left in the FIFO -
539 * this catches DMA controllers which are unable to monitor the
540 * DMALBREQ and DMALSREQ signals while allowing us to DMA to non-
541 * contiguous buffers. On TX, we'll get a FIFO underrun error.
542 */
543 if (status & MCI_RXDATAAVLBLMASK) {
Ulf Hansson653a7612013-01-21 21:29:34 +0100544 mmci_dma_data_error(host);
Russell Kingc8ebae32011-01-11 19:35:53 +0000545 if (!data->error)
546 data->error = -EIO;
547 }
548
Per Forlin58c7ccb2011-07-01 18:55:24 +0200549 if (!data->host_cookie)
Ulf Hansson653a7612013-01-21 21:29:34 +0100550 mmci_dma_unmap(host, data);
Russell Kingc8ebae32011-01-11 19:35:53 +0000551
552 /*
553 * Use of DMA with scatter-gather is impossible.
554 * Give up with DMA and switch back to PIO mode.
555 */
556 if (status & MCI_RXDATAAVLBLMASK) {
557 dev_err(mmc_dev(host->mmc), "buggy DMA detected. Taking evasive action.\n");
558 mmci_dma_release(host);
559 }
Ulf Hansson653a7612013-01-21 21:29:34 +0100560
561 host->dma_current = NULL;
562 host->dma_desc_current = NULL;
Russell Kingc8ebae32011-01-11 19:35:53 +0000563}
564
Ulf Hansson653a7612013-01-21 21:29:34 +0100565/* prepares DMA channel and DMA descriptor, returns non-zero on failure */
566static int __mmci_dma_prep_data(struct mmci_host *host, struct mmc_data *data,
567 struct dma_chan **dma_chan,
568 struct dma_async_tx_descriptor **dma_desc)
Russell Kingc8ebae32011-01-11 19:35:53 +0000569{
570 struct variant_data *variant = host->variant;
571 struct dma_slave_config conf = {
572 .src_addr = host->phybase + MMCIFIFO,
573 .dst_addr = host->phybase + MMCIFIFO,
574 .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
575 .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
576 .src_maxburst = variant->fifohalfsize >> 2, /* # of words */
577 .dst_maxburst = variant->fifohalfsize >> 2, /* # of words */
Viresh Kumar258aea72012-02-01 16:12:19 +0530578 .device_fc = false,
Russell Kingc8ebae32011-01-11 19:35:53 +0000579 };
Russell Kingc8ebae32011-01-11 19:35:53 +0000580 struct dma_chan *chan;
581 struct dma_device *device;
582 struct dma_async_tx_descriptor *desc;
Vinod Koul05f57992011-10-14 10:45:11 +0530583 enum dma_data_direction buffer_dirn;
Russell Kingc8ebae32011-01-11 19:35:53 +0000584 int nr_sg;
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100585 unsigned long flags = DMA_CTRL_ACK;
Russell Kingc8ebae32011-01-11 19:35:53 +0000586
Russell Kingc8ebae32011-01-11 19:35:53 +0000587 if (data->flags & MMC_DATA_READ) {
Vinod Koul05f57992011-10-14 10:45:11 +0530588 conf.direction = DMA_DEV_TO_MEM;
589 buffer_dirn = DMA_FROM_DEVICE;
Russell Kingc8ebae32011-01-11 19:35:53 +0000590 chan = host->dma_rx_channel;
591 } else {
Vinod Koul05f57992011-10-14 10:45:11 +0530592 conf.direction = DMA_MEM_TO_DEV;
593 buffer_dirn = DMA_TO_DEVICE;
Russell Kingc8ebae32011-01-11 19:35:53 +0000594 chan = host->dma_tx_channel;
595 }
596
597 /* If there's no DMA channel, fall back to PIO */
598 if (!chan)
599 return -EINVAL;
600
601 /* If less than or equal to the fifo size, don't bother with DMA */
Per Forlin58c7ccb2011-07-01 18:55:24 +0200602 if (data->blksz * data->blocks <= variant->fifosize)
Russell Kingc8ebae32011-01-11 19:35:53 +0000603 return -EINVAL;
604
605 device = chan->device;
Vinod Koul05f57992011-10-14 10:45:11 +0530606 nr_sg = dma_map_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
Russell Kingc8ebae32011-01-11 19:35:53 +0000607 if (nr_sg == 0)
608 return -EINVAL;
609
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100610 if (host->variant->qcom_dml)
611 flags |= DMA_PREP_INTERRUPT;
612
Russell Kingc8ebae32011-01-11 19:35:53 +0000613 dmaengine_slave_config(chan, &conf);
Alexandre Bounine16052822012-03-08 16:11:18 -0500614 desc = dmaengine_prep_slave_sg(chan, data->sg, nr_sg,
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100615 conf.direction, flags);
Russell Kingc8ebae32011-01-11 19:35:53 +0000616 if (!desc)
617 goto unmap_exit;
618
Ulf Hansson653a7612013-01-21 21:29:34 +0100619 *dma_chan = chan;
620 *dma_desc = desc;
Russell Kingc8ebae32011-01-11 19:35:53 +0000621
Per Forlin58c7ccb2011-07-01 18:55:24 +0200622 return 0;
623
624 unmap_exit:
Vinod Koul05f57992011-10-14 10:45:11 +0530625 dma_unmap_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200626 return -ENOMEM;
627}
628
Ulf Hansson653a7612013-01-21 21:29:34 +0100629static inline int mmci_dma_prep_data(struct mmci_host *host,
630 struct mmc_data *data)
631{
632 /* Check if next job is already prepared. */
633 if (host->dma_current && host->dma_desc_current)
634 return 0;
635
636 /* No job were prepared thus do it now. */
637 return __mmci_dma_prep_data(host, data, &host->dma_current,
638 &host->dma_desc_current);
639}
640
641static inline int mmci_dma_prep_next(struct mmci_host *host,
642 struct mmc_data *data)
643{
644 struct mmci_host_next *nd = &host->next_data;
645 return __mmci_dma_prep_data(host, data, &nd->dma_chan, &nd->dma_desc);
646}
647
Per Forlin58c7ccb2011-07-01 18:55:24 +0200648static int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
649{
650 int ret;
651 struct mmc_data *data = host->data;
652
Ulf Hansson653a7612013-01-21 21:29:34 +0100653 ret = mmci_dma_prep_data(host, host->data);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200654 if (ret)
655 return ret;
656
657 /* Okay, go for it. */
Russell Kingc8ebae32011-01-11 19:35:53 +0000658 dev_vdbg(mmc_dev(host->mmc),
659 "Submit MMCI DMA job, sglen %d blksz %04x blks %04x flags %08x\n",
660 data->sg_len, data->blksz, data->blocks, data->flags);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200661 dmaengine_submit(host->dma_desc_current);
662 dma_async_issue_pending(host->dma_current);
Russell Kingc8ebae32011-01-11 19:35:53 +0000663
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100664 if (host->variant->qcom_dml)
665 dml_start_xfer(host, data);
666
Russell Kingc8ebae32011-01-11 19:35:53 +0000667 datactrl |= MCI_DPSM_DMAENABLE;
668
669 /* Trigger the DMA transfer */
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100670 mmci_write_datactrlreg(host, datactrl);
Russell Kingc8ebae32011-01-11 19:35:53 +0000671
672 /*
673 * Let the MMCI say when the data is ended and it's time
674 * to fire next DMA request. When that happens, MMCI will
675 * call mmci_data_end()
676 */
677 writel(readl(host->base + MMCIMASK0) | MCI_DATAENDMASK,
678 host->base + MMCIMASK0);
679 return 0;
Russell Kingc8ebae32011-01-11 19:35:53 +0000680}
Per Forlin58c7ccb2011-07-01 18:55:24 +0200681
682static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
683{
684 struct mmci_host_next *next = &host->next_data;
685
Ulf Hansson653a7612013-01-21 21:29:34 +0100686 WARN_ON(data->host_cookie && data->host_cookie != next->cookie);
687 WARN_ON(!data->host_cookie && (next->dma_desc || next->dma_chan));
Per Forlin58c7ccb2011-07-01 18:55:24 +0200688
689 host->dma_desc_current = next->dma_desc;
690 host->dma_current = next->dma_chan;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200691 next->dma_desc = NULL;
692 next->dma_chan = NULL;
693}
694
695static void mmci_pre_request(struct mmc_host *mmc, struct mmc_request *mrq,
696 bool is_first_req)
697{
698 struct mmci_host *host = mmc_priv(mmc);
699 struct mmc_data *data = mrq->data;
700 struct mmci_host_next *nd = &host->next_data;
701
702 if (!data)
703 return;
704
Ulf Hansson653a7612013-01-21 21:29:34 +0100705 BUG_ON(data->host_cookie);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200706
Ulf Hansson653a7612013-01-21 21:29:34 +0100707 if (mmci_validate_data(host, data))
708 return;
709
710 if (!mmci_dma_prep_next(host, data))
711 data->host_cookie = ++nd->cookie < 0 ? 1 : nd->cookie;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200712}
713
714static void mmci_post_request(struct mmc_host *mmc, struct mmc_request *mrq,
715 int err)
716{
717 struct mmci_host *host = mmc_priv(mmc);
718 struct mmc_data *data = mrq->data;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200719
Ulf Hansson653a7612013-01-21 21:29:34 +0100720 if (!data || !data->host_cookie)
Per Forlin58c7ccb2011-07-01 18:55:24 +0200721 return;
722
Ulf Hansson653a7612013-01-21 21:29:34 +0100723 mmci_dma_unmap(host, data);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200724
Ulf Hansson653a7612013-01-21 21:29:34 +0100725 if (err) {
726 struct mmci_host_next *next = &host->next_data;
727 struct dma_chan *chan;
728 if (data->flags & MMC_DATA_READ)
729 chan = host->dma_rx_channel;
730 else
731 chan = host->dma_tx_channel;
732 dmaengine_terminate_all(chan);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200733
Srinivas Kandagatlab5c16a62014-10-08 12:25:17 +0100734 if (host->dma_desc_current == next->dma_desc)
735 host->dma_desc_current = NULL;
736
737 if (host->dma_current == next->dma_chan)
738 host->dma_current = NULL;
739
Ulf Hansson653a7612013-01-21 21:29:34 +0100740 next->dma_desc = NULL;
741 next->dma_chan = NULL;
Srinivas Kandagatlab5c16a62014-10-08 12:25:17 +0100742 data->host_cookie = 0;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200743 }
744}
745
Russell Kingc8ebae32011-01-11 19:35:53 +0000746#else
747/* Blank functions if the DMA engine is not available */
Per Forlin58c7ccb2011-07-01 18:55:24 +0200748static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
749{
750}
Russell Kingc8ebae32011-01-11 19:35:53 +0000751static inline void mmci_dma_setup(struct mmci_host *host)
752{
753}
754
755static inline void mmci_dma_release(struct mmci_host *host)
756{
757}
758
759static inline void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
760{
761}
762
Ulf Hansson653a7612013-01-21 21:29:34 +0100763static inline void mmci_dma_finalize(struct mmci_host *host,
764 struct mmc_data *data)
765{
766}
767
Russell Kingc8ebae32011-01-11 19:35:53 +0000768static inline void mmci_dma_data_error(struct mmci_host *host)
769{
770}
771
772static inline int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
773{
774 return -ENOSYS;
775}
Per Forlin58c7ccb2011-07-01 18:55:24 +0200776
777#define mmci_pre_request NULL
778#define mmci_post_request NULL
779
Russell Kingc8ebae32011-01-11 19:35:53 +0000780#endif
781
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782static void mmci_start_data(struct mmci_host *host, struct mmc_data *data)
783{
Rabin Vincent8301bb62010-08-09 12:57:30 +0100784 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 unsigned int datactrl, timeout, irqmask;
Russell King7b09cda2005-07-01 12:02:59 +0100786 unsigned long long clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 void __iomem *base;
Russell King3bc87f22006-08-27 13:51:28 +0100788 int blksz_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789
Linus Walleij64de0282010-02-19 01:09:10 +0100790 dev_dbg(mmc_dev(host->mmc), "blksz %04x blks %04x flags %08x\n",
791 data->blksz, data->blocks, data->flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792
793 host->data = data;
Rabin Vincent528320d2010-07-21 12:49:49 +0100794 host->size = data->blksz * data->blocks;
Russell King51d43752011-01-27 10:56:52 +0000795 data->bytes_xfered = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796
Russell King7b09cda2005-07-01 12:02:59 +0100797 clks = (unsigned long long)data->timeout_ns * host->cclk;
Srinivas Kandagatlac4a35762014-06-02 10:08:39 +0100798 do_div(clks, NSEC_PER_SEC);
Russell King7b09cda2005-07-01 12:02:59 +0100799
800 timeout = data->timeout_clks + (unsigned int)clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
802 base = host->base;
803 writel(timeout, base + MMCIDATATIMER);
804 writel(host->size, base + MMCIDATALENGTH);
805
Russell King3bc87f22006-08-27 13:51:28 +0100806 blksz_bits = ffs(data->blksz) - 1;
807 BUG_ON(1 << blksz_bits != data->blksz);
808
Philippe Langlais1784b152011-03-25 08:51:52 +0100809 if (variant->blksz_datactrl16)
810 datactrl = MCI_DPSM_ENABLE | (data->blksz << 16);
Srinivas Kandagatlaff783232014-06-02 10:09:06 +0100811 else if (variant->blksz_datactrl4)
812 datactrl = MCI_DPSM_ENABLE | (data->blksz << 4);
Philippe Langlais1784b152011-03-25 08:51:52 +0100813 else
814 datactrl = MCI_DPSM_ENABLE | blksz_bits << 4;
Russell Kingc8ebae32011-01-11 19:35:53 +0000815
816 if (data->flags & MMC_DATA_READ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 datactrl |= MCI_DPSM_DIRECTION;
Russell Kingc8ebae32011-01-11 19:35:53 +0000818
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100819 if (host->mmc->card && mmc_card_sdio(host->mmc->card)) {
820 u32 clk;
Ulf Hansson7258db72011-12-13 17:05:28 +0100821
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100822 datactrl |= variant->datactrl_mask_sdio;
Ulf Hansson06c1a122012-10-12 14:01:50 +0100823
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100824 /*
825 * The ST Micro variant for SDIO small write transfers
826 * needs to have clock H/W flow control disabled,
827 * otherwise the transfer will not start. The threshold
828 * depends on the rate of MCLK.
829 */
830 if (variant->st_sdio && data->flags & MMC_DATA_WRITE &&
831 (host->size < 8 ||
832 (host->size <= 8 && host->mclk > 50000000)))
833 clk = host->clk_reg & ~variant->clkreg_enable;
834 else
835 clk = host->clk_reg | variant->clkreg_enable;
836
837 mmci_write_clkreg(host, clk);
838 }
Ulf Hansson06c1a122012-10-12 14:01:50 +0100839
Seungwon Jeon6dad6c92014-03-14 21:12:13 +0900840 if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50 ||
841 host->mmc->ios.timing == MMC_TIMING_MMC_DDR52)
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +0100842 datactrl |= variant->datactrl_mask_ddrmode;
Ulf Hansson6dbb6ee2013-01-07 15:30:44 +0100843
Russell Kingc8ebae32011-01-11 19:35:53 +0000844 /*
845 * Attempt to use DMA operation mode, if this
846 * should fail, fall back to PIO mode
847 */
848 if (!mmci_dma_start_data(host, datactrl))
849 return;
850
851 /* IRQ mode, map the SG list for CPU reading/writing */
852 mmci_init_sg(host, data);
853
854 if (data->flags & MMC_DATA_READ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 irqmask = MCI_RXFIFOHALFFULLMASK;
Russell King0425a142006-02-16 16:48:31 +0000856
857 /*
Russell Kingc4d877c2011-01-27 09:50:13 +0000858 * If we have less than the fifo 'half-full' threshold to
859 * transfer, trigger a PIO interrupt as soon as any data
860 * is available.
Russell King0425a142006-02-16 16:48:31 +0000861 */
Russell Kingc4d877c2011-01-27 09:50:13 +0000862 if (host->size < variant->fifohalfsize)
Russell King0425a142006-02-16 16:48:31 +0000863 irqmask |= MCI_RXDATAAVLBLMASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 } else {
865 /*
866 * We don't actually need to include "FIFO empty" here
867 * since its implicit in "FIFO half empty".
868 */
869 irqmask = MCI_TXFIFOHALFEMPTYMASK;
870 }
871
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100872 mmci_write_datactrlreg(host, datactrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 writel(readl(base + MMCIMASK0) & ~MCI_DATAENDMASK, base + MMCIMASK0);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100874 mmci_set_mask1(host, irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875}
876
877static void
878mmci_start_command(struct mmci_host *host, struct mmc_command *cmd, u32 c)
879{
880 void __iomem *base = host->base;
881
Linus Walleij64de0282010-02-19 01:09:10 +0100882 dev_dbg(mmc_dev(host->mmc), "op %02x arg %08x flags %08x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 cmd->opcode, cmd->arg, cmd->flags);
884
885 if (readl(base + MMCICOMMAND) & MCI_CPSM_ENABLE) {
886 writel(0, base + MMCICOMMAND);
Srinivas Kandagatla6adb2a82014-06-02 10:08:57 +0100887 mmci_reg_delay(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 }
889
890 c |= cmd->opcode | MCI_CPSM_ENABLE;
Russell Kinge9225172006-02-02 12:23:12 +0000891 if (cmd->flags & MMC_RSP_PRESENT) {
892 if (cmd->flags & MMC_RSP_136)
893 c |= MCI_CPSM_LONGRSP;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 c |= MCI_CPSM_RESPONSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 }
896 if (/*interrupt*/0)
897 c |= MCI_CPSM_INTERRUPT;
898
Srinivas Kandagatlaae7b0062014-06-02 10:09:39 +0100899 if (mmc_cmd_type(cmd) == MMC_CMD_ADTC)
900 c |= host->variant->data_cmd_enable;
901
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 host->cmd = cmd;
903
904 writel(cmd->arg, base + MMCIARGUMENT);
905 writel(c, base + MMCICOMMAND);
906}
907
908static void
909mmci_data_irq(struct mmci_host *host, struct mmc_data *data,
910 unsigned int status)
911{
Ulf Hansson1cb9da52014-06-12 14:42:23 +0200912 /* Make sure we have data to handle */
913 if (!data)
914 return;
915
Linus Walleijf20f8f22010-10-19 13:41:24 +0100916 /* First check for errors */
Ulf Hanssonb63038d2011-12-13 16:51:04 +0100917 if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_STARTBITERR|
918 MCI_TXUNDERRUN|MCI_RXOVERRUN)) {
Linus Walleij8cb28152011-01-24 15:22:13 +0100919 u32 remain, success;
Linus Walleijf20f8f22010-10-19 13:41:24 +0100920
Russell Kingc8ebae32011-01-11 19:35:53 +0000921 /* Terminate the DMA transfer */
Ulf Hansson653a7612013-01-21 21:29:34 +0100922 if (dma_inprogress(host)) {
Russell Kingc8ebae32011-01-11 19:35:53 +0000923 mmci_dma_data_error(host);
Ulf Hansson653a7612013-01-21 21:29:34 +0100924 mmci_dma_unmap(host, data);
925 }
Russell Kingc8ebae32011-01-11 19:35:53 +0000926
Russell Kingc8afc9d2011-02-04 09:19:46 +0000927 /*
928 * Calculate how far we are into the transfer. Note that
929 * the data counter gives the number of bytes transferred
930 * on the MMC bus, not on the host side. On reads, this
931 * can be as much as a FIFO-worth of data ahead. This
932 * matters for FIFO overruns only.
933 */
Linus Walleijf5a106d2011-01-27 17:44:34 +0100934 remain = readl(host->base + MMCIDATACNT);
Linus Walleij8cb28152011-01-24 15:22:13 +0100935 success = data->blksz * data->blocks - remain;
936
Russell Kingc8afc9d2011-02-04 09:19:46 +0000937 dev_dbg(mmc_dev(host->mmc), "MCI ERROR IRQ, status 0x%08x at 0x%08x\n",
938 status, success);
Linus Walleij8cb28152011-01-24 15:22:13 +0100939 if (status & MCI_DATACRCFAIL) {
940 /* Last block was not successful */
Russell Kingc8afc9d2011-02-04 09:19:46 +0000941 success -= 1;
Pierre Ossman17b04292007-07-22 22:18:46 +0200942 data->error = -EILSEQ;
Linus Walleij8cb28152011-01-24 15:22:13 +0100943 } else if (status & MCI_DATATIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200944 data->error = -ETIMEDOUT;
Linus Walleij757df742011-06-30 15:10:21 +0100945 } else if (status & MCI_STARTBITERR) {
946 data->error = -ECOMM;
Russell Kingc8afc9d2011-02-04 09:19:46 +0000947 } else if (status & MCI_TXUNDERRUN) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200948 data->error = -EIO;
Russell Kingc8afc9d2011-02-04 09:19:46 +0000949 } else if (status & MCI_RXOVERRUN) {
950 if (success > host->variant->fifosize)
951 success -= host->variant->fifosize;
952 else
953 success = 0;
Linus Walleij8cb28152011-01-24 15:22:13 +0100954 data->error = -EIO;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100955 }
Russell King51d43752011-01-27 10:56:52 +0000956 data->bytes_xfered = round_down(success, data->blksz);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 }
Linus Walleijf20f8f22010-10-19 13:41:24 +0100958
Linus Walleij8cb28152011-01-24 15:22:13 +0100959 if (status & MCI_DATABLOCKEND)
960 dev_err(mmc_dev(host->mmc), "stray MCI_DATABLOCKEND interrupt\n");
Linus Walleijf20f8f22010-10-19 13:41:24 +0100961
Russell Kingccff9b52011-01-30 21:03:50 +0000962 if (status & MCI_DATAEND || data->error) {
Russell Kingc8ebae32011-01-11 19:35:53 +0000963 if (dma_inprogress(host))
Ulf Hansson653a7612013-01-21 21:29:34 +0100964 mmci_dma_finalize(host, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 mmci_stop_data(host);
966
Linus Walleij8cb28152011-01-24 15:22:13 +0100967 if (!data->error)
968 /* The error clause is handled above, success! */
Russell King51d43752011-01-27 10:56:52 +0000969 data->bytes_xfered = data->blksz * data->blocks;
Linus Walleijf20f8f22010-10-19 13:41:24 +0100970
Ulf Hansson024629c2013-05-13 15:40:56 +0100971 if (!data->stop || host->mrq->sbc) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 mmci_request_end(host, data->mrq);
973 } else {
974 mmci_start_command(host, data->stop, 0);
975 }
976 }
977}
978
979static void
980mmci_cmd_irq(struct mmci_host *host, struct mmc_command *cmd,
981 unsigned int status)
982{
983 void __iomem *base = host->base;
Ulf Hanssonad82bfe2014-06-12 15:01:57 +0200984 bool sbc, busy_resp;
985
986 if (!cmd)
987 return;
988
989 sbc = (cmd == host->mrq->sbc);
990 busy_resp = host->variant->busy_detect && (cmd->flags & MMC_RSP_BUSY);
991
992 if (!((status|host->busy_status) & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT|
993 MCI_CMDSENT|MCI_CMDRESPEND)))
994 return;
Ulf Hansson8d94b542014-01-13 16:49:31 +0100995
996 /* Check if we need to wait for busy completion. */
997 if (host->busy_status && (status & MCI_ST_CARDBUSY))
998 return;
999
1000 /* Enable busy completion if needed and supported. */
1001 if (!host->busy_status && busy_resp &&
1002 !(status & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT)) &&
1003 (readl(base + MMCISTATUS) & MCI_ST_CARDBUSY)) {
1004 writel(readl(base + MMCIMASK0) | MCI_ST_BUSYEND,
1005 base + MMCIMASK0);
1006 host->busy_status = status & (MCI_CMDSENT|MCI_CMDRESPEND);
1007 return;
1008 }
1009
1010 /* At busy completion, mask the IRQ and complete the request. */
1011 if (host->busy_status) {
1012 writel(readl(base + MMCIMASK0) & ~MCI_ST_BUSYEND,
1013 base + MMCIMASK0);
1014 host->busy_status = 0;
1015 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016
1017 host->cmd = NULL;
1018
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 if (status & MCI_CMDTIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001020 cmd->error = -ETIMEDOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 } else if (status & MCI_CMDCRCFAIL && cmd->flags & MMC_RSP_CRC) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001022 cmd->error = -EILSEQ;
Russell King - ARM Linux9047b432011-01-11 16:35:56 +00001023 } else {
1024 cmd->resp[0] = readl(base + MMCIRESPONSE0);
1025 cmd->resp[1] = readl(base + MMCIRESPONSE1);
1026 cmd->resp[2] = readl(base + MMCIRESPONSE2);
1027 cmd->resp[3] = readl(base + MMCIRESPONSE3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 }
1029
Ulf Hansson024629c2013-05-13 15:40:56 +01001030 if ((!sbc && !cmd->data) || cmd->error) {
Ulf Hansson3b6e3c72011-12-13 16:58:43 +01001031 if (host->data) {
1032 /* Terminate the DMA transfer */
Ulf Hansson653a7612013-01-21 21:29:34 +01001033 if (dma_inprogress(host)) {
Ulf Hansson3b6e3c72011-12-13 16:58:43 +01001034 mmci_dma_data_error(host);
Ulf Hansson653a7612013-01-21 21:29:34 +01001035 mmci_dma_unmap(host, host->data);
1036 }
Russell Kinge47c2222007-01-08 16:42:51 +00001037 mmci_stop_data(host);
Ulf Hansson3b6e3c72011-12-13 16:58:43 +01001038 }
Ulf Hansson024629c2013-05-13 15:40:56 +01001039 mmci_request_end(host, host->mrq);
1040 } else if (sbc) {
1041 mmci_start_command(host, host->mrq->cmd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042 } else if (!(cmd->data->flags & MMC_DATA_READ)) {
1043 mmci_start_data(host, cmd->data);
1044 }
1045}
1046
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001047static int mmci_get_rx_fifocnt(struct mmci_host *host, u32 status, int remain)
1048{
1049 return remain - (readl(host->base + MMCIFIFOCNT) << 2);
1050}
1051
1052static int mmci_qcom_get_rx_fifocnt(struct mmci_host *host, u32 status, int r)
1053{
1054 /*
1055 * on qcom SDCC4 only 8 words are used in each burst so only 8 addresses
1056 * from the fifo range should be used
1057 */
1058 if (status & MCI_RXFIFOHALFFULL)
1059 return host->variant->fifohalfsize;
1060 else if (status & MCI_RXDATAAVLBL)
1061 return 4;
1062
1063 return 0;
1064}
1065
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066static int mmci_pio_read(struct mmci_host *host, char *buffer, unsigned int remain)
1067{
1068 void __iomem *base = host->base;
1069 char *ptr = buffer;
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001070 u32 status = readl(host->base + MMCISTATUS);
Linus Walleij26eed9a2008-04-26 23:39:44 +01001071 int host_remain = host->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072
1073 do {
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001074 int count = host->get_rx_fifocnt(host, status, host_remain);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075
1076 if (count > remain)
1077 count = remain;
1078
1079 if (count <= 0)
1080 break;
1081
Ulf Hansson393e5e22011-12-13 17:08:04 +01001082 /*
1083 * SDIO especially may want to send something that is
1084 * not divisible by 4 (as opposed to card sectors
1085 * etc). Therefore make sure to always read the last bytes
1086 * while only doing full 32-bit reads towards the FIFO.
1087 */
1088 if (unlikely(count & 0x3)) {
1089 if (count < 4) {
1090 unsigned char buf[4];
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001091 ioread32_rep(base + MMCIFIFO, buf, 1);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001092 memcpy(ptr, buf, count);
1093 } else {
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001094 ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001095 count &= ~0x3;
1096 }
1097 } else {
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001098 ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001099 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100
1101 ptr += count;
1102 remain -= count;
Linus Walleij26eed9a2008-04-26 23:39:44 +01001103 host_remain -= count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104
1105 if (remain == 0)
1106 break;
1107
1108 status = readl(base + MMCISTATUS);
1109 } while (status & MCI_RXDATAAVLBL);
1110
1111 return ptr - buffer;
1112}
1113
1114static int mmci_pio_write(struct mmci_host *host, char *buffer, unsigned int remain, u32 status)
1115{
Rabin Vincent8301bb62010-08-09 12:57:30 +01001116 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 void __iomem *base = host->base;
1118 char *ptr = buffer;
1119
1120 do {
1121 unsigned int count, maxcnt;
1122
Rabin Vincent8301bb62010-08-09 12:57:30 +01001123 maxcnt = status & MCI_TXFIFOEMPTY ?
1124 variant->fifosize : variant->fifohalfsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 count = min(remain, maxcnt);
1126
Linus Walleij34177802010-10-19 12:43:58 +01001127 /*
Linus Walleij34177802010-10-19 12:43:58 +01001128 * SDIO especially may want to send something that is
1129 * not divisible by 4 (as opposed to card sectors
1130 * etc), and the FIFO only accept full 32-bit writes.
1131 * So compensate by adding +3 on the count, a single
1132 * byte become a 32bit write, 7 bytes will be two
1133 * 32bit writes etc.
1134 */
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001135 iowrite32_rep(base + MMCIFIFO, ptr, (count + 3) >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136
1137 ptr += count;
1138 remain -= count;
1139
1140 if (remain == 0)
1141 break;
1142
1143 status = readl(base + MMCISTATUS);
1144 } while (status & MCI_TXFIFOHALFEMPTY);
1145
1146 return ptr - buffer;
1147}
1148
1149/*
1150 * PIO data transfer IRQ handler.
1151 */
David Howells7d12e782006-10-05 14:55:46 +01001152static irqreturn_t mmci_pio_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153{
1154 struct mmci_host *host = dev_id;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001155 struct sg_mapping_iter *sg_miter = &host->sg_miter;
Rabin Vincent8301bb62010-08-09 12:57:30 +01001156 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157 void __iomem *base = host->base;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001158 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 u32 status;
1160
1161 status = readl(base + MMCISTATUS);
1162
Linus Walleij64de0282010-02-19 01:09:10 +01001163 dev_dbg(mmc_dev(host->mmc), "irq1 (pio) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001165 local_irq_save(flags);
1166
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 do {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 unsigned int remain, len;
1169 char *buffer;
1170
1171 /*
1172 * For write, we only need to test the half-empty flag
1173 * here - if the FIFO is completely empty, then by
1174 * definition it is more than half empty.
1175 *
1176 * For read, check for data available.
1177 */
1178 if (!(status & (MCI_TXFIFOHALFEMPTY|MCI_RXDATAAVLBL)))
1179 break;
1180
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001181 if (!sg_miter_next(sg_miter))
1182 break;
1183
1184 buffer = sg_miter->addr;
1185 remain = sg_miter->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186
1187 len = 0;
1188 if (status & MCI_RXACTIVE)
1189 len = mmci_pio_read(host, buffer, remain);
1190 if (status & MCI_TXACTIVE)
1191 len = mmci_pio_write(host, buffer, remain, status);
1192
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001193 sg_miter->consumed = len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 host->size -= len;
1196 remain -= len;
1197
1198 if (remain)
1199 break;
1200
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 status = readl(base + MMCISTATUS);
1202 } while (1);
1203
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001204 sg_miter_stop(sg_miter);
1205
1206 local_irq_restore(flags);
1207
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 /*
Russell Kingc4d877c2011-01-27 09:50:13 +00001209 * If we have less than the fifo 'half-full' threshold to transfer,
1210 * trigger a PIO interrupt as soon as any data is available.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 */
Russell Kingc4d877c2011-01-27 09:50:13 +00001212 if (status & MCI_RXACTIVE && host->size < variant->fifohalfsize)
Linus Walleij2686b4b2010-10-19 12:39:48 +01001213 mmci_set_mask1(host, MCI_RXDATAAVLBLMASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214
1215 /*
1216 * If we run out of data, disable the data IRQs; this
1217 * prevents a race where the FIFO becomes empty before
1218 * the chip itself has disabled the data path, and
1219 * stops us racing with our data end IRQ.
1220 */
1221 if (host->size == 0) {
Linus Walleij2686b4b2010-10-19 12:39:48 +01001222 mmci_set_mask1(host, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223 writel(readl(base + MMCIMASK0) | MCI_DATAENDMASK, base + MMCIMASK0);
1224 }
1225
1226 return IRQ_HANDLED;
1227}
1228
1229/*
1230 * Handle completion of command and data transfers.
1231 */
David Howells7d12e782006-10-05 14:55:46 +01001232static irqreturn_t mmci_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233{
1234 struct mmci_host *host = dev_id;
1235 u32 status;
1236 int ret = 0;
1237
1238 spin_lock(&host->lock);
1239
1240 do {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 status = readl(host->base + MMCISTATUS);
Linus Walleij2686b4b2010-10-19 12:39:48 +01001242
1243 if (host->singleirq) {
1244 if (status & readl(host->base + MMCIMASK1))
1245 mmci_pio_irq(irq, dev_id);
1246
1247 status &= ~MCI_IRQ1MASK;
1248 }
1249
Ulf Hansson8d94b542014-01-13 16:49:31 +01001250 /*
1251 * We intentionally clear the MCI_ST_CARDBUSY IRQ here (if it's
1252 * enabled) since the HW seems to be triggering the IRQ on both
1253 * edges while monitoring DAT0 for busy completion.
1254 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 status &= readl(host->base + MMCIMASK0);
1256 writel(status, host->base + MMCICLEAR);
1257
Linus Walleij64de0282010-02-19 01:09:10 +01001258 dev_dbg(mmc_dev(host->mmc), "irq0 (data+cmd) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259
Ulf Hansson78782892014-06-13 13:21:38 +02001260 if (host->variant->reversed_irq_handling) {
1261 mmci_data_irq(host, host->data, status);
1262 mmci_cmd_irq(host, host->cmd, status);
1263 } else {
1264 mmci_cmd_irq(host, host->cmd, status);
1265 mmci_data_irq(host, host->data, status);
1266 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267
Ulf Hansson8d94b542014-01-13 16:49:31 +01001268 /* Don't poll for busy completion in irq context. */
1269 if (host->busy_status)
1270 status &= ~MCI_ST_CARDBUSY;
1271
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 ret = 1;
1273 } while (status);
1274
1275 spin_unlock(&host->lock);
1276
1277 return IRQ_RETVAL(ret);
1278}
1279
1280static void mmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1281{
1282 struct mmci_host *host = mmc_priv(mmc);
Linus Walleij9e943022008-10-24 21:17:50 +01001283 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284
1285 WARN_ON(host->mrq != NULL);
1286
Ulf Hansson653a7612013-01-21 21:29:34 +01001287 mrq->cmd->error = mmci_validate_data(host, mrq->data);
1288 if (mrq->cmd->error) {
Pierre Ossman255d01a2007-07-24 20:38:53 +02001289 mmc_request_done(mmc, mrq);
1290 return;
1291 }
1292
Russell King1c3be362011-08-14 09:17:05 +01001293 pm_runtime_get_sync(mmc_dev(mmc));
1294
Linus Walleij9e943022008-10-24 21:17:50 +01001295 spin_lock_irqsave(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296
1297 host->mrq = mrq;
1298
Per Forlin58c7ccb2011-07-01 18:55:24 +02001299 if (mrq->data)
1300 mmci_get_next_data(host, mrq->data);
1301
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 if (mrq->data && mrq->data->flags & MMC_DATA_READ)
1303 mmci_start_data(host, mrq->data);
1304
Ulf Hansson024629c2013-05-13 15:40:56 +01001305 if (mrq->sbc)
1306 mmci_start_command(host, mrq->sbc, 0);
1307 else
1308 mmci_start_command(host, mrq->cmd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309
Linus Walleij9e943022008-10-24 21:17:50 +01001310 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311}
1312
1313static void mmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1314{
1315 struct mmci_host *host = mmc_priv(mmc);
Ulf Hansson7d72a1d2011-12-13 16:54:55 +01001316 struct variant_data *variant = host->variant;
Linus Walleija6a64642009-09-14 12:56:14 +01001317 u32 pwr = 0;
1318 unsigned long flags;
Lee Jonesdb90f912013-05-03 12:52:12 +01001319 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001321 pm_runtime_get_sync(mmc_dev(mmc));
1322
Ulf Hanssonbc521812011-12-13 16:57:55 +01001323 if (host->plat->ios_handler &&
1324 host->plat->ios_handler(mmc_dev(mmc), ios))
1325 dev_err(mmc_dev(mmc), "platform ios_handler failed\n");
1326
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 switch (ios->power_mode) {
1328 case MMC_POWER_OFF:
Ulf Hansson599c1d52013-01-07 16:22:50 +01001329 if (!IS_ERR(mmc->supply.vmmc))
1330 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
Lee Jones237fb5e2013-01-31 11:27:52 +00001331
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001332 if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
Lee Jones237fb5e2013-01-31 11:27:52 +00001333 regulator_disable(mmc->supply.vqmmc);
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001334 host->vqmmc_enabled = false;
1335 }
Lee Jones237fb5e2013-01-31 11:27:52 +00001336
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 break;
1338 case MMC_POWER_UP:
Ulf Hansson599c1d52013-01-07 16:22:50 +01001339 if (!IS_ERR(mmc->supply.vmmc))
1340 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
1341
Ulf Hansson7d72a1d2011-12-13 16:54:55 +01001342 /*
1343 * The ST Micro variant doesn't have the PL180s MCI_PWR_UP
1344 * and instead uses MCI_PWR_ON so apply whatever value is
1345 * configured in the variant data.
1346 */
1347 pwr |= variant->pwrreg_powerup;
1348
1349 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350 case MMC_POWER_ON:
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001351 if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
Lee Jonesdb90f912013-05-03 12:52:12 +01001352 ret = regulator_enable(mmc->supply.vqmmc);
1353 if (ret < 0)
1354 dev_err(mmc_dev(mmc),
1355 "failed to enable vqmmc regulator\n");
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001356 else
1357 host->vqmmc_enabled = true;
Lee Jonesdb90f912013-05-03 12:52:12 +01001358 }
Lee Jones237fb5e2013-01-31 11:27:52 +00001359
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 pwr |= MCI_PWR_ON;
1361 break;
1362 }
1363
Ulf Hansson4d1a3a02011-12-13 16:57:07 +01001364 if (variant->signal_direction && ios->power_mode != MMC_POWER_OFF) {
1365 /*
1366 * The ST Micro variant has some additional bits
1367 * indicating signal direction for the signals in
1368 * the SD/MMC bus and feedback-clock usage.
1369 */
Ulf Hansson4593df22014-03-21 10:13:05 +01001370 pwr |= host->pwr_reg_add;
Ulf Hansson4d1a3a02011-12-13 16:57:07 +01001371
1372 if (ios->bus_width == MMC_BUS_WIDTH_4)
1373 pwr &= ~MCI_ST_DATA74DIREN;
1374 else if (ios->bus_width == MMC_BUS_WIDTH_1)
1375 pwr &= (~MCI_ST_DATA74DIREN &
1376 ~MCI_ST_DATA31DIREN &
1377 ~MCI_ST_DATA2DIREN);
1378 }
1379
Linus Walleijcc30d602009-01-04 15:18:54 +01001380 if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) {
Linus Walleijf17a1f02009-08-04 01:01:02 +01001381 if (host->hw_designer != AMBA_VENDOR_ST)
Linus Walleijcc30d602009-01-04 15:18:54 +01001382 pwr |= MCI_ROD;
1383 else {
1384 /*
1385 * The ST Micro variant use the ROD bit for something
1386 * else and only has OD (Open Drain).
1387 */
1388 pwr |= MCI_OD;
1389 }
1390 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391
Ulf Hanssonf4670da2013-01-09 17:19:54 +01001392 /*
1393 * If clock = 0 and the variant requires the MMCIPOWER to be used for
1394 * gating the clock, the MCI_PWR_ON bit is cleared.
1395 */
1396 if (!ios->clock && variant->pwrreg_clkgate)
1397 pwr &= ~MCI_PWR_ON;
1398
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001399 if (host->variant->explicit_mclk_control &&
1400 ios->clock != host->clock_cache) {
1401 ret = clk_set_rate(host->clk, ios->clock);
1402 if (ret < 0)
1403 dev_err(mmc_dev(host->mmc),
1404 "Error setting clock rate (%d)\n", ret);
1405 else
1406 host->mclk = clk_get_rate(host->clk);
1407 }
1408 host->clock_cache = ios->clock;
1409
Linus Walleija6a64642009-09-14 12:56:14 +01001410 spin_lock_irqsave(&host->lock, flags);
1411
1412 mmci_set_clkreg(host, ios->clock);
Ulf Hansson7437cfa2012-01-18 09:17:27 +01001413 mmci_write_pwrreg(host, pwr);
Ulf Hanssonf829c042013-09-04 09:01:15 +01001414 mmci_reg_delay(host);
Linus Walleija6a64642009-09-14 12:56:14 +01001415
1416 spin_unlock_irqrestore(&host->lock, flags);
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001417
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001418 pm_runtime_mark_last_busy(mmc_dev(mmc));
1419 pm_runtime_put_autosuspend(mmc_dev(mmc));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420}
1421
Russell King89001442009-07-09 15:16:07 +01001422static int mmci_get_cd(struct mmc_host *mmc)
1423{
1424 struct mmci_host *host = mmc_priv(mmc);
Rabin Vincent29719442010-08-09 12:54:43 +01001425 struct mmci_platform_data *plat = host->plat;
Ulf Hanssond2762092014-03-17 13:56:19 +01001426 unsigned int status = mmc_gpio_get_cd(mmc);
Russell King89001442009-07-09 15:16:07 +01001427
Ulf Hanssond2762092014-03-17 13:56:19 +01001428 if (status == -ENOSYS) {
Rabin Vincent4b8caec2010-08-09 12:56:40 +01001429 if (!plat->status)
1430 return 1; /* Assume always present */
1431
Rabin Vincent29719442010-08-09 12:54:43 +01001432 status = plat->status(mmc_dev(host->mmc));
Ulf Hanssond2762092014-03-17 13:56:19 +01001433 }
Russell King74bc8092010-07-29 15:58:59 +01001434 return status;
Russell King89001442009-07-09 15:16:07 +01001435}
1436
Ulf Hansson0f3ed7f2013-05-15 20:47:33 +01001437static int mmci_sig_volt_switch(struct mmc_host *mmc, struct mmc_ios *ios)
1438{
1439 int ret = 0;
1440
1441 if (!IS_ERR(mmc->supply.vqmmc)) {
1442
1443 pm_runtime_get_sync(mmc_dev(mmc));
1444
1445 switch (ios->signal_voltage) {
1446 case MMC_SIGNAL_VOLTAGE_330:
1447 ret = regulator_set_voltage(mmc->supply.vqmmc,
1448 2700000, 3600000);
1449 break;
1450 case MMC_SIGNAL_VOLTAGE_180:
1451 ret = regulator_set_voltage(mmc->supply.vqmmc,
1452 1700000, 1950000);
1453 break;
1454 case MMC_SIGNAL_VOLTAGE_120:
1455 ret = regulator_set_voltage(mmc->supply.vqmmc,
1456 1100000, 1300000);
1457 break;
1458 }
1459
1460 if (ret)
1461 dev_warn(mmc_dev(mmc), "Voltage switch failed\n");
1462
1463 pm_runtime_mark_last_busy(mmc_dev(mmc));
1464 pm_runtime_put_autosuspend(mmc_dev(mmc));
1465 }
1466
1467 return ret;
1468}
1469
Ulf Hansson01259622013-05-15 20:53:22 +01001470static struct mmc_host_ops mmci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471 .request = mmci_request,
Per Forlin58c7ccb2011-07-01 18:55:24 +02001472 .pre_req = mmci_pre_request,
1473 .post_req = mmci_post_request,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474 .set_ios = mmci_set_ios,
Ulf Hanssond2762092014-03-17 13:56:19 +01001475 .get_ro = mmc_gpio_get_ro,
Russell King89001442009-07-09 15:16:07 +01001476 .get_cd = mmci_get_cd,
Ulf Hansson0f3ed7f2013-05-15 20:47:33 +01001477 .start_signal_voltage_switch = mmci_sig_volt_switch,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478};
1479
Ulf Hansson78f87df2014-03-17 15:53:07 +01001480static int mmci_of_parse(struct device_node *np, struct mmc_host *mmc)
1481{
Ulf Hansson4593df22014-03-21 10:13:05 +01001482 struct mmci_host *host = mmc_priv(mmc);
Ulf Hansson78f87df2014-03-17 15:53:07 +01001483 int ret = mmc_of_parse(mmc);
Lee Jones000bc9d2012-04-16 10:18:43 +01001484
Ulf Hansson78f87df2014-03-17 15:53:07 +01001485 if (ret)
1486 return ret;
Lee Jones000bc9d2012-04-16 10:18:43 +01001487
Ulf Hansson4593df22014-03-21 10:13:05 +01001488 if (of_get_property(np, "st,sig-dir-dat0", NULL))
1489 host->pwr_reg_add |= MCI_ST_DATA0DIREN;
1490 if (of_get_property(np, "st,sig-dir-dat2", NULL))
1491 host->pwr_reg_add |= MCI_ST_DATA2DIREN;
1492 if (of_get_property(np, "st,sig-dir-dat31", NULL))
1493 host->pwr_reg_add |= MCI_ST_DATA31DIREN;
1494 if (of_get_property(np, "st,sig-dir-dat74", NULL))
1495 host->pwr_reg_add |= MCI_ST_DATA74DIREN;
1496 if (of_get_property(np, "st,sig-dir-cmd", NULL))
1497 host->pwr_reg_add |= MCI_ST_CMDDIREN;
1498 if (of_get_property(np, "st,sig-pin-fbclk", NULL))
1499 host->pwr_reg_add |= MCI_ST_FBCLKEN;
1500
Lee Jones000bc9d2012-04-16 10:18:43 +01001501 if (of_get_property(np, "mmc-cap-mmc-highspeed", NULL))
Ulf Hansson78f87df2014-03-17 15:53:07 +01001502 mmc->caps |= MMC_CAP_MMC_HIGHSPEED;
Lee Jones000bc9d2012-04-16 10:18:43 +01001503 if (of_get_property(np, "mmc-cap-sd-highspeed", NULL))
Ulf Hansson78f87df2014-03-17 15:53:07 +01001504 mmc->caps |= MMC_CAP_SD_HIGHSPEED;
Lee Jones000bc9d2012-04-16 10:18:43 +01001505
Ulf Hansson78f87df2014-03-17 15:53:07 +01001506 return 0;
Lee Jones000bc9d2012-04-16 10:18:43 +01001507}
Lee Jones000bc9d2012-04-16 10:18:43 +01001508
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001509static int mmci_probe(struct amba_device *dev,
Russell Kingaa25afa2011-02-19 15:55:00 +00001510 const struct amba_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511{
Linus Walleij6ef297f2009-09-22 14:29:36 +01001512 struct mmci_platform_data *plat = dev->dev.platform_data;
Lee Jones000bc9d2012-04-16 10:18:43 +01001513 struct device_node *np = dev->dev.of_node;
Rabin Vincent4956e102010-07-21 12:54:40 +01001514 struct variant_data *variant = id->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 struct mmci_host *host;
1516 struct mmc_host *mmc;
1517 int ret;
1518
Lee Jones000bc9d2012-04-16 10:18:43 +01001519 /* Must have platform data or Device Tree. */
1520 if (!plat && !np) {
1521 dev_err(&dev->dev, "No plat data or DT found\n");
1522 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523 }
1524
Lee Jonesb9b52912012-06-12 10:49:51 +01001525 if (!plat) {
1526 plat = devm_kzalloc(&dev->dev, sizeof(*plat), GFP_KERNEL);
1527 if (!plat)
1528 return -ENOMEM;
1529 }
1530
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531 mmc = mmc_alloc_host(sizeof(struct mmci_host), &dev->dev);
Ulf Hanssonef289982014-03-17 13:56:32 +01001532 if (!mmc)
1533 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534
Ulf Hansson78f87df2014-03-17 15:53:07 +01001535 ret = mmci_of_parse(np, mmc);
1536 if (ret)
1537 goto host_free;
1538
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539 host = mmc_priv(mmc);
Rabin Vincent4ea580f2009-04-17 08:44:19 +05301540 host->mmc = mmc;
Russell King012b7d32009-07-09 15:13:56 +01001541
1542 host->hw_designer = amba_manf(dev);
1543 host->hw_revision = amba_rev(dev);
Linus Walleij64de0282010-02-19 01:09:10 +01001544 dev_dbg(mmc_dev(mmc), "designer ID = 0x%02x\n", host->hw_designer);
1545 dev_dbg(mmc_dev(mmc), "revision = 0x%01x\n", host->hw_revision);
Russell King012b7d32009-07-09 15:13:56 +01001546
Ulf Hansson665ba562013-05-13 15:39:17 +01001547 host->clk = devm_clk_get(&dev->dev, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548 if (IS_ERR(host->clk)) {
1549 ret = PTR_ERR(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 goto host_free;
1551 }
1552
Julia Lawallac940932012-08-26 16:00:59 +00001553 ret = clk_prepare_enable(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 if (ret)
Ulf Hansson665ba562013-05-13 15:39:17 +01001555 goto host_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001557 if (variant->qcom_fifo)
1558 host->get_rx_fifocnt = mmci_qcom_get_rx_fifocnt;
1559 else
1560 host->get_rx_fifocnt = mmci_get_rx_fifocnt;
1561
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562 host->plat = plat;
Rabin Vincent4956e102010-07-21 12:54:40 +01001563 host->variant = variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564 host->mclk = clk_get_rate(host->clk);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001565 /*
1566 * According to the spec, mclk is max 100 MHz,
1567 * so we try to adjust the clock down to this,
1568 * (if possible).
1569 */
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +01001570 if (host->mclk > variant->f_max) {
1571 ret = clk_set_rate(host->clk, variant->f_max);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001572 if (ret < 0)
1573 goto clk_disable;
1574 host->mclk = clk_get_rate(host->clk);
Linus Walleij64de0282010-02-19 01:09:10 +01001575 dev_dbg(mmc_dev(mmc), "eventual mclk rate: %u Hz\n",
1576 host->mclk);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001577 }
Ulf Hanssonef289982014-03-17 13:56:32 +01001578
Russell Kingc8ebae32011-01-11 19:35:53 +00001579 host->phybase = dev->res.start;
Ulf Hanssonef289982014-03-17 13:56:32 +01001580 host->base = devm_ioremap_resource(&dev->dev, &dev->res);
1581 if (IS_ERR(host->base)) {
1582 ret = PTR_ERR(host->base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583 goto clk_disable;
1584 }
1585
Linus Walleij7f294e42011-07-08 09:57:15 +01001586 /*
1587 * The ARM and ST versions of the block have slightly different
1588 * clock divider equations which means that the minimum divider
1589 * differs too.
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001590 * on Qualcomm like controllers get the nearest minimum clock to 100Khz
Linus Walleij7f294e42011-07-08 09:57:15 +01001591 */
1592 if (variant->st_clkdiv)
1593 mmc->f_min = DIV_ROUND_UP(host->mclk, 257);
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001594 else if (variant->explicit_mclk_control)
1595 mmc->f_min = clk_round_rate(host->clk, 100000);
Linus Walleij7f294e42011-07-08 09:57:15 +01001596 else
1597 mmc->f_min = DIV_ROUND_UP(host->mclk, 512);
Linus Walleij808d97c2010-04-08 07:39:38 +01001598 /*
Ulf Hansson78f87df2014-03-17 15:53:07 +01001599 * If no maximum operating frequency is supplied, fall back to use
1600 * the module parameter, which has a (low) default value in case it
1601 * is not specified. Either value must not exceed the clock rate into
Ulf Hansson5080a082014-03-21 10:46:39 +01001602 * the block, of course.
Linus Walleij808d97c2010-04-08 07:39:38 +01001603 */
Ulf Hansson78f87df2014-03-17 15:53:07 +01001604 if (mmc->f_max)
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001605 mmc->f_max = variant->explicit_mclk_control ?
1606 min(variant->f_max, mmc->f_max) :
1607 min(host->mclk, mmc->f_max);
Linus Walleij808d97c2010-04-08 07:39:38 +01001608 else
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001609 mmc->f_max = variant->explicit_mclk_control ?
1610 fmax : min(host->mclk, fmax);
1611
1612
Linus Walleij64de0282010-02-19 01:09:10 +01001613 dev_dbg(mmc_dev(mmc), "clocking block at %u Hz\n", mmc->f_max);
1614
Ulf Hansson599c1d52013-01-07 16:22:50 +01001615 /* Get regulators and the supported OCR mask */
1616 mmc_regulator_get_supply(mmc);
1617 if (!mmc->ocr_avail)
Linus Walleij34e84f32009-09-22 14:41:40 +01001618 mmc->ocr_avail = plat->ocr_mask;
Ulf Hansson599c1d52013-01-07 16:22:50 +01001619 else if (plat->ocr_mask)
1620 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1621
Ulf Hansson78f87df2014-03-17 15:53:07 +01001622 /* DT takes precedence over platform data. */
Ulf Hansson78f87df2014-03-17 15:53:07 +01001623 if (!np) {
1624 if (!plat->cd_invert)
1625 mmc->caps2 |= MMC_CAP2_CD_ACTIVE_HIGH;
1626 mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
1627 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628
Ulf Hansson9dd8a8b2014-03-19 13:54:18 +01001629 /* We support these capabilities. */
1630 mmc->caps |= MMC_CAP_CMD23;
1631
Ulf Hansson8d94b542014-01-13 16:49:31 +01001632 if (variant->busy_detect) {
1633 mmci_ops.card_busy = mmci_card_busy;
1634 mmci_write_datactrlreg(host, MCI_ST_DPSM_BUSYMODE);
1635 mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY;
1636 mmc->max_busy_timeout = 0;
1637 }
1638
1639 mmc->ops = &mmci_ops;
1640
Ulf Hansson70be2082013-01-07 15:35:06 +01001641 /* We support these PM capabilities. */
Ulf Hansson78f87df2014-03-17 15:53:07 +01001642 mmc->pm_caps |= MMC_PM_KEEP_POWER;
Ulf Hansson70be2082013-01-07 15:35:06 +01001643
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644 /*
1645 * We can do SGIO
1646 */
Martin K. Petersena36274e2010-09-10 01:33:59 -04001647 mmc->max_segs = NR_SG;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648
1649 /*
Rabin Vincent08458ef2010-07-21 12:55:59 +01001650 * Since only a certain number of bits are valid in the data length
1651 * register, we must ensure that we don't exceed 2^num-1 bytes in a
1652 * single request.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653 */
Rabin Vincent08458ef2010-07-21 12:55:59 +01001654 mmc->max_req_size = (1 << variant->datalength_bits) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655
1656 /*
1657 * Set the maximum segment size. Since we aren't doing DMA
1658 * (yet) we are only limited by the data length register.
1659 */
Pierre Ossman55db8902006-11-21 17:55:45 +01001660 mmc->max_seg_size = mmc->max_req_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001662 /*
1663 * Block size can be up to 2048 bytes, but must be a power of two.
1664 */
Will Deacon8f7f6b72012-02-24 11:25:21 +00001665 mmc->max_blk_size = 1 << 11;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001666
Pierre Ossman55db8902006-11-21 17:55:45 +01001667 /*
Will Deacon8f7f6b72012-02-24 11:25:21 +00001668 * Limit the number of blocks transferred so that we don't overflow
1669 * the maximum request size.
Pierre Ossman55db8902006-11-21 17:55:45 +01001670 */
Will Deacon8f7f6b72012-02-24 11:25:21 +00001671 mmc->max_blk_count = mmc->max_req_size >> 11;
Pierre Ossman55db8902006-11-21 17:55:45 +01001672
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 spin_lock_init(&host->lock);
1674
1675 writel(0, host->base + MMCIMASK0);
1676 writel(0, host->base + MMCIMASK1);
1677 writel(0xfff, host->base + MMCICLEAR);
1678
Linus Walleijce437aa2014-08-27 15:13:54 +02001679 /*
1680 * If:
1681 * - not using DT but using a descriptor table, or
1682 * - using a table of descriptors ALONGSIDE DT, or
1683 * look up these descriptors named "cd" and "wp" right here, fail
1684 * silently of these do not exist and proceed to try platform data
1685 */
1686 if (!np) {
Linus Walleij89168b42014-10-02 09:08:46 +02001687 ret = mmc_gpiod_request_cd(mmc, "cd", 0, false, 0, NULL);
Linus Walleijce437aa2014-08-27 15:13:54 +02001688 if (ret < 0) {
1689 if (ret == -EPROBE_DEFER)
1690 goto clk_disable;
1691 else if (gpio_is_valid(plat->gpio_cd)) {
1692 ret = mmc_gpio_request_cd(mmc, plat->gpio_cd, 0);
1693 if (ret)
1694 goto clk_disable;
1695 }
1696 }
1697
Linus Walleij89168b42014-10-02 09:08:46 +02001698 ret = mmc_gpiod_request_ro(mmc, "wp", 0, false, 0, NULL);
Linus Walleijce437aa2014-08-27 15:13:54 +02001699 if (ret < 0) {
1700 if (ret == -EPROBE_DEFER)
1701 goto clk_disable;
1702 else if (gpio_is_valid(plat->gpio_wp)) {
1703 ret = mmc_gpio_request_ro(mmc, plat->gpio_wp);
1704 if (ret)
1705 goto clk_disable;
1706 }
1707 }
Russell King89001442009-07-09 15:16:07 +01001708 }
1709
Ulf Hanssonef289982014-03-17 13:56:32 +01001710 ret = devm_request_irq(&dev->dev, dev->irq[0], mmci_irq, IRQF_SHARED,
1711 DRIVER_NAME " (cmd)", host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712 if (ret)
Ulf Hanssonef289982014-03-17 13:56:32 +01001713 goto clk_disable;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714
Russell Kingdfb85182012-05-03 11:33:15 +01001715 if (!dev->irq[1])
Linus Walleij2686b4b2010-10-19 12:39:48 +01001716 host->singleirq = true;
1717 else {
Ulf Hanssonef289982014-03-17 13:56:32 +01001718 ret = devm_request_irq(&dev->dev, dev->irq[1], mmci_pio_irq,
1719 IRQF_SHARED, DRIVER_NAME " (pio)", host);
Linus Walleij2686b4b2010-10-19 12:39:48 +01001720 if (ret)
Ulf Hanssonef289982014-03-17 13:56:32 +01001721 goto clk_disable;
Linus Walleij2686b4b2010-10-19 12:39:48 +01001722 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723
Linus Walleij8cb28152011-01-24 15:22:13 +01001724 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725
1726 amba_set_drvdata(dev, mmc);
1727
Russell Kingc8ebae32011-01-11 19:35:53 +00001728 dev_info(&dev->dev, "%s: PL%03x manf %x rev%u at 0x%08llx irq %d,%d (pio)\n",
1729 mmc_hostname(mmc), amba_part(dev), amba_manf(dev),
1730 amba_rev(dev), (unsigned long long)dev->res.start,
1731 dev->irq[0], dev->irq[1]);
1732
1733 mmci_dma_setup(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001735 pm_runtime_set_autosuspend_delay(&dev->dev, 50);
1736 pm_runtime_use_autosuspend(&dev->dev);
Russell King1c3be362011-08-14 09:17:05 +01001737
Russell King8c11a942010-12-28 19:40:40 +00001738 mmc_add_host(mmc);
1739
Ulf Hansson6f2d3c82014-12-11 14:35:55 +01001740 pm_runtime_put(&dev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741 return 0;
1742
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 clk_disable:
Julia Lawallac940932012-08-26 16:00:59 +00001744 clk_disable_unprepare(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745 host_free:
1746 mmc_free_host(mmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747 return ret;
1748}
1749
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001750static int mmci_remove(struct amba_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751{
1752 struct mmc_host *mmc = amba_get_drvdata(dev);
1753
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754 if (mmc) {
1755 struct mmci_host *host = mmc_priv(mmc);
1756
Russell King1c3be362011-08-14 09:17:05 +01001757 /*
1758 * Undo pm_runtime_put() in probe. We use the _sync
1759 * version here so that we can access the primecell.
1760 */
1761 pm_runtime_get_sync(&dev->dev);
1762
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763 mmc_remove_host(mmc);
1764
1765 writel(0, host->base + MMCIMASK0);
1766 writel(0, host->base + MMCIMASK1);
1767
1768 writel(0, host->base + MMCICOMMAND);
1769 writel(0, host->base + MMCIDATACTRL);
1770
Russell Kingc8ebae32011-01-11 19:35:53 +00001771 mmci_dma_release(host);
Julia Lawallac940932012-08-26 16:00:59 +00001772 clk_disable_unprepare(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773 mmc_free_host(mmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774 }
1775
1776 return 0;
1777}
1778
Ulf Hansson571dce42014-01-23 00:38:00 +01001779#ifdef CONFIG_PM
Ulf Hansson1ff44432013-09-04 09:05:17 +01001780static void mmci_save(struct mmci_host *host)
1781{
1782 unsigned long flags;
1783
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001784 spin_lock_irqsave(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001785
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001786 writel(0, host->base + MMCIMASK0);
1787 if (host->variant->pwrreg_nopower) {
Ulf Hansson1ff44432013-09-04 09:05:17 +01001788 writel(0, host->base + MMCIDATACTRL);
1789 writel(0, host->base + MMCIPOWER);
1790 writel(0, host->base + MMCICLOCK);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001791 }
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001792 mmci_reg_delay(host);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001793
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001794 spin_unlock_irqrestore(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001795}
1796
1797static void mmci_restore(struct mmci_host *host)
1798{
1799 unsigned long flags;
1800
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001801 spin_lock_irqsave(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001802
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001803 if (host->variant->pwrreg_nopower) {
Ulf Hansson1ff44432013-09-04 09:05:17 +01001804 writel(host->clk_reg, host->base + MMCICLOCK);
1805 writel(host->datactrl_reg, host->base + MMCIDATACTRL);
1806 writel(host->pwr_reg, host->base + MMCIPOWER);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001807 }
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001808 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
1809 mmci_reg_delay(host);
1810
1811 spin_unlock_irqrestore(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001812}
1813
Ulf Hansson82592932013-01-09 11:15:26 +01001814static int mmci_runtime_suspend(struct device *dev)
1815{
1816 struct amba_device *adev = to_amba_device(dev);
1817 struct mmc_host *mmc = amba_get_drvdata(adev);
1818
1819 if (mmc) {
1820 struct mmci_host *host = mmc_priv(mmc);
Ulf Hanssone36bd9c62013-09-04 09:00:37 +01001821 pinctrl_pm_select_sleep_state(dev);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001822 mmci_save(host);
Ulf Hansson82592932013-01-09 11:15:26 +01001823 clk_disable_unprepare(host->clk);
1824 }
1825
1826 return 0;
1827}
1828
1829static int mmci_runtime_resume(struct device *dev)
1830{
1831 struct amba_device *adev = to_amba_device(dev);
1832 struct mmc_host *mmc = amba_get_drvdata(adev);
1833
1834 if (mmc) {
1835 struct mmci_host *host = mmc_priv(mmc);
1836 clk_prepare_enable(host->clk);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001837 mmci_restore(host);
Ulf Hanssone36bd9c62013-09-04 09:00:37 +01001838 pinctrl_pm_select_default_state(dev);
Ulf Hansson82592932013-01-09 11:15:26 +01001839 }
1840
1841 return 0;
1842}
1843#endif
1844
Ulf Hansson48fa7002011-12-13 16:59:34 +01001845static const struct dev_pm_ops mmci_dev_pm_ops = {
Ulf Hanssonf3737fa2014-01-23 01:11:33 +01001846 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1847 pm_runtime_force_resume)
Rafael J. Wysocki6ed23b82014-12-04 00:34:11 +01001848 SET_RUNTIME_PM_OPS(mmci_runtime_suspend, mmci_runtime_resume, NULL)
Ulf Hansson48fa7002011-12-13 16:59:34 +01001849};
1850
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851static struct amba_id mmci_ids[] = {
1852 {
1853 .id = 0x00041180,
Pawel Moll768fbc12011-03-11 17:18:07 +00001854 .mask = 0xff0fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001855 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856 },
1857 {
Pawel Moll768fbc12011-03-11 17:18:07 +00001858 .id = 0x01041180,
1859 .mask = 0xff0fffff,
1860 .data = &variant_arm_extended_fifo,
1861 },
1862 {
Pawel Moll3a372982013-01-24 14:12:45 +01001863 .id = 0x02041180,
1864 .mask = 0xff0fffff,
1865 .data = &variant_arm_extended_fifo_hwfc,
1866 },
1867 {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868 .id = 0x00041181,
1869 .mask = 0x000fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001870 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871 },
Linus Walleijcc30d602009-01-04 15:18:54 +01001872 /* ST Micro variants */
1873 {
1874 .id = 0x00180180,
1875 .mask = 0x00ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001876 .data = &variant_u300,
Linus Walleijcc30d602009-01-04 15:18:54 +01001877 },
1878 {
Linus Walleij34fd4212012-04-10 17:43:59 +01001879 .id = 0x10180180,
1880 .mask = 0xf0ffffff,
1881 .data = &variant_nomadik,
1882 },
1883 {
Linus Walleijcc30d602009-01-04 15:18:54 +01001884 .id = 0x00280180,
1885 .mask = 0x00ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001886 .data = &variant_u300,
1887 },
1888 {
1889 .id = 0x00480180,
Philippe Langlais1784b152011-03-25 08:51:52 +01001890 .mask = 0xf0ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001891 .data = &variant_ux500,
Linus Walleijcc30d602009-01-04 15:18:54 +01001892 },
Philippe Langlais1784b152011-03-25 08:51:52 +01001893 {
1894 .id = 0x10480180,
1895 .mask = 0xf0ffffff,
1896 .data = &variant_ux500v2,
1897 },
Srinivas Kandagatla55b604a2014-06-02 10:10:13 +01001898 /* Qualcomm variants */
1899 {
1900 .id = 0x00051180,
1901 .mask = 0x000fffff,
1902 .data = &variant_qcom,
1903 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904 { 0, 0 },
1905};
1906
Dave Martin9f998352011-10-05 15:15:21 +01001907MODULE_DEVICE_TABLE(amba, mmci_ids);
1908
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909static struct amba_driver mmci_driver = {
1910 .drv = {
1911 .name = DRIVER_NAME,
Ulf Hansson48fa7002011-12-13 16:59:34 +01001912 .pm = &mmci_dev_pm_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913 },
1914 .probe = mmci_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -05001915 .remove = mmci_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916 .id_table = mmci_ids,
1917};
1918
viresh kumar9e5ed092012-03-15 10:40:38 +01001919module_amba_driver(mmci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920
Linus Torvalds1da177e2005-04-16 15:20:36 -07001921module_param(fmax, uint, 0444);
1922
1923MODULE_DESCRIPTION("ARM PrimeCell PL180/181 Multimedia Card Interface driver");
1924MODULE_LICENSE("GPL");