blob: 09ff80012df84f58d64f9503a313eb50f856b887 [file] [log] [blame]
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001/**************************************************************************
2 *
3 * Copyright (C) 2000-2008 Alacritech, Inc. All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above
12 * copyright notice, this list of conditions and the following
13 * disclaimer in the documentation and/or other materials provided
14 * with the distribution.
15 *
16 * THIS SOFTWARE IS PROVIDED BY ALACRITECH, INC. ``AS IS'' AND ANY
17 * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL ALACRITECH, INC. OR
20 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
23 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
24 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
25 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
26 * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 * SUCH DAMAGE.
28 *
29 * The views and conclusions contained in the software and documentation
30 * are those of the authors and should not be interpreted as representing
31 * official policies, either expressed or implied, of Alacritech, Inc.
32 *
Mithlesh Thukral0d414722009-01-19 20:29:59 +053033 * Parts developed by LinSysSoft Sahara team
34 *
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -070035 **************************************************************************/
36
37/*
38 * FILENAME: sxg.c
39 *
40 * The SXG driver for Alacritech's 10Gbe products.
41 *
42 * NOTE: This is the standard, non-accelerated version of Alacritech's
43 * IS-NIC driver.
44 */
45
46#include <linux/kernel.h>
47#include <linux/string.h>
48#include <linux/errno.h>
49#include <linux/module.h>
50#include <linux/moduleparam.h>
51#include <linux/ioport.h>
52#include <linux/slab.h>
53#include <linux/interrupt.h>
54#include <linux/timer.h>
55#include <linux/pci.h>
56#include <linux/spinlock.h>
57#include <linux/init.h>
58#include <linux/netdevice.h>
59#include <linux/etherdevice.h>
60#include <linux/ethtool.h>
61#include <linux/skbuff.h>
62#include <linux/delay.h>
63#include <linux/types.h>
64#include <linux/dma-mapping.h>
65#include <linux/mii.h>
Mithlesh Thukral0d414722009-01-19 20:29:59 +053066#include <linux/ip.h>
67#include <linux/in.h>
68#include <linux/tcp.h>
69#include <linux/ipv6.h>
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -070070
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -070071#define SLIC_GET_STATS_ENABLED 0
72#define LINUX_FREES_ADAPTER_RESOURCES 1
73#define SXG_OFFLOAD_IP_CHECKSUM 0
74#define SXG_POWER_MANAGEMENT_ENABLED 0
75#define VPCI 0
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -070076#define ATK_DEBUG 1
77
78#include "sxg_os.h"
79#include "sxghw.h"
80#include "sxghif.h"
81#include "sxg.h"
82#include "sxgdbg.h"
83
Mithlesh Thukrala536efc2009-02-18 18:54:14 +053084#include "sxgphycode-1.2.h"
Mithlesh Thukrala3915dd2009-01-19 20:28:13 +053085#define SXG_UCODE_DBG 0 /* Turn on for debugging */
86#ifdef SXG_UCODE_DBG
Mithlesh Thukrala536efc2009-02-18 18:54:14 +053087#include "saharadbgdownload-1.71.c"
88#include "saharadbgdownloadB-1.10.c"
Mithlesh Thukrala3915dd2009-01-19 20:28:13 +053089#else
Mithlesh Thukrala536efc2009-02-18 18:54:14 +053090#include "saharadownload-1.55.c"
91#include "saharadownloadB-1.8.c"
Mithlesh Thukrala3915dd2009-01-19 20:28:13 +053092#endif
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -070093
J.R. Mauro73b07062008-10-28 18:42:02 -040094static int sxg_allocate_buffer_memory(struct adapter_t *adapter, u32 Size,
Mithlesh Thukral942798b2009-01-05 21:14:34 +053095 enum sxg_buffer_type BufferType);
Mithlesh Thukral0d414722009-01-19 20:29:59 +053096static int sxg_allocate_rcvblock_complete(struct adapter_t *adapter,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +053097 void *RcvBlock,
98 dma_addr_t PhysicalAddress,
99 u32 Length);
J.R. Mauro73b07062008-10-28 18:42:02 -0400100static void sxg_allocate_sgl_buffer_complete(struct adapter_t *adapter,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530101 struct sxg_scatter_gather *SxgSgl,
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400102 dma_addr_t PhysicalAddress,
103 u32 Length);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700104
105static void sxg_mcast_init_crc32(void);
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530106static int sxg_entry_open(struct net_device *dev);
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530107static int sxg_second_open(struct net_device * dev);
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530108static int sxg_entry_halt(struct net_device *dev);
109static int sxg_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
110static int sxg_send_packets(struct sk_buff *skb, struct net_device *dev);
J.R. Mauro73b07062008-10-28 18:42:02 -0400111static int sxg_transmit_packet(struct adapter_t *adapter, struct sk_buff *skb);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +0530112static int sxg_dumb_sgl(struct sxg_x64_sgl *pSgl,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530113 struct sxg_scatter_gather *SxgSgl);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700114
Mithlesh Thukralb62a2942009-01-30 20:19:03 +0530115static void sxg_handle_interrupt(struct adapter_t *adapter, int *work_done,
116 int budget);
117static void sxg_interrupt(struct adapter_t *adapter);
118static int sxg_poll(struct napi_struct *napi, int budget);
J.R. Mauro73b07062008-10-28 18:42:02 -0400119static int sxg_process_isr(struct adapter_t *adapter, u32 MessageId);
Mithlesh Thukralb62a2942009-01-30 20:19:03 +0530120static u32 sxg_process_event_queue(struct adapter_t *adapter, u32 RssId,
121 int *sxg_napi_continue, int *work_done, int budget);
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +0530122static void sxg_complete_slow_send(struct adapter_t *adapter);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530123static struct sk_buff *sxg_slow_receive(struct adapter_t *adapter,
124 struct sxg_event *Event);
J.R. Mauro73b07062008-10-28 18:42:02 -0400125static void sxg_process_rcv_error(struct adapter_t *adapter, u32 ErrorStatus);
126static bool sxg_mac_filter(struct adapter_t *adapter,
127 struct ether_header *EtherHdr, ushort length);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +0530128static struct net_device_stats *sxg_get_stats(struct net_device * dev);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +0530129void sxg_free_resources(struct adapter_t *adapter);
130void sxg_free_rcvblocks(struct adapter_t *adapter);
131void sxg_free_sgl_buffers(struct adapter_t *adapter);
132void sxg_unmap_resources(struct adapter_t *adapter);
133void sxg_free_mcast_addrs(struct adapter_t *adapter);
134void sxg_collect_statistics(struct adapter_t *adapter);
Mithlesh Thukral1782199f2009-02-06 19:32:28 +0530135static int sxg_register_interrupt(struct adapter_t *adapter);
136static void sxg_remove_isr(struct adapter_t *adapter);
137static irqreturn_t sxg_isr(int irq, void *dev_id);
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +0530138
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -0700139#define XXXTODO 0
140
Greg Kroah-Hartman96e70882009-01-21 08:17:45 -0800141#if XXXTODO
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530142static int sxg_mac_set_address(struct net_device *dev, void *ptr);
Greg Kroah-Hartman96e70882009-01-21 08:17:45 -0800143#endif
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530144static void sxg_mcast_set_list(struct net_device *dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700145
Mithlesh Thukral54aed112009-01-19 20:27:17 +0530146static int sxg_adapter_set_hwaddr(struct adapter_t *adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700147
J.R. Mauro73b07062008-10-28 18:42:02 -0400148static int sxg_initialize_adapter(struct adapter_t *adapter);
149static void sxg_stock_rcv_buffers(struct adapter_t *adapter);
150static void sxg_complete_descriptor_blocks(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400151 unsigned char Index);
Mithlesh Thukral7c66b142009-02-06 19:30:40 +0530152int sxg_change_mtu (struct net_device *netdev, int new_mtu);
J.R. Mauro73b07062008-10-28 18:42:02 -0400153static int sxg_initialize_link(struct adapter_t *adapter);
154static int sxg_phy_init(struct adapter_t *adapter);
155static void sxg_link_event(struct adapter_t *adapter);
156static enum SXG_LINK_STATE sxg_get_link_state(struct adapter_t *adapter);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530157static void sxg_link_state(struct adapter_t *adapter,
158 enum SXG_LINK_STATE LinkState);
J.R. Mauro73b07062008-10-28 18:42:02 -0400159static int sxg_write_mdio_reg(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400160 u32 DevAddr, u32 RegAddr, u32 Value);
J.R. Mauro73b07062008-10-28 18:42:02 -0400161static int sxg_read_mdio_reg(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400162 u32 DevAddr, u32 RegAddr, u32 *pValue);
Mithlesh Thukralb040b072009-01-28 07:08:11 +0530163static void sxg_set_mcast_addr(struct adapter_t *adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700164
165static unsigned int sxg_first_init = 1;
166static char *sxg_banner =
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530167 "Alacritech SLIC Technology(tm) Server and Storage \
168 10Gbe Accelerator (Non-Accelerated)\n";
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700169
170static int sxg_debug = 1;
171static int debug = -1;
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530172static struct net_device *head_netdevice = NULL;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700173
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530174static struct sxgbase_driver sxg_global = {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700175 .dynamic_intagg = 1,
176};
177static int intagg_delay = 100;
178static u32 dynamic_intagg = 0;
179
Mithlesh Thukral54aed112009-01-19 20:27:17 +0530180char sxg_driver_name[] = "sxg_nic";
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700181#define DRV_AUTHOR "Alacritech, Inc. Engineering"
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530182#define DRV_DESCRIPTION \
183 "Alacritech SLIC Techonology(tm) Non-Accelerated 10Gbe Driver"
184#define DRV_COPYRIGHT \
185 "Copyright 2000-2008 Alacritech, Inc. All rights reserved."
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700186
187MODULE_AUTHOR(DRV_AUTHOR);
188MODULE_DESCRIPTION(DRV_DESCRIPTION);
189MODULE_LICENSE("GPL");
190
191module_param(dynamic_intagg, int, 0);
192MODULE_PARM_DESC(dynamic_intagg, "Dynamic Interrupt Aggregation Setting");
193module_param(intagg_delay, int, 0);
194MODULE_PARM_DESC(intagg_delay, "uSec Interrupt Aggregation Delay");
195
196static struct pci_device_id sxg_pci_tbl[] __devinitdata = {
197 {PCI_DEVICE(SXG_VENDOR_ID, SXG_DEVICE_ID)},
198 {0,}
199};
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400200
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700201MODULE_DEVICE_TABLE(pci, sxg_pci_tbl);
202
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700203static inline void sxg_reg32_write(void __iomem *reg, u32 value, bool flush)
204{
205 writel(value, reg);
206 if (flush)
207 mb();
208}
209
J.R. Mauro73b07062008-10-28 18:42:02 -0400210static inline void sxg_reg64_write(struct adapter_t *adapter, void __iomem *reg,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700211 u64 value, u32 cpu)
212{
213 u32 value_high = (u32) (value >> 32);
214 u32 value_low = (u32) (value & 0x00000000FFFFFFFF);
215 unsigned long flags;
216
217 spin_lock_irqsave(&adapter->Bit64RegLock, flags);
218 writel(value_high, (void __iomem *)(&adapter->UcodeRegs[cpu].Upper));
219 writel(value_low, reg);
220 spin_unlock_irqrestore(&adapter->Bit64RegLock, flags);
221}
222
223static void sxg_init_driver(void)
224{
225 if (sxg_first_init) {
226 DBG_ERROR("sxg: %s sxg_first_init set jiffies[%lx]\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700227 __func__, jiffies);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700228 sxg_first_init = 0;
229 spin_lock_init(&sxg_global.driver_lock);
230 }
231}
232
J.R. Mauro73b07062008-10-28 18:42:02 -0400233static void sxg_dbg_macaddrs(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700234{
235 DBG_ERROR(" (%s) curr %2.2X:%2.2X:%2.2X:%2.2X:%2.2X:%2.2X\n",
236 adapter->netdev->name, adapter->currmacaddr[0],
237 adapter->currmacaddr[1], adapter->currmacaddr[2],
238 adapter->currmacaddr[3], adapter->currmacaddr[4],
239 adapter->currmacaddr[5]);
240 DBG_ERROR(" (%s) mac %2.2X:%2.2X:%2.2X:%2.2X:%2.2X:%2.2X\n",
241 adapter->netdev->name, adapter->macaddr[0],
242 adapter->macaddr[1], adapter->macaddr[2],
243 adapter->macaddr[3], adapter->macaddr[4],
244 adapter->macaddr[5]);
245 return;
246}
247
J.R. Maurob243c4a2008-10-20 19:28:58 -0400248/* SXG Globals */
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530249static struct sxg_driver SxgDriver;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700250
251#ifdef ATKDBG
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530252static struct sxg_trace_buffer LSxgTraceBuffer;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700253#endif /* ATKDBG */
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530254static struct sxg_trace_buffer *SxgTraceBuffer = NULL;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700255
256/*
Mithlesh Thukral1782199f2009-02-06 19:32:28 +0530257 * MSI Related API's
258 */
259int sxg_register_intr(struct adapter_t *adapter);
260int sxg_enable_msi_x(struct adapter_t *adapter);
261int sxg_add_msi_isr(struct adapter_t *adapter);
262void sxg_remove_msix_isr(struct adapter_t *adapter);
263int sxg_set_interrupt_capability(struct adapter_t *adapter);
264
265int sxg_set_interrupt_capability(struct adapter_t *adapter)
266{
267 int ret;
268
269 ret = sxg_enable_msi_x(adapter);
270 if (ret != STATUS_SUCCESS) {
271 adapter->msi_enabled = FALSE;
272 DBG_ERROR("sxg_set_interrupt_capability MSI-X Disable\n");
273 } else {
274 adapter->msi_enabled = TRUE;
275 DBG_ERROR("sxg_set_interrupt_capability MSI-X Enable\n");
276 }
277 return ret;
278}
279
280int sxg_register_intr(struct adapter_t *adapter)
281{
282 int ret = 0;
283
284 if (adapter->msi_enabled) {
285 ret = sxg_add_msi_isr(adapter);
286 }
287 else {
288 DBG_ERROR("MSI-X Enable Failed. Using Pin INT\n");
289 ret = sxg_register_interrupt(adapter);
290 if (ret != STATUS_SUCCESS) {
291 DBG_ERROR("sxg_register_interrupt Failed\n");
292 }
293 }
294 return ret;
295}
296
297int sxg_enable_msi_x(struct adapter_t *adapter)
298{
299 int ret;
300
301 adapter->nr_msix_entries = 1;
302 adapter->msi_entries = kmalloc(adapter->nr_msix_entries *
303 sizeof(struct msix_entry),GFP_KERNEL);
304 if (!adapter->msi_entries) {
305 DBG_ERROR("%s:MSI Entries memory allocation Failed\n",__func__);
306 return -ENOMEM;
307 }
308 memset(adapter->msi_entries, 0, adapter->nr_msix_entries *
309 sizeof(struct msix_entry));
310
311 ret = pci_enable_msix(adapter->pcidev, adapter->msi_entries,
312 adapter->nr_msix_entries);
313 if (ret) {
314 DBG_ERROR("Enabling MSI-X with %d vectors failed\n",
315 adapter->nr_msix_entries);
316 /*Should try with less vector returned.*/
317 kfree(adapter->msi_entries);
318 return STATUS_FAILURE; /*MSI-X Enable failed.*/
319 }
320 return (STATUS_SUCCESS);
321}
322
323int sxg_add_msi_isr(struct adapter_t *adapter)
324{
325 int ret,i;
326
327 if (!adapter->intrregistered) {
328 for (i=0; i<adapter->nr_msix_entries; i++) {
329 ret = request_irq (adapter->msi_entries[i].vector,
330 sxg_isr,
331 IRQF_SHARED,
332 adapter->netdev->name,
333 adapter->netdev);
334 if (ret) {
335 DBG_ERROR("sxg: MSI-X request_irq (%s) "
336 "FAILED [%x]\n", adapter->netdev->name,
337 ret);
338 return (ret);
339 }
340 }
341 }
342 adapter->msi_enabled = TRUE;
343 adapter->intrregistered = 1;
344 adapter->IntRegistered = TRUE;
345 return (STATUS_SUCCESS);
346}
347
348void sxg_remove_msix_isr(struct adapter_t *adapter)
349{
350 int i,vector;
351 struct net_device *netdev = adapter->netdev;
352
353 for(i=0; i< adapter->nr_msix_entries;i++)
354 {
355 vector = adapter->msi_entries[i].vector;
356 DBG_ERROR("%s : Freeing IRQ vector#%d\n",__FUNCTION__,vector);
357 free_irq(vector,netdev);
358 }
359}
360
361
362static void sxg_remove_isr(struct adapter_t *adapter)
363{
364 struct net_device *netdev = adapter->netdev;
365 if (adapter->msi_enabled)
366 sxg_remove_msix_isr(adapter);
367 else
368 free_irq(adapter->netdev->irq, netdev);
369}
370
371void sxg_reset_interrupt_capability(struct adapter_t *adapter)
372{
373 if (adapter->msi_enabled) {
374 pci_disable_msix(adapter->pcidev);
375 kfree(adapter->msi_entries);
376 adapter->msi_entries = NULL;
377 }
378 return;
379}
380
381/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700382 * sxg_download_microcode
383 *
384 * Download Microcode to Sahara adapter
385 *
386 * Arguments -
387 * adapter - A pointer to our adapter structure
388 * UcodeSel - microcode file selection
389 *
390 * Return
391 * int
392 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530393static bool sxg_download_microcode(struct adapter_t *adapter,
394 enum SXG_UCODE_SEL UcodeSel)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700395{
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530396 struct sxg_hw_regs *HwRegs = adapter->HwRegs;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700397 u32 Section;
398 u32 ThisSectionSize;
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400399 u32 *Instruction = NULL;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700400 u32 BaseAddress, AddressOffset, Address;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530401 /* u32 Failure; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700402 u32 ValueRead;
403 u32 i;
404 u32 numSections = 0;
405 u32 sectionSize[16];
406 u32 sectionStart[16];
407
408 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DnldUcod",
409 adapter, 0, 0, 0);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700410 DBG_ERROR("sxg: %s ENTER\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700411
412 switch (UcodeSel) {
Mithlesh Thukrala536efc2009-02-18 18:54:14 +0530413 case SXG_UCODE_SYSTEM: // System (operational) ucode
414 switch (adapter->asictype) {
415 case SAHARA_REV_A:
416 DBG_ERROR("%s SAHARA CARD REVISION A\n",
417 __func__);
418 numSections = SNumSections;
419 for (i = 0; i < numSections; i++) {
420 sectionSize[i] =
421 SSectionSize[i];
422 sectionStart[i] =
423 SSectionStart[i];
424 }
425 break;
426 case SAHARA_REV_B:
427 DBG_ERROR("%s SAHARA CARD REVISION B\n",
428 __func__);
429 numSections = SBNumSections;
430 for (i = 0; i < numSections; i++) {
431 sectionSize[i] =
432 SBSectionSize[i];
433 sectionStart[i] =
434 SBSectionStart[i];
435 }
436 break;
437 }
438 break;
439 default:
440 printk(KERN_ERR KBUILD_MODNAME
441 ": Woah, big error with the microcode!\n");
442 break;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700443 }
444
445 DBG_ERROR("sxg: RESET THE CARD\n");
J.R. Maurob243c4a2008-10-20 19:28:58 -0400446 /* First, reset the card */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700447 WRITE_REG(HwRegs->Reset, 0xDEAD, FLUSH);
Mithlesh Thukrala536efc2009-02-18 18:54:14 +0530448 udelay(50);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700449
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530450 /*
451 * Download each section of the microcode as specified in
452 * its download file. The *download.c file is generated using
453 * the saharaobjtoc facility which converts the metastep .obj
454 * file to a .c file which contains a two dimentional array.
455 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700456 for (Section = 0; Section < numSections; Section++) {
457 DBG_ERROR("sxg: SECTION # %d\n", Section);
458 switch (UcodeSel) {
Mithlesh Thukrala536efc2009-02-18 18:54:14 +0530459 case SXG_UCODE_SYSTEM:
460 switch (adapter->asictype) {
461 case SAHARA_REV_A:
462 Instruction = (u32 *) & SaharaUCode[Section][0];
463 break;
464 case SAHARA_REV_B:
465 Instruction = (u32 *) & SaharaUCodeB[Section][0];
466 break;
467 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700468 break;
469 default:
470 ASSERT(0);
471 break;
472 }
Mithlesh Thukrala536efc2009-02-18 18:54:14 +0530473
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700474 BaseAddress = sectionStart[Section];
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530475 /* Size in instructions */
476 ThisSectionSize = sectionSize[Section] / 12;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700477 for (AddressOffset = 0; AddressOffset < ThisSectionSize;
478 AddressOffset++) {
479 Address = BaseAddress + AddressOffset;
480 ASSERT((Address & ~MICROCODE_ADDRESS_MASK) == 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400481 /* Write instruction bits 31 - 0 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700482 WRITE_REG(HwRegs->UcodeDataLow, *Instruction, FLUSH);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400483 /* Write instruction bits 63-32 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700484 WRITE_REG(HwRegs->UcodeDataMiddle, *(Instruction + 1),
485 FLUSH);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400486 /* Write instruction bits 95-64 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700487 WRITE_REG(HwRegs->UcodeDataHigh, *(Instruction + 2),
488 FLUSH);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400489 /* Write instruction address with the WRITE bit set */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700490 WRITE_REG(HwRegs->UcodeAddr,
491 (Address | MICROCODE_ADDRESS_WRITE), FLUSH);
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530492 /*
493 * Sahara bug in the ucode download logic - the write to DataLow
494 * for the next instruction could get corrupted. To avoid this,
495 * write to DataLow again for this instruction (which may get
496 * corrupted, but it doesn't matter), then increment the address
497 * and write the data for the next instruction to DataLow. That
498 * write should succeed.
499 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700500 WRITE_REG(HwRegs->UcodeDataLow, *Instruction, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400501 /* Advance 3 u32S to start of next instruction */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700502 Instruction += 3;
503 }
504 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530505 /*
506 * Now repeat the entire operation reading the instruction back and
507 * checking for parity errors
508 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700509 for (Section = 0; Section < numSections; Section++) {
510 DBG_ERROR("sxg: check SECTION # %d\n", Section);
511 switch (UcodeSel) {
Mithlesh Thukrala536efc2009-02-18 18:54:14 +0530512 case SXG_UCODE_SYSTEM:
513 switch (adapter->asictype) {
514 case SAHARA_REV_A:
515 Instruction = (u32 *) &
516 SaharaUCode[Section][0];
517 break;
518 case SAHARA_REV_B:
519 Instruction = (u32 *) &
520 SaharaUCodeB[Section][0];
521 break;
522 }
523 break;
524 default:
525 ASSERT(0);
526 break;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700527 }
528 BaseAddress = sectionStart[Section];
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530529 /* Size in instructions */
530 ThisSectionSize = sectionSize[Section] / 12;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700531 for (AddressOffset = 0; AddressOffset < ThisSectionSize;
532 AddressOffset++) {
533 Address = BaseAddress + AddressOffset;
J.R. Maurob243c4a2008-10-20 19:28:58 -0400534 /* Write the address with the READ bit set */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700535 WRITE_REG(HwRegs->UcodeAddr,
536 (Address | MICROCODE_ADDRESS_READ), FLUSH);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400537 /* Read it back and check parity bit. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700538 READ_REG(HwRegs->UcodeAddr, ValueRead);
539 if (ValueRead & MICROCODE_ADDRESS_PARITY) {
540 DBG_ERROR("sxg: %s PARITY ERROR\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700541 __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700542
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530543 return FALSE; /* Parity error */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700544 }
545 ASSERT((ValueRead & MICROCODE_ADDRESS_MASK) == Address);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400546 /* Read the instruction back and compare */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700547 READ_REG(HwRegs->UcodeDataLow, ValueRead);
548 if (ValueRead != *Instruction) {
549 DBG_ERROR("sxg: %s MISCOMPARE LOW\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700550 __func__);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530551 return FALSE; /* Miscompare */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700552 }
553 READ_REG(HwRegs->UcodeDataMiddle, ValueRead);
554 if (ValueRead != *(Instruction + 1)) {
555 DBG_ERROR("sxg: %s MISCOMPARE MIDDLE\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700556 __func__);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530557 return FALSE; /* Miscompare */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700558 }
559 READ_REG(HwRegs->UcodeDataHigh, ValueRead);
560 if (ValueRead != *(Instruction + 2)) {
561 DBG_ERROR("sxg: %s MISCOMPARE HIGH\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700562 __func__);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530563 return FALSE; /* Miscompare */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700564 }
J.R. Maurob243c4a2008-10-20 19:28:58 -0400565 /* Advance 3 u32S to start of next instruction */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700566 Instruction += 3;
567 }
568 }
569
J.R. Maurob243c4a2008-10-20 19:28:58 -0400570 /* Everything OK, Go. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700571 WRITE_REG(HwRegs->UcodeAddr, MICROCODE_ADDRESS_GO, FLUSH);
572
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530573 /*
574 * Poll the CardUp register to wait for microcode to initialize
575 * Give up after 10,000 attemps (500ms).
576 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700577 for (i = 0; i < 10000; i++) {
578 udelay(50);
579 READ_REG(adapter->UcodeRegs[0].CardUp, ValueRead);
580 if (ValueRead == 0xCAFE) {
Harvey Harrisone88bd232008-10-17 14:46:10 -0700581 DBG_ERROR("sxg: %s BOO YA 0xCAFE\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700582 break;
583 }
584 }
585 if (i == 10000) {
Harvey Harrisone88bd232008-10-17 14:46:10 -0700586 DBG_ERROR("sxg: %s TIMEOUT\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700587
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530588 return FALSE; /* Timeout */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700589 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530590 /*
591 * Now write the LoadSync register. This is used to
592 * synchronize with the card so it can scribble on the memory
593 * that contained 0xCAFE from the "CardUp" step above
594 */
Mithlesh Thukrala536efc2009-02-18 18:54:14 +0530595 if (UcodeSel == SXG_UCODE_SYSTEM) {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700596 WRITE_REG(adapter->UcodeRegs[0].LoadSync, 0, FLUSH);
597 }
598
599 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XDnldUcd",
600 adapter, 0, 0, 0);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700601 DBG_ERROR("sxg: %s EXIT\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700602
603 return (TRUE);
604}
605
606/*
607 * sxg_allocate_resources - Allocate memory and locks
608 *
609 * Arguments -
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530610 * adapter - A pointer to our adapter structure
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700611 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530612 * Return - int
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700613 */
J.R. Mauro73b07062008-10-28 18:42:02 -0400614static int sxg_allocate_resources(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700615{
616 int status;
617 u32 i;
618 u32 RssIds, IsrCount;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530619 /* struct sxg_xmt_ring *XmtRing; */
620 /* struct sxg_rcv_ring *RcvRing; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700621
Harvey Harrisone88bd232008-10-17 14:46:10 -0700622 DBG_ERROR("%s ENTER\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700623
624 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AllocRes",
625 adapter, 0, 0, 0);
626
J.R. Maurob243c4a2008-10-20 19:28:58 -0400627 /* Windows tells us how many CPUs it plans to use for */
628 /* RSS */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700629 RssIds = SXG_RSS_CPU_COUNT(adapter);
Mithlesh Thukral1782199f2009-02-06 19:32:28 +0530630 IsrCount = adapter->msi_enabled ? RssIds : 1;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700631
Harvey Harrisone88bd232008-10-17 14:46:10 -0700632 DBG_ERROR("%s Setup the spinlocks\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700633
J.R. Maurob243c4a2008-10-20 19:28:58 -0400634 /* Allocate spinlocks and initialize listheads first. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700635 spin_lock_init(&adapter->RcvQLock);
636 spin_lock_init(&adapter->SglQLock);
637 spin_lock_init(&adapter->XmtZeroLock);
638 spin_lock_init(&adapter->Bit64RegLock);
639 spin_lock_init(&adapter->AdapterLock);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +0530640 atomic_set(&adapter->pending_allocations, 0);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700641
Harvey Harrisone88bd232008-10-17 14:46:10 -0700642 DBG_ERROR("%s Setup the lists\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700643
644 InitializeListHead(&adapter->FreeRcvBuffers);
645 InitializeListHead(&adapter->FreeRcvBlocks);
646 InitializeListHead(&adapter->AllRcvBlocks);
647 InitializeListHead(&adapter->FreeSglBuffers);
648 InitializeListHead(&adapter->AllSglBuffers);
649
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530650 /*
651 * Mark these basic allocations done. This flags essentially
652 * tells the SxgFreeResources routine that it can grab spinlocks
653 * and reference listheads.
654 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700655 adapter->BasicAllocations = TRUE;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530656 /*
657 * Main allocation loop. Start with the maximum supported by
658 * the microcode and back off if memory allocation
659 * fails. If we hit a minimum, fail.
660 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700661
662 for (;;) {
Greg Kroah-Hartmand78404c2008-10-21 10:41:45 -0700663 DBG_ERROR("%s Allocate XmtRings size[%x]\n", __func__,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530664 (unsigned int)(sizeof(struct sxg_xmt_ring) * 1));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700665
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530666 /*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530667 * Start with big items first - receive and transmit rings.
668 * At the moment I'm going to keep the ring size fixed and
669 * adjust the TCBs if we fail. Later we might
670 * consider reducing the ring size as well..
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530671 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700672 adapter->XmtRings = pci_alloc_consistent(adapter->pcidev,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530673 sizeof(struct sxg_xmt_ring) *
674 1,
675 &adapter->PXmtRings);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700676 DBG_ERROR("%s XmtRings[%p]\n", __func__, adapter->XmtRings);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700677
678 if (!adapter->XmtRings) {
679 goto per_tcb_allocation_failed;
680 }
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530681 memset(adapter->XmtRings, 0, sizeof(struct sxg_xmt_ring) * 1);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700682
Greg Kroah-Hartmand78404c2008-10-21 10:41:45 -0700683 DBG_ERROR("%s Allocate RcvRings size[%x]\n", __func__,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530684 (unsigned int)(sizeof(struct sxg_rcv_ring) * 1));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700685 adapter->RcvRings =
686 pci_alloc_consistent(adapter->pcidev,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530687 sizeof(struct sxg_rcv_ring) * 1,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700688 &adapter->PRcvRings);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700689 DBG_ERROR("%s RcvRings[%p]\n", __func__, adapter->RcvRings);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700690 if (!adapter->RcvRings) {
691 goto per_tcb_allocation_failed;
692 }
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530693 memset(adapter->RcvRings, 0, sizeof(struct sxg_rcv_ring) * 1);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +0530694 adapter->ucode_stats = kzalloc(sizeof(struct sxg_ucode_stats), GFP_ATOMIC);
695 adapter->pucode_stats = pci_map_single(adapter->pcidev,
696 adapter->ucode_stats,
697 sizeof(struct sxg_ucode_stats),
698 PCI_DMA_FROMDEVICE);
699// memset(adapter->ucode_stats, 0, sizeof(struct sxg_ucode_stats));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700700 break;
701
702 per_tcb_allocation_failed:
J.R. Maurob243c4a2008-10-20 19:28:58 -0400703 /* an allocation failed. Free any successful allocations. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700704 if (adapter->XmtRings) {
705 pci_free_consistent(adapter->pcidev,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530706 sizeof(struct sxg_xmt_ring) * 1,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700707 adapter->XmtRings,
708 adapter->PXmtRings);
709 adapter->XmtRings = NULL;
710 }
711 if (adapter->RcvRings) {
712 pci_free_consistent(adapter->pcidev,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530713 sizeof(struct sxg_rcv_ring) * 1,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700714 adapter->RcvRings,
715 adapter->PRcvRings);
716 adapter->RcvRings = NULL;
717 }
J.R. Maurob243c4a2008-10-20 19:28:58 -0400718 /* Loop around and try again.... */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +0530719 if (adapter->ucode_stats) {
720 pci_unmap_single(adapter->pcidev,
721 sizeof(struct sxg_ucode_stats),
722 adapter->pucode_stats, PCI_DMA_FROMDEVICE);
723 adapter->ucode_stats = NULL;
724 }
725
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700726 }
727
Harvey Harrisone88bd232008-10-17 14:46:10 -0700728 DBG_ERROR("%s Initialize RCV ZERO and XMT ZERO rings\n", __func__);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400729 /* Initialize rcv zero and xmt zero rings */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700730 SXG_INITIALIZE_RING(adapter->RcvRingZeroInfo, SXG_RCV_RING_SIZE);
731 SXG_INITIALIZE_RING(adapter->XmtRingZeroInfo, SXG_XMT_RING_SIZE);
732
J.R. Maurob243c4a2008-10-20 19:28:58 -0400733 /* Sanity check receive data structure format */
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +0530734 /* ASSERT((adapter->ReceiveBufferSize == SXG_RCV_DATA_BUFFER_SIZE) ||
735 (adapter->ReceiveBufferSize == SXG_RCV_JUMBO_BUFFER_SIZE)); */
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530736 ASSERT(sizeof(struct sxg_rcv_descriptor_block) ==
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700737 SXG_RCV_DESCRIPTOR_BLOCK_SIZE);
738
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530739 /*
740 * Allocate receive data buffers. We allocate a block of buffers and
741 * a corresponding descriptor block at once. See sxghw.h:SXG_RCV_BLOCK
742 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700743 for (i = 0; i < SXG_INITIAL_RCV_DATA_BUFFERS;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530744 i += SXG_RCV_DESCRIPTORS_PER_BLOCK) {
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530745 status = sxg_allocate_buffer_memory(adapter,
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +0530746 SXG_RCV_BLOCK_SIZE(SXG_RCV_DATA_HDR_SIZE),
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700747 SXG_BUFFER_TYPE_RCV);
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530748 if (status != STATUS_SUCCESS)
749 return status;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700750 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530751 /*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530752 * NBL resource allocation can fail in the 'AllocateComplete' routine,
753 * which doesn't return status. Make sure we got the number of buffers
754 * we requested
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530755 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700756 if (adapter->FreeRcvBufferCount < SXG_INITIAL_RCV_DATA_BUFFERS) {
757 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAResF6",
758 adapter, adapter->FreeRcvBufferCount, SXG_MAX_ENTRIES,
759 0);
760 return (STATUS_RESOURCES);
761 }
762
Greg Kroah-Hartmand78404c2008-10-21 10:41:45 -0700763 DBG_ERROR("%s Allocate EventRings size[%x]\n", __func__,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530764 (unsigned int)(sizeof(struct sxg_event_ring) * RssIds));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700765
J.R. Maurob243c4a2008-10-20 19:28:58 -0400766 /* Allocate event queues. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700767 adapter->EventRings = pci_alloc_consistent(adapter->pcidev,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530768 sizeof(struct sxg_event_ring) *
769 RssIds,
770 &adapter->PEventRings);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700771
772 if (!adapter->EventRings) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530773 /* Caller will call SxgFreeAdapter to clean up above
774 * allocations */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700775 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAResF8",
776 adapter, SXG_MAX_ENTRIES, 0, 0);
777 status = STATUS_RESOURCES;
778 goto per_tcb_allocation_failed;
779 }
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530780 memset(adapter->EventRings, 0, sizeof(struct sxg_event_ring) * RssIds);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700781
Harvey Harrisone88bd232008-10-17 14:46:10 -0700782 DBG_ERROR("%s Allocate ISR size[%x]\n", __func__, IsrCount);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400783 /* Allocate ISR */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700784 adapter->Isr = pci_alloc_consistent(adapter->pcidev,
785 IsrCount, &adapter->PIsr);
786 if (!adapter->Isr) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530787 /* Caller will call SxgFreeAdapter to clean up above
788 * allocations */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700789 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAResF9",
790 adapter, SXG_MAX_ENTRIES, 0, 0);
791 status = STATUS_RESOURCES;
792 goto per_tcb_allocation_failed;
793 }
794 memset(adapter->Isr, 0, sizeof(u32) * IsrCount);
795
Greg Kroah-Hartmand78404c2008-10-21 10:41:45 -0700796 DBG_ERROR("%s Allocate shared XMT ring zero index location size[%x]\n",
797 __func__, (unsigned int)sizeof(u32));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700798
J.R. Maurob243c4a2008-10-20 19:28:58 -0400799 /* Allocate shared XMT ring zero index location */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700800 adapter->XmtRingZeroIndex = pci_alloc_consistent(adapter->pcidev,
801 sizeof(u32),
802 &adapter->
803 PXmtRingZeroIndex);
804 if (!adapter->XmtRingZeroIndex) {
805 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAResF10",
806 adapter, SXG_MAX_ENTRIES, 0, 0);
807 status = STATUS_RESOURCES;
808 goto per_tcb_allocation_failed;
809 }
810 memset(adapter->XmtRingZeroIndex, 0, sizeof(u32));
811
812 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAlcResS",
813 adapter, SXG_MAX_ENTRIES, 0, 0);
814
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530815 return status;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700816}
817
818/*
819 * sxg_config_pci -
820 *
821 * Set up PCI Configuration space
822 *
823 * Arguments -
824 * pcidev - A pointer to our adapter structure
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700825 */
826static void sxg_config_pci(struct pci_dev *pcidev)
827{
828 u16 pci_command;
829 u16 new_command;
830
831 pci_read_config_word(pcidev, PCI_COMMAND, &pci_command);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700832 DBG_ERROR("sxg: %s PCI command[%4.4x]\n", __func__, pci_command);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400833 /* Set the command register */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530834 new_command = pci_command | (
835 /* Memory Space Enable */
836 PCI_COMMAND_MEMORY |
837 /* Bus master enable */
838 PCI_COMMAND_MASTER |
839 /* Memory write and invalidate */
840 PCI_COMMAND_INVALIDATE |
841 /* Parity error response */
842 PCI_COMMAND_PARITY |
843 /* System ERR */
844 PCI_COMMAND_SERR |
845 /* Fast back-to-back */
846 PCI_COMMAND_FAST_BACK);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700847 if (pci_command != new_command) {
848 DBG_ERROR("%s -- Updating PCI COMMAND register %4.4x->%4.4x.\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700849 __func__, pci_command, new_command);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700850 pci_write_config_word(pcidev, PCI_COMMAND, new_command);
851 }
852}
853
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530854/*
855 * sxg_read_config
856 * @adapter : Pointer to the adapter structure for the card
857 * This function will read the configuration data from EEPROM/FLASH
858 */
859static inline int sxg_read_config(struct adapter_t *adapter)
860{
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530861 /* struct sxg_config data; */
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530862 struct sw_cfg_data *data;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530863 dma_addr_t p_addr;
864 unsigned long status;
865 unsigned long i;
866
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530867 data = pci_alloc_consistent(adapter->pcidev,
868 sizeof(struct sw_cfg_data), &p_addr);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530869 if(!data) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530870 /*
871 * We cant get even this much memory. Raise a hell
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530872 * Get out of here
873 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530874 printk(KERN_ERR"%s : Could not allocate memory for reading \
875 EEPROM\n", __FUNCTION__);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530876 return -ENOMEM;
877 }
878
879 WRITE_REG(adapter->UcodeRegs[0].ConfigStat, SXG_CFG_TIMEOUT, TRUE);
880
881 WRITE_REG64(adapter, adapter->UcodeRegs[0].Config, p_addr, 0);
882 for(i=0; i<1000; i++) {
883 READ_REG(adapter->UcodeRegs[0].ConfigStat, status);
884 if (status != SXG_CFG_TIMEOUT)
885 break;
886 mdelay(1); /* Do we really need this */
887 }
888
889 switch(status) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530890 /* Config read from EEPROM succeeded */
891 case SXG_CFG_LOAD_EEPROM:
892 /* Config read from Flash succeeded */
893 case SXG_CFG_LOAD_FLASH:
894 /* Copy the MAC address to adapter structure */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530895 /* TODO: We are not doing the remaining part : FRU,
896 * etc
897 */
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +0530898 memcpy(adapter->macaddr, data->MacAddr[0].MacAddr,
899 sizeof(struct sxg_config_mac));
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530900 break;
901 case SXG_CFG_TIMEOUT:
902 case SXG_CFG_LOAD_INVALID:
903 case SXG_CFG_LOAD_ERROR:
904 default: /* Fix default handler later */
905 printk(KERN_WARNING"%s : We could not read the config \
906 word. Status = %ld\n", __FUNCTION__, status);
907 break;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530908 }
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530909 pci_free_consistent(adapter->pcidev, sizeof(struct sw_cfg_data), data,
910 p_addr);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530911 if (adapter->netdev) {
912 memcpy(adapter->netdev->dev_addr, adapter->currmacaddr, 6);
913 memcpy(adapter->netdev->perm_addr, adapter->currmacaddr, 6);
914 }
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530915 sxg_dbg_macaddrs(adapter);
916
917 return status;
918}
919
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700920static int sxg_entry_probe(struct pci_dev *pcidev,
921 const struct pci_device_id *pci_tbl_entry)
922{
923 static int did_version = 0;
924 int err;
925 struct net_device *netdev;
J.R. Mauro73b07062008-10-28 18:42:02 -0400926 struct adapter_t *adapter;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700927 void __iomem *memmapped_ioaddr;
928 u32 status = 0;
929 ulong mmio_start = 0;
930 ulong mmio_len = 0;
Mithlesh Thukrala536efc2009-02-18 18:54:14 +0530931 unsigned char revision_id;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700932
933 DBG_ERROR("sxg: %s 2.6 VERSION ENTER jiffies[%lx] cpu %d\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700934 __func__, jiffies, smp_processor_id());
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700935
J.R. Maurob243c4a2008-10-20 19:28:58 -0400936 /* Initialize trace buffer */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700937#ifdef ATKDBG
938 SxgTraceBuffer = &LSxgTraceBuffer;
939 SXG_TRACE_INIT(SxgTraceBuffer, TRACE_NOISY);
940#endif
941
942 sxg_global.dynamic_intagg = dynamic_intagg;
943
944 err = pci_enable_device(pcidev);
945
946 DBG_ERROR("Call pci_enable_device(%p) status[%x]\n", pcidev, err);
947 if (err) {
948 return err;
949 }
950
951 if (sxg_debug > 0 && did_version++ == 0) {
952 printk(KERN_INFO "%s\n", sxg_banner);
Mithlesh Thukral371d7a92009-01-19 20:22:34 +0530953 printk(KERN_INFO "%s\n", SXG_DRV_VERSION);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700954 }
955
Mithlesh Thukrala536efc2009-02-18 18:54:14 +0530956 pci_read_config_byte(pcidev, PCI_REVISION_ID, &revision_id);
957
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700958 if (!(err = pci_set_dma_mask(pcidev, DMA_64BIT_MASK))) {
959 DBG_ERROR("pci_set_dma_mask(DMA_64BIT_MASK) successful\n");
960 } else {
961 if ((err = pci_set_dma_mask(pcidev, DMA_32BIT_MASK))) {
962 DBG_ERROR
963 ("No usable DMA configuration, aborting err[%x]\n",
964 err);
965 return err;
966 }
967 DBG_ERROR("pci_set_dma_mask(DMA_32BIT_MASK) successful\n");
968 }
969
970 DBG_ERROR("Call pci_request_regions\n");
971
Mithlesh Thukral371d7a92009-01-19 20:22:34 +0530972 err = pci_request_regions(pcidev, sxg_driver_name);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700973 if (err) {
974 DBG_ERROR("pci_request_regions FAILED err[%x]\n", err);
975 return err;
976 }
977
978 DBG_ERROR("call pci_set_master\n");
979 pci_set_master(pcidev);
980
981 DBG_ERROR("call alloc_etherdev\n");
J.R. Mauro73b07062008-10-28 18:42:02 -0400982 netdev = alloc_etherdev(sizeof(struct adapter_t));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700983 if (!netdev) {
984 err = -ENOMEM;
985 goto err_out_exit_sxg_probe;
986 }
987 DBG_ERROR("alloc_etherdev for slic netdev[%p]\n", netdev);
988
989 SET_NETDEV_DEV(netdev, &pcidev->dev);
990
991 pci_set_drvdata(pcidev, netdev);
992 adapter = netdev_priv(netdev);
Mithlesh Thukrala536efc2009-02-18 18:54:14 +0530993 if (revision_id == 1) {
994 adapter->asictype = SAHARA_REV_A;
995 } else if (revision_id == 2) {
996 adapter->asictype = SAHARA_REV_B;
997 } else {
998 ASSERT(0);
999 DBG_ERROR("%s Unexpected revision ID %x\n", __FUNCTION__, revision_id);
1000 goto err_out_exit_sxg_probe;
1001 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001002 adapter->netdev = netdev;
1003 adapter->pcidev = pcidev;
1004
1005 mmio_start = pci_resource_start(pcidev, 0);
1006 mmio_len = pci_resource_len(pcidev, 0);
1007
1008 DBG_ERROR("sxg: call ioremap(mmio_start[%lx], mmio_len[%lx])\n",
1009 mmio_start, mmio_len);
1010
1011 memmapped_ioaddr = ioremap(mmio_start, mmio_len);
Harvey Harrisone88bd232008-10-17 14:46:10 -07001012 DBG_ERROR("sxg: %s MEMMAPPED_IOADDR [%p]\n", __func__,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04001013 memmapped_ioaddr);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001014 if (!memmapped_ioaddr) {
1015 DBG_ERROR("%s cannot remap MMIO region %lx @ %lx\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001016 __func__, mmio_len, mmio_start);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05301017 goto err_out_free_mmio_region_0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001018 }
1019
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301020 DBG_ERROR("sxg: %s found Alacritech SXG PCI, MMIO at %p, start[%lx] \
1021 len[%lx], IRQ %d.\n", __func__, memmapped_ioaddr, mmio_start,
1022 mmio_len, pcidev->irq);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001023
J.R. Mauro5c7514e2008-10-05 20:38:52 -04001024 adapter->HwRegs = (void *)memmapped_ioaddr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001025 adapter->base_addr = memmapped_ioaddr;
1026
1027 mmio_start = pci_resource_start(pcidev, 2);
1028 mmio_len = pci_resource_len(pcidev, 2);
1029
1030 DBG_ERROR("sxg: call ioremap(mmio_start[%lx], mmio_len[%lx])\n",
1031 mmio_start, mmio_len);
1032
1033 memmapped_ioaddr = ioremap(mmio_start, mmio_len);
J.R. Mauro5c7514e2008-10-05 20:38:52 -04001034 DBG_ERROR("sxg: %s MEMMAPPED_IOADDR [%p]\n", __func__,
1035 memmapped_ioaddr);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001036 if (!memmapped_ioaddr) {
1037 DBG_ERROR("%s cannot remap MMIO region %lx @ %lx\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001038 __func__, mmio_len, mmio_start);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05301039 goto err_out_free_mmio_region_2;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001040 }
1041
1042 DBG_ERROR("sxg: %s found Alacritech SXG PCI, MMIO at %p, "
1043 "start[%lx] len[%lx], IRQ %d.\n", __func__,
1044 memmapped_ioaddr, mmio_start, mmio_len, pcidev->irq);
1045
1046 adapter->UcodeRegs = (void *)memmapped_ioaddr;
1047
1048 adapter->State = SXG_STATE_INITIALIZING;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301049 /*
1050 * Maintain a list of all adapters anchored by
1051 * the global SxgDriver structure.
1052 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001053 adapter->Next = SxgDriver.Adapters;
1054 SxgDriver.Adapters = adapter;
1055 adapter->AdapterID = ++SxgDriver.AdapterID;
1056
J.R. Maurob243c4a2008-10-20 19:28:58 -04001057 /* Initialize CRC table used to determine multicast hash */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001058 sxg_mcast_init_crc32();
1059
1060 adapter->JumboEnabled = FALSE;
1061 adapter->RssEnabled = FALSE;
1062 if (adapter->JumboEnabled) {
1063 adapter->FrameSize = JUMBOMAXFRAME;
1064 adapter->ReceiveBufferSize = SXG_RCV_JUMBO_BUFFER_SIZE;
1065 } else {
1066 adapter->FrameSize = ETHERMAXFRAME;
1067 adapter->ReceiveBufferSize = SXG_RCV_DATA_BUFFER_SIZE;
1068 }
1069
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301070 /*
1071 * status = SXG_READ_EEPROM(adapter);
1072 * if (!status) {
1073 * goto sxg_init_bad;
1074 * }
1075 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001076
Harvey Harrisone88bd232008-10-17 14:46:10 -07001077 DBG_ERROR("sxg: %s ENTER sxg_config_pci\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001078 sxg_config_pci(pcidev);
Harvey Harrisone88bd232008-10-17 14:46:10 -07001079 DBG_ERROR("sxg: %s EXIT sxg_config_pci\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001080
Harvey Harrisone88bd232008-10-17 14:46:10 -07001081 DBG_ERROR("sxg: %s ENTER sxg_init_driver\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001082 sxg_init_driver();
Harvey Harrisone88bd232008-10-17 14:46:10 -07001083 DBG_ERROR("sxg: %s EXIT sxg_init_driver\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001084
1085 adapter->vendid = pci_tbl_entry->vendor;
1086 adapter->devid = pci_tbl_entry->device;
1087 adapter->subsysid = pci_tbl_entry->subdevice;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001088 adapter->slotnumber = ((pcidev->devfn >> 3) & 0x1F);
1089 adapter->functionnumber = (pcidev->devfn & 0x7);
1090 adapter->memorylength = pci_resource_len(pcidev, 0);
1091 adapter->irq = pcidev->irq;
1092 adapter->next_netdevice = head_netdevice;
1093 head_netdevice = netdev;
J.R. Maurob243c4a2008-10-20 19:28:58 -04001094 adapter->port = 0; /*adapter->functionnumber; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001095
J.R. Maurob243c4a2008-10-20 19:28:58 -04001096 /* Allocate memory and other resources */
Harvey Harrisone88bd232008-10-17 14:46:10 -07001097 DBG_ERROR("sxg: %s ENTER sxg_allocate_resources\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001098 status = sxg_allocate_resources(adapter);
1099 DBG_ERROR("sxg: %s EXIT sxg_allocate_resources status %x\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001100 __func__, status);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001101 if (status != STATUS_SUCCESS) {
1102 goto err_out_unmap;
1103 }
1104
Harvey Harrisone88bd232008-10-17 14:46:10 -07001105 DBG_ERROR("sxg: %s ENTER sxg_download_microcode\n", __func__);
Mithlesh Thukrala536efc2009-02-18 18:54:14 +05301106 if (sxg_download_microcode(adapter, SXG_UCODE_SYSTEM)) {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001107 DBG_ERROR("sxg: %s ENTER sxg_adapter_set_hwaddr\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001108 __func__);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301109 sxg_read_config(adapter);
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301110 status = sxg_adapter_set_hwaddr(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001111 } else {
1112 adapter->state = ADAPT_FAIL;
1113 adapter->linkstate = LINK_DOWN;
1114 DBG_ERROR("sxg_download_microcode FAILED status[%x]\n", status);
1115 }
1116
1117 netdev->base_addr = (unsigned long)adapter->base_addr;
1118 netdev->irq = adapter->irq;
1119 netdev->open = sxg_entry_open;
1120 netdev->stop = sxg_entry_halt;
1121 netdev->hard_start_xmit = sxg_send_packets;
1122 netdev->do_ioctl = sxg_ioctl;
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05301123 netdev->change_mtu = sxg_change_mtu;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001124#if XXXTODO
1125 netdev->set_mac_address = sxg_mac_set_address;
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05301126#endif
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001127 netdev->get_stats = sxg_get_stats;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301128 netdev->set_multicast_list = sxg_mcast_set_list;
Mithlesh Thukral371d7a92009-01-19 20:22:34 +05301129 SET_ETHTOOL_OPS(netdev, &sxg_nic_ethtool_ops);
Mithlesh Thukral9914f052009-02-18 18:51:29 +05301130 netdev->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
Mithlesh Thukral1782199f2009-02-06 19:32:28 +05301131 err = sxg_set_interrupt_capability(adapter);
1132 if (err != STATUS_SUCCESS)
1133 DBG_ERROR("Cannot enable MSI-X capability\n");
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001134
1135 strcpy(netdev->name, "eth%d");
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301136 /* strcpy(netdev->name, pci_name(pcidev)); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001137 if ((err = register_netdev(netdev))) {
1138 DBG_ERROR("Cannot register net device, aborting. %s\n",
1139 netdev->name);
1140 goto err_out_unmap;
1141 }
1142
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301143 netif_napi_add(netdev, &adapter->napi,
1144 sxg_poll, SXG_NETDEV_WEIGHT);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001145 DBG_ERROR
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301146 ("sxg: %s addr 0x%lx, irq %d, MAC addr \
1147 %02X:%02X:%02X:%02X:%02X:%02X\n",
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001148 netdev->name, netdev->base_addr, pcidev->irq, netdev->dev_addr[0],
1149 netdev->dev_addr[1], netdev->dev_addr[2], netdev->dev_addr[3],
1150 netdev->dev_addr[4], netdev->dev_addr[5]);
1151
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301152 /* sxg_init_bad: */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001153 ASSERT(status == FALSE);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301154 /* sxg_free_adapter(adapter); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001155
Harvey Harrisone88bd232008-10-17 14:46:10 -07001156 DBG_ERROR("sxg: %s EXIT status[%x] jiffies[%lx] cpu %d\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001157 status, jiffies, smp_processor_id());
1158 return status;
1159
1160 err_out_unmap:
Mithlesh Thukral0d414722009-01-19 20:29:59 +05301161 sxg_free_resources(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001162
Mithlesh Thukral0d414722009-01-19 20:29:59 +05301163 err_out_free_mmio_region_2:
1164
1165 mmio_start = pci_resource_start(pcidev, 2);
1166 mmio_len = pci_resource_len(pcidev, 2);
1167 release_mem_region(mmio_start, mmio_len);
1168
1169 err_out_free_mmio_region_0:
1170
1171 mmio_start = pci_resource_start(pcidev, 0);
1172 mmio_len = pci_resource_len(pcidev, 0);
1173
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001174 release_mem_region(mmio_start, mmio_len);
1175
1176 err_out_exit_sxg_probe:
1177
Harvey Harrisone88bd232008-10-17 14:46:10 -07001178 DBG_ERROR("%s EXIT jiffies[%lx] cpu %d\n", __func__, jiffies,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001179 smp_processor_id());
1180
Mithlesh Thukral0d414722009-01-19 20:29:59 +05301181 pci_disable_device(pcidev);
1182 DBG_ERROR("sxg: %s deallocate device\n", __FUNCTION__);
1183 kfree(netdev);
1184 printk("Exit %s, Sxg driver loading failed..\n", __FUNCTION__);
1185
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001186 return -ENODEV;
1187}
1188
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001189/*
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301190 * LINE BASE Interrupt routines..
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001191 *
1192 * sxg_disable_interrupt
1193 *
1194 * DisableInterrupt Handler
1195 *
1196 * Arguments:
1197 *
1198 * adapter: Our adapter structure
1199 *
1200 * Return Value:
1201 * None.
1202 */
J.R. Mauro73b07062008-10-28 18:42:02 -04001203static void sxg_disable_interrupt(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001204{
1205 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DisIntr",
1206 adapter, adapter->InterruptsEnabled, 0, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001207 /* For now, RSS is disabled with line based interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001208 ASSERT(adapter->RssEnabled == FALSE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001209 /* Turn off interrupts by writing to the icr register. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001210 WRITE_REG(adapter->UcodeRegs[0].Icr, SXG_ICR(0, SXG_ICR_DISABLE), TRUE);
1211
1212 adapter->InterruptsEnabled = 0;
1213
1214 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XDisIntr",
1215 adapter, adapter->InterruptsEnabled, 0, 0);
1216}
1217
1218/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001219 * sxg_enable_interrupt
1220 *
1221 * EnableInterrupt Handler
1222 *
1223 * Arguments:
1224 *
1225 * adapter: Our adapter structure
1226 *
1227 * Return Value:
1228 * None.
1229 */
J.R. Mauro73b07062008-10-28 18:42:02 -04001230static void sxg_enable_interrupt(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001231{
1232 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "EnIntr",
1233 adapter, adapter->InterruptsEnabled, 0, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001234 /* For now, RSS is disabled with line based interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001235 ASSERT(adapter->RssEnabled == FALSE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001236 /* Turn on interrupts by writing to the icr register. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001237 WRITE_REG(adapter->UcodeRegs[0].Icr, SXG_ICR(0, SXG_ICR_ENABLE), TRUE);
1238
1239 adapter->InterruptsEnabled = 1;
1240
1241 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XEnIntr",
1242 adapter, 0, 0, 0);
1243}
1244
1245/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001246 * sxg_isr - Process an line-based interrupt
1247 *
1248 * Arguments:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301249 * Context - Our adapter structure
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001250 * QueueDefault - Output parameter to queue to default CPU
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301251 * TargetCpus - Output bitmap to schedule DPC's
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001252 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301253 * Return Value: TRUE if our interrupt
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001254 */
1255static irqreturn_t sxg_isr(int irq, void *dev_id)
1256{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301257 struct net_device *dev = (struct net_device *) dev_id;
J.R. Mauro73b07062008-10-28 18:42:02 -04001258 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001259
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05301260 if(adapter->state != ADAPT_UP)
1261 return IRQ_NONE;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001262 adapter->Stats.NumInts++;
1263 if (adapter->Isr[0] == 0) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301264 /*
1265 * The SLIC driver used to experience a number of spurious
1266 * interrupts due to the delay associated with the masking of
1267 * the interrupt (we'd bounce back in here). If we see that
1268 * again with Sahara,add a READ_REG of the Icr register after
1269 * the WRITE_REG below.
1270 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001271 adapter->Stats.FalseInts++;
1272 return IRQ_NONE;
1273 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301274 /*
1275 * Move the Isr contents and clear the value in
1276 * shared memory, and mask interrupts
1277 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301278 /* ASSERT(adapter->IsrDpcsPending == 0); */
J.R. Maurob243c4a2008-10-20 19:28:58 -04001279#if XXXTODO /* RSS Stuff */
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301280 /*
1281 * If RSS is enabled and the ISR specifies SXG_ISR_EVENT, then
1282 * schedule DPC's based on event queues.
1283 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001284 if (adapter->RssEnabled && (adapter->IsrCopy[0] & SXG_ISR_EVENT)) {
1285 for (i = 0;
1286 i < adapter->RssSystemInfo->ProcessorInfo.RssCpuCount;
1287 i++) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301288 struct sxg_event_ring *EventRing =
1289 &adapter->EventRings[i];
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301290 struct sxg_event *Event =
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001291 &EventRing->Ring[adapter->NextEvent[i]];
J.R. Mauro5c7514e2008-10-05 20:38:52 -04001292 unsigned char Cpu =
1293 adapter->RssSystemInfo->RssIdToCpu[i];
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001294 if (Event->Status & EVENT_STATUS_VALID) {
1295 adapter->IsrDpcsPending++;
1296 CpuMask |= (1 << Cpu);
1297 }
1298 }
1299 }
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301300 /*
1301 * Now, either schedule the CPUs specified by the CpuMask,
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301302 * or queue default
1303 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001304 if (CpuMask) {
1305 *QueueDefault = FALSE;
1306 } else {
1307 adapter->IsrDpcsPending = 1;
1308 *QueueDefault = TRUE;
1309 }
1310 *TargetCpus = CpuMask;
1311#endif
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301312 sxg_interrupt(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001313
1314 return IRQ_HANDLED;
1315}
1316
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301317static void sxg_interrupt(struct adapter_t *adapter)
1318{
1319 WRITE_REG(adapter->UcodeRegs[0].Icr, SXG_ICR(0, SXG_ICR_MASK), TRUE);
1320
Randy Dunlapc1f46a002009-02-11 13:22:56 -08001321 if (napi_schedule_prep(&adapter->napi)) {
1322 __napi_schedule(&adapter->napi);
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301323 }
1324}
1325
1326static void sxg_handle_interrupt(struct adapter_t *adapter, int *work_done,
1327 int budget)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001328{
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301329 /* unsigned char RssId = 0; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001330 u32 NewIsr;
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301331 int sxg_napi_continue = 1;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001332 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "HndlIntr",
1333 adapter, adapter->IsrCopy[0], 0, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001334 /* For now, RSS is disabled with line based interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001335 ASSERT(adapter->RssEnabled == FALSE);
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301336
1337 adapter->IsrCopy[0] = adapter->Isr[0];
1338 adapter->Isr[0] = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001339
J.R. Maurob243c4a2008-10-20 19:28:58 -04001340 /* Always process the event queue. */
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301341 while (sxg_napi_continue)
1342 {
1343 sxg_process_event_queue(adapter,
1344 (adapter->RssEnabled ? /*RssId */ 0 : 0),
1345 &sxg_napi_continue, work_done, budget);
1346 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001347
J.R. Maurob243c4a2008-10-20 19:28:58 -04001348#if XXXTODO /* RSS stuff */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001349 if (--adapter->IsrDpcsPending) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04001350 /* We're done. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001351 ASSERT(adapter->RssEnabled);
1352 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DPCsPend",
1353 adapter, 0, 0, 0);
1354 return;
1355 }
1356#endif
J.R. Maurob243c4a2008-10-20 19:28:58 -04001357 /* Last (or only) DPC processes the ISR and clears the interrupt. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001358 NewIsr = sxg_process_isr(adapter, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001359 /* Reenable interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001360 adapter->IsrCopy[0] = 0;
1361 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "ClearIsr",
1362 adapter, NewIsr, 0, 0);
1363
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001364 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XHndlInt",
1365 adapter, 0, 0, 0);
1366}
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301367static int sxg_poll(struct napi_struct *napi, int budget)
1368{
1369 struct adapter_t *adapter = container_of(napi, struct adapter_t, napi);
1370 int work_done = 0;
1371
1372 sxg_handle_interrupt(adapter, &work_done, budget);
1373
1374 if (work_done < budget) {
Randy Dunlapc1f46a002009-02-11 13:22:56 -08001375 napi_complete(napi);
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301376 WRITE_REG(adapter->UcodeRegs[0].Isr, 0, TRUE);
1377 }
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301378 return work_done;
1379}
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001380
1381/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001382 * sxg_process_isr - Process an interrupt. Called from the line-based and
1383 * message based interrupt DPC routines
1384 *
1385 * Arguments:
1386 * adapter - Our adapter structure
1387 * Queue - The ISR that needs processing
1388 *
1389 * Return Value:
1390 * None
1391 */
J.R. Mauro73b07062008-10-28 18:42:02 -04001392static int sxg_process_isr(struct adapter_t *adapter, u32 MessageId)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001393{
1394 u32 Isr = adapter->IsrCopy[MessageId];
1395 u32 NewIsr = 0;
1396
1397 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "ProcIsr",
1398 adapter, Isr, 0, 0);
1399
J.R. Maurob243c4a2008-10-20 19:28:58 -04001400 /* Error */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001401 if (Isr & SXG_ISR_ERR) {
1402 if (Isr & SXG_ISR_PDQF) {
1403 adapter->Stats.PdqFull++;
Harvey Harrisone88bd232008-10-17 14:46:10 -07001404 DBG_ERROR("%s: SXG_ISR_ERR PDQF!!\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001405 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001406 /* No host buffer */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001407 if (Isr & SXG_ISR_RMISS) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301408 /*
1409 * There is a bunch of code in the SLIC driver which
1410 * attempts to process more receive events per DPC
1411 * if we start to fall behind. We'll probablyd
1412 * need to do something similar here, but hold
1413 * off for now. I don't want to make the code more
1414 * complicated than strictly needed.
1415 */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05301416 adapter->stats.rx_missed_errors++;
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301417 if (adapter->stats.rx_missed_errors< 5) {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001418 DBG_ERROR("%s: SXG_ISR_ERR RMISS!!\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001419 __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001420 }
1421 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001422 /* Card crash */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001423 if (Isr & SXG_ISR_DEAD) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301424 /*
1425 * Set aside the crash info and set the adapter state
1426 * to RESET
1427 */
1428 adapter->CrashCpu = (unsigned char)
1429 ((Isr & SXG_ISR_CPU) >> SXG_ISR_CPU_SHIFT);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001430 adapter->CrashLocation = (ushort) (Isr & SXG_ISR_CRASH);
1431 adapter->Dead = TRUE;
Harvey Harrisone88bd232008-10-17 14:46:10 -07001432 DBG_ERROR("%s: ISR_DEAD %x, CPU: %d\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001433 adapter->CrashLocation, adapter->CrashCpu);
1434 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001435 /* Event ring full */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001436 if (Isr & SXG_ISR_ERFULL) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301437 /*
1438 * Same issue as RMISS, really. This means the
1439 * host is falling behind the card. Need to increase
1440 * event ring size, process more events per interrupt,
1441 * and/or reduce/remove interrupt aggregation.
1442 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001443 adapter->Stats.EventRingFull++;
1444 DBG_ERROR("%s: SXG_ISR_ERR EVENT RING FULL!!\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001445 __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001446 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001447 /* Transmit drop - no DRAM buffers or XMT error */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001448 if (Isr & SXG_ISR_XDROP) {
Harvey Harrisone88bd232008-10-17 14:46:10 -07001449 DBG_ERROR("%s: SXG_ISR_ERR XDROP!!\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001450 }
1451 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001452 /* Slowpath send completions */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001453 if (Isr & SXG_ISR_SPSEND) {
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +05301454 sxg_complete_slow_send(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001455 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001456 /* Dump */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001457 if (Isr & SXG_ISR_UPC) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301458 /* Maybe change when debug is added.. */
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301459// ASSERT(adapter->DumpCmdRunning);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001460 adapter->DumpCmdRunning = FALSE;
1461 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001462 /* Link event */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001463 if (Isr & SXG_ISR_LINK) {
1464 sxg_link_event(adapter);
1465 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001466 /* Debug - breakpoint hit */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001467 if (Isr & SXG_ISR_BREAK) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301468 /*
1469 * At the moment AGDB isn't written to support interactive
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301470 * debug sessions. When it is, this interrupt will be used to
1471 * signal AGDB that it has hit a breakpoint. For now, ASSERT.
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301472 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001473 ASSERT(0);
1474 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001475 /* Heartbeat response */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001476 if (Isr & SXG_ISR_PING) {
1477 adapter->PingOutstanding = FALSE;
1478 }
1479 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XProcIsr",
1480 adapter, Isr, NewIsr, 0);
1481
1482 return (NewIsr);
1483}
1484
1485/*
Mithlesh Thukral9914f052009-02-18 18:51:29 +05301486 * sxg_rcv_checksum - Set the checksum for received packet
1487 *
1488 * Arguements:
1489 * @skb - Packet which is receieved
1490 * @Event - Event read from hardware
1491 */
1492
1493void sxg_rcv_checksum(struct sk_buff *skb, struct sxg_event *Event)
1494{
1495 skb->ip_summed = CHECKSUM_NONE;
1496 if(Event->Status & EVENT_STATUS_TCPIP) {
1497 if(!(Event->Status & EVENT_STATUS_TCPBAD)) {
1498 skb->ip_summed = CHECKSUM_UNNECESSARY;
1499 }
1500 if(!(Event->Status & EVENT_STATUS_IPBAD)) {
1501 skb->ip_summed = CHECKSUM_UNNECESSARY;
1502 }
1503 } else if(Event->Status & EVENT_STATUS_IPONLY) {
1504 if(!(Event->Status & EVENT_STATUS_IPBAD)) {
1505 skb->ip_summed = CHECKSUM_UNNECESSARY;
1506 }
1507 }
1508}
1509
1510/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001511 * sxg_process_event_queue - Process our event queue
1512 *
1513 * Arguments:
1514 * - adapter - Adapter structure
1515 * - RssId - The event queue requiring processing
1516 *
1517 * Return Value:
1518 * None.
1519 */
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301520static u32 sxg_process_event_queue(struct adapter_t *adapter, u32 RssId,
1521 int *sxg_napi_continue, int *work_done, int budget)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001522{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301523 struct sxg_event_ring *EventRing = &adapter->EventRings[RssId];
1524 struct sxg_event *Event = &EventRing->Ring[adapter->NextEvent[RssId]];
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001525 u32 EventsProcessed = 0, Batches = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001526 struct sk_buff *skb;
1527#ifdef LINUX_HANDLES_RCV_INDICATION_LISTS
1528 struct sk_buff *prev_skb = NULL;
1529 struct sk_buff *IndicationList[SXG_RCV_ARRAYSIZE];
1530 u32 Index;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301531 struct sxg_rcv_data_buffer_hdr *RcvDataBufferHdr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001532#endif
1533 u32 ReturnStatus = 0;
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05301534 int sxg_rcv_data_buffers = SXG_RCV_DATA_BUFFERS;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001535
1536 ASSERT((adapter->State == SXG_STATE_RUNNING) ||
1537 (adapter->State == SXG_STATE_PAUSING) ||
1538 (adapter->State == SXG_STATE_PAUSED) ||
1539 (adapter->State == SXG_STATE_HALTING));
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301540 /*
1541 * We may still have unprocessed events on the queue if
1542 * the card crashed. Don't process them.
1543 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001544 if (adapter->Dead) {
1545 return (0);
1546 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301547 /*
1548 * In theory there should only be a single processor that
1549 * accesses this queue, and only at interrupt-DPC time. So/
1550 * we shouldn't need a lock for any of this.
1551 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001552 while (Event->Status & EVENT_STATUS_VALID) {
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301553 (*sxg_napi_continue) = 1;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001554 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "Event",
1555 Event, Event->Code, Event->Status,
1556 adapter->NextEvent);
1557 switch (Event->Code) {
1558 case EVENT_CODE_BUFFERS:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301559 /* struct sxg_ring_info Head & Tail == unsigned char */
1560 ASSERT(!(Event->CommandIndex & 0xFF00));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001561 sxg_complete_descriptor_blocks(adapter,
1562 Event->CommandIndex);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001563 break;
1564 case EVENT_CODE_SLOWRCV:
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301565 (*work_done)++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001566 --adapter->RcvBuffersOnCard;
1567 if ((skb = sxg_slow_receive(adapter, Event))) {
1568 u32 rx_bytes;
1569#ifdef LINUX_HANDLES_RCV_INDICATION_LISTS
J.R. Maurob243c4a2008-10-20 19:28:58 -04001570 /* Add it to our indication list */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001571 SXG_ADD_RCV_PACKET(adapter, skb, prev_skb,
1572 IndicationList, num_skbs);
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301573 /*
1574 * Linux, we just pass up each skb to the
1575 * protocol above at this point, there is no
1576 * capability of an indication list.
1577 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001578#else
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301579 /* CHECK skb_pull(skb, INIC_RCVBUF_HEADSIZE); */
1580 /* (rcvbuf->length & IRHDDR_FLEN_MSK); */
1581 rx_bytes = Event->Length;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001582 adapter->stats.rx_packets++;
1583 adapter->stats.rx_bytes += rx_bytes;
Mithlesh Thukral9914f052009-02-18 18:51:29 +05301584 sxg_rcv_checksum(skb, Event);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001585 skb->dev = adapter->netdev;
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301586 netif_receive_skb(skb);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001587#endif
1588 }
1589 break;
1590 default:
1591 DBG_ERROR("%s: ERROR Invalid EventCode %d\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001592 __func__, Event->Code);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301593 /* ASSERT(0); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001594 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301595 /*
1596 * See if we need to restock card receive buffers.
1597 * There are two things to note here:
1598 * First - This test is not SMP safe. The
1599 * adapter->BuffersOnCard field is protected via atomic
1600 * interlocked calls, but we do not protect it with respect
1601 * to these tests. The only way to do that is with a lock,
1602 * and I don't want to grab a lock every time we adjust the
1603 * BuffersOnCard count. Instead, we allow the buffer
1604 * replenishment to be off once in a while. The worst that
1605 * can happen is the card is given on more-or-less descriptor
1606 * block than the arbitrary value we've chosen. No big deal
1607 * In short DO NOT ADD A LOCK HERE, OR WHERE RcvBuffersOnCard
1608 * is adjusted.
1609 * Second - We expect this test to rarely
1610 * evaluate to true. We attempt to refill descriptor blocks
1611 * as they are returned to us (sxg_complete_descriptor_blocks)
1612 * so The only time this should evaluate to true is when
1613 * sxg_complete_descriptor_blocks failed to allocate
1614 * receive buffers.
1615 */
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05301616 if (adapter->JumboEnabled)
1617 sxg_rcv_data_buffers = SXG_JUMBO_RCV_DATA_BUFFERS;
1618
1619 if (adapter->RcvBuffersOnCard < sxg_rcv_data_buffers) {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001620 sxg_stock_rcv_buffers(adapter);
1621 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301622 /*
1623 * It's more efficient to just set this to zero.
1624 * But clearing the top bit saves potential debug info...
1625 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001626 Event->Status &= ~EVENT_STATUS_VALID;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301627 /* Advance to the next event */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001628 SXG_ADVANCE_INDEX(adapter->NextEvent[RssId], EVENT_RING_SIZE);
1629 Event = &EventRing->Ring[adapter->NextEvent[RssId]];
1630 EventsProcessed++;
1631 if (EventsProcessed == EVENT_RING_BATCH) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04001632 /* Release a batch of events back to the card */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001633 WRITE_REG(adapter->UcodeRegs[RssId].EventRelease,
1634 EVENT_RING_BATCH, FALSE);
1635 EventsProcessed = 0;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301636 /*
1637 * If we've processed our batch limit, break out of the
1638 * loop and return SXG_ISR_EVENT to arrange for us to
1639 * be called again
1640 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001641 if (Batches++ == EVENT_BATCH_LIMIT) {
1642 SXG_TRACE(TRACE_SXG, SxgTraceBuffer,
1643 TRACE_NOISY, "EvtLimit", Batches,
1644 adapter->NextEvent, 0, 0);
1645 ReturnStatus = SXG_ISR_EVENT;
1646 break;
1647 }
1648 }
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301649 if (*work_done >= budget) {
1650 WRITE_REG(adapter->UcodeRegs[RssId].EventRelease,
1651 EventsProcessed, FALSE);
1652 EventsProcessed = 0;
1653 (*sxg_napi_continue) = 0;
1654 break;
1655 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001656 }
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301657 if (!(Event->Status & EVENT_STATUS_VALID))
1658 (*sxg_napi_continue) = 0;
1659
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001660#ifdef LINUX_HANDLES_RCV_INDICATION_LISTS
J.R. Maurob243c4a2008-10-20 19:28:58 -04001661 /* Indicate any received dumb-nic frames */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001662 SXG_INDICATE_PACKETS(adapter, IndicationList, num_skbs);
1663#endif
J.R. Maurob243c4a2008-10-20 19:28:58 -04001664 /* Release events back to the card. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001665 if (EventsProcessed) {
1666 WRITE_REG(adapter->UcodeRegs[RssId].EventRelease,
1667 EventsProcessed, FALSE);
1668 }
1669 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XPrcEvnt",
1670 Batches, EventsProcessed, adapter->NextEvent, num_skbs);
1671
1672 return (ReturnStatus);
1673}
1674
1675/*
1676 * sxg_complete_slow_send - Complete slowpath or dumb-nic sends
1677 *
1678 * Arguments -
1679 * adapter - A pointer to our adapter structure
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001680 * Return
1681 * None
1682 */
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +05301683static void sxg_complete_slow_send(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001684{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301685 struct sxg_xmt_ring *XmtRing = &adapter->XmtRings[0];
1686 struct sxg_ring_info *XmtRingInfo = &adapter->XmtRingZeroInfo;
J.R. Mauro5c7514e2008-10-05 20:38:52 -04001687 u32 *ContextType;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301688 struct sxg_cmd *XmtCmd;
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301689 unsigned long flags = 0;
1690 unsigned long sgl_flags = 0;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301691 unsigned int processed_count = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001692
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301693 /*
1694 * NOTE - This lock is dropped and regrabbed in this loop.
1695 * This means two different processors can both be running/
1696 * through this loop. Be *very* careful.
1697 */
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +05301698 spin_lock_irqsave(&adapter->XmtZeroLock, flags);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301699
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001700 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "CmpSnds",
1701 adapter, XmtRingInfo->Head, XmtRingInfo->Tail, 0);
1702
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301703 while ((XmtRingInfo->Tail != *adapter->XmtRingZeroIndex)
1704 && processed_count++ < SXG_COMPLETE_SLOW_SEND_LIMIT) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301705 /*
1706 * Locate the current Cmd (ring descriptor entry), and
1707 * associated SGL, and advance the tail
1708 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001709 SXG_RETURN_CMD(XmtRing, XmtRingInfo, XmtCmd, ContextType);
1710 ASSERT(ContextType);
1711 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "CmpSnd",
1712 XmtRingInfo->Head, XmtRingInfo->Tail, XmtCmd, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001713 /* Clear the SGL field. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001714 XmtCmd->Sgl = 0;
1715
1716 switch (*ContextType) {
1717 case SXG_SGL_DUMB:
1718 {
1719 struct sk_buff *skb;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301720 struct sxg_scatter_gather *SxgSgl =
1721 (struct sxg_scatter_gather *)ContextType;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301722 dma64_addr_t FirstSgeAddress;
1723 u32 FirstSgeLength;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301724
J.R. Maurob243c4a2008-10-20 19:28:58 -04001725 /* Dumb-nic send. Command context is the dumb-nic SGL */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001726 skb = (struct sk_buff *)ContextType;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301727 skb = SxgSgl->DumbPacket;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301728 FirstSgeAddress = XmtCmd->Buffer.FirstSgeAddress;
1729 FirstSgeLength = XmtCmd->Buffer.FirstSgeLength;
J.R. Maurob243c4a2008-10-20 19:28:58 -04001730 /* Complete the send */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001731 SXG_TRACE(TRACE_SXG, SxgTraceBuffer,
1732 TRACE_IMPORTANT, "DmSndCmp", skb, 0,
1733 0, 0);
1734 ASSERT(adapter->Stats.XmtQLen);
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301735 /*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301736 * Now drop the lock and complete the send
1737 * back to Microsoft. We need to drop the lock
1738 * because Microsoft can come back with a
1739 * chimney send, which results in a double trip
1740 * in SxgTcpOuput
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301741 */
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +05301742 spin_unlock_irqrestore(
1743 &adapter->XmtZeroLock, flags);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301744
1745 SxgSgl->DumbPacket = NULL;
1746 SXG_COMPLETE_DUMB_SEND(adapter, skb,
1747 FirstSgeAddress,
1748 FirstSgeLength);
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +05301749 SXG_FREE_SGL_BUFFER(adapter, SxgSgl, NULL);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001750 /* and reacquire.. */
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +05301751 spin_lock_irqsave(&adapter->XmtZeroLock, flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001752 }
1753 break;
1754 default:
1755 ASSERT(0);
1756 }
1757 }
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +05301758 spin_unlock_irqrestore(&adapter->XmtZeroLock, flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001759 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "CmpSnd",
1760 adapter, XmtRingInfo->Head, XmtRingInfo->Tail, 0);
1761}
1762
1763/*
1764 * sxg_slow_receive
1765 *
1766 * Arguments -
1767 * adapter - A pointer to our adapter structure
1768 * Event - Receive event
1769 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301770 * Return - skb
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001771 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301772static struct sk_buff *sxg_slow_receive(struct adapter_t *adapter,
1773 struct sxg_event *Event)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001774{
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05301775 u32 BufferSize = adapter->ReceiveBufferSize;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301776 struct sxg_rcv_data_buffer_hdr *RcvDataBufferHdr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001777 struct sk_buff *Packet;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301778 static int read_counter = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001779
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301780 RcvDataBufferHdr = (struct sxg_rcv_data_buffer_hdr *) Event->HostHandle;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301781 if(read_counter++ & 0x100)
1782 {
1783 sxg_collect_statistics(adapter);
1784 read_counter = 0;
1785 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001786 ASSERT(RcvDataBufferHdr);
1787 ASSERT(RcvDataBufferHdr->State == SXG_BUFFER_ONCARD);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001788 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_IMPORTANT, "SlowRcv", Event,
1789 RcvDataBufferHdr, RcvDataBufferHdr->State,
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05301790 /*RcvDataBufferHdr->VirtualAddress*/ 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001791 /* Drop rcv frames in non-running state */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001792 switch (adapter->State) {
1793 case SXG_STATE_RUNNING:
1794 break;
1795 case SXG_STATE_PAUSING:
1796 case SXG_STATE_PAUSED:
1797 case SXG_STATE_HALTING:
1798 goto drop;
1799 default:
1800 ASSERT(0);
1801 goto drop;
1802 }
1803
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301804 /*
1805 * memcpy(SXG_RECEIVE_DATA_LOCATION(RcvDataBufferHdr),
1806 * RcvDataBufferHdr->VirtualAddress, Event->Length);
1807 */
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301808
J.R. Maurob243c4a2008-10-20 19:28:58 -04001809 /* Change buffer state to UPSTREAM */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001810 RcvDataBufferHdr->State = SXG_BUFFER_UPSTREAM;
1811 if (Event->Status & EVENT_STATUS_RCVERR) {
1812 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "RcvError",
1813 Event, Event->Status, Event->HostHandle, 0);
J.R. Mauro5c7514e2008-10-05 20:38:52 -04001814 sxg_process_rcv_error(adapter, *(u32 *)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001815 SXG_RECEIVE_DATA_LOCATION
1816 (RcvDataBufferHdr));
1817 goto drop;
1818 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001819#if XXXTODO /* VLAN stuff */
1820 /* If there's a VLAN tag, extract it and validate it */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301821 if (((struct ether_header *)
1822 (SXG_RECEIVE_DATA_LOCATION(RcvDataBufferHdr)))->EtherType
1823 == ETHERTYPE_VLAN) {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001824 if (SxgExtractVlanHeader(adapter, RcvDataBufferHdr, Event) !=
1825 STATUS_SUCCESS) {
1826 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY,
1827 "BadVlan", Event,
1828 SXG_RECEIVE_DATA_LOCATION(RcvDataBufferHdr),
1829 Event->Length, 0);
1830 goto drop;
1831 }
1832 }
1833#endif
J.R. Maurob243c4a2008-10-20 19:28:58 -04001834 /* Dumb-nic frame. See if it passes our mac filter and update stats */
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301835
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301836 if (!sxg_mac_filter(adapter,
1837 (struct ether_header *)(SXG_RECEIVE_DATA_LOCATION(RcvDataBufferHdr)),
1838 Event->Length)) {
1839 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "RcvFiltr",
1840 Event, SXG_RECEIVE_DATA_LOCATION(RcvDataBufferHdr),
1841 Event->Length, 0);
1842 goto drop;
1843 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001844
1845 Packet = RcvDataBufferHdr->SxgDumbRcvPacket;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301846 SXG_ADJUST_RCV_PACKET(Packet, RcvDataBufferHdr, Event);
1847 Packet->protocol = eth_type_trans(Packet, adapter->netdev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001848
1849 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_IMPORTANT, "DumbRcv",
1850 RcvDataBufferHdr, Packet, Event->Length, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001851 /* Lastly adjust the receive packet length. */
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301852 RcvDataBufferHdr->SxgDumbRcvPacket = NULL;
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301853 RcvDataBufferHdr->PhysicalAddress = (dma_addr_t)NULL;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05301854 SXG_ALLOCATE_RCV_PACKET(adapter, RcvDataBufferHdr, BufferSize);
1855 if (RcvDataBufferHdr->skb)
1856 {
1857 spin_lock(&adapter->RcvQLock);
1858 SXG_FREE_RCV_DATA_BUFFER(adapter, RcvDataBufferHdr);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301859 // adapter->RcvBuffersOnCard ++;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05301860 spin_unlock(&adapter->RcvQLock);
1861 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001862 return (Packet);
1863
1864 drop:
1865 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DropRcv",
1866 RcvDataBufferHdr, Event->Length, 0, 0);
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301867 adapter->stats.rx_dropped++;
1868// adapter->Stats.RcvDiscards++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001869 spin_lock(&adapter->RcvQLock);
1870 SXG_FREE_RCV_DATA_BUFFER(adapter, RcvDataBufferHdr);
1871 spin_unlock(&adapter->RcvQLock);
1872 return (NULL);
1873}
1874
1875/*
1876 * sxg_process_rcv_error - process receive error and update
1877 * stats
1878 *
1879 * Arguments:
1880 * adapter - Adapter structure
1881 * ErrorStatus - 4-byte receive error status
1882 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301883 * Return Value : None
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001884 */
J.R. Mauro73b07062008-10-28 18:42:02 -04001885static void sxg_process_rcv_error(struct adapter_t *adapter, u32 ErrorStatus)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001886{
1887 u32 Error;
1888
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301889 adapter->stats.rx_errors++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001890
1891 if (ErrorStatus & SXG_RCV_STATUS_TRANSPORT_ERROR) {
1892 Error = ErrorStatus & SXG_RCV_STATUS_TRANSPORT_MASK;
1893 switch (Error) {
1894 case SXG_RCV_STATUS_TRANSPORT_CSUM:
1895 adapter->Stats.TransportCsum++;
1896 break;
1897 case SXG_RCV_STATUS_TRANSPORT_UFLOW:
1898 adapter->Stats.TransportUflow++;
1899 break;
1900 case SXG_RCV_STATUS_TRANSPORT_HDRLEN:
1901 adapter->Stats.TransportHdrLen++;
1902 break;
1903 }
1904 }
1905 if (ErrorStatus & SXG_RCV_STATUS_NETWORK_ERROR) {
1906 Error = ErrorStatus & SXG_RCV_STATUS_NETWORK_MASK;
1907 switch (Error) {
1908 case SXG_RCV_STATUS_NETWORK_CSUM:
1909 adapter->Stats.NetworkCsum++;
1910 break;
1911 case SXG_RCV_STATUS_NETWORK_UFLOW:
1912 adapter->Stats.NetworkUflow++;
1913 break;
1914 case SXG_RCV_STATUS_NETWORK_HDRLEN:
1915 adapter->Stats.NetworkHdrLen++;
1916 break;
1917 }
1918 }
1919 if (ErrorStatus & SXG_RCV_STATUS_PARITY) {
1920 adapter->Stats.Parity++;
1921 }
1922 if (ErrorStatus & SXG_RCV_STATUS_LINK_ERROR) {
1923 Error = ErrorStatus & SXG_RCV_STATUS_LINK_MASK;
1924 switch (Error) {
1925 case SXG_RCV_STATUS_LINK_PARITY:
1926 adapter->Stats.LinkParity++;
1927 break;
1928 case SXG_RCV_STATUS_LINK_EARLY:
1929 adapter->Stats.LinkEarly++;
1930 break;
1931 case SXG_RCV_STATUS_LINK_BUFOFLOW:
1932 adapter->Stats.LinkBufOflow++;
1933 break;
1934 case SXG_RCV_STATUS_LINK_CODE:
1935 adapter->Stats.LinkCode++;
1936 break;
1937 case SXG_RCV_STATUS_LINK_DRIBBLE:
1938 adapter->Stats.LinkDribble++;
1939 break;
1940 case SXG_RCV_STATUS_LINK_CRC:
1941 adapter->Stats.LinkCrc++;
1942 break;
1943 case SXG_RCV_STATUS_LINK_OFLOW:
1944 adapter->Stats.LinkOflow++;
1945 break;
1946 case SXG_RCV_STATUS_LINK_UFLOW:
1947 adapter->Stats.LinkUflow++;
1948 break;
1949 }
1950 }
1951}
1952
1953/*
1954 * sxg_mac_filter
1955 *
1956 * Arguments:
1957 * adapter - Adapter structure
1958 * pether - Ethernet header
1959 * length - Frame length
1960 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301961 * Return Value : TRUE if the frame is to be allowed
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001962 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301963static bool sxg_mac_filter(struct adapter_t *adapter,
1964 struct ether_header *EtherHdr, ushort length)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001965{
1966 bool EqualAddr;
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301967 struct net_device *dev = adapter->netdev;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001968
1969 if (SXG_MULTICAST_PACKET(EtherHdr)) {
1970 if (SXG_BROADCAST_PACKET(EtherHdr)) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04001971 /* broadcast */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001972 if (adapter->MacFilter & MAC_BCAST) {
1973 adapter->Stats.DumbRcvBcastPkts++;
1974 adapter->Stats.DumbRcvBcastBytes += length;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001975 return (TRUE);
1976 }
1977 } else {
J.R. Maurob243c4a2008-10-20 19:28:58 -04001978 /* multicast */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001979 if (adapter->MacFilter & MAC_ALLMCAST) {
1980 adapter->Stats.DumbRcvMcastPkts++;
1981 adapter->Stats.DumbRcvMcastBytes += length;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001982 return (TRUE);
1983 }
1984 if (adapter->MacFilter & MAC_MCAST) {
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301985 struct dev_mc_list *mclist = dev->mc_list;
1986 while (mclist) {
1987 ETHER_EQ_ADDR(mclist->da_addr,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001988 EtherHdr->ether_dhost,
1989 EqualAddr);
1990 if (EqualAddr) {
1991 adapter->Stats.
1992 DumbRcvMcastPkts++;
1993 adapter->Stats.
1994 DumbRcvMcastBytes += length;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001995 return (TRUE);
1996 }
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301997 mclist = mclist->next;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001998 }
1999 }
2000 }
2001 } else if (adapter->MacFilter & MAC_DIRECTED) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302002 /*
2003 * Not broadcast or multicast. Must be directed at us or
2004 * the card is in promiscuous mode. Either way, consider it
2005 * ours if MAC_DIRECTED is set
2006 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002007 adapter->Stats.DumbRcvUcastPkts++;
2008 adapter->Stats.DumbRcvUcastBytes += length;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002009 return (TRUE);
2010 }
2011 if (adapter->MacFilter & MAC_PROMISC) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04002012 /* Whatever it is, keep it. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002013 return (TRUE);
2014 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002015 return (FALSE);
2016}
Mithlesh Thukralb040b072009-01-28 07:08:11 +05302017
J.R. Mauro73b07062008-10-28 18:42:02 -04002018static int sxg_register_interrupt(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002019{
2020 if (!adapter->intrregistered) {
2021 int retval;
2022
2023 DBG_ERROR
2024 ("sxg: %s AllocAdaptRsrcs adapter[%p] dev->irq[%x] %x\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07002025 __func__, adapter, adapter->netdev->irq, NR_IRQS);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002026
J.R. Mauro5c7514e2008-10-05 20:38:52 -04002027 spin_unlock_irqrestore(&sxg_global.driver_lock,
2028 sxg_global.flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002029
2030 retval = request_irq(adapter->netdev->irq,
2031 &sxg_isr,
2032 IRQF_SHARED,
2033 adapter->netdev->name, adapter->netdev);
2034
2035 spin_lock_irqsave(&sxg_global.driver_lock, sxg_global.flags);
2036
2037 if (retval) {
2038 DBG_ERROR("sxg: request_irq (%s) FAILED [%x]\n",
2039 adapter->netdev->name, retval);
2040 return (retval);
2041 }
2042 adapter->intrregistered = 1;
2043 adapter->IntRegistered = TRUE;
J.R. Maurob243c4a2008-10-20 19:28:58 -04002044 /* Disable RSS with line-based interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002045 adapter->RssEnabled = FALSE;
2046 DBG_ERROR("sxg: %s AllocAdaptRsrcs adapter[%p] dev->irq[%x]\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07002047 __func__, adapter, adapter->netdev->irq);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002048 }
2049 return (STATUS_SUCCESS);
2050}
2051
J.R. Mauro73b07062008-10-28 18:42:02 -04002052static void sxg_deregister_interrupt(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002053{
Harvey Harrisone88bd232008-10-17 14:46:10 -07002054 DBG_ERROR("sxg: %s ENTER adapter[%p]\n", __func__, adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002055#if XXXTODO
2056 slic_init_cleanup(adapter);
2057#endif
2058 memset(&adapter->stats, 0, sizeof(struct net_device_stats));
2059 adapter->error_interrupts = 0;
2060 adapter->rcv_interrupts = 0;
2061 adapter->xmit_interrupts = 0;
2062 adapter->linkevent_interrupts = 0;
2063 adapter->upr_interrupts = 0;
2064 adapter->num_isrs = 0;
2065 adapter->xmit_completes = 0;
2066 adapter->rcv_broadcasts = 0;
2067 adapter->rcv_multicasts = 0;
2068 adapter->rcv_unicasts = 0;
Harvey Harrisone88bd232008-10-17 14:46:10 -07002069 DBG_ERROR("sxg: %s EXIT\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002070}
2071
2072/*
2073 * sxg_if_init
2074 *
2075 * Perform initialization of our slic interface.
2076 *
2077 */
J.R. Mauro73b07062008-10-28 18:42:02 -04002078static int sxg_if_init(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002079{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302080 struct net_device *dev = adapter->netdev;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002081 int status = 0;
2082
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302083 DBG_ERROR("sxg: %s (%s) ENTER states[%d:%d] flags[%x]\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07002084 __func__, adapter->netdev->name,
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302085 adapter->state,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002086 adapter->linkstate, dev->flags);
2087
2088 /* adapter should be down at this point */
2089 if (adapter->state != ADAPT_DOWN) {
2090 DBG_ERROR("sxg_if_init adapter->state != ADAPT_DOWN\n");
2091 return (-EIO);
2092 }
2093 ASSERT(adapter->linkstate == LINK_DOWN);
2094
2095 adapter->devflags_prev = dev->flags;
Mithlesh Thukralb040b072009-01-28 07:08:11 +05302096 adapter->MacFilter = MAC_DIRECTED;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002097 if (dev->flags) {
Harvey Harrisone88bd232008-10-17 14:46:10 -07002098 DBG_ERROR("sxg: %s (%s) Set MAC options: ", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002099 adapter->netdev->name);
2100 if (dev->flags & IFF_BROADCAST) {
Mithlesh Thukralb040b072009-01-28 07:08:11 +05302101 adapter->MacFilter |= MAC_BCAST;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002102 DBG_ERROR("BCAST ");
2103 }
2104 if (dev->flags & IFF_PROMISC) {
Mithlesh Thukralb040b072009-01-28 07:08:11 +05302105 adapter->MacFilter |= MAC_PROMISC;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002106 DBG_ERROR("PROMISC ");
2107 }
2108 if (dev->flags & IFF_ALLMULTI) {
Mithlesh Thukralb040b072009-01-28 07:08:11 +05302109 adapter->MacFilter |= MAC_ALLMCAST;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002110 DBG_ERROR("ALL_MCAST ");
2111 }
2112 if (dev->flags & IFF_MULTICAST) {
Mithlesh Thukralb040b072009-01-28 07:08:11 +05302113 adapter->MacFilter |= MAC_MCAST;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002114 DBG_ERROR("MCAST ");
2115 }
2116 DBG_ERROR("\n");
2117 }
Mithlesh Thukral1782199f2009-02-06 19:32:28 +05302118 status = sxg_register_intr(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002119 if (status != STATUS_SUCCESS) {
Mithlesh Thukral1782199f2009-02-06 19:32:28 +05302120 DBG_ERROR("sxg_if_init: sxg_register_intr FAILED %x\n",
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002121 status);
2122 sxg_deregister_interrupt(adapter);
2123 return (status);
2124 }
2125
2126 adapter->state = ADAPT_UP;
2127
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302128 /* clear any pending events, then enable interrupts */
Harvey Harrisone88bd232008-10-17 14:46:10 -07002129 DBG_ERROR("sxg: %s ENABLE interrupts(slic)\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002130
2131 return (STATUS_SUCCESS);
2132}
2133
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05302134void sxg_set_interrupt_aggregation(struct adapter_t *adapter)
2135{
2136 /*
2137 * Top bit disables aggregation on xmt (SXG_AGG_XMT_DISABLE).
2138 * Make sure Max is less than 0x8000.
2139 */
2140 adapter->max_aggregation = SXG_MAX_AGG_DEFAULT;
2141 adapter->min_aggregation = SXG_MIN_AGG_DEFAULT;
2142 WRITE_REG(adapter->UcodeRegs[0].Aggregation,
2143 ((adapter->max_aggregation << SXG_MAX_AGG_SHIFT) |
2144 adapter->min_aggregation),
2145 TRUE);
2146}
2147
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302148static int sxg_entry_open(struct net_device *dev)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002149{
J.R. Mauro73b07062008-10-28 18:42:02 -04002150 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002151 int status;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302152 static int turn;
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05302153 int sxg_initial_rcv_data_buffers = SXG_INITIAL_RCV_DATA_BUFFERS;
2154 int i;
2155
2156 if (adapter->JumboEnabled == TRUE) {
2157 sxg_initial_rcv_data_buffers =
2158 SXG_INITIAL_JUMBO_RCV_DATA_BUFFERS;
2159 SXG_INITIALIZE_RING(adapter->RcvRingZeroInfo,
2160 SXG_JUMBO_RCV_RING_SIZE);
2161 }
2162
2163 /*
2164 * Allocate receive data buffers. We allocate a block of buffers and
2165 * a corresponding descriptor block at once. See sxghw.h:SXG_RCV_BLOCK
2166 */
2167
2168 for (i = 0; i < sxg_initial_rcv_data_buffers;
2169 i += SXG_RCV_DESCRIPTORS_PER_BLOCK)
2170 {
2171 status = sxg_allocate_buffer_memory(adapter,
2172 SXG_RCV_BLOCK_SIZE(SXG_RCV_DATA_HDR_SIZE),
2173 SXG_BUFFER_TYPE_RCV);
2174 if (status != STATUS_SUCCESS)
2175 return status;
2176 }
2177 /*
2178 * NBL resource allocation can fail in the 'AllocateComplete' routine,
2179 * which doesn't return status. Make sure we got the number of buffers
2180 * we requested
2181 */
2182
2183 if (adapter->FreeRcvBufferCount < sxg_initial_rcv_data_buffers) {
2184 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAResF6",
2185 adapter, adapter->FreeRcvBufferCount, SXG_MAX_ENTRIES,
2186 0);
2187 return (STATUS_RESOURCES);
2188 }
2189 /*
2190 * The microcode expects it to be downloaded on every open.
2191 */
2192 DBG_ERROR("sxg: %s ENTER sxg_download_microcode\n", __FUNCTION__);
Mithlesh Thukrala536efc2009-02-18 18:54:14 +05302193 if (sxg_download_microcode(adapter, SXG_UCODE_SYSTEM)) {
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05302194 DBG_ERROR("sxg: %s ENTER sxg_adapter_set_hwaddr\n",
2195 __FUNCTION__);
2196 sxg_read_config(adapter);
2197 } else {
2198 adapter->state = ADAPT_FAIL;
2199 adapter->linkstate = LINK_DOWN;
2200 DBG_ERROR("sxg_download_microcode FAILED status[%x]\n",
2201 status);
2202 }
2203 msleep(5);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302204
2205 if (turn) {
2206 sxg_second_open(adapter->netdev);
2207
2208 return STATUS_SUCCESS;
2209 }
2210
2211 turn++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002212
2213 ASSERT(adapter);
Harvey Harrisone88bd232008-10-17 14:46:10 -07002214 DBG_ERROR("sxg: %s adapter->activated[%d]\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002215 adapter->activated);
2216 DBG_ERROR
2217 ("sxg: %s (%s): [jiffies[%lx] cpu %d] dev[%p] adapt[%p] port[%d]\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07002218 __func__, adapter->netdev->name, jiffies, smp_processor_id(),
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002219 adapter->netdev, adapter, adapter->port);
2220
2221 netif_stop_queue(adapter->netdev);
2222
2223 spin_lock_irqsave(&sxg_global.driver_lock, sxg_global.flags);
2224 if (!adapter->activated) {
2225 sxg_global.num_sxg_ports_active++;
2226 adapter->activated = 1;
2227 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04002228 /* Initialize the adapter */
Harvey Harrisone88bd232008-10-17 14:46:10 -07002229 DBG_ERROR("sxg: %s ENTER sxg_initialize_adapter\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002230 status = sxg_initialize_adapter(adapter);
2231 DBG_ERROR("sxg: %s EXIT sxg_initialize_adapter status[%x]\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07002232 __func__, status);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002233
2234 if (status == STATUS_SUCCESS) {
Harvey Harrisone88bd232008-10-17 14:46:10 -07002235 DBG_ERROR("sxg: %s ENTER sxg_if_init\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002236 status = sxg_if_init(adapter);
Harvey Harrisone88bd232008-10-17 14:46:10 -07002237 DBG_ERROR("sxg: %s EXIT sxg_if_init status[%x]\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002238 status);
2239 }
2240
2241 if (status != STATUS_SUCCESS) {
2242 if (adapter->activated) {
2243 sxg_global.num_sxg_ports_active--;
2244 adapter->activated = 0;
2245 }
2246 spin_unlock_irqrestore(&sxg_global.driver_lock,
2247 sxg_global.flags);
2248 return (status);
2249 }
Harvey Harrisone88bd232008-10-17 14:46:10 -07002250 DBG_ERROR("sxg: %s ENABLE ALL INTERRUPTS\n", __func__);
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05302251 sxg_set_interrupt_aggregation(adapter);
2252 napi_enable(&adapter->napi);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002253
J.R. Maurob243c4a2008-10-20 19:28:58 -04002254 /* Enable interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002255 SXG_ENABLE_ALL_INTERRUPTS(adapter);
2256
Harvey Harrisone88bd232008-10-17 14:46:10 -07002257 DBG_ERROR("sxg: %s EXIT\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002258
2259 spin_unlock_irqrestore(&sxg_global.driver_lock, sxg_global.flags);
2260 return STATUS_SUCCESS;
2261}
2262
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302263int sxg_second_open(struct net_device * dev)
2264{
2265 struct adapter_t *adapter = (struct adapter_t*) netdev_priv(dev);
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05302266 int status = 0;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302267
2268 spin_lock_irqsave(&sxg_global.driver_lock, sxg_global.flags);
2269 netif_start_queue(adapter->netdev);
2270 adapter->state = ADAPT_UP;
2271 adapter->linkstate = LINK_UP;
2272
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05302273 status = sxg_initialize_adapter(adapter);
2274 sxg_set_interrupt_aggregation(adapter);
2275 napi_enable(&adapter->napi);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302276 /* Re-enable interrupts */
2277 SXG_ENABLE_ALL_INTERRUPTS(adapter);
2278
2279 netif_carrier_on(dev);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302280 sxg_register_interrupt(adapter);
Mithlesh Thukral1782199f2009-02-06 19:32:28 +05302281 spin_unlock_irqrestore(&sxg_global.driver_lock, sxg_global.flags);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302282 return (STATUS_SUCCESS);
2283
2284}
2285
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002286static void __devexit sxg_entry_remove(struct pci_dev *pcidev)
2287{
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302288 u32 mmio_start = 0;
2289 u32 mmio_len = 0;
2290
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302291 struct net_device *dev = pci_get_drvdata(pcidev);
J.R. Mauro73b07062008-10-28 18:42:02 -04002292 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05302293
2294 flush_scheduled_work();
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302295
2296 /* Deallocate Resources */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302297 unregister_netdev(dev);
Mithlesh Thukral1782199f2009-02-06 19:32:28 +05302298 sxg_reset_interrupt_capability(adapter);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302299 sxg_free_resources(adapter);
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302300
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002301 ASSERT(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002302
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302303 mmio_start = pci_resource_start(pcidev, 0);
2304 mmio_len = pci_resource_len(pcidev, 0);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002305
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302306 DBG_ERROR("sxg: %s rel_region(0) start[%x] len[%x]\n", __FUNCTION__,
2307 mmio_start, mmio_len);
2308 release_mem_region(mmio_start, mmio_len);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002309
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302310 mmio_start = pci_resource_start(pcidev, 2);
2311 mmio_len = pci_resource_len(pcidev, 2);
2312
2313 DBG_ERROR("sxg: %s rel_region(2) start[%x] len[%x]\n", __FUNCTION__,
2314 mmio_start, mmio_len);
2315 release_mem_region(mmio_start, mmio_len);
2316
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302317 pci_disable_device(pcidev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002318
Harvey Harrisone88bd232008-10-17 14:46:10 -07002319 DBG_ERROR("sxg: %s deallocate device\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002320 kfree(dev);
Harvey Harrisone88bd232008-10-17 14:46:10 -07002321 DBG_ERROR("sxg: %s EXIT\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002322}
2323
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302324static int sxg_entry_halt(struct net_device *dev)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002325{
J.R. Mauro73b07062008-10-28 18:42:02 -04002326 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05302327 struct sxg_hw_regs *HwRegs = adapter->HwRegs;
2328 int i;
2329 u32 RssIds, IsrCount;
2330 unsigned long flags;
2331
2332 RssIds = SXG_RSS_CPU_COUNT(adapter);
Mithlesh Thukral1782199f2009-02-06 19:32:28 +05302333 IsrCount = adapter->msi_enabled ? RssIds : 1;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002334
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05302335 napi_disable(&adapter->napi);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002336 spin_lock_irqsave(&sxg_global.driver_lock, sxg_global.flags);
Harvey Harrisone88bd232008-10-17 14:46:10 -07002337 DBG_ERROR("sxg: %s (%s) ENTER\n", __func__, dev->name);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002338
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05302339 WRITE_REG(adapter->UcodeRegs[0].RcvCmd, 0, true);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002340 netif_stop_queue(adapter->netdev);
2341 adapter->state = ADAPT_DOWN;
2342 adapter->linkstate = LINK_DOWN;
2343 adapter->devflags_prev = 0;
2344 DBG_ERROR("sxg: %s (%s) set adapter[%p] state to ADAPT_DOWN(%d)\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07002345 __func__, dev->name, adapter, adapter->state);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002346
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05302347 /* Disable interrupts */
2348 SXG_DISABLE_ALL_INTERRUPTS(adapter);
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302349
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302350 netif_carrier_off(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002351 spin_unlock_irqrestore(&sxg_global.driver_lock, sxg_global.flags);
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302352
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302353 sxg_deregister_interrupt(adapter);
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05302354 WRITE_REG(HwRegs->Reset, 0xDEAD, FLUSH);
2355 mdelay(5000);
2356 spin_lock(&adapter->RcvQLock);
2357 /* Free all the blocks and the buffers, moved from remove() routine */
2358 if (!(IsListEmpty(&adapter->AllRcvBlocks))) {
2359 sxg_free_rcvblocks(adapter);
2360 }
2361
2362
2363 InitializeListHead(&adapter->FreeRcvBuffers);
2364 InitializeListHead(&adapter->FreeRcvBlocks);
2365 InitializeListHead(&adapter->AllRcvBlocks);
2366 InitializeListHead(&adapter->FreeSglBuffers);
2367 InitializeListHead(&adapter->AllSglBuffers);
2368
2369 adapter->FreeRcvBufferCount = 0;
2370 adapter->FreeRcvBlockCount = 0;
2371 adapter->AllRcvBlockCount = 0;
2372 adapter->RcvBuffersOnCard = 0;
2373 adapter->PendingRcvCount = 0;
2374
2375 memset(adapter->RcvRings, 0, sizeof(struct sxg_rcv_ring) * 1);
2376 memset(adapter->EventRings, 0, sizeof(struct sxg_event_ring) * RssIds);
2377 memset(adapter->Isr, 0, sizeof(u32) * IsrCount);
2378 for (i = 0; i < SXG_MAX_RING_SIZE; i++)
2379 adapter->RcvRingZeroInfo.Context[i] = NULL;
2380 SXG_INITIALIZE_RING(adapter->RcvRingZeroInfo, SXG_RCV_RING_SIZE);
2381 SXG_INITIALIZE_RING(adapter->XmtRingZeroInfo, SXG_XMT_RING_SIZE);
2382
2383 spin_unlock(&adapter->RcvQLock);
2384
2385 spin_lock_irqsave(&adapter->XmtZeroLock, flags);
2386 adapter->AllSglBufferCount = 0;
2387 adapter->FreeSglBufferCount = 0;
2388 adapter->PendingXmtCount = 0;
2389 memset(adapter->XmtRings, 0, sizeof(struct sxg_xmt_ring) * 1);
2390 memset(adapter->XmtRingZeroIndex, 0, sizeof(u32));
2391 spin_unlock_irqrestore(&adapter->XmtZeroLock, flags);
2392
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05302393 for (i = 0; i < SXG_MAX_RSS; i++) {
2394 adapter->NextEvent[i] = 0;
2395 }
2396 atomic_set(&adapter->pending_allocations, 0);
Mithlesh Thukral1782199f2009-02-06 19:32:28 +05302397 adapter->intrregistered = 0;
2398 sxg_remove_isr(adapter);
2399 DBG_ERROR("sxg: %s (%s) EXIT\n", __FUNCTION__, dev->name);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002400 return (STATUS_SUCCESS);
2401}
2402
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302403static int sxg_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002404{
2405 ASSERT(rq);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302406/* DBG_ERROR("sxg: %s cmd[%x] rq[%p] dev[%p]\n", __func__, cmd, rq, dev);*/
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002407 switch (cmd) {
2408 case SIOCSLICSETINTAGG:
2409 {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302410 /* struct adapter_t *adapter = (struct adapter_t *)
2411 * netdev_priv(dev);
2412 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002413 u32 data[7];
2414 u32 intagg;
2415
2416 if (copy_from_user(data, rq->ifr_data, 28)) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302417 DBG_ERROR("copy_from_user FAILED getting \
2418 initial params\n");
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002419 return -EFAULT;
2420 }
2421 intagg = data[0];
2422 printk(KERN_EMERG
2423 "%s: set interrupt aggregation to %d\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07002424 __func__, intagg);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002425 return 0;
2426 }
2427
2428 default:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302429 /* DBG_ERROR("sxg: %s UNSUPPORTED[%x]\n", __func__, cmd); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002430 return -EOPNOTSUPP;
2431 }
2432 return 0;
2433}
2434
2435#define NORMAL_ETHFRAME 0
2436
2437/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002438 * sxg_send_packets - Send a skb packet
2439 *
2440 * Arguments:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302441 * skb - The packet to send
2442 * dev - Our linux net device that refs our adapter
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002443 *
2444 * Return:
2445 * 0 regardless of outcome XXXTODO refer to e1000 driver
2446 */
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302447static int sxg_send_packets(struct sk_buff *skb, struct net_device *dev)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002448{
J.R. Mauro73b07062008-10-28 18:42:02 -04002449 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002450 u32 status = STATUS_SUCCESS;
2451
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302452 /*
2453 * DBG_ERROR("sxg: %s ENTER sxg_send_packets skb[%p]\n", __FUNCTION__,
2454 * skb);
2455 */
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302456
J.R. Maurob243c4a2008-10-20 19:28:58 -04002457 /* Check the adapter state */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002458 switch (adapter->State) {
2459 case SXG_STATE_INITIALIZING:
2460 case SXG_STATE_HALTED:
2461 case SXG_STATE_SHUTDOWN:
J.R. Maurob243c4a2008-10-20 19:28:58 -04002462 ASSERT(0); /* unexpected */
2463 /* fall through */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002464 case SXG_STATE_RESETTING:
2465 case SXG_STATE_SLEEP:
2466 case SXG_STATE_BOOTDIAG:
2467 case SXG_STATE_DIAG:
2468 case SXG_STATE_HALTING:
2469 status = STATUS_FAILURE;
2470 break;
2471 case SXG_STATE_RUNNING:
2472 if (adapter->LinkState != SXG_LINK_UP) {
2473 status = STATUS_FAILURE;
2474 }
2475 break;
2476 default:
2477 ASSERT(0);
2478 status = STATUS_FAILURE;
2479 }
2480 if (status != STATUS_SUCCESS) {
2481 goto xmit_fail;
2482 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04002483 /* send a packet */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002484 status = sxg_transmit_packet(adapter, skb);
2485 if (status == STATUS_SUCCESS) {
2486 goto xmit_done;
2487 }
2488
2489 xmit_fail:
J.R. Maurob243c4a2008-10-20 19:28:58 -04002490 /* reject & complete all the packets if they cant be sent */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002491 if (status != STATUS_SUCCESS) {
2492#if XXXTODO
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302493 /* sxg_send_packets_fail(adapter, skb, status); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002494#else
2495 SXG_DROP_DUMB_SEND(adapter, skb);
2496 adapter->stats.tx_dropped++;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302497 return NETDEV_TX_BUSY;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002498#endif
2499 }
Harvey Harrisone88bd232008-10-17 14:46:10 -07002500 DBG_ERROR("sxg: %s EXIT sxg_send_packets status[%x]\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002501 status);
2502
2503 xmit_done:
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302504 return NETDEV_TX_OK;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002505}
2506
2507/*
2508 * sxg_transmit_packet
2509 *
2510 * This function transmits a single packet.
2511 *
2512 * Arguments -
2513 * adapter - Pointer to our adapter structure
2514 * skb - The packet to be sent
2515 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302516 * Return - STATUS of send
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002517 */
J.R. Mauro73b07062008-10-28 18:42:02 -04002518static int sxg_transmit_packet(struct adapter_t *adapter, struct sk_buff *skb)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002519{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302520 struct sxg_x64_sgl *pSgl;
2521 struct sxg_scatter_gather *SxgSgl;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302522 unsigned long sgl_flags;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302523 /* void *SglBuffer; */
2524 /* u32 SglBufferLength; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002525
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302526 /*
2527 * The vast majority of work is done in the shared
2528 * sxg_dumb_sgl routine.
2529 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002530 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DumbSend",
2531 adapter, skb, 0, 0);
2532
J.R. Maurob243c4a2008-10-20 19:28:58 -04002533 /* Allocate a SGL buffer */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302534 SXG_GET_SGL_BUFFER(adapter, SxgSgl, 0);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002535 if (!SxgSgl) {
2536 adapter->Stats.NoSglBuf++;
Mithlesh Thukral54aed112009-01-19 20:27:17 +05302537 adapter->stats.tx_errors++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002538 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "SndPktF1",
2539 adapter, skb, 0, 0);
2540 return (STATUS_RESOURCES);
2541 }
2542 ASSERT(SxgSgl->adapter == adapter);
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302543 /*SglBuffer = SXG_SGL_BUFFER(SxgSgl);
2544 SglBufferLength = SXG_SGL_BUF_SIZE; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002545 SxgSgl->VlanTag.VlanTci = 0;
2546 SxgSgl->VlanTag.VlanTpid = 0;
2547 SxgSgl->Type = SXG_SGL_DUMB;
2548 SxgSgl->DumbPacket = skb;
2549 pSgl = NULL;
2550
J.R. Maurob243c4a2008-10-20 19:28:58 -04002551 /* Call the common sxg_dumb_sgl routine to complete the send. */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302552 return (sxg_dumb_sgl(pSgl, SxgSgl));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002553}
2554
2555/*
2556 * sxg_dumb_sgl
2557 *
2558 * Arguments:
2559 * pSgl -
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302560 * SxgSgl - struct sxg_scatter_gather
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002561 *
2562 * Return Value:
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302563 * Status of send operation.
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002564 */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302565static int sxg_dumb_sgl(struct sxg_x64_sgl *pSgl,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302566 struct sxg_scatter_gather *SxgSgl)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002567{
J.R. Mauro73b07062008-10-28 18:42:02 -04002568 struct adapter_t *adapter = SxgSgl->adapter;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002569 struct sk_buff *skb = SxgSgl->DumbPacket;
J.R. Maurob243c4a2008-10-20 19:28:58 -04002570 /* For now, all dumb-nic sends go on RSS queue zero */
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302571 struct sxg_xmt_ring *XmtRing = &adapter->XmtRings[0];
2572 struct sxg_ring_info *XmtRingInfo = &adapter->XmtRingZeroInfo;
2573 struct sxg_cmd *XmtCmd = NULL;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302574 /* u32 Index = 0; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002575 u32 DataLength = skb->len;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302576 /* unsigned int BufLen; */
2577 /* u32 SglOffset; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002578 u64 phys_addr;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302579 unsigned long flags;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302580 unsigned long queue_id=0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002581
2582 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DumbSgl",
2583 pSgl, SxgSgl, 0, 0);
2584
J.R. Maurob243c4a2008-10-20 19:28:58 -04002585 /* Set aside a pointer to the sgl */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002586 SxgSgl->pSgl = pSgl;
2587
J.R. Maurob243c4a2008-10-20 19:28:58 -04002588 /* Sanity check that our SGL format is as we expect. */
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302589 ASSERT(sizeof(struct sxg_x64_sge) == sizeof(struct sxg_x64_sge));
J.R. Maurob243c4a2008-10-20 19:28:58 -04002590 /* Shouldn't be a vlan tag on this frame */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002591 ASSERT(SxgSgl->VlanTag.VlanTci == 0);
2592 ASSERT(SxgSgl->VlanTag.VlanTpid == 0);
2593
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302594 /*
2595 * From here below we work with the SGL placed in our
2596 * buffer.
2597 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002598
2599 SxgSgl->Sgl.NumberOfElements = 1;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302600 /*
2601 * Set ucode Queue ID based on bottom bits of destination TCP port.
2602 * This Queue ID splits slowpath/dumb-nic packet processing across
2603 * multiple threads on the card to improve performance. It is split
2604 * using the TCP port to avoid out-of-order packets that can result
2605 * from multithreaded processing. We use the destination port because
2606 * we expect to be run on a server, so in nearly all cases the local
2607 * port is likely to be constant (well-known server port) and the
2608 * remote port is likely to be random. The exception to this is iSCSI,
2609 * in which case we use the sport instead. Note
2610 * that original attempt at XOR'ing source and dest port resulted in
2611 * poor balance on NTTTCP/iometer applications since they tend to
2612 * line up (even-even, odd-odd..).
2613 */
2614
2615 if (skb->protocol == htons(ETH_P_IP)) {
2616 struct iphdr *ip;
2617
2618 ip = ip_hdr(skb);
2619 if ((ip->protocol == IPPROTO_TCP)&&(DataLength >= sizeof(
2620 struct tcphdr))){
2621 queue_id = ((ntohs(tcp_hdr(skb)->dest) == ISCSI_PORT) ?
2622 (ntohs (tcp_hdr(skb)->source) &
2623 SXG_LARGE_SEND_QUEUE_MASK):
2624 (ntohs(tcp_hdr(skb)->dest) &
2625 SXG_LARGE_SEND_QUEUE_MASK));
2626 }
2627 } else if (skb->protocol == htons(ETH_P_IPV6)) {
Mithlesh Thukral9914f052009-02-18 18:51:29 +05302628 if ((ipv6_hdr(skb)->nexthdr == IPPROTO_TCP) && (DataLength >=
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302629 sizeof(struct tcphdr)) ) {
2630 queue_id = ((ntohs(tcp_hdr(skb)->dest) == ISCSI_PORT) ?
2631 (ntohs (tcp_hdr(skb)->source) &
2632 SXG_LARGE_SEND_QUEUE_MASK):
2633 (ntohs(tcp_hdr(skb)->dest) &
2634 SXG_LARGE_SEND_QUEUE_MASK));
2635 }
2636 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002637
J.R. Maurob243c4a2008-10-20 19:28:58 -04002638 /* Grab the spinlock and acquire a command */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302639 spin_lock_irqsave(&adapter->XmtZeroLock, flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002640 SXG_GET_CMD(XmtRing, XmtRingInfo, XmtCmd, SxgSgl);
2641 if (XmtCmd == NULL) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302642 /*
2643 * Call sxg_complete_slow_send to see if we can
2644 * free up any XmtRingZero entries and then try again
2645 */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302646
2647 spin_unlock_irqrestore(&adapter->XmtZeroLock, flags);
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +05302648 sxg_complete_slow_send(adapter);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302649 spin_lock_irqsave(&adapter->XmtZeroLock, flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002650 SXG_GET_CMD(XmtRing, XmtRingInfo, XmtCmd, SxgSgl);
2651 if (XmtCmd == NULL) {
2652 adapter->Stats.XmtZeroFull++;
2653 goto abortcmd;
2654 }
2655 }
2656 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DumbCmd",
2657 XmtCmd, XmtRingInfo->Head, XmtRingInfo->Tail, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002658 /* Update stats */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05302659 adapter->stats.tx_packets++;
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05302660 adapter->stats.tx_bytes += DataLength;
J.R. Maurob243c4a2008-10-20 19:28:58 -04002661#if XXXTODO /* Stats stuff */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002662 if (SXG_MULTICAST_PACKET(EtherHdr)) {
2663 if (SXG_BROADCAST_PACKET(EtherHdr)) {
2664 adapter->Stats.DumbXmtBcastPkts++;
2665 adapter->Stats.DumbXmtBcastBytes += DataLength;
2666 } else {
2667 adapter->Stats.DumbXmtMcastPkts++;
2668 adapter->Stats.DumbXmtMcastBytes += DataLength;
2669 }
2670 } else {
2671 adapter->Stats.DumbXmtUcastPkts++;
2672 adapter->Stats.DumbXmtUcastBytes += DataLength;
2673 }
2674#endif
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302675 /*
2676 * Fill in the command
2677 * Copy out the first SGE to the command and adjust for offset
2678 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302679 phys_addr = pci_map_single(adapter->pcidev, skb->data, skb->len,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04002680 PCI_DMA_TODEVICE);
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05302681
2682 /*
2683 * SAHARA SGL WORKAROUND
2684 * See if the SGL straddles a 64k boundary. If so, skip to
2685 * the start of the next 64k boundary and continue
2686 */
2687
Mithlesh Thukrala536efc2009-02-18 18:54:14 +05302688 if ((adapter->asictype == SAHARA_REV_A) &&
2689 (SXG_INVALID_SGL(phys_addr,skb->data_len)))
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05302690 {
2691 spin_unlock_irqrestore(&adapter->XmtZeroLock, flags);
2692 /* Silently drop this packet */
2693 printk(KERN_EMERG"Dropped a packet for 64k boundary problem\n");
2694 return STATUS_SUCCESS;
2695 }
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302696 memset(XmtCmd, '\0', sizeof(*XmtCmd));
2697 XmtCmd->Buffer.FirstSgeAddress = phys_addr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002698 XmtCmd->Buffer.FirstSgeLength = DataLength;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002699 XmtCmd->Buffer.SgeOffset = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002700 XmtCmd->Buffer.TotalLength = DataLength;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302701 XmtCmd->SgEntries = 1;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002702 XmtCmd->Flags = 0;
Mithlesh Thukral9914f052009-02-18 18:51:29 +05302703
2704 if (skb->ip_summed == CHECKSUM_PARTIAL) {
2705 /*
2706 * We need to set the Checkum in IP header to 0. This is
2707 * required by hardware.
2708 */
2709 ip_hdr(skb)->check = 0x0;
2710 XmtCmd->CsumFlags.Flags |= SXG_SLOWCMD_CSUM_IP;
2711 XmtCmd->CsumFlags.Flags |= SXG_SLOWCMD_CSUM_TCP;
2712 /* Dont know if length will require a change in case of VLAN */
2713 XmtCmd->CsumFlags.MacLen = ETH_HLEN;
2714 XmtCmd->CsumFlags.IpHl = skb_network_header_len(skb) >>
2715 SXG_NW_HDR_LEN_SHIFT;
2716 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302717 /*
2718 * Advance transmit cmd descripter by 1.
2719 * NOTE - See comments in SxgTcpOutput where we write
2720 * to the XmtCmd register regarding CPU ID values and/or
2721 * multiple commands.
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302722 * Top 16 bits specify queue_id. See comments about queue_id above
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302723 */
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302724 /* Four queues at the moment */
2725 ASSERT((queue_id & ~SXG_LARGE_SEND_QUEUE_MASK) == 0);
2726 WRITE_REG(adapter->UcodeRegs[0].XmtCmd, ((queue_id << 16) | 1), TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002727 adapter->Stats.XmtQLen++; /* Stats within lock */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302728 spin_unlock_irqrestore(&adapter->XmtZeroLock, flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002729 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XDumSgl2",
2730 XmtCmd, pSgl, SxgSgl, 0);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302731 return STATUS_SUCCESS;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002732
2733 abortcmd:
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302734 /*
2735 * NOTE - Only jump to this label AFTER grabbing the
2736 * XmtZeroLock, and DO NOT DROP IT between the
2737 * command allocation and the following abort.
2738 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002739 if (XmtCmd) {
2740 SXG_ABORT_CMD(XmtRingInfo);
2741 }
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302742 spin_unlock_irqrestore(&adapter->XmtZeroLock, flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002743
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302744/*
2745 * failsgl:
2746 * Jump to this label if failure occurs before the
2747 * XmtZeroLock is grabbed
2748 */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05302749 adapter->stats.tx_errors++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002750 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_IMPORTANT, "DumSGFal",
2751 pSgl, SxgSgl, XmtRingInfo->Head, XmtRingInfo->Tail);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302752 /* SxgSgl->DumbPacket is the skb */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302753 // SXG_COMPLETE_DUMB_SEND(adapter, SxgSgl->DumbPacket);
Mithlesh Thukral54aed112009-01-19 20:27:17 +05302754
2755 return STATUS_FAILURE;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002756}
2757
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002758/*
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302759 * Link management functions
2760 *
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002761 * sxg_initialize_link - Initialize the link stuff
2762 *
2763 * Arguments -
2764 * adapter - A pointer to our adapter structure
2765 *
2766 * Return
2767 * status
2768 */
J.R. Mauro73b07062008-10-28 18:42:02 -04002769static int sxg_initialize_link(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002770{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302771 struct sxg_hw_regs *HwRegs = adapter->HwRegs;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002772 u32 Value;
2773 u32 ConfigData;
2774 u32 MaxFrame;
Mithlesh Thukrala536efc2009-02-18 18:54:14 +05302775 u32 AxgMacReg1;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002776 int status;
2777
2778 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "InitLink",
2779 adapter, 0, 0, 0);
2780
J.R. Maurob243c4a2008-10-20 19:28:58 -04002781 /* Reset PHY and XGXS module */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002782 WRITE_REG(HwRegs->LinkStatus, LS_SERDES_POWER_DOWN, TRUE);
2783
J.R. Maurob243c4a2008-10-20 19:28:58 -04002784 /* Reset transmit configuration register */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002785 WRITE_REG(HwRegs->XmtConfig, XMT_CONFIG_RESET, TRUE);
2786
J.R. Maurob243c4a2008-10-20 19:28:58 -04002787 /* Reset receive configuration register */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002788 WRITE_REG(HwRegs->RcvConfig, RCV_CONFIG_RESET, TRUE);
2789
J.R. Maurob243c4a2008-10-20 19:28:58 -04002790 /* Reset all MAC modules */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002791 WRITE_REG(HwRegs->MacConfig0, AXGMAC_CFG0_SUB_RESET, TRUE);
2792
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302793 /*
2794 * Link address 0
2795 * XXXTODO - This assumes the MAC address (0a:0b:0c:0d:0e:0f)
2796 * is stored with the first nibble (0a) in the byte 0
2797 * of the Mac address. Possibly reverse?
2798 */
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302799 Value = *(u32 *) adapter->macaddr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002800 WRITE_REG(HwRegs->LinkAddress0Low, Value, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002801 /* also write the MAC address to the MAC. Endian is reversed. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002802 WRITE_REG(HwRegs->MacAddressLow, ntohl(Value), TRUE);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302803 Value = (*(u16 *) & adapter->macaddr[4] & 0x0000FFFF);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002804 WRITE_REG(HwRegs->LinkAddress0High, Value | LINK_ADDRESS_ENABLE, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002805 /* endian swap for the MAC (put high bytes in bits [31:16], swapped) */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002806 Value = ntohl(Value);
2807 WRITE_REG(HwRegs->MacAddressHigh, Value, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002808 /* Link address 1 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002809 WRITE_REG(HwRegs->LinkAddress1Low, 0, TRUE);
2810 WRITE_REG(HwRegs->LinkAddress1High, 0, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002811 /* Link address 2 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002812 WRITE_REG(HwRegs->LinkAddress2Low, 0, TRUE);
2813 WRITE_REG(HwRegs->LinkAddress2High, 0, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002814 /* Link address 3 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002815 WRITE_REG(HwRegs->LinkAddress3Low, 0, TRUE);
2816 WRITE_REG(HwRegs->LinkAddress3High, 0, TRUE);
2817
J.R. Maurob243c4a2008-10-20 19:28:58 -04002818 /* Enable MAC modules */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002819 WRITE_REG(HwRegs->MacConfig0, 0, TRUE);
2820
J.R. Maurob243c4a2008-10-20 19:28:58 -04002821 /* Configure MAC */
Mithlesh Thukrala536efc2009-02-18 18:54:14 +05302822 AxgMacReg1 = ( /* Enable XMT */
2823 AXGMAC_CFG1_XMT_EN |
2824 /* Enable receive */
2825 AXGMAC_CFG1_RCV_EN |
2826 /* short frame detection */
2827 AXGMAC_CFG1_SHORT_ASSERT |
2828 /* Verify frame length */
2829 AXGMAC_CFG1_CHECK_LEN |
2830 /* Generate FCS */
2831 AXGMAC_CFG1_GEN_FCS |
2832 /* Pad frames to 64 bytes */
2833 AXGMAC_CFG1_PAD_64);
2834
2835 if (adapter->XmtFcEnabled) {
2836 AxgMacReg1 |= AXGMAC_CFG1_XMT_PAUSE; /* Allow sending of pause */
2837 }
2838 if (adapter->RcvFcEnabled) {
2839 AxgMacReg1 |= AXGMAC_CFG1_RCV_PAUSE; /* Enable detection of pause */
2840 }
2841
2842 WRITE_REG(HwRegs->MacConfig1, AxgMacReg1, TRUE);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002843
J.R. Maurob243c4a2008-10-20 19:28:58 -04002844 /* Set AXGMAC max frame length if jumbo. Not needed for standard MTU */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002845 if (adapter->JumboEnabled) {
2846 WRITE_REG(HwRegs->MacMaxFrameLen, AXGMAC_MAXFRAME_JUMBO, TRUE);
2847 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302848 /*
2849 * AMIIM Configuration Register -
2850 * The value placed in the AXGMAC_AMIIM_CFG_HALF_CLOCK portion
2851 * (bottom bits) of this register is used to determine the MDC frequency
2852 * as specified in the A-XGMAC Design Document. This value must not be
2853 * zero. The following value (62 or 0x3E) is based on our MAC transmit
2854 * clock frequency (MTCLK) of 312.5 MHz. Given a maximum MDIO clock
2855 * frequency of 2.5 MHz (see the PHY spec), we get:
2856 * 312.5/(2*(X+1)) < 2.5 ==> X = 62.
2857 * This value happens to be the default value for this register, so we
2858 * really don't have to do this.
2859 */
Mithlesh Thukrala536efc2009-02-18 18:54:14 +05302860 if (adapter->asictype == SAHARA_REV_B) {
2861 WRITE_REG(HwRegs->MacAmiimConfig, 0x0000001F, TRUE);
2862 } else {
2863 WRITE_REG(HwRegs->MacAmiimConfig, 0x0000003E, TRUE);
2864 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002865
J.R. Maurob243c4a2008-10-20 19:28:58 -04002866 /* Power up and enable PHY and XAUI/XGXS/Serdes logic */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002867 WRITE_REG(HwRegs->LinkStatus,
Mithlesh Thukrala536efc2009-02-18 18:54:14 +05302868 (LS_PHY_CLR_RESET |
2869 LS_XGXS_ENABLE |
2870 LS_XGXS_CTL |
2871 LS_PHY_CLK_EN |
2872 LS_ATTN_ALARM),
2873 TRUE);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002874 DBG_ERROR("After Power Up and enable PHY in sxg_initialize_link\n");
2875
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302876 /*
2877 * Per information given by Aeluros, wait 100 ms after removing reset.
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302878 * It's not enough to wait for the self-clearing reset bit in reg 0 to
2879 * clear.
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302880 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002881 mdelay(100);
2882
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302883 /* Verify the PHY has come up by checking that the Reset bit has
2884 * cleared.
2885 */
2886 status = sxg_read_mdio_reg(adapter,
2887 MIIM_DEV_PHY_PMA, /* PHY PMA/PMD module */
2888 PHY_PMA_CONTROL1, /* PMA/PMD control register */
2889 &Value);
2890 DBG_ERROR("After sxg_read_mdio_reg Value[%x] fail=%x\n", Value,
2891 (Value & PMA_CONTROL1_RESET));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002892 if (status != STATUS_SUCCESS)
2893 return (STATUS_FAILURE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002894 if (Value & PMA_CONTROL1_RESET) /* reset complete if bit is 0 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002895 return (STATUS_FAILURE);
2896
J.R. Maurob243c4a2008-10-20 19:28:58 -04002897 /* The SERDES should be initialized by now - confirm */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002898 READ_REG(HwRegs->LinkStatus, Value);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002899 if (Value & LS_SERDES_DOWN) /* verify SERDES is initialized */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002900 return (STATUS_FAILURE);
2901
J.R. Maurob243c4a2008-10-20 19:28:58 -04002902 /* The XAUI link should also be up - confirm */
2903 if (!(Value & LS_XAUI_LINK_UP)) /* verify XAUI link is up */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002904 return (STATUS_FAILURE);
2905
J.R. Maurob243c4a2008-10-20 19:28:58 -04002906 /* Initialize the PHY */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002907 status = sxg_phy_init(adapter);
2908 if (status != STATUS_SUCCESS)
2909 return (STATUS_FAILURE);
2910
J.R. Maurob243c4a2008-10-20 19:28:58 -04002911 /* Enable the Link Alarm */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302912
2913 /* MIIM_DEV_PHY_PMA - PHY PMA/PMD module
2914 * LASI_CONTROL - LASI control register
2915 * LASI_CTL_LS_ALARM_ENABLE - enable link alarm bit
2916 */
2917 status = sxg_write_mdio_reg(adapter, MIIM_DEV_PHY_PMA,
2918 LASI_CONTROL,
2919 LASI_CTL_LS_ALARM_ENABLE);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002920 if (status != STATUS_SUCCESS)
2921 return (STATUS_FAILURE);
2922
J.R. Maurob243c4a2008-10-20 19:28:58 -04002923 /* XXXTODO - temporary - verify bit is set */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302924
2925 /* MIIM_DEV_PHY_PMA - PHY PMA/PMD module
2926 * LASI_CONTROL - LASI control register
2927 */
2928 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_PMA,
2929 LASI_CONTROL,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002930 &Value);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302931
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002932 if (status != STATUS_SUCCESS)
2933 return (STATUS_FAILURE);
2934 if (!(Value & LASI_CTL_LS_ALARM_ENABLE)) {
2935 DBG_ERROR("Error! LASI Control Alarm Enable bit not set!\n");
2936 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04002937 /* Enable receive */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002938 MaxFrame = adapter->JumboEnabled ? JUMBOMAXFRAME : ETHERMAXFRAME;
2939 ConfigData = (RCV_CONFIG_ENABLE |
2940 RCV_CONFIG_ENPARSE |
2941 RCV_CONFIG_RCVBAD |
2942 RCV_CONFIG_RCVPAUSE |
2943 RCV_CONFIG_TZIPV6 |
2944 RCV_CONFIG_TZIPV4 |
2945 RCV_CONFIG_HASH_16 |
2946 RCV_CONFIG_SOCKET | RCV_CONFIG_BUFSIZE(MaxFrame));
Mithlesh Thukrala536efc2009-02-18 18:54:14 +05302947
2948 if (adapter->asictype == SAHARA_REV_B) {
2949 ConfigData |= (RCV_CONFIG_HIPRICTL |
2950 RCV_CONFIG_NEWSTATUSFMT);
2951 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002952 WRITE_REG(HwRegs->RcvConfig, ConfigData, TRUE);
2953
2954 WRITE_REG(HwRegs->XmtConfig, XMT_CONFIG_ENABLE, TRUE);
2955
J.R. Maurob243c4a2008-10-20 19:28:58 -04002956 /* Mark the link as down. We'll get a link event when it comes up. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002957 sxg_link_state(adapter, SXG_LINK_DOWN);
2958
2959 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XInitLnk",
2960 adapter, 0, 0, 0);
2961 return (STATUS_SUCCESS);
2962}
2963
2964/*
2965 * sxg_phy_init - Initialize the PHY
2966 *
2967 * Arguments -
2968 * adapter - A pointer to our adapter structure
2969 *
2970 * Return
2971 * status
2972 */
J.R. Mauro73b07062008-10-28 18:42:02 -04002973static int sxg_phy_init(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002974{
2975 u32 Value;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302976 struct phy_ucode *p;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002977 int status;
2978
Harvey Harrisone88bd232008-10-17 14:46:10 -07002979 DBG_ERROR("ENTER %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002980
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302981 /* MIIM_DEV_PHY_PMA - PHY PMA/PMD module
2982 * 0xC205 - PHY ID register (?)
2983 * &Value - XXXTODO - add def
2984 */
2985 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_PMA,
2986 0xC205,
2987 &Value);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002988 if (status != STATUS_SUCCESS)
2989 return (STATUS_FAILURE);
2990
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302991 if (Value == 0x0012) {
2992 /* 0x0012 == AEL2005C PHY(?) - XXXTODO - add def */
2993 DBG_ERROR("AEL2005C PHY detected. Downloading PHY \
2994 microcode.\n");
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002995
J.R. Maurob243c4a2008-10-20 19:28:58 -04002996 /* Initialize AEL2005C PHY and download PHY microcode */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002997 for (p = PhyUcode; p->Addr != 0xFFFF; p++) {
2998 if (p->Addr == 0) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04002999 /* if address == 0, data == sleep time in ms */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003000 mdelay(p->Data);
3001 } else {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303002 /* write the given data to the specified address */
3003 status = sxg_write_mdio_reg(adapter,
3004 MIIM_DEV_PHY_PMA,
3005 /* PHY address */
3006 p->Addr,
3007 /* PHY data */
3008 p->Data);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003009 if (status != STATUS_SUCCESS)
3010 return (STATUS_FAILURE);
3011 }
3012 }
3013 }
Harvey Harrisone88bd232008-10-17 14:46:10 -07003014 DBG_ERROR("EXIT %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003015
3016 return (STATUS_SUCCESS);
3017}
3018
3019/*
3020 * sxg_link_event - Process a link event notification from the card
3021 *
3022 * Arguments -
3023 * adapter - A pointer to our adapter structure
3024 *
3025 * Return
3026 * None
3027 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003028static void sxg_link_event(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003029{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303030 struct sxg_hw_regs *HwRegs = adapter->HwRegs;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303031 struct net_device *netdev = adapter->netdev;
J.R. Mauro73b07062008-10-28 18:42:02 -04003032 enum SXG_LINK_STATE LinkState;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003033 int status;
3034 u32 Value;
3035
3036 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "LinkEvnt",
3037 adapter, 0, 0, 0);
Harvey Harrisone88bd232008-10-17 14:46:10 -07003038 DBG_ERROR("ENTER %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003039
J.R. Maurob243c4a2008-10-20 19:28:58 -04003040 /* Check the Link Status register. We should have a Link Alarm. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003041 READ_REG(HwRegs->LinkStatus, Value);
3042 if (Value & LS_LINK_ALARM) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303043 /*
3044 * We got a Link Status alarm. First, pause to let the
3045 * link state settle (it can bounce a number of times)
3046 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003047 mdelay(10);
3048
J.R. Maurob243c4a2008-10-20 19:28:58 -04003049 /* Now clear the alarm by reading the LASI status register. */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303050 /* MIIM_DEV_PHY_PMA - PHY PMA/PMD module */
3051 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_PMA,
3052 /* LASI status register */
3053 LASI_STATUS,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003054 &Value);
3055 if (status != STATUS_SUCCESS) {
3056 DBG_ERROR("Error reading LASI Status MDIO register!\n");
3057 sxg_link_state(adapter, SXG_LINK_DOWN);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303058 /* ASSERT(0); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003059 }
Mithlesh Thukrala536efc2009-02-18 18:54:14 +05303060 /*
3061 * We used to assert that the LASI_LS_ALARM bit was set, as
3062 * it should be. But there appears to be cases during
3063 * initialization (when the PHY is reset and re-initialized)
3064 * when we get a link alarm, but the status bit is 0 when we
3065 * read it. Rather than trying to assure this never happens
3066 * (and nver being certain), just ignore it.
3067
3068 * ASSERT(Value & LASI_STATUS_LS_ALARM);
3069 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003070
J.R. Maurob243c4a2008-10-20 19:28:58 -04003071 /* Now get and set the link state */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003072 LinkState = sxg_get_link_state(adapter);
3073 sxg_link_state(adapter, LinkState);
3074 DBG_ERROR("SXG: Link Alarm occurred. Link is %s\n",
3075 ((LinkState == SXG_LINK_UP) ? "UP" : "DOWN"));
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303076 if (LinkState == SXG_LINK_UP)
3077 netif_carrier_on(netdev);
3078 else
3079 netif_carrier_off(netdev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003080 } else {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303081 /*
3082 * XXXTODO - Assuming Link Attention is only being generated
3083 * for the Link Alarm pin (and not for a XAUI Link Status change)
3084 * , then it's impossible to get here. Yet we've gotten here
3085 * twice (under extreme conditions - bouncing the link up and
3086 * down many times a second). Needs further investigation.
3087 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003088 DBG_ERROR("SXG: sxg_link_event: Can't get here!\n");
3089 DBG_ERROR("SXG: Link Status == 0x%08X.\n", Value);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303090 /* ASSERT(0); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003091 }
Harvey Harrisone88bd232008-10-17 14:46:10 -07003092 DBG_ERROR("EXIT %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003093
3094}
3095
3096/*
3097 * sxg_get_link_state - Determine if the link is up or down
3098 *
3099 * Arguments -
3100 * adapter - A pointer to our adapter structure
3101 *
3102 * Return
3103 * Link State
3104 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003105static enum SXG_LINK_STATE sxg_get_link_state(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003106{
3107 int status;
3108 u32 Value;
3109
Harvey Harrisone88bd232008-10-17 14:46:10 -07003110 DBG_ERROR("ENTER %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003111
3112 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "GetLink",
3113 adapter, 0, 0, 0);
3114
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303115 /*
3116 * Per the Xenpak spec (and the IEEE 10Gb spec?), the link is up if
3117 * the following 3 bits (from 3 different MDIO registers) are all true.
3118 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303119
3120 /* MIIM_DEV_PHY_PMA - PHY PMA/PMD module */
3121 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_PMA,
3122 /* PMA/PMD Receive Signal Detect register */
3123 PHY_PMA_RCV_DET,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003124 &Value);
3125 if (status != STATUS_SUCCESS)
3126 goto bad;
3127
J.R. Maurob243c4a2008-10-20 19:28:58 -04003128 /* If PMA/PMD receive signal detect is 0, then the link is down */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003129 if (!(Value & PMA_RCV_DETECT))
3130 return (SXG_LINK_DOWN);
3131
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303132 /* MIIM_DEV_PHY_PCS - PHY PCS module */
3133 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_PCS,
3134 /* PCS 10GBASE-R Status 1 register */
3135 PHY_PCS_10G_STATUS1,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003136 &Value);
3137 if (status != STATUS_SUCCESS)
3138 goto bad;
3139
J.R. Maurob243c4a2008-10-20 19:28:58 -04003140 /* If PCS is not locked to receive blocks, then the link is down */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003141 if (!(Value & PCS_10B_BLOCK_LOCK))
3142 return (SXG_LINK_DOWN);
3143
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303144 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_XS,/* PHY XS module */
3145 /* XS Lane Status register */
3146 PHY_XS_LANE_STATUS,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003147 &Value);
3148 if (status != STATUS_SUCCESS)
3149 goto bad;
3150
J.R. Maurob243c4a2008-10-20 19:28:58 -04003151 /* If XS transmit lanes are not aligned, then the link is down */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003152 if (!(Value & XS_LANE_ALIGN))
3153 return (SXG_LINK_DOWN);
3154
J.R. Maurob243c4a2008-10-20 19:28:58 -04003155 /* All 3 bits are true, so the link is up */
Harvey Harrisone88bd232008-10-17 14:46:10 -07003156 DBG_ERROR("EXIT %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003157
3158 return (SXG_LINK_UP);
3159
3160 bad:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303161 /* An error occurred reading an MDIO register. This shouldn't happen. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003162 DBG_ERROR("Error reading an MDIO register!\n");
3163 ASSERT(0);
3164 return (SXG_LINK_DOWN);
3165}
3166
J.R. Mauro73b07062008-10-28 18:42:02 -04003167static void sxg_indicate_link_state(struct adapter_t *adapter,
3168 enum SXG_LINK_STATE LinkState)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003169{
3170 if (adapter->LinkState == SXG_LINK_UP) {
3171 DBG_ERROR("%s: LINK now UP, call netif_start_queue\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07003172 __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003173 netif_start_queue(adapter->netdev);
3174 } else {
3175 DBG_ERROR("%s: LINK now DOWN, call netif_stop_queue\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07003176 __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003177 netif_stop_queue(adapter->netdev);
3178 }
3179}
3180
3181/*
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05303182 * sxg_change_mtu - Change the Maximum Transfer Unit
3183 * * @returns 0 on success, negative on failure
3184 */
3185int sxg_change_mtu (struct net_device *netdev, int new_mtu)
3186{
3187 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(netdev);
3188
3189 if (!((new_mtu == SXG_DEFAULT_MTU) || (new_mtu == SXG_JUMBO_MTU)))
3190 return -EINVAL;
3191
3192 if(new_mtu == netdev->mtu)
3193 return 0;
3194
3195 netdev->mtu = new_mtu;
3196
3197 if (new_mtu == SXG_JUMBO_MTU) {
3198 adapter->JumboEnabled = TRUE;
3199 adapter->FrameSize = JUMBOMAXFRAME;
3200 adapter->ReceiveBufferSize = SXG_RCV_JUMBO_BUFFER_SIZE;
3201 } else {
3202 adapter->JumboEnabled = FALSE;
3203 adapter->FrameSize = ETHERMAXFRAME;
3204 adapter->ReceiveBufferSize = SXG_RCV_DATA_BUFFER_SIZE;
3205 }
3206
3207 sxg_entry_halt(netdev);
3208 sxg_entry_open(netdev);
3209 return 0;
3210}
3211
3212/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003213 * sxg_link_state - Set the link state and if necessary, indicate.
3214 * This routine the central point of processing for all link state changes.
3215 * Nothing else in the driver should alter the link state or perform
3216 * link state indications
3217 *
3218 * Arguments -
3219 * adapter - A pointer to our adapter structure
3220 * LinkState - The link state
3221 *
3222 * Return
3223 * None
3224 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303225static void sxg_link_state(struct adapter_t *adapter,
3226 enum SXG_LINK_STATE LinkState)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003227{
3228 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_IMPORTANT, "LnkINDCT",
3229 adapter, LinkState, adapter->LinkState, adapter->State);
3230
Harvey Harrisone88bd232008-10-17 14:46:10 -07003231 DBG_ERROR("ENTER %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003232
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303233 /*
3234 * Hold the adapter lock during this routine. Maybe move
3235 * the lock to the caller.
3236 */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303237 /* IMP TODO : Check if we can survive without taking this lock */
3238// spin_lock(&adapter->AdapterLock);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003239 if (LinkState == adapter->LinkState) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04003240 /* Nothing changed.. */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303241// spin_unlock(&adapter->AdapterLock);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303242 DBG_ERROR("EXIT #0 %s. Link status = %d\n",
3243 __func__, LinkState);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003244 return;
3245 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04003246 /* Save the adapter state */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003247 adapter->LinkState = LinkState;
3248
J.R. Maurob243c4a2008-10-20 19:28:58 -04003249 /* Drop the lock and indicate link state */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303250// spin_unlock(&adapter->AdapterLock);
Harvey Harrisone88bd232008-10-17 14:46:10 -07003251 DBG_ERROR("EXIT #1 %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003252
3253 sxg_indicate_link_state(adapter, LinkState);
3254}
3255
3256/*
3257 * sxg_write_mdio_reg - Write to a register on the MDIO bus
3258 *
3259 * Arguments -
3260 * adapter - A pointer to our adapter structure
3261 * DevAddr - MDIO device number being addressed
3262 * RegAddr - register address for the specified MDIO device
3263 * Value - value to write to the MDIO register
3264 *
3265 * Return
3266 * status
3267 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003268static int sxg_write_mdio_reg(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003269 u32 DevAddr, u32 RegAddr, u32 Value)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003270{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303271 struct sxg_hw_regs *HwRegs = adapter->HwRegs;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303272 /* Address operation (written to MIIM field reg) */
3273 u32 AddrOp;
3274 /* Write operation (written to MIIM field reg) */
3275 u32 WriteOp;
3276 u32 Cmd;/* Command (written to MIIM command reg) */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003277 u32 ValueRead;
3278 u32 Timeout;
3279
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303280 /* DBG_ERROR("ENTER %s\n", __func__); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003281
3282 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "WrtMDIO",
3283 adapter, 0, 0, 0);
3284
J.R. Maurob243c4a2008-10-20 19:28:58 -04003285 /* Ensure values don't exceed field width */
3286 DevAddr &= 0x001F; /* 5-bit field */
3287 RegAddr &= 0xFFFF; /* 16-bit field */
3288 Value &= 0xFFFF; /* 16-bit field */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003289
J.R. Maurob243c4a2008-10-20 19:28:58 -04003290 /* Set MIIM field register bits for an MIIM address operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003291 AddrOp = (MIIM_PORT_NUM << AXGMAC_AMIIM_FIELD_PORT_SHIFT) |
3292 (DevAddr << AXGMAC_AMIIM_FIELD_DEV_SHIFT) |
3293 (MIIM_TA_10GB << AXGMAC_AMIIM_FIELD_TA_SHIFT) |
3294 (MIIM_OP_ADDR << AXGMAC_AMIIM_FIELD_OP_SHIFT) | RegAddr;
3295
J.R. Maurob243c4a2008-10-20 19:28:58 -04003296 /* Set MIIM field register bits for an MIIM write operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003297 WriteOp = (MIIM_PORT_NUM << AXGMAC_AMIIM_FIELD_PORT_SHIFT) |
3298 (DevAddr << AXGMAC_AMIIM_FIELD_DEV_SHIFT) |
3299 (MIIM_TA_10GB << AXGMAC_AMIIM_FIELD_TA_SHIFT) |
3300 (MIIM_OP_WRITE << AXGMAC_AMIIM_FIELD_OP_SHIFT) | Value;
3301
J.R. Maurob243c4a2008-10-20 19:28:58 -04003302 /* Set MIIM command register bits to execute an MIIM command */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003303 Cmd = AXGMAC_AMIIM_CMD_START | AXGMAC_AMIIM_CMD_10G_OPERATION;
3304
J.R. Maurob243c4a2008-10-20 19:28:58 -04003305 /* Reset the command register command bit (in case it's not 0) */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003306 WRITE_REG(HwRegs->MacAmiimCmd, 0, TRUE);
3307
J.R. Maurob243c4a2008-10-20 19:28:58 -04003308 /* MIIM write to set the address of the specified MDIO register */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003309 WRITE_REG(HwRegs->MacAmiimField, AddrOp, TRUE);
3310
J.R. Maurob243c4a2008-10-20 19:28:58 -04003311 /* Write to MIIM Command Register to execute to address operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003312 WRITE_REG(HwRegs->MacAmiimCmd, Cmd, TRUE);
3313
J.R. Maurob243c4a2008-10-20 19:28:58 -04003314 /* Poll AMIIM Indicator register to wait for completion */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003315 Timeout = SXG_LINK_TIMEOUT;
3316 do {
J.R. Maurob243c4a2008-10-20 19:28:58 -04003317 udelay(100); /* Timeout in 100us units */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003318 READ_REG(HwRegs->MacAmiimIndicator, ValueRead);
3319 if (--Timeout == 0) {
3320 return (STATUS_FAILURE);
3321 }
3322 } while (ValueRead & AXGMAC_AMIIM_INDC_BUSY);
3323
J.R. Maurob243c4a2008-10-20 19:28:58 -04003324 /* Reset the command register command bit */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003325 WRITE_REG(HwRegs->MacAmiimCmd, 0, TRUE);
3326
J.R. Maurob243c4a2008-10-20 19:28:58 -04003327 /* MIIM write to set up an MDIO write operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003328 WRITE_REG(HwRegs->MacAmiimField, WriteOp, TRUE);
3329
J.R. Maurob243c4a2008-10-20 19:28:58 -04003330 /* Write to MIIM Command Register to execute the write operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003331 WRITE_REG(HwRegs->MacAmiimCmd, Cmd, TRUE);
3332
J.R. Maurob243c4a2008-10-20 19:28:58 -04003333 /* Poll AMIIM Indicator register to wait for completion */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003334 Timeout = SXG_LINK_TIMEOUT;
3335 do {
J.R. Maurob243c4a2008-10-20 19:28:58 -04003336 udelay(100); /* Timeout in 100us units */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003337 READ_REG(HwRegs->MacAmiimIndicator, ValueRead);
3338 if (--Timeout == 0) {
3339 return (STATUS_FAILURE);
3340 }
3341 } while (ValueRead & AXGMAC_AMIIM_INDC_BUSY);
3342
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303343 /* DBG_ERROR("EXIT %s\n", __func__); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003344
3345 return (STATUS_SUCCESS);
3346}
3347
3348/*
3349 * sxg_read_mdio_reg - Read a register on the MDIO bus
3350 *
3351 * Arguments -
3352 * adapter - A pointer to our adapter structure
3353 * DevAddr - MDIO device number being addressed
3354 * RegAddr - register address for the specified MDIO device
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303355 * pValue - pointer to where to put data read from the MDIO register
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003356 *
3357 * Return
3358 * status
3359 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003360static int sxg_read_mdio_reg(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003361 u32 DevAddr, u32 RegAddr, u32 *pValue)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003362{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303363 struct sxg_hw_regs *HwRegs = adapter->HwRegs;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303364 u32 AddrOp; /* Address operation (written to MIIM field reg) */
3365 u32 ReadOp; /* Read operation (written to MIIM field reg) */
3366 u32 Cmd; /* Command (written to MIIM command reg) */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003367 u32 ValueRead;
3368 u32 Timeout;
3369
3370 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "WrtMDIO",
3371 adapter, 0, 0, 0);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303372 DBG_ERROR("ENTER %s\n", __FUNCTION__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003373
J.R. Maurob243c4a2008-10-20 19:28:58 -04003374 /* Ensure values don't exceed field width */
3375 DevAddr &= 0x001F; /* 5-bit field */
3376 RegAddr &= 0xFFFF; /* 16-bit field */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003377
J.R. Maurob243c4a2008-10-20 19:28:58 -04003378 /* Set MIIM field register bits for an MIIM address operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003379 AddrOp = (MIIM_PORT_NUM << AXGMAC_AMIIM_FIELD_PORT_SHIFT) |
3380 (DevAddr << AXGMAC_AMIIM_FIELD_DEV_SHIFT) |
3381 (MIIM_TA_10GB << AXGMAC_AMIIM_FIELD_TA_SHIFT) |
3382 (MIIM_OP_ADDR << AXGMAC_AMIIM_FIELD_OP_SHIFT) | RegAddr;
3383
J.R. Maurob243c4a2008-10-20 19:28:58 -04003384 /* Set MIIM field register bits for an MIIM read operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003385 ReadOp = (MIIM_PORT_NUM << AXGMAC_AMIIM_FIELD_PORT_SHIFT) |
3386 (DevAddr << AXGMAC_AMIIM_FIELD_DEV_SHIFT) |
3387 (MIIM_TA_10GB << AXGMAC_AMIIM_FIELD_TA_SHIFT) |
3388 (MIIM_OP_READ << AXGMAC_AMIIM_FIELD_OP_SHIFT);
3389
J.R. Maurob243c4a2008-10-20 19:28:58 -04003390 /* Set MIIM command register bits to execute an MIIM command */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003391 Cmd = AXGMAC_AMIIM_CMD_START | AXGMAC_AMIIM_CMD_10G_OPERATION;
3392
J.R. Maurob243c4a2008-10-20 19:28:58 -04003393 /* Reset the command register command bit (in case it's not 0) */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003394 WRITE_REG(HwRegs->MacAmiimCmd, 0, TRUE);
3395
J.R. Maurob243c4a2008-10-20 19:28:58 -04003396 /* MIIM write to set the address of the specified MDIO register */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003397 WRITE_REG(HwRegs->MacAmiimField, AddrOp, TRUE);
3398
J.R. Maurob243c4a2008-10-20 19:28:58 -04003399 /* Write to MIIM Command Register to execute to address operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003400 WRITE_REG(HwRegs->MacAmiimCmd, Cmd, TRUE);
3401
J.R. Maurob243c4a2008-10-20 19:28:58 -04003402 /* Poll AMIIM Indicator register to wait for completion */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003403 Timeout = SXG_LINK_TIMEOUT;
3404 do {
J.R. Maurob243c4a2008-10-20 19:28:58 -04003405 udelay(100); /* Timeout in 100us units */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003406 READ_REG(HwRegs->MacAmiimIndicator, ValueRead);
3407 if (--Timeout == 0) {
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303408 DBG_ERROR("EXIT %s with STATUS_FAILURE 1\n", __FUNCTION__);
3409
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003410 return (STATUS_FAILURE);
3411 }
3412 } while (ValueRead & AXGMAC_AMIIM_INDC_BUSY);
3413
J.R. Maurob243c4a2008-10-20 19:28:58 -04003414 /* Reset the command register command bit */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003415 WRITE_REG(HwRegs->MacAmiimCmd, 0, TRUE);
3416
J.R. Maurob243c4a2008-10-20 19:28:58 -04003417 /* MIIM write to set up an MDIO register read operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003418 WRITE_REG(HwRegs->MacAmiimField, ReadOp, TRUE);
3419
J.R. Maurob243c4a2008-10-20 19:28:58 -04003420 /* Write to MIIM Command Register to execute the read operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003421 WRITE_REG(HwRegs->MacAmiimCmd, Cmd, TRUE);
3422
J.R. Maurob243c4a2008-10-20 19:28:58 -04003423 /* Poll AMIIM Indicator register to wait for completion */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003424 Timeout = SXG_LINK_TIMEOUT;
3425 do {
J.R. Maurob243c4a2008-10-20 19:28:58 -04003426 udelay(100); /* Timeout in 100us units */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003427 READ_REG(HwRegs->MacAmiimIndicator, ValueRead);
3428 if (--Timeout == 0) {
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303429 DBG_ERROR("EXIT %s with STATUS_FAILURE 2\n", __FUNCTION__);
3430
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003431 return (STATUS_FAILURE);
3432 }
3433 } while (ValueRead & AXGMAC_AMIIM_INDC_BUSY);
3434
J.R. Maurob243c4a2008-10-20 19:28:58 -04003435 /* Read the MDIO register data back from the field register */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003436 READ_REG(HwRegs->MacAmiimField, *pValue);
J.R. Maurob243c4a2008-10-20 19:28:58 -04003437 *pValue &= 0xFFFF; /* data is in the lower 16 bits */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003438
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303439 DBG_ERROR("EXIT %s\n", __FUNCTION__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003440
3441 return (STATUS_SUCCESS);
3442}
3443
3444/*
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003445 * Functions to obtain the CRC corresponding to the destination mac address.
3446 * This is a standard ethernet CRC in that it is a 32-bit, reflected CRC using
3447 * the polynomial:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303448 * x^32 + x^26 + x^23 + x^22 + x^16 + x^12 + x^11 + x^10 + x^8 + x^7 + x^5
3449 * + x^4 + x^2 + x^1.
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003450 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303451 * After the CRC for the 6 bytes is generated (but before the value is
3452 * complemented), we must then transpose the value and return bits 30-23.
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003453 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303454static u32 sxg_crc_table[256];/* Table of CRC's for all possible byte values */
3455static u32 sxg_crc_init; /* Is table initialized */
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003456
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303457/* Contruct the CRC32 table */
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003458static void sxg_mcast_init_crc32(void)
3459{
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303460 u32 c; /* CRC shit reg */
3461 u32 e = 0; /* Poly X-or pattern */
3462 int i; /* counter */
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003463 int k; /* byte being shifted into crc */
3464
3465 static int p[] = { 0, 1, 2, 4, 5, 7, 8, 10, 11, 12, 16, 22, 23, 26 };
3466
3467 for (i = 0; i < sizeof(p) / sizeof(int); i++) {
3468 e |= 1L << (31 - p[i]);
3469 }
3470
3471 for (i = 1; i < 256; i++) {
3472 c = i;
3473 for (k = 8; k; k--) {
3474 c = c & 1 ? (c >> 1) ^ e : c >> 1;
3475 }
3476 sxg_crc_table[i] = c;
3477 }
3478}
3479
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003480/*
3481 * Return the MAC hast as described above.
3482 */
3483static unsigned char sxg_mcast_get_mac_hash(char *macaddr)
3484{
3485 u32 crc;
3486 char *p;
3487 int i;
3488 unsigned char machash = 0;
3489
3490 if (!sxg_crc_init) {
3491 sxg_mcast_init_crc32();
3492 sxg_crc_init = 1;
3493 }
3494
3495 crc = 0xFFFFFFFF; /* Preload shift register, per crc-32 spec */
3496 for (i = 0, p = macaddr; i < 6; ++p, ++i) {
3497 crc = (crc >> 8) ^ sxg_crc_table[(crc ^ *p) & 0xFF];
3498 }
3499
3500 /* Return bits 1-8, transposed */
3501 for (i = 1; i < 9; i++) {
3502 machash |= (((crc >> i) & 1) << (8 - i));
3503 }
3504
3505 return (machash);
3506}
3507
J.R. Mauro73b07062008-10-28 18:42:02 -04003508static void sxg_mcast_set_mask(struct adapter_t *adapter)
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003509{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303510 struct sxg_ucode_regs *sxg_regs = adapter->UcodeRegs;
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003511
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303512 DBG_ERROR("%s ENTER (%s) MacFilter[%x] mask[%llx]\n", __FUNCTION__,
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003513 adapter->netdev->name, (unsigned int)adapter->MacFilter,
3514 adapter->MulticastMask);
3515
3516 if (adapter->MacFilter & (MAC_ALLMCAST | MAC_PROMISC)) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303517 /*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303518 * Turn on all multicast addresses. We have to do this for
3519 * promiscuous mode as well as ALLMCAST mode. It saves the
3520 * Microcode from having keep state about the MAC configuration
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003521 */
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303522 /* DBG_ERROR("sxg: %s MacFilter = MAC_ALLMCAST | MAC_PROMISC\n \
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303523 * SLUT MODE!!!\n",__func__);
3524 */
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003525 WRITE_REG(sxg_regs->McastLow, 0xFFFFFFFF, FLUSH);
3526 WRITE_REG(sxg_regs->McastHigh, 0xFFFFFFFF, FLUSH);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303527 /* DBG_ERROR("%s (%s) WRITE to slic_regs slic_mcastlow&high \
3528 * 0xFFFFFFFF\n",__func__, adapter->netdev->name);
3529 */
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003530
3531 } else {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303532 /*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303533 * Commit our multicast mast to the SLIC by writing to the
3534 * multicast address mask registers
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003535 */
3536 DBG_ERROR("%s (%s) WRITE mcastlow[%lx] mcasthigh[%lx]\n",
3537 __func__, adapter->netdev->name,
3538 ((ulong) (adapter->MulticastMask & 0xFFFFFFFF)),
3539 ((ulong)
3540 ((adapter->MulticastMask >> 32) & 0xFFFFFFFF)));
3541
3542 WRITE_REG(sxg_regs->McastLow,
3543 (u32) (adapter->MulticastMask & 0xFFFFFFFF), FLUSH);
3544 WRITE_REG(sxg_regs->McastHigh,
3545 (u32) ((adapter->
3546 MulticastMask >> 32) & 0xFFFFFFFF), FLUSH);
3547 }
3548}
3549
J.R. Mauro73b07062008-10-28 18:42:02 -04003550static void sxg_mcast_set_bit(struct adapter_t *adapter, char *address)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003551{
3552 unsigned char crcpoly;
3553
3554 /* Get the CRC polynomial for the mac address */
3555 crcpoly = sxg_mcast_get_mac_hash(address);
3556
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303557 /*
3558 * We only have space on the SLIC for 64 entries. Lop
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003559 * off the top two bits. (2^6 = 64)
3560 */
3561 crcpoly &= 0x3F;
3562
3563 /* OR in the new bit into our 64 bit mask. */
3564 adapter->MulticastMask |= (u64) 1 << crcpoly;
3565}
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303566
3567/*
3568 * Function takes MAC addresses from dev_mc_list and generates the Mask
3569 */
3570
3571static void sxg_set_mcast_addr(struct adapter_t *adapter)
3572{
3573 struct dev_mc_list *mclist;
3574 struct net_device *dev = adapter->netdev;
3575 int i;
3576
3577 if (adapter->MacFilter & (MAC_ALLMCAST | MAC_MCAST)) {
3578 for (i = 0, mclist = dev->mc_list; i < dev->mc_count;
3579 i++, mclist = mclist->next) {
3580 sxg_mcast_set_bit(adapter,mclist->da_addr);
3581 }
3582 }
3583 sxg_mcast_set_mask(adapter);
3584}
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003585
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303586static void sxg_mcast_set_list(struct net_device *dev)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003587{
J.R. Mauro73b07062008-10-28 18:42:02 -04003588 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003589
3590 ASSERT(adapter);
Mithlesh Thukral559990c2009-01-30 20:20:19 +05303591 if (dev->flags & IFF_PROMISC)
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303592 adapter->MacFilter |= MAC_PROMISC;
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303593 if (dev->flags & IFF_MULTICAST)
3594 adapter->MacFilter |= MAC_MCAST;
Mithlesh Thukral559990c2009-01-30 20:20:19 +05303595 if (dev->flags & IFF_ALLMULTI)
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303596 adapter->MacFilter |= MAC_ALLMCAST;
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303597
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303598 //XXX handle other flags as well
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303599 sxg_set_mcast_addr(adapter);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303600}
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003601
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303602void sxg_free_sgl_buffers(struct adapter_t *adapter)
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303603{
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303604 struct list_entry *ple;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303605 struct sxg_scatter_gather *Sgl;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003606
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303607 while(!(IsListEmpty(&adapter->AllSglBuffers))) {
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303608 ple = RemoveHeadList(&adapter->AllSglBuffers);
3609 Sgl = container_of(ple, struct sxg_scatter_gather, AllList);
3610 kfree(Sgl);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303611 adapter->AllSglBufferCount--;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303612 }
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303613}
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303614
3615void sxg_free_rcvblocks(struct adapter_t *adapter)
3616{
3617 u32 i;
3618 void *temp_RcvBlock;
3619 struct list_entry *ple;
3620 struct sxg_rcv_block_hdr *RcvBlockHdr;
3621 struct sxg_rcv_data_buffer_hdr *RcvDataBufferHdr;
3622 ASSERT((adapter->state == SXG_STATE_INITIALIZING) ||
3623 (adapter->state == SXG_STATE_HALTING));
3624 while(!(IsListEmpty(&adapter->AllRcvBlocks))) {
3625
3626 ple = RemoveHeadList(&adapter->AllRcvBlocks);
3627 RcvBlockHdr = container_of(ple, struct sxg_rcv_block_hdr, AllList);
3628
3629 if(RcvBlockHdr->VirtualAddress) {
3630 temp_RcvBlock = RcvBlockHdr->VirtualAddress;
3631
3632 for(i=0; i< SXG_RCV_DESCRIPTORS_PER_BLOCK;
3633 i++, temp_RcvBlock += SXG_RCV_DATA_HDR_SIZE) {
3634 RcvDataBufferHdr =
3635 (struct sxg_rcv_data_buffer_hdr *)temp_RcvBlock;
3636 SXG_FREE_RCV_PACKET(RcvDataBufferHdr);
3637 }
3638 }
3639
3640 pci_free_consistent(adapter->pcidev,
3641 SXG_RCV_BLOCK_SIZE(SXG_RCV_DATA_HDR_SIZE),
3642 RcvBlockHdr->VirtualAddress,
3643 RcvBlockHdr->PhysicalAddress);
3644 adapter->AllRcvBlockCount--;
3645 }
3646 ASSERT(adapter->AllRcvBlockCount == 0);
3647 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XFrRBlk",
3648 adapter, 0, 0, 0);
3649}
3650void sxg_free_mcast_addrs(struct adapter_t *adapter)
3651{
3652 struct sxg_multicast_address *address;
3653 while(adapter->MulticastAddrs) {
3654 address = adapter->MulticastAddrs;
3655 adapter->MulticastAddrs = address->Next;
3656 kfree(address);
3657 }
3658
3659 adapter->MulticastMask= 0;
3660}
3661
3662void sxg_unmap_resources(struct adapter_t *adapter)
3663{
3664 if(adapter->HwRegs) {
3665 iounmap((void *)adapter->HwRegs);
3666 }
3667 if(adapter->UcodeRegs) {
3668 iounmap((void *)adapter->UcodeRegs);
3669 }
3670
3671 ASSERT(adapter->AllRcvBlockCount == 0);
3672 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XFrRBlk",
3673 adapter, 0, 0, 0);
3674}
3675
3676
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303677
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003678/*
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303679 * sxg_free_resources - Free everything allocated in SxgAllocateResources
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003680 *
3681 * Arguments -
3682 * adapter - A pointer to our adapter structure
3683 *
3684 * Return
3685 * none
3686 */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303687void sxg_free_resources(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003688{
3689 u32 RssIds, IsrCount;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003690 RssIds = SXG_RSS_CPU_COUNT(adapter);
Mithlesh Thukral1782199f2009-02-06 19:32:28 +05303691 IsrCount = adapter->msi_enabled ? RssIds : 1;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003692
3693 if (adapter->BasicAllocations == FALSE) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303694 /*
3695 * No allocations have been made, including spinlocks,
3696 * or listhead initializations. Return.
3697 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003698 return;
3699 }
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303700
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003701 if (!(IsListEmpty(&adapter->AllRcvBlocks))) {
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303702 sxg_free_rcvblocks(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003703 }
3704 if (!(IsListEmpty(&adapter->AllSglBuffers))) {
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303705 sxg_free_sgl_buffers(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003706 }
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303707
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003708 if (adapter->XmtRingZeroIndex) {
3709 pci_free_consistent(adapter->pcidev,
3710 sizeof(u32),
3711 adapter->XmtRingZeroIndex,
3712 adapter->PXmtRingZeroIndex);
3713 }
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303714 if (adapter->Isr) {
3715 pci_free_consistent(adapter->pcidev,
3716 sizeof(u32) * IsrCount,
3717 adapter->Isr, adapter->PIsr);
3718 }
3719
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303720 if (adapter->EventRings) {
3721 pci_free_consistent(adapter->pcidev,
3722 sizeof(struct sxg_event_ring) * RssIds,
3723 adapter->EventRings, adapter->PEventRings);
3724 }
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303725 if (adapter->RcvRings) {
3726 pci_free_consistent(adapter->pcidev,
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303727 sizeof(struct sxg_rcv_ring) * 1,
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303728 adapter->RcvRings,
3729 adapter->PRcvRings);
3730 adapter->RcvRings = NULL;
3731 }
3732
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303733 if(adapter->XmtRings) {
3734 pci_free_consistent(adapter->pcidev,
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303735 sizeof(struct sxg_xmt_ring) * 1,
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303736 adapter->XmtRings,
3737 adapter->PXmtRings);
3738 adapter->XmtRings = NULL;
3739 }
3740
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303741 if (adapter->ucode_stats) {
3742 pci_unmap_single(adapter->pcidev,
3743 sizeof(struct sxg_ucode_stats),
3744 adapter->pucode_stats, PCI_DMA_FROMDEVICE);
3745 adapter->ucode_stats = NULL;
3746 }
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303747
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003748
J.R. Maurob243c4a2008-10-20 19:28:58 -04003749 /* Unmap register spaces */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303750 sxg_unmap_resources(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003751
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303752 sxg_free_mcast_addrs(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003753
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003754 adapter->BasicAllocations = FALSE;
3755
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003756}
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003757
3758/*
3759 * sxg_allocate_complete -
3760 *
3761 * This routine is called when a memory allocation has completed.
3762 *
3763 * Arguments -
J.R. Mauro73b07062008-10-28 18:42:02 -04003764 * struct adapter_t * - Our adapter structure
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003765 * VirtualAddress - Memory virtual address
3766 * PhysicalAddress - Memory physical address
3767 * Length - Length of memory allocated (or 0)
3768 * Context - The type of buffer allocated
3769 *
3770 * Return
3771 * None.
3772 */
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303773static int sxg_allocate_complete(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003774 void *VirtualAddress,
3775 dma_addr_t PhysicalAddress,
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303776 u32 Length, enum sxg_buffer_type Context)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003777{
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303778 int status = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003779 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AllocCmp",
3780 adapter, VirtualAddress, Length, Context);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303781 ASSERT(atomic_read(&adapter->pending_allocations));
3782 atomic_dec(&adapter->pending_allocations);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003783
3784 switch (Context) {
3785
3786 case SXG_BUFFER_TYPE_RCV:
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303787 status = sxg_allocate_rcvblock_complete(adapter,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003788 VirtualAddress,
3789 PhysicalAddress, Length);
3790 break;
3791 case SXG_BUFFER_TYPE_SGL:
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303792 sxg_allocate_sgl_buffer_complete(adapter, (struct sxg_scatter_gather *)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003793 VirtualAddress,
3794 PhysicalAddress, Length);
3795 break;
3796 }
3797 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAlocCmp",
3798 adapter, VirtualAddress, Length, Context);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303799
3800 return status;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003801}
3802
3803/*
3804 * sxg_allocate_buffer_memory - Shared memory allocation routine used for
3805 * synchronous and asynchronous buffer allocations
3806 *
3807 * Arguments -
3808 * adapter - A pointer to our adapter structure
3809 * Size - block size to allocate
3810 * BufferType - Type of buffer to allocate
3811 *
3812 * Return
3813 * int
3814 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003815static int sxg_allocate_buffer_memory(struct adapter_t *adapter,
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303816 u32 Size, enum sxg_buffer_type BufferType)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003817{
3818 int status;
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003819 void *Buffer;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003820 dma_addr_t pBuffer;
3821
3822 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AllocMem",
3823 adapter, Size, BufferType, 0);
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303824 /*
3825 * Grab the adapter lock and check the state. If we're in anything other
3826 * than INITIALIZING or RUNNING state, fail. This is to prevent
3827 * allocations in an improper driver state
3828 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003829
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303830 atomic_inc(&adapter->pending_allocations);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003831
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303832 if(BufferType != SXG_BUFFER_TYPE_SGL)
3833 Buffer = pci_alloc_consistent(adapter->pcidev, Size, &pBuffer);
3834 else {
3835 Buffer = kzalloc(Size, GFP_ATOMIC);
Mithlesh Thukral54aed112009-01-19 20:27:17 +05303836 pBuffer = (dma_addr_t)NULL;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303837 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003838 if (Buffer == NULL) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303839 /*
3840 * Decrement the AllocationsPending count while holding
3841 * the lock. Pause processing relies on this
3842 */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303843 atomic_dec(&adapter->pending_allocations);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003844 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AlcMemF1",
3845 adapter, Size, BufferType, 0);
3846 return (STATUS_RESOURCES);
3847 }
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303848 status = sxg_allocate_complete(adapter, Buffer, pBuffer, Size, BufferType);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003849
3850 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAlocMem",
3851 adapter, Size, BufferType, status);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303852 return status;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003853}
3854
3855/*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303856 * sxg_allocate_rcvblock_complete - Complete a receive descriptor
3857 * block allocation
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003858 *
3859 * Arguments -
3860 * adapter - A pointer to our adapter structure
3861 * RcvBlock - receive block virtual address
3862 * PhysicalAddress - Physical address
3863 * Length - Memory length
3864 *
3865 * Return
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003866 */
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303867static int sxg_allocate_rcvblock_complete(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003868 void *RcvBlock,
3869 dma_addr_t PhysicalAddress,
3870 u32 Length)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003871{
3872 u32 i;
3873 u32 BufferSize = adapter->ReceiveBufferSize;
3874 u64 Paddr;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303875 void *temp_RcvBlock;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303876 struct sxg_rcv_block_hdr *RcvBlockHdr;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303877 struct sxg_rcv_data_buffer_hdr *RcvDataBufferHdr;
3878 struct sxg_rcv_descriptor_block *RcvDescriptorBlock;
3879 struct sxg_rcv_descriptor_block_hdr *RcvDescriptorBlockHdr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003880
3881 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AlRcvBlk",
3882 adapter, RcvBlock, Length, 0);
3883 if (RcvBlock == NULL) {
3884 goto fail;
3885 }
3886 memset(RcvBlock, 0, Length);
3887 ASSERT((BufferSize == SXG_RCV_DATA_BUFFER_SIZE) ||
3888 (BufferSize == SXG_RCV_JUMBO_BUFFER_SIZE));
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303889 ASSERT(Length == SXG_RCV_BLOCK_SIZE(SXG_RCV_DATA_HDR_SIZE));
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303890 /*
3891 * First, initialize the contained pool of receive data buffers.
3892 * This initialization requires NBL/NB/MDL allocations, if any of them
3893 * fail, free the block and return without queueing the shared memory
3894 */
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303895 //RcvDataBuffer = RcvBlock;
3896 temp_RcvBlock = RcvBlock;
3897 for (i = 0; i < SXG_RCV_DESCRIPTORS_PER_BLOCK;
3898 i++, temp_RcvBlock += SXG_RCV_DATA_HDR_SIZE) {
3899 RcvDataBufferHdr = (struct sxg_rcv_data_buffer_hdr *)
3900 temp_RcvBlock;
3901 /* For FREE macro assertion */
3902 RcvDataBufferHdr->State = SXG_BUFFER_UPSTREAM;
3903 SXG_ALLOCATE_RCV_PACKET(adapter, RcvDataBufferHdr, BufferSize);
3904 if (RcvDataBufferHdr->SxgDumbRcvPacket == NULL)
3905 goto fail;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303906
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303907 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003908
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303909 /*
3910 * Place this entire block of memory on the AllRcvBlocks queue so it
3911 * can be free later
3912 */
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303913
3914 RcvBlockHdr = (struct sxg_rcv_block_hdr *) ((unsigned char *)RcvBlock +
3915 SXG_RCV_BLOCK_HDR_OFFSET(SXG_RCV_DATA_HDR_SIZE));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003916 RcvBlockHdr->VirtualAddress = RcvBlock;
3917 RcvBlockHdr->PhysicalAddress = PhysicalAddress;
3918 spin_lock(&adapter->RcvQLock);
3919 adapter->AllRcvBlockCount++;
3920 InsertTailList(&adapter->AllRcvBlocks, &RcvBlockHdr->AllList);
3921 spin_unlock(&adapter->RcvQLock);
3922
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303923 /* Now free the contained receive data buffers that we
3924 * initialized above */
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303925 temp_RcvBlock = RcvBlock;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003926 for (i = 0, Paddr = PhysicalAddress;
3927 i < SXG_RCV_DESCRIPTORS_PER_BLOCK;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303928 i++, Paddr += SXG_RCV_DATA_HDR_SIZE,
3929 temp_RcvBlock += SXG_RCV_DATA_HDR_SIZE) {
3930 RcvDataBufferHdr =
3931 (struct sxg_rcv_data_buffer_hdr *)temp_RcvBlock;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003932 spin_lock(&adapter->RcvQLock);
3933 SXG_FREE_RCV_DATA_BUFFER(adapter, RcvDataBufferHdr);
3934 spin_unlock(&adapter->RcvQLock);
3935 }
3936
J.R. Maurob243c4a2008-10-20 19:28:58 -04003937 /* Locate the descriptor block and put it on a separate free queue */
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003938 RcvDescriptorBlock =
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303939 (struct sxg_rcv_descriptor_block *) ((unsigned char *)RcvBlock +
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003940 SXG_RCV_DESCRIPTOR_BLOCK_OFFSET
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303941 (SXG_RCV_DATA_HDR_SIZE));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003942 RcvDescriptorBlockHdr =
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303943 (struct sxg_rcv_descriptor_block_hdr *) ((unsigned char *)RcvBlock +
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003944 SXG_RCV_DESCRIPTOR_BLOCK_HDR_OFFSET
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303945 (SXG_RCV_DATA_HDR_SIZE));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003946 RcvDescriptorBlockHdr->VirtualAddress = RcvDescriptorBlock;
3947 RcvDescriptorBlockHdr->PhysicalAddress = Paddr;
3948 spin_lock(&adapter->RcvQLock);
3949 SXG_FREE_RCV_DESCRIPTOR_BLOCK(adapter, RcvDescriptorBlockHdr);
3950 spin_unlock(&adapter->RcvQLock);
3951 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAlRBlk",
3952 adapter, RcvBlock, Length, 0);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303953 return STATUS_SUCCESS;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303954fail:
J.R. Maurob243c4a2008-10-20 19:28:58 -04003955 /* Free any allocated resources */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003956 if (RcvBlock) {
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303957 temp_RcvBlock = RcvBlock;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003958 for (i = 0; i < SXG_RCV_DESCRIPTORS_PER_BLOCK;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303959 i++, temp_RcvBlock += SXG_RCV_DATA_HDR_SIZE) {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003960 RcvDataBufferHdr =
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303961 (struct sxg_rcv_data_buffer_hdr *)temp_RcvBlock;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003962 SXG_FREE_RCV_PACKET(RcvDataBufferHdr);
3963 }
3964 pci_free_consistent(adapter->pcidev,
3965 Length, RcvBlock, PhysicalAddress);
3966 }
Harvey Harrisone88bd232008-10-17 14:46:10 -07003967 DBG_ERROR("%s: OUT OF RESOURCES\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003968 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_IMPORTANT, "RcvAFail",
3969 adapter, adapter->FreeRcvBufferCount,
3970 adapter->FreeRcvBlockCount, adapter->AllRcvBlockCount);
3971 adapter->Stats.NoMem++;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303972 /* As allocation failed, free all previously allocated blocks..*/
3973 //sxg_free_rcvblocks(adapter);
3974
3975 return STATUS_RESOURCES;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003976}
3977
3978/*
3979 * sxg_allocate_sgl_buffer_complete - Complete a SGL buffer allocation
3980 *
3981 * Arguments -
3982 * adapter - A pointer to our adapter structure
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303983 * SxgSgl - struct sxg_scatter_gather buffer
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003984 * PhysicalAddress - Physical address
3985 * Length - Memory length
3986 *
3987 * Return
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003988 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003989static void sxg_allocate_sgl_buffer_complete(struct adapter_t *adapter,
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303990 struct sxg_scatter_gather *SxgSgl,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003991 dma_addr_t PhysicalAddress,
3992 u32 Length)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003993{
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303994 unsigned long sgl_flags;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003995 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AlSglCmp",
3996 adapter, SxgSgl, Length, 0);
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +05303997 spin_lock_irqsave(&adapter->SglQLock, sgl_flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003998 adapter->AllSglBufferCount++;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303999 /* PhysicalAddress; */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05304000 SxgSgl->PhysicalAddress = PhysicalAddress;
4001 /* Initialize backpointer once */
4002 SxgSgl->adapter = adapter;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004003 InsertTailList(&adapter->AllSglBuffers, &SxgSgl->AllList);
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +05304004 spin_unlock_irqrestore(&adapter->SglQLock, sgl_flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004005 SxgSgl->State = SXG_BUFFER_BUSY;
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +05304006 SXG_FREE_SGL_BUFFER(adapter, SxgSgl, NULL);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004007 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAlSgl",
4008 adapter, SxgSgl, Length, 0);
4009}
4010
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004011
Mithlesh Thukral54aed112009-01-19 20:27:17 +05304012static int sxg_adapter_set_hwaddr(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004013{
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05304014 /*
4015 * DBG_ERROR ("%s ENTER card->config_set[%x] port[%d] physport[%d] \
4016 * funct#[%d]\n", __func__, card->config_set,
4017 * adapter->port, adapter->physport, adapter->functionnumber);
4018 *
4019 * sxg_dbg_macaddrs(adapter);
4020 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05304021 /* DBG_ERROR ("%s AFTER copying from config.macinfo into currmacaddr\n",
4022 * __FUNCTION__);
4023 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004024
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05304025 /* sxg_dbg_macaddrs(adapter); */
4026
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05304027 struct net_device * dev = adapter->netdev;
4028 if(!dev)
4029 {
4030 printk("sxg: Dev is Null\n");
4031 }
4032
4033 DBG_ERROR("%s ENTER (%s)\n", __FUNCTION__, adapter->netdev->name);
4034
4035 if (netif_running(dev)) {
4036 return -EBUSY;
4037 }
4038 if (!adapter) {
4039 return -EBUSY;
4040 }
4041
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004042 if (!(adapter->currmacaddr[0] ||
4043 adapter->currmacaddr[1] ||
4044 adapter->currmacaddr[2] ||
4045 adapter->currmacaddr[3] ||
4046 adapter->currmacaddr[4] || adapter->currmacaddr[5])) {
4047 memcpy(adapter->currmacaddr, adapter->macaddr, 6);
4048 }
4049 if (adapter->netdev) {
4050 memcpy(adapter->netdev->dev_addr, adapter->currmacaddr, 6);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05304051 memcpy(adapter->netdev->perm_addr, adapter->currmacaddr, 6);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004052 }
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05304053 /* DBG_ERROR ("%s EXIT port %d\n", __func__, adapter->port); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004054 sxg_dbg_macaddrs(adapter);
4055
Mithlesh Thukral54aed112009-01-19 20:27:17 +05304056 return 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004057}
4058
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07004059#if XXXTODO
Mithlesh Thukral942798b2009-01-05 21:14:34 +05304060static int sxg_mac_set_address(struct net_device *dev, void *ptr)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004061{
J.R. Mauro73b07062008-10-28 18:42:02 -04004062 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004063 struct sockaddr *addr = ptr;
4064
Harvey Harrisone88bd232008-10-17 14:46:10 -07004065 DBG_ERROR("%s ENTER (%s)\n", __func__, adapter->netdev->name);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004066
4067 if (netif_running(dev)) {
4068 return -EBUSY;
4069 }
4070 if (!adapter) {
4071 return -EBUSY;
4072 }
4073 DBG_ERROR("sxg: %s (%s) curr %2.2X:%2.2X:%2.2X:%2.2X:%2.2X:%2.2X\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07004074 __func__, adapter->netdev->name, adapter->currmacaddr[0],
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004075 adapter->currmacaddr[1], adapter->currmacaddr[2],
4076 adapter->currmacaddr[3], adapter->currmacaddr[4],
4077 adapter->currmacaddr[5]);
4078 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
4079 memcpy(adapter->currmacaddr, addr->sa_data, dev->addr_len);
4080 DBG_ERROR("sxg: %s (%s) new %2.2X:%2.2X:%2.2X:%2.2X:%2.2X:%2.2X\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07004081 __func__, adapter->netdev->name, adapter->currmacaddr[0],
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004082 adapter->currmacaddr[1], adapter->currmacaddr[2],
4083 adapter->currmacaddr[3], adapter->currmacaddr[4],
4084 adapter->currmacaddr[5]);
4085
4086 sxg_config_set(adapter, TRUE);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004087 return 0;
4088}
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07004089#endif
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004090
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004091/*
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05304092 * SXG DRIVER FUNCTIONS (below)
4093 *
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004094 * sxg_initialize_adapter - Initialize adapter
4095 *
4096 * Arguments -
4097 * adapter - A pointer to our adapter structure
4098 *
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05304099 * Return - int
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004100 */
J.R. Mauro73b07062008-10-28 18:42:02 -04004101static int sxg_initialize_adapter(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004102{
4103 u32 RssIds, IsrCount;
4104 u32 i;
4105 int status;
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05304106 int sxg_rcv_ring_size = SXG_RCV_RING_SIZE;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004107
4108 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "InitAdpt",
4109 adapter, 0, 0, 0);
4110
J.R. Maurob243c4a2008-10-20 19:28:58 -04004111 RssIds = 1; /* XXXTODO SXG_RSS_CPU_COUNT(adapter); */
Mithlesh Thukral1782199f2009-02-06 19:32:28 +05304112 IsrCount = adapter->msi_enabled ? RssIds : 1;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004113
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05304114 /*
4115 * Sanity check SXG_UCODE_REGS structure definition to
4116 * make sure the length is correct
4117 */
Mithlesh Thukral942798b2009-01-05 21:14:34 +05304118 ASSERT(sizeof(struct sxg_ucode_regs) == SXG_REGISTER_SIZE_PER_CPU);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004119
J.R. Maurob243c4a2008-10-20 19:28:58 -04004120 /* Disable interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004121 SXG_DISABLE_ALL_INTERRUPTS(adapter);
4122
J.R. Maurob243c4a2008-10-20 19:28:58 -04004123 /* Set MTU */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004124 ASSERT((adapter->FrameSize == ETHERMAXFRAME) ||
4125 (adapter->FrameSize == JUMBOMAXFRAME));
4126 WRITE_REG(adapter->UcodeRegs[0].LinkMtu, adapter->FrameSize, TRUE);
4127
J.R. Maurob243c4a2008-10-20 19:28:58 -04004128 /* Set event ring base address and size */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004129 WRITE_REG64(adapter,
4130 adapter->UcodeRegs[0].EventBase, adapter->PEventRings, 0);
4131 WRITE_REG(adapter->UcodeRegs[0].EventSize, EVENT_RING_SIZE, TRUE);
4132
J.R. Maurob243c4a2008-10-20 19:28:58 -04004133 /* Per-ISR initialization */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004134 for (i = 0; i < IsrCount; i++) {
4135 u64 Addr;
J.R. Maurob243c4a2008-10-20 19:28:58 -04004136 /* Set interrupt status pointer */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004137 Addr = adapter->PIsr + (i * sizeof(u32));
4138 WRITE_REG64(adapter, adapter->UcodeRegs[i].Isp, Addr, i);
4139 }
4140
J.R. Maurob243c4a2008-10-20 19:28:58 -04004141 /* XMT ring zero index */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004142 WRITE_REG64(adapter,
4143 adapter->UcodeRegs[0].SPSendIndex,
4144 adapter->PXmtRingZeroIndex, 0);
4145
J.R. Maurob243c4a2008-10-20 19:28:58 -04004146 /* Per-RSS initialization */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004147 for (i = 0; i < RssIds; i++) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04004148 /* Release all event ring entries to the Microcode */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004149 WRITE_REG(adapter->UcodeRegs[i].EventRelease, EVENT_RING_SIZE,
4150 TRUE);
4151 }
4152
J.R. Maurob243c4a2008-10-20 19:28:58 -04004153 /* Transmit ring base and size */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004154 WRITE_REG64(adapter,
4155 adapter->UcodeRegs[0].XmtBase, adapter->PXmtRings, 0);
4156 WRITE_REG(adapter->UcodeRegs[0].XmtSize, SXG_XMT_RING_SIZE, TRUE);
4157
J.R. Maurob243c4a2008-10-20 19:28:58 -04004158 /* Receive ring base and size */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004159 WRITE_REG64(adapter,
4160 adapter->UcodeRegs[0].RcvBase, adapter->PRcvRings, 0);
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05304161 if (adapter->JumboEnabled == TRUE)
4162 sxg_rcv_ring_size = SXG_JUMBO_RCV_RING_SIZE;
4163 WRITE_REG(adapter->UcodeRegs[0].RcvSize, sxg_rcv_ring_size, TRUE);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004164
J.R. Maurob243c4a2008-10-20 19:28:58 -04004165 /* Populate the card with receive buffers */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004166 sxg_stock_rcv_buffers(adapter);
4167
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05304168 /*
4169 * Initialize checksum offload capabilities. At the moment we always
4170 * enable IP and TCP receive checksums on the card. Depending on the
4171 * checksum configuration specified by the user, we can choose to
4172 * report or ignore the checksum information provided by the card.
4173 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004174 WRITE_REG(adapter->UcodeRegs[0].ReceiveChecksum,
4175 SXG_RCV_TCP_CSUM_ENABLED | SXG_RCV_IP_CSUM_ENABLED, TRUE);
4176
Mithlesh Thukral9914f052009-02-18 18:51:29 +05304177 adapter->flags |= (SXG_RCV_TCP_CSUM_ENABLED | SXG_RCV_IP_CSUM_ENABLED );
4178
J.R. Maurob243c4a2008-10-20 19:28:58 -04004179 /* Initialize the MAC, XAUI */
Harvey Harrisone88bd232008-10-17 14:46:10 -07004180 DBG_ERROR("sxg: %s ENTER sxg_initialize_link\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004181 status = sxg_initialize_link(adapter);
Harvey Harrisone88bd232008-10-17 14:46:10 -07004182 DBG_ERROR("sxg: %s EXIT sxg_initialize_link status[%x]\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004183 status);
4184 if (status != STATUS_SUCCESS) {
4185 return (status);
4186 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05304187 /*
4188 * Initialize Dead to FALSE.
4189 * SlicCheckForHang or SlicDumpThread will take it from here.
4190 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004191 adapter->Dead = FALSE;
4192 adapter->PingOutstanding = FALSE;
Mithlesh Thukrala536efc2009-02-18 18:54:14 +05304193 adapter->XmtFcEnabled = TRUE;
4194 adapter->RcvFcEnabled = TRUE;
4195
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05304196 adapter->State = SXG_STATE_RUNNING;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004197
4198 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XInit",
4199 adapter, 0, 0, 0);
4200 return (STATUS_SUCCESS);
4201}
4202
4203/*
4204 * sxg_fill_descriptor_block - Populate a descriptor block and give it to
4205 * the card. The caller should hold the RcvQLock
4206 *
4207 * Arguments -
4208 * adapter - A pointer to our adapter structure
4209 * RcvDescriptorBlockHdr - Descriptor block to fill
4210 *
4211 * Return
4212 * status
4213 */
J.R. Mauro73b07062008-10-28 18:42:02 -04004214static int sxg_fill_descriptor_block(struct adapter_t *adapter,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05304215 struct sxg_rcv_descriptor_block_hdr *RcvDescriptorBlockHdr)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004216{
4217 u32 i;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05304218 struct sxg_ring_info *RcvRingInfo = &adapter->RcvRingZeroInfo;
4219 struct sxg_rcv_data_buffer_hdr *RcvDataBufferHdr;
4220 struct sxg_rcv_descriptor_block *RcvDescriptorBlock;
4221 struct sxg_cmd *RingDescriptorCmd;
4222 struct sxg_rcv_ring *RingZero = &adapter->RcvRings[0];
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004223
4224 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "FilBlk",
4225 adapter, adapter->RcvBuffersOnCard,
4226 adapter->FreeRcvBufferCount, adapter->AllRcvBlockCount);
4227
4228 ASSERT(RcvDescriptorBlockHdr);
4229
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05304230 /*
4231 * If we don't have the resources to fill the descriptor block,
4232 * return failure
4233 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004234 if ((adapter->FreeRcvBufferCount < SXG_RCV_DESCRIPTORS_PER_BLOCK) ||
4235 SXG_RING_FULL(RcvRingInfo)) {
4236 adapter->Stats.NoMem++;
4237 return (STATUS_FAILURE);
4238 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04004239 /* Get a ring descriptor command */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004240 SXG_GET_CMD(RingZero,
4241 RcvRingInfo, RingDescriptorCmd, RcvDescriptorBlockHdr);
4242 ASSERT(RingDescriptorCmd);
4243 RcvDescriptorBlockHdr->State = SXG_BUFFER_ONCARD;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05304244 RcvDescriptorBlock = (struct sxg_rcv_descriptor_block *)
4245 RcvDescriptorBlockHdr->VirtualAddress;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004246
J.R. Maurob243c4a2008-10-20 19:28:58 -04004247 /* Fill in the descriptor block */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004248 for (i = 0; i < SXG_RCV_DESCRIPTORS_PER_BLOCK; i++) {
4249 SXG_GET_RCV_DATA_BUFFER(adapter, RcvDataBufferHdr);
4250 ASSERT(RcvDataBufferHdr);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05304251// ASSERT(RcvDataBufferHdr->SxgDumbRcvPacket);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05304252 if (!RcvDataBufferHdr->SxgDumbRcvPacket) {
4253 SXG_ALLOCATE_RCV_PACKET(adapter, RcvDataBufferHdr,
4254 adapter->ReceiveBufferSize);
4255 if(RcvDataBufferHdr->skb)
4256 RcvDataBufferHdr->SxgDumbRcvPacket =
4257 RcvDataBufferHdr->skb;
4258 else
4259 goto no_memory;
4260 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004261 SXG_REINIATIALIZE_PACKET(RcvDataBufferHdr->SxgDumbRcvPacket);
4262 RcvDataBufferHdr->State = SXG_BUFFER_ONCARD;
J.R. Mauro5c7514e2008-10-05 20:38:52 -04004263 RcvDescriptorBlock->Descriptors[i].VirtualAddress =
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05304264 (void *)RcvDataBufferHdr;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05304265
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004266 RcvDescriptorBlock->Descriptors[i].PhysicalAddress =
4267 RcvDataBufferHdr->PhysicalAddress;
4268 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04004269 /* Add the descriptor block to receive descriptor ring 0 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004270 RingDescriptorCmd->Sgl = RcvDescriptorBlockHdr->PhysicalAddress;
4271
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05304272 /*
4273 * RcvBuffersOnCard is not protected via the receive lock (see
4274 * sxg_process_event_queue) We don't want to grap a lock every time a
4275 * buffer is returned to us, so we use atomic interlocked functions
4276 * instead.
4277 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004278 adapter->RcvBuffersOnCard += SXG_RCV_DESCRIPTORS_PER_BLOCK;
4279
4280 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DscBlk",
4281 RcvDescriptorBlockHdr,
4282 RingDescriptorCmd, RcvRingInfo->Head, RcvRingInfo->Tail);
4283
4284 WRITE_REG(adapter->UcodeRegs[0].RcvCmd, 1, true);
4285 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XFilBlk",
4286 adapter, adapter->RcvBuffersOnCard,
4287 adapter->FreeRcvBufferCount, adapter->AllRcvBlockCount);
4288 return (STATUS_SUCCESS);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05304289no_memory:
Mithlesh Thukralb9d10812009-02-18 18:52:18 +05304290 for (; i >= 0 ; i--) {
4291 if (RcvDescriptorBlock->Descriptors[i].VirtualAddress) {
4292 RcvDataBufferHdr = (struct sxg_rcv_data_buffer_hdr *)
4293 RcvDescriptorBlock->Descriptors[i].
4294 VirtualAddress;
4295 RcvDescriptorBlock->Descriptors[i].PhysicalAddress =
4296 (dma_addr_t)NULL;
4297 RcvDescriptorBlock->Descriptors[i].VirtualAddress=NULL;
4298 }
4299 SXG_FREE_RCV_DATA_BUFFER(adapter, RcvDataBufferHdr);
4300 }
4301 RcvDescriptorBlockHdr->State = SXG_BUFFER_FREE;
4302 SXG_RETURN_CMD(RingZero, RcvRingInfo, RingDescriptorCmd,
4303 RcvDescriptorBlockHdr);
4304
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05304305 return (-ENOMEM);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004306}
4307
4308/*
4309 * sxg_stock_rcv_buffers - Stock the card with receive buffers
4310 *
4311 * Arguments -
4312 * adapter - A pointer to our adapter structure
4313 *
4314 * Return
4315 * None
4316 */
J.R. Mauro73b07062008-10-28 18:42:02 -04004317static void sxg_stock_rcv_buffers(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004318{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05304319 struct sxg_rcv_descriptor_block_hdr *RcvDescriptorBlockHdr;
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05304320 int sxg_rcv_data_buffers = SXG_RCV_DATA_BUFFERS;
4321 int sxg_min_rcv_data_buffers = SXG_MIN_RCV_DATA_BUFFERS;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004322
4323 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "StockBuf",
4324 adapter, adapter->RcvBuffersOnCard,
4325 adapter->FreeRcvBufferCount, adapter->AllRcvBlockCount);
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05304326 /*
4327 * First, see if we've got less than our minimum threshold of
4328 * receive buffers, there isn't an allocation in progress, and
4329 * we haven't exceeded our maximum.. get another block of buffers
4330 * None of this needs to be SMP safe. It's round numbers.
4331 */
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05304332 if (adapter->JumboEnabled == TRUE)
4333 sxg_min_rcv_data_buffers = SXG_MIN_JUMBO_RCV_DATA_BUFFERS;
4334 if ((adapter->FreeRcvBufferCount < sxg_min_rcv_data_buffers) &&
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004335 (adapter->AllRcvBlockCount < SXG_MAX_RCV_BLOCKS) &&
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05304336 (atomic_read(&adapter->pending_allocations) == 0)) {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004337 sxg_allocate_buffer_memory(adapter,
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05304338 SXG_RCV_BLOCK_SIZE
4339 (SXG_RCV_DATA_HDR_SIZE),
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004340 SXG_BUFFER_TYPE_RCV);
4341 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04004342 /* Now grab the RcvQLock lock and proceed */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004343 spin_lock(&adapter->RcvQLock);
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05304344 if (adapter->JumboEnabled)
4345 sxg_rcv_data_buffers = SXG_JUMBO_RCV_DATA_BUFFERS;
4346 while (adapter->RcvBuffersOnCard < sxg_rcv_data_buffers) {
Mithlesh Thukral942798b2009-01-05 21:14:34 +05304347 struct list_entry *_ple;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004348
J.R. Maurob243c4a2008-10-20 19:28:58 -04004349 /* Get a descriptor block */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004350 RcvDescriptorBlockHdr = NULL;
4351 if (adapter->FreeRcvBlockCount) {
4352 _ple = RemoveHeadList(&adapter->FreeRcvBlocks);
J.R. Mauro5c7514e2008-10-05 20:38:52 -04004353 RcvDescriptorBlockHdr =
Mithlesh Thukral942798b2009-01-05 21:14:34 +05304354 container_of(_ple, struct sxg_rcv_descriptor_block_hdr,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04004355 FreeList);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004356 adapter->FreeRcvBlockCount--;
4357 RcvDescriptorBlockHdr->State = SXG_BUFFER_BUSY;
4358 }
4359
4360 if (RcvDescriptorBlockHdr == NULL) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04004361 /* Bail out.. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004362 adapter->Stats.NoMem++;
4363 break;
4364 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04004365 /* Fill in the descriptor block and give it to the card */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004366 if (sxg_fill_descriptor_block(adapter, RcvDescriptorBlockHdr) ==
4367 STATUS_FAILURE) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04004368 /* Free the descriptor block */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004369 SXG_FREE_RCV_DESCRIPTOR_BLOCK(adapter,
4370 RcvDescriptorBlockHdr);
4371 break;
4372 }
4373 }
4374 spin_unlock(&adapter->RcvQLock);
4375 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XFilBlks",
4376 adapter, adapter->RcvBuffersOnCard,
4377 adapter->FreeRcvBufferCount, adapter->AllRcvBlockCount);
4378}
4379
4380/*
4381 * sxg_complete_descriptor_blocks - Return descriptor blocks that have been
4382 * completed by the microcode
4383 *
4384 * Arguments -
4385 * adapter - A pointer to our adapter structure
4386 * Index - Where the microcode is up to
4387 *
4388 * Return
4389 * None
4390 */
J.R. Mauro73b07062008-10-28 18:42:02 -04004391static void sxg_complete_descriptor_blocks(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04004392 unsigned char Index)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004393{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05304394 struct sxg_rcv_ring *RingZero = &adapter->RcvRings[0];
4395 struct sxg_ring_info *RcvRingInfo = &adapter->RcvRingZeroInfo;
4396 struct sxg_rcv_descriptor_block_hdr *RcvDescriptorBlockHdr;
4397 struct sxg_cmd *RingDescriptorCmd;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004398
4399 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "CmpRBlks",
4400 adapter, Index, RcvRingInfo->Head, RcvRingInfo->Tail);
4401
J.R. Maurob243c4a2008-10-20 19:28:58 -04004402 /* Now grab the RcvQLock lock and proceed */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004403 spin_lock(&adapter->RcvQLock);
4404 ASSERT(Index != RcvRingInfo->Tail);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05304405 while (sxg_ring_get_forward_diff(RcvRingInfo, Index,
4406 RcvRingInfo->Tail) > 3) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05304407 /*
4408 * Locate the current Cmd (ring descriptor entry), and
4409 * associated receive descriptor block, and advance
4410 * the tail
4411 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004412 SXG_RETURN_CMD(RingZero,
4413 RcvRingInfo,
4414 RingDescriptorCmd, RcvDescriptorBlockHdr);
4415 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "CmpRBlk",
4416 RcvRingInfo->Head, RcvRingInfo->Tail,
4417 RingDescriptorCmd, RcvDescriptorBlockHdr);
4418
J.R. Maurob243c4a2008-10-20 19:28:58 -04004419 /* Clear the SGL field */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004420 RingDescriptorCmd->Sgl = 0;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05304421 /*
4422 * Attempt to refill it and hand it right back to the
4423 * card. If we fail to refill it, free the descriptor block
4424 * header. The card will be restocked later via the
4425 * RcvBuffersOnCard test
4426 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05304427 if (sxg_fill_descriptor_block(adapter,
4428 RcvDescriptorBlockHdr) == STATUS_FAILURE)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004429 SXG_FREE_RCV_DESCRIPTOR_BLOCK(adapter,
4430 RcvDescriptorBlockHdr);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004431 }
4432 spin_unlock(&adapter->RcvQLock);
4433 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XCRBlks",
4434 adapter, Index, RcvRingInfo->Head, RcvRingInfo->Tail);
4435}
4436
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05304437/*
4438 * Read the statistics which the card has been maintaining.
4439 */
4440void sxg_collect_statistics(struct adapter_t *adapter)
4441{
4442 if(adapter->ucode_stats)
Mithlesh Thukral54aed112009-01-19 20:27:17 +05304443 WRITE_REG64(adapter, adapter->UcodeRegs[0].GetUcodeStats,
4444 adapter->pucode_stats, 0);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05304445 adapter->stats.rx_fifo_errors = adapter->ucode_stats->ERDrops;
4446 adapter->stats.rx_over_errors = adapter->ucode_stats->NBDrops;
4447 adapter->stats.tx_fifo_errors = adapter->ucode_stats->XDrops;
4448}
4449
4450static struct net_device_stats *sxg_get_stats(struct net_device * dev)
4451{
4452 struct adapter_t *adapter = netdev_priv(dev);
4453
4454 sxg_collect_statistics(adapter);
4455 return (&adapter->stats);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05304456}
4457
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004458static struct pci_driver sxg_driver = {
Mithlesh Thukral371d7a92009-01-19 20:22:34 +05304459 .name = sxg_driver_name,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004460 .id_table = sxg_pci_tbl,
4461 .probe = sxg_entry_probe,
4462 .remove = sxg_entry_remove,
4463#if SXG_POWER_MANAGEMENT_ENABLED
4464 .suspend = sxgpm_suspend,
4465 .resume = sxgpm_resume,
4466#endif
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05304467 /* .shutdown = slic_shutdown, MOOK_INVESTIGATE */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004468};
4469
4470static int __init sxg_module_init(void)
4471{
4472 sxg_init_driver();
4473
4474 if (debug >= 0)
4475 sxg_debug = debug;
4476
4477 return pci_register_driver(&sxg_driver);
4478}
4479
4480static void __exit sxg_module_cleanup(void)
4481{
4482 pci_unregister_driver(&sxg_driver);
4483}
4484
4485module_init(sxg_module_init);
4486module_exit(sxg_module_cleanup);