blob: 2c648a043f24617187698c5ae1393cd08a0c1504 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/****************************************************************************/
2
3/*
4 * m527xsim.h -- ColdFire 5270/5271 System Integration Module support.
5 *
6 * (C) Copyright 2004, Greg Ungerer (gerg@snapgear.com)
7 */
8
9/****************************************************************************/
10#ifndef m527xsim_h
11#define m527xsim_h
12/****************************************************************************/
13
Greg Ungerer733f31b2010-11-02 17:40:37 +100014#define CPU_NAME "COLDFIRE(m527x)"
15#define CPU_INSTR_PER_JIFFY 3
Greg Ungererce3de782011-03-09 14:19:08 +100016#define MCF_BUSCLK (MCF_CLK / 2)
Greg Ungerer7fc82b62010-11-02 17:13:27 +100017
Greg Ungerera12cf0a2010-11-09 10:12:29 +100018#include <asm/m52xxacr.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20/*
21 * Define the 5270/5271 SIM register set addresses.
22 */
Greg Ungerer254eef72011-03-05 22:17:17 +100023#define MCFICM_INTC0 (MCF_IPSBAR + 0x0c00) /* Base for Interrupt Ctrl 0 */
24#define MCFICM_INTC1 (MCF_IPSBAR + 0x0d00) /* Base for Interrupt Ctrl 1 */
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#define MCFINTC_IPRH 0x00 /* Interrupt pending 32-63 */
27#define MCFINTC_IPRL 0x04 /* Interrupt pending 1-31 */
28#define MCFINTC_IMRH 0x08 /* Interrupt mask 32-63 */
29#define MCFINTC_IMRL 0x0c /* Interrupt mask 1-31 */
30#define MCFINTC_INTFRCH 0x10 /* Interrupt force 32-63 */
31#define MCFINTC_INTFRCL 0x14 /* Interrupt force 1-31 */
32#define MCFINTC_IRLR 0x18 /* */
33#define MCFINTC_IACKL 0x19 /* */
34#define MCFINTC_ICR0 0x40 /* Base ICR register */
35
36#define MCFINT_VECBASE 64 /* Vector base number */
37#define MCFINT_UART0 13 /* Interrupt number for UART0 */
38#define MCFINT_UART1 14 /* Interrupt number for UART1 */
39#define MCFINT_UART2 15 /* Interrupt number for UART2 */
Steven King91d60412010-01-22 12:43:03 -080040#define MCFINT_QSPI 18 /* Interrupt number for QSPI */
Greg Ungerer308bfc12011-12-24 10:17:42 +100041#define MCFINT_FECRX0 23 /* Interrupt number for FEC0 */
42#define MCFINT_FECTX0 27 /* Interrupt number for FEC0 */
43#define MCFINT_FECENTC0 29 /* Interrupt number for FEC0 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#define MCFINT_PIT1 36 /* Interrupt number for PIT1 */
45
Greg Ungerer308bfc12011-12-24 10:17:42 +100046#define MCFINT2_VECBASE 128 /* Vector base number 2 */
47#define MCFINT2_FECRX1 23 /* Interrupt number for FEC1 */
48#define MCFINT2_FECTX1 27 /* Interrupt number for FEC1 */
49#define MCFINT2_FECENTC1 29 /* Interrupt number for FEC1 */
50
Greg Ungerer20e681f2011-12-24 00:33:31 +100051#define MCF_IRQ_UART0 (MCFINT_VECBASE + MCFINT_UART0)
52#define MCF_IRQ_UART1 (MCFINT_VECBASE + MCFINT_UART1)
53#define MCF_IRQ_UART2 (MCFINT_VECBASE + MCFINT_UART2)
54
Greg Ungerer308bfc12011-12-24 10:17:42 +100055#define MCF_IRQ_FECRX0 (MCFINT_VECBASE + MCFINT_FECRX0)
56#define MCF_IRQ_FECTX0 (MCFINT_VECBASE + MCFINT_FECTX0)
57#define MCF_IRQ_FECENTC0 (MCFINT_VECBASE + MCFINT_FECENTC0)
58#define MCF_IRQ_FECRX1 (MCFINT2_VECBASE + MCFINT2_FECRX1)
59#define MCF_IRQ_FECTX1 (MCFINT2_VECBASE + MCFINT2_FECTX1)
60#define MCF_IRQ_FECENTC1 (MCFINT2_VECBASE + MCFINT2_FECENTC1)
61
Greg Ungerer6c84a602011-12-24 12:40:37 +100062#define MCF_IRQ_QSPI (MCFINT_VECBASE + MCFINT_QSPI)
Steven Kingbdee4e22012-06-06 14:02:14 -070063#define MCF_IRQ_PIT1 (MCFINT_VECBASE + MCFINT_PIT1)
Greg Ungerer6c84a602011-12-24 12:40:37 +100064
Linus Torvalds1da177e2005-04-16 15:20:36 -070065/*
66 * SDRAM configuration registers.
67 */
Greg Ungererd8716292005-09-12 11:18:10 +100068#ifdef CONFIG_M5271
Greg Ungerer6a92e192011-03-06 23:01:46 +100069#define MCFSIM_DCR (MCF_IPSBAR + 0x40) /* Control */
70#define MCFSIM_DACR0 (MCF_IPSBAR + 0x48) /* Base address 0 */
71#define MCFSIM_DMR0 (MCF_IPSBAR + 0x4c) /* Address mask 0 */
72#define MCFSIM_DACR1 (MCF_IPSBAR + 0x50) /* Base address 1 */
73#define MCFSIM_DMR1 (MCF_IPSBAR + 0x54) /* Address mask 1 */
Greg Ungererd8716292005-09-12 11:18:10 +100074#endif
75#ifdef CONFIG_M5275
Greg Ungerer6a92e192011-03-06 23:01:46 +100076#define MCFSIM_DMR (MCF_IPSBAR + 0x40) /* Mode */
77#define MCFSIM_DCR (MCF_IPSBAR + 0x44) /* Control */
78#define MCFSIM_DCFG1 (MCF_IPSBAR + 0x48) /* Configuration 1 */
79#define MCFSIM_DCFG2 (MCF_IPSBAR + 0x4c) /* Configuration 2 */
80#define MCFSIM_DBAR0 (MCF_IPSBAR + 0x50) /* Base address 0 */
81#define MCFSIM_DMR0 (MCF_IPSBAR + 0x54) /* Address mask 0 */
82#define MCFSIM_DBAR1 (MCF_IPSBAR + 0x58) /* Base address 1 */
83#define MCFSIM_DMR1 (MCF_IPSBAR + 0x5c) /* Address mask 1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070084#endif
85
Greg Ungerer57015422010-11-03 12:50:30 +100086/*
Greg Ungererbabc08b2011-03-06 00:54:36 +100087 * DMA unit base addresses.
88 */
89#define MCFDMA_BASE0 (MCF_IPSBAR + 0x100)
90#define MCFDMA_BASE1 (MCF_IPSBAR + 0x140)
91#define MCFDMA_BASE2 (MCF_IPSBAR + 0x180)
92#define MCFDMA_BASE3 (MCF_IPSBAR + 0x1C0)
93
94/*
Greg Ungerer57015422010-11-03 12:50:30 +100095 * UART module.
96 */
Greg Ungerer20e681f2011-12-24 00:33:31 +100097#define MCFUART_BASE0 (MCF_IPSBAR + 0x200)
98#define MCFUART_BASE1 (MCF_IPSBAR + 0x240)
99#define MCFUART_BASE2 (MCF_IPSBAR + 0x280)
Greg Ungerer9a6b0c72011-03-06 00:13:17 +1000100
101/*
102 * FEC ethernet module.
103 */
104#define MCFFEC_BASE0 (MCF_IPSBAR + 0x1000)
105#define MCFFEC_SIZE0 0x800
Greg Ungerera630ec12015-03-18 10:14:45 +1000106#ifdef CONFIG_M5275
Greg Ungerer9a6b0c72011-03-06 00:13:17 +1000107#define MCFFEC_BASE1 (MCF_IPSBAR + 0x1800)
108#define MCFFEC_SIZE1 0x800
Greg Ungerera630ec12015-03-18 10:14:45 +1000109#endif
sfking@fdwdc.comf1554da2009-06-19 18:11:06 -0700110
Greg Ungerer6c84a602011-12-24 12:40:37 +1000111/*
112 * QSPI module.
113 */
114#define MCFQSPI_BASE (MCF_IPSBAR + 0x340)
115#define MCFQSPI_SIZE 0x40
116
117#ifdef CONFIG_M5271
118#define MCFQSPI_CS0 91
119#define MCFQSPI_CS1 92
120#define MCFQSPI_CS2 99
121#define MCFQSPI_CS3 103
122#endif
123#ifdef CONFIG_M5275
124#define MCFQSPI_CS0 59
125#define MCFQSPI_CS1 60
126#define MCFQSPI_CS2 61
127#define MCFQSPI_CS3 62
128#endif
129
130/*
131 * GPIO module.
132 */
sfking@fdwdc.comf1554da2009-06-19 18:11:06 -0700133#ifdef CONFIG_M5271
134#define MCFGPIO_PODR_ADDR (MCF_IPSBAR + 0x100000)
135#define MCFGPIO_PODR_DATAH (MCF_IPSBAR + 0x100001)
136#define MCFGPIO_PODR_DATAL (MCF_IPSBAR + 0x100002)
137#define MCFGPIO_PODR_BUSCTL (MCF_IPSBAR + 0x100003)
138#define MCFGPIO_PODR_BS (MCF_IPSBAR + 0x100004)
139#define MCFGPIO_PODR_CS (MCF_IPSBAR + 0x100005)
140#define MCFGPIO_PODR_SDRAM (MCF_IPSBAR + 0x100006)
141#define MCFGPIO_PODR_FECI2C (MCF_IPSBAR + 0x100007)
142#define MCFGPIO_PODR_UARTH (MCF_IPSBAR + 0x100008)
143#define MCFGPIO_PODR_UARTL (MCF_IPSBAR + 0x100009)
144#define MCFGPIO_PODR_QSPI (MCF_IPSBAR + 0x10000A)
145#define MCFGPIO_PODR_TIMER (MCF_IPSBAR + 0x10000B)
146
147#define MCFGPIO_PDDR_ADDR (MCF_IPSBAR + 0x100010)
148#define MCFGPIO_PDDR_DATAH (MCF_IPSBAR + 0x100011)
149#define MCFGPIO_PDDR_DATAL (MCF_IPSBAR + 0x100012)
150#define MCFGPIO_PDDR_BUSCTL (MCF_IPSBAR + 0x100013)
151#define MCFGPIO_PDDR_BS (MCF_IPSBAR + 0x100014)
152#define MCFGPIO_PDDR_CS (MCF_IPSBAR + 0x100015)
153#define MCFGPIO_PDDR_SDRAM (MCF_IPSBAR + 0x100016)
154#define MCFGPIO_PDDR_FECI2C (MCF_IPSBAR + 0x100017)
155#define MCFGPIO_PDDR_UARTH (MCF_IPSBAR + 0x100018)
156#define MCFGPIO_PDDR_UARTL (MCF_IPSBAR + 0x100019)
157#define MCFGPIO_PDDR_QSPI (MCF_IPSBAR + 0x10001A)
158#define MCFGPIO_PDDR_TIMER (MCF_IPSBAR + 0x10001B)
159
160#define MCFGPIO_PPDSDR_ADDR (MCF_IPSBAR + 0x100020)
161#define MCFGPIO_PPDSDR_DATAH (MCF_IPSBAR + 0x100021)
162#define MCFGPIO_PPDSDR_DATAL (MCF_IPSBAR + 0x100022)
163#define MCFGPIO_PPDSDR_BUSCTL (MCF_IPSBAR + 0x100023)
164#define MCFGPIO_PPDSDR_BS (MCF_IPSBAR + 0x100024)
165#define MCFGPIO_PPDSDR_CS (MCF_IPSBAR + 0x100025)
166#define MCFGPIO_PPDSDR_SDRAM (MCF_IPSBAR + 0x100026)
167#define MCFGPIO_PPDSDR_FECI2C (MCF_IPSBAR + 0x100027)
168#define MCFGPIO_PPDSDR_UARTH (MCF_IPSBAR + 0x100028)
169#define MCFGPIO_PPDSDR_UARTL (MCF_IPSBAR + 0x100029)
170#define MCFGPIO_PPDSDR_QSPI (MCF_IPSBAR + 0x10002A)
171#define MCFGPIO_PPDSDR_TIMER (MCF_IPSBAR + 0x10002B)
172
173#define MCFGPIO_PCLRR_ADDR (MCF_IPSBAR + 0x100030)
174#define MCFGPIO_PCLRR_DATAH (MCF_IPSBAR + 0x100031)
175#define MCFGPIO_PCLRR_DATAL (MCF_IPSBAR + 0x100032)
176#define MCFGPIO_PCLRR_BUSCTL (MCF_IPSBAR + 0x100033)
177#define MCFGPIO_PCLRR_BS (MCF_IPSBAR + 0x100034)
178#define MCFGPIO_PCLRR_CS (MCF_IPSBAR + 0x100035)
179#define MCFGPIO_PCLRR_SDRAM (MCF_IPSBAR + 0x100036)
180#define MCFGPIO_PCLRR_FECI2C (MCF_IPSBAR + 0x100037)
181#define MCFGPIO_PCLRR_UARTH (MCF_IPSBAR + 0x100038)
182#define MCFGPIO_PCLRR_UARTL (MCF_IPSBAR + 0x100039)
183#define MCFGPIO_PCLRR_QSPI (MCF_IPSBAR + 0x10003A)
184#define MCFGPIO_PCLRR_TIMER (MCF_IPSBAR + 0x10003B)
185
186/*
187 * Generic GPIO support
188 */
Greg Ungerer39dc5b72012-09-18 15:38:15 +1000189#define MCFGPIO_PODR MCFGPIO_PODR_ADDR
190#define MCFGPIO_PDDR MCFGPIO_PDDR_ADDR
191#define MCFGPIO_PPDR MCFGPIO_PPDSDR_ADDR
192#define MCFGPIO_SETR MCFGPIO_PPDSDR_ADDR
193#define MCFGPIO_CLRR MCFGPIO_PCLRR_ADDR
sfking@fdwdc.comf1554da2009-06-19 18:11:06 -0700194
Greg Ungerer39dc5b72012-09-18 15:38:15 +1000195#define MCFGPIO_PIN_MAX 100
196#define MCFGPIO_IRQ_MAX 8
197#define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE
Steven King91d60412010-01-22 12:43:03 -0800198
Greg Ungererf821e342012-09-17 12:07:21 +1000199/*
200 * Port Pin Assignment registers.
201 */
202#define MCFGPIO_PAR_AD (MCF_IPSBAR + 0x100040)
203#define MCFGPIO_PAR_BUSCTL (MCF_IPSBAR + 0x100042)
204#define MCFGPIO_PAR_BS (MCF_IPSBAR + 0x100044)
205#define MCFGPIO_PAR_CS (MCF_IPSBAR + 0x100045)
206#define MCFGPIO_PAR_SDRAM (MCF_IPSBAR + 0x100046)
207#define MCFGPIO_PAR_FECI2C (MCF_IPSBAR + 0x100047)
208#define MCFGPIO_PAR_UART (MCF_IPSBAR + 0x100048)
Steven King91d60412010-01-22 12:43:03 -0800209#define MCFGPIO_PAR_QSPI (MCF_IPSBAR + 0x10004A)
210#define MCFGPIO_PAR_TIMER (MCF_IPSBAR + 0x10004C)
Greg Ungererf821e342012-09-17 12:07:21 +1000211
212#define UART0_ENABLE_MASK 0x000f
213#define UART1_ENABLE_MASK 0x0ff0
214#define UART2_ENABLE_MASK 0x3000
215#endif /* CONFIG_M5271 */
sfking@fdwdc.comf1554da2009-06-19 18:11:06 -0700216
217#ifdef CONFIG_M5275
218#define MCFGPIO_PODR_BUSCTL (MCF_IPSBAR + 0x100004)
219#define MCFGPIO_PODR_ADDR (MCF_IPSBAR + 0x100005)
220#define MCFGPIO_PODR_CS (MCF_IPSBAR + 0x100008)
221#define MCFGPIO_PODR_FEC0H (MCF_IPSBAR + 0x10000A)
222#define MCFGPIO_PODR_FEC0L (MCF_IPSBAR + 0x10000B)
223#define MCFGPIO_PODR_FECI2C (MCF_IPSBAR + 0x10000C)
224#define MCFGPIO_PODR_QSPI (MCF_IPSBAR + 0x10000D)
225#define MCFGPIO_PODR_SDRAM (MCF_IPSBAR + 0x10000E)
226#define MCFGPIO_PODR_TIMERH (MCF_IPSBAR + 0x10000F)
227#define MCFGPIO_PODR_TIMERL (MCF_IPSBAR + 0x100010)
228#define MCFGPIO_PODR_UARTL (MCF_IPSBAR + 0x100011)
229#define MCFGPIO_PODR_FEC1H (MCF_IPSBAR + 0x100012)
230#define MCFGPIO_PODR_FEC1L (MCF_IPSBAR + 0x100013)
231#define MCFGPIO_PODR_BS (MCF_IPSBAR + 0x100014)
232#define MCFGPIO_PODR_IRQ (MCF_IPSBAR + 0x100015)
233#define MCFGPIO_PODR_USBH (MCF_IPSBAR + 0x100016)
234#define MCFGPIO_PODR_USBL (MCF_IPSBAR + 0x100017)
235#define MCFGPIO_PODR_UARTH (MCF_IPSBAR + 0x100018)
236
237#define MCFGPIO_PDDR_BUSCTL (MCF_IPSBAR + 0x100020)
238#define MCFGPIO_PDDR_ADDR (MCF_IPSBAR + 0x100021)
239#define MCFGPIO_PDDR_CS (MCF_IPSBAR + 0x100024)
240#define MCFGPIO_PDDR_FEC0H (MCF_IPSBAR + 0x100026)
241#define MCFGPIO_PDDR_FEC0L (MCF_IPSBAR + 0x100027)
242#define MCFGPIO_PDDR_FECI2C (MCF_IPSBAR + 0x100028)
243#define MCFGPIO_PDDR_QSPI (MCF_IPSBAR + 0x100029)
244#define MCFGPIO_PDDR_SDRAM (MCF_IPSBAR + 0x10002A)
245#define MCFGPIO_PDDR_TIMERH (MCF_IPSBAR + 0x10002B)
246#define MCFGPIO_PDDR_TIMERL (MCF_IPSBAR + 0x10002C)
247#define MCFGPIO_PDDR_UARTL (MCF_IPSBAR + 0x10002D)
248#define MCFGPIO_PDDR_FEC1H (MCF_IPSBAR + 0x10002E)
249#define MCFGPIO_PDDR_FEC1L (MCF_IPSBAR + 0x10002F)
250#define MCFGPIO_PDDR_BS (MCF_IPSBAR + 0x100030)
251#define MCFGPIO_PDDR_IRQ (MCF_IPSBAR + 0x100031)
252#define MCFGPIO_PDDR_USBH (MCF_IPSBAR + 0x100032)
253#define MCFGPIO_PDDR_USBL (MCF_IPSBAR + 0x100033)
254#define MCFGPIO_PDDR_UARTH (MCF_IPSBAR + 0x100034)
255
256#define MCFGPIO_PPDSDR_BUSCTL (MCF_IPSBAR + 0x10003C)
257#define MCFGPIO_PPDSDR_ADDR (MCF_IPSBAR + 0x10003D)
258#define MCFGPIO_PPDSDR_CS (MCF_IPSBAR + 0x100040)
259#define MCFGPIO_PPDSDR_FEC0H (MCF_IPSBAR + 0x100042)
260#define MCFGPIO_PPDSDR_FEC0L (MCF_IPSBAR + 0x100043)
261#define MCFGPIO_PPDSDR_FECI2C (MCF_IPSBAR + 0x100044)
262#define MCFGPIO_PPDSDR_QSPI (MCF_IPSBAR + 0x100045)
263#define MCFGPIO_PPDSDR_SDRAM (MCF_IPSBAR + 0x100046)
264#define MCFGPIO_PPDSDR_TIMERH (MCF_IPSBAR + 0x100047)
265#define MCFGPIO_PPDSDR_TIMERL (MCF_IPSBAR + 0x100048)
266#define MCFGPIO_PPDSDR_UARTL (MCF_IPSBAR + 0x100049)
267#define MCFGPIO_PPDSDR_FEC1H (MCF_IPSBAR + 0x10004A)
268#define MCFGPIO_PPDSDR_FEC1L (MCF_IPSBAR + 0x10004B)
269#define MCFGPIO_PPDSDR_BS (MCF_IPSBAR + 0x10004C)
270#define MCFGPIO_PPDSDR_IRQ (MCF_IPSBAR + 0x10004D)
271#define MCFGPIO_PPDSDR_USBH (MCF_IPSBAR + 0x10004E)
272#define MCFGPIO_PPDSDR_USBL (MCF_IPSBAR + 0x10004F)
273#define MCFGPIO_PPDSDR_UARTH (MCF_IPSBAR + 0x100050)
274
275#define MCFGPIO_PCLRR_BUSCTL (MCF_IPSBAR + 0x100058)
276#define MCFGPIO_PCLRR_ADDR (MCF_IPSBAR + 0x100059)
277#define MCFGPIO_PCLRR_CS (MCF_IPSBAR + 0x10005C)
278#define MCFGPIO_PCLRR_FEC0H (MCF_IPSBAR + 0x10005E)
279#define MCFGPIO_PCLRR_FEC0L (MCF_IPSBAR + 0x10005F)
280#define MCFGPIO_PCLRR_FECI2C (MCF_IPSBAR + 0x100060)
281#define MCFGPIO_PCLRR_QSPI (MCF_IPSBAR + 0x100061)
282#define MCFGPIO_PCLRR_SDRAM (MCF_IPSBAR + 0x100062)
283#define MCFGPIO_PCLRR_TIMERH (MCF_IPSBAR + 0x100063)
284#define MCFGPIO_PCLRR_TIMERL (MCF_IPSBAR + 0x100064)
285#define MCFGPIO_PCLRR_UARTL (MCF_IPSBAR + 0x100065)
286#define MCFGPIO_PCLRR_FEC1H (MCF_IPSBAR + 0x100066)
287#define MCFGPIO_PCLRR_FEC1L (MCF_IPSBAR + 0x100067)
288#define MCFGPIO_PCLRR_BS (MCF_IPSBAR + 0x100068)
289#define MCFGPIO_PCLRR_IRQ (MCF_IPSBAR + 0x100069)
290#define MCFGPIO_PCLRR_USBH (MCF_IPSBAR + 0x10006A)
291#define MCFGPIO_PCLRR_USBL (MCF_IPSBAR + 0x10006B)
292#define MCFGPIO_PCLRR_UARTH (MCF_IPSBAR + 0x10006C)
293
294
295/*
296 * Generic GPIO support
297 */
Greg Ungerer39dc5b72012-09-18 15:38:15 +1000298#define MCFGPIO_PODR MCFGPIO_PODR_BUSCTL
299#define MCFGPIO_PDDR MCFGPIO_PDDR_BUSCTL
300#define MCFGPIO_PPDR MCFGPIO_PPDSDR_BUSCTL
301#define MCFGPIO_SETR MCFGPIO_PPDSDR_BUSCTL
302#define MCFGPIO_CLRR MCFGPIO_PCLRR_BUSCTL
sfking@fdwdc.comf1554da2009-06-19 18:11:06 -0700303
Greg Ungerer39dc5b72012-09-18 15:38:15 +1000304#define MCFGPIO_PIN_MAX 148
305#define MCFGPIO_IRQ_MAX 8
306#define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE
Steven King91d60412010-01-22 12:43:03 -0800307
Greg Ungererf821e342012-09-17 12:07:21 +1000308/*
309 * Port Pin Assignment registers.
310 */
311#define MCFGPIO_PAR_AD (MCF_IPSBAR + 0x100070)
312#define MCFGPIO_PAR_CS (MCF_IPSBAR + 0x100071)
313#define MCFGPIO_PAR_BUSCTL (MCF_IPSBAR + 0x100072)
314#define MCFGPIO_PAR_USB (MCF_IPSBAR + 0x100076)
315#define MCFGPIO_PAR_FEC0HL (MCF_IPSBAR + 0x100078)
316#define MCFGPIO_PAR_FEC1HL (MCF_IPSBAR + 0x100079)
317#define MCFGPIO_PAR_TIMER (MCF_IPSBAR + 0x10007A)
318#define MCFGPIO_PAR_UART (MCF_IPSBAR + 0x10007C)
Steven King91d60412010-01-22 12:43:03 -0800319#define MCFGPIO_PAR_QSPI (MCF_IPSBAR + 0x10007E)
Greg Ungererf821e342012-09-17 12:07:21 +1000320#define MCFGPIO_PAR_SDRAM (MCF_IPSBAR + 0x100080)
321#define MCFGPIO_PAR_FECI2C (MCF_IPSBAR + 0x100082)
322#define MCFGPIO_PAR_BS (MCF_IPSBAR + 0x100084)
323
324#define UART0_ENABLE_MASK 0x000f
325#define UART1_ENABLE_MASK 0x00f0
326#define UART2_ENABLE_MASK 0x3f00
327#endif /* CONFIG_M5275 */
sfking@fdwdc.comf1554da2009-06-19 18:11:06 -0700328
329/*
Greg Ungererf317c712011-03-05 23:32:35 +1000330 * PIT timer base addresses.
331 */
332#define MCFPIT_BASE1 (MCF_IPSBAR + 0x150000)
333#define MCFPIT_BASE2 (MCF_IPSBAR + 0x160000)
334#define MCFPIT_BASE3 (MCF_IPSBAR + 0x170000)
335#define MCFPIT_BASE4 (MCF_IPSBAR + 0x180000)
336
337/*
sfking@fdwdc.comf1554da2009-06-19 18:11:06 -0700338 * EPort
339 */
Greg Ungerer57b48142011-03-11 17:06:58 +1000340#define MCFEPORT_EPPAR (MCF_IPSBAR + 0x130000)
sfking@fdwdc.comf1554da2009-06-19 18:11:06 -0700341#define MCFEPORT_EPDDR (MCF_IPSBAR + 0x130002)
Greg Ungerer57b48142011-03-11 17:06:58 +1000342#define MCFEPORT_EPIER (MCF_IPSBAR + 0x130003)
sfking@fdwdc.comf1554da2009-06-19 18:11:06 -0700343#define MCFEPORT_EPDR (MCF_IPSBAR + 0x130004)
344#define MCFEPORT_EPPDR (MCF_IPSBAR + 0x130005)
Greg Ungerer57b48142011-03-11 17:06:58 +1000345#define MCFEPORT_EPFR (MCF_IPSBAR + 0x130006)
sfking@fdwdc.comf1554da2009-06-19 18:11:06 -0700346
Greg Ungererd8716292005-09-12 11:18:10 +1000347/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300348 * Reset Control Unit (relative to IPSBAR).
Greg Ungerer4c0b0082009-04-30 23:06:45 +1000349 */
Greg Ungerer0b2a2132012-02-19 16:33:11 +1000350#define MCF_RCR (MCF_IPSBAR + 0x110000)
351#define MCF_RSR (MCF_IPSBAR + 0x110001)
Greg Ungerer4c0b0082009-04-30 23:06:45 +1000352
353#define MCF_RCR_SWRESET 0x80 /* Software reset bit */
354#define MCF_RCR_FRCSTOUT 0x40 /* Force external reset */
355
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356/****************************************************************************/
357#endif /* m527xsim_h */