blob: 64f610f1e89943b4de161e5c82ce72ba87128f2e [file] [log] [blame]
Magnus Damm0468b2d2013-03-28 00:49:34 +09001/*
2 * Device Tree Source for the r8a7790 SoC
3 *
Sergei Shtylyovd8913c62014-02-20 02:20:43 +03004 * Copyright (C) 2013-2014 Renesas Solutions Corp.
5 * Copyright (C) 2014 Cogent Embedded Inc.
Magnus Damm0468b2d2013-03-28 00:49:34 +09006 *
7 * This file is licensed under the terms of the GNU General Public License
8 * version 2. This program is licensed "as is" without any warranty of any
9 * kind, whether express or implied.
10 */
11
Laurent Pinchart22a1f592013-12-11 15:05:14 +010012#include <dt-bindings/clock/r8a7790-clock.h>
Laurent Pinchart5f75e732013-11-19 03:18:25 +010013#include <dt-bindings/interrupt-controller/arm-gic.h>
14#include <dt-bindings/interrupt-controller/irq.h>
15
Magnus Damm0468b2d2013-03-28 00:49:34 +090016/ {
17 compatible = "renesas,r8a7790";
18 interrupt-parent = <&gic>;
Takashi Yoshii8585deb2013-03-29 16:49:17 +090019 #address-cells = <2>;
20 #size-cells = <2>;
Magnus Damm0468b2d2013-03-28 00:49:34 +090021
Wolfram Sang6b1d7c62014-02-16 10:40:58 +010022 aliases {
23 i2c0 = &i2c0;
24 i2c1 = &i2c1;
25 i2c2 = &i2c2;
26 i2c3 = &i2c3;
Wolfram Sang05f39912014-03-25 19:56:29 +010027 i2c4 = &iic0;
28 i2c5 = &iic1;
29 i2c6 = &iic2;
30 i2c7 = &iic3;
Geert Uytterhoevenfad6d452014-02-25 11:30:13 +010031 spi0 = &qspi;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +010032 spi1 = &msiof0;
33 spi2 = &msiof1;
34 spi3 = &msiof2;
35 spi4 = &msiof3;
Ben Dooks9f685bf2014-08-13 00:16:18 +040036 vin0 = &vin0;
37 vin1 = &vin1;
38 vin2 = &vin2;
39 vin3 = &vin3;
Wolfram Sang6b1d7c62014-02-16 10:40:58 +010040 };
41
Magnus Damm0468b2d2013-03-28 00:49:34 +090042 cpus {
43 #address-cells = <1>;
44 #size-cells = <0>;
45
46 cpu0: cpu@0 {
47 device_type = "cpu";
48 compatible = "arm,cortex-a15";
49 reg = <0>;
50 clock-frequency = <1300000000>;
Benoit Coussonb989e132014-06-03 21:02:24 +090051 voltage-tolerance = <1>; /* 1% */
52 clocks = <&cpg_clocks R8A7790_CLK_Z>;
53 clock-latency = <300000>; /* 300 us */
54
55 /* kHz - uV - OPPs unknown yet */
56 operating-points = <1400000 1000000>,
57 <1225000 1000000>,
58 <1050000 1000000>,
59 < 875000 1000000>,
60 < 700000 1000000>,
61 < 350000 1000000>;
Magnus Damm0468b2d2013-03-28 00:49:34 +090062 };
Magnus Dammc1f95972013-08-29 08:22:17 +090063
64 cpu1: cpu@1 {
65 device_type = "cpu";
66 compatible = "arm,cortex-a15";
67 reg = <1>;
68 clock-frequency = <1300000000>;
69 };
70
71 cpu2: cpu@2 {
72 device_type = "cpu";
73 compatible = "arm,cortex-a15";
74 reg = <2>;
75 clock-frequency = <1300000000>;
76 };
77
78 cpu3: cpu@3 {
79 device_type = "cpu";
80 compatible = "arm,cortex-a15";
81 reg = <3>;
82 clock-frequency = <1300000000>;
83 };
Magnus Damm2007e742013-09-15 00:28:58 +090084
85 cpu4: cpu@4 {
86 device_type = "cpu";
87 compatible = "arm,cortex-a7";
88 reg = <0x100>;
89 clock-frequency = <780000000>;
90 };
91
92 cpu5: cpu@5 {
93 device_type = "cpu";
94 compatible = "arm,cortex-a7";
95 reg = <0x101>;
96 clock-frequency = <780000000>;
97 };
98
99 cpu6: cpu@6 {
100 device_type = "cpu";
101 compatible = "arm,cortex-a7";
102 reg = <0x102>;
103 clock-frequency = <780000000>;
104 };
105
106 cpu7: cpu@7 {
107 device_type = "cpu";
108 compatible = "arm,cortex-a7";
109 reg = <0x103>;
110 clock-frequency = <780000000>;
111 };
Magnus Damm0468b2d2013-03-28 00:49:34 +0900112 };
113
114 gic: interrupt-controller@f1001000 {
115 compatible = "arm,cortex-a15-gic";
116 #interrupt-cells = <3>;
117 #address-cells = <0>;
118 interrupt-controller;
Takashi Yoshii8585deb2013-03-29 16:49:17 +0900119 reg = <0 0xf1001000 0 0x1000>,
120 <0 0xf1002000 0 0x1000>,
121 <0 0xf1004000 0 0x2000>,
122 <0 0xf1006000 0 0x2000>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100123 interrupts = <1 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
Magnus Damm0468b2d2013-03-28 00:49:34 +0900124 };
125
Magnus Damm23de2272013-11-21 14:19:29 +0900126 gpio0: gpio@e6050000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200127 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900128 reg = <0 0xe6050000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100129 interrupts = <0 4 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200130 #gpio-cells = <2>;
131 gpio-controller;
132 gpio-ranges = <&pfc 0 0 32>;
133 #interrupt-cells = <2>;
134 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200135 clocks = <&mstp9_clks R8A7790_CLK_GPIO0>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200136 };
137
Magnus Damm23de2272013-11-21 14:19:29 +0900138 gpio1: gpio@e6051000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200139 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900140 reg = <0 0xe6051000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100141 interrupts = <0 5 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200142 #gpio-cells = <2>;
143 gpio-controller;
144 gpio-ranges = <&pfc 0 32 32>;
145 #interrupt-cells = <2>;
146 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200147 clocks = <&mstp9_clks R8A7790_CLK_GPIO1>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200148 };
149
Magnus Damm23de2272013-11-21 14:19:29 +0900150 gpio2: gpio@e6052000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200151 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900152 reg = <0 0xe6052000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100153 interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200154 #gpio-cells = <2>;
155 gpio-controller;
156 gpio-ranges = <&pfc 0 64 32>;
157 #interrupt-cells = <2>;
158 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200159 clocks = <&mstp9_clks R8A7790_CLK_GPIO2>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200160 };
161
Magnus Damm23de2272013-11-21 14:19:29 +0900162 gpio3: gpio@e6053000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200163 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900164 reg = <0 0xe6053000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100165 interrupts = <0 7 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200166 #gpio-cells = <2>;
167 gpio-controller;
168 gpio-ranges = <&pfc 0 96 32>;
169 #interrupt-cells = <2>;
170 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200171 clocks = <&mstp9_clks R8A7790_CLK_GPIO3>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200172 };
173
Magnus Damm23de2272013-11-21 14:19:29 +0900174 gpio4: gpio@e6054000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200175 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900176 reg = <0 0xe6054000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100177 interrupts = <0 8 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200178 #gpio-cells = <2>;
179 gpio-controller;
180 gpio-ranges = <&pfc 0 128 32>;
181 #interrupt-cells = <2>;
182 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200183 clocks = <&mstp9_clks R8A7790_CLK_GPIO4>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200184 };
185
Magnus Damm23de2272013-11-21 14:19:29 +0900186 gpio5: gpio@e6055000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200187 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900188 reg = <0 0xe6055000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100189 interrupts = <0 9 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200190 #gpio-cells = <2>;
191 gpio-controller;
192 gpio-ranges = <&pfc 0 160 32>;
193 #interrupt-cells = <2>;
194 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200195 clocks = <&mstp9_clks R8A7790_CLK_GPIO5>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200196 };
197
Magnus Damm03e2f562013-11-20 16:59:30 +0900198 thermal@e61f0000 {
199 compatible = "renesas,thermal-r8a7790", "renesas,rcar-thermal";
200 reg = <0 0xe61f0000 0 0x14>, <0 0xe61f0100 0 0x38>;
Magnus Damm03e2f562013-11-20 16:59:30 +0900201 interrupts = <0 69 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevend3a439d2014-01-07 19:57:14 +0100202 clocks = <&mstp5_clks R8A7790_CLK_THERMAL>;
Magnus Damm03e2f562013-11-20 16:59:30 +0900203 };
204
Magnus Damm0468b2d2013-03-28 00:49:34 +0900205 timer {
206 compatible = "arm,armv7-timer";
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100207 interrupts = <1 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
208 <1 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
209 <1 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
210 <1 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
Magnus Damm0468b2d2013-03-28 00:49:34 +0900211 };
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900212
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200213 cmt0: timer@ffca0000 {
Simon Horman37757032014-09-08 09:27:45 +0900214 compatible = "renesas,cmt-48-r8a7790", "renesas,cmt-48-gen2";
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200215 reg = <0 0xffca0000 0 0x1004>;
216 interrupts = <0 142 IRQ_TYPE_LEVEL_HIGH>,
217 <0 143 IRQ_TYPE_LEVEL_HIGH>;
218 clocks = <&mstp1_clks R8A7790_CLK_CMT0>;
219 clock-names = "fck";
220
221 renesas,channels-mask = <0x60>;
222
223 status = "disabled";
224 };
225
226 cmt1: timer@e6130000 {
Simon Horman37757032014-09-08 09:27:45 +0900227 compatible = "renesas,cmt-48-r8a7790", "renesas,cmt-48-gen2";
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200228 reg = <0 0xe6130000 0 0x1004>;
229 interrupts = <0 120 IRQ_TYPE_LEVEL_HIGH>,
230 <0 121 IRQ_TYPE_LEVEL_HIGH>,
231 <0 122 IRQ_TYPE_LEVEL_HIGH>,
232 <0 123 IRQ_TYPE_LEVEL_HIGH>,
233 <0 124 IRQ_TYPE_LEVEL_HIGH>,
234 <0 125 IRQ_TYPE_LEVEL_HIGH>,
235 <0 126 IRQ_TYPE_LEVEL_HIGH>,
236 <0 127 IRQ_TYPE_LEVEL_HIGH>;
237 clocks = <&mstp3_clks R8A7790_CLK_CMT1>;
238 clock-names = "fck";
239
240 renesas,channels-mask = <0xff>;
241
242 status = "disabled";
243 };
244
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900245 irqc0: interrupt-controller@e61c0000 {
Magnus Damm220fc352013-11-20 09:07:40 +0900246 compatible = "renesas,irqc-r8a7790", "renesas,irqc";
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900247 #interrupt-cells = <2>;
248 interrupt-controller;
Takashi Yoshii8585deb2013-03-29 16:49:17 +0900249 reg = <0 0xe61c0000 0 0x200>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100250 interrupts = <0 0 IRQ_TYPE_LEVEL_HIGH>,
251 <0 1 IRQ_TYPE_LEVEL_HIGH>,
252 <0 2 IRQ_TYPE_LEVEL_HIGH>,
253 <0 3 IRQ_TYPE_LEVEL_HIGH>;
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900254 };
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200255
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200256 dmac0: dma-controller@e6700000 {
257 compatible = "renesas,rcar-dmac";
258 reg = <0 0xe6700000 0 0x20000>;
259 interrupts = <0 197 IRQ_TYPE_LEVEL_HIGH
260 0 200 IRQ_TYPE_LEVEL_HIGH
261 0 201 IRQ_TYPE_LEVEL_HIGH
262 0 202 IRQ_TYPE_LEVEL_HIGH
263 0 203 IRQ_TYPE_LEVEL_HIGH
264 0 204 IRQ_TYPE_LEVEL_HIGH
265 0 205 IRQ_TYPE_LEVEL_HIGH
266 0 206 IRQ_TYPE_LEVEL_HIGH
267 0 207 IRQ_TYPE_LEVEL_HIGH
268 0 208 IRQ_TYPE_LEVEL_HIGH
269 0 209 IRQ_TYPE_LEVEL_HIGH
270 0 210 IRQ_TYPE_LEVEL_HIGH
271 0 211 IRQ_TYPE_LEVEL_HIGH
272 0 212 IRQ_TYPE_LEVEL_HIGH
273 0 213 IRQ_TYPE_LEVEL_HIGH
274 0 214 IRQ_TYPE_LEVEL_HIGH>;
275 interrupt-names = "error",
276 "ch0", "ch1", "ch2", "ch3",
277 "ch4", "ch5", "ch6", "ch7",
278 "ch8", "ch9", "ch10", "ch11",
279 "ch12", "ch13", "ch14";
280 clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC0>;
281 clock-names = "fck";
282 #dma-cells = <1>;
283 dma-channels = <15>;
284 };
285
286 dmac1: dma-controller@e6720000 {
287 compatible = "renesas,rcar-dmac";
288 reg = <0 0xe6720000 0 0x20000>;
289 interrupts = <0 220 IRQ_TYPE_LEVEL_HIGH
290 0 216 IRQ_TYPE_LEVEL_HIGH
291 0 217 IRQ_TYPE_LEVEL_HIGH
292 0 218 IRQ_TYPE_LEVEL_HIGH
293 0 219 IRQ_TYPE_LEVEL_HIGH
294 0 308 IRQ_TYPE_LEVEL_HIGH
295 0 309 IRQ_TYPE_LEVEL_HIGH
296 0 310 IRQ_TYPE_LEVEL_HIGH
297 0 311 IRQ_TYPE_LEVEL_HIGH
298 0 312 IRQ_TYPE_LEVEL_HIGH
299 0 313 IRQ_TYPE_LEVEL_HIGH
300 0 314 IRQ_TYPE_LEVEL_HIGH
301 0 315 IRQ_TYPE_LEVEL_HIGH
302 0 316 IRQ_TYPE_LEVEL_HIGH
303 0 317 IRQ_TYPE_LEVEL_HIGH
304 0 318 IRQ_TYPE_LEVEL_HIGH>;
305 interrupt-names = "error",
306 "ch0", "ch1", "ch2", "ch3",
307 "ch4", "ch5", "ch6", "ch7",
308 "ch8", "ch9", "ch10", "ch11",
309 "ch12", "ch13", "ch14";
310 clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC1>;
311 clock-names = "fck";
312 #dma-cells = <1>;
313 dma-channels = <15>;
314 };
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800315
316 audma0: dma-controller@ec700000 {
317 compatible = "renesas,rcar-dmac";
318 reg = <0 0xec700000 0 0x10000>;
319 interrupts = <0 346 IRQ_TYPE_LEVEL_HIGH
320 0 320 IRQ_TYPE_LEVEL_HIGH
321 0 321 IRQ_TYPE_LEVEL_HIGH
322 0 322 IRQ_TYPE_LEVEL_HIGH
323 0 323 IRQ_TYPE_LEVEL_HIGH
324 0 324 IRQ_TYPE_LEVEL_HIGH
325 0 325 IRQ_TYPE_LEVEL_HIGH
326 0 326 IRQ_TYPE_LEVEL_HIGH
327 0 327 IRQ_TYPE_LEVEL_HIGH
328 0 328 IRQ_TYPE_LEVEL_HIGH
329 0 329 IRQ_TYPE_LEVEL_HIGH
330 0 330 IRQ_TYPE_LEVEL_HIGH
331 0 331 IRQ_TYPE_LEVEL_HIGH
332 0 332 IRQ_TYPE_LEVEL_HIGH>;
333 interrupt-names = "error",
334 "ch0", "ch1", "ch2", "ch3",
335 "ch4", "ch5", "ch6", "ch7",
336 "ch8", "ch9", "ch10", "ch11",
337 "ch12";
338 clocks = <&mstp5_clks R8A7790_CLK_AUDIO_DMAC0>;
339 clock-names = "fck";
340 #dma-cells = <1>;
341 dma-channels = <13>;
342 };
343
344 audma1: dma-controller@ec720000 {
345 compatible = "renesas,rcar-dmac";
346 reg = <0 0xec720000 0 0x10000>;
347 interrupts = <0 347 IRQ_TYPE_LEVEL_HIGH
348 0 333 IRQ_TYPE_LEVEL_HIGH
349 0 334 IRQ_TYPE_LEVEL_HIGH
350 0 335 IRQ_TYPE_LEVEL_HIGH
351 0 336 IRQ_TYPE_LEVEL_HIGH
352 0 337 IRQ_TYPE_LEVEL_HIGH
353 0 338 IRQ_TYPE_LEVEL_HIGH
354 0 339 IRQ_TYPE_LEVEL_HIGH
355 0 340 IRQ_TYPE_LEVEL_HIGH
356 0 341 IRQ_TYPE_LEVEL_HIGH
357 0 342 IRQ_TYPE_LEVEL_HIGH
358 0 343 IRQ_TYPE_LEVEL_HIGH
359 0 344 IRQ_TYPE_LEVEL_HIGH
360 0 345 IRQ_TYPE_LEVEL_HIGH>;
361 interrupt-names = "error",
362 "ch0", "ch1", "ch2", "ch3",
363 "ch4", "ch5", "ch6", "ch7",
364 "ch8", "ch9", "ch10", "ch11",
365 "ch12";
366 clocks = <&mstp5_clks R8A7790_CLK_AUDIO_DMAC1>;
367 clock-names = "fck";
368 #dma-cells = <1>;
369 dma-channels = <13>;
370 };
371
Kuninori Morimotoe416b662014-11-03 17:45:58 -0800372 audmapp: dma-controller@ec740000 {
373 compatible = "renesas,rcar-audmapp";
374 #dma-cells = <1>;
375
376 reg = <0 0xec740000 0 0x200>;
377 };
378
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200379 i2c0: i2c@e6508000 {
380 #address-cells = <1>;
381 #size-cells = <0>;
382 compatible = "renesas,i2c-r8a7790";
383 reg = <0 0xe6508000 0 0x40>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100384 interrupts = <0 287 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000385 clocks = <&mstp9_clks R8A7790_CLK_I2C0>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200386 status = "disabled";
387 };
388
389 i2c1: i2c@e6518000 {
390 #address-cells = <1>;
391 #size-cells = <0>;
392 compatible = "renesas,i2c-r8a7790";
393 reg = <0 0xe6518000 0 0x40>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100394 interrupts = <0 288 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000395 clocks = <&mstp9_clks R8A7790_CLK_I2C1>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200396 status = "disabled";
397 };
398
399 i2c2: i2c@e6530000 {
400 #address-cells = <1>;
401 #size-cells = <0>;
402 compatible = "renesas,i2c-r8a7790";
403 reg = <0 0xe6530000 0 0x40>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100404 interrupts = <0 286 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000405 clocks = <&mstp9_clks R8A7790_CLK_I2C2>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200406 status = "disabled";
407 };
408
409 i2c3: i2c@e6540000 {
410 #address-cells = <1>;
411 #size-cells = <0>;
412 compatible = "renesas,i2c-r8a7790";
413 reg = <0 0xe6540000 0 0x40>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100414 interrupts = <0 290 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000415 clocks = <&mstp9_clks R8A7790_CLK_I2C3>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200416 status = "disabled";
417 };
418
Wolfram Sang05f39912014-03-25 19:56:29 +0100419 iic0: i2c@e6500000 {
420 #address-cells = <1>;
421 #size-cells = <0>;
422 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
423 reg = <0 0xe6500000 0 0x425>;
424 interrupts = <0 174 IRQ_TYPE_LEVEL_HIGH>;
425 clocks = <&mstp3_clks R8A7790_CLK_IIC0>;
Wolfram Sang0d73ca42014-11-07 11:11:43 +0100426 dmas = <&dmac0 0x61>, <&dmac0 0x62>;
427 dma-names = "tx", "rx";
Wolfram Sang05f39912014-03-25 19:56:29 +0100428 status = "disabled";
429 };
430
431 iic1: i2c@e6510000 {
432 #address-cells = <1>;
433 #size-cells = <0>;
434 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
435 reg = <0 0xe6510000 0 0x425>;
436 interrupts = <0 175 IRQ_TYPE_LEVEL_HIGH>;
437 clocks = <&mstp3_clks R8A7790_CLK_IIC1>;
Wolfram Sang0d73ca42014-11-07 11:11:43 +0100438 dmas = <&dmac0 0x65>, <&dmac0 0x66>;
439 dma-names = "tx", "rx";
Wolfram Sang05f39912014-03-25 19:56:29 +0100440 status = "disabled";
441 };
442
443 iic2: i2c@e6520000 {
444 #address-cells = <1>;
445 #size-cells = <0>;
446 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
447 reg = <0 0xe6520000 0 0x425>;
448 interrupts = <0 176 IRQ_TYPE_LEVEL_HIGH>;
449 clocks = <&mstp3_clks R8A7790_CLK_IIC2>;
Wolfram Sang0d73ca42014-11-07 11:11:43 +0100450 dmas = <&dmac0 0x69>, <&dmac0 0x6a>;
451 dma-names = "tx", "rx";
Wolfram Sang05f39912014-03-25 19:56:29 +0100452 status = "disabled";
453 };
454
455 iic3: i2c@e60b0000 {
456 #address-cells = <1>;
457 #size-cells = <0>;
458 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
459 reg = <0 0xe60b0000 0 0x425>;
460 interrupts = <0 173 IRQ_TYPE_LEVEL_HIGH>;
461 clocks = <&mstp9_clks R8A7790_CLK_IICDVFS>;
Wolfram Sang0d73ca42014-11-07 11:11:43 +0100462 dmas = <&dmac0 0x77>, <&dmac0 0x78>;
463 dma-names = "tx", "rx";
Wolfram Sang05f39912014-03-25 19:56:29 +0100464 status = "disabled";
465 };
466
Laurent Pinchart22c2b782014-10-26 19:40:11 +0200467 mmcif0: mmc@ee200000 {
Magnus Damm063e85602013-11-20 09:05:53 +0900468 compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200469 reg = <0 0xee200000 0 0x80>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100470 interrupts = <0 169 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100471 clocks = <&mstp3_clks R8A7790_CLK_MMCIF0>;
Laurent Pinchart108216c2014-10-26 19:40:13 +0200472 dmas = <&dmac0 0xd1>, <&dmac0 0xd2>;
473 dma-names = "tx", "rx";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200474 reg-io-width = <4>;
475 status = "disabled";
476 };
477
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700478 mmcif1: mmc@ee220000 {
Magnus Damm063e85602013-11-20 09:05:53 +0900479 compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200480 reg = <0 0xee220000 0 0x80>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100481 interrupts = <0 170 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100482 clocks = <&mstp3_clks R8A7790_CLK_MMCIF1>;
Laurent Pinchart108216c2014-10-26 19:40:13 +0200483 dmas = <&dmac0 0xe1>, <&dmac0 0xe2>;
484 dma-names = "tx", "rx";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200485 reg-io-width = <4>;
486 status = "disabled";
487 };
488
Laurent Pinchart9694c772013-05-09 15:05:57 +0200489 pfc: pfc@e6060000 {
490 compatible = "renesas,pfc-r8a7790";
491 reg = <0 0xe6060000 0 0x250>;
492 };
Olof Johansson55689bf2013-08-14 00:24:05 -0700493
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700494 sdhi0: sd@ee100000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200495 compatible = "renesas,sdhi-r8a7790";
Ben Dooksd721a152013-12-16 12:38:48 +0000496 reg = <0 0xee100000 0 0x200>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100497 interrupts = <0 165 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100498 clocks = <&mstp3_clks R8A7790_CLK_SDHI0>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200499 cap-sd-highspeed;
500 status = "disabled";
501 };
502
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700503 sdhi1: sd@ee120000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200504 compatible = "renesas,sdhi-r8a7790";
Ben Dooksd721a152013-12-16 12:38:48 +0000505 reg = <0 0xee120000 0 0x200>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100506 interrupts = <0 166 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100507 clocks = <&mstp3_clks R8A7790_CLK_SDHI1>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200508 cap-sd-highspeed;
509 status = "disabled";
510 };
511
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700512 sdhi2: sd@ee140000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200513 compatible = "renesas,sdhi-r8a7790";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200514 reg = <0 0xee140000 0 0x100>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100515 interrupts = <0 167 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100516 clocks = <&mstp3_clks R8A7790_CLK_SDHI2>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200517 cap-sd-highspeed;
518 status = "disabled";
519 };
520
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700521 sdhi3: sd@ee160000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200522 compatible = "renesas,sdhi-r8a7790";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200523 reg = <0 0xee160000 0 0x100>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100524 interrupts = <0 168 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100525 clocks = <&mstp3_clks R8A7790_CLK_SDHI3>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200526 cap-sd-highspeed;
527 status = "disabled";
528 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100529
Laurent Pinchart597af202013-10-29 16:23:12 +0100530 scifa0: serial@e6c40000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100531 compatible = "renesas,scifa-r8a7790", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100532 reg = <0 0xe6c40000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100533 interrupts = <0 144 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100534 clocks = <&mstp2_clks R8A7790_CLK_SCIFA0>;
535 clock-names = "sci_ick";
536 status = "disabled";
537 };
538
539 scifa1: serial@e6c50000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100540 compatible = "renesas,scifa-r8a7790", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100541 reg = <0 0xe6c50000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100542 interrupts = <0 145 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100543 clocks = <&mstp2_clks R8A7790_CLK_SCIFA1>;
544 clock-names = "sci_ick";
545 status = "disabled";
546 };
547
548 scifa2: serial@e6c60000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100549 compatible = "renesas,scifa-r8a7790", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100550 reg = <0 0xe6c60000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100551 interrupts = <0 151 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100552 clocks = <&mstp2_clks R8A7790_CLK_SCIFA2>;
553 clock-names = "sci_ick";
554 status = "disabled";
555 };
556
557 scifb0: serial@e6c20000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100558 compatible = "renesas,scifb-r8a7790", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100559 reg = <0 0xe6c20000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100560 interrupts = <0 148 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100561 clocks = <&mstp2_clks R8A7790_CLK_SCIFB0>;
562 clock-names = "sci_ick";
563 status = "disabled";
564 };
565
566 scifb1: serial@e6c30000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100567 compatible = "renesas,scifb-r8a7790", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100568 reg = <0 0xe6c30000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100569 interrupts = <0 149 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100570 clocks = <&mstp2_clks R8A7790_CLK_SCIFB1>;
571 clock-names = "sci_ick";
572 status = "disabled";
573 };
574
575 scifb2: serial@e6ce0000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100576 compatible = "renesas,scifb-r8a7790", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100577 reg = <0 0xe6ce0000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100578 interrupts = <0 150 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100579 clocks = <&mstp2_clks R8A7790_CLK_SCIFB2>;
580 clock-names = "sci_ick";
581 status = "disabled";
582 };
583
584 scif0: serial@e6e60000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100585 compatible = "renesas,scif-r8a7790", "renesas,scif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100586 reg = <0 0xe6e60000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100587 interrupts = <0 152 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100588 clocks = <&mstp7_clks R8A7790_CLK_SCIF0>;
589 clock-names = "sci_ick";
590 status = "disabled";
591 };
592
593 scif1: serial@e6e68000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100594 compatible = "renesas,scif-r8a7790", "renesas,scif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100595 reg = <0 0xe6e68000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100596 interrupts = <0 153 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100597 clocks = <&mstp7_clks R8A7790_CLK_SCIF1>;
598 clock-names = "sci_ick";
599 status = "disabled";
600 };
601
602 hscif0: serial@e62c0000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100603 compatible = "renesas,hscif-r8a7790", "renesas,hscif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100604 reg = <0 0xe62c0000 0 96>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100605 interrupts = <0 154 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100606 clocks = <&mstp7_clks R8A7790_CLK_HSCIF0>;
607 clock-names = "sci_ick";
608 status = "disabled";
609 };
610
611 hscif1: serial@e62c8000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100612 compatible = "renesas,hscif-r8a7790", "renesas,hscif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100613 reg = <0 0xe62c8000 0 96>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100614 interrupts = <0 155 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100615 clocks = <&mstp7_clks R8A7790_CLK_HSCIF1>;
616 clock-names = "sci_ick";
617 status = "disabled";
618 };
619
Sergei Shtylyovd8913c62014-02-20 02:20:43 +0300620 ether: ethernet@ee700000 {
621 compatible = "renesas,ether-r8a7790";
622 reg = <0 0xee700000 0 0x400>;
623 interrupts = <0 162 IRQ_TYPE_LEVEL_HIGH>;
624 clocks = <&mstp8_clks R8A7790_CLK_ETHER>;
625 phy-mode = "rmii";
626 #address-cells = <1>;
627 #size-cells = <0>;
628 status = "disabled";
629 };
630
Valentine Barshakcde630f2014-01-14 21:05:30 +0400631 sata0: sata@ee300000 {
632 compatible = "renesas,sata-r8a7790";
633 reg = <0 0xee300000 0 0x2000>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400634 interrupts = <0 105 IRQ_TYPE_LEVEL_HIGH>;
635 clocks = <&mstp8_clks R8A7790_CLK_SATA0>;
636 status = "disabled";
637 };
638
639 sata1: sata@ee500000 {
640 compatible = "renesas,sata-r8a7790";
641 reg = <0 0xee500000 0 0x2000>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400642 interrupts = <0 106 IRQ_TYPE_LEVEL_HIGH>;
643 clocks = <&mstp8_clks R8A7790_CLK_SATA1>;
644 status = "disabled";
645 };
646
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900647 hsusb: usb@e6590000 {
648 compatible = "renesas,usbhs-r8a7790";
649 reg = <0 0xe6590000 0 0x100>;
650 interrupts = <0 107 IRQ_TYPE_LEVEL_HIGH>;
651 clocks = <&mstp7_clks R8A7790_CLK_HSUSB>;
652 renesas,buswait = <4>;
653 phys = <&usb0 1>;
654 phy-names = "usb";
655 status = "disabled";
656 };
657
Sergei Shtylyove089f652014-09-27 01:00:20 +0400658 usbphy: usb-phy@e6590100 {
659 compatible = "renesas,usb-phy-r8a7790";
660 reg = <0 0xe6590100 0 0x100>;
661 #address-cells = <1>;
662 #size-cells = <0>;
663 clocks = <&mstp7_clks R8A7790_CLK_HSUSB>;
664 clock-names = "usbhs";
665 status = "disabled";
666
667 usb0: usb-channel@0 {
668 reg = <0>;
669 #phy-cells = <1>;
670 };
671 usb2: usb-channel@2 {
672 reg = <2>;
673 #phy-cells = <1>;
674 };
675 };
676
Ben Dooks9f685bf2014-08-13 00:16:18 +0400677 vin0: video@e6ef0000 {
678 compatible = "renesas,vin-r8a7790";
679 clocks = <&mstp8_clks R8A7790_CLK_VIN0>;
680 reg = <0 0xe6ef0000 0 0x1000>;
681 interrupts = <0 188 IRQ_TYPE_LEVEL_HIGH>;
682 status = "disabled";
683 };
684
685 vin1: video@e6ef1000 {
686 compatible = "renesas,vin-r8a7790";
687 clocks = <&mstp8_clks R8A7790_CLK_VIN1>;
688 reg = <0 0xe6ef1000 0 0x1000>;
689 interrupts = <0 189 IRQ_TYPE_LEVEL_HIGH>;
690 status = "disabled";
691 };
692
693 vin2: video@e6ef2000 {
694 compatible = "renesas,vin-r8a7790";
695 clocks = <&mstp8_clks R8A7790_CLK_VIN2>;
696 reg = <0 0xe6ef2000 0 0x1000>;
697 interrupts = <0 190 IRQ_TYPE_LEVEL_HIGH>;
698 status = "disabled";
699 };
700
701 vin3: video@e6ef3000 {
702 compatible = "renesas,vin-r8a7790";
703 clocks = <&mstp8_clks R8A7790_CLK_VIN3>;
704 reg = <0 0xe6ef3000 0 0x1000>;
705 interrupts = <0 191 IRQ_TYPE_LEVEL_HIGH>;
706 status = "disabled";
707 };
708
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100709 vsp1@fe920000 {
710 compatible = "renesas,vsp1";
711 reg = <0 0xfe920000 0 0x8000>;
712 interrupts = <0 266 IRQ_TYPE_LEVEL_HIGH>;
713 clocks = <&mstp1_clks R8A7790_CLK_VSP1_R>;
714
715 renesas,has-sru;
716 renesas,#rpf = <5>;
717 renesas,#uds = <1>;
718 renesas,#wpf = <4>;
719 };
720
721 vsp1@fe928000 {
722 compatible = "renesas,vsp1";
723 reg = <0 0xfe928000 0 0x8000>;
724 interrupts = <0 267 IRQ_TYPE_LEVEL_HIGH>;
725 clocks = <&mstp1_clks R8A7790_CLK_VSP1_S>;
726
727 renesas,has-lut;
728 renesas,has-sru;
729 renesas,#rpf = <5>;
730 renesas,#uds = <3>;
731 renesas,#wpf = <4>;
732 };
733
734 vsp1@fe930000 {
735 compatible = "renesas,vsp1";
736 reg = <0 0xfe930000 0 0x8000>;
737 interrupts = <0 246 IRQ_TYPE_LEVEL_HIGH>;
738 clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU0>;
739
740 renesas,has-lif;
741 renesas,has-lut;
742 renesas,#rpf = <4>;
743 renesas,#uds = <1>;
744 renesas,#wpf = <4>;
745 };
746
747 vsp1@fe938000 {
748 compatible = "renesas,vsp1";
749 reg = <0 0xfe938000 0 0x8000>;
750 interrupts = <0 247 IRQ_TYPE_LEVEL_HIGH>;
751 clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU1>;
752
753 renesas,has-lif;
754 renesas,has-lut;
755 renesas,#rpf = <4>;
756 renesas,#uds = <1>;
757 renesas,#wpf = <4>;
758 };
759
760 du: display@feb00000 {
761 compatible = "renesas,du-r8a7790";
762 reg = <0 0xfeb00000 0 0x70000>,
763 <0 0xfeb90000 0 0x1c>,
764 <0 0xfeb94000 0 0x1c>;
765 reg-names = "du", "lvds.0", "lvds.1";
766 interrupts = <0 256 IRQ_TYPE_LEVEL_HIGH>,
767 <0 268 IRQ_TYPE_LEVEL_HIGH>,
768 <0 269 IRQ_TYPE_LEVEL_HIGH>;
769 clocks = <&mstp7_clks R8A7790_CLK_DU0>,
770 <&mstp7_clks R8A7790_CLK_DU1>,
771 <&mstp7_clks R8A7790_CLK_DU2>,
772 <&mstp7_clks R8A7790_CLK_LVDS0>,
773 <&mstp7_clks R8A7790_CLK_LVDS1>;
774 clock-names = "du.0", "du.1", "du.2", "lvds.0", "lvds.1";
775 status = "disabled";
776
777 ports {
778 #address-cells = <1>;
779 #size-cells = <0>;
780
781 port@0 {
782 reg = <0>;
783 du_out_rgb: endpoint {
784 };
785 };
786 port@1 {
787 reg = <1>;
788 du_out_lvds0: endpoint {
789 };
790 };
791 port@2 {
792 reg = <2>;
793 du_out_lvds1: endpoint {
794 };
795 };
796 };
797 };
798
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100799 clocks {
800 #address-cells = <2>;
801 #size-cells = <2>;
802 ranges;
803
804 /* External root clock */
805 extal_clk: extal_clk {
806 compatible = "fixed-clock";
807 #clock-cells = <0>;
808 /* This value must be overriden by the board. */
809 clock-frequency = <0>;
810 clock-output-names = "extal";
811 };
812
Phil Edworthy51d17912014-06-13 10:37:16 +0100813 /* External PCIe clock - can be overridden by the board */
814 pcie_bus_clk: pcie_bus_clk {
815 compatible = "fixed-clock";
816 #clock-cells = <0>;
817 clock-frequency = <100000000>;
818 clock-output-names = "pcie_bus";
819 status = "disabled";
820 };
821
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -0800822 /*
823 * The external audio clocks are configured as 0 Hz fixed frequency clocks by
824 * default. Boards that provide audio clocks should override them.
825 */
826 audio_clk_a: audio_clk_a {
827 compatible = "fixed-clock";
828 #clock-cells = <0>;
829 clock-frequency = <0>;
830 clock-output-names = "audio_clk_a";
831 };
832 audio_clk_b: audio_clk_b {
833 compatible = "fixed-clock";
834 #clock-cells = <0>;
835 clock-frequency = <0>;
836 clock-output-names = "audio_clk_b";
837 };
838 audio_clk_c: audio_clk_c {
839 compatible = "fixed-clock";
840 #clock-cells = <0>;
841 clock-frequency = <0>;
842 clock-output-names = "audio_clk_c";
843 };
844
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100845 /* Special CPG clocks */
846 cpg_clocks: cpg_clocks@e6150000 {
847 compatible = "renesas,r8a7790-cpg-clocks",
848 "renesas,rcar-gen2-cpg-clocks";
849 reg = <0 0xe6150000 0 0x1000>;
850 clocks = <&extal_clk>;
851 #clock-cells = <1>;
852 clock-output-names = "main", "pll0", "pll1", "pll3",
853 "lb", "qspi", "sdh", "sd0", "sd1",
854 "z";
855 };
856
857 /* Variable factor clocks */
858 sd2_clk: sd2_clk@e6150078 {
859 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
860 reg = <0 0xe6150078 0 4>;
861 clocks = <&pll1_div2_clk>;
862 #clock-cells = <0>;
863 clock-output-names = "sd2";
864 };
865 sd3_clk: sd3_clk@e615007c {
866 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
867 reg = <0 0xe615007c 0 4>;
868 clocks = <&pll1_div2_clk>;
869 #clock-cells = <0>;
870 clock-output-names = "sd3";
871 };
872 mmc0_clk: mmc0_clk@e6150240 {
873 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
874 reg = <0 0xe6150240 0 4>;
875 clocks = <&pll1_div2_clk>;
876 #clock-cells = <0>;
877 clock-output-names = "mmc0";
878 };
879 mmc1_clk: mmc1_clk@e6150244 {
880 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
881 reg = <0 0xe6150244 0 4>;
882 clocks = <&pll1_div2_clk>;
883 #clock-cells = <0>;
884 clock-output-names = "mmc1";
885 };
886 ssp_clk: ssp_clk@e6150248 {
887 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
888 reg = <0 0xe6150248 0 4>;
889 clocks = <&pll1_div2_clk>;
890 #clock-cells = <0>;
891 clock-output-names = "ssp";
892 };
893 ssprs_clk: ssprs_clk@e615024c {
894 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
895 reg = <0 0xe615024c 0 4>;
896 clocks = <&pll1_div2_clk>;
897 #clock-cells = <0>;
898 clock-output-names = "ssprs";
899 };
900
901 /* Fixed factor clocks */
902 pll1_div2_clk: pll1_div2_clk {
903 compatible = "fixed-factor-clock";
904 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
905 #clock-cells = <0>;
906 clock-div = <2>;
907 clock-mult = <1>;
908 clock-output-names = "pll1_div2";
909 };
910 z2_clk: z2_clk {
911 compatible = "fixed-factor-clock";
912 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
913 #clock-cells = <0>;
914 clock-div = <2>;
915 clock-mult = <1>;
916 clock-output-names = "z2";
917 };
918 zg_clk: zg_clk {
919 compatible = "fixed-factor-clock";
920 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
921 #clock-cells = <0>;
922 clock-div = <3>;
923 clock-mult = <1>;
924 clock-output-names = "zg";
925 };
926 zx_clk: zx_clk {
927 compatible = "fixed-factor-clock";
928 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
929 #clock-cells = <0>;
930 clock-div = <3>;
931 clock-mult = <1>;
932 clock-output-names = "zx";
933 };
934 zs_clk: zs_clk {
935 compatible = "fixed-factor-clock";
936 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
937 #clock-cells = <0>;
938 clock-div = <6>;
939 clock-mult = <1>;
940 clock-output-names = "zs";
941 };
942 hp_clk: hp_clk {
943 compatible = "fixed-factor-clock";
944 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
945 #clock-cells = <0>;
946 clock-div = <12>;
947 clock-mult = <1>;
948 clock-output-names = "hp";
949 };
950 i_clk: i_clk {
951 compatible = "fixed-factor-clock";
952 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
953 #clock-cells = <0>;
954 clock-div = <2>;
955 clock-mult = <1>;
956 clock-output-names = "i";
957 };
958 b_clk: b_clk {
959 compatible = "fixed-factor-clock";
960 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
961 #clock-cells = <0>;
962 clock-div = <12>;
963 clock-mult = <1>;
964 clock-output-names = "b";
965 };
966 p_clk: p_clk {
967 compatible = "fixed-factor-clock";
968 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
969 #clock-cells = <0>;
970 clock-div = <24>;
971 clock-mult = <1>;
972 clock-output-names = "p";
973 };
974 cl_clk: cl_clk {
975 compatible = "fixed-factor-clock";
976 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
977 #clock-cells = <0>;
978 clock-div = <48>;
979 clock-mult = <1>;
980 clock-output-names = "cl";
981 };
982 m2_clk: m2_clk {
983 compatible = "fixed-factor-clock";
984 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
985 #clock-cells = <0>;
986 clock-div = <8>;
987 clock-mult = <1>;
988 clock-output-names = "m2";
989 };
990 imp_clk: imp_clk {
991 compatible = "fixed-factor-clock";
992 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
993 #clock-cells = <0>;
994 clock-div = <4>;
995 clock-mult = <1>;
996 clock-output-names = "imp";
997 };
998 rclk_clk: rclk_clk {
999 compatible = "fixed-factor-clock";
1000 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1001 #clock-cells = <0>;
1002 clock-div = <(48 * 1024)>;
1003 clock-mult = <1>;
1004 clock-output-names = "rclk";
1005 };
1006 oscclk_clk: oscclk_clk {
1007 compatible = "fixed-factor-clock";
1008 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1009 #clock-cells = <0>;
1010 clock-div = <(12 * 1024)>;
1011 clock-mult = <1>;
1012 clock-output-names = "oscclk";
1013 };
1014 zb3_clk: zb3_clk {
1015 compatible = "fixed-factor-clock";
1016 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1017 #clock-cells = <0>;
1018 clock-div = <4>;
1019 clock-mult = <1>;
1020 clock-output-names = "zb3";
1021 };
1022 zb3d2_clk: zb3d2_clk {
1023 compatible = "fixed-factor-clock";
1024 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1025 #clock-cells = <0>;
1026 clock-div = <8>;
1027 clock-mult = <1>;
1028 clock-output-names = "zb3d2";
1029 };
1030 ddr_clk: ddr_clk {
1031 compatible = "fixed-factor-clock";
1032 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1033 #clock-cells = <0>;
1034 clock-div = <8>;
1035 clock-mult = <1>;
1036 clock-output-names = "ddr";
1037 };
1038 mp_clk: mp_clk {
1039 compatible = "fixed-factor-clock";
1040 clocks = <&pll1_div2_clk>;
1041 #clock-cells = <0>;
1042 clock-div = <15>;
1043 clock-mult = <1>;
1044 clock-output-names = "mp";
1045 };
1046 cp_clk: cp_clk {
1047 compatible = "fixed-factor-clock";
1048 clocks = <&extal_clk>;
1049 #clock-cells = <0>;
1050 clock-div = <2>;
1051 clock-mult = <1>;
1052 clock-output-names = "cp";
1053 };
1054
1055 /* Gate clocks */
Laurent Pinchart9d909512013-12-19 16:51:01 +01001056 mstp0_clks: mstp0_clks@e6150130 {
1057 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1058 reg = <0 0xe6150130 0 4>, <0 0xe6150030 0 4>;
1059 clocks = <&mp_clk>;
1060 #clock-cells = <1>;
1061 renesas,clock-indices = <R8A7790_CLK_MSIOF0>;
1062 clock-output-names = "msiof0";
1063 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001064 mstp1_clks: mstp1_clks@e6150134 {
1065 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1066 reg = <0 0xe6150134 0 4>, <0 0xe6150038 0 4>;
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001067 clocks = <&zs_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&m2_clk>,
1068 <&zs_clk>, <&p_clk>, <&zg_clk>, <&zs_clk>, <&zs_clk>,
1069 <&zs_clk>, <&zs_clk>, <&p_clk>, <&p_clk>, <&rclk_clk>,
1070 <&cp_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001071 #clock-cells = <1>;
1072 renesas,clock-indices = <
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001073 R8A7790_CLK_VCP1 R8A7790_CLK_VCP0 R8A7790_CLK_VPC1
1074 R8A7790_CLK_VPC0 R8A7790_CLK_JPU R8A7790_CLK_SSP1
1075 R8A7790_CLK_TMU1 R8A7790_CLK_3DG R8A7790_CLK_2DDMAC
1076 R8A7790_CLK_FDP1_2 R8A7790_CLK_FDP1_1 R8A7790_CLK_FDP1_0
1077 R8A7790_CLK_TMU3 R8A7790_CLK_TMU2 R8A7790_CLK_CMT0
1078 R8A7790_CLK_TMU0 R8A7790_CLK_VSP1_DU1 R8A7790_CLK_VSP1_DU0
1079 R8A7790_CLK_VSP1_R R8A7790_CLK_VSP1_S
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001080 >;
1081 clock-output-names =
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001082 "vcp1", "vcp0", "vpc1", "vpc0", "jpu", "ssp1",
1083 "tmu1", "3dg", "2ddmac", "fdp1-2", "fdp1-1",
1084 "fdp1-0", "tmu3", "tmu2", "cmt0", "tmu0",
Kouei Abe2284ff52014-10-14 16:01:40 +09001085 "vsp1-du1", "vsp1-du0", "vsp1-rt", "vsp1-sy";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001086 };
1087 mstp2_clks: mstp2_clks@e6150138 {
1088 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1089 reg = <0 0xe6150138 0 4>, <0 0xe6150040 0 4>;
1090 clocks = <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>,
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001091 <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&zs_clk>,
1092 <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001093 #clock-cells = <1>;
1094 renesas,clock-indices = <
1095 R8A7790_CLK_SCIFA2 R8A7790_CLK_SCIFA1 R8A7790_CLK_SCIFA0
Laurent Pinchart9d909512013-12-19 16:51:01 +01001096 R8A7790_CLK_MSIOF2 R8A7790_CLK_SCIFB0 R8A7790_CLK_SCIFB1
1097 R8A7790_CLK_MSIOF1 R8A7790_CLK_MSIOF3 R8A7790_CLK_SCIFB2
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001098 R8A7790_CLK_SYS_DMAC1 R8A7790_CLK_SYS_DMAC0
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001099 >;
1100 clock-output-names =
Laurent Pinchart9d909512013-12-19 16:51:01 +01001101 "scifa2", "scifa1", "scifa0", "msiof2", "scifb0",
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001102 "scifb1", "msiof1", "msiof3", "scifb2",
1103 "sys-dmac1", "sys-dmac0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001104 };
1105 mstp3_clks: mstp3_clks@e615013c {
1106 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1107 reg = <0 0xe615013c 0 4>, <0 0xe6150048 0 4>;
Wolfram Sang17465142014-03-11 22:24:37 +01001108 clocks = <&hp_clk>, <&cp_clk>, <&mmc1_clk>, <&sd3_clk>,
1109 <&sd2_clk>, <&cpg_clocks R8A7790_CLK_SD1>, <&cpg_clocks R8A7790_CLK_SD0>, <&mmc0_clk>,
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001110 <&hp_clk>, <&mp_clk>, <&hp_clk>, <&mp_clk>, <&rclk_clk>,
1111 <&hp_clk>, <&hp_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001112 #clock-cells = <1>;
1113 renesas,clock-indices = <
Wolfram Sang17465142014-03-11 22:24:37 +01001114 R8A7790_CLK_IIC2 R8A7790_CLK_TPU0 R8A7790_CLK_MMCIF1 R8A7790_CLK_SDHI3
1115 R8A7790_CLK_SDHI2 R8A7790_CLK_SDHI1 R8A7790_CLK_SDHI0 R8A7790_CLK_MMCIF0
Phil Edworthyecafea82014-06-13 10:37:15 +01001116 R8A7790_CLK_IIC0 R8A7790_CLK_PCIEC R8A7790_CLK_IIC1 R8A7790_CLK_SSUSB R8A7790_CLK_CMT1
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001117 R8A7790_CLK_USBDMAC0 R8A7790_CLK_USBDMAC1
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001118 >;
1119 clock-output-names =
Wolfram Sang17465142014-03-11 22:24:37 +01001120 "iic2", "tpu0", "mmcif1", "sdhi3",
1121 "sdhi2", "sdhi1", "sdhi0", "mmcif0",
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001122 "iic0", "pciec", "iic1", "ssusb", "cmt1",
1123 "usbdmac0", "usbdmac1";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001124 };
1125 mstp5_clks: mstp5_clks@e6150144 {
1126 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1127 reg = <0 0xe6150144 0 4>, <0 0xe615003c 0 4>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -08001128 clocks = <&hp_clk>, <&hp_clk>, <&extal_clk>, <&p_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001129 #clock-cells = <1>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -08001130 renesas,clock-indices = <R8A7790_CLK_AUDIO_DMAC0 R8A7790_CLK_AUDIO_DMAC1
1131 R8A7790_CLK_THERMAL R8A7790_CLK_PWM>;
1132 clock-output-names = "audmac0", "audmac1", "thermal", "pwm";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001133 };
1134 mstp7_clks: mstp7_clks@e615014c {
1135 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1136 reg = <0 0xe615014c 0 4>, <0 0xe61501c4 0 4>;
1137 clocks = <&mp_clk>, <&mp_clk>, <&zs_clk>, <&zs_clk>, <&p_clk>,
1138 <&p_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>,
1139 <&zx_clk>;
1140 #clock-cells = <1>;
1141 renesas,clock-indices = <
1142 R8A7790_CLK_EHCI R8A7790_CLK_HSUSB R8A7790_CLK_HSCIF1
1143 R8A7790_CLK_HSCIF0 R8A7790_CLK_SCIF1 R8A7790_CLK_SCIF0
1144 R8A7790_CLK_DU2 R8A7790_CLK_DU1 R8A7790_CLK_DU0
1145 R8A7790_CLK_LVDS1 R8A7790_CLK_LVDS0
1146 >;
1147 clock-output-names =
1148 "ehci", "hsusb", "hscif1", "hscif0", "scif1",
1149 "scif0", "du2", "du1", "du0", "lvds1", "lvds0";
1150 };
1151 mstp8_clks: mstp8_clks@e6150990 {
1152 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1153 reg = <0 0xe6150990 0 4>, <0 0xe61509a0 0 4>;
Laurent Pinchartbccccc32014-01-07 09:22:55 +01001154 clocks = <&zg_clk>, <&zg_clk>, <&zg_clk>, <&zg_clk>, <&p_clk>,
1155 <&zs_clk>, <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001156 #clock-cells = <1>;
Laurent Pinchart3f2beaa2014-01-07 09:22:53 +01001157 renesas,clock-indices = <
1158 R8A7790_CLK_VIN3 R8A7790_CLK_VIN2 R8A7790_CLK_VIN1
Laurent Pinchartbccccc32014-01-07 09:22:55 +01001159 R8A7790_CLK_VIN0 R8A7790_CLK_ETHER R8A7790_CLK_SATA1
1160 R8A7790_CLK_SATA0
Laurent Pinchart3f2beaa2014-01-07 09:22:53 +01001161 >;
Laurent Pinchartbccccc32014-01-07 09:22:55 +01001162 clock-output-names =
1163 "vin3", "vin2", "vin1", "vin0", "ether", "sata1", "sata0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001164 };
1165 mstp9_clks: mstp9_clks@e6150994 {
1166 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1167 reg = <0 0xe6150994 0 4>, <0 0xe61509a4 0 4>;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001168 clocks = <&cp_clk>, <&cp_clk>, <&cp_clk>,
1169 <&cp_clk>, <&cp_clk>, <&cp_clk>,
1170 <&p_clk>, <&p_clk>, <&cpg_clocks R8A7790_CLK_QSPI>, <&cp_clk>,
Laurent Pinchart3672b052014-04-01 13:02:17 +02001171 <&hp_clk>, <&hp_clk>, <&hp_clk>, <&hp_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001172 #clock-cells = <1>;
1173 renesas,clock-indices = <
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001174 R8A7790_CLK_GPIO5 R8A7790_CLK_GPIO4 R8A7790_CLK_GPIO3
1175 R8A7790_CLK_GPIO2 R8A7790_CLK_GPIO1 R8A7790_CLK_GPIO0
Wolfram Sang17465142014-03-11 22:24:37 +01001176 R8A7790_CLK_RCAN1 R8A7790_CLK_RCAN0 R8A7790_CLK_QSPI_MOD R8A7790_CLK_IICDVFS
1177 R8A7790_CLK_I2C3 R8A7790_CLK_I2C2 R8A7790_CLK_I2C1 R8A7790_CLK_I2C0
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001178 >;
Laurent Pinchart91b56ca2013-12-19 16:51:03 +01001179 clock-output-names =
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001180 "gpio5", "gpio4", "gpio3", "gpio2", "gpio1", "gpio0",
Wolfram Sang17465142014-03-11 22:24:37 +01001181 "rcan1", "rcan0", "qspi_mod", "iic3",
1182 "i2c3", "i2c2", "i2c1", "i2c0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001183 };
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001184 mstp10_clks: mstp10_clks@e6150998 {
1185 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1186 reg = <0 0xe6150998 0 4>, <0 0xe61509a8 0 4>;
1187 clocks = <&p_clk>,
1188 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1189 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1190 <&p_clk>,
1191 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1192 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1193 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1194 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1195 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1196 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>;
1197
1198 #clock-cells = <1>;
1199 clock-indices = <
1200 R8A7790_CLK_SSI_ALL
1201 R8A7790_CLK_SSI9 R8A7790_CLK_SSI8 R8A7790_CLK_SSI7 R8A7790_CLK_SSI6 R8A7790_CLK_SSI5
1202 R8A7790_CLK_SSI4 R8A7790_CLK_SSI3 R8A7790_CLK_SSI2 R8A7790_CLK_SSI1 R8A7790_CLK_SSI0
1203 R8A7790_CLK_SCU_ALL
1204 R8A7790_CLK_SCU_DVC1 R8A7790_CLK_SCU_DVC0
1205 R8A7790_CLK_SCU_SRC9 R8A7790_CLK_SCU_SRC8 R8A7790_CLK_SCU_SRC7 R8A7790_CLK_SCU_SRC6 R8A7790_CLK_SCU_SRC5
1206 R8A7790_CLK_SCU_SRC4 R8A7790_CLK_SCU_SRC3 R8A7790_CLK_SCU_SRC2 R8A7790_CLK_SCU_SRC1 R8A7790_CLK_SCU_SRC0
1207 >;
1208 clock-output-names =
1209 "ssi-all",
1210 "ssi9", "ssi8", "ssi7", "ssi6", "ssi5",
1211 "ssi4", "ssi3", "ssi2", "ssi1", "ssi0",
1212 "scu-all",
1213 "scu-dvc1", "scu-dvc0",
1214 "scu-src9", "scu-src8", "scu-src7", "scu-src6", "scu-src5",
1215 "scu-src4", "scu-src3", "scu-src2", "scu-src1", "scu-src0";
1216 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001217 };
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001218
Geert Uytterhoevenfad6d452014-02-25 11:30:13 +01001219 qspi: spi@e6b10000 {
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001220 compatible = "renesas,qspi-r8a7790", "renesas,qspi";
1221 reg = <0 0xe6b10000 0 0x2c>;
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001222 interrupts = <0 184 IRQ_TYPE_LEVEL_HIGH>;
1223 clocks = <&mstp9_clks R8A7790_CLK_QSPI_MOD>;
Geert Uytterhoeven37cf3d62014-08-06 14:59:08 +02001224 dmas = <&dmac0 0x17>, <&dmac0 0x18>;
1225 dma-names = "tx", "rx";
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001226 num-cs = <1>;
1227 #address-cells = <1>;
1228 #size-cells = <0>;
1229 status = "disabled";
1230 };
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001231
1232 msiof0: spi@e6e20000 {
1233 compatible = "renesas,msiof-r8a7790";
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001234 reg = <0 0xe6e20000 0 0x0064>, <0 0xe7e20000 0 0x0064>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001235 interrupts = <0 156 IRQ_TYPE_LEVEL_HIGH>;
1236 clocks = <&mstp0_clks R8A7790_CLK_MSIOF0>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001237 dmas = <&dmac0 0x51>, <&dmac0 0x52>;
1238 dma-names = "tx", "rx";
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001239 #address-cells = <1>;
1240 #size-cells = <0>;
1241 status = "disabled";
1242 };
1243
1244 msiof1: spi@e6e10000 {
1245 compatible = "renesas,msiof-r8a7790";
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001246 reg = <0 0xe6e10000 0 0x0064>, <0 0xe7e10000 0 0x0064>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001247 interrupts = <0 157 IRQ_TYPE_LEVEL_HIGH>;
1248 clocks = <&mstp2_clks R8A7790_CLK_MSIOF1>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001249 dmas = <&dmac0 0x55>, <&dmac0 0x56>;
1250 dma-names = "tx", "rx";
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001251 #address-cells = <1>;
1252 #size-cells = <0>;
1253 status = "disabled";
1254 };
1255
1256 msiof2: spi@e6e00000 {
1257 compatible = "renesas,msiof-r8a7790";
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001258 reg = <0 0xe6e00000 0 0x0064>, <0 0xe7e00000 0 0x0064>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001259 interrupts = <0 158 IRQ_TYPE_LEVEL_HIGH>;
1260 clocks = <&mstp2_clks R8A7790_CLK_MSIOF2>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001261 dmas = <&dmac0 0x41>, <&dmac0 0x42>;
1262 dma-names = "tx", "rx";
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001263 #address-cells = <1>;
1264 #size-cells = <0>;
1265 status = "disabled";
1266 };
1267
1268 msiof3: spi@e6c90000 {
1269 compatible = "renesas,msiof-r8a7790";
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001270 reg = <0 0xe6c90000 0 0x0064>, <0 0xe7c90000 0 0x0064>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001271 interrupts = <0 159 IRQ_TYPE_LEVEL_HIGH>;
1272 clocks = <&mstp2_clks R8A7790_CLK_MSIOF3>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001273 dmas = <&dmac0 0x45>, <&dmac0 0x46>;
1274 dma-names = "tx", "rx";
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001275 #address-cells = <1>;
1276 #size-cells = <0>;
1277 status = "disabled";
1278 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001279
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001280 xhci: usb@ee000000 {
1281 compatible = "renesas,xhci-r8a7790";
1282 reg = <0 0xee000000 0 0xc00>;
1283 interrupts = <0 101 IRQ_TYPE_LEVEL_HIGH>;
1284 clocks = <&mstp3_clks R8A7790_CLK_SSUSB>;
1285 phys = <&usb2 1>;
1286 phy-names = "usb";
1287 status = "disabled";
1288 };
1289
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001290 pci0: pci@ee090000 {
1291 compatible = "renesas,pci-r8a7790";
1292 device_type = "pci";
1293 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
1294 reg = <0 0xee090000 0 0xc00>,
1295 <0 0xee080000 0 0x1100>;
1296 interrupts = <0 108 IRQ_TYPE_LEVEL_HIGH>;
1297 status = "disabled";
1298
1299 bus-range = <0 0>;
1300 #address-cells = <3>;
1301 #size-cells = <2>;
1302 #interrupt-cells = <1>;
1303 ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>;
1304 interrupt-map-mask = <0xff00 0 0 0x7>;
1305 interrupt-map = <0x0000 0 0 1 &gic 0 108 IRQ_TYPE_LEVEL_HIGH
Geert Uytterhoeven517ec802014-06-30 11:49:53 +02001306 0x0800 0 0 1 &gic 0 108 IRQ_TYPE_LEVEL_HIGH
1307 0x1000 0 0 2 &gic 0 108 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001308
1309 usb@0,1 {
1310 reg = <0x800 0 0 0 0>;
1311 device_type = "pci";
1312 phys = <&usb0 0>;
1313 phy-names = "usb";
1314 };
1315
1316 usb@0,2 {
1317 reg = <0x1000 0 0 0 0>;
1318 device_type = "pci";
1319 phys = <&usb0 0>;
1320 phy-names = "usb";
1321 };
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001322 };
1323
1324 pci1: pci@ee0b0000 {
1325 compatible = "renesas,pci-r8a7790";
1326 device_type = "pci";
1327 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
1328 reg = <0 0xee0b0000 0 0xc00>,
1329 <0 0xee0a0000 0 0x1100>;
1330 interrupts = <0 112 IRQ_TYPE_LEVEL_HIGH>;
1331 status = "disabled";
1332
1333 bus-range = <1 1>;
1334 #address-cells = <3>;
1335 #size-cells = <2>;
1336 #interrupt-cells = <1>;
1337 ranges = <0x02000000 0 0xee0a0000 0 0xee0a0000 0 0x00010000>;
1338 interrupt-map-mask = <0xff00 0 0 0x7>;
1339 interrupt-map = <0x0000 0 0 1 &gic 0 112 IRQ_TYPE_LEVEL_HIGH
Geert Uytterhoeven517ec802014-06-30 11:49:53 +02001340 0x0800 0 0 1 &gic 0 112 IRQ_TYPE_LEVEL_HIGH
1341 0x1000 0 0 2 &gic 0 112 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001342 };
1343
1344 pci2: pci@ee0d0000 {
1345 compatible = "renesas,pci-r8a7790";
1346 device_type = "pci";
1347 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
1348 reg = <0 0xee0d0000 0 0xc00>,
1349 <0 0xee0c0000 0 0x1100>;
1350 interrupts = <0 113 IRQ_TYPE_LEVEL_HIGH>;
1351 status = "disabled";
1352
1353 bus-range = <2 2>;
1354 #address-cells = <3>;
1355 #size-cells = <2>;
1356 #interrupt-cells = <1>;
1357 ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>;
1358 interrupt-map-mask = <0xff00 0 0 0x7>;
1359 interrupt-map = <0x0000 0 0 1 &gic 0 113 IRQ_TYPE_LEVEL_HIGH
Geert Uytterhoeven517ec802014-06-30 11:49:53 +02001360 0x0800 0 0 1 &gic 0 113 IRQ_TYPE_LEVEL_HIGH
1361 0x1000 0 0 2 &gic 0 113 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001362
1363 usb@0,1 {
1364 reg = <0x800 0 0 0 0>;
1365 device_type = "pci";
1366 phys = <&usb2 0>;
1367 phy-names = "usb";
1368 };
1369
1370 usb@0,2 {
1371 reg = <0x1000 0 0 0 0>;
1372 device_type = "pci";
1373 phys = <&usb2 0>;
1374 phy-names = "usb";
1375 };
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001376 };
1377
Phil Edworthy745329d2014-06-13 10:37:17 +01001378 pciec: pcie@fe000000 {
1379 compatible = "renesas,pcie-r8a7790";
1380 reg = <0 0xfe000000 0 0x80000>;
1381 #address-cells = <3>;
1382 #size-cells = <2>;
1383 bus-range = <0x00 0xff>;
1384 device_type = "pci";
1385 ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000
1386 0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000
1387 0x02000000 0 0x30000000 0 0x30000000 0 0x08000000
1388 0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
1389 /* Map all possible DDR as inbound ranges */
1390 dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000
1391 0x43000000 1 0x80000000 1 0x80000000 0 0x80000000>;
1392 interrupts = <0 116 IRQ_TYPE_LEVEL_HIGH>,
1393 <0 117 IRQ_TYPE_LEVEL_HIGH>,
1394 <0 118 IRQ_TYPE_LEVEL_HIGH>;
1395 #interrupt-cells = <1>;
1396 interrupt-map-mask = <0 0 0 0>;
1397 interrupt-map = <0 0 0 0 &gic 0 116 IRQ_TYPE_LEVEL_HIGH>;
1398 clocks = <&mstp3_clks R8A7790_CLK_PCIEC>, <&pcie_bus_clk>;
1399 clock-names = "pcie", "pcie_bus";
1400 status = "disabled";
1401 };
1402
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001403 rcar_sound: rcar_sound@0xec500000 {
1404 #sound-dai-cells = <1>;
1405 compatible = "renesas,rcar_sound-r8a7790", "renesas,rcar_sound-gen2", "renesas,rcar_sound";
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001406 reg = <0 0xec500000 0 0x1000>, /* SCU */
1407 <0 0xec5a0000 0 0x100>, /* ADG */
1408 <0 0xec540000 0 0x1000>, /* SSIU */
1409 <0 0xec541000 0 0x1280>; /* SSI */
1410 clocks = <&mstp10_clks R8A7790_CLK_SSI_ALL>,
1411 <&mstp10_clks R8A7790_CLK_SSI9>, <&mstp10_clks R8A7790_CLK_SSI8>,
1412 <&mstp10_clks R8A7790_CLK_SSI7>, <&mstp10_clks R8A7790_CLK_SSI6>,
1413 <&mstp10_clks R8A7790_CLK_SSI5>, <&mstp10_clks R8A7790_CLK_SSI4>,
1414 <&mstp10_clks R8A7790_CLK_SSI3>, <&mstp10_clks R8A7790_CLK_SSI2>,
1415 <&mstp10_clks R8A7790_CLK_SSI1>, <&mstp10_clks R8A7790_CLK_SSI0>,
1416 <&mstp10_clks R8A7790_CLK_SCU_SRC9>, <&mstp10_clks R8A7790_CLK_SCU_SRC8>,
1417 <&mstp10_clks R8A7790_CLK_SCU_SRC7>, <&mstp10_clks R8A7790_CLK_SCU_SRC6>,
1418 <&mstp10_clks R8A7790_CLK_SCU_SRC5>, <&mstp10_clks R8A7790_CLK_SCU_SRC4>,
1419 <&mstp10_clks R8A7790_CLK_SCU_SRC3>, <&mstp10_clks R8A7790_CLK_SCU_SRC2>,
1420 <&mstp10_clks R8A7790_CLK_SCU_SRC1>, <&mstp10_clks R8A7790_CLK_SCU_SRC0>,
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001421 <&mstp10_clks R8A7790_CLK_SCU_DVC0>, <&mstp10_clks R8A7790_CLK_SCU_DVC1>,
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001422 <&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>, <&m2_clk>;
1423 clock-names = "ssi-all",
1424 "ssi.9", "ssi.8", "ssi.7", "ssi.6", "ssi.5",
1425 "ssi.4", "ssi.3", "ssi.2", "ssi.1", "ssi.0",
1426 "src.9", "src.8", "src.7", "src.6", "src.5",
1427 "src.4", "src.3", "src.2", "src.1", "src.0",
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001428 "dvc.0", "dvc.1",
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001429 "clk_a", "clk_b", "clk_c", "clk_i";
1430
1431 status = "disabled";
1432
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001433 rcar_sound,dvc {
1434 dvc0: dvc@0 { };
1435 dvc1: dvc@1 { };
1436 };
1437
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001438 rcar_sound,src {
1439 src0: src@0 { };
1440 src1: src@1 { };
1441 src2: src@2 { };
1442 src3: src@3 { };
1443 src4: src@4 { };
1444 src5: src@5 { };
1445 src6: src@6 { };
1446 src7: src@7 { };
1447 src8: src@8 { };
1448 src9: src@9 { };
1449 };
1450
1451 rcar_sound,ssi {
1452 ssi0: ssi@0 { interrupts = <0 370 IRQ_TYPE_LEVEL_HIGH>; };
1453 ssi1: ssi@1 { interrupts = <0 371 IRQ_TYPE_LEVEL_HIGH>; };
1454 ssi2: ssi@2 { interrupts = <0 372 IRQ_TYPE_LEVEL_HIGH>; };
1455 ssi3: ssi@3 { interrupts = <0 373 IRQ_TYPE_LEVEL_HIGH>; };
1456 ssi4: ssi@4 { interrupts = <0 374 IRQ_TYPE_LEVEL_HIGH>; };
1457 ssi5: ssi@5 { interrupts = <0 375 IRQ_TYPE_LEVEL_HIGH>; };
1458 ssi6: ssi@6 { interrupts = <0 376 IRQ_TYPE_LEVEL_HIGH>; };
1459 ssi7: ssi@7 { interrupts = <0 377 IRQ_TYPE_LEVEL_HIGH>; };
1460 ssi8: ssi@8 { interrupts = <0 378 IRQ_TYPE_LEVEL_HIGH>; };
1461 ssi9: ssi@9 { interrupts = <0 379 IRQ_TYPE_LEVEL_HIGH>; };
1462 };
1463 };
Magnus Damm0468b2d2013-03-28 00:49:34 +09001464};