blob: 01c2f507e9507298561ff3d897ca046d5e3172e2 [file] [log] [blame]
Linus Walleije8689e62010-09-28 15:57:37 +02001/*
2 * Copyright (c) 2006 ARM Ltd.
3 * Copyright (c) 2010 ST-Ericsson SA
4 *
5 * Author: Peter Pearse <peter.pearse@arm.com>
6 * Author: Linus Walleij <linus.walleij@stericsson.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the Free
10 * Software Foundation; either version 2 of the License, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc., 59
20 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
21 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000022 * The full GNU General Public License is in this distribution in the file
23 * called COPYING.
Linus Walleije8689e62010-09-28 15:57:37 +020024 *
25 * Documentation: ARM DDI 0196G == PL080
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000026 * Documentation: ARM DDI 0218E == PL081
Linus Walleije8689e62010-09-28 15:57:37 +020027 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000028 * PL080 & PL081 both have 16 sets of DMA signals that can be routed to any
29 * channel.
Linus Walleije8689e62010-09-28 15:57:37 +020030 *
31 * The PL080 has 8 channels available for simultaneous use, and the PL081
32 * has only two channels. So on these DMA controllers the number of channels
33 * and the number of incoming DMA signals are two totally different things.
34 * It is usually not possible to theoretically handle all physical signals,
35 * so a multiplexing scheme with possible denial of use is necessary.
36 *
37 * The PL080 has a dual bus master, PL081 has a single master.
38 *
39 * Memory to peripheral transfer may be visualized as
40 * Get data from memory to DMAC
41 * Until no data left
42 * On burst request from peripheral
43 * Destination burst from DMAC to peripheral
44 * Clear burst request
45 * Raise terminal count interrupt
46 *
47 * For peripherals with a FIFO:
48 * Source burst size == half the depth of the peripheral FIFO
49 * Destination burst size == the depth of the peripheral FIFO
50 *
51 * (Bursts are irrelevant for mem to mem transfers - there are no burst
52 * signals, the DMA controller will simply facilitate its AHB master.)
53 *
54 * ASSUMES default (little) endianness for DMA transfers
55 *
Russell King - ARM Linux9dc2c202011-01-03 22:33:06 +000056 * The PL08x has two flow control settings:
57 * - DMAC flow control: the transfer size defines the number of transfers
58 * which occur for the current LLI entry, and the DMAC raises TC at the
59 * end of every LLI entry. Observed behaviour shows the DMAC listening
60 * to both the BREQ and SREQ signals (contrary to documented),
61 * transferring data if either is active. The LBREQ and LSREQ signals
62 * are ignored.
63 *
64 * - Peripheral flow control: the transfer size is ignored (and should be
65 * zero). The data is transferred from the current LLI entry, until
66 * after the final transfer signalled by LBREQ or LSREQ. The DMAC
67 * will then move to the next LLI entry.
68 *
69 * Only the former works sanely with scatter lists, so we only implement
70 * the DMAC flow control method. However, peripherals which use the LBREQ
71 * and LSREQ signals (eg, MMCI) are unable to use this mode, which through
72 * these hardware restrictions prevents them from using scatter DMA.
Linus Walleije8689e62010-09-28 15:57:37 +020073 *
74 * Global TODO:
75 * - Break out common code from arch/arm/mach-s3c64xx and share
76 */
Russell King - ARM Linux730404a2011-01-03 22:34:07 +000077#include <linux/amba/bus.h>
Linus Walleije8689e62010-09-28 15:57:37 +020078#include <linux/amba/pl08x.h>
79#include <linux/debugfs.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053080#include <linux/delay.h>
81#include <linux/device.h>
82#include <linux/dmaengine.h>
83#include <linux/dmapool.h>
84#include <linux/init.h>
85#include <linux/interrupt.h>
86#include <linux/module.h>
Linus Walleije8689e62010-09-28 15:57:37 +020087#include <linux/seq_file.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053088#include <linux/slab.h>
Linus Walleije8689e62010-09-28 15:57:37 +020089#include <asm/hardware/pl080.h>
Linus Walleije8689e62010-09-28 15:57:37 +020090
91#define DRIVER_NAME "pl08xdmac"
92
93/**
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000094 * struct vendor_data - vendor-specific config parameters for PL08x derivatives
Linus Walleije8689e62010-09-28 15:57:37 +020095 * @channels: the number of channels available in this variant
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000096 * @dualmaster: whether this version supports dual AHB masters or not.
Linus Walleije8689e62010-09-28 15:57:37 +020097 */
98struct vendor_data {
Linus Walleije8689e62010-09-28 15:57:37 +020099 u8 channels;
100 bool dualmaster;
101};
102
103/*
104 * PL08X private data structures
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000105 * An LLI struct - see PL08x TRM. Note that next uses bit[0] as a bus bit,
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000106 * start & end do not - their bus bit info is in cctl. Also note that these
107 * are fixed 32-bit quantities.
Linus Walleije8689e62010-09-28 15:57:37 +0200108 */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000109struct pl08x_lli {
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000110 u32 src;
111 u32 dst;
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000112 u32 lli;
Linus Walleije8689e62010-09-28 15:57:37 +0200113 u32 cctl;
114};
115
116/**
117 * struct pl08x_driver_data - the local state holder for the PL08x
118 * @slave: slave engine for this instance
119 * @memcpy: memcpy engine for this instance
120 * @base: virtual memory base (remapped) for the PL08x
121 * @adev: the corresponding AMBA (PrimeCell) bus entry
122 * @vd: vendor data for this PL08x variant
123 * @pd: platform data passed in from the platform/machine
124 * @phy_chans: array of data for the physical channels
125 * @pool: a pool for the LLI descriptors
126 * @pool_ctr: counter of LLIs in the pool
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530127 * @lli_buses: bitmask to or in to LLI pointer selecting AHB port for LLI
128 * fetches
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000129 * @mem_buses: set to indicate memory transfers on AHB2.
Linus Walleije8689e62010-09-28 15:57:37 +0200130 * @lock: a spinlock for this struct
131 */
132struct pl08x_driver_data {
133 struct dma_device slave;
134 struct dma_device memcpy;
135 void __iomem *base;
136 struct amba_device *adev;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +0000137 const struct vendor_data *vd;
Linus Walleije8689e62010-09-28 15:57:37 +0200138 struct pl08x_platform_data *pd;
139 struct pl08x_phy_chan *phy_chans;
140 struct dma_pool *pool;
141 int pool_ctr;
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000142 u8 lli_buses;
143 u8 mem_buses;
Linus Walleije8689e62010-09-28 15:57:37 +0200144 spinlock_t lock;
145};
146
147/*
148 * PL08X specific defines
149 */
150
151/*
152 * Memory boundaries: the manual for PL08x says that the controller
153 * cannot read past a 1KiB boundary, so these defines are used to
154 * create transfer LLIs that do not cross such boundaries.
155 */
156#define PL08X_BOUNDARY_SHIFT (10) /* 1KB 0x400 */
157#define PL08X_BOUNDARY_SIZE (1 << PL08X_BOUNDARY_SHIFT)
158
Linus Walleije8689e62010-09-28 15:57:37 +0200159/* Size (bytes) of each LLI buffer allocated for one transfer */
160# define PL08X_LLI_TSFR_SIZE 0x2000
161
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000162/* Maximum times we call dma_pool_alloc on this pool without freeing */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000163#define MAX_NUM_TSFR_LLIS (PL08X_LLI_TSFR_SIZE/sizeof(struct pl08x_lli))
Linus Walleije8689e62010-09-28 15:57:37 +0200164#define PL08X_ALIGN 8
165
166static inline struct pl08x_dma_chan *to_pl08x_chan(struct dma_chan *chan)
167{
168 return container_of(chan, struct pl08x_dma_chan, chan);
169}
170
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000171static inline struct pl08x_txd *to_pl08x_txd(struct dma_async_tx_descriptor *tx)
172{
173 return container_of(tx, struct pl08x_txd, tx);
174}
175
Linus Walleije8689e62010-09-28 15:57:37 +0200176/*
177 * Physical channel handling
178 */
179
180/* Whether a certain channel is busy or not */
181static int pl08x_phy_channel_busy(struct pl08x_phy_chan *ch)
182{
183 unsigned int val;
184
185 val = readl(ch->base + PL080_CH_CONFIG);
186 return val & PL080_CONFIG_ACTIVE;
187}
188
189/*
190 * Set the initial DMA register values i.e. those for the first LLI
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000191 * The next LLI pointer and the configuration interrupt bit have
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000192 * been set when the LLIs were constructed. Poke them into the hardware
193 * and start the transfer.
Linus Walleije8689e62010-09-28 15:57:37 +0200194 */
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000195static void pl08x_start_txd(struct pl08x_dma_chan *plchan,
196 struct pl08x_txd *txd)
Linus Walleije8689e62010-09-28 15:57:37 +0200197{
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000198 struct pl08x_driver_data *pl08x = plchan->host;
Linus Walleije8689e62010-09-28 15:57:37 +0200199 struct pl08x_phy_chan *phychan = plchan->phychan;
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000200 struct pl08x_lli *lli = &txd->llis_va[0];
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000201 u32 val;
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000202
203 plchan->at = txd;
Linus Walleije8689e62010-09-28 15:57:37 +0200204
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000205 /* Wait for channel inactive */
206 while (pl08x_phy_channel_busy(phychan))
Russell King - ARM Linux19386b322011-01-03 22:36:29 +0000207 cpu_relax();
Linus Walleije8689e62010-09-28 15:57:37 +0200208
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000209 dev_vdbg(&pl08x->adev->dev,
210 "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, "
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000211 "clli=0x%08x, cctl=0x%08x, ccfg=0x%08x\n",
212 phychan->id, lli->src, lli->dst, lli->lli, lli->cctl,
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000213 txd->ccfg);
Linus Walleije8689e62010-09-28 15:57:37 +0200214
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000215 writel(lli->src, phychan->base + PL080_CH_SRC_ADDR);
216 writel(lli->dst, phychan->base + PL080_CH_DST_ADDR);
217 writel(lli->lli, phychan->base + PL080_CH_LLI);
218 writel(lli->cctl, phychan->base + PL080_CH_CONTROL);
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000219 writel(txd->ccfg, phychan->base + PL080_CH_CONFIG);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000220
221 /* Enable the DMA channel */
222 /* Do not access config register until channel shows as disabled */
223 while (readl(pl08x->base + PL080_EN_CHAN) & (1 << phychan->id))
224 cpu_relax();
225
226 /* Do not access config register until channel shows as inactive */
227 val = readl(phychan->base + PL080_CH_CONFIG);
228 while ((val & PL080_CONFIG_ACTIVE) || (val & PL080_CONFIG_ENABLE))
229 val = readl(phychan->base + PL080_CH_CONFIG);
230
231 writel(val | PL080_CONFIG_ENABLE, phychan->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200232}
233
234/*
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000235 * Pause the channel by setting the HALT bit.
Linus Walleije8689e62010-09-28 15:57:37 +0200236 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000237 * For M->P transfers, pause the DMAC first and then stop the peripheral -
238 * the FIFO can only drain if the peripheral is still requesting data.
239 * (note: this can still timeout if the DMAC FIFO never drains of data.)
Linus Walleije8689e62010-09-28 15:57:37 +0200240 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000241 * For P->M transfers, disable the peripheral first to stop it filling
242 * the DMAC FIFO, and then pause the DMAC.
Linus Walleije8689e62010-09-28 15:57:37 +0200243 */
244static void pl08x_pause_phy_chan(struct pl08x_phy_chan *ch)
245{
246 u32 val;
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000247 int timeout;
Linus Walleije8689e62010-09-28 15:57:37 +0200248
249 /* Set the HALT bit and wait for the FIFO to drain */
250 val = readl(ch->base + PL080_CH_CONFIG);
251 val |= PL080_CONFIG_HALT;
252 writel(val, ch->base + PL080_CH_CONFIG);
253
254 /* Wait for channel inactive */
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000255 for (timeout = 1000; timeout; timeout--) {
256 if (!pl08x_phy_channel_busy(ch))
257 break;
258 udelay(1);
259 }
260 if (pl08x_phy_channel_busy(ch))
261 pr_err("pl08x: channel%u timeout waiting for pause\n", ch->id);
Linus Walleije8689e62010-09-28 15:57:37 +0200262}
263
264static void pl08x_resume_phy_chan(struct pl08x_phy_chan *ch)
265{
266 u32 val;
267
268 /* Clear the HALT bit */
269 val = readl(ch->base + PL080_CH_CONFIG);
270 val &= ~PL080_CONFIG_HALT;
271 writel(val, ch->base + PL080_CH_CONFIG);
272}
273
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000274/*
275 * pl08x_terminate_phy_chan() stops the channel, clears the FIFO and
276 * clears any pending interrupt status. This should not be used for
277 * an on-going transfer, but as a method of shutting down a channel
278 * (eg, when it's no longer used) or terminating a transfer.
279 */
280static void pl08x_terminate_phy_chan(struct pl08x_driver_data *pl08x,
281 struct pl08x_phy_chan *ch)
Linus Walleije8689e62010-09-28 15:57:37 +0200282{
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000283 u32 val = readl(ch->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200284
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000285 val &= ~(PL080_CONFIG_ENABLE | PL080_CONFIG_ERR_IRQ_MASK |
286 PL080_CONFIG_TC_IRQ_MASK);
Linus Walleije8689e62010-09-28 15:57:37 +0200287
Linus Walleije8689e62010-09-28 15:57:37 +0200288 writel(val, ch->base + PL080_CH_CONFIG);
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000289
290 writel(1 << ch->id, pl08x->base + PL080_ERR_CLEAR);
291 writel(1 << ch->id, pl08x->base + PL080_TC_CLEAR);
Linus Walleije8689e62010-09-28 15:57:37 +0200292}
293
294static inline u32 get_bytes_in_cctl(u32 cctl)
295{
296 /* The source width defines the number of bytes */
297 u32 bytes = cctl & PL080_CONTROL_TRANSFER_SIZE_MASK;
298
299 switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) {
300 case PL080_WIDTH_8BIT:
301 break;
302 case PL080_WIDTH_16BIT:
303 bytes *= 2;
304 break;
305 case PL080_WIDTH_32BIT:
306 bytes *= 4;
307 break;
308 }
309 return bytes;
310}
311
312/* The channel should be paused when calling this */
313static u32 pl08x_getbytes_chan(struct pl08x_dma_chan *plchan)
314{
315 struct pl08x_phy_chan *ch;
Linus Walleije8689e62010-09-28 15:57:37 +0200316 struct pl08x_txd *txd;
317 unsigned long flags;
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000318 size_t bytes = 0;
Linus Walleije8689e62010-09-28 15:57:37 +0200319
320 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200321 ch = plchan->phychan;
322 txd = plchan->at;
323
324 /*
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000325 * Follow the LLIs to get the number of remaining
326 * bytes in the currently active transaction.
Linus Walleije8689e62010-09-28 15:57:37 +0200327 */
328 if (ch && txd) {
Russell King - ARM Linux4c0df6a2011-01-03 22:36:50 +0000329 u32 clli = readl(ch->base + PL080_CH_LLI) & ~PL080_LLI_LM_AHB2;
Linus Walleije8689e62010-09-28 15:57:37 +0200330
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000331 /* First get the remaining bytes in the active transfer */
Linus Walleije8689e62010-09-28 15:57:37 +0200332 bytes = get_bytes_in_cctl(readl(ch->base + PL080_CH_CONTROL));
333
334 if (clli) {
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000335 struct pl08x_lli *llis_va = txd->llis_va;
336 dma_addr_t llis_bus = txd->llis_bus;
337 int index;
Linus Walleije8689e62010-09-28 15:57:37 +0200338
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000339 BUG_ON(clli < llis_bus || clli >= llis_bus +
340 sizeof(struct pl08x_lli) * MAX_NUM_TSFR_LLIS);
Linus Walleije8689e62010-09-28 15:57:37 +0200341
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000342 /*
343 * Locate the next LLI - as this is an array,
344 * it's simple maths to find.
345 */
346 index = (clli - llis_bus) / sizeof(struct pl08x_lli);
347
348 for (; index < MAX_NUM_TSFR_LLIS; index++) {
349 bytes += get_bytes_in_cctl(llis_va[index].cctl);
350
Linus Walleije8689e62010-09-28 15:57:37 +0200351 /*
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000352 * A LLI pointer of 0 terminates the LLI list
Linus Walleije8689e62010-09-28 15:57:37 +0200353 */
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000354 if (!llis_va[index].lli)
355 break;
Linus Walleije8689e62010-09-28 15:57:37 +0200356 }
357 }
358 }
359
360 /* Sum up all queued transactions */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000361 if (!list_empty(&plchan->pend_list)) {
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000362 struct pl08x_txd *txdi;
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000363 list_for_each_entry(txdi, &plchan->pend_list, node) {
Linus Walleije8689e62010-09-28 15:57:37 +0200364 bytes += txdi->len;
365 }
Linus Walleije8689e62010-09-28 15:57:37 +0200366 }
367
368 spin_unlock_irqrestore(&plchan->lock, flags);
369
370 return bytes;
371}
372
373/*
374 * Allocate a physical channel for a virtual channel
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000375 *
376 * Try to locate a physical channel to be used for this transfer. If all
377 * are taken return NULL and the requester will have to cope by using
378 * some fallback PIO mode or retrying later.
Linus Walleije8689e62010-09-28 15:57:37 +0200379 */
380static struct pl08x_phy_chan *
381pl08x_get_phy_channel(struct pl08x_driver_data *pl08x,
382 struct pl08x_dma_chan *virt_chan)
383{
384 struct pl08x_phy_chan *ch = NULL;
385 unsigned long flags;
386 int i;
387
Linus Walleije8689e62010-09-28 15:57:37 +0200388 for (i = 0; i < pl08x->vd->channels; i++) {
389 ch = &pl08x->phy_chans[i];
390
391 spin_lock_irqsave(&ch->lock, flags);
392
393 if (!ch->serving) {
394 ch->serving = virt_chan;
395 ch->signal = -1;
396 spin_unlock_irqrestore(&ch->lock, flags);
397 break;
398 }
399
400 spin_unlock_irqrestore(&ch->lock, flags);
401 }
402
403 if (i == pl08x->vd->channels) {
404 /* No physical channel available, cope with it */
405 return NULL;
406 }
407
408 return ch;
409}
410
411static inline void pl08x_put_phy_channel(struct pl08x_driver_data *pl08x,
412 struct pl08x_phy_chan *ch)
413{
414 unsigned long flags;
415
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000416 spin_lock_irqsave(&ch->lock, flags);
417
Linus Walleije8689e62010-09-28 15:57:37 +0200418 /* Stop the channel and clear its interrupts */
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000419 pl08x_terminate_phy_chan(pl08x, ch);
Linus Walleije8689e62010-09-28 15:57:37 +0200420
421 /* Mark it as free */
Linus Walleije8689e62010-09-28 15:57:37 +0200422 ch->serving = NULL;
423 spin_unlock_irqrestore(&ch->lock, flags);
424}
425
426/*
427 * LLI handling
428 */
429
430static inline unsigned int pl08x_get_bytes_for_cctl(unsigned int coded)
431{
432 switch (coded) {
433 case PL080_WIDTH_8BIT:
434 return 1;
435 case PL080_WIDTH_16BIT:
436 return 2;
437 case PL080_WIDTH_32BIT:
438 return 4;
439 default:
440 break;
441 }
442 BUG();
443 return 0;
444}
445
446static inline u32 pl08x_cctl_bits(u32 cctl, u8 srcwidth, u8 dstwidth,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000447 size_t tsize)
Linus Walleije8689e62010-09-28 15:57:37 +0200448{
449 u32 retbits = cctl;
450
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000451 /* Remove all src, dst and transfer size bits */
Linus Walleije8689e62010-09-28 15:57:37 +0200452 retbits &= ~PL080_CONTROL_DWIDTH_MASK;
453 retbits &= ~PL080_CONTROL_SWIDTH_MASK;
454 retbits &= ~PL080_CONTROL_TRANSFER_SIZE_MASK;
455
456 /* Then set the bits according to the parameters */
457 switch (srcwidth) {
458 case 1:
459 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT;
460 break;
461 case 2:
462 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT;
463 break;
464 case 4:
465 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT;
466 break;
467 default:
468 BUG();
469 break;
470 }
471
472 switch (dstwidth) {
473 case 1:
474 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT;
475 break;
476 case 2:
477 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT;
478 break;
479 case 4:
480 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT;
481 break;
482 default:
483 BUG();
484 break;
485 }
486
487 retbits |= tsize << PL080_CONTROL_TRANSFER_SIZE_SHIFT;
488 return retbits;
489}
490
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000491struct pl08x_lli_build_data {
492 struct pl08x_txd *txd;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000493 struct pl08x_bus_data srcbus;
494 struct pl08x_bus_data dstbus;
495 size_t remainder;
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100496 u32 lli_bus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000497};
498
Linus Walleije8689e62010-09-28 15:57:37 +0200499/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000500 * Autoselect a master bus to use for the transfer this prefers the
501 * destination bus if both available if fixed address on one bus the
502 * other will be chosen
Linus Walleije8689e62010-09-28 15:57:37 +0200503 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000504static void pl08x_choose_master_bus(struct pl08x_lli_build_data *bd,
505 struct pl08x_bus_data **mbus, struct pl08x_bus_data **sbus, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200506{
507 if (!(cctl & PL080_CONTROL_DST_INCR)) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000508 *mbus = &bd->srcbus;
509 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200510 } else if (!(cctl & PL080_CONTROL_SRC_INCR)) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000511 *mbus = &bd->dstbus;
512 *sbus = &bd->srcbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200513 } else {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000514 if (bd->dstbus.buswidth == 4) {
515 *mbus = &bd->dstbus;
516 *sbus = &bd->srcbus;
517 } else if (bd->srcbus.buswidth == 4) {
518 *mbus = &bd->srcbus;
519 *sbus = &bd->dstbus;
520 } else if (bd->dstbus.buswidth == 2) {
521 *mbus = &bd->dstbus;
522 *sbus = &bd->srcbus;
523 } else if (bd->srcbus.buswidth == 2) {
524 *mbus = &bd->srcbus;
525 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200526 } else {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000527 /* bd->srcbus.buswidth == 1 */
528 *mbus = &bd->dstbus;
529 *sbus = &bd->srcbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200530 }
531 }
532}
533
534/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000535 * Fills in one LLI for a certain transfer descriptor and advance the counter
Linus Walleije8689e62010-09-28 15:57:37 +0200536 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000537static void pl08x_fill_lli_for_desc(struct pl08x_lli_build_data *bd,
538 int num_llis, int len, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200539{
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000540 struct pl08x_lli *llis_va = bd->txd->llis_va;
541 dma_addr_t llis_bus = bd->txd->llis_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200542
543 BUG_ON(num_llis >= MAX_NUM_TSFR_LLIS);
544
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000545 llis_va[num_llis].cctl = cctl;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000546 llis_va[num_llis].src = bd->srcbus.addr;
547 llis_va[num_llis].dst = bd->dstbus.addr;
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530548 llis_va[num_llis].lli = llis_bus + (num_llis + 1) *
549 sizeof(struct pl08x_lli);
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100550 llis_va[num_llis].lli |= bd->lli_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200551
552 if (cctl & PL080_CONTROL_SRC_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000553 bd->srcbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200554 if (cctl & PL080_CONTROL_DST_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000555 bd->dstbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200556
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000557 BUG_ON(bd->remainder < len);
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000558
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000559 bd->remainder -= len;
Linus Walleije8689e62010-09-28 15:57:37 +0200560}
561
562/*
Russell King - ARM Linuxb61be8d2011-01-03 22:42:14 +0000563 * Return number of bytes to fill to boundary, or len.
564 * This calculation works for any value of addr.
Linus Walleije8689e62010-09-28 15:57:37 +0200565 */
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000566static inline size_t pl08x_pre_boundary(u32 addr, size_t len)
Linus Walleije8689e62010-09-28 15:57:37 +0200567{
Russell King - ARM Linuxb61be8d2011-01-03 22:42:14 +0000568 size_t boundary_len = PL08X_BOUNDARY_SIZE -
569 (addr & (PL08X_BOUNDARY_SIZE - 1));
Linus Walleije8689e62010-09-28 15:57:37 +0200570
Russell King - ARM Linuxb61be8d2011-01-03 22:42:14 +0000571 return min(boundary_len, len);
Linus Walleije8689e62010-09-28 15:57:37 +0200572}
573
574/*
575 * This fills in the table of LLIs for the transfer descriptor
576 * Note that we assume we never have to change the burst sizes
577 * Return 0 for error
578 */
579static int pl08x_fill_llis_for_desc(struct pl08x_driver_data *pl08x,
580 struct pl08x_txd *txd)
581{
Linus Walleije8689e62010-09-28 15:57:37 +0200582 struct pl08x_bus_data *mbus, *sbus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000583 struct pl08x_lli_build_data bd;
Linus Walleije8689e62010-09-28 15:57:37 +0200584 int num_llis = 0;
585 u32 cctl;
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530586 size_t max_bytes_per_lli, total_bytes = 0;
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000587 struct pl08x_lli *llis_va;
Linus Walleije8689e62010-09-28 15:57:37 +0200588
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530589 txd->llis_va = dma_pool_alloc(pl08x->pool, GFP_NOWAIT, &txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +0200590 if (!txd->llis_va) {
591 dev_err(&pl08x->adev->dev, "%s no memory for llis\n", __func__);
592 return 0;
593 }
594
595 pl08x->pool_ctr++;
596
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +0000597 /* Get the default CCTL */
598 cctl = txd->cctl;
Linus Walleije8689e62010-09-28 15:57:37 +0200599
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000600 bd.txd = txd;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +0000601 bd.srcbus.addr = txd->src_addr;
602 bd.dstbus.addr = txd->dst_addr;
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100603 bd.lli_bus = (pl08x->lli_buses & PL08X_AHB2) ? PL080_LLI_LM_AHB2 : 0;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000604
Linus Walleije8689e62010-09-28 15:57:37 +0200605 /* Find maximum width of the source bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000606 bd.srcbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200607 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_SWIDTH_MASK) >>
608 PL080_CONTROL_SWIDTH_SHIFT);
609
610 /* Find maximum width of the destination bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000611 bd.dstbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200612 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_DWIDTH_MASK) >>
613 PL080_CONTROL_DWIDTH_SHIFT);
614
615 /* Set up the bus widths to the maximum */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000616 bd.srcbus.buswidth = bd.srcbus.maxwidth;
617 bd.dstbus.buswidth = bd.dstbus.maxwidth;
Linus Walleije8689e62010-09-28 15:57:37 +0200618
619 /*
620 * Bytes transferred == tsize * MIN(buswidths), not max(buswidths)
621 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000622 max_bytes_per_lli = min(bd.srcbus.buswidth, bd.dstbus.buswidth) *
Linus Walleije8689e62010-09-28 15:57:37 +0200623 PL080_CONTROL_TRANSFER_SIZE_MASK;
Linus Walleije8689e62010-09-28 15:57:37 +0200624
625 /* We need to count this down to zero */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000626 bd.remainder = txd->len;
Linus Walleije8689e62010-09-28 15:57:37 +0200627
628 /*
629 * Choose bus to align to
630 * - prefers destination bus if both available
631 * - if fixed address on one bus chooses other
Linus Walleije8689e62010-09-28 15:57:37 +0200632 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000633 pl08x_choose_master_bus(&bd, &mbus, &sbus, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200634
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100635 dev_vdbg(&pl08x->adev->dev, "src=0x%08x%s/%u dst=0x%08x%s/%u len=%zu llimax=%zu\n",
636 bd.srcbus.addr, cctl & PL080_CONTROL_SRC_INCR ? "+" : "",
637 bd.srcbus.buswidth,
638 bd.dstbus.addr, cctl & PL080_CONTROL_DST_INCR ? "+" : "",
639 bd.dstbus.buswidth,
640 bd.remainder, max_bytes_per_lli);
641 dev_vdbg(&pl08x->adev->dev, "mbus=%s sbus=%s\n",
642 mbus == &bd.srcbus ? "src" : "dst",
643 sbus == &bd.srcbus ? "src" : "dst");
644
Linus Walleije8689e62010-09-28 15:57:37 +0200645 if (txd->len < mbus->buswidth) {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000646 /* Less than a bus width available - send as single bytes */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000647 while (bd.remainder) {
Linus Walleije8689e62010-09-28 15:57:37 +0200648 dev_vdbg(&pl08x->adev->dev,
649 "%s single byte LLIs for a transfer of "
Russell King - ARM Linux9c132992011-01-03 22:33:47 +0000650 "less than a bus width (remain 0x%08x)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000651 __func__, bd.remainder);
Linus Walleije8689e62010-09-28 15:57:37 +0200652 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000653 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200654 total_bytes++;
655 }
656 } else {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000657 /* Make one byte LLIs until master bus is aligned */
Linus Walleije8689e62010-09-28 15:57:37 +0200658 while ((mbus->addr) % (mbus->buswidth)) {
659 dev_vdbg(&pl08x->adev->dev,
660 "%s adjustment lli for less than bus width "
Russell King - ARM Linux9c132992011-01-03 22:33:47 +0000661 "(remain 0x%08x)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000662 __func__, bd.remainder);
Linus Walleije8689e62010-09-28 15:57:37 +0200663 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000664 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200665 total_bytes++;
666 }
667
668 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000669 * Master now aligned
Linus Walleije8689e62010-09-28 15:57:37 +0200670 * - if slave is not then we must set its width down
671 */
672 if (sbus->addr % sbus->buswidth) {
673 dev_dbg(&pl08x->adev->dev,
674 "%s set down bus width to one byte\n",
675 __func__);
676
677 sbus->buswidth = 1;
678 }
679
680 /*
681 * Make largest possible LLIs until less than one bus
682 * width left
683 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000684 while (bd.remainder > (mbus->buswidth - 1)) {
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000685 size_t lli_len, target_len, tsize, odd_bytes;
Linus Walleije8689e62010-09-28 15:57:37 +0200686
687 /*
688 * If enough left try to send max possible,
689 * otherwise try to send the remainder
690 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000691 target_len = min(bd.remainder, max_bytes_per_lli);
Linus Walleije8689e62010-09-28 15:57:37 +0200692
693 /*
Russell King - ARM Linux5f638b42011-01-03 22:42:55 +0000694 * Set bus lengths for incrementing buses to the
695 * number of bytes which fill to next memory boundary,
696 * limiting on the target length calculated above.
Linus Walleije8689e62010-09-28 15:57:37 +0200697 */
698 if (cctl & PL080_CONTROL_SRC_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000699 bd.srcbus.fill_bytes =
700 pl08x_pre_boundary(bd.srcbus.addr,
Russell King - ARM Linux5f638b42011-01-03 22:42:55 +0000701 target_len);
Linus Walleije8689e62010-09-28 15:57:37 +0200702 else
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000703 bd.srcbus.fill_bytes = target_len;
Linus Walleije8689e62010-09-28 15:57:37 +0200704
705 if (cctl & PL080_CONTROL_DST_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000706 bd.dstbus.fill_bytes =
707 pl08x_pre_boundary(bd.dstbus.addr,
Russell King - ARM Linux5f638b42011-01-03 22:42:55 +0000708 target_len);
Linus Walleije8689e62010-09-28 15:57:37 +0200709 else
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000710 bd.dstbus.fill_bytes = target_len;
Linus Walleije8689e62010-09-28 15:57:37 +0200711
Russell King - ARM Linux5f638b42011-01-03 22:42:55 +0000712 /* Find the nearest */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000713 lli_len = min(bd.srcbus.fill_bytes,
714 bd.dstbus.fill_bytes);
Linus Walleije8689e62010-09-28 15:57:37 +0200715
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000716 BUG_ON(lli_len > bd.remainder);
Linus Walleije8689e62010-09-28 15:57:37 +0200717
718 if (lli_len <= 0) {
719 dev_err(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000720 "%s lli_len is %zu, <= 0\n",
Linus Walleije8689e62010-09-28 15:57:37 +0200721 __func__, lli_len);
722 return 0;
723 }
724
725 if (lli_len == target_len) {
726 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000727 * Can send what we wanted.
728 * Maintain alignment
Linus Walleije8689e62010-09-28 15:57:37 +0200729 */
730 lli_len = (lli_len/mbus->buswidth) *
731 mbus->buswidth;
732 odd_bytes = 0;
733 } else {
734 /*
735 * So now we know how many bytes to transfer
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000736 * to get to the nearest boundary. The next
737 * LLI will past the boundary. However, we
738 * may be working to a boundary on the slave
739 * bus. We need to ensure the master stays
740 * aligned, and that we are working in
741 * multiples of the bus widths.
Linus Walleije8689e62010-09-28 15:57:37 +0200742 */
743 odd_bytes = lli_len % mbus->buswidth;
Linus Walleije8689e62010-09-28 15:57:37 +0200744 lli_len -= odd_bytes;
745
746 }
747
748 if (lli_len) {
749 /*
750 * Check against minimum bus alignment:
751 * Calculate actual transfer size in relation
752 * to bus width an get a maximum remainder of
753 * the smallest bus width - 1
754 */
755 /* FIXME: use round_down()? */
756 tsize = lli_len / min(mbus->buswidth,
757 sbus->buswidth);
758 lli_len = tsize * min(mbus->buswidth,
759 sbus->buswidth);
760
761 if (target_len != lli_len) {
762 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000763 "%s can't send what we want. Desired 0x%08zx, lli of 0x%08zx bytes in txd of 0x%08zx\n",
Linus Walleije8689e62010-09-28 15:57:37 +0200764 __func__, target_len, lli_len, txd->len);
765 }
766
767 cctl = pl08x_cctl_bits(cctl,
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000768 bd.srcbus.buswidth,
769 bd.dstbus.buswidth,
Linus Walleije8689e62010-09-28 15:57:37 +0200770 tsize);
771
772 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000773 "%s fill lli with single lli chunk of size 0x%08zx (remainder 0x%08zx)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000774 __func__, lli_len, bd.remainder);
775 pl08x_fill_lli_for_desc(&bd, num_llis++,
776 lli_len, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200777 total_bytes += lli_len;
778 }
779
Linus Walleije8689e62010-09-28 15:57:37 +0200780 if (odd_bytes) {
781 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000782 * Creep past the boundary, maintaining
783 * master alignment
Linus Walleije8689e62010-09-28 15:57:37 +0200784 */
785 int j;
786 for (j = 0; (j < mbus->buswidth)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000787 && (bd.remainder); j++) {
Linus Walleije8689e62010-09-28 15:57:37 +0200788 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
789 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000790 "%s align with boundary, single byte (remain 0x%08zx)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000791 __func__, bd.remainder);
792 pl08x_fill_lli_for_desc(&bd,
793 num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200794 total_bytes++;
795 }
796 }
797 }
798
799 /*
800 * Send any odd bytes
801 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000802 while (bd.remainder) {
Linus Walleije8689e62010-09-28 15:57:37 +0200803 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
804 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000805 "%s align with boundary, single odd byte (remain %zu)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000806 __func__, bd.remainder);
807 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200808 total_bytes++;
809 }
810 }
811 if (total_bytes != txd->len) {
812 dev_err(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000813 "%s size of encoded lli:s don't match total txd, transferred 0x%08zx from size 0x%08zx\n",
Linus Walleije8689e62010-09-28 15:57:37 +0200814 __func__, total_bytes, txd->len);
815 return 0;
816 }
817
818 if (num_llis >= MAX_NUM_TSFR_LLIS) {
819 dev_err(&pl08x->adev->dev,
820 "%s need to increase MAX_NUM_TSFR_LLIS from 0x%08x\n",
821 __func__, (u32) MAX_NUM_TSFR_LLIS);
822 return 0;
823 }
Linus Walleije8689e62010-09-28 15:57:37 +0200824
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +0000825 llis_va = txd->llis_va;
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000826 /* The final LLI terminates the LLI. */
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000827 llis_va[num_llis - 1].lli = 0;
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000828 /* The final LLI element shall also fire an interrupt. */
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +0000829 llis_va[num_llis - 1].cctl |= PL080_CONTROL_TC_IRQ_EN;
Linus Walleije8689e62010-09-28 15:57:37 +0200830
Linus Walleije8689e62010-09-28 15:57:37 +0200831#ifdef VERBOSE_DEBUG
832 {
833 int i;
834
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100835 dev_vdbg(&pl08x->adev->dev,
836 "%-3s %-9s %-10s %-10s %-10s %s\n",
837 "lli", "", "csrc", "cdst", "clli", "cctl");
Linus Walleije8689e62010-09-28 15:57:37 +0200838 for (i = 0; i < num_llis; i++) {
839 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100840 "%3d @%p: 0x%08x 0x%08x 0x%08x 0x%08x\n",
841 i, &llis_va[i], llis_va[i].src,
842 llis_va[i].dst, llis_va[i].lli, llis_va[i].cctl
Linus Walleije8689e62010-09-28 15:57:37 +0200843 );
844 }
845 }
846#endif
847
848 return num_llis;
849}
850
851/* You should call this with the struct pl08x lock held */
852static void pl08x_free_txd(struct pl08x_driver_data *pl08x,
853 struct pl08x_txd *txd)
854{
Linus Walleije8689e62010-09-28 15:57:37 +0200855 /* Free the LLI */
Russell King - ARM Linux56b61882011-01-03 22:37:10 +0000856 dma_pool_free(pl08x->pool, txd->llis_va, txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +0200857
858 pl08x->pool_ctr--;
859
860 kfree(txd);
861}
862
863static void pl08x_free_txd_list(struct pl08x_driver_data *pl08x,
864 struct pl08x_dma_chan *plchan)
865{
866 struct pl08x_txd *txdi = NULL;
867 struct pl08x_txd *next;
868
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000869 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +0200870 list_for_each_entry_safe(txdi,
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000871 next, &plchan->pend_list, node) {
Linus Walleije8689e62010-09-28 15:57:37 +0200872 list_del(&txdi->node);
873 pl08x_free_txd(pl08x, txdi);
874 }
Linus Walleije8689e62010-09-28 15:57:37 +0200875 }
876}
877
878/*
879 * The DMA ENGINE API
880 */
881static int pl08x_alloc_chan_resources(struct dma_chan *chan)
882{
883 return 0;
884}
885
886static void pl08x_free_chan_resources(struct dma_chan *chan)
887{
888}
889
890/*
891 * This should be called with the channel plchan->lock held
892 */
893static int prep_phy_channel(struct pl08x_dma_chan *plchan,
894 struct pl08x_txd *txd)
895{
896 struct pl08x_driver_data *pl08x = plchan->host;
897 struct pl08x_phy_chan *ch;
898 int ret;
899
900 /* Check if we already have a channel */
901 if (plchan->phychan)
902 return 0;
903
904 ch = pl08x_get_phy_channel(pl08x, plchan);
905 if (!ch) {
906 /* No physical channel available, cope with it */
907 dev_dbg(&pl08x->adev->dev, "no physical channel available for xfer on %s\n", plchan->name);
908 return -EBUSY;
909 }
910
911 /*
912 * OK we have a physical channel: for memcpy() this is all we
913 * need, but for slaves the physical signals may be muxed!
914 * Can the platform allow us to use this channel?
915 */
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530916 if (plchan->slave && ch->signal < 0 && pl08x->pd->get_signal) {
Linus Walleije8689e62010-09-28 15:57:37 +0200917 ret = pl08x->pd->get_signal(plchan);
918 if (ret < 0) {
919 dev_dbg(&pl08x->adev->dev,
920 "unable to use physical channel %d for transfer on %s due to platform restrictions\n",
921 ch->id, plchan->name);
922 /* Release physical channel & return */
923 pl08x_put_phy_channel(pl08x, ch);
924 return -EBUSY;
925 }
926 ch->signal = ret;
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000927
928 /* Assign the flow control signal to this channel */
929 if (txd->direction == DMA_TO_DEVICE)
930 txd->ccfg |= ch->signal << PL080_CONFIG_DST_SEL_SHIFT;
931 else if (txd->direction == DMA_FROM_DEVICE)
932 txd->ccfg |= ch->signal << PL080_CONFIG_SRC_SEL_SHIFT;
Linus Walleije8689e62010-09-28 15:57:37 +0200933 }
934
935 dev_dbg(&pl08x->adev->dev, "allocated physical channel %d and signal %d for xfer on %s\n",
936 ch->id,
937 ch->signal,
938 plchan->name);
939
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +0000940 plchan->phychan_hold++;
Linus Walleije8689e62010-09-28 15:57:37 +0200941 plchan->phychan = ch;
942
943 return 0;
944}
945
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +0000946static void release_phy_channel(struct pl08x_dma_chan *plchan)
947{
948 struct pl08x_driver_data *pl08x = plchan->host;
949
950 if ((plchan->phychan->signal >= 0) && pl08x->pd->put_signal) {
951 pl08x->pd->put_signal(plchan);
952 plchan->phychan->signal = -1;
953 }
954 pl08x_put_phy_channel(pl08x, plchan->phychan);
955 plchan->phychan = NULL;
956}
957
Linus Walleije8689e62010-09-28 15:57:37 +0200958static dma_cookie_t pl08x_tx_submit(struct dma_async_tx_descriptor *tx)
959{
960 struct pl08x_dma_chan *plchan = to_pl08x_chan(tx->chan);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000961 struct pl08x_txd *txd = to_pl08x_txd(tx);
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +0000962 unsigned long flags;
963
964 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200965
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +0000966 plchan->chan.cookie += 1;
967 if (plchan->chan.cookie < 0)
968 plchan->chan.cookie = 1;
969 tx->cookie = plchan->chan.cookie;
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000970
971 /* Put this onto the pending list */
972 list_add_tail(&txd->node, &plchan->pend_list);
973
974 /*
975 * If there was no physical channel available for this memcpy,
976 * stack the request up and indicate that the channel is waiting
977 * for a free physical channel.
978 */
979 if (!plchan->slave && !plchan->phychan) {
980 /* Do this memcpy whenever there is a channel ready */
981 plchan->state = PL08X_CHAN_WAITING;
982 plchan->waiting = txd;
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +0000983 } else {
984 plchan->phychan_hold--;
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000985 }
986
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +0000987 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200988
989 return tx->cookie;
990}
991
992static struct dma_async_tx_descriptor *pl08x_prep_dma_interrupt(
993 struct dma_chan *chan, unsigned long flags)
994{
995 struct dma_async_tx_descriptor *retval = NULL;
996
997 return retval;
998}
999
1000/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001001 * Code accessing dma_async_is_complete() in a tight loop may give problems.
1002 * If slaves are relying on interrupts to signal completion this function
1003 * must not be called with interrupts disabled.
Linus Walleije8689e62010-09-28 15:57:37 +02001004 */
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301005static enum dma_status pl08x_dma_tx_status(struct dma_chan *chan,
1006 dma_cookie_t cookie, struct dma_tx_state *txstate)
Linus Walleije8689e62010-09-28 15:57:37 +02001007{
1008 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1009 dma_cookie_t last_used;
1010 dma_cookie_t last_complete;
1011 enum dma_status ret;
1012 u32 bytesleft = 0;
1013
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +00001014 last_used = plchan->chan.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +02001015 last_complete = plchan->lc;
1016
1017 ret = dma_async_is_complete(cookie, last_complete, last_used);
1018 if (ret == DMA_SUCCESS) {
1019 dma_set_tx_state(txstate, last_complete, last_used, 0);
1020 return ret;
1021 }
1022
1023 /*
Linus Walleije8689e62010-09-28 15:57:37 +02001024 * This cookie not complete yet
1025 */
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +00001026 last_used = plchan->chan.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +02001027 last_complete = plchan->lc;
1028
1029 /* Get number of bytes left in the active transactions and queue */
1030 bytesleft = pl08x_getbytes_chan(plchan);
1031
1032 dma_set_tx_state(txstate, last_complete, last_used,
1033 bytesleft);
1034
1035 if (plchan->state == PL08X_CHAN_PAUSED)
1036 return DMA_PAUSED;
1037
1038 /* Whether waiting or running, we're in progress */
1039 return DMA_IN_PROGRESS;
1040}
1041
1042/* PrimeCell DMA extension */
1043struct burst_table {
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001044 u32 burstwords;
Linus Walleije8689e62010-09-28 15:57:37 +02001045 u32 reg;
1046};
1047
1048static const struct burst_table burst_sizes[] = {
1049 {
1050 .burstwords = 256,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001051 .reg = PL080_BSIZE_256,
Linus Walleije8689e62010-09-28 15:57:37 +02001052 },
1053 {
1054 .burstwords = 128,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001055 .reg = PL080_BSIZE_128,
Linus Walleije8689e62010-09-28 15:57:37 +02001056 },
1057 {
1058 .burstwords = 64,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001059 .reg = PL080_BSIZE_64,
Linus Walleije8689e62010-09-28 15:57:37 +02001060 },
1061 {
1062 .burstwords = 32,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001063 .reg = PL080_BSIZE_32,
Linus Walleije8689e62010-09-28 15:57:37 +02001064 },
1065 {
1066 .burstwords = 16,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001067 .reg = PL080_BSIZE_16,
Linus Walleije8689e62010-09-28 15:57:37 +02001068 },
1069 {
1070 .burstwords = 8,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001071 .reg = PL080_BSIZE_8,
Linus Walleije8689e62010-09-28 15:57:37 +02001072 },
1073 {
1074 .burstwords = 4,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001075 .reg = PL080_BSIZE_4,
Linus Walleije8689e62010-09-28 15:57:37 +02001076 },
1077 {
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001078 .burstwords = 0,
1079 .reg = PL080_BSIZE_1,
Linus Walleije8689e62010-09-28 15:57:37 +02001080 },
1081};
1082
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001083/*
1084 * Given the source and destination available bus masks, select which
1085 * will be routed to each port. We try to have source and destination
1086 * on separate ports, but always respect the allowable settings.
1087 */
1088static u32 pl08x_select_bus(u8 src, u8 dst)
1089{
1090 u32 cctl = 0;
1091
1092 if (!(dst & PL08X_AHB1) || ((dst & PL08X_AHB2) && (src & PL08X_AHB1)))
1093 cctl |= PL080_CONTROL_DST_AHB2;
1094 if (!(src & PL08X_AHB1) || ((src & PL08X_AHB2) && !(dst & PL08X_AHB2)))
1095 cctl |= PL080_CONTROL_SRC_AHB2;
1096
1097 return cctl;
1098}
1099
Russell King - ARM Linuxf14c4262011-07-21 17:12:47 +01001100static u32 pl08x_cctl(u32 cctl)
1101{
1102 cctl &= ~(PL080_CONTROL_SRC_AHB2 | PL080_CONTROL_DST_AHB2 |
1103 PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR |
1104 PL080_CONTROL_PROT_MASK);
1105
1106 /* Access the cell in privileged mode, non-bufferable, non-cacheable */
1107 return cctl | PL080_CONTROL_PROT_SYS;
1108}
1109
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001110static u32 pl08x_width(enum dma_slave_buswidth width)
1111{
1112 switch (width) {
1113 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1114 return PL080_WIDTH_8BIT;
1115 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1116 return PL080_WIDTH_16BIT;
1117 case DMA_SLAVE_BUSWIDTH_4_BYTES:
1118 return PL080_WIDTH_32BIT;
Vinod Koulf32807f2011-07-25 19:22:01 +05301119 default:
1120 return ~0;
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001121 }
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001122}
1123
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001124static u32 pl08x_burst(u32 maxburst)
1125{
1126 int i;
1127
1128 for (i = 0; i < ARRAY_SIZE(burst_sizes); i++)
1129 if (burst_sizes[i].burstwords <= maxburst)
1130 break;
1131
1132 return burst_sizes[i].reg;
1133}
1134
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001135static int dma_set_runtime_config(struct dma_chan *chan,
1136 struct dma_slave_config *config)
Linus Walleije8689e62010-09-28 15:57:37 +02001137{
1138 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1139 struct pl08x_driver_data *pl08x = plchan->host;
Linus Walleije8689e62010-09-28 15:57:37 +02001140 enum dma_slave_buswidth addr_width;
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001141 u32 width, burst, maxburst;
Linus Walleije8689e62010-09-28 15:57:37 +02001142 u32 cctl = 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001143
Russell King - ARM Linuxb7f75862011-01-03 22:46:17 +00001144 if (!plchan->slave)
1145 return -EINVAL;
1146
Linus Walleije8689e62010-09-28 15:57:37 +02001147 /* Transfer direction */
1148 plchan->runtime_direction = config->direction;
1149 if (config->direction == DMA_TO_DEVICE) {
Linus Walleije8689e62010-09-28 15:57:37 +02001150 addr_width = config->dst_addr_width;
1151 maxburst = config->dst_maxburst;
1152 } else if (config->direction == DMA_FROM_DEVICE) {
Linus Walleije8689e62010-09-28 15:57:37 +02001153 addr_width = config->src_addr_width;
1154 maxburst = config->src_maxburst;
1155 } else {
1156 dev_err(&pl08x->adev->dev,
1157 "bad runtime_config: alien transfer direction\n");
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001158 return -EINVAL;
Linus Walleije8689e62010-09-28 15:57:37 +02001159 }
1160
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001161 width = pl08x_width(addr_width);
1162 if (width == ~0) {
Linus Walleije8689e62010-09-28 15:57:37 +02001163 dev_err(&pl08x->adev->dev,
1164 "bad runtime_config: alien address width\n");
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001165 return -EINVAL;
Linus Walleije8689e62010-09-28 15:57:37 +02001166 }
1167
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001168 cctl |= width << PL080_CONTROL_SWIDTH_SHIFT;
1169 cctl |= width << PL080_CONTROL_DWIDTH_SHIFT;
1170
Linus Walleije8689e62010-09-28 15:57:37 +02001171 /*
Russell King - ARM Linux4440aac2011-01-03 22:30:44 +00001172 * If this channel will only request single transfers, set this
1173 * down to ONE element. Also select one element if no maxburst
1174 * is specified.
Linus Walleije8689e62010-09-28 15:57:37 +02001175 */
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001176 if (plchan->cd->single)
1177 maxburst = 1;
1178
1179 burst = pl08x_burst(maxburst);
1180 cctl |= burst << PL080_CONTROL_SB_SIZE_SHIFT;
1181 cctl |= burst << PL080_CONTROL_DB_SIZE_SHIFT;
Linus Walleije8689e62010-09-28 15:57:37 +02001182
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001183 if (plchan->runtime_direction == DMA_FROM_DEVICE) {
1184 plchan->src_addr = config->src_addr;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001185 plchan->src_cctl = pl08x_cctl(cctl) | PL080_CONTROL_DST_INCR |
1186 pl08x_select_bus(plchan->cd->periph_buses,
1187 pl08x->mem_buses);
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001188 } else {
1189 plchan->dst_addr = config->dst_addr;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001190 plchan->dst_cctl = pl08x_cctl(cctl) | PL080_CONTROL_SRC_INCR |
1191 pl08x_select_bus(pl08x->mem_buses,
1192 plchan->cd->periph_buses);
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001193 }
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001194
Linus Walleije8689e62010-09-28 15:57:37 +02001195 dev_dbg(&pl08x->adev->dev,
1196 "configured channel %s (%s) for %s, data width %d, "
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001197 "maxburst %d words, LE, CCTL=0x%08x\n",
Linus Walleije8689e62010-09-28 15:57:37 +02001198 dma_chan_name(chan), plchan->name,
1199 (config->direction == DMA_FROM_DEVICE) ? "RX" : "TX",
1200 addr_width,
1201 maxburst,
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001202 cctl);
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001203
1204 return 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001205}
1206
1207/*
1208 * Slave transactions callback to the slave device to allow
1209 * synchronization of slave DMA signals with the DMAC enable
1210 */
1211static void pl08x_issue_pending(struct dma_chan *chan)
1212{
1213 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001214 unsigned long flags;
1215
1216 spin_lock_irqsave(&plchan->lock, flags);
Russell King - ARM Linux9c0bb432011-01-03 22:32:05 +00001217 /* Something is already active, or we're waiting for a channel... */
1218 if (plchan->at || plchan->state == PL08X_CHAN_WAITING) {
1219 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001220 return;
Russell King - ARM Linux9c0bb432011-01-03 22:32:05 +00001221 }
Linus Walleije8689e62010-09-28 15:57:37 +02001222
1223 /* Take the first element in the queue and execute it */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001224 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001225 struct pl08x_txd *next;
1226
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001227 next = list_first_entry(&plchan->pend_list,
Linus Walleije8689e62010-09-28 15:57:37 +02001228 struct pl08x_txd,
1229 node);
1230 list_del(&next->node);
Linus Walleije8689e62010-09-28 15:57:37 +02001231 plchan->state = PL08X_CHAN_RUNNING;
1232
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +00001233 pl08x_start_txd(plchan, next);
Linus Walleije8689e62010-09-28 15:57:37 +02001234 }
1235
1236 spin_unlock_irqrestore(&plchan->lock, flags);
1237}
1238
1239static int pl08x_prep_channel_resources(struct pl08x_dma_chan *plchan,
1240 struct pl08x_txd *txd)
1241{
Linus Walleije8689e62010-09-28 15:57:37 +02001242 struct pl08x_driver_data *pl08x = plchan->host;
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001243 unsigned long flags;
1244 int num_llis, ret;
Linus Walleije8689e62010-09-28 15:57:37 +02001245
1246 num_llis = pl08x_fill_llis_for_desc(pl08x, txd);
Russell King - ARM Linuxdafa7312011-01-03 22:31:45 +00001247 if (!num_llis) {
1248 kfree(txd);
Linus Walleije8689e62010-09-28 15:57:37 +02001249 return -EINVAL;
Russell King - ARM Linuxdafa7312011-01-03 22:31:45 +00001250 }
Linus Walleije8689e62010-09-28 15:57:37 +02001251
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001252 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001253
Linus Walleije8689e62010-09-28 15:57:37 +02001254 /*
1255 * See if we already have a physical channel allocated,
1256 * else this is the time to try to get one.
1257 */
1258 ret = prep_phy_channel(plchan, txd);
1259 if (ret) {
1260 /*
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +00001261 * No physical channel was available.
1262 *
1263 * memcpy transfers can be sorted out at submission time.
1264 *
1265 * Slave transfers may have been denied due to platform
1266 * channel muxing restrictions. Since there is no guarantee
1267 * that this will ever be resolved, and the signal must be
1268 * acquired AFTER acquiring the physical channel, we will let
1269 * them be NACK:ed with -EBUSY here. The drivers can retry
1270 * the prep() call if they are eager on doing this using DMA.
Linus Walleije8689e62010-09-28 15:57:37 +02001271 */
1272 if (plchan->slave) {
1273 pl08x_free_txd_list(pl08x, plchan);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +00001274 pl08x_free_txd(pl08x, txd);
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001275 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001276 return -EBUSY;
1277 }
Linus Walleije8689e62010-09-28 15:57:37 +02001278 } else
1279 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001280 * Else we're all set, paused and ready to roll, status
1281 * will switch to PL08X_CHAN_RUNNING when we call
1282 * issue_pending(). If there is something running on the
1283 * channel already we don't change its state.
Linus Walleije8689e62010-09-28 15:57:37 +02001284 */
1285 if (plchan->state == PL08X_CHAN_IDLE)
1286 plchan->state = PL08X_CHAN_PAUSED;
1287
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001288 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001289
1290 return 0;
1291}
1292
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001293static struct pl08x_txd *pl08x_get_txd(struct pl08x_dma_chan *plchan,
1294 unsigned long flags)
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001295{
Viresh Kumarb201c112011-08-05 15:32:29 +05301296 struct pl08x_txd *txd = kzalloc(sizeof(*txd), GFP_NOWAIT);
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001297
1298 if (txd) {
1299 dma_async_tx_descriptor_init(&txd->tx, &plchan->chan);
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001300 txd->tx.flags = flags;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001301 txd->tx.tx_submit = pl08x_tx_submit;
1302 INIT_LIST_HEAD(&txd->node);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001303
1304 /* Always enable error and terminal interrupts */
1305 txd->ccfg = PL080_CONFIG_ERR_IRQ_MASK |
1306 PL080_CONFIG_TC_IRQ_MASK;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001307 }
1308 return txd;
1309}
1310
Linus Walleije8689e62010-09-28 15:57:37 +02001311/*
1312 * Initialize a descriptor to be used by memcpy submit
1313 */
1314static struct dma_async_tx_descriptor *pl08x_prep_dma_memcpy(
1315 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1316 size_t len, unsigned long flags)
1317{
1318 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1319 struct pl08x_driver_data *pl08x = plchan->host;
1320 struct pl08x_txd *txd;
1321 int ret;
1322
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001323 txd = pl08x_get_txd(plchan, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001324 if (!txd) {
1325 dev_err(&pl08x->adev->dev,
1326 "%s no memory for descriptor\n", __func__);
1327 return NULL;
1328 }
1329
Linus Walleije8689e62010-09-28 15:57:37 +02001330 txd->direction = DMA_NONE;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001331 txd->src_addr = src;
1332 txd->dst_addr = dest;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001333 txd->len = len;
Linus Walleije8689e62010-09-28 15:57:37 +02001334
1335 /* Set platform data for m2m */
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001336 txd->ccfg |= PL080_FLOW_MEM2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001337 txd->cctl = pl08x->pd->memcpy_channel.cctl &
1338 ~(PL080_CONTROL_DST_AHB2 | PL080_CONTROL_SRC_AHB2);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001339
Linus Walleije8689e62010-09-28 15:57:37 +02001340 /* Both to be incremented or the code will break */
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +00001341 txd->cctl |= PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001342
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001343 if (pl08x->vd->dualmaster)
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001344 txd->cctl |= pl08x_select_bus(pl08x->mem_buses,
1345 pl08x->mem_buses);
Linus Walleije8689e62010-09-28 15:57:37 +02001346
Linus Walleije8689e62010-09-28 15:57:37 +02001347 ret = pl08x_prep_channel_resources(plchan, txd);
1348 if (ret)
1349 return NULL;
Linus Walleije8689e62010-09-28 15:57:37 +02001350
1351 return &txd->tx;
1352}
1353
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001354static struct dma_async_tx_descriptor *pl08x_prep_slave_sg(
Linus Walleije8689e62010-09-28 15:57:37 +02001355 struct dma_chan *chan, struct scatterlist *sgl,
1356 unsigned int sg_len, enum dma_data_direction direction,
1357 unsigned long flags)
1358{
1359 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1360 struct pl08x_driver_data *pl08x = plchan->host;
1361 struct pl08x_txd *txd;
1362 int ret;
1363
1364 /*
1365 * Current implementation ASSUMES only one sg
1366 */
1367 if (sg_len != 1) {
1368 dev_err(&pl08x->adev->dev, "%s prepared too long sglist\n",
1369 __func__);
1370 BUG();
1371 }
1372
1373 dev_dbg(&pl08x->adev->dev, "%s prepare transaction of %d bytes from %s\n",
1374 __func__, sgl->length, plchan->name);
1375
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001376 txd = pl08x_get_txd(plchan, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001377 if (!txd) {
1378 dev_err(&pl08x->adev->dev, "%s no txd\n", __func__);
1379 return NULL;
1380 }
1381
Linus Walleije8689e62010-09-28 15:57:37 +02001382 if (direction != plchan->runtime_direction)
1383 dev_err(&pl08x->adev->dev, "%s DMA setup does not match "
1384 "the direction configured for the PrimeCell\n",
1385 __func__);
1386
1387 /*
1388 * Set up addresses, the PrimeCell configured address
1389 * will take precedence since this may configure the
1390 * channel target address dynamically at runtime.
1391 */
1392 txd->direction = direction;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001393 txd->len = sgl->length;
1394
Linus Walleije8689e62010-09-28 15:57:37 +02001395 if (direction == DMA_TO_DEVICE) {
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001396 txd->ccfg |= PL080_FLOW_MEM2PER << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001397 txd->cctl = plchan->dst_cctl;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001398 txd->src_addr = sgl->dma_address;
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001399 txd->dst_addr = plchan->dst_addr;
Linus Walleije8689e62010-09-28 15:57:37 +02001400 } else if (direction == DMA_FROM_DEVICE) {
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001401 txd->ccfg |= PL080_FLOW_PER2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001402 txd->cctl = plchan->src_cctl;
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001403 txd->src_addr = plchan->src_addr;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001404 txd->dst_addr = sgl->dma_address;
Linus Walleije8689e62010-09-28 15:57:37 +02001405 } else {
1406 dev_err(&pl08x->adev->dev,
1407 "%s direction unsupported\n", __func__);
1408 return NULL;
1409 }
Linus Walleije8689e62010-09-28 15:57:37 +02001410
1411 ret = pl08x_prep_channel_resources(plchan, txd);
1412 if (ret)
1413 return NULL;
Linus Walleije8689e62010-09-28 15:57:37 +02001414
1415 return &txd->tx;
1416}
1417
1418static int pl08x_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1419 unsigned long arg)
1420{
1421 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1422 struct pl08x_driver_data *pl08x = plchan->host;
1423 unsigned long flags;
1424 int ret = 0;
1425
1426 /* Controls applicable to inactive channels */
1427 if (cmd == DMA_SLAVE_CONFIG) {
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001428 return dma_set_runtime_config(chan,
1429 (struct dma_slave_config *)arg);
Linus Walleije8689e62010-09-28 15:57:37 +02001430 }
1431
1432 /*
1433 * Anything succeeds on channels with no physical allocation and
1434 * no queued transfers.
1435 */
1436 spin_lock_irqsave(&plchan->lock, flags);
1437 if (!plchan->phychan && !plchan->at) {
1438 spin_unlock_irqrestore(&plchan->lock, flags);
1439 return 0;
1440 }
1441
1442 switch (cmd) {
1443 case DMA_TERMINATE_ALL:
1444 plchan->state = PL08X_CHAN_IDLE;
1445
1446 if (plchan->phychan) {
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +00001447 pl08x_terminate_phy_chan(pl08x, plchan->phychan);
Linus Walleije8689e62010-09-28 15:57:37 +02001448
1449 /*
1450 * Mark physical channel as free and free any slave
1451 * signal
1452 */
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +00001453 release_phy_channel(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001454 }
Linus Walleije8689e62010-09-28 15:57:37 +02001455 /* Dequeue jobs and free LLIs */
1456 if (plchan->at) {
1457 pl08x_free_txd(pl08x, plchan->at);
1458 plchan->at = NULL;
1459 }
1460 /* Dequeue jobs not yet fired as well */
1461 pl08x_free_txd_list(pl08x, plchan);
1462 break;
1463 case DMA_PAUSE:
1464 pl08x_pause_phy_chan(plchan->phychan);
1465 plchan->state = PL08X_CHAN_PAUSED;
1466 break;
1467 case DMA_RESUME:
1468 pl08x_resume_phy_chan(plchan->phychan);
1469 plchan->state = PL08X_CHAN_RUNNING;
1470 break;
1471 default:
1472 /* Unknown command */
1473 ret = -ENXIO;
1474 break;
1475 }
1476
1477 spin_unlock_irqrestore(&plchan->lock, flags);
1478
1479 return ret;
1480}
1481
1482bool pl08x_filter_id(struct dma_chan *chan, void *chan_id)
1483{
1484 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1485 char *name = chan_id;
1486
1487 /* Check that the channel is not taken! */
1488 if (!strcmp(plchan->name, name))
1489 return true;
1490
1491 return false;
1492}
1493
1494/*
1495 * Just check that the device is there and active
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001496 * TODO: turn this bit on/off depending on the number of physical channels
1497 * actually used, if it is zero... well shut it off. That will save some
1498 * power. Cut the clock at the same time.
Linus Walleije8689e62010-09-28 15:57:37 +02001499 */
1500static void pl08x_ensure_on(struct pl08x_driver_data *pl08x)
1501{
1502 u32 val;
1503
1504 val = readl(pl08x->base + PL080_CONFIG);
1505 val &= ~(PL080_CONFIG_M2_BE | PL080_CONFIG_M1_BE | PL080_CONFIG_ENABLE);
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +00001506 /* We implicitly clear bit 1 and that means little-endian mode */
Linus Walleije8689e62010-09-28 15:57:37 +02001507 val |= PL080_CONFIG_ENABLE;
1508 writel(val, pl08x->base + PL080_CONFIG);
1509}
1510
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001511static void pl08x_unmap_buffers(struct pl08x_txd *txd)
1512{
1513 struct device *dev = txd->tx.chan->device->dev;
1514
1515 if (!(txd->tx.flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
1516 if (txd->tx.flags & DMA_COMPL_SRC_UNMAP_SINGLE)
1517 dma_unmap_single(dev, txd->src_addr, txd->len,
1518 DMA_TO_DEVICE);
1519 else
1520 dma_unmap_page(dev, txd->src_addr, txd->len,
1521 DMA_TO_DEVICE);
1522 }
1523 if (!(txd->tx.flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
1524 if (txd->tx.flags & DMA_COMPL_DEST_UNMAP_SINGLE)
1525 dma_unmap_single(dev, txd->dst_addr, txd->len,
1526 DMA_FROM_DEVICE);
1527 else
1528 dma_unmap_page(dev, txd->dst_addr, txd->len,
1529 DMA_FROM_DEVICE);
1530 }
1531}
1532
Linus Walleije8689e62010-09-28 15:57:37 +02001533static void pl08x_tasklet(unsigned long data)
1534{
1535 struct pl08x_dma_chan *plchan = (struct pl08x_dma_chan *) data;
Linus Walleije8689e62010-09-28 15:57:37 +02001536 struct pl08x_driver_data *pl08x = plchan->host;
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001537 struct pl08x_txd *txd;
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001538 unsigned long flags;
Linus Walleije8689e62010-09-28 15:57:37 +02001539
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001540 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001541
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001542 txd = plchan->at;
1543 plchan->at = NULL;
1544
1545 if (txd) {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001546 /* Update last completed */
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001547 plchan->lc = txd->tx.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +02001548 }
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001549
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001550 /* If a new descriptor is queued, set it up plchan->at is NULL here */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001551 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001552 struct pl08x_txd *next;
1553
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001554 next = list_first_entry(&plchan->pend_list,
Linus Walleije8689e62010-09-28 15:57:37 +02001555 struct pl08x_txd,
1556 node);
1557 list_del(&next->node);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +00001558
1559 pl08x_start_txd(plchan, next);
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001560 } else if (plchan->phychan_hold) {
1561 /*
1562 * This channel is still in use - we have a new txd being
1563 * prepared and will soon be queued. Don't give up the
1564 * physical channel.
1565 */
Linus Walleije8689e62010-09-28 15:57:37 +02001566 } else {
1567 struct pl08x_dma_chan *waiting = NULL;
1568
1569 /*
1570 * No more jobs, so free up the physical channel
1571 * Free any allocated signal on slave transfers too
1572 */
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +00001573 release_phy_channel(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001574 plchan->state = PL08X_CHAN_IDLE;
1575
1576 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001577 * And NOW before anyone else can grab that free:d up
1578 * physical channel, see if there is some memcpy pending
1579 * that seriously needs to start because of being stacked
1580 * up while we were choking the physical channels with data.
Linus Walleije8689e62010-09-28 15:57:37 +02001581 */
1582 list_for_each_entry(waiting, &pl08x->memcpy.channels,
1583 chan.device_node) {
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301584 if (waiting->state == PL08X_CHAN_WAITING &&
1585 waiting->waiting != NULL) {
Linus Walleije8689e62010-09-28 15:57:37 +02001586 int ret;
1587
1588 /* This should REALLY not fail now */
1589 ret = prep_phy_channel(waiting,
1590 waiting->waiting);
1591 BUG_ON(ret);
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001592 waiting->phychan_hold--;
Linus Walleije8689e62010-09-28 15:57:37 +02001593 waiting->state = PL08X_CHAN_RUNNING;
1594 waiting->waiting = NULL;
1595 pl08x_issue_pending(&waiting->chan);
1596 break;
1597 }
1598 }
1599 }
1600
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001601 spin_unlock_irqrestore(&plchan->lock, flags);
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001602
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001603 if (txd) {
1604 dma_async_tx_callback callback = txd->tx.callback;
1605 void *callback_param = txd->tx.callback_param;
1606
1607 /* Don't try to unmap buffers on slave channels */
1608 if (!plchan->slave)
1609 pl08x_unmap_buffers(txd);
1610
1611 /* Free the descriptor */
1612 spin_lock_irqsave(&plchan->lock, flags);
1613 pl08x_free_txd(pl08x, txd);
1614 spin_unlock_irqrestore(&plchan->lock, flags);
1615
1616 /* Callback to signal completion */
1617 if (callback)
1618 callback(callback_param);
1619 }
Linus Walleije8689e62010-09-28 15:57:37 +02001620}
1621
1622static irqreturn_t pl08x_irq(int irq, void *dev)
1623{
1624 struct pl08x_driver_data *pl08x = dev;
1625 u32 mask = 0;
1626 u32 val;
1627 int i;
1628
1629 val = readl(pl08x->base + PL080_ERR_STATUS);
1630 if (val) {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001631 /* An error interrupt (on one or more channels) */
Linus Walleije8689e62010-09-28 15:57:37 +02001632 dev_err(&pl08x->adev->dev,
1633 "%s error interrupt, register value 0x%08x\n",
1634 __func__, val);
1635 /*
1636 * Simply clear ALL PL08X error interrupts,
1637 * regardless of channel and cause
1638 * FIXME: should be 0x00000003 on PL081 really.
1639 */
1640 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
1641 }
1642 val = readl(pl08x->base + PL080_INT_STATUS);
1643 for (i = 0; i < pl08x->vd->channels; i++) {
1644 if ((1 << i) & val) {
1645 /* Locate physical channel */
1646 struct pl08x_phy_chan *phychan = &pl08x->phy_chans[i];
1647 struct pl08x_dma_chan *plchan = phychan->serving;
1648
1649 /* Schedule tasklet on this channel */
1650 tasklet_schedule(&plchan->tasklet);
1651
1652 mask |= (1 << i);
1653 }
1654 }
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001655 /* Clear only the terminal interrupts on channels we processed */
Linus Walleije8689e62010-09-28 15:57:37 +02001656 writel(mask, pl08x->base + PL080_TC_CLEAR);
1657
1658 return mask ? IRQ_HANDLED : IRQ_NONE;
1659}
1660
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001661static void pl08x_dma_slave_init(struct pl08x_dma_chan *chan)
1662{
1663 u32 cctl = pl08x_cctl(chan->cd->cctl);
1664
1665 chan->slave = true;
1666 chan->name = chan->cd->bus_id;
1667 chan->src_addr = chan->cd->addr;
1668 chan->dst_addr = chan->cd->addr;
1669 chan->src_cctl = cctl | PL080_CONTROL_DST_INCR |
1670 pl08x_select_bus(chan->cd->periph_buses, chan->host->mem_buses);
1671 chan->dst_cctl = cctl | PL080_CONTROL_SRC_INCR |
1672 pl08x_select_bus(chan->host->mem_buses, chan->cd->periph_buses);
1673}
1674
Linus Walleije8689e62010-09-28 15:57:37 +02001675/*
1676 * Initialise the DMAC memcpy/slave channels.
1677 * Make a local wrapper to hold required data
1678 */
1679static int pl08x_dma_init_virtual_channels(struct pl08x_driver_data *pl08x,
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301680 struct dma_device *dmadev, unsigned int channels, bool slave)
Linus Walleije8689e62010-09-28 15:57:37 +02001681{
1682 struct pl08x_dma_chan *chan;
1683 int i;
1684
1685 INIT_LIST_HEAD(&dmadev->channels);
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001686
Linus Walleije8689e62010-09-28 15:57:37 +02001687 /*
1688 * Register as many many memcpy as we have physical channels,
1689 * we won't always be able to use all but the code will have
1690 * to cope with that situation.
1691 */
1692 for (i = 0; i < channels; i++) {
Viresh Kumarb201c112011-08-05 15:32:29 +05301693 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
Linus Walleije8689e62010-09-28 15:57:37 +02001694 if (!chan) {
1695 dev_err(&pl08x->adev->dev,
1696 "%s no memory for channel\n", __func__);
1697 return -ENOMEM;
1698 }
1699
1700 chan->host = pl08x;
1701 chan->state = PL08X_CHAN_IDLE;
1702
1703 if (slave) {
Linus Walleije8689e62010-09-28 15:57:37 +02001704 chan->cd = &pl08x->pd->slave_channels[i];
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001705 pl08x_dma_slave_init(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001706 } else {
1707 chan->cd = &pl08x->pd->memcpy_channel;
1708 chan->name = kasprintf(GFP_KERNEL, "memcpy%d", i);
1709 if (!chan->name) {
1710 kfree(chan);
1711 return -ENOMEM;
1712 }
1713 }
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +00001714 if (chan->cd->circular_buffer) {
1715 dev_err(&pl08x->adev->dev,
1716 "channel %s: circular buffers not supported\n",
1717 chan->name);
1718 kfree(chan);
1719 continue;
1720 }
Linus Walleije8689e62010-09-28 15:57:37 +02001721 dev_info(&pl08x->adev->dev,
1722 "initialize virtual channel \"%s\"\n",
1723 chan->name);
1724
1725 chan->chan.device = dmadev;
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +00001726 chan->chan.cookie = 0;
1727 chan->lc = 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001728
1729 spin_lock_init(&chan->lock);
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001730 INIT_LIST_HEAD(&chan->pend_list);
Linus Walleije8689e62010-09-28 15:57:37 +02001731 tasklet_init(&chan->tasklet, pl08x_tasklet,
1732 (unsigned long) chan);
1733
1734 list_add_tail(&chan->chan.device_node, &dmadev->channels);
1735 }
1736 dev_info(&pl08x->adev->dev, "initialized %d virtual %s channels\n",
1737 i, slave ? "slave" : "memcpy");
1738 return i;
1739}
1740
1741static void pl08x_free_virtual_channels(struct dma_device *dmadev)
1742{
1743 struct pl08x_dma_chan *chan = NULL;
1744 struct pl08x_dma_chan *next;
1745
1746 list_for_each_entry_safe(chan,
1747 next, &dmadev->channels, chan.device_node) {
1748 list_del(&chan->chan.device_node);
1749 kfree(chan);
1750 }
1751}
1752
1753#ifdef CONFIG_DEBUG_FS
1754static const char *pl08x_state_str(enum pl08x_dma_chan_state state)
1755{
1756 switch (state) {
1757 case PL08X_CHAN_IDLE:
1758 return "idle";
1759 case PL08X_CHAN_RUNNING:
1760 return "running";
1761 case PL08X_CHAN_PAUSED:
1762 return "paused";
1763 case PL08X_CHAN_WAITING:
1764 return "waiting";
1765 default:
1766 break;
1767 }
1768 return "UNKNOWN STATE";
1769}
1770
1771static int pl08x_debugfs_show(struct seq_file *s, void *data)
1772{
1773 struct pl08x_driver_data *pl08x = s->private;
1774 struct pl08x_dma_chan *chan;
1775 struct pl08x_phy_chan *ch;
1776 unsigned long flags;
1777 int i;
1778
1779 seq_printf(s, "PL08x physical channels:\n");
1780 seq_printf(s, "CHANNEL:\tUSER:\n");
1781 seq_printf(s, "--------\t-----\n");
1782 for (i = 0; i < pl08x->vd->channels; i++) {
1783 struct pl08x_dma_chan *virt_chan;
1784
1785 ch = &pl08x->phy_chans[i];
1786
1787 spin_lock_irqsave(&ch->lock, flags);
1788 virt_chan = ch->serving;
1789
1790 seq_printf(s, "%d\t\t%s\n",
1791 ch->id, virt_chan ? virt_chan->name : "(none)");
1792
1793 spin_unlock_irqrestore(&ch->lock, flags);
1794 }
1795
1796 seq_printf(s, "\nPL08x virtual memcpy channels:\n");
1797 seq_printf(s, "CHANNEL:\tSTATE:\n");
1798 seq_printf(s, "--------\t------\n");
1799 list_for_each_entry(chan, &pl08x->memcpy.channels, chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001800 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001801 pl08x_state_str(chan->state));
1802 }
1803
1804 seq_printf(s, "\nPL08x virtual slave channels:\n");
1805 seq_printf(s, "CHANNEL:\tSTATE:\n");
1806 seq_printf(s, "--------\t------\n");
1807 list_for_each_entry(chan, &pl08x->slave.channels, chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001808 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001809 pl08x_state_str(chan->state));
1810 }
1811
1812 return 0;
1813}
1814
1815static int pl08x_debugfs_open(struct inode *inode, struct file *file)
1816{
1817 return single_open(file, pl08x_debugfs_show, inode->i_private);
1818}
1819
1820static const struct file_operations pl08x_debugfs_operations = {
1821 .open = pl08x_debugfs_open,
1822 .read = seq_read,
1823 .llseek = seq_lseek,
1824 .release = single_release,
1825};
1826
1827static void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1828{
1829 /* Expose a simple debugfs interface to view all clocks */
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301830 (void) debugfs_create_file(dev_name(&pl08x->adev->dev),
1831 S_IFREG | S_IRUGO, NULL, pl08x,
1832 &pl08x_debugfs_operations);
Linus Walleije8689e62010-09-28 15:57:37 +02001833}
1834
1835#else
1836static inline void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1837{
1838}
1839#endif
1840
Russell Kingaa25afa2011-02-19 15:55:00 +00001841static int pl08x_probe(struct amba_device *adev, const struct amba_id *id)
Linus Walleije8689e62010-09-28 15:57:37 +02001842{
1843 struct pl08x_driver_data *pl08x;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +00001844 const struct vendor_data *vd = id->data;
Linus Walleije8689e62010-09-28 15:57:37 +02001845 int ret = 0;
1846 int i;
1847
1848 ret = amba_request_regions(adev, NULL);
1849 if (ret)
1850 return ret;
1851
1852 /* Create the driver state holder */
Viresh Kumarb201c112011-08-05 15:32:29 +05301853 pl08x = kzalloc(sizeof(*pl08x), GFP_KERNEL);
Linus Walleije8689e62010-09-28 15:57:37 +02001854 if (!pl08x) {
1855 ret = -ENOMEM;
1856 goto out_no_pl08x;
1857 }
1858
1859 /* Initialize memcpy engine */
1860 dma_cap_set(DMA_MEMCPY, pl08x->memcpy.cap_mask);
1861 pl08x->memcpy.dev = &adev->dev;
1862 pl08x->memcpy.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1863 pl08x->memcpy.device_free_chan_resources = pl08x_free_chan_resources;
1864 pl08x->memcpy.device_prep_dma_memcpy = pl08x_prep_dma_memcpy;
1865 pl08x->memcpy.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1866 pl08x->memcpy.device_tx_status = pl08x_dma_tx_status;
1867 pl08x->memcpy.device_issue_pending = pl08x_issue_pending;
1868 pl08x->memcpy.device_control = pl08x_control;
1869
1870 /* Initialize slave engine */
1871 dma_cap_set(DMA_SLAVE, pl08x->slave.cap_mask);
1872 pl08x->slave.dev = &adev->dev;
1873 pl08x->slave.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1874 pl08x->slave.device_free_chan_resources = pl08x_free_chan_resources;
1875 pl08x->slave.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1876 pl08x->slave.device_tx_status = pl08x_dma_tx_status;
1877 pl08x->slave.device_issue_pending = pl08x_issue_pending;
1878 pl08x->slave.device_prep_slave_sg = pl08x_prep_slave_sg;
1879 pl08x->slave.device_control = pl08x_control;
1880
1881 /* Get the platform data */
1882 pl08x->pd = dev_get_platdata(&adev->dev);
1883 if (!pl08x->pd) {
1884 dev_err(&adev->dev, "no platform data supplied\n");
1885 goto out_no_platdata;
1886 }
1887
1888 /* Assign useful pointers to the driver state */
1889 pl08x->adev = adev;
1890 pl08x->vd = vd;
1891
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001892 /* By default, AHB1 only. If dualmaster, from platform */
1893 pl08x->lli_buses = PL08X_AHB1;
1894 pl08x->mem_buses = PL08X_AHB1;
1895 if (pl08x->vd->dualmaster) {
1896 pl08x->lli_buses = pl08x->pd->lli_buses;
1897 pl08x->mem_buses = pl08x->pd->mem_buses;
1898 }
1899
Linus Walleije8689e62010-09-28 15:57:37 +02001900 /* A DMA memory pool for LLIs, align on 1-byte boundary */
1901 pl08x->pool = dma_pool_create(DRIVER_NAME, &pl08x->adev->dev,
1902 PL08X_LLI_TSFR_SIZE, PL08X_ALIGN, 0);
1903 if (!pl08x->pool) {
1904 ret = -ENOMEM;
1905 goto out_no_lli_pool;
1906 }
1907
1908 spin_lock_init(&pl08x->lock);
1909
1910 pl08x->base = ioremap(adev->res.start, resource_size(&adev->res));
1911 if (!pl08x->base) {
1912 ret = -ENOMEM;
1913 goto out_no_ioremap;
1914 }
1915
1916 /* Turn on the PL08x */
1917 pl08x_ensure_on(pl08x);
1918
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001919 /* Attach the interrupt handler */
Linus Walleije8689e62010-09-28 15:57:37 +02001920 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
1921 writel(0x000000FF, pl08x->base + PL080_TC_CLEAR);
1922
1923 ret = request_irq(adev->irq[0], pl08x_irq, IRQF_DISABLED,
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00001924 DRIVER_NAME, pl08x);
Linus Walleije8689e62010-09-28 15:57:37 +02001925 if (ret) {
1926 dev_err(&adev->dev, "%s failed to request interrupt %d\n",
1927 __func__, adev->irq[0]);
1928 goto out_no_irq;
1929 }
1930
1931 /* Initialize physical channels */
Viresh Kumarb201c112011-08-05 15:32:29 +05301932 pl08x->phy_chans = kmalloc((vd->channels * sizeof(*pl08x->phy_chans)),
Linus Walleije8689e62010-09-28 15:57:37 +02001933 GFP_KERNEL);
1934 if (!pl08x->phy_chans) {
1935 dev_err(&adev->dev, "%s failed to allocate "
1936 "physical channel holders\n",
1937 __func__);
1938 goto out_no_phychans;
1939 }
1940
1941 for (i = 0; i < vd->channels; i++) {
1942 struct pl08x_phy_chan *ch = &pl08x->phy_chans[i];
1943
1944 ch->id = i;
1945 ch->base = pl08x->base + PL080_Cx_BASE(i);
1946 spin_lock_init(&ch->lock);
1947 ch->serving = NULL;
1948 ch->signal = -1;
1949 dev_info(&adev->dev,
1950 "physical channel %d is %s\n", i,
1951 pl08x_phy_channel_busy(ch) ? "BUSY" : "FREE");
1952 }
1953
1954 /* Register as many memcpy channels as there are physical channels */
1955 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->memcpy,
1956 pl08x->vd->channels, false);
1957 if (ret <= 0) {
1958 dev_warn(&pl08x->adev->dev,
1959 "%s failed to enumerate memcpy channels - %d\n",
1960 __func__, ret);
1961 goto out_no_memcpy;
1962 }
1963 pl08x->memcpy.chancnt = ret;
1964
1965 /* Register slave channels */
1966 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->slave,
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301967 pl08x->pd->num_slave_channels, true);
Linus Walleije8689e62010-09-28 15:57:37 +02001968 if (ret <= 0) {
1969 dev_warn(&pl08x->adev->dev,
1970 "%s failed to enumerate slave channels - %d\n",
1971 __func__, ret);
1972 goto out_no_slave;
1973 }
1974 pl08x->slave.chancnt = ret;
1975
1976 ret = dma_async_device_register(&pl08x->memcpy);
1977 if (ret) {
1978 dev_warn(&pl08x->adev->dev,
1979 "%s failed to register memcpy as an async device - %d\n",
1980 __func__, ret);
1981 goto out_no_memcpy_reg;
1982 }
1983
1984 ret = dma_async_device_register(&pl08x->slave);
1985 if (ret) {
1986 dev_warn(&pl08x->adev->dev,
1987 "%s failed to register slave as an async device - %d\n",
1988 __func__, ret);
1989 goto out_no_slave_reg;
1990 }
1991
1992 amba_set_drvdata(adev, pl08x);
1993 init_pl08x_debugfs(pl08x);
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00001994 dev_info(&pl08x->adev->dev, "DMA: PL%03x rev%u at 0x%08llx irq %d\n",
1995 amba_part(adev), amba_rev(adev),
1996 (unsigned long long)adev->res.start, adev->irq[0]);
Linus Walleije8689e62010-09-28 15:57:37 +02001997 return 0;
1998
1999out_no_slave_reg:
2000 dma_async_device_unregister(&pl08x->memcpy);
2001out_no_memcpy_reg:
2002 pl08x_free_virtual_channels(&pl08x->slave);
2003out_no_slave:
2004 pl08x_free_virtual_channels(&pl08x->memcpy);
2005out_no_memcpy:
2006 kfree(pl08x->phy_chans);
2007out_no_phychans:
2008 free_irq(adev->irq[0], pl08x);
2009out_no_irq:
2010 iounmap(pl08x->base);
2011out_no_ioremap:
2012 dma_pool_destroy(pl08x->pool);
2013out_no_lli_pool:
2014out_no_platdata:
2015 kfree(pl08x);
2016out_no_pl08x:
2017 amba_release_regions(adev);
2018 return ret;
2019}
2020
2021/* PL080 has 8 channels and the PL080 have just 2 */
2022static struct vendor_data vendor_pl080 = {
Linus Walleije8689e62010-09-28 15:57:37 +02002023 .channels = 8,
2024 .dualmaster = true,
2025};
2026
2027static struct vendor_data vendor_pl081 = {
Linus Walleije8689e62010-09-28 15:57:37 +02002028 .channels = 2,
2029 .dualmaster = false,
2030};
2031
2032static struct amba_id pl08x_ids[] = {
2033 /* PL080 */
2034 {
2035 .id = 0x00041080,
2036 .mask = 0x000fffff,
2037 .data = &vendor_pl080,
2038 },
2039 /* PL081 */
2040 {
2041 .id = 0x00041081,
2042 .mask = 0x000fffff,
2043 .data = &vendor_pl081,
2044 },
2045 /* Nomadik 8815 PL080 variant */
2046 {
2047 .id = 0x00280880,
2048 .mask = 0x00ffffff,
2049 .data = &vendor_pl080,
2050 },
2051 { 0, 0 },
2052};
2053
2054static struct amba_driver pl08x_amba_driver = {
2055 .drv.name = DRIVER_NAME,
2056 .id_table = pl08x_ids,
2057 .probe = pl08x_probe,
2058};
2059
2060static int __init pl08x_init(void)
2061{
2062 int retval;
2063 retval = amba_driver_register(&pl08x_amba_driver);
2064 if (retval)
2065 printk(KERN_WARNING DRIVER_NAME
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +00002066 "failed to register as an AMBA device (%d)\n",
Linus Walleije8689e62010-09-28 15:57:37 +02002067 retval);
2068 return retval;
2069}
2070subsys_initcall(pl08x_init);