blob: c8d49570694a31be161d5fb3c7ed4fac27fa6e3f [file] [log] [blame]
Benoit Cousson55d2cb02010-05-12 17:54:36 +02001/*
2 * Hardware modules present on the OMAP44xx chips
3 *
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06004 * Copyright (C) 2009-2012 Texas Instruments, Inc.
Benoit Cousson55d2cb02010-05-12 17:54:36 +02005 * Copyright (C) 2009-2010 Nokia Corporation
6 *
7 * Paul Walmsley
8 * Benoit Cousson
9 *
10 * This file is automatically generated from the OMAP hardware databases.
11 * We respectfully ask that any modifications to this file be coordinated
12 * with the public linux-omap@vger.kernel.org mailing list and the
13 * authors above to ensure that the autogeneration scripts are kept
14 * up-to-date with the file contents.
Sricharan R3b9b1012013-06-07 17:26:15 +053015 * Note that this file is currently not in sync with autogeneration scripts.
16 * The above note to be removed, once it is synced up.
Benoit Cousson55d2cb02010-05-12 17:54:36 +020017 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License version 2 as
20 * published by the Free Software Foundation.
21 */
22
23#include <linux/io.h>
Tony Lindgren4b254082012-08-30 15:37:24 -070024#include <linux/platform_data/gpio-omap.h>
Jean Pihetb86aeaf2012-04-25 16:06:20 +053025#include <linux/power/smartreflex.h>
Tony Lindgren3a8761c2012-10-08 09:11:22 -070026#include <linux/i2c-omap.h>
Benoit Cousson55d2cb02010-05-12 17:54:36 +020027
Tony Lindgren45c3eb72012-11-30 08:41:50 -080028#include <linux/omap-dma.h>
Tony Lindgren2a296c82012-10-02 17:41:35 -070029
Arnd Bergmann22037472012-08-24 15:21:06 +020030#include <linux/platform_data/spi-omap2-mcspi.h>
31#include <linux/platform_data/asoc-ti-mcbsp.h>
Tony Lindgren2ab7c842012-11-02 12:24:14 -070032#include <linux/platform_data/iommu-omap.h>
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053033#include <plat/dmtimer.h>
Benoit Cousson55d2cb02010-05-12 17:54:36 +020034
Tony Lindgren2a296c82012-10-02 17:41:35 -070035#include "omap_hwmod.h"
Benoit Cousson55d2cb02010-05-12 17:54:36 +020036#include "omap_hwmod_common_data.h"
Paul Walmsleyd198b512010-12-21 15:30:54 -070037#include "cm1_44xx.h"
38#include "cm2_44xx.h"
39#include "prm44xx.h"
Benoit Cousson55d2cb02010-05-12 17:54:36 +020040#include "prm-regbits-44xx.h"
Tony Lindgren3a8761c2012-10-08 09:11:22 -070041#include "i2c.h"
Tony Lindgren68f39e72012-10-15 12:09:43 -070042#include "mmc.h"
Paul Walmsleyff2516f2010-12-21 15:39:15 -070043#include "wd_timer.h"
Benoit Cousson55d2cb02010-05-12 17:54:36 +020044
45/* Base offset for all OMAP4 interrupts external to MPUSS */
46#define OMAP44XX_IRQ_GIC_START 32
47
48/* Base offset for all OMAP4 dma requests */
Paul Walmsley844a3b62012-04-19 04:04:33 -060049#define OMAP44XX_DMA_REQ_START 1
Benoit Cousson55d2cb02010-05-12 17:54:36 +020050
51/*
Paul Walmsley844a3b62012-04-19 04:04:33 -060052 * IP blocks
Benoit Cousson55d2cb02010-05-12 17:54:36 +020053 */
54
55/*
56 * 'dmm' class
57 * instance(s): dmm
58 */
59static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +000060 .name = "dmm",
Benoit Cousson55d2cb02010-05-12 17:54:36 +020061};
62
Benoit Cousson7e69ed92011-07-09 19:14:28 -060063/* dmm */
Benoit Cousson55d2cb02010-05-12 17:54:36 +020064static struct omap_hwmod omap44xx_dmm_hwmod = {
65 .name = "dmm",
66 .class = &omap44xx_dmm_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -060067 .clkdm_name = "l3_emif_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -060068 .prcm = {
69 .omap4 = {
70 .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -060071 .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
Benoit Coussond0f06312011-07-10 05:56:30 -060072 },
73 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +020074};
75
76/*
Benoit Cousson55d2cb02010-05-12 17:54:36 +020077 * 'l3' class
78 * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
79 */
80static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +000081 .name = "l3",
Benoit Cousson55d2cb02010-05-12 17:54:36 +020082};
83
Benoit Cousson7e69ed92011-07-09 19:14:28 -060084/* l3_instr */
Benoit Cousson55d2cb02010-05-12 17:54:36 +020085static struct omap_hwmod omap44xx_l3_instr_hwmod = {
86 .name = "l3_instr",
87 .class = &omap44xx_l3_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -060088 .clkdm_name = "l3_instr_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -060089 .prcm = {
90 .omap4 = {
91 .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -060092 .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -060093 .modulemode = MODULEMODE_HWCTRL,
Benoit Coussond0f06312011-07-10 05:56:30 -060094 },
95 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +020096};
97
Benoit Cousson7e69ed92011-07-09 19:14:28 -060098/* l3_main_1 */
Benoit Cousson55d2cb02010-05-12 17:54:36 +020099static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
100 .name = "l3_main_1",
101 .class = &omap44xx_l3_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600102 .clkdm_name = "l3_1_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600103 .prcm = {
104 .omap4 = {
105 .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600106 .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
Benoit Coussond0f06312011-07-10 05:56:30 -0600107 },
108 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200109};
110
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600111/* l3_main_2 */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200112static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
113 .name = "l3_main_2",
114 .class = &omap44xx_l3_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600115 .clkdm_name = "l3_2_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600116 .prcm = {
117 .omap4 = {
118 .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600119 .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
Benoit Coussond0f06312011-07-10 05:56:30 -0600120 },
121 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200122};
123
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600124/* l3_main_3 */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200125static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
126 .name = "l3_main_3",
127 .class = &omap44xx_l3_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600128 .clkdm_name = "l3_instr_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600129 .prcm = {
130 .omap4 = {
131 .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600132 .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -0600133 .modulemode = MODULEMODE_HWCTRL,
Benoit Coussond0f06312011-07-10 05:56:30 -0600134 },
135 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200136};
137
138/*
139 * 'l4' class
140 * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
141 */
142static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +0000143 .name = "l4",
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200144};
145
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600146/* l4_abe */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200147static struct omap_hwmod omap44xx_l4_abe_hwmod = {
148 .name = "l4_abe",
149 .class = &omap44xx_l4_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600150 .clkdm_name = "abe_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600151 .prcm = {
152 .omap4 = {
153 .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
Tero Kristoce809792012-09-23 17:28:19 -0600154 .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
155 .lostcontext_mask = OMAP4430_LOSTMEM_AESSMEM_MASK,
Tero Kristo46b3af22012-09-23 17:28:20 -0600156 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
Benoit Coussond0f06312011-07-10 05:56:30 -0600157 },
158 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200159};
160
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600161/* l4_cfg */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200162static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
163 .name = "l4_cfg",
164 .class = &omap44xx_l4_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600165 .clkdm_name = "l4_cfg_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600166 .prcm = {
167 .omap4 = {
168 .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600169 .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
Benoit Coussond0f06312011-07-10 05:56:30 -0600170 },
171 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200172};
173
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600174/* l4_per */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200175static struct omap_hwmod omap44xx_l4_per_hwmod = {
176 .name = "l4_per",
177 .class = &omap44xx_l4_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600178 .clkdm_name = "l4_per_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600179 .prcm = {
180 .omap4 = {
181 .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600182 .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
Benoit Coussond0f06312011-07-10 05:56:30 -0600183 },
184 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200185};
186
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600187/* l4_wkup */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200188static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
189 .name = "l4_wkup",
190 .class = &omap44xx_l4_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600191 .clkdm_name = "l4_wkup_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600192 .prcm = {
193 .omap4 = {
194 .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600195 .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
Benoit Coussond0f06312011-07-10 05:56:30 -0600196 },
197 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200198};
199
200/*
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700201 * 'mpu_bus' class
202 * instance(s): mpu_private
203 */
204static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +0000205 .name = "mpu_bus",
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700206};
207
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600208/* mpu_private */
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700209static struct omap_hwmod omap44xx_mpu_private_hwmod = {
210 .name = "mpu_private",
211 .class = &omap44xx_mpu_bus_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600212 .clkdm_name = "mpuss_clkdm",
Tero Kristo46b3af22012-09-23 17:28:20 -0600213 .prcm = {
214 .omap4 = {
215 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
216 },
217 },
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700218};
219
220/*
Benoît Cousson9a817bc2012-04-19 13:33:56 -0600221 * 'ocp_wp_noc' class
222 * instance(s): ocp_wp_noc
223 */
224static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {
225 .name = "ocp_wp_noc",
226};
227
228/* ocp_wp_noc */
229static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {
230 .name = "ocp_wp_noc",
231 .class = &omap44xx_ocp_wp_noc_hwmod_class,
232 .clkdm_name = "l3_instr_clkdm",
233 .prcm = {
234 .omap4 = {
235 .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,
236 .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,
237 .modulemode = MODULEMODE_HWCTRL,
238 },
239 },
240};
241
242/*
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700243 * Modules omap_hwmod structures
244 *
245 * The following IPs are excluded for the moment because:
246 * - They do not need an explicit SW control using omap_hwmod API.
247 * - They still need to be validated with the driver
248 * properly adapted to omap_hwmod / omap_device
249 *
Benoît Cousson96566042012-04-19 13:33:59 -0600250 * usim
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700251 */
252
253/*
Benoit Cousson407a6882011-02-15 22:39:48 +0100254 * 'aess' class
255 * audio engine sub system
256 */
257
258static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
259 .rev_offs = 0x0000,
260 .sysc_offs = 0x0010,
261 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
262 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
Benoit Coussonc614ebf2011-07-01 22:54:01 +0200263 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
264 MSTANDBY_SMART_WKUP),
Benoit Cousson407a6882011-02-15 22:39:48 +0100265 .sysc_fields = &omap_hwmod_sysc_type2,
266};
267
268static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
269 .name = "aess",
270 .sysc = &omap44xx_aess_sysc,
Paul Walmsleyc02060d2013-02-10 11:22:23 -0700271 .enable_preprogram = omap_hwmod_aess_preprogram,
Benoit Cousson407a6882011-02-15 22:39:48 +0100272};
273
274/* aess */
Benoit Cousson407a6882011-02-15 22:39:48 +0100275static struct omap_hwmod omap44xx_aess_hwmod = {
276 .name = "aess",
277 .class = &omap44xx_aess_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600278 .clkdm_name = "abe_clkdm",
Sebastien Guiriec9f0c5992013-02-10 11:22:24 -0700279 .main_clk = "aess_fclk",
Benoit Cousson00fe6102011-07-09 19:14:28 -0600280 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +0100281 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600282 .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600283 .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
Tero Kristoce809792012-09-23 17:28:19 -0600284 .lostcontext_mask = OMAP4430_LOSTCONTEXT_DFF_MASK,
Benoit Cousson03fdefe52011-07-10 05:56:32 -0600285 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +0100286 },
287 },
Benoit Cousson407a6882011-02-15 22:39:48 +0100288};
289
290/*
Paul Walmsley42b9e382012-04-19 13:33:54 -0600291 * 'c2c' class
292 * chip 2 chip interface used to plug the ape soc (omap) with an external modem
293 * soc
294 */
295
296static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
297 .name = "c2c",
298};
299
300/* c2c */
Paul Walmsley42b9e382012-04-19 13:33:54 -0600301static struct omap_hwmod omap44xx_c2c_hwmod = {
302 .name = "c2c",
303 .class = &omap44xx_c2c_hwmod_class,
304 .clkdm_name = "d2d_clkdm",
Paul Walmsley42b9e382012-04-19 13:33:54 -0600305 .prcm = {
306 .omap4 = {
307 .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
308 .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
309 },
310 },
311};
312
313/*
Benoit Cousson407a6882011-02-15 22:39:48 +0100314 * 'counter' class
315 * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
316 */
317
318static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
319 .rev_offs = 0x0000,
320 .sysc_offs = 0x0004,
321 .sysc_flags = SYSC_HAS_SIDLEMODE,
Paul Walmsley252a4c52012-06-17 11:57:51 -0600322 .idlemodes = (SIDLE_FORCE | SIDLE_NO),
Benoit Cousson407a6882011-02-15 22:39:48 +0100323 .sysc_fields = &omap_hwmod_sysc_type1,
324};
325
326static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
327 .name = "counter",
328 .sysc = &omap44xx_counter_sysc,
329};
330
331/* counter_32k */
Benoit Cousson407a6882011-02-15 22:39:48 +0100332static struct omap_hwmod omap44xx_counter_32k_hwmod = {
333 .name = "counter_32k",
334 .class = &omap44xx_counter_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600335 .clkdm_name = "l4_wkup_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +0100336 .flags = HWMOD_SWSUP_SIDLE,
337 .main_clk = "sys_32k_ck",
Benoit Cousson00fe6102011-07-09 19:14:28 -0600338 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +0100339 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600340 .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600341 .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
Benoit Cousson407a6882011-02-15 22:39:48 +0100342 },
343 },
Benoit Cousson407a6882011-02-15 22:39:48 +0100344};
345
346/*
Paul Walmsleya0b5d812012-04-19 13:33:57 -0600347 * 'ctrl_module' class
348 * attila core control module + core pad control module + wkup pad control
349 * module + attila wkup control module
350 */
351
352static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {
353 .rev_offs = 0x0000,
354 .sysc_offs = 0x0010,
355 .sysc_flags = SYSC_HAS_SIDLEMODE,
356 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
357 SIDLE_SMART_WKUP),
358 .sysc_fields = &omap_hwmod_sysc_type2,
359};
360
361static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {
362 .name = "ctrl_module",
363 .sysc = &omap44xx_ctrl_module_sysc,
364};
365
366/* ctrl_module_core */
Paul Walmsleya0b5d812012-04-19 13:33:57 -0600367static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {
368 .name = "ctrl_module_core",
369 .class = &omap44xx_ctrl_module_hwmod_class,
370 .clkdm_name = "l4_cfg_clkdm",
Tero Kristo46b3af22012-09-23 17:28:20 -0600371 .prcm = {
372 .omap4 = {
373 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
374 },
375 },
Paul Walmsleya0b5d812012-04-19 13:33:57 -0600376};
377
378/* ctrl_module_pad_core */
379static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {
380 .name = "ctrl_module_pad_core",
381 .class = &omap44xx_ctrl_module_hwmod_class,
382 .clkdm_name = "l4_cfg_clkdm",
Tero Kristo46b3af22012-09-23 17:28:20 -0600383 .prcm = {
384 .omap4 = {
385 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
386 },
387 },
Paul Walmsleya0b5d812012-04-19 13:33:57 -0600388};
389
390/* ctrl_module_wkup */
391static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {
392 .name = "ctrl_module_wkup",
393 .class = &omap44xx_ctrl_module_hwmod_class,
394 .clkdm_name = "l4_wkup_clkdm",
Tero Kristo46b3af22012-09-23 17:28:20 -0600395 .prcm = {
396 .omap4 = {
397 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
398 },
399 },
Paul Walmsleya0b5d812012-04-19 13:33:57 -0600400};
401
402/* ctrl_module_pad_wkup */
403static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {
404 .name = "ctrl_module_pad_wkup",
405 .class = &omap44xx_ctrl_module_hwmod_class,
406 .clkdm_name = "l4_wkup_clkdm",
Tero Kristo46b3af22012-09-23 17:28:20 -0600407 .prcm = {
408 .omap4 = {
409 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
410 },
411 },
Paul Walmsleya0b5d812012-04-19 13:33:57 -0600412};
413
414/*
Benoît Cousson96566042012-04-19 13:33:59 -0600415 * 'debugss' class
416 * debug and emulation sub system
417 */
418
419static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {
420 .name = "debugss",
421};
422
423/* debugss */
424static struct omap_hwmod omap44xx_debugss_hwmod = {
425 .name = "debugss",
426 .class = &omap44xx_debugss_hwmod_class,
427 .clkdm_name = "emu_sys_clkdm",
428 .main_clk = "trace_clk_div_ck",
429 .prcm = {
430 .omap4 = {
431 .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,
432 .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,
433 },
434 },
435};
436
437/*
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000438 * 'dma' class
439 * dma controller for data exchange between memory to memory (i.e. internal or
440 * external memory) and gp peripherals to memory or memory to gp peripherals
441 */
442
443static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
444 .rev_offs = 0x0000,
445 .sysc_offs = 0x002c,
446 .syss_offs = 0x0028,
447 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
448 SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
449 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
450 SYSS_HAS_RESET_STATUS),
451 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
452 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
453 .sysc_fields = &omap_hwmod_sysc_type1,
454};
455
456static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
457 .name = "dma",
458 .sysc = &omap44xx_dma_sysc,
459};
460
461/* dma dev_attr */
462static struct omap_dma_dev_attr dma_dev_attr = {
463 .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
464 IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
465 .lch_count = 32,
466};
467
468/* dma_system */
469static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
470 { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
471 { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
472 { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
473 { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -0600474 { .irq = -1 }
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000475};
476
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000477static struct omap_hwmod omap44xx_dma_system_hwmod = {
478 .name = "dma_system",
479 .class = &omap44xx_dma_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600480 .clkdm_name = "l3_dma_clkdm",
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000481 .mpu_irqs = omap44xx_dma_system_irqs,
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000482 .main_clk = "l3_div_ck",
483 .prcm = {
484 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600485 .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600486 .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000487 },
488 },
489 .dev_attr = &dma_dev_attr,
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000490};
491
492/*
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000493 * 'dmic' class
494 * digital microphone controller
495 */
496
497static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
498 .rev_offs = 0x0000,
499 .sysc_offs = 0x0010,
500 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
501 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
502 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
503 SIDLE_SMART_WKUP),
504 .sysc_fields = &omap_hwmod_sysc_type2,
505};
506
507static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
508 .name = "dmic",
509 .sysc = &omap44xx_dmic_sysc,
510};
511
512/* dmic */
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000513static struct omap_hwmod omap44xx_dmic_hwmod = {
514 .name = "dmic",
515 .class = &omap44xx_dmic_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600516 .clkdm_name = "abe_clkdm",
Paul Walmsleyee877ac2013-01-26 00:48:55 -0700517 .main_clk = "func_dmic_abe_gfclk",
Benoit Cousson00fe6102011-07-09 19:14:28 -0600518 .prcm = {
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000519 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600520 .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600521 .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -0600522 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000523 },
524 },
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000525};
526
527/*
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700528 * 'dsp' class
529 * dsp sub-system
530 */
531
532static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +0000533 .name = "dsp",
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700534};
535
536/* dsp */
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700537static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700538 { .name = "dsp", .rst_shift = 0 },
539};
540
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700541static struct omap_hwmod omap44xx_dsp_hwmod = {
542 .name = "dsp",
543 .class = &omap44xx_dsp_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600544 .clkdm_name = "tesla_clkdm",
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700545 .rst_lines = omap44xx_dsp_resets,
546 .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
Omar Ramirez Luna298ea442012-11-19 19:05:52 -0600547 .main_clk = "dpll_iva_m4x2_ck",
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700548 .prcm = {
549 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600550 .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
Benoit Coussoneaac3292011-07-10 05:56:31 -0600551 .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600552 .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -0600553 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700554 },
555 },
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700556};
557
558/*
Benoit Coussond63bd742011-01-27 11:17:03 +0000559 * 'dss' class
560 * display sub-system
561 */
562
563static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
564 .rev_offs = 0x0000,
565 .syss_offs = 0x0014,
566 .sysc_flags = SYSS_HAS_RESET_STATUS,
567};
568
569static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
570 .name = "dss",
571 .sysc = &omap44xx_dss_sysc,
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700572 .reset = omap_dss_reset,
Benoit Coussond63bd742011-01-27 11:17:03 +0000573};
574
575/* dss */
Benoit Coussond63bd742011-01-27 11:17:03 +0000576static struct omap_hwmod_opt_clk dss_opt_clks[] = {
577 { .role = "sys_clk", .clk = "dss_sys_clk" },
578 { .role = "tv_clk", .clk = "dss_tv_clk" },
Tomi Valkeinen4d0698d2011-11-08 03:16:12 -0700579 { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
Benoit Coussond63bd742011-01-27 11:17:03 +0000580};
581
582static struct omap_hwmod omap44xx_dss_hwmod = {
583 .name = "dss_core",
Tomi Valkeinen37ad0852011-11-08 03:16:11 -0700584 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000585 .class = &omap44xx_dss_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600586 .clkdm_name = "l3_dss_clkdm",
Tomi Valkeinenda7cdfa2011-07-09 20:39:45 -0600587 .main_clk = "dss_dss_clk",
Benoit Coussond63bd742011-01-27 11:17:03 +0000588 .prcm = {
589 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600590 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600591 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000592 },
593 },
594 .opt_clks = dss_opt_clks,
595 .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
Benoit Coussond63bd742011-01-27 11:17:03 +0000596};
597
598/*
599 * 'dispc' class
600 * display controller
601 */
602
603static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
604 .rev_offs = 0x0000,
605 .sysc_offs = 0x0010,
606 .syss_offs = 0x0014,
607 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
608 SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
609 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
610 SYSS_HAS_RESET_STATUS),
611 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
612 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
613 .sysc_fields = &omap_hwmod_sysc_type1,
614};
615
616static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
617 .name = "dispc",
618 .sysc = &omap44xx_dispc_sysc,
619};
620
621/* dss_dispc */
Tomi Valkeinenb38911f2013-06-11 10:37:19 +0300622static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
623 { .irq = 25 + OMAP44XX_IRQ_GIC_START },
624 { .irq = -1 }
625};
626
627static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
628 { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
629 { .dma_req = -1 }
630};
631
Archit Tanejab923d402011-10-06 18:04:08 -0600632static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
633 .manager_count = 3,
634 .has_framedonetv_irq = 1
635};
636
Benoit Coussond63bd742011-01-27 11:17:03 +0000637static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
638 .name = "dss_dispc",
639 .class = &omap44xx_dispc_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600640 .clkdm_name = "l3_dss_clkdm",
Tomi Valkeinenb38911f2013-06-11 10:37:19 +0300641 .mpu_irqs = omap44xx_dss_dispc_irqs,
642 .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
Tomi Valkeinenda7cdfa2011-07-09 20:39:45 -0600643 .main_clk = "dss_dss_clk",
Benoit Coussond63bd742011-01-27 11:17:03 +0000644 .prcm = {
645 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600646 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600647 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000648 },
649 },
Archit Tanejab923d402011-10-06 18:04:08 -0600650 .dev_attr = &omap44xx_dss_dispc_dev_attr
Benoit Coussond63bd742011-01-27 11:17:03 +0000651};
652
653/*
654 * 'dsi' class
655 * display serial interface controller
656 */
657
658static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
659 .rev_offs = 0x0000,
660 .sysc_offs = 0x0010,
661 .syss_offs = 0x0014,
662 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
663 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
664 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
665 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
666 .sysc_fields = &omap_hwmod_sysc_type1,
667};
668
669static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
670 .name = "dsi",
671 .sysc = &omap44xx_dsi_sysc,
672};
673
674/* dss_dsi1 */
Tomi Valkeinenb38911f2013-06-11 10:37:19 +0300675static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
676 { .irq = 53 + OMAP44XX_IRQ_GIC_START },
677 { .irq = -1 }
678};
679
680static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
681 { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
682 { .dma_req = -1 }
683};
684
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600685static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
686 { .role = "sys_clk", .clk = "dss_sys_clk" },
687};
688
Benoit Coussond63bd742011-01-27 11:17:03 +0000689static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
690 .name = "dss_dsi1",
691 .class = &omap44xx_dsi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600692 .clkdm_name = "l3_dss_clkdm",
Tomi Valkeinenb38911f2013-06-11 10:37:19 +0300693 .mpu_irqs = omap44xx_dss_dsi1_irqs,
694 .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
Tomi Valkeinenda7cdfa2011-07-09 20:39:45 -0600695 .main_clk = "dss_dss_clk",
Benoit Coussond63bd742011-01-27 11:17:03 +0000696 .prcm = {
697 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600698 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600699 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000700 },
701 },
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600702 .opt_clks = dss_dsi1_opt_clks,
703 .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
Benoit Coussond63bd742011-01-27 11:17:03 +0000704};
705
706/* dss_dsi2 */
Tomi Valkeinenb38911f2013-06-11 10:37:19 +0300707static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
708 { .irq = 84 + OMAP44XX_IRQ_GIC_START },
709 { .irq = -1 }
710};
711
712static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
713 { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
714 { .dma_req = -1 }
715};
716
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600717static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
718 { .role = "sys_clk", .clk = "dss_sys_clk" },
719};
720
Benoit Coussond63bd742011-01-27 11:17:03 +0000721static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
722 .name = "dss_dsi2",
723 .class = &omap44xx_dsi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600724 .clkdm_name = "l3_dss_clkdm",
Tomi Valkeinenb38911f2013-06-11 10:37:19 +0300725 .mpu_irqs = omap44xx_dss_dsi2_irqs,
726 .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
Tomi Valkeinenda7cdfa2011-07-09 20:39:45 -0600727 .main_clk = "dss_dss_clk",
Benoit Coussond63bd742011-01-27 11:17:03 +0000728 .prcm = {
729 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600730 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600731 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000732 },
733 },
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600734 .opt_clks = dss_dsi2_opt_clks,
735 .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
Benoit Coussond63bd742011-01-27 11:17:03 +0000736};
737
738/*
739 * 'hdmi' class
740 * hdmi controller
741 */
742
743static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
744 .rev_offs = 0x0000,
745 .sysc_offs = 0x0010,
746 .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
747 SYSC_HAS_SOFTRESET),
748 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
749 SIDLE_SMART_WKUP),
750 .sysc_fields = &omap_hwmod_sysc_type2,
751};
752
753static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
754 .name = "hdmi",
755 .sysc = &omap44xx_hdmi_sysc,
756};
757
758/* dss_hdmi */
Tomi Valkeinenb38911f2013-06-11 10:37:19 +0300759static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
760 { .irq = 101 + OMAP44XX_IRQ_GIC_START },
761 { .irq = -1 }
762};
763
764static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
765 { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
766 { .dma_req = -1 }
767};
768
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600769static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
770 { .role = "sys_clk", .clk = "dss_sys_clk" },
771};
772
Benoit Coussond63bd742011-01-27 11:17:03 +0000773static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
774 .name = "dss_hdmi",
775 .class = &omap44xx_hdmi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600776 .clkdm_name = "l3_dss_clkdm",
Ricardo Neridc57aef2012-06-21 10:08:53 +0200777 /*
778 * HDMI audio requires to use no-idle mode. Hence,
779 * set idle mode by software.
780 */
781 .flags = HWMOD_SWSUP_SIDLE,
Tomi Valkeinenb38911f2013-06-11 10:37:19 +0300782 .mpu_irqs = omap44xx_dss_hdmi_irqs,
783 .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
Tomi Valkeinen4d0698d2011-11-08 03:16:12 -0700784 .main_clk = "dss_48mhz_clk",
Benoit Coussond63bd742011-01-27 11:17:03 +0000785 .prcm = {
786 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600787 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600788 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000789 },
790 },
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600791 .opt_clks = dss_hdmi_opt_clks,
792 .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
Benoit Coussond63bd742011-01-27 11:17:03 +0000793};
794
795/*
796 * 'rfbi' class
797 * remote frame buffer interface
798 */
799
800static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
801 .rev_offs = 0x0000,
802 .sysc_offs = 0x0010,
803 .syss_offs = 0x0014,
804 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
805 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
806 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
807 .sysc_fields = &omap_hwmod_sysc_type1,
808};
809
810static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
811 .name = "rfbi",
812 .sysc = &omap44xx_rfbi_sysc,
813};
814
815/* dss_rfbi */
Tomi Valkeinenb38911f2013-06-11 10:37:19 +0300816static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
817 { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
818 { .dma_req = -1 }
819};
820
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600821static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
822 { .role = "ick", .clk = "dss_fck" },
823};
824
Benoit Coussond63bd742011-01-27 11:17:03 +0000825static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
826 .name = "dss_rfbi",
827 .class = &omap44xx_rfbi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600828 .clkdm_name = "l3_dss_clkdm",
Tomi Valkeinenb38911f2013-06-11 10:37:19 +0300829 .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
Tomi Valkeinenda7cdfa2011-07-09 20:39:45 -0600830 .main_clk = "dss_dss_clk",
Benoit Coussond63bd742011-01-27 11:17:03 +0000831 .prcm = {
832 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600833 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600834 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000835 },
836 },
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600837 .opt_clks = dss_rfbi_opt_clks,
838 .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
Benoit Coussond63bd742011-01-27 11:17:03 +0000839};
840
841/*
842 * 'venc' class
843 * video encoder
844 */
845
846static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
847 .name = "venc",
848};
849
850/* dss_venc */
Benoit Coussond63bd742011-01-27 11:17:03 +0000851static struct omap_hwmod omap44xx_dss_venc_hwmod = {
852 .name = "dss_venc",
853 .class = &omap44xx_venc_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600854 .clkdm_name = "l3_dss_clkdm",
Tomi Valkeinen4d0698d2011-11-08 03:16:12 -0700855 .main_clk = "dss_tv_clk",
Benoit Coussond63bd742011-01-27 11:17:03 +0000856 .prcm = {
857 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600858 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600859 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000860 },
861 },
Benoit Coussond63bd742011-01-27 11:17:03 +0000862};
863
864/*
Paul Walmsley42b9e382012-04-19 13:33:54 -0600865 * 'elm' class
866 * bch error location module
867 */
868
869static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
870 .rev_offs = 0x0000,
871 .sysc_offs = 0x0010,
872 .syss_offs = 0x0014,
873 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
874 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
875 SYSS_HAS_RESET_STATUS),
876 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
877 .sysc_fields = &omap_hwmod_sysc_type1,
878};
879
880static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
881 .name = "elm",
882 .sysc = &omap44xx_elm_sysc,
883};
884
885/* elm */
Paul Walmsley42b9e382012-04-19 13:33:54 -0600886static struct omap_hwmod omap44xx_elm_hwmod = {
887 .name = "elm",
888 .class = &omap44xx_elm_hwmod_class,
889 .clkdm_name = "l4_per_clkdm",
Paul Walmsley42b9e382012-04-19 13:33:54 -0600890 .prcm = {
891 .omap4 = {
892 .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
893 .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
894 },
895 },
896};
897
898/*
Paul Walmsleybf30f952012-04-19 13:33:52 -0600899 * 'emif' class
900 * external memory interface no1
901 */
902
903static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
904 .rev_offs = 0x0000,
905};
906
907static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
908 .name = "emif",
909 .sysc = &omap44xx_emif_sysc,
910};
911
912/* emif1 */
Paul Walmsleybf30f952012-04-19 13:33:52 -0600913static struct omap_hwmod omap44xx_emif1_hwmod = {
914 .name = "emif1",
915 .class = &omap44xx_emif_hwmod_class,
916 .clkdm_name = "l3_emif_clkdm",
917 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
Paul Walmsleybf30f952012-04-19 13:33:52 -0600918 .main_clk = "ddrphy_ck",
919 .prcm = {
920 .omap4 = {
921 .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
922 .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
923 .modulemode = MODULEMODE_HWCTRL,
924 },
925 },
926};
927
928/* emif2 */
Paul Walmsleybf30f952012-04-19 13:33:52 -0600929static struct omap_hwmod omap44xx_emif2_hwmod = {
930 .name = "emif2",
931 .class = &omap44xx_emif_hwmod_class,
932 .clkdm_name = "l3_emif_clkdm",
933 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
Paul Walmsleybf30f952012-04-19 13:33:52 -0600934 .main_clk = "ddrphy_ck",
935 .prcm = {
936 .omap4 = {
937 .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
938 .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
939 .modulemode = MODULEMODE_HWCTRL,
940 },
941 },
942};
943
944/*
Ming Leib050f682012-04-19 13:33:50 -0600945 * 'fdif' class
946 * face detection hw accelerator module
947 */
948
949static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
950 .rev_offs = 0x0000,
951 .sysc_offs = 0x0010,
952 /*
953 * FDIF needs 100 OCP clk cycles delay after a softreset before
954 * accessing sysconfig again.
955 * The lowest frequency at the moment for L3 bus is 100 MHz, so
956 * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
957 *
958 * TODO: Indicate errata when available.
959 */
960 .srst_udelay = 2,
961 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
962 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
963 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
964 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
965 .sysc_fields = &omap_hwmod_sysc_type2,
966};
967
968static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
969 .name = "fdif",
970 .sysc = &omap44xx_fdif_sysc,
971};
972
973/* fdif */
Ming Leib050f682012-04-19 13:33:50 -0600974static struct omap_hwmod omap44xx_fdif_hwmod = {
975 .name = "fdif",
976 .class = &omap44xx_fdif_hwmod_class,
977 .clkdm_name = "iss_clkdm",
Ming Leib050f682012-04-19 13:33:50 -0600978 .main_clk = "fdif_fck",
979 .prcm = {
980 .omap4 = {
981 .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
982 .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
983 .modulemode = MODULEMODE_SWCTRL,
984 },
985 },
986};
987
988/*
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700989 * 'gpio' class
990 * general purpose io module
991 */
992
993static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
994 .rev_offs = 0x0000,
995 .sysc_offs = 0x0010,
996 .syss_offs = 0x0114,
Benoit Cousson0cfe8752010-12-21 21:08:33 -0700997 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
998 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
999 SYSS_HAS_RESET_STATUS),
Benoit Cousson7cffa6b2010-12-21 21:31:28 -07001000 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1001 SIDLE_SMART_WKUP),
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001002 .sysc_fields = &omap_hwmod_sysc_type1,
1003};
1004
1005static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00001006 .name = "gpio",
1007 .sysc = &omap44xx_gpio_sysc,
1008 .rev = 2,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001009};
1010
1011/* gpio dev_attr */
1012static struct omap_gpio_dev_attr gpio_dev_attr = {
Benoit Coussonfe134712010-12-23 22:30:32 +00001013 .bank_width = 32,
1014 .dbck_flag = true,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001015};
1016
1017/* gpio1 */
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001018static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001019 { .role = "dbclk", .clk = "gpio1_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001020};
1021
1022static struct omap_hwmod omap44xx_gpio1_hwmod = {
1023 .name = "gpio1",
1024 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001025 .clkdm_name = "l4_wkup_clkdm",
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07001026 .main_clk = "l4_wkup_clk_mux_ck",
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001027 .prcm = {
1028 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001029 .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001030 .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001031 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001032 },
1033 },
1034 .opt_clks = gpio1_opt_clks,
1035 .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
1036 .dev_attr = &gpio_dev_attr,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001037};
1038
1039/* gpio2 */
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001040static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001041 { .role = "dbclk", .clk = "gpio2_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001042};
1043
1044static struct omap_hwmod omap44xx_gpio2_hwmod = {
1045 .name = "gpio2",
1046 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001047 .clkdm_name = "l4_per_clkdm",
Benoit Coussonb399bca2010-12-21 21:08:34 -07001048 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07001049 .main_clk = "l4_div_ck",
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001050 .prcm = {
1051 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001052 .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001053 .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001054 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001055 },
1056 },
1057 .opt_clks = gpio2_opt_clks,
1058 .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
1059 .dev_attr = &gpio_dev_attr,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001060};
1061
1062/* gpio3 */
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001063static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001064 { .role = "dbclk", .clk = "gpio3_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001065};
1066
1067static struct omap_hwmod omap44xx_gpio3_hwmod = {
1068 .name = "gpio3",
1069 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001070 .clkdm_name = "l4_per_clkdm",
Benoit Coussonb399bca2010-12-21 21:08:34 -07001071 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07001072 .main_clk = "l4_div_ck",
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001073 .prcm = {
1074 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001075 .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001076 .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001077 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001078 },
1079 },
1080 .opt_clks = gpio3_opt_clks,
1081 .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
1082 .dev_attr = &gpio_dev_attr,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001083};
1084
1085/* gpio4 */
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001086static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001087 { .role = "dbclk", .clk = "gpio4_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001088};
1089
1090static struct omap_hwmod omap44xx_gpio4_hwmod = {
1091 .name = "gpio4",
1092 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001093 .clkdm_name = "l4_per_clkdm",
Benoit Coussonb399bca2010-12-21 21:08:34 -07001094 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07001095 .main_clk = "l4_div_ck",
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001096 .prcm = {
1097 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001098 .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001099 .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001100 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001101 },
1102 },
1103 .opt_clks = gpio4_opt_clks,
1104 .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
1105 .dev_attr = &gpio_dev_attr,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001106};
1107
1108/* gpio5 */
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001109static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001110 { .role = "dbclk", .clk = "gpio5_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001111};
1112
1113static struct omap_hwmod omap44xx_gpio5_hwmod = {
1114 .name = "gpio5",
1115 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001116 .clkdm_name = "l4_per_clkdm",
Benoit Coussonb399bca2010-12-21 21:08:34 -07001117 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07001118 .main_clk = "l4_div_ck",
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001119 .prcm = {
1120 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001121 .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001122 .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001123 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001124 },
1125 },
1126 .opt_clks = gpio5_opt_clks,
1127 .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
1128 .dev_attr = &gpio_dev_attr,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001129};
1130
1131/* gpio6 */
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001132static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001133 { .role = "dbclk", .clk = "gpio6_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001134};
1135
1136static struct omap_hwmod omap44xx_gpio6_hwmod = {
1137 .name = "gpio6",
1138 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001139 .clkdm_name = "l4_per_clkdm",
Benoit Coussonb399bca2010-12-21 21:08:34 -07001140 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07001141 .main_clk = "l4_div_ck",
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001142 .prcm = {
1143 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001144 .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001145 .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001146 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001147 },
1148 },
1149 .opt_clks = gpio6_opt_clks,
1150 .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
1151 .dev_attr = &gpio_dev_attr,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001152};
1153
1154/*
Benoît Coussoneb42b5d2012-04-19 13:33:51 -06001155 * 'gpmc' class
1156 * general purpose memory controller
1157 */
1158
1159static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
1160 .rev_offs = 0x0000,
1161 .sysc_offs = 0x0010,
1162 .syss_offs = 0x0014,
1163 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
1164 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
1165 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1166 .sysc_fields = &omap_hwmod_sysc_type1,
1167};
1168
1169static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
1170 .name = "gpmc",
1171 .sysc = &omap44xx_gpmc_sysc,
1172};
1173
1174/* gpmc */
Benoît Coussoneb42b5d2012-04-19 13:33:51 -06001175static struct omap_hwmod omap44xx_gpmc_hwmod = {
1176 .name = "gpmc",
1177 .class = &omap44xx_gpmc_hwmod_class,
1178 .clkdm_name = "l3_2_clkdm",
Afzal Mohammed49484a62012-09-23 17:28:24 -06001179 /*
1180 * XXX HWMOD_INIT_NO_RESET should not be needed for this IP
1181 * block. It is not being added due to any known bugs with
1182 * resetting the GPMC IP block, but rather because any timings
1183 * set by the bootloader are not being correctly programmed by
1184 * the kernel from the board file or DT data.
1185 * HWMOD_INIT_NO_RESET should be removed ASAP.
1186 */
Benoît Coussoneb42b5d2012-04-19 13:33:51 -06001187 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
Benoît Coussoneb42b5d2012-04-19 13:33:51 -06001188 .prcm = {
1189 .omap4 = {
1190 .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
1191 .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
1192 .modulemode = MODULEMODE_HWCTRL,
1193 },
1194 },
1195};
1196
1197/*
Paul Walmsley9def3902012-04-19 13:33:53 -06001198 * 'gpu' class
1199 * 2d/3d graphics accelerator
1200 */
1201
1202static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
1203 .rev_offs = 0x1fc00,
1204 .sysc_offs = 0x1fc10,
1205 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
1206 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1207 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
1208 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
1209 .sysc_fields = &omap_hwmod_sysc_type2,
1210};
1211
1212static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
1213 .name = "gpu",
1214 .sysc = &omap44xx_gpu_sysc,
1215};
1216
1217/* gpu */
Paul Walmsley9def3902012-04-19 13:33:53 -06001218static struct omap_hwmod omap44xx_gpu_hwmod = {
1219 .name = "gpu",
1220 .class = &omap44xx_gpu_hwmod_class,
1221 .clkdm_name = "l3_gfx_clkdm",
Paul Walmsleyee877ac2013-01-26 00:48:55 -07001222 .main_clk = "sgx_clk_mux",
Paul Walmsley9def3902012-04-19 13:33:53 -06001223 .prcm = {
1224 .omap4 = {
1225 .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
1226 .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
1227 .modulemode = MODULEMODE_SWCTRL,
1228 },
1229 },
1230};
1231
1232/*
Paul Walmsleya091c082012-04-19 13:33:50 -06001233 * 'hdq1w' class
1234 * hdq / 1-wire serial interface controller
1235 */
1236
1237static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
1238 .rev_offs = 0x0000,
1239 .sysc_offs = 0x0014,
1240 .syss_offs = 0x0018,
1241 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
1242 SYSS_HAS_RESET_STATUS),
1243 .sysc_fields = &omap_hwmod_sysc_type1,
1244};
1245
1246static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
1247 .name = "hdq1w",
1248 .sysc = &omap44xx_hdq1w_sysc,
1249};
1250
1251/* hdq1w */
Paul Walmsleya091c082012-04-19 13:33:50 -06001252static struct omap_hwmod omap44xx_hdq1w_hwmod = {
1253 .name = "hdq1w",
1254 .class = &omap44xx_hdq1w_hwmod_class,
1255 .clkdm_name = "l4_per_clkdm",
1256 .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07001257 .main_clk = "func_12m_fclk",
Paul Walmsleya091c082012-04-19 13:33:50 -06001258 .prcm = {
1259 .omap4 = {
1260 .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
1261 .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
1262 .modulemode = MODULEMODE_SWCTRL,
1263 },
1264 },
1265};
1266
1267/*
Benoit Cousson407a6882011-02-15 22:39:48 +01001268 * 'hsi' class
1269 * mipi high-speed synchronous serial interface (multichannel and full-duplex
1270 * serial if)
1271 */
1272
1273static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
1274 .rev_offs = 0x0000,
1275 .sysc_offs = 0x0010,
1276 .syss_offs = 0x0014,
1277 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
1278 SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
1279 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
1280 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1281 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
Benoit Coussonc614ebf2011-07-01 22:54:01 +02001282 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
Benoit Cousson407a6882011-02-15 22:39:48 +01001283 .sysc_fields = &omap_hwmod_sysc_type1,
1284};
1285
1286static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
1287 .name = "hsi",
1288 .sysc = &omap44xx_hsi_sysc,
1289};
1290
1291/* hsi */
Benoit Cousson407a6882011-02-15 22:39:48 +01001292static struct omap_hwmod omap44xx_hsi_hwmod = {
1293 .name = "hsi",
1294 .class = &omap44xx_hsi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001295 .clkdm_name = "l3_init_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01001296 .main_clk = "hsi_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06001297 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01001298 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001299 .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001300 .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001301 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01001302 },
1303 },
Benoit Cousson407a6882011-02-15 22:39:48 +01001304};
1305
1306/*
Benoit Coussonf7764712010-09-21 19:37:14 +05301307 * 'i2c' class
1308 * multimaster high-speed i2c controller
1309 */
1310
1311static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
1312 .sysc_offs = 0x0010,
1313 .syss_offs = 0x0090,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001314 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
1315 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
Benoit Cousson0cfe8752010-12-21 21:08:33 -07001316 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
Benoit Cousson7cffa6b2010-12-21 21:31:28 -07001317 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1318 SIDLE_SMART_WKUP),
Shubhrajyoti D3e47dc62011-12-13 16:25:54 +05301319 .clockact = CLOCKACT_TEST_ICLK,
Benoit Coussonf7764712010-09-21 19:37:14 +05301320 .sysc_fields = &omap_hwmod_sysc_type1,
1321};
1322
1323static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00001324 .name = "i2c",
1325 .sysc = &omap44xx_i2c_sysc,
Andy Greendb791a72011-07-10 05:27:15 -06001326 .rev = OMAP_I2C_IP_VERSION_2,
Avinash.H.M6d3c55f2011-07-10 05:27:16 -06001327 .reset = &omap_i2c_reset,
Benoit Coussonf7764712010-09-21 19:37:14 +05301328};
1329
Andy Green4d4441a2011-07-10 05:27:16 -06001330static struct omap_i2c_dev_attr i2c_dev_attr = {
Shubhrajyoti D972deb42012-11-26 15:25:11 +05301331 .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
Andy Green4d4441a2011-07-10 05:27:16 -06001332};
1333
Benoit Coussonf7764712010-09-21 19:37:14 +05301334/* i2c1 */
Benoit Coussonf7764712010-09-21 19:37:14 +05301335static struct omap_hwmod omap44xx_i2c1_hwmod = {
1336 .name = "i2c1",
1337 .class = &omap44xx_i2c_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001338 .clkdm_name = "l4_per_clkdm",
Shubhrajyoti D3e47dc62011-12-13 16:25:54 +05301339 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07001340 .main_clk = "func_96m_fclk",
Benoit Coussonf7764712010-09-21 19:37:14 +05301341 .prcm = {
1342 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001343 .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001344 .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001345 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussonf7764712010-09-21 19:37:14 +05301346 },
1347 },
Andy Green4d4441a2011-07-10 05:27:16 -06001348 .dev_attr = &i2c_dev_attr,
Benoit Coussonf7764712010-09-21 19:37:14 +05301349};
1350
1351/* i2c2 */
Benoit Coussonf7764712010-09-21 19:37:14 +05301352static struct omap_hwmod omap44xx_i2c2_hwmod = {
1353 .name = "i2c2",
1354 .class = &omap44xx_i2c_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001355 .clkdm_name = "l4_per_clkdm",
Shubhrajyoti D3e47dc62011-12-13 16:25:54 +05301356 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07001357 .main_clk = "func_96m_fclk",
Benoit Coussonf7764712010-09-21 19:37:14 +05301358 .prcm = {
1359 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001360 .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001361 .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001362 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussonf7764712010-09-21 19:37:14 +05301363 },
1364 },
Andy Green4d4441a2011-07-10 05:27:16 -06001365 .dev_attr = &i2c_dev_attr,
Benoit Coussonf7764712010-09-21 19:37:14 +05301366};
1367
1368/* i2c3 */
Benoit Coussonf7764712010-09-21 19:37:14 +05301369static struct omap_hwmod omap44xx_i2c3_hwmod = {
1370 .name = "i2c3",
1371 .class = &omap44xx_i2c_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001372 .clkdm_name = "l4_per_clkdm",
Shubhrajyoti D3e47dc62011-12-13 16:25:54 +05301373 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07001374 .main_clk = "func_96m_fclk",
Benoit Coussonf7764712010-09-21 19:37:14 +05301375 .prcm = {
1376 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001377 .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001378 .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001379 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussonf7764712010-09-21 19:37:14 +05301380 },
1381 },
Andy Green4d4441a2011-07-10 05:27:16 -06001382 .dev_attr = &i2c_dev_attr,
Benoit Coussonf7764712010-09-21 19:37:14 +05301383};
1384
1385/* i2c4 */
Benoit Coussonf7764712010-09-21 19:37:14 +05301386static struct omap_hwmod omap44xx_i2c4_hwmod = {
1387 .name = "i2c4",
1388 .class = &omap44xx_i2c_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001389 .clkdm_name = "l4_per_clkdm",
Shubhrajyoti D3e47dc62011-12-13 16:25:54 +05301390 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07001391 .main_clk = "func_96m_fclk",
Benoit Coussonf7764712010-09-21 19:37:14 +05301392 .prcm = {
1393 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001394 .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001395 .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001396 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussonf7764712010-09-21 19:37:14 +05301397 },
1398 },
Andy Green4d4441a2011-07-10 05:27:16 -06001399 .dev_attr = &i2c_dev_attr,
Benoit Coussonf7764712010-09-21 19:37:14 +05301400};
1401
1402/*
Benoit Cousson407a6882011-02-15 22:39:48 +01001403 * 'ipu' class
1404 * imaging processor unit
1405 */
1406
1407static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
1408 .name = "ipu",
1409};
1410
1411/* ipu */
Benoit Cousson407a6882011-02-15 22:39:48 +01001412static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
Paul Walmsleyf2f57362012-04-18 19:10:02 -06001413 { .name = "cpu0", .rst_shift = 0 },
1414 { .name = "cpu1", .rst_shift = 1 },
Benoit Cousson407a6882011-02-15 22:39:48 +01001415};
1416
Benoit Cousson407a6882011-02-15 22:39:48 +01001417static struct omap_hwmod omap44xx_ipu_hwmod = {
1418 .name = "ipu",
1419 .class = &omap44xx_ipu_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001420 .clkdm_name = "ducati_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01001421 .rst_lines = omap44xx_ipu_resets,
1422 .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
Omar Ramirez Luna298ea442012-11-19 19:05:52 -06001423 .main_clk = "ducati_clk_mux_ck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06001424 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01001425 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001426 .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
Benoit Coussoneaac3292011-07-10 05:56:31 -06001427 .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001428 .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001429 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01001430 },
1431 },
Benoit Cousson407a6882011-02-15 22:39:48 +01001432};
1433
1434/*
1435 * 'iss' class
1436 * external images sensor pixel data processor
1437 */
1438
1439static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
1440 .rev_offs = 0x0000,
1441 .sysc_offs = 0x0010,
Fernando Guzman Lugod99de7f2012-04-13 05:08:03 -06001442 /*
1443 * ISS needs 100 OCP clk cycles delay after a softreset before
1444 * accessing sysconfig again.
1445 * The lowest frequency at the moment for L3 bus is 100 MHz, so
1446 * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
1447 *
1448 * TODO: Indicate errata when available.
1449 */
1450 .srst_udelay = 2,
Benoit Cousson407a6882011-02-15 22:39:48 +01001451 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
1452 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1453 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1454 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
Benoit Coussonc614ebf2011-07-01 22:54:01 +02001455 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
Benoit Cousson407a6882011-02-15 22:39:48 +01001456 .sysc_fields = &omap_hwmod_sysc_type2,
1457};
1458
1459static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
1460 .name = "iss",
1461 .sysc = &omap44xx_iss_sysc,
1462};
1463
1464/* iss */
Benoit Cousson407a6882011-02-15 22:39:48 +01001465static struct omap_hwmod_opt_clk iss_opt_clks[] = {
1466 { .role = "ctrlclk", .clk = "iss_ctrlclk" },
1467};
1468
1469static struct omap_hwmod omap44xx_iss_hwmod = {
1470 .name = "iss",
1471 .class = &omap44xx_iss_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001472 .clkdm_name = "iss_clkdm",
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07001473 .main_clk = "ducati_clk_mux_ck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06001474 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01001475 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001476 .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001477 .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001478 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01001479 },
1480 },
1481 .opt_clks = iss_opt_clks,
1482 .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
Benoit Cousson407a6882011-02-15 22:39:48 +01001483};
1484
1485/*
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001486 * 'iva' class
1487 * multi-standard video encoder/decoder hardware accelerator
1488 */
1489
1490static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00001491 .name = "iva",
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001492};
1493
1494/* iva */
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001495static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001496 { .name = "seq0", .rst_shift = 0 },
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001497 { .name = "seq1", .rst_shift = 1 },
Paul Walmsleyf2f57362012-04-18 19:10:02 -06001498 { .name = "logic", .rst_shift = 2 },
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001499};
1500
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001501static struct omap_hwmod omap44xx_iva_hwmod = {
1502 .name = "iva",
1503 .class = &omap44xx_iva_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001504 .clkdm_name = "ivahd_clkdm",
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001505 .rst_lines = omap44xx_iva_resets,
1506 .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07001507 .main_clk = "dpll_iva_m5x2_ck",
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001508 .prcm = {
1509 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001510 .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
Benoit Coussoneaac3292011-07-10 05:56:31 -06001511 .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001512 .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001513 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001514 },
1515 },
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001516};
1517
1518/*
Benoit Cousson407a6882011-02-15 22:39:48 +01001519 * 'kbd' class
1520 * keyboard controller
1521 */
1522
1523static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
1524 .rev_offs = 0x0000,
1525 .sysc_offs = 0x0010,
1526 .syss_offs = 0x0014,
1527 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
1528 SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
1529 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
1530 SYSS_HAS_RESET_STATUS),
1531 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1532 .sysc_fields = &omap_hwmod_sysc_type1,
1533};
1534
1535static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
1536 .name = "kbd",
1537 .sysc = &omap44xx_kbd_sysc,
1538};
1539
1540/* kbd */
Benoit Cousson407a6882011-02-15 22:39:48 +01001541static struct omap_hwmod omap44xx_kbd_hwmod = {
1542 .name = "kbd",
1543 .class = &omap44xx_kbd_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001544 .clkdm_name = "l4_wkup_clkdm",
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07001545 .main_clk = "sys_32k_ck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06001546 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01001547 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001548 .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001549 .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001550 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01001551 },
1552 },
Benoit Cousson407a6882011-02-15 22:39:48 +01001553};
1554
1555/*
Benoit Coussonec5df922011-02-02 19:27:21 +00001556 * 'mailbox' class
1557 * mailbox module allowing communication between the on-chip processors using a
1558 * queued mailbox-interrupt mechanism.
1559 */
1560
1561static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
1562 .rev_offs = 0x0000,
1563 .sysc_offs = 0x0010,
1564 .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
1565 SYSC_HAS_SOFTRESET),
1566 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1567 .sysc_fields = &omap_hwmod_sysc_type2,
1568};
1569
1570static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
1571 .name = "mailbox",
1572 .sysc = &omap44xx_mailbox_sysc,
1573};
1574
1575/* mailbox */
Benoit Coussonec5df922011-02-02 19:27:21 +00001576static struct omap_hwmod omap44xx_mailbox_hwmod = {
1577 .name = "mailbox",
1578 .class = &omap44xx_mailbox_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001579 .clkdm_name = "l4_cfg_clkdm",
Benoit Cousson00fe6102011-07-09 19:14:28 -06001580 .prcm = {
Benoit Coussonec5df922011-02-02 19:27:21 +00001581 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001582 .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001583 .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
Benoit Coussonec5df922011-02-02 19:27:21 +00001584 },
1585 },
Benoit Coussonec5df922011-02-02 19:27:21 +00001586};
1587
1588/*
Benoît Cousson896d4e92012-04-19 13:33:54 -06001589 * 'mcasp' class
1590 * multi-channel audio serial port controller
1591 */
1592
1593/* The IP is not compliant to type1 / type2 scheme */
1594static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
1595 .sidle_shift = 0,
1596};
1597
1598static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
1599 .sysc_offs = 0x0004,
1600 .sysc_flags = SYSC_HAS_SIDLEMODE,
1601 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1602 SIDLE_SMART_WKUP),
1603 .sysc_fields = &omap_hwmod_sysc_type_mcasp,
1604};
1605
1606static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
1607 .name = "mcasp",
1608 .sysc = &omap44xx_mcasp_sysc,
1609};
1610
1611/* mcasp */
Benoît Cousson896d4e92012-04-19 13:33:54 -06001612static struct omap_hwmod omap44xx_mcasp_hwmod = {
1613 .name = "mcasp",
1614 .class = &omap44xx_mcasp_hwmod_class,
1615 .clkdm_name = "abe_clkdm",
Paul Walmsleyee877ac2013-01-26 00:48:55 -07001616 .main_clk = "func_mcasp_abe_gfclk",
Benoît Cousson896d4e92012-04-19 13:33:54 -06001617 .prcm = {
1618 .omap4 = {
1619 .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
1620 .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
1621 .modulemode = MODULEMODE_SWCTRL,
1622 },
1623 },
1624};
1625
1626/*
Benoit Cousson4ddff492011-01-31 14:50:30 +00001627 * 'mcbsp' class
1628 * multi channel buffered serial port controller
1629 */
1630
1631static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
1632 .sysc_offs = 0x008c,
1633 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
1634 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1635 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1636 .sysc_fields = &omap_hwmod_sysc_type1,
1637};
1638
1639static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
1640 .name = "mcbsp",
1641 .sysc = &omap44xx_mcbsp_sysc,
Kishon Vijay Abraham Icb7e9de2011-02-24 15:16:50 +05301642 .rev = MCBSP_CONFIG_TYPE4,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001643};
1644
1645/* mcbsp1 */
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001646static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
1647 { .role = "pad_fck", .clk = "pad_clks_ck" },
Benoit Coussond7a0b512012-07-04 06:55:29 -06001648 { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001649};
1650
Benoit Cousson4ddff492011-01-31 14:50:30 +00001651static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
1652 .name = "mcbsp1",
1653 .class = &omap44xx_mcbsp_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001654 .clkdm_name = "abe_clkdm",
Paul Walmsleyee877ac2013-01-26 00:48:55 -07001655 .main_clk = "func_mcbsp1_gfclk",
Benoit Cousson4ddff492011-01-31 14:50:30 +00001656 .prcm = {
1657 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001658 .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001659 .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001660 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001661 },
1662 },
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001663 .opt_clks = mcbsp1_opt_clks,
1664 .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
Benoit Cousson4ddff492011-01-31 14:50:30 +00001665};
1666
1667/* mcbsp2 */
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001668static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
1669 { .role = "pad_fck", .clk = "pad_clks_ck" },
Benoit Coussond7a0b512012-07-04 06:55:29 -06001670 { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001671};
1672
Benoit Cousson4ddff492011-01-31 14:50:30 +00001673static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
1674 .name = "mcbsp2",
1675 .class = &omap44xx_mcbsp_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001676 .clkdm_name = "abe_clkdm",
Paul Walmsleyee877ac2013-01-26 00:48:55 -07001677 .main_clk = "func_mcbsp2_gfclk",
Benoit Cousson4ddff492011-01-31 14:50:30 +00001678 .prcm = {
1679 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001680 .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001681 .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001682 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001683 },
1684 },
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001685 .opt_clks = mcbsp2_opt_clks,
1686 .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
Benoit Cousson4ddff492011-01-31 14:50:30 +00001687};
1688
1689/* mcbsp3 */
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001690static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
1691 { .role = "pad_fck", .clk = "pad_clks_ck" },
Benoit Coussond7a0b512012-07-04 06:55:29 -06001692 { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001693};
1694
Benoit Cousson4ddff492011-01-31 14:50:30 +00001695static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
1696 .name = "mcbsp3",
1697 .class = &omap44xx_mcbsp_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001698 .clkdm_name = "abe_clkdm",
Paul Walmsleyee877ac2013-01-26 00:48:55 -07001699 .main_clk = "func_mcbsp3_gfclk",
Benoit Cousson4ddff492011-01-31 14:50:30 +00001700 .prcm = {
1701 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001702 .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001703 .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001704 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001705 },
1706 },
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001707 .opt_clks = mcbsp3_opt_clks,
1708 .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
Benoit Cousson4ddff492011-01-31 14:50:30 +00001709};
1710
1711/* mcbsp4 */
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001712static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
1713 { .role = "pad_fck", .clk = "pad_clks_ck" },
Benoit Coussond7a0b512012-07-04 06:55:29 -06001714 { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" },
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001715};
1716
Benoit Cousson4ddff492011-01-31 14:50:30 +00001717static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
1718 .name = "mcbsp4",
1719 .class = &omap44xx_mcbsp_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001720 .clkdm_name = "l4_per_clkdm",
Paul Walmsleyee877ac2013-01-26 00:48:55 -07001721 .main_clk = "per_mcbsp4_gfclk",
Benoit Cousson4ddff492011-01-31 14:50:30 +00001722 .prcm = {
1723 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001724 .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001725 .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001726 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001727 },
1728 },
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001729 .opt_clks = mcbsp4_opt_clks,
1730 .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
Benoit Cousson4ddff492011-01-31 14:50:30 +00001731};
1732
1733/*
Benoit Cousson407a6882011-02-15 22:39:48 +01001734 * 'mcpdm' class
1735 * multi channel pdm controller (proprietary interface with phoenix power
1736 * ic)
1737 */
1738
1739static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
1740 .rev_offs = 0x0000,
1741 .sysc_offs = 0x0010,
1742 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
1743 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1744 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1745 SIDLE_SMART_WKUP),
1746 .sysc_fields = &omap_hwmod_sysc_type2,
1747};
1748
1749static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
1750 .name = "mcpdm",
1751 .sysc = &omap44xx_mcpdm_sysc,
1752};
1753
1754/* mcpdm */
Benoit Cousson407a6882011-02-15 22:39:48 +01001755static struct omap_hwmod omap44xx_mcpdm_hwmod = {
1756 .name = "mcpdm",
1757 .class = &omap44xx_mcpdm_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001758 .clkdm_name = "abe_clkdm",
Paul Walmsleybc052442012-10-29 22:02:14 -06001759 /*
1760 * It's suspected that the McPDM requires an off-chip main
1761 * functional clock, controlled via I2C. This IP block is
1762 * currently reset very early during boot, before I2C is
1763 * available, so it doesn't seem that we have any choice in
1764 * the kernel other than to avoid resetting it.
Peter Ujfalusi12d82e42013-01-18 16:48:16 -07001765 *
1766 * Also, McPDM needs to be configured to NO_IDLE mode when it
1767 * is in used otherwise vital clocks will be gated which
1768 * results 'slow motion' audio playback.
Paul Walmsleybc052442012-10-29 22:02:14 -06001769 */
Peter Ujfalusi12d82e42013-01-18 16:48:16 -07001770 .flags = HWMOD_EXT_OPT_MAIN_CLK | HWMOD_SWSUP_SIDLE,
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07001771 .main_clk = "pad_clks_ck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06001772 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01001773 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001774 .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001775 .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001776 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01001777 },
1778 },
Benoit Cousson407a6882011-02-15 22:39:48 +01001779};
1780
1781/*
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301782 * 'mcspi' class
1783 * multichannel serial port interface (mcspi) / master/slave synchronous serial
1784 * bus
1785 */
1786
1787static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
1788 .rev_offs = 0x0000,
1789 .sysc_offs = 0x0010,
1790 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
1791 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1792 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1793 SIDLE_SMART_WKUP),
1794 .sysc_fields = &omap_hwmod_sysc_type2,
1795};
1796
1797static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
1798 .name = "mcspi",
1799 .sysc = &omap44xx_mcspi_sysc,
Benoit Cousson905a74d2011-02-18 14:01:06 +01001800 .rev = OMAP4_MCSPI_REV,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301801};
1802
1803/* mcspi1 */
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301804static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
1805 { .irq = 65 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001806 { .irq = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301807};
1808
1809static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
1810 { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
1811 { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
1812 { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
1813 { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
1814 { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
1815 { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
1816 { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
1817 { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001818 { .dma_req = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301819};
1820
Benoit Cousson905a74d2011-02-18 14:01:06 +01001821/* mcspi1 dev_attr */
1822static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
1823 .num_chipselect = 4,
1824};
1825
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301826static struct omap_hwmod omap44xx_mcspi1_hwmod = {
1827 .name = "mcspi1",
1828 .class = &omap44xx_mcspi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001829 .clkdm_name = "l4_per_clkdm",
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301830 .mpu_irqs = omap44xx_mcspi1_irqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301831 .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07001832 .main_clk = "func_48m_fclk",
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301833 .prcm = {
1834 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001835 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001836 .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001837 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301838 },
1839 },
Benoit Cousson905a74d2011-02-18 14:01:06 +01001840 .dev_attr = &mcspi1_dev_attr,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301841};
1842
1843/* mcspi2 */
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301844static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
1845 { .irq = 66 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001846 { .irq = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301847};
1848
1849static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
1850 { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
1851 { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
1852 { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
1853 { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001854 { .dma_req = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301855};
1856
Benoit Cousson905a74d2011-02-18 14:01:06 +01001857/* mcspi2 dev_attr */
1858static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
1859 .num_chipselect = 2,
1860};
1861
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301862static struct omap_hwmod omap44xx_mcspi2_hwmod = {
1863 .name = "mcspi2",
1864 .class = &omap44xx_mcspi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001865 .clkdm_name = "l4_per_clkdm",
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301866 .mpu_irqs = omap44xx_mcspi2_irqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301867 .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07001868 .main_clk = "func_48m_fclk",
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301869 .prcm = {
1870 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001871 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001872 .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001873 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301874 },
1875 },
Benoit Cousson905a74d2011-02-18 14:01:06 +01001876 .dev_attr = &mcspi2_dev_attr,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301877};
1878
1879/* mcspi3 */
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301880static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
1881 { .irq = 91 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001882 { .irq = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301883};
1884
1885static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
1886 { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
1887 { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
1888 { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
1889 { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001890 { .dma_req = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301891};
1892
Benoit Cousson905a74d2011-02-18 14:01:06 +01001893/* mcspi3 dev_attr */
1894static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
1895 .num_chipselect = 2,
1896};
1897
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301898static struct omap_hwmod omap44xx_mcspi3_hwmod = {
1899 .name = "mcspi3",
1900 .class = &omap44xx_mcspi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001901 .clkdm_name = "l4_per_clkdm",
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301902 .mpu_irqs = omap44xx_mcspi3_irqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301903 .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07001904 .main_clk = "func_48m_fclk",
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301905 .prcm = {
1906 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001907 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001908 .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001909 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301910 },
1911 },
Benoit Cousson905a74d2011-02-18 14:01:06 +01001912 .dev_attr = &mcspi3_dev_attr,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301913};
1914
1915/* mcspi4 */
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301916static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
1917 { .irq = 48 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001918 { .irq = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301919};
1920
1921static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
1922 { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
1923 { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001924 { .dma_req = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301925};
1926
Benoit Cousson905a74d2011-02-18 14:01:06 +01001927/* mcspi4 dev_attr */
1928static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
1929 .num_chipselect = 1,
1930};
1931
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301932static struct omap_hwmod omap44xx_mcspi4_hwmod = {
1933 .name = "mcspi4",
1934 .class = &omap44xx_mcspi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001935 .clkdm_name = "l4_per_clkdm",
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301936 .mpu_irqs = omap44xx_mcspi4_irqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301937 .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07001938 .main_clk = "func_48m_fclk",
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301939 .prcm = {
1940 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001941 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001942 .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001943 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301944 },
1945 },
Benoit Cousson905a74d2011-02-18 14:01:06 +01001946 .dev_attr = &mcspi4_dev_attr,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05301947};
1948
1949/*
Benoit Cousson407a6882011-02-15 22:39:48 +01001950 * 'mmc' class
1951 * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
1952 */
1953
1954static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
1955 .rev_offs = 0x0000,
1956 .sysc_offs = 0x0010,
1957 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
1958 SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
1959 SYSC_HAS_SOFTRESET),
1960 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1961 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
Benoit Coussonc614ebf2011-07-01 22:54:01 +02001962 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
Benoit Cousson407a6882011-02-15 22:39:48 +01001963 .sysc_fields = &omap_hwmod_sysc_type2,
1964};
1965
1966static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
1967 .name = "mmc",
1968 .sysc = &omap44xx_mmc_sysc,
1969};
1970
1971/* mmc1 */
1972static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
1973 { .irq = 83 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001974 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01001975};
1976
1977static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
1978 { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
1979 { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001980 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01001981};
1982
Kishore Kadiyala6ab89462011-03-01 13:12:56 -08001983/* mmc1 dev_attr */
1984static struct omap_mmc_dev_attr mmc1_dev_attr = {
1985 .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
1986};
1987
Benoit Cousson407a6882011-02-15 22:39:48 +01001988static struct omap_hwmod omap44xx_mmc1_hwmod = {
1989 .name = "mmc1",
1990 .class = &omap44xx_mmc_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001991 .clkdm_name = "l3_init_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01001992 .mpu_irqs = omap44xx_mmc1_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01001993 .sdma_reqs = omap44xx_mmc1_sdma_reqs,
Paul Walmsleyee877ac2013-01-26 00:48:55 -07001994 .main_clk = "hsmmc1_fclk",
Benoit Cousson00fe6102011-07-09 19:14:28 -06001995 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01001996 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001997 .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001998 .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001999 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01002000 },
2001 },
Kishore Kadiyala6ab89462011-03-01 13:12:56 -08002002 .dev_attr = &mmc1_dev_attr,
Benoit Cousson407a6882011-02-15 22:39:48 +01002003};
2004
2005/* mmc2 */
2006static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
2007 { .irq = 86 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002008 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002009};
2010
2011static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
2012 { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
2013 { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002014 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002015};
2016
Benoit Cousson407a6882011-02-15 22:39:48 +01002017static struct omap_hwmod omap44xx_mmc2_hwmod = {
2018 .name = "mmc2",
2019 .class = &omap44xx_mmc_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002020 .clkdm_name = "l3_init_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01002021 .mpu_irqs = omap44xx_mmc2_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002022 .sdma_reqs = omap44xx_mmc2_sdma_reqs,
Paul Walmsleyee877ac2013-01-26 00:48:55 -07002023 .main_clk = "hsmmc2_fclk",
Benoit Cousson00fe6102011-07-09 19:14:28 -06002024 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01002025 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002026 .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002027 .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002028 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01002029 },
2030 },
Benoit Cousson407a6882011-02-15 22:39:48 +01002031};
2032
2033/* mmc3 */
Benoit Cousson407a6882011-02-15 22:39:48 +01002034static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
2035 { .irq = 94 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002036 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002037};
2038
2039static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
2040 { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
2041 { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002042 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002043};
2044
Benoit Cousson407a6882011-02-15 22:39:48 +01002045static struct omap_hwmod omap44xx_mmc3_hwmod = {
2046 .name = "mmc3",
2047 .class = &omap44xx_mmc_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002048 .clkdm_name = "l4_per_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01002049 .mpu_irqs = omap44xx_mmc3_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002050 .sdma_reqs = omap44xx_mmc3_sdma_reqs,
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07002051 .main_clk = "func_48m_fclk",
Benoit Cousson00fe6102011-07-09 19:14:28 -06002052 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01002053 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002054 .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002055 .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002056 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01002057 },
2058 },
Benoit Cousson407a6882011-02-15 22:39:48 +01002059};
2060
2061/* mmc4 */
Benoit Cousson407a6882011-02-15 22:39:48 +01002062static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
2063 { .irq = 96 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002064 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002065};
2066
2067static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
2068 { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
2069 { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002070 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002071};
2072
Benoit Cousson407a6882011-02-15 22:39:48 +01002073static struct omap_hwmod omap44xx_mmc4_hwmod = {
2074 .name = "mmc4",
2075 .class = &omap44xx_mmc_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002076 .clkdm_name = "l4_per_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01002077 .mpu_irqs = omap44xx_mmc4_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002078 .sdma_reqs = omap44xx_mmc4_sdma_reqs,
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07002079 .main_clk = "func_48m_fclk",
Benoit Cousson00fe6102011-07-09 19:14:28 -06002080 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01002081 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002082 .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002083 .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002084 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01002085 },
2086 },
Benoit Cousson407a6882011-02-15 22:39:48 +01002087};
2088
2089/* mmc5 */
Benoit Cousson407a6882011-02-15 22:39:48 +01002090static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
2091 { .irq = 59 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002092 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002093};
2094
2095static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
2096 { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
2097 { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002098 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002099};
2100
Benoit Cousson407a6882011-02-15 22:39:48 +01002101static struct omap_hwmod omap44xx_mmc5_hwmod = {
2102 .name = "mmc5",
2103 .class = &omap44xx_mmc_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002104 .clkdm_name = "l4_per_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01002105 .mpu_irqs = omap44xx_mmc5_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002106 .sdma_reqs = omap44xx_mmc5_sdma_reqs,
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07002107 .main_clk = "func_48m_fclk",
Benoit Cousson00fe6102011-07-09 19:14:28 -06002108 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01002109 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002110 .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002111 .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002112 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01002113 },
2114 },
Benoit Cousson407a6882011-02-15 22:39:48 +01002115};
2116
2117/*
Omar Ramirez Luna230844d2012-09-23 17:28:24 -06002118 * 'mmu' class
2119 * The memory management unit performs virtual to physical address translation
2120 * for its requestors.
2121 */
2122
2123static struct omap_hwmod_class_sysconfig mmu_sysc = {
2124 .rev_offs = 0x000,
2125 .sysc_offs = 0x010,
2126 .syss_offs = 0x014,
2127 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
2128 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
2129 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2130 .sysc_fields = &omap_hwmod_sysc_type1,
2131};
2132
2133static struct omap_hwmod_class omap44xx_mmu_hwmod_class = {
2134 .name = "mmu",
2135 .sysc = &mmu_sysc,
2136};
2137
2138/* mmu ipu */
2139
2140static struct omap_mmu_dev_attr mmu_ipu_dev_attr = {
2141 .da_start = 0x0,
2142 .da_end = 0xfffff000,
2143 .nr_tlb_entries = 32,
2144};
2145
2146static struct omap_hwmod omap44xx_mmu_ipu_hwmod;
Omar Ramirez Luna230844d2012-09-23 17:28:24 -06002147static struct omap_hwmod_rst_info omap44xx_mmu_ipu_resets[] = {
2148 { .name = "mmu_cache", .rst_shift = 2 },
2149};
2150
2151static struct omap_hwmod_addr_space omap44xx_mmu_ipu_addrs[] = {
2152 {
2153 .pa_start = 0x55082000,
2154 .pa_end = 0x550820ff,
2155 .flags = ADDR_TYPE_RT,
2156 },
2157 { }
2158};
2159
2160/* l3_main_2 -> mmu_ipu */
2161static struct omap_hwmod_ocp_if omap44xx_l3_main_2__mmu_ipu = {
2162 .master = &omap44xx_l3_main_2_hwmod,
2163 .slave = &omap44xx_mmu_ipu_hwmod,
2164 .clk = "l3_div_ck",
2165 .addr = omap44xx_mmu_ipu_addrs,
2166 .user = OCP_USER_MPU | OCP_USER_SDMA,
2167};
2168
2169static struct omap_hwmod omap44xx_mmu_ipu_hwmod = {
2170 .name = "mmu_ipu",
2171 .class = &omap44xx_mmu_hwmod_class,
2172 .clkdm_name = "ducati_clkdm",
Omar Ramirez Luna230844d2012-09-23 17:28:24 -06002173 .rst_lines = omap44xx_mmu_ipu_resets,
2174 .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_ipu_resets),
2175 .main_clk = "ducati_clk_mux_ck",
2176 .prcm = {
2177 .omap4 = {
2178 .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
2179 .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
2180 .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
2181 .modulemode = MODULEMODE_HWCTRL,
2182 },
2183 },
2184 .dev_attr = &mmu_ipu_dev_attr,
2185};
2186
2187/* mmu dsp */
2188
2189static struct omap_mmu_dev_attr mmu_dsp_dev_attr = {
2190 .da_start = 0x0,
2191 .da_end = 0xfffff000,
2192 .nr_tlb_entries = 32,
2193};
2194
2195static struct omap_hwmod omap44xx_mmu_dsp_hwmod;
Omar Ramirez Luna230844d2012-09-23 17:28:24 -06002196static struct omap_hwmod_rst_info omap44xx_mmu_dsp_resets[] = {
2197 { .name = "mmu_cache", .rst_shift = 1 },
2198};
2199
2200static struct omap_hwmod_addr_space omap44xx_mmu_dsp_addrs[] = {
2201 {
2202 .pa_start = 0x4a066000,
2203 .pa_end = 0x4a0660ff,
2204 .flags = ADDR_TYPE_RT,
2205 },
2206 { }
2207};
2208
2209/* l4_cfg -> dsp */
2210static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mmu_dsp = {
2211 .master = &omap44xx_l4_cfg_hwmod,
2212 .slave = &omap44xx_mmu_dsp_hwmod,
2213 .clk = "l4_div_ck",
2214 .addr = omap44xx_mmu_dsp_addrs,
2215 .user = OCP_USER_MPU | OCP_USER_SDMA,
2216};
2217
2218static struct omap_hwmod omap44xx_mmu_dsp_hwmod = {
2219 .name = "mmu_dsp",
2220 .class = &omap44xx_mmu_hwmod_class,
2221 .clkdm_name = "tesla_clkdm",
Omar Ramirez Luna230844d2012-09-23 17:28:24 -06002222 .rst_lines = omap44xx_mmu_dsp_resets,
2223 .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_dsp_resets),
2224 .main_clk = "dpll_iva_m4x2_ck",
2225 .prcm = {
2226 .omap4 = {
2227 .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
2228 .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
2229 .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
2230 .modulemode = MODULEMODE_HWCTRL,
2231 },
2232 },
2233 .dev_attr = &mmu_dsp_dev_attr,
2234};
2235
2236/*
Benoit Cousson55d2cb02010-05-12 17:54:36 +02002237 * 'mpu' class
2238 * mpu sub-system
2239 */
2240
2241static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00002242 .name = "mpu",
Benoit Cousson55d2cb02010-05-12 17:54:36 +02002243};
2244
2245/* mpu */
Benoit Cousson55d2cb02010-05-12 17:54:36 +02002246static struct omap_hwmod omap44xx_mpu_hwmod = {
2247 .name = "mpu",
2248 .class = &omap44xx_mpu_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002249 .clkdm_name = "mpuss_clkdm",
Benoit Cousson7ecc53732011-07-09 19:14:28 -06002250 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
Benoit Cousson55d2cb02010-05-12 17:54:36 +02002251 .main_clk = "dpll_mpu_m2_ck",
2252 .prcm = {
2253 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002254 .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002255 .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
Benoit Cousson55d2cb02010-05-12 17:54:36 +02002256 },
2257 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +02002258};
2259
Benoit Cousson92b18d12010-09-23 20:02:41 +05302260/*
Paul Walmsleye17f18c2012-04-19 13:33:56 -06002261 * 'ocmc_ram' class
2262 * top-level core on-chip ram
2263 */
2264
2265static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {
2266 .name = "ocmc_ram",
2267};
2268
2269/* ocmc_ram */
2270static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {
2271 .name = "ocmc_ram",
2272 .class = &omap44xx_ocmc_ram_hwmod_class,
2273 .clkdm_name = "l3_2_clkdm",
2274 .prcm = {
2275 .omap4 = {
2276 .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,
2277 .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,
2278 },
2279 },
2280};
2281
2282/*
Benoît Cousson0c668872012-04-19 13:33:55 -06002283 * 'ocp2scp' class
2284 * bridge to transform ocp interface protocol to scp (serial control port)
2285 * protocol
2286 */
2287
Benoit Cousson33c976e2012-09-23 17:28:21 -06002288static struct omap_hwmod_class_sysconfig omap44xx_ocp2scp_sysc = {
2289 .rev_offs = 0x0000,
2290 .sysc_offs = 0x0010,
2291 .syss_offs = 0x0014,
2292 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
2293 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
2294 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2295 .sysc_fields = &omap_hwmod_sysc_type1,
2296};
2297
Benoît Cousson0c668872012-04-19 13:33:55 -06002298static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
2299 .name = "ocp2scp",
Benoit Cousson33c976e2012-09-23 17:28:21 -06002300 .sysc = &omap44xx_ocp2scp_sysc,
Benoît Cousson0c668872012-04-19 13:33:55 -06002301};
2302
2303/* ocp2scp_usb_phy */
Benoît Cousson0c668872012-04-19 13:33:55 -06002304static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
2305 .name = "ocp2scp_usb_phy",
2306 .class = &omap44xx_ocp2scp_hwmod_class,
2307 .clkdm_name = "l3_init_clkdm",
Kishon Vijay Abraham If4d7a532013-04-10 19:41:38 +00002308 /*
2309 * ocp2scp_usb_phy_phy_48m is provided by the OMAP4 PRCM IP
2310 * block as an "optional clock," and normally should never be
2311 * specified as the main_clk for an OMAP IP block. However it
2312 * turns out that this clock is actually the main clock for
2313 * the ocp2scp_usb_phy IP block:
2314 * http://lists.infradead.org/pipermail/linux-arm-kernel/2012-September/119943.html
2315 * So listing ocp2scp_usb_phy_phy_48m as a main_clk here seems
2316 * to be the best workaround.
2317 */
2318 .main_clk = "ocp2scp_usb_phy_phy_48m",
Benoît Cousson0c668872012-04-19 13:33:55 -06002319 .prcm = {
2320 .omap4 = {
2321 .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
2322 .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
2323 .modulemode = MODULEMODE_HWCTRL,
2324 },
2325 },
Benoît Cousson0c668872012-04-19 13:33:55 -06002326};
2327
2328/*
Paul Walmsley794b4802012-04-19 13:33:58 -06002329 * 'prcm' class
2330 * power and reset manager (part of the prcm infrastructure) + clock manager 2
2331 * + clock manager 1 (in always on power domain) + local prm in mpu
2332 */
2333
2334static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {
2335 .name = "prcm",
2336};
2337
2338/* prcm_mpu */
2339static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {
2340 .name = "prcm_mpu",
2341 .class = &omap44xx_prcm_hwmod_class,
2342 .clkdm_name = "l4_wkup_clkdm",
Paul Walmsley53cce972012-09-23 17:28:22 -06002343 .flags = HWMOD_NO_IDLEST,
Tero Kristo46b3af22012-09-23 17:28:20 -06002344 .prcm = {
2345 .omap4 = {
2346 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
2347 },
2348 },
Paul Walmsley794b4802012-04-19 13:33:58 -06002349};
2350
2351/* cm_core_aon */
2352static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {
2353 .name = "cm_core_aon",
2354 .class = &omap44xx_prcm_hwmod_class,
Paul Walmsley53cce972012-09-23 17:28:22 -06002355 .flags = HWMOD_NO_IDLEST,
Tero Kristo46b3af22012-09-23 17:28:20 -06002356 .prcm = {
2357 .omap4 = {
2358 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
2359 },
2360 },
Paul Walmsley794b4802012-04-19 13:33:58 -06002361};
2362
2363/* cm_core */
2364static struct omap_hwmod omap44xx_cm_core_hwmod = {
2365 .name = "cm_core",
2366 .class = &omap44xx_prcm_hwmod_class,
Paul Walmsley53cce972012-09-23 17:28:22 -06002367 .flags = HWMOD_NO_IDLEST,
Tero Kristo46b3af22012-09-23 17:28:20 -06002368 .prcm = {
2369 .omap4 = {
2370 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
2371 },
2372 },
Paul Walmsley794b4802012-04-19 13:33:58 -06002373};
2374
2375/* prm */
Paul Walmsley794b4802012-04-19 13:33:58 -06002376static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {
2377 { .name = "rst_global_warm_sw", .rst_shift = 0 },
2378 { .name = "rst_global_cold_sw", .rst_shift = 1 },
2379};
2380
2381static struct omap_hwmod omap44xx_prm_hwmod = {
2382 .name = "prm",
2383 .class = &omap44xx_prcm_hwmod_class,
Paul Walmsley794b4802012-04-19 13:33:58 -06002384 .rst_lines = omap44xx_prm_resets,
2385 .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets),
2386};
2387
2388/*
2389 * 'scrm' class
2390 * system clock and reset manager
2391 */
2392
2393static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {
2394 .name = "scrm",
2395};
2396
2397/* scrm */
2398static struct omap_hwmod omap44xx_scrm_hwmod = {
2399 .name = "scrm",
2400 .class = &omap44xx_scrm_hwmod_class,
2401 .clkdm_name = "l4_wkup_clkdm",
Tero Kristo46b3af22012-09-23 17:28:20 -06002402 .prcm = {
2403 .omap4 = {
2404 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
2405 },
2406 },
Paul Walmsley794b4802012-04-19 13:33:58 -06002407};
2408
2409/*
Paul Walmsley42b9e382012-04-19 13:33:54 -06002410 * 'sl2if' class
2411 * shared level 2 memory interface
2412 */
2413
2414static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
2415 .name = "sl2if",
2416};
2417
2418/* sl2if */
2419static struct omap_hwmod omap44xx_sl2if_hwmod = {
2420 .name = "sl2if",
2421 .class = &omap44xx_sl2if_hwmod_class,
2422 .clkdm_name = "ivahd_clkdm",
2423 .prcm = {
2424 .omap4 = {
2425 .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
2426 .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
2427 .modulemode = MODULEMODE_HWCTRL,
2428 },
2429 },
2430};
2431
2432/*
Benoît Cousson1e3b5e592012-04-19 13:33:53 -06002433 * 'slimbus' class
2434 * bidirectional, multi-drop, multi-channel two-line serial interface between
2435 * the device and external components
2436 */
2437
2438static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
2439 .rev_offs = 0x0000,
2440 .sysc_offs = 0x0010,
2441 .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
2442 SYSC_HAS_SOFTRESET),
2443 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2444 SIDLE_SMART_WKUP),
2445 .sysc_fields = &omap_hwmod_sysc_type2,
2446};
2447
2448static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
2449 .name = "slimbus",
2450 .sysc = &omap44xx_slimbus_sysc,
2451};
2452
2453/* slimbus1 */
Benoît Cousson1e3b5e592012-04-19 13:33:53 -06002454static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
2455 { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
2456 { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
2457 { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
2458 { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
2459};
2460
2461static struct omap_hwmod omap44xx_slimbus1_hwmod = {
2462 .name = "slimbus1",
2463 .class = &omap44xx_slimbus_hwmod_class,
2464 .clkdm_name = "abe_clkdm",
Benoît Cousson1e3b5e592012-04-19 13:33:53 -06002465 .prcm = {
2466 .omap4 = {
2467 .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
2468 .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
2469 .modulemode = MODULEMODE_SWCTRL,
2470 },
2471 },
2472 .opt_clks = slimbus1_opt_clks,
2473 .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
2474};
2475
2476/* slimbus2 */
Benoît Cousson1e3b5e592012-04-19 13:33:53 -06002477static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
2478 { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
2479 { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
2480 { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
2481};
2482
2483static struct omap_hwmod omap44xx_slimbus2_hwmod = {
2484 .name = "slimbus2",
2485 .class = &omap44xx_slimbus_hwmod_class,
2486 .clkdm_name = "l4_per_clkdm",
Benoît Cousson1e3b5e592012-04-19 13:33:53 -06002487 .prcm = {
2488 .omap4 = {
2489 .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
2490 .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
2491 .modulemode = MODULEMODE_SWCTRL,
2492 },
2493 },
2494 .opt_clks = slimbus2_opt_clks,
2495 .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
2496};
2497
2498/*
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002499 * 'smartreflex' class
2500 * smartreflex module (monitor silicon performance and outputs a measure of
2501 * performance error)
2502 */
2503
2504/* The IP is not compliant to type1 / type2 scheme */
2505static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
2506 .sidle_shift = 24,
2507 .enwkup_shift = 26,
2508};
2509
2510static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
2511 .sysc_offs = 0x0038,
2512 .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
2513 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2514 SIDLE_SMART_WKUP),
2515 .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
2516};
2517
2518static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00002519 .name = "smartreflex",
2520 .sysc = &omap44xx_smartreflex_sysc,
2521 .rev = 2,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002522};
2523
2524/* smartreflex_core */
Shweta Gulaticea6b942012-02-29 23:33:37 +01002525static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
2526 .sensor_voltdm_name = "core",
2527};
2528
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002529static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
2530 .name = "smartreflex_core",
2531 .class = &omap44xx_smartreflex_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002532 .clkdm_name = "l4_ao_clkdm",
Paul Walmsley212738a2011-07-09 19:14:06 -06002533
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002534 .main_clk = "smartreflex_core_fck",
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002535 .prcm = {
2536 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002537 .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002538 .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002539 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002540 },
2541 },
Shweta Gulaticea6b942012-02-29 23:33:37 +01002542 .dev_attr = &smartreflex_core_dev_attr,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002543};
2544
2545/* smartreflex_iva */
Shweta Gulaticea6b942012-02-29 23:33:37 +01002546static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
2547 .sensor_voltdm_name = "iva",
2548};
2549
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002550static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
2551 .name = "smartreflex_iva",
2552 .class = &omap44xx_smartreflex_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002553 .clkdm_name = "l4_ao_clkdm",
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002554 .main_clk = "smartreflex_iva_fck",
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002555 .prcm = {
2556 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002557 .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002558 .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002559 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002560 },
2561 },
Shweta Gulaticea6b942012-02-29 23:33:37 +01002562 .dev_attr = &smartreflex_iva_dev_attr,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002563};
2564
2565/* smartreflex_mpu */
Shweta Gulaticea6b942012-02-29 23:33:37 +01002566static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
2567 .sensor_voltdm_name = "mpu",
2568};
2569
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002570static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
2571 .name = "smartreflex_mpu",
2572 .class = &omap44xx_smartreflex_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002573 .clkdm_name = "l4_ao_clkdm",
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002574 .main_clk = "smartreflex_mpu_fck",
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002575 .prcm = {
2576 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002577 .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002578 .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002579 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002580 },
2581 },
Shweta Gulaticea6b942012-02-29 23:33:37 +01002582 .dev_attr = &smartreflex_mpu_dev_attr,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002583};
2584
2585/*
Benoit Coussond11c2172011-02-02 12:04:36 +00002586 * 'spinlock' class
2587 * spinlock provides hardware assistance for synchronizing the processes
2588 * running on multiple processors
2589 */
2590
2591static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
2592 .rev_offs = 0x0000,
2593 .sysc_offs = 0x0010,
2594 .syss_offs = 0x0014,
2595 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
2596 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
2597 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
2598 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2599 SIDLE_SMART_WKUP),
2600 .sysc_fields = &omap_hwmod_sysc_type1,
2601};
2602
2603static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
2604 .name = "spinlock",
2605 .sysc = &omap44xx_spinlock_sysc,
2606};
2607
2608/* spinlock */
Benoit Coussond11c2172011-02-02 12:04:36 +00002609static struct omap_hwmod omap44xx_spinlock_hwmod = {
2610 .name = "spinlock",
2611 .class = &omap44xx_spinlock_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002612 .clkdm_name = "l4_cfg_clkdm",
Benoit Coussond11c2172011-02-02 12:04:36 +00002613 .prcm = {
2614 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002615 .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002616 .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
Benoit Coussond11c2172011-02-02 12:04:36 +00002617 },
2618 },
Benoit Coussond11c2172011-02-02 12:04:36 +00002619};
2620
2621/*
Benoit Cousson35d1a662011-02-11 11:17:14 +00002622 * 'timer' class
2623 * general purpose timer module with accurate 1ms tick
2624 * This class contains several variants: ['timer_1ms', 'timer']
2625 */
2626
2627static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
2628 .rev_offs = 0x0000,
2629 .sysc_offs = 0x0010,
2630 .syss_offs = 0x0014,
2631 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
2632 SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
2633 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
2634 SYSS_HAS_RESET_STATUS),
2635 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
Jon Hunter10759e82012-07-11 13:00:13 -05002636 .clockact = CLOCKACT_TEST_ICLK,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002637 .sysc_fields = &omap_hwmod_sysc_type1,
2638};
2639
2640static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
2641 .name = "timer",
2642 .sysc = &omap44xx_timer_1ms_sysc,
2643};
2644
2645static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
2646 .rev_offs = 0x0000,
2647 .sysc_offs = 0x0010,
2648 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
2649 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2650 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2651 SIDLE_SMART_WKUP),
2652 .sysc_fields = &omap_hwmod_sysc_type2,
2653};
2654
2655static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
2656 .name = "timer",
2657 .sysc = &omap44xx_timer_sysc,
2658};
2659
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302660/* always-on timers dev attribute */
2661static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
2662 .timer_capability = OMAP_TIMER_ALWON,
2663};
2664
2665/* pwm timers dev attribute */
2666static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
2667 .timer_capability = OMAP_TIMER_HAS_PWM,
2668};
2669
Jon Hunter5c3e4ec2012-09-23 17:28:27 -06002670/* timers with DSP interrupt dev attribute */
2671static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {
2672 .timer_capability = OMAP_TIMER_HAS_DSP_IRQ,
2673};
2674
2675/* pwm timers with DSP interrupt dev attribute */
2676static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr = {
2677 .timer_capability = OMAP_TIMER_HAS_DSP_IRQ | OMAP_TIMER_HAS_PWM,
2678};
2679
Benoit Cousson35d1a662011-02-11 11:17:14 +00002680/* timer1 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002681static struct omap_hwmod omap44xx_timer1_hwmod = {
2682 .name = "timer1",
2683 .class = &omap44xx_timer_1ms_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002684 .clkdm_name = "l4_wkup_clkdm",
Jon Hunter10759e82012-07-11 13:00:13 -05002685 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
Paul Walmsleyee877ac2013-01-26 00:48:55 -07002686 .main_clk = "dmt1_clk_mux",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002687 .prcm = {
2688 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002689 .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002690 .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002691 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002692 },
2693 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302694 .dev_attr = &capability_alwon_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002695};
2696
2697/* timer2 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002698static struct omap_hwmod omap44xx_timer2_hwmod = {
2699 .name = "timer2",
2700 .class = &omap44xx_timer_1ms_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002701 .clkdm_name = "l4_per_clkdm",
Jon Hunter10759e82012-07-11 13:00:13 -05002702 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
Paul Walmsleyee877ac2013-01-26 00:48:55 -07002703 .main_clk = "cm2_dm2_mux",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002704 .prcm = {
2705 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002706 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002707 .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002708 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002709 },
2710 },
Benoit Cousson35d1a662011-02-11 11:17:14 +00002711};
2712
2713/* timer3 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002714static struct omap_hwmod omap44xx_timer3_hwmod = {
2715 .name = "timer3",
2716 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002717 .clkdm_name = "l4_per_clkdm",
Paul Walmsleyee877ac2013-01-26 00:48:55 -07002718 .main_clk = "cm2_dm3_mux",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002719 .prcm = {
2720 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002721 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002722 .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002723 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002724 },
2725 },
Benoit Cousson35d1a662011-02-11 11:17:14 +00002726};
2727
2728/* timer4 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002729static struct omap_hwmod omap44xx_timer4_hwmod = {
2730 .name = "timer4",
2731 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002732 .clkdm_name = "l4_per_clkdm",
Paul Walmsleyee877ac2013-01-26 00:48:55 -07002733 .main_clk = "cm2_dm4_mux",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002734 .prcm = {
2735 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002736 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002737 .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002738 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002739 },
2740 },
Benoit Cousson35d1a662011-02-11 11:17:14 +00002741};
2742
2743/* timer5 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002744static struct omap_hwmod omap44xx_timer5_hwmod = {
2745 .name = "timer5",
2746 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002747 .clkdm_name = "abe_clkdm",
Paul Walmsleyee877ac2013-01-26 00:48:55 -07002748 .main_clk = "timer5_sync_mux",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002749 .prcm = {
2750 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002751 .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002752 .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002753 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002754 },
2755 },
Jon Hunter5c3e4ec2012-09-23 17:28:27 -06002756 .dev_attr = &capability_dsp_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002757};
2758
2759/* timer6 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002760static struct omap_hwmod omap44xx_timer6_hwmod = {
2761 .name = "timer6",
2762 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002763 .clkdm_name = "abe_clkdm",
Paul Walmsleyee877ac2013-01-26 00:48:55 -07002764 .main_clk = "timer6_sync_mux",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002765 .prcm = {
2766 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002767 .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002768 .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002769 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002770 },
2771 },
Jon Hunter5c3e4ec2012-09-23 17:28:27 -06002772 .dev_attr = &capability_dsp_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002773};
2774
2775/* timer7 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002776static struct omap_hwmod omap44xx_timer7_hwmod = {
2777 .name = "timer7",
2778 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002779 .clkdm_name = "abe_clkdm",
Paul Walmsleyee877ac2013-01-26 00:48:55 -07002780 .main_clk = "timer7_sync_mux",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002781 .prcm = {
2782 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002783 .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002784 .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002785 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002786 },
2787 },
Jon Hunter5c3e4ec2012-09-23 17:28:27 -06002788 .dev_attr = &capability_dsp_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002789};
2790
2791/* timer8 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002792static struct omap_hwmod omap44xx_timer8_hwmod = {
2793 .name = "timer8",
2794 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002795 .clkdm_name = "abe_clkdm",
Paul Walmsleyee877ac2013-01-26 00:48:55 -07002796 .main_clk = "timer8_sync_mux",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002797 .prcm = {
2798 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002799 .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002800 .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002801 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002802 },
2803 },
Jon Hunter5c3e4ec2012-09-23 17:28:27 -06002804 .dev_attr = &capability_dsp_pwm_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002805};
2806
2807/* timer9 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002808static struct omap_hwmod omap44xx_timer9_hwmod = {
2809 .name = "timer9",
2810 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002811 .clkdm_name = "l4_per_clkdm",
Paul Walmsleyee877ac2013-01-26 00:48:55 -07002812 .main_clk = "cm2_dm9_mux",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002813 .prcm = {
2814 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002815 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002816 .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002817 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002818 },
2819 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302820 .dev_attr = &capability_pwm_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002821};
2822
2823/* timer10 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002824static struct omap_hwmod omap44xx_timer10_hwmod = {
2825 .name = "timer10",
2826 .class = &omap44xx_timer_1ms_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002827 .clkdm_name = "l4_per_clkdm",
Jon Hunter10759e82012-07-11 13:00:13 -05002828 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
Paul Walmsleyee877ac2013-01-26 00:48:55 -07002829 .main_clk = "cm2_dm10_mux",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002830 .prcm = {
2831 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002832 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002833 .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002834 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002835 },
2836 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302837 .dev_attr = &capability_pwm_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002838};
2839
2840/* timer11 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002841static struct omap_hwmod omap44xx_timer11_hwmod = {
2842 .name = "timer11",
2843 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002844 .clkdm_name = "l4_per_clkdm",
Paul Walmsleyee877ac2013-01-26 00:48:55 -07002845 .main_clk = "cm2_dm11_mux",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002846 .prcm = {
2847 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002848 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002849 .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002850 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002851 },
2852 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302853 .dev_attr = &capability_pwm_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002854};
2855
2856/*
Benoit Coussondb12ba52010-09-27 20:19:19 +05302857 * 'uart' class
2858 * universal asynchronous receiver/transmitter (uart)
2859 */
2860
2861static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
2862 .rev_offs = 0x0050,
2863 .sysc_offs = 0x0054,
2864 .syss_offs = 0x0058,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07002865 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
Benoit Cousson0cfe8752010-12-21 21:08:33 -07002866 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
2867 SYSS_HAS_RESET_STATUS),
Benoit Cousson7cffa6b2010-12-21 21:31:28 -07002868 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2869 SIDLE_SMART_WKUP),
Benoit Coussondb12ba52010-09-27 20:19:19 +05302870 .sysc_fields = &omap_hwmod_sysc_type1,
2871};
2872
2873static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00002874 .name = "uart",
2875 .sysc = &omap44xx_uart_sysc,
Benoit Coussondb12ba52010-09-27 20:19:19 +05302876};
2877
2878/* uart1 */
Benoit Coussondb12ba52010-09-27 20:19:19 +05302879static struct omap_hwmod omap44xx_uart1_hwmod = {
2880 .name = "uart1",
2881 .class = &omap44xx_uart_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002882 .clkdm_name = "l4_per_clkdm",
Santosh Shilimkar66dde542013-05-15 20:18:39 +05302883 .flags = HWMOD_SWSUP_SIDLE_ACT,
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07002884 .main_clk = "func_48m_fclk",
Benoit Coussondb12ba52010-09-27 20:19:19 +05302885 .prcm = {
2886 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002887 .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002888 .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002889 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussondb12ba52010-09-27 20:19:19 +05302890 },
2891 },
Benoit Coussondb12ba52010-09-27 20:19:19 +05302892};
2893
2894/* uart2 */
Benoit Coussondb12ba52010-09-27 20:19:19 +05302895static struct omap_hwmod omap44xx_uart2_hwmod = {
2896 .name = "uart2",
2897 .class = &omap44xx_uart_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002898 .clkdm_name = "l4_per_clkdm",
Santosh Shilimkar66dde542013-05-15 20:18:39 +05302899 .flags = HWMOD_SWSUP_SIDLE_ACT,
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07002900 .main_clk = "func_48m_fclk",
Benoit Coussondb12ba52010-09-27 20:19:19 +05302901 .prcm = {
2902 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002903 .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002904 .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002905 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussondb12ba52010-09-27 20:19:19 +05302906 },
2907 },
Benoit Coussondb12ba52010-09-27 20:19:19 +05302908};
2909
2910/* uart3 */
Benoit Coussondb12ba52010-09-27 20:19:19 +05302911static struct omap_hwmod omap44xx_uart3_hwmod = {
2912 .name = "uart3",
2913 .class = &omap44xx_uart_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002914 .clkdm_name = "l4_per_clkdm",
Santosh Shilimkar66dde542013-05-15 20:18:39 +05302915 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET |
2916 HWMOD_SWSUP_SIDLE_ACT,
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07002917 .main_clk = "func_48m_fclk",
Benoit Coussondb12ba52010-09-27 20:19:19 +05302918 .prcm = {
2919 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002920 .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002921 .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002922 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussondb12ba52010-09-27 20:19:19 +05302923 },
2924 },
Benoit Coussondb12ba52010-09-27 20:19:19 +05302925};
2926
2927/* uart4 */
Benoit Coussondb12ba52010-09-27 20:19:19 +05302928static struct omap_hwmod omap44xx_uart4_hwmod = {
2929 .name = "uart4",
2930 .class = &omap44xx_uart_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002931 .clkdm_name = "l4_per_clkdm",
Santosh Shilimkar66dde542013-05-15 20:18:39 +05302932 .flags = HWMOD_SWSUP_SIDLE_ACT,
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07002933 .main_clk = "func_48m_fclk",
Benoit Coussondb12ba52010-09-27 20:19:19 +05302934 .prcm = {
2935 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002936 .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002937 .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002938 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussondb12ba52010-09-27 20:19:19 +05302939 },
2940 },
Benoit Coussondb12ba52010-09-27 20:19:19 +05302941};
2942
Benoit Cousson9780a9c2010-12-07 16:26:57 -08002943/*
Benoît Cousson0c668872012-04-19 13:33:55 -06002944 * 'usb_host_fs' class
2945 * full-speed usb host controller
2946 */
2947
2948/* The IP is not compliant to type1 / type2 scheme */
2949static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
2950 .midle_shift = 4,
2951 .sidle_shift = 2,
2952 .srst_shift = 1,
2953};
2954
2955static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
2956 .rev_offs = 0x0000,
2957 .sysc_offs = 0x0210,
2958 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
2959 SYSC_HAS_SOFTRESET),
2960 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2961 SIDLE_SMART_WKUP),
2962 .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
2963};
2964
2965static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
2966 .name = "usb_host_fs",
2967 .sysc = &omap44xx_usb_host_fs_sysc,
2968};
2969
2970/* usb_host_fs */
Benoît Cousson0c668872012-04-19 13:33:55 -06002971static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
2972 .name = "usb_host_fs",
2973 .class = &omap44xx_usb_host_fs_hwmod_class,
2974 .clkdm_name = "l3_init_clkdm",
Benoît Cousson0c668872012-04-19 13:33:55 -06002975 .main_clk = "usb_host_fs_fck",
2976 .prcm = {
2977 .omap4 = {
2978 .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
2979 .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
2980 .modulemode = MODULEMODE_SWCTRL,
2981 },
2982 },
2983};
2984
2985/*
Benoit Coussonaf88fa92011-12-15 23:15:18 -07002986 * 'usb_host_hs' class
2987 * high-speed multi-port usb host controller
2988 */
Benoit Coussonaf88fa92011-12-15 23:15:18 -07002989
2990static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
2991 .rev_offs = 0x0000,
2992 .sysc_offs = 0x0010,
2993 .syss_offs = 0x0014,
2994 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
2995 SYSC_HAS_SOFTRESET),
2996 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2997 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
2998 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
2999 .sysc_fields = &omap_hwmod_sysc_type2,
3000};
3001
3002static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
Paul Walmsley844a3b62012-04-19 04:04:33 -06003003 .name = "usb_host_hs",
3004 .sysc = &omap44xx_usb_host_hs_sysc,
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003005};
3006
Paul Walmsley844a3b62012-04-19 04:04:33 -06003007/* usb_host_hs */
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003008static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
3009 .name = "usb_host_hs",
3010 .class = &omap44xx_usb_host_hs_hwmod_class,
3011 .clkdm_name = "l3_init_clkdm",
3012 .main_clk = "usb_host_hs_fck",
3013 .prcm = {
3014 .omap4 = {
3015 .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
3016 .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
3017 .modulemode = MODULEMODE_SWCTRL,
3018 },
3019 },
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003020
3021 /*
3022 * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
3023 * id: i660
3024 *
3025 * Description:
3026 * In the following configuration :
3027 * - USBHOST module is set to smart-idle mode
3028 * - PRCM asserts idle_req to the USBHOST module ( This typically
3029 * happens when the system is going to a low power mode : all ports
3030 * have been suspended, the master part of the USBHOST module has
3031 * entered the standby state, and SW has cut the functional clocks)
3032 * - an USBHOST interrupt occurs before the module is able to answer
3033 * idle_ack, typically a remote wakeup IRQ.
3034 * Then the USB HOST module will enter a deadlock situation where it
3035 * is no more accessible nor functional.
3036 *
3037 * Workaround:
3038 * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
3039 */
3040
3041 /*
3042 * Errata: USB host EHCI may stall when entering smart-standby mode
3043 * Id: i571
3044 *
3045 * Description:
3046 * When the USBHOST module is set to smart-standby mode, and when it is
3047 * ready to enter the standby state (i.e. all ports are suspended and
3048 * all attached devices are in suspend mode), then it can wrongly assert
3049 * the Mstandby signal too early while there are still some residual OCP
3050 * transactions ongoing. If this condition occurs, the internal state
3051 * machine may go to an undefined state and the USB link may be stuck
3052 * upon the next resume.
3053 *
3054 * Workaround:
3055 * Don't use smart standby; use only force standby,
3056 * hence HWMOD_SWSUP_MSTANDBY
3057 */
3058
3059 /*
3060 * During system boot; If the hwmod framework resets the module
3061 * the module will have smart idle settings; which can lead to deadlock
3062 * (above Errata Id:i660); so, dont reset the module during boot;
3063 * Use HWMOD_INIT_NO_RESET.
3064 */
3065
3066 .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
3067 HWMOD_INIT_NO_RESET,
3068};
3069
3070/*
Paul Walmsley844a3b62012-04-19 04:04:33 -06003071 * 'usb_otg_hs' class
3072 * high-speed on-the-go universal serial bus (usb_otg_hs) controller
3073 */
3074
3075static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
3076 .rev_offs = 0x0400,
3077 .sysc_offs = 0x0404,
3078 .syss_offs = 0x0408,
3079 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
3080 SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
3081 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
3082 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3083 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
3084 MSTANDBY_SMART),
3085 .sysc_fields = &omap_hwmod_sysc_type1,
3086};
3087
3088static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
3089 .name = "usb_otg_hs",
3090 .sysc = &omap44xx_usb_otg_hs_sysc,
3091};
3092
3093/* usb_otg_hs */
Paul Walmsley844a3b62012-04-19 04:04:33 -06003094static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
3095 { .role = "xclk", .clk = "usb_otg_hs_xclk" },
3096};
3097
3098static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
3099 .name = "usb_otg_hs",
3100 .class = &omap44xx_usb_otg_hs_hwmod_class,
3101 .clkdm_name = "l3_init_clkdm",
3102 .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
Paul Walmsley844a3b62012-04-19 04:04:33 -06003103 .main_clk = "usb_otg_hs_ick",
3104 .prcm = {
3105 .omap4 = {
3106 .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
3107 .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
3108 .modulemode = MODULEMODE_HWCTRL,
3109 },
3110 },
3111 .opt_clks = usb_otg_hs_opt_clks,
3112 .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
3113};
3114
3115/*
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003116 * 'usb_tll_hs' class
3117 * usb_tll_hs module is the adapter on the usb_host_hs ports
3118 */
Paul Walmsley844a3b62012-04-19 04:04:33 -06003119
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003120static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
3121 .rev_offs = 0x0000,
3122 .sysc_offs = 0x0010,
3123 .syss_offs = 0x0014,
3124 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
3125 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
3126 SYSC_HAS_AUTOIDLE),
3127 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
3128 .sysc_fields = &omap_hwmod_sysc_type1,
3129};
3130
3131static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
Paul Walmsley844a3b62012-04-19 04:04:33 -06003132 .name = "usb_tll_hs",
3133 .sysc = &omap44xx_usb_tll_hs_sysc,
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003134};
3135
Paul Walmsley844a3b62012-04-19 04:04:33 -06003136static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
3137 .name = "usb_tll_hs",
3138 .class = &omap44xx_usb_tll_hs_hwmod_class,
3139 .clkdm_name = "l3_init_clkdm",
Paul Walmsley844a3b62012-04-19 04:04:33 -06003140 .main_clk = "usb_tll_hs_ick",
3141 .prcm = {
3142 .omap4 = {
3143 .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
3144 .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
3145 .modulemode = MODULEMODE_HWCTRL,
3146 },
3147 },
3148};
3149
3150/*
3151 * 'wd_timer' class
3152 * 32-bit watchdog upward counter that generates a pulse on the reset pin on
3153 * overflow condition
3154 */
3155
3156static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
3157 .rev_offs = 0x0000,
3158 .sysc_offs = 0x0010,
3159 .syss_offs = 0x0014,
3160 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
3161 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
3162 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3163 SIDLE_SMART_WKUP),
3164 .sysc_fields = &omap_hwmod_sysc_type1,
3165};
3166
3167static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
3168 .name = "wd_timer",
3169 .sysc = &omap44xx_wd_timer_sysc,
3170 .pre_shutdown = &omap2_wd_timer_disable,
Kevin Hilman414e4122012-05-08 11:34:30 -06003171 .reset = &omap2_wd_timer_reset,
Paul Walmsley844a3b62012-04-19 04:04:33 -06003172};
3173
3174/* wd_timer2 */
Paul Walmsley844a3b62012-04-19 04:04:33 -06003175static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
3176 .name = "wd_timer2",
3177 .class = &omap44xx_wd_timer_hwmod_class,
3178 .clkdm_name = "l4_wkup_clkdm",
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07003179 .main_clk = "sys_32k_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06003180 .prcm = {
3181 .omap4 = {
3182 .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
3183 .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
3184 .modulemode = MODULEMODE_SWCTRL,
3185 },
3186 },
3187};
3188
3189/* wd_timer3 */
Paul Walmsley844a3b62012-04-19 04:04:33 -06003190static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
3191 .name = "wd_timer3",
3192 .class = &omap44xx_wd_timer_hwmod_class,
3193 .clkdm_name = "abe_clkdm",
Paul Walmsley17b7e7d2013-01-26 00:48:54 -07003194 .main_clk = "sys_32k_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06003195 .prcm = {
3196 .omap4 = {
3197 .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
3198 .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
3199 .modulemode = MODULEMODE_SWCTRL,
3200 },
3201 },
3202};
3203
3204
3205/*
3206 * interfaces
3207 */
3208
3209/* l3_main_1 -> dmm */
3210static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
3211 .master = &omap44xx_l3_main_1_hwmod,
3212 .slave = &omap44xx_dmm_hwmod,
3213 .clk = "l3_div_ck",
3214 .user = OCP_USER_SDMA,
3215};
3216
Paul Walmsley844a3b62012-04-19 04:04:33 -06003217/* mpu -> dmm */
3218static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
3219 .master = &omap44xx_mpu_hwmod,
3220 .slave = &omap44xx_dmm_hwmod,
3221 .clk = "l3_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06003222 .user = OCP_USER_MPU,
3223};
3224
3225/* iva -> l3_instr */
3226static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
3227 .master = &omap44xx_iva_hwmod,
3228 .slave = &omap44xx_l3_instr_hwmod,
3229 .clk = "l3_div_ck",
3230 .user = OCP_USER_MPU | OCP_USER_SDMA,
3231};
3232
3233/* l3_main_3 -> l3_instr */
3234static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
3235 .master = &omap44xx_l3_main_3_hwmod,
3236 .slave = &omap44xx_l3_instr_hwmod,
3237 .clk = "l3_div_ck",
3238 .user = OCP_USER_MPU | OCP_USER_SDMA,
3239};
3240
Benoît Cousson9a817bc2012-04-19 13:33:56 -06003241/* ocp_wp_noc -> l3_instr */
3242static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {
3243 .master = &omap44xx_ocp_wp_noc_hwmod,
3244 .slave = &omap44xx_l3_instr_hwmod,
3245 .clk = "l3_div_ck",
3246 .user = OCP_USER_MPU | OCP_USER_SDMA,
3247};
3248
Paul Walmsley844a3b62012-04-19 04:04:33 -06003249/* dsp -> l3_main_1 */
3250static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
3251 .master = &omap44xx_dsp_hwmod,
3252 .slave = &omap44xx_l3_main_1_hwmod,
3253 .clk = "l3_div_ck",
3254 .user = OCP_USER_MPU | OCP_USER_SDMA,
3255};
3256
3257/* dss -> l3_main_1 */
3258static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
3259 .master = &omap44xx_dss_hwmod,
3260 .slave = &omap44xx_l3_main_1_hwmod,
3261 .clk = "l3_div_ck",
3262 .user = OCP_USER_MPU | OCP_USER_SDMA,
3263};
3264
3265/* l3_main_2 -> l3_main_1 */
3266static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
3267 .master = &omap44xx_l3_main_2_hwmod,
3268 .slave = &omap44xx_l3_main_1_hwmod,
3269 .clk = "l3_div_ck",
3270 .user = OCP_USER_MPU | OCP_USER_SDMA,
3271};
3272
3273/* l4_cfg -> l3_main_1 */
3274static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
3275 .master = &omap44xx_l4_cfg_hwmod,
3276 .slave = &omap44xx_l3_main_1_hwmod,
3277 .clk = "l4_div_ck",
3278 .user = OCP_USER_MPU | OCP_USER_SDMA,
3279};
3280
3281/* mmc1 -> l3_main_1 */
3282static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
3283 .master = &omap44xx_mmc1_hwmod,
3284 .slave = &omap44xx_l3_main_1_hwmod,
3285 .clk = "l3_div_ck",
3286 .user = OCP_USER_MPU | OCP_USER_SDMA,
3287};
3288
3289/* mmc2 -> l3_main_1 */
3290static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
3291 .master = &omap44xx_mmc2_hwmod,
3292 .slave = &omap44xx_l3_main_1_hwmod,
3293 .clk = "l3_div_ck",
3294 .user = OCP_USER_MPU | OCP_USER_SDMA,
3295};
3296
Paul Walmsley844a3b62012-04-19 04:04:33 -06003297/* mpu -> l3_main_1 */
3298static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
3299 .master = &omap44xx_mpu_hwmod,
3300 .slave = &omap44xx_l3_main_1_hwmod,
3301 .clk = "l3_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06003302 .user = OCP_USER_MPU,
3303};
3304
Benoît Cousson96566042012-04-19 13:33:59 -06003305/* debugss -> l3_main_2 */
3306static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {
3307 .master = &omap44xx_debugss_hwmod,
3308 .slave = &omap44xx_l3_main_2_hwmod,
3309 .clk = "dbgclk_mux_ck",
3310 .user = OCP_USER_MPU | OCP_USER_SDMA,
3311};
3312
Paul Walmsley844a3b62012-04-19 04:04:33 -06003313/* dma_system -> l3_main_2 */
3314static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
3315 .master = &omap44xx_dma_system_hwmod,
3316 .slave = &omap44xx_l3_main_2_hwmod,
3317 .clk = "l3_div_ck",
3318 .user = OCP_USER_MPU | OCP_USER_SDMA,
3319};
3320
Ming Leib050f682012-04-19 13:33:50 -06003321/* fdif -> l3_main_2 */
3322static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
3323 .master = &omap44xx_fdif_hwmod,
3324 .slave = &omap44xx_l3_main_2_hwmod,
3325 .clk = "l3_div_ck",
3326 .user = OCP_USER_MPU | OCP_USER_SDMA,
3327};
3328
Paul Walmsley9def3902012-04-19 13:33:53 -06003329/* gpu -> l3_main_2 */
3330static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
3331 .master = &omap44xx_gpu_hwmod,
3332 .slave = &omap44xx_l3_main_2_hwmod,
3333 .clk = "l3_div_ck",
3334 .user = OCP_USER_MPU | OCP_USER_SDMA,
3335};
3336
Paul Walmsley844a3b62012-04-19 04:04:33 -06003337/* hsi -> l3_main_2 */
3338static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
3339 .master = &omap44xx_hsi_hwmod,
3340 .slave = &omap44xx_l3_main_2_hwmod,
3341 .clk = "l3_div_ck",
3342 .user = OCP_USER_MPU | OCP_USER_SDMA,
3343};
3344
3345/* ipu -> l3_main_2 */
3346static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
3347 .master = &omap44xx_ipu_hwmod,
3348 .slave = &omap44xx_l3_main_2_hwmod,
3349 .clk = "l3_div_ck",
3350 .user = OCP_USER_MPU | OCP_USER_SDMA,
3351};
3352
3353/* iss -> l3_main_2 */
3354static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
3355 .master = &omap44xx_iss_hwmod,
3356 .slave = &omap44xx_l3_main_2_hwmod,
3357 .clk = "l3_div_ck",
3358 .user = OCP_USER_MPU | OCP_USER_SDMA,
3359};
3360
3361/* iva -> l3_main_2 */
3362static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
3363 .master = &omap44xx_iva_hwmod,
3364 .slave = &omap44xx_l3_main_2_hwmod,
3365 .clk = "l3_div_ck",
3366 .user = OCP_USER_MPU | OCP_USER_SDMA,
3367};
3368
Paul Walmsley844a3b62012-04-19 04:04:33 -06003369/* l3_main_1 -> l3_main_2 */
3370static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
3371 .master = &omap44xx_l3_main_1_hwmod,
3372 .slave = &omap44xx_l3_main_2_hwmod,
3373 .clk = "l3_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06003374 .user = OCP_USER_MPU,
3375};
3376
3377/* l4_cfg -> l3_main_2 */
3378static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
3379 .master = &omap44xx_l4_cfg_hwmod,
3380 .slave = &omap44xx_l3_main_2_hwmod,
3381 .clk = "l4_div_ck",
3382 .user = OCP_USER_MPU | OCP_USER_SDMA,
3383};
3384
Benoît Cousson0c668872012-04-19 13:33:55 -06003385/* usb_host_fs -> l3_main_2 */
Paul Walmsleyb0a70cc2012-07-04 06:55:29 -06003386static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = {
Benoît Cousson0c668872012-04-19 13:33:55 -06003387 .master = &omap44xx_usb_host_fs_hwmod,
3388 .slave = &omap44xx_l3_main_2_hwmod,
3389 .clk = "l3_div_ck",
3390 .user = OCP_USER_MPU | OCP_USER_SDMA,
3391};
3392
Paul Walmsley844a3b62012-04-19 04:04:33 -06003393/* usb_host_hs -> l3_main_2 */
3394static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
3395 .master = &omap44xx_usb_host_hs_hwmod,
3396 .slave = &omap44xx_l3_main_2_hwmod,
3397 .clk = "l3_div_ck",
3398 .user = OCP_USER_MPU | OCP_USER_SDMA,
3399};
3400
3401/* usb_otg_hs -> l3_main_2 */
3402static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
3403 .master = &omap44xx_usb_otg_hs_hwmod,
3404 .slave = &omap44xx_l3_main_2_hwmod,
3405 .clk = "l3_div_ck",
3406 .user = OCP_USER_MPU | OCP_USER_SDMA,
3407};
3408
Paul Walmsley844a3b62012-04-19 04:04:33 -06003409/* l3_main_1 -> l3_main_3 */
3410static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
3411 .master = &omap44xx_l3_main_1_hwmod,
3412 .slave = &omap44xx_l3_main_3_hwmod,
3413 .clk = "l3_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06003414 .user = OCP_USER_MPU,
3415};
3416
3417/* l3_main_2 -> l3_main_3 */
3418static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
3419 .master = &omap44xx_l3_main_2_hwmod,
3420 .slave = &omap44xx_l3_main_3_hwmod,
3421 .clk = "l3_div_ck",
3422 .user = OCP_USER_MPU | OCP_USER_SDMA,
3423};
3424
3425/* l4_cfg -> l3_main_3 */
3426static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
3427 .master = &omap44xx_l4_cfg_hwmod,
3428 .slave = &omap44xx_l3_main_3_hwmod,
3429 .clk = "l4_div_ck",
3430 .user = OCP_USER_MPU | OCP_USER_SDMA,
3431};
3432
3433/* aess -> l4_abe */
Paul Walmsleyb0a70cc2012-07-04 06:55:29 -06003434static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = {
Paul Walmsley844a3b62012-04-19 04:04:33 -06003435 .master = &omap44xx_aess_hwmod,
3436 .slave = &omap44xx_l4_abe_hwmod,
3437 .clk = "ocp_abe_iclk",
3438 .user = OCP_USER_MPU | OCP_USER_SDMA,
3439};
3440
3441/* dsp -> l4_abe */
3442static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
3443 .master = &omap44xx_dsp_hwmod,
3444 .slave = &omap44xx_l4_abe_hwmod,
3445 .clk = "ocp_abe_iclk",
3446 .user = OCP_USER_MPU | OCP_USER_SDMA,
3447};
3448
3449/* l3_main_1 -> l4_abe */
3450static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
3451 .master = &omap44xx_l3_main_1_hwmod,
3452 .slave = &omap44xx_l4_abe_hwmod,
3453 .clk = "l3_div_ck",
3454 .user = OCP_USER_MPU | OCP_USER_SDMA,
3455};
3456
3457/* mpu -> l4_abe */
3458static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
3459 .master = &omap44xx_mpu_hwmod,
3460 .slave = &omap44xx_l4_abe_hwmod,
3461 .clk = "ocp_abe_iclk",
3462 .user = OCP_USER_MPU | OCP_USER_SDMA,
3463};
3464
3465/* l3_main_1 -> l4_cfg */
3466static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
3467 .master = &omap44xx_l3_main_1_hwmod,
3468 .slave = &omap44xx_l4_cfg_hwmod,
3469 .clk = "l3_div_ck",
3470 .user = OCP_USER_MPU | OCP_USER_SDMA,
3471};
3472
3473/* l3_main_2 -> l4_per */
3474static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
3475 .master = &omap44xx_l3_main_2_hwmod,
3476 .slave = &omap44xx_l4_per_hwmod,
3477 .clk = "l3_div_ck",
3478 .user = OCP_USER_MPU | OCP_USER_SDMA,
3479};
3480
3481/* l4_cfg -> l4_wkup */
3482static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
3483 .master = &omap44xx_l4_cfg_hwmod,
3484 .slave = &omap44xx_l4_wkup_hwmod,
3485 .clk = "l4_div_ck",
3486 .user = OCP_USER_MPU | OCP_USER_SDMA,
3487};
3488
3489/* mpu -> mpu_private */
3490static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
3491 .master = &omap44xx_mpu_hwmod,
3492 .slave = &omap44xx_mpu_private_hwmod,
3493 .clk = "l3_div_ck",
3494 .user = OCP_USER_MPU | OCP_USER_SDMA,
3495};
3496
Benoît Cousson9a817bc2012-04-19 13:33:56 -06003497/* l4_cfg -> ocp_wp_noc */
3498static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {
3499 .master = &omap44xx_l4_cfg_hwmod,
3500 .slave = &omap44xx_ocp_wp_noc_hwmod,
3501 .clk = "l4_div_ck",
Benoît Cousson9a817bc2012-04-19 13:33:56 -06003502 .user = OCP_USER_MPU | OCP_USER_SDMA,
3503};
3504
Paul Walmsley844a3b62012-04-19 04:04:33 -06003505static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
3506 {
Sebastien Guiriec9f0c5992013-02-10 11:22:24 -07003507 .name = "dmem",
3508 .pa_start = 0x40180000,
3509 .pa_end = 0x4018ffff
3510 },
3511 {
3512 .name = "cmem",
3513 .pa_start = 0x401a0000,
3514 .pa_end = 0x401a1fff
3515 },
3516 {
3517 .name = "smem",
3518 .pa_start = 0x401c0000,
3519 .pa_end = 0x401c5fff
3520 },
3521 {
3522 .name = "pmem",
3523 .pa_start = 0x401e0000,
3524 .pa_end = 0x401e1fff
3525 },
3526 {
3527 .name = "mpu",
Paul Walmsley844a3b62012-04-19 04:04:33 -06003528 .pa_start = 0x401f1000,
3529 .pa_end = 0x401f13ff,
3530 .flags = ADDR_TYPE_RT
3531 },
3532 { }
3533};
3534
3535/* l4_abe -> aess */
Paul Walmsleyb0a70cc2012-07-04 06:55:29 -06003536static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = {
Paul Walmsley844a3b62012-04-19 04:04:33 -06003537 .master = &omap44xx_l4_abe_hwmod,
3538 .slave = &omap44xx_aess_hwmod,
3539 .clk = "ocp_abe_iclk",
3540 .addr = omap44xx_aess_addrs,
3541 .user = OCP_USER_MPU,
3542};
3543
3544static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
3545 {
Sebastien Guiriec9f0c5992013-02-10 11:22:24 -07003546 .name = "dmem_dma",
3547 .pa_start = 0x49080000,
3548 .pa_end = 0x4908ffff
3549 },
3550 {
3551 .name = "cmem_dma",
3552 .pa_start = 0x490a0000,
3553 .pa_end = 0x490a1fff
3554 },
3555 {
3556 .name = "smem_dma",
3557 .pa_start = 0x490c0000,
3558 .pa_end = 0x490c5fff
3559 },
3560 {
3561 .name = "pmem_dma",
3562 .pa_start = 0x490e0000,
3563 .pa_end = 0x490e1fff
3564 },
3565 {
3566 .name = "dma",
Paul Walmsley844a3b62012-04-19 04:04:33 -06003567 .pa_start = 0x490f1000,
3568 .pa_end = 0x490f13ff,
3569 .flags = ADDR_TYPE_RT
3570 },
3571 { }
3572};
3573
3574/* l4_abe -> aess (dma) */
Paul Walmsleyb0a70cc2012-07-04 06:55:29 -06003575static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = {
Paul Walmsley844a3b62012-04-19 04:04:33 -06003576 .master = &omap44xx_l4_abe_hwmod,
3577 .slave = &omap44xx_aess_hwmod,
3578 .clk = "ocp_abe_iclk",
3579 .addr = omap44xx_aess_dma_addrs,
3580 .user = OCP_USER_SDMA,
3581};
3582
Paul Walmsley42b9e382012-04-19 13:33:54 -06003583/* l3_main_2 -> c2c */
3584static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
3585 .master = &omap44xx_l3_main_2_hwmod,
3586 .slave = &omap44xx_c2c_hwmod,
3587 .clk = "l3_div_ck",
3588 .user = OCP_USER_MPU | OCP_USER_SDMA,
3589};
3590
Paul Walmsley844a3b62012-04-19 04:04:33 -06003591/* l4_wkup -> counter_32k */
3592static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
3593 .master = &omap44xx_l4_wkup_hwmod,
3594 .slave = &omap44xx_counter_32k_hwmod,
3595 .clk = "l4_wkup_clk_mux_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06003596 .user = OCP_USER_MPU | OCP_USER_SDMA,
3597};
3598
Paul Walmsleya0b5d812012-04-19 13:33:57 -06003599static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {
3600 {
3601 .pa_start = 0x4a002000,
3602 .pa_end = 0x4a0027ff,
3603 .flags = ADDR_TYPE_RT
3604 },
3605 { }
3606};
3607
3608/* l4_cfg -> ctrl_module_core */
3609static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {
3610 .master = &omap44xx_l4_cfg_hwmod,
3611 .slave = &omap44xx_ctrl_module_core_hwmod,
3612 .clk = "l4_div_ck",
3613 .addr = omap44xx_ctrl_module_core_addrs,
3614 .user = OCP_USER_MPU | OCP_USER_SDMA,
3615};
3616
3617static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {
3618 {
3619 .pa_start = 0x4a100000,
3620 .pa_end = 0x4a1007ff,
3621 .flags = ADDR_TYPE_RT
3622 },
3623 { }
3624};
3625
3626/* l4_cfg -> ctrl_module_pad_core */
3627static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {
3628 .master = &omap44xx_l4_cfg_hwmod,
3629 .slave = &omap44xx_ctrl_module_pad_core_hwmod,
3630 .clk = "l4_div_ck",
3631 .addr = omap44xx_ctrl_module_pad_core_addrs,
3632 .user = OCP_USER_MPU | OCP_USER_SDMA,
3633};
3634
3635static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {
3636 {
3637 .pa_start = 0x4a30c000,
3638 .pa_end = 0x4a30c7ff,
3639 .flags = ADDR_TYPE_RT
3640 },
3641 { }
3642};
3643
3644/* l4_wkup -> ctrl_module_wkup */
3645static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {
3646 .master = &omap44xx_l4_wkup_hwmod,
3647 .slave = &omap44xx_ctrl_module_wkup_hwmod,
3648 .clk = "l4_wkup_clk_mux_ck",
3649 .addr = omap44xx_ctrl_module_wkup_addrs,
3650 .user = OCP_USER_MPU | OCP_USER_SDMA,
3651};
3652
3653static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {
3654 {
3655 .pa_start = 0x4a31e000,
3656 .pa_end = 0x4a31e7ff,
3657 .flags = ADDR_TYPE_RT
3658 },
3659 { }
3660};
3661
3662/* l4_wkup -> ctrl_module_pad_wkup */
3663static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {
3664 .master = &omap44xx_l4_wkup_hwmod,
3665 .slave = &omap44xx_ctrl_module_pad_wkup_hwmod,
3666 .clk = "l4_wkup_clk_mux_ck",
3667 .addr = omap44xx_ctrl_module_pad_wkup_addrs,
3668 .user = OCP_USER_MPU | OCP_USER_SDMA,
3669};
3670
Benoît Cousson96566042012-04-19 13:33:59 -06003671/* l3_instr -> debugss */
3672static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {
3673 .master = &omap44xx_l3_instr_hwmod,
3674 .slave = &omap44xx_debugss_hwmod,
3675 .clk = "l3_div_ck",
Benoît Cousson96566042012-04-19 13:33:59 -06003676 .user = OCP_USER_MPU | OCP_USER_SDMA,
3677};
3678
Paul Walmsley844a3b62012-04-19 04:04:33 -06003679static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
3680 {
3681 .pa_start = 0x4a056000,
3682 .pa_end = 0x4a056fff,
3683 .flags = ADDR_TYPE_RT
3684 },
3685 { }
3686};
3687
3688/* l4_cfg -> dma_system */
3689static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
3690 .master = &omap44xx_l4_cfg_hwmod,
3691 .slave = &omap44xx_dma_system_hwmod,
3692 .clk = "l4_div_ck",
3693 .addr = omap44xx_dma_system_addrs,
3694 .user = OCP_USER_MPU | OCP_USER_SDMA,
3695};
3696
Paul Walmsley844a3b62012-04-19 04:04:33 -06003697/* l4_abe -> dmic */
3698static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
3699 .master = &omap44xx_l4_abe_hwmod,
3700 .slave = &omap44xx_dmic_hwmod,
3701 .clk = "ocp_abe_iclk",
Paul Walmsley844a3b62012-04-19 04:04:33 -06003702 .user = OCP_USER_MPU,
3703};
3704
Paul Walmsley844a3b62012-04-19 04:04:33 -06003705/* l4_abe -> dmic (dma) */
3706static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
3707 .master = &omap44xx_l4_abe_hwmod,
3708 .slave = &omap44xx_dmic_hwmod,
3709 .clk = "ocp_abe_iclk",
Paul Walmsley844a3b62012-04-19 04:04:33 -06003710 .user = OCP_USER_SDMA,
3711};
3712
3713/* dsp -> iva */
3714static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
3715 .master = &omap44xx_dsp_hwmod,
3716 .slave = &omap44xx_iva_hwmod,
3717 .clk = "dpll_iva_m5x2_ck",
3718 .user = OCP_USER_DSP,
3719};
3720
Paul Walmsley42b9e382012-04-19 13:33:54 -06003721/* dsp -> sl2if */
Tero Kristob3601242012-09-03 11:50:53 -06003722static struct omap_hwmod_ocp_if __maybe_unused omap44xx_dsp__sl2if = {
Paul Walmsley42b9e382012-04-19 13:33:54 -06003723 .master = &omap44xx_dsp_hwmod,
3724 .slave = &omap44xx_sl2if_hwmod,
3725 .clk = "dpll_iva_m5x2_ck",
3726 .user = OCP_USER_DSP,
3727};
3728
Paul Walmsley844a3b62012-04-19 04:04:33 -06003729/* l4_cfg -> dsp */
3730static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
3731 .master = &omap44xx_l4_cfg_hwmod,
3732 .slave = &omap44xx_dsp_hwmod,
3733 .clk = "l4_div_ck",
3734 .user = OCP_USER_MPU | OCP_USER_SDMA,
3735};
3736
3737static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
3738 {
3739 .pa_start = 0x58000000,
3740 .pa_end = 0x5800007f,
3741 .flags = ADDR_TYPE_RT
3742 },
3743 { }
3744};
3745
3746/* l3_main_2 -> dss */
3747static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
3748 .master = &omap44xx_l3_main_2_hwmod,
3749 .slave = &omap44xx_dss_hwmod,
3750 .clk = "dss_fck",
3751 .addr = omap44xx_dss_dma_addrs,
3752 .user = OCP_USER_SDMA,
3753};
3754
3755static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
3756 {
3757 .pa_start = 0x48040000,
3758 .pa_end = 0x4804007f,
3759 .flags = ADDR_TYPE_RT
3760 },
3761 { }
3762};
3763
3764/* l4_per -> dss */
3765static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
3766 .master = &omap44xx_l4_per_hwmod,
3767 .slave = &omap44xx_dss_hwmod,
3768 .clk = "l4_div_ck",
3769 .addr = omap44xx_dss_addrs,
3770 .user = OCP_USER_MPU,
3771};
3772
3773static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
3774 {
3775 .pa_start = 0x58001000,
3776 .pa_end = 0x58001fff,
3777 .flags = ADDR_TYPE_RT
3778 },
3779 { }
3780};
3781
3782/* l3_main_2 -> dss_dispc */
3783static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
3784 .master = &omap44xx_l3_main_2_hwmod,
3785 .slave = &omap44xx_dss_dispc_hwmod,
3786 .clk = "dss_fck",
3787 .addr = omap44xx_dss_dispc_dma_addrs,
3788 .user = OCP_USER_SDMA,
3789};
3790
3791static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
3792 {
3793 .pa_start = 0x48041000,
3794 .pa_end = 0x48041fff,
3795 .flags = ADDR_TYPE_RT
3796 },
3797 { }
3798};
3799
3800/* l4_per -> dss_dispc */
3801static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
3802 .master = &omap44xx_l4_per_hwmod,
3803 .slave = &omap44xx_dss_dispc_hwmod,
3804 .clk = "l4_div_ck",
3805 .addr = omap44xx_dss_dispc_addrs,
3806 .user = OCP_USER_MPU,
3807};
3808
3809static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
3810 {
3811 .pa_start = 0x58004000,
3812 .pa_end = 0x580041ff,
3813 .flags = ADDR_TYPE_RT
3814 },
3815 { }
3816};
3817
3818/* l3_main_2 -> dss_dsi1 */
3819static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
3820 .master = &omap44xx_l3_main_2_hwmod,
3821 .slave = &omap44xx_dss_dsi1_hwmod,
3822 .clk = "dss_fck",
3823 .addr = omap44xx_dss_dsi1_dma_addrs,
3824 .user = OCP_USER_SDMA,
3825};
3826
3827static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
3828 {
3829 .pa_start = 0x48044000,
3830 .pa_end = 0x480441ff,
3831 .flags = ADDR_TYPE_RT
3832 },
3833 { }
3834};
3835
3836/* l4_per -> dss_dsi1 */
3837static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
3838 .master = &omap44xx_l4_per_hwmod,
3839 .slave = &omap44xx_dss_dsi1_hwmod,
3840 .clk = "l4_div_ck",
3841 .addr = omap44xx_dss_dsi1_addrs,
3842 .user = OCP_USER_MPU,
3843};
3844
3845static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
3846 {
3847 .pa_start = 0x58005000,
3848 .pa_end = 0x580051ff,
3849 .flags = ADDR_TYPE_RT
3850 },
3851 { }
3852};
3853
3854/* l3_main_2 -> dss_dsi2 */
3855static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
3856 .master = &omap44xx_l3_main_2_hwmod,
3857 .slave = &omap44xx_dss_dsi2_hwmod,
3858 .clk = "dss_fck",
3859 .addr = omap44xx_dss_dsi2_dma_addrs,
3860 .user = OCP_USER_SDMA,
3861};
3862
3863static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
3864 {
3865 .pa_start = 0x48045000,
3866 .pa_end = 0x480451ff,
3867 .flags = ADDR_TYPE_RT
3868 },
3869 { }
3870};
3871
3872/* l4_per -> dss_dsi2 */
3873static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
3874 .master = &omap44xx_l4_per_hwmod,
3875 .slave = &omap44xx_dss_dsi2_hwmod,
3876 .clk = "l4_div_ck",
3877 .addr = omap44xx_dss_dsi2_addrs,
3878 .user = OCP_USER_MPU,
3879};
3880
3881static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
3882 {
3883 .pa_start = 0x58006000,
3884 .pa_end = 0x58006fff,
3885 .flags = ADDR_TYPE_RT
3886 },
3887 { }
3888};
3889
3890/* l3_main_2 -> dss_hdmi */
3891static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
3892 .master = &omap44xx_l3_main_2_hwmod,
3893 .slave = &omap44xx_dss_hdmi_hwmod,
3894 .clk = "dss_fck",
3895 .addr = omap44xx_dss_hdmi_dma_addrs,
3896 .user = OCP_USER_SDMA,
3897};
3898
3899static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
3900 {
3901 .pa_start = 0x48046000,
3902 .pa_end = 0x48046fff,
3903 .flags = ADDR_TYPE_RT
3904 },
3905 { }
3906};
3907
3908/* l4_per -> dss_hdmi */
3909static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
3910 .master = &omap44xx_l4_per_hwmod,
3911 .slave = &omap44xx_dss_hdmi_hwmod,
3912 .clk = "l4_div_ck",
3913 .addr = omap44xx_dss_hdmi_addrs,
3914 .user = OCP_USER_MPU,
3915};
3916
3917static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
3918 {
3919 .pa_start = 0x58002000,
3920 .pa_end = 0x580020ff,
3921 .flags = ADDR_TYPE_RT
3922 },
3923 { }
3924};
3925
3926/* l3_main_2 -> dss_rfbi */
3927static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
3928 .master = &omap44xx_l3_main_2_hwmod,
3929 .slave = &omap44xx_dss_rfbi_hwmod,
3930 .clk = "dss_fck",
3931 .addr = omap44xx_dss_rfbi_dma_addrs,
3932 .user = OCP_USER_SDMA,
3933};
3934
3935static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
3936 {
3937 .pa_start = 0x48042000,
3938 .pa_end = 0x480420ff,
3939 .flags = ADDR_TYPE_RT
3940 },
3941 { }
3942};
3943
3944/* l4_per -> dss_rfbi */
3945static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
3946 .master = &omap44xx_l4_per_hwmod,
3947 .slave = &omap44xx_dss_rfbi_hwmod,
3948 .clk = "l4_div_ck",
3949 .addr = omap44xx_dss_rfbi_addrs,
3950 .user = OCP_USER_MPU,
3951};
3952
3953static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
3954 {
3955 .pa_start = 0x58003000,
3956 .pa_end = 0x580030ff,
3957 .flags = ADDR_TYPE_RT
3958 },
3959 { }
3960};
3961
3962/* l3_main_2 -> dss_venc */
3963static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
3964 .master = &omap44xx_l3_main_2_hwmod,
3965 .slave = &omap44xx_dss_venc_hwmod,
3966 .clk = "dss_fck",
3967 .addr = omap44xx_dss_venc_dma_addrs,
3968 .user = OCP_USER_SDMA,
3969};
3970
3971static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
3972 {
3973 .pa_start = 0x48043000,
3974 .pa_end = 0x480430ff,
3975 .flags = ADDR_TYPE_RT
3976 },
3977 { }
3978};
3979
3980/* l4_per -> dss_venc */
3981static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
3982 .master = &omap44xx_l4_per_hwmod,
3983 .slave = &omap44xx_dss_venc_hwmod,
3984 .clk = "l4_div_ck",
3985 .addr = omap44xx_dss_venc_addrs,
3986 .user = OCP_USER_MPU,
3987};
3988
Paul Walmsley42b9e382012-04-19 13:33:54 -06003989static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
3990 {
3991 .pa_start = 0x48078000,
3992 .pa_end = 0x48078fff,
3993 .flags = ADDR_TYPE_RT
3994 },
3995 { }
3996};
3997
3998/* l4_per -> elm */
3999static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
4000 .master = &omap44xx_l4_per_hwmod,
4001 .slave = &omap44xx_elm_hwmod,
4002 .clk = "l4_div_ck",
4003 .addr = omap44xx_elm_addrs,
4004 .user = OCP_USER_MPU | OCP_USER_SDMA,
4005};
4006
Ming Leib050f682012-04-19 13:33:50 -06004007static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
4008 {
4009 .pa_start = 0x4a10a000,
4010 .pa_end = 0x4a10a1ff,
4011 .flags = ADDR_TYPE_RT
4012 },
4013 { }
4014};
4015
4016/* l4_cfg -> fdif */
4017static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
4018 .master = &omap44xx_l4_cfg_hwmod,
4019 .slave = &omap44xx_fdif_hwmod,
4020 .clk = "l4_div_ck",
4021 .addr = omap44xx_fdif_addrs,
4022 .user = OCP_USER_MPU | OCP_USER_SDMA,
4023};
4024
Paul Walmsley844a3b62012-04-19 04:04:33 -06004025/* l4_wkup -> gpio1 */
4026static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
4027 .master = &omap44xx_l4_wkup_hwmod,
4028 .slave = &omap44xx_gpio1_hwmod,
4029 .clk = "l4_wkup_clk_mux_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004030 .user = OCP_USER_MPU | OCP_USER_SDMA,
4031};
4032
Paul Walmsley844a3b62012-04-19 04:04:33 -06004033/* l4_per -> gpio2 */
4034static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
4035 .master = &omap44xx_l4_per_hwmod,
4036 .slave = &omap44xx_gpio2_hwmod,
4037 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004038 .user = OCP_USER_MPU | OCP_USER_SDMA,
4039};
4040
Paul Walmsley844a3b62012-04-19 04:04:33 -06004041/* l4_per -> gpio3 */
4042static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
4043 .master = &omap44xx_l4_per_hwmod,
4044 .slave = &omap44xx_gpio3_hwmod,
4045 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004046 .user = OCP_USER_MPU | OCP_USER_SDMA,
4047};
4048
Paul Walmsley844a3b62012-04-19 04:04:33 -06004049/* l4_per -> gpio4 */
4050static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
4051 .master = &omap44xx_l4_per_hwmod,
4052 .slave = &omap44xx_gpio4_hwmod,
4053 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004054 .user = OCP_USER_MPU | OCP_USER_SDMA,
4055};
4056
Paul Walmsley844a3b62012-04-19 04:04:33 -06004057/* l4_per -> gpio5 */
4058static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
4059 .master = &omap44xx_l4_per_hwmod,
4060 .slave = &omap44xx_gpio5_hwmod,
4061 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004062 .user = OCP_USER_MPU | OCP_USER_SDMA,
4063};
4064
Paul Walmsley844a3b62012-04-19 04:04:33 -06004065/* l4_per -> gpio6 */
4066static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
4067 .master = &omap44xx_l4_per_hwmod,
4068 .slave = &omap44xx_gpio6_hwmod,
4069 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004070 .user = OCP_USER_MPU | OCP_USER_SDMA,
4071};
4072
Benoît Coussoneb42b5d2012-04-19 13:33:51 -06004073/* l3_main_2 -> gpmc */
4074static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
4075 .master = &omap44xx_l3_main_2_hwmod,
4076 .slave = &omap44xx_gpmc_hwmod,
4077 .clk = "l3_div_ck",
Benoît Coussoneb42b5d2012-04-19 13:33:51 -06004078 .user = OCP_USER_MPU | OCP_USER_SDMA,
4079};
4080
Paul Walmsley9def3902012-04-19 13:33:53 -06004081static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
4082 {
4083 .pa_start = 0x56000000,
4084 .pa_end = 0x5600ffff,
4085 .flags = ADDR_TYPE_RT
4086 },
4087 { }
4088};
4089
4090/* l3_main_2 -> gpu */
4091static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
4092 .master = &omap44xx_l3_main_2_hwmod,
4093 .slave = &omap44xx_gpu_hwmod,
4094 .clk = "l3_div_ck",
4095 .addr = omap44xx_gpu_addrs,
4096 .user = OCP_USER_MPU | OCP_USER_SDMA,
4097};
4098
Paul Walmsleya091c082012-04-19 13:33:50 -06004099static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
4100 {
4101 .pa_start = 0x480b2000,
4102 .pa_end = 0x480b201f,
4103 .flags = ADDR_TYPE_RT
4104 },
4105 { }
4106};
4107
4108/* l4_per -> hdq1w */
4109static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
4110 .master = &omap44xx_l4_per_hwmod,
4111 .slave = &omap44xx_hdq1w_hwmod,
4112 .clk = "l4_div_ck",
4113 .addr = omap44xx_hdq1w_addrs,
4114 .user = OCP_USER_MPU | OCP_USER_SDMA,
4115};
4116
Paul Walmsley844a3b62012-04-19 04:04:33 -06004117static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
4118 {
4119 .pa_start = 0x4a058000,
4120 .pa_end = 0x4a05bfff,
4121 .flags = ADDR_TYPE_RT
4122 },
4123 { }
4124};
4125
4126/* l4_cfg -> hsi */
4127static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
4128 .master = &omap44xx_l4_cfg_hwmod,
4129 .slave = &omap44xx_hsi_hwmod,
4130 .clk = "l4_div_ck",
4131 .addr = omap44xx_hsi_addrs,
4132 .user = OCP_USER_MPU | OCP_USER_SDMA,
4133};
4134
Paul Walmsley844a3b62012-04-19 04:04:33 -06004135/* l4_per -> i2c1 */
4136static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
4137 .master = &omap44xx_l4_per_hwmod,
4138 .slave = &omap44xx_i2c1_hwmod,
4139 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004140 .user = OCP_USER_MPU | OCP_USER_SDMA,
4141};
4142
Paul Walmsley844a3b62012-04-19 04:04:33 -06004143/* l4_per -> i2c2 */
4144static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
4145 .master = &omap44xx_l4_per_hwmod,
4146 .slave = &omap44xx_i2c2_hwmod,
4147 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004148 .user = OCP_USER_MPU | OCP_USER_SDMA,
4149};
4150
Paul Walmsley844a3b62012-04-19 04:04:33 -06004151/* l4_per -> i2c3 */
4152static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
4153 .master = &omap44xx_l4_per_hwmod,
4154 .slave = &omap44xx_i2c3_hwmod,
4155 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004156 .user = OCP_USER_MPU | OCP_USER_SDMA,
4157};
4158
Paul Walmsley844a3b62012-04-19 04:04:33 -06004159/* l4_per -> i2c4 */
4160static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
4161 .master = &omap44xx_l4_per_hwmod,
4162 .slave = &omap44xx_i2c4_hwmod,
4163 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004164 .user = OCP_USER_MPU | OCP_USER_SDMA,
4165};
4166
4167/* l3_main_2 -> ipu */
4168static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
4169 .master = &omap44xx_l3_main_2_hwmod,
4170 .slave = &omap44xx_ipu_hwmod,
4171 .clk = "l3_div_ck",
4172 .user = OCP_USER_MPU | OCP_USER_SDMA,
4173};
4174
4175static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
4176 {
4177 .pa_start = 0x52000000,
4178 .pa_end = 0x520000ff,
4179 .flags = ADDR_TYPE_RT
4180 },
4181 { }
4182};
4183
4184/* l3_main_2 -> iss */
4185static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
4186 .master = &omap44xx_l3_main_2_hwmod,
4187 .slave = &omap44xx_iss_hwmod,
4188 .clk = "l3_div_ck",
4189 .addr = omap44xx_iss_addrs,
4190 .user = OCP_USER_MPU | OCP_USER_SDMA,
4191};
4192
Paul Walmsley42b9e382012-04-19 13:33:54 -06004193/* iva -> sl2if */
Tero Kristob3601242012-09-03 11:50:53 -06004194static struct omap_hwmod_ocp_if __maybe_unused omap44xx_iva__sl2if = {
Paul Walmsley42b9e382012-04-19 13:33:54 -06004195 .master = &omap44xx_iva_hwmod,
4196 .slave = &omap44xx_sl2if_hwmod,
4197 .clk = "dpll_iva_m5x2_ck",
4198 .user = OCP_USER_IVA,
4199};
4200
Paul Walmsley844a3b62012-04-19 04:04:33 -06004201/* l3_main_2 -> iva */
4202static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
4203 .master = &omap44xx_l3_main_2_hwmod,
4204 .slave = &omap44xx_iva_hwmod,
4205 .clk = "l3_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004206 .user = OCP_USER_MPU,
4207};
4208
Paul Walmsley844a3b62012-04-19 04:04:33 -06004209/* l4_wkup -> kbd */
4210static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
4211 .master = &omap44xx_l4_wkup_hwmod,
4212 .slave = &omap44xx_kbd_hwmod,
4213 .clk = "l4_wkup_clk_mux_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004214 .user = OCP_USER_MPU | OCP_USER_SDMA,
4215};
4216
4217static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
4218 {
4219 .pa_start = 0x4a0f4000,
4220 .pa_end = 0x4a0f41ff,
4221 .flags = ADDR_TYPE_RT
4222 },
4223 { }
4224};
4225
4226/* l4_cfg -> mailbox */
4227static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
4228 .master = &omap44xx_l4_cfg_hwmod,
4229 .slave = &omap44xx_mailbox_hwmod,
4230 .clk = "l4_div_ck",
4231 .addr = omap44xx_mailbox_addrs,
4232 .user = OCP_USER_MPU | OCP_USER_SDMA,
4233};
4234
Benoît Cousson896d4e92012-04-19 13:33:54 -06004235static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
4236 {
4237 .pa_start = 0x40128000,
4238 .pa_end = 0x401283ff,
4239 .flags = ADDR_TYPE_RT
4240 },
4241 { }
4242};
4243
4244/* l4_abe -> mcasp */
4245static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
4246 .master = &omap44xx_l4_abe_hwmod,
4247 .slave = &omap44xx_mcasp_hwmod,
4248 .clk = "ocp_abe_iclk",
4249 .addr = omap44xx_mcasp_addrs,
4250 .user = OCP_USER_MPU,
4251};
4252
4253static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
4254 {
4255 .pa_start = 0x49028000,
4256 .pa_end = 0x490283ff,
4257 .flags = ADDR_TYPE_RT
4258 },
4259 { }
4260};
4261
4262/* l4_abe -> mcasp (dma) */
4263static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
4264 .master = &omap44xx_l4_abe_hwmod,
4265 .slave = &omap44xx_mcasp_hwmod,
4266 .clk = "ocp_abe_iclk",
4267 .addr = omap44xx_mcasp_dma_addrs,
4268 .user = OCP_USER_SDMA,
4269};
4270
Paul Walmsley844a3b62012-04-19 04:04:33 -06004271/* l4_abe -> mcbsp1 */
4272static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
4273 .master = &omap44xx_l4_abe_hwmod,
4274 .slave = &omap44xx_mcbsp1_hwmod,
4275 .clk = "ocp_abe_iclk",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004276 .user = OCP_USER_MPU,
4277};
4278
Paul Walmsley844a3b62012-04-19 04:04:33 -06004279/* l4_abe -> mcbsp1 (dma) */
4280static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
4281 .master = &omap44xx_l4_abe_hwmod,
4282 .slave = &omap44xx_mcbsp1_hwmod,
4283 .clk = "ocp_abe_iclk",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004284 .user = OCP_USER_SDMA,
4285};
4286
Paul Walmsley844a3b62012-04-19 04:04:33 -06004287/* l4_abe -> mcbsp2 */
4288static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
4289 .master = &omap44xx_l4_abe_hwmod,
4290 .slave = &omap44xx_mcbsp2_hwmod,
4291 .clk = "ocp_abe_iclk",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004292 .user = OCP_USER_MPU,
4293};
4294
Paul Walmsley844a3b62012-04-19 04:04:33 -06004295/* l4_abe -> mcbsp2 (dma) */
4296static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
4297 .master = &omap44xx_l4_abe_hwmod,
4298 .slave = &omap44xx_mcbsp2_hwmod,
4299 .clk = "ocp_abe_iclk",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004300 .user = OCP_USER_SDMA,
4301};
4302
Paul Walmsley844a3b62012-04-19 04:04:33 -06004303/* l4_abe -> mcbsp3 */
4304static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
4305 .master = &omap44xx_l4_abe_hwmod,
4306 .slave = &omap44xx_mcbsp3_hwmod,
4307 .clk = "ocp_abe_iclk",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004308 .user = OCP_USER_MPU,
4309};
4310
Paul Walmsley844a3b62012-04-19 04:04:33 -06004311/* l4_abe -> mcbsp3 (dma) */
4312static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
4313 .master = &omap44xx_l4_abe_hwmod,
4314 .slave = &omap44xx_mcbsp3_hwmod,
4315 .clk = "ocp_abe_iclk",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004316 .user = OCP_USER_SDMA,
4317};
4318
Paul Walmsley844a3b62012-04-19 04:04:33 -06004319/* l4_per -> mcbsp4 */
4320static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
4321 .master = &omap44xx_l4_per_hwmod,
4322 .slave = &omap44xx_mcbsp4_hwmod,
4323 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004324 .user = OCP_USER_MPU | OCP_USER_SDMA,
4325};
4326
Paul Walmsley844a3b62012-04-19 04:04:33 -06004327/* l4_abe -> mcpdm */
4328static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
4329 .master = &omap44xx_l4_abe_hwmod,
4330 .slave = &omap44xx_mcpdm_hwmod,
4331 .clk = "ocp_abe_iclk",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004332 .user = OCP_USER_MPU,
4333};
4334
Paul Walmsley844a3b62012-04-19 04:04:33 -06004335/* l4_abe -> mcpdm (dma) */
4336static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
4337 .master = &omap44xx_l4_abe_hwmod,
4338 .slave = &omap44xx_mcpdm_hwmod,
4339 .clk = "ocp_abe_iclk",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004340 .user = OCP_USER_SDMA,
4341};
4342
Paul Walmsley844a3b62012-04-19 04:04:33 -06004343/* l4_per -> mcspi1 */
4344static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
4345 .master = &omap44xx_l4_per_hwmod,
4346 .slave = &omap44xx_mcspi1_hwmod,
4347 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004348 .user = OCP_USER_MPU | OCP_USER_SDMA,
4349};
4350
Paul Walmsley844a3b62012-04-19 04:04:33 -06004351/* l4_per -> mcspi2 */
4352static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
4353 .master = &omap44xx_l4_per_hwmod,
4354 .slave = &omap44xx_mcspi2_hwmod,
4355 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004356 .user = OCP_USER_MPU | OCP_USER_SDMA,
4357};
4358
Paul Walmsley844a3b62012-04-19 04:04:33 -06004359/* l4_per -> mcspi3 */
4360static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
4361 .master = &omap44xx_l4_per_hwmod,
4362 .slave = &omap44xx_mcspi3_hwmod,
4363 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004364 .user = OCP_USER_MPU | OCP_USER_SDMA,
4365};
4366
Paul Walmsley844a3b62012-04-19 04:04:33 -06004367/* l4_per -> mcspi4 */
4368static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
4369 .master = &omap44xx_l4_per_hwmod,
4370 .slave = &omap44xx_mcspi4_hwmod,
4371 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004372 .user = OCP_USER_MPU | OCP_USER_SDMA,
4373};
4374
Paul Walmsley844a3b62012-04-19 04:04:33 -06004375/* l4_per -> mmc1 */
4376static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
4377 .master = &omap44xx_l4_per_hwmod,
4378 .slave = &omap44xx_mmc1_hwmod,
4379 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004380 .user = OCP_USER_MPU | OCP_USER_SDMA,
4381};
4382
Paul Walmsley844a3b62012-04-19 04:04:33 -06004383/* l4_per -> mmc2 */
4384static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
4385 .master = &omap44xx_l4_per_hwmod,
4386 .slave = &omap44xx_mmc2_hwmod,
4387 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004388 .user = OCP_USER_MPU | OCP_USER_SDMA,
4389};
4390
Paul Walmsley844a3b62012-04-19 04:04:33 -06004391/* l4_per -> mmc3 */
4392static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
4393 .master = &omap44xx_l4_per_hwmod,
4394 .slave = &omap44xx_mmc3_hwmod,
4395 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004396 .user = OCP_USER_MPU | OCP_USER_SDMA,
4397};
4398
Paul Walmsley844a3b62012-04-19 04:04:33 -06004399/* l4_per -> mmc4 */
4400static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
4401 .master = &omap44xx_l4_per_hwmod,
4402 .slave = &omap44xx_mmc4_hwmod,
4403 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004404 .user = OCP_USER_MPU | OCP_USER_SDMA,
4405};
4406
Paul Walmsley844a3b62012-04-19 04:04:33 -06004407/* l4_per -> mmc5 */
4408static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
4409 .master = &omap44xx_l4_per_hwmod,
4410 .slave = &omap44xx_mmc5_hwmod,
4411 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004412 .user = OCP_USER_MPU | OCP_USER_SDMA,
4413};
4414
Paul Walmsleye17f18c2012-04-19 13:33:56 -06004415/* l3_main_2 -> ocmc_ram */
4416static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = {
4417 .master = &omap44xx_l3_main_2_hwmod,
4418 .slave = &omap44xx_ocmc_ram_hwmod,
4419 .clk = "l3_div_ck",
4420 .user = OCP_USER_MPU | OCP_USER_SDMA,
4421};
4422
Benoît Cousson0c668872012-04-19 13:33:55 -06004423/* l4_cfg -> ocp2scp_usb_phy */
4424static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
4425 .master = &omap44xx_l4_cfg_hwmod,
4426 .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
4427 .clk = "l4_div_ck",
4428 .user = OCP_USER_MPU | OCP_USER_SDMA,
4429};
4430
Paul Walmsley794b4802012-04-19 13:33:58 -06004431/* mpu_private -> prcm_mpu */
4432static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = {
4433 .master = &omap44xx_mpu_private_hwmod,
4434 .slave = &omap44xx_prcm_mpu_hwmod,
4435 .clk = "l3_div_ck",
Paul Walmsley794b4802012-04-19 13:33:58 -06004436 .user = OCP_USER_MPU | OCP_USER_SDMA,
4437};
4438
Paul Walmsley794b4802012-04-19 13:33:58 -06004439/* l4_wkup -> cm_core_aon */
4440static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = {
4441 .master = &omap44xx_l4_wkup_hwmod,
4442 .slave = &omap44xx_cm_core_aon_hwmod,
4443 .clk = "l4_wkup_clk_mux_ck",
Paul Walmsley794b4802012-04-19 13:33:58 -06004444 .user = OCP_USER_MPU | OCP_USER_SDMA,
4445};
4446
Paul Walmsley794b4802012-04-19 13:33:58 -06004447/* l4_cfg -> cm_core */
4448static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = {
4449 .master = &omap44xx_l4_cfg_hwmod,
4450 .slave = &omap44xx_cm_core_hwmod,
4451 .clk = "l4_div_ck",
Paul Walmsley794b4802012-04-19 13:33:58 -06004452 .user = OCP_USER_MPU | OCP_USER_SDMA,
4453};
4454
Paul Walmsley794b4802012-04-19 13:33:58 -06004455/* l4_wkup -> prm */
4456static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = {
4457 .master = &omap44xx_l4_wkup_hwmod,
4458 .slave = &omap44xx_prm_hwmod,
4459 .clk = "l4_wkup_clk_mux_ck",
Paul Walmsley794b4802012-04-19 13:33:58 -06004460 .user = OCP_USER_MPU | OCP_USER_SDMA,
4461};
4462
Paul Walmsley794b4802012-04-19 13:33:58 -06004463/* l4_wkup -> scrm */
4464static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = {
4465 .master = &omap44xx_l4_wkup_hwmod,
4466 .slave = &omap44xx_scrm_hwmod,
4467 .clk = "l4_wkup_clk_mux_ck",
Paul Walmsley794b4802012-04-19 13:33:58 -06004468 .user = OCP_USER_MPU | OCP_USER_SDMA,
4469};
4470
Paul Walmsley42b9e382012-04-19 13:33:54 -06004471/* l3_main_2 -> sl2if */
Tero Kristob3601242012-09-03 11:50:53 -06004472static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l3_main_2__sl2if = {
Paul Walmsley42b9e382012-04-19 13:33:54 -06004473 .master = &omap44xx_l3_main_2_hwmod,
4474 .slave = &omap44xx_sl2if_hwmod,
4475 .clk = "l3_div_ck",
4476 .user = OCP_USER_MPU | OCP_USER_SDMA,
4477};
4478
Benoît Cousson1e3b5e592012-04-19 13:33:53 -06004479static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
4480 {
4481 .pa_start = 0x4012c000,
4482 .pa_end = 0x4012c3ff,
4483 .flags = ADDR_TYPE_RT
4484 },
4485 { }
4486};
4487
4488/* l4_abe -> slimbus1 */
4489static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
4490 .master = &omap44xx_l4_abe_hwmod,
4491 .slave = &omap44xx_slimbus1_hwmod,
4492 .clk = "ocp_abe_iclk",
4493 .addr = omap44xx_slimbus1_addrs,
4494 .user = OCP_USER_MPU,
4495};
4496
4497static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
4498 {
4499 .pa_start = 0x4902c000,
4500 .pa_end = 0x4902c3ff,
4501 .flags = ADDR_TYPE_RT
4502 },
4503 { }
4504};
4505
4506/* l4_abe -> slimbus1 (dma) */
4507static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
4508 .master = &omap44xx_l4_abe_hwmod,
4509 .slave = &omap44xx_slimbus1_hwmod,
4510 .clk = "ocp_abe_iclk",
4511 .addr = omap44xx_slimbus1_dma_addrs,
4512 .user = OCP_USER_SDMA,
4513};
4514
4515static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
4516 {
4517 .pa_start = 0x48076000,
4518 .pa_end = 0x480763ff,
4519 .flags = ADDR_TYPE_RT
4520 },
4521 { }
4522};
4523
4524/* l4_per -> slimbus2 */
4525static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
4526 .master = &omap44xx_l4_per_hwmod,
4527 .slave = &omap44xx_slimbus2_hwmod,
4528 .clk = "l4_div_ck",
4529 .addr = omap44xx_slimbus2_addrs,
4530 .user = OCP_USER_MPU | OCP_USER_SDMA,
4531};
4532
Paul Walmsley844a3b62012-04-19 04:04:33 -06004533static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
4534 {
4535 .pa_start = 0x4a0dd000,
4536 .pa_end = 0x4a0dd03f,
4537 .flags = ADDR_TYPE_RT
4538 },
4539 { }
4540};
4541
4542/* l4_cfg -> smartreflex_core */
4543static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
4544 .master = &omap44xx_l4_cfg_hwmod,
4545 .slave = &omap44xx_smartreflex_core_hwmod,
4546 .clk = "l4_div_ck",
4547 .addr = omap44xx_smartreflex_core_addrs,
4548 .user = OCP_USER_MPU | OCP_USER_SDMA,
4549};
4550
4551static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
4552 {
4553 .pa_start = 0x4a0db000,
4554 .pa_end = 0x4a0db03f,
4555 .flags = ADDR_TYPE_RT
4556 },
4557 { }
4558};
4559
4560/* l4_cfg -> smartreflex_iva */
4561static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
4562 .master = &omap44xx_l4_cfg_hwmod,
4563 .slave = &omap44xx_smartreflex_iva_hwmod,
4564 .clk = "l4_div_ck",
4565 .addr = omap44xx_smartreflex_iva_addrs,
4566 .user = OCP_USER_MPU | OCP_USER_SDMA,
4567};
4568
4569static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
4570 {
4571 .pa_start = 0x4a0d9000,
4572 .pa_end = 0x4a0d903f,
4573 .flags = ADDR_TYPE_RT
4574 },
4575 { }
4576};
4577
4578/* l4_cfg -> smartreflex_mpu */
4579static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
4580 .master = &omap44xx_l4_cfg_hwmod,
4581 .slave = &omap44xx_smartreflex_mpu_hwmod,
4582 .clk = "l4_div_ck",
4583 .addr = omap44xx_smartreflex_mpu_addrs,
4584 .user = OCP_USER_MPU | OCP_USER_SDMA,
4585};
4586
4587static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
4588 {
4589 .pa_start = 0x4a0f6000,
4590 .pa_end = 0x4a0f6fff,
4591 .flags = ADDR_TYPE_RT
4592 },
4593 { }
4594};
4595
4596/* l4_cfg -> spinlock */
4597static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
4598 .master = &omap44xx_l4_cfg_hwmod,
4599 .slave = &omap44xx_spinlock_hwmod,
4600 .clk = "l4_div_ck",
4601 .addr = omap44xx_spinlock_addrs,
4602 .user = OCP_USER_MPU | OCP_USER_SDMA,
4603};
4604
Paul Walmsley844a3b62012-04-19 04:04:33 -06004605/* l4_wkup -> timer1 */
4606static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
4607 .master = &omap44xx_l4_wkup_hwmod,
4608 .slave = &omap44xx_timer1_hwmod,
4609 .clk = "l4_wkup_clk_mux_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004610 .user = OCP_USER_MPU | OCP_USER_SDMA,
4611};
4612
Paul Walmsley844a3b62012-04-19 04:04:33 -06004613/* l4_per -> timer2 */
4614static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
4615 .master = &omap44xx_l4_per_hwmod,
4616 .slave = &omap44xx_timer2_hwmod,
4617 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004618 .user = OCP_USER_MPU | OCP_USER_SDMA,
4619};
4620
Paul Walmsley844a3b62012-04-19 04:04:33 -06004621/* l4_per -> timer3 */
4622static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
4623 .master = &omap44xx_l4_per_hwmod,
4624 .slave = &omap44xx_timer3_hwmod,
4625 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004626 .user = OCP_USER_MPU | OCP_USER_SDMA,
4627};
4628
Paul Walmsley844a3b62012-04-19 04:04:33 -06004629/* l4_per -> timer4 */
4630static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
4631 .master = &omap44xx_l4_per_hwmod,
4632 .slave = &omap44xx_timer4_hwmod,
4633 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004634 .user = OCP_USER_MPU | OCP_USER_SDMA,
4635};
4636
Paul Walmsley844a3b62012-04-19 04:04:33 -06004637/* l4_abe -> timer5 */
4638static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
4639 .master = &omap44xx_l4_abe_hwmod,
4640 .slave = &omap44xx_timer5_hwmod,
4641 .clk = "ocp_abe_iclk",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004642 .user = OCP_USER_MPU,
4643};
4644
Paul Walmsley844a3b62012-04-19 04:04:33 -06004645/* l4_abe -> timer5 (dma) */
4646static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
4647 .master = &omap44xx_l4_abe_hwmod,
4648 .slave = &omap44xx_timer5_hwmod,
4649 .clk = "ocp_abe_iclk",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004650 .user = OCP_USER_SDMA,
4651};
4652
Paul Walmsley844a3b62012-04-19 04:04:33 -06004653/* l4_abe -> timer6 */
4654static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
4655 .master = &omap44xx_l4_abe_hwmod,
4656 .slave = &omap44xx_timer6_hwmod,
4657 .clk = "ocp_abe_iclk",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004658 .user = OCP_USER_MPU,
4659};
4660
Paul Walmsley844a3b62012-04-19 04:04:33 -06004661/* l4_abe -> timer6 (dma) */
4662static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
4663 .master = &omap44xx_l4_abe_hwmod,
4664 .slave = &omap44xx_timer6_hwmod,
4665 .clk = "ocp_abe_iclk",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004666 .user = OCP_USER_SDMA,
4667};
4668
Paul Walmsley844a3b62012-04-19 04:04:33 -06004669/* l4_abe -> timer7 */
4670static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
4671 .master = &omap44xx_l4_abe_hwmod,
4672 .slave = &omap44xx_timer7_hwmod,
4673 .clk = "ocp_abe_iclk",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004674 .user = OCP_USER_MPU,
4675};
4676
Paul Walmsley844a3b62012-04-19 04:04:33 -06004677/* l4_abe -> timer7 (dma) */
4678static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
4679 .master = &omap44xx_l4_abe_hwmod,
4680 .slave = &omap44xx_timer7_hwmod,
4681 .clk = "ocp_abe_iclk",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004682 .user = OCP_USER_SDMA,
4683};
4684
Paul Walmsley844a3b62012-04-19 04:04:33 -06004685/* l4_abe -> timer8 */
4686static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
4687 .master = &omap44xx_l4_abe_hwmod,
4688 .slave = &omap44xx_timer8_hwmod,
4689 .clk = "ocp_abe_iclk",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004690 .user = OCP_USER_MPU,
4691};
4692
Paul Walmsley844a3b62012-04-19 04:04:33 -06004693/* l4_abe -> timer8 (dma) */
4694static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
4695 .master = &omap44xx_l4_abe_hwmod,
4696 .slave = &omap44xx_timer8_hwmod,
4697 .clk = "ocp_abe_iclk",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004698 .user = OCP_USER_SDMA,
4699};
4700
Paul Walmsley844a3b62012-04-19 04:04:33 -06004701/* l4_per -> timer9 */
4702static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
4703 .master = &omap44xx_l4_per_hwmod,
4704 .slave = &omap44xx_timer9_hwmod,
4705 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004706 .user = OCP_USER_MPU | OCP_USER_SDMA,
4707};
4708
Paul Walmsley844a3b62012-04-19 04:04:33 -06004709/* l4_per -> timer10 */
4710static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
4711 .master = &omap44xx_l4_per_hwmod,
4712 .slave = &omap44xx_timer10_hwmod,
4713 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004714 .user = OCP_USER_MPU | OCP_USER_SDMA,
4715};
4716
Paul Walmsley844a3b62012-04-19 04:04:33 -06004717/* l4_per -> timer11 */
4718static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
4719 .master = &omap44xx_l4_per_hwmod,
4720 .slave = &omap44xx_timer11_hwmod,
4721 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004722 .user = OCP_USER_MPU | OCP_USER_SDMA,
4723};
4724
Paul Walmsley844a3b62012-04-19 04:04:33 -06004725/* l4_per -> uart1 */
4726static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
4727 .master = &omap44xx_l4_per_hwmod,
4728 .slave = &omap44xx_uart1_hwmod,
4729 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004730 .user = OCP_USER_MPU | OCP_USER_SDMA,
4731};
4732
Paul Walmsley844a3b62012-04-19 04:04:33 -06004733/* l4_per -> uart2 */
4734static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
4735 .master = &omap44xx_l4_per_hwmod,
4736 .slave = &omap44xx_uart2_hwmod,
4737 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004738 .user = OCP_USER_MPU | OCP_USER_SDMA,
4739};
4740
Paul Walmsley844a3b62012-04-19 04:04:33 -06004741/* l4_per -> uart3 */
4742static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
4743 .master = &omap44xx_l4_per_hwmod,
4744 .slave = &omap44xx_uart3_hwmod,
4745 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004746 .user = OCP_USER_MPU | OCP_USER_SDMA,
4747};
4748
Paul Walmsley844a3b62012-04-19 04:04:33 -06004749/* l4_per -> uart4 */
4750static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
4751 .master = &omap44xx_l4_per_hwmod,
4752 .slave = &omap44xx_uart4_hwmod,
4753 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004754 .user = OCP_USER_MPU | OCP_USER_SDMA,
4755};
4756
Benoît Cousson0c668872012-04-19 13:33:55 -06004757/* l4_cfg -> usb_host_fs */
Paul Walmsleyb0a70cc2012-07-04 06:55:29 -06004758static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_cfg__usb_host_fs = {
Benoît Cousson0c668872012-04-19 13:33:55 -06004759 .master = &omap44xx_l4_cfg_hwmod,
4760 .slave = &omap44xx_usb_host_fs_hwmod,
4761 .clk = "l4_div_ck",
Benoît Cousson0c668872012-04-19 13:33:55 -06004762 .user = OCP_USER_MPU | OCP_USER_SDMA,
4763};
4764
Paul Walmsley844a3b62012-04-19 04:04:33 -06004765/* l4_cfg -> usb_host_hs */
4766static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
4767 .master = &omap44xx_l4_cfg_hwmod,
4768 .slave = &omap44xx_usb_host_hs_hwmod,
4769 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004770 .user = OCP_USER_MPU | OCP_USER_SDMA,
4771};
4772
Paul Walmsley844a3b62012-04-19 04:04:33 -06004773/* l4_cfg -> usb_otg_hs */
4774static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
4775 .master = &omap44xx_l4_cfg_hwmod,
4776 .slave = &omap44xx_usb_otg_hs_hwmod,
4777 .clk = "l4_div_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004778 .user = OCP_USER_MPU | OCP_USER_SDMA,
4779};
4780
Paul Walmsley844a3b62012-04-19 04:04:33 -06004781/* l4_cfg -> usb_tll_hs */
Benoit Coussonaf88fa92011-12-15 23:15:18 -07004782static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
4783 .master = &omap44xx_l4_cfg_hwmod,
4784 .slave = &omap44xx_usb_tll_hs_hwmod,
4785 .clk = "l4_div_ck",
Benoit Coussonaf88fa92011-12-15 23:15:18 -07004786 .user = OCP_USER_MPU | OCP_USER_SDMA,
4787};
4788
Paul Walmsley844a3b62012-04-19 04:04:33 -06004789/* l4_wkup -> wd_timer2 */
4790static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
4791 .master = &omap44xx_l4_wkup_hwmod,
4792 .slave = &omap44xx_wd_timer2_hwmod,
4793 .clk = "l4_wkup_clk_mux_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -06004794 .user = OCP_USER_MPU | OCP_USER_SDMA,
4795};
4796
4797static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
4798 {
4799 .pa_start = 0x40130000,
4800 .pa_end = 0x4013007f,
4801 .flags = ADDR_TYPE_RT
4802 },
4803 { }
4804};
4805
4806/* l4_abe -> wd_timer3 */
4807static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
4808 .master = &omap44xx_l4_abe_hwmod,
4809 .slave = &omap44xx_wd_timer3_hwmod,
4810 .clk = "ocp_abe_iclk",
4811 .addr = omap44xx_wd_timer3_addrs,
4812 .user = OCP_USER_MPU,
4813};
4814
4815static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
4816 {
4817 .pa_start = 0x49030000,
4818 .pa_end = 0x4903007f,
4819 .flags = ADDR_TYPE_RT
4820 },
4821 { }
4822};
4823
4824/* l4_abe -> wd_timer3 (dma) */
4825static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
4826 .master = &omap44xx_l4_abe_hwmod,
4827 .slave = &omap44xx_wd_timer3_hwmod,
4828 .clk = "ocp_abe_iclk",
4829 .addr = omap44xx_wd_timer3_dma_addrs,
4830 .user = OCP_USER_SDMA,
Benoit Coussonaf88fa92011-12-15 23:15:18 -07004831};
4832
Sricharan R3b9b1012013-06-07 17:26:15 +05304833/* mpu -> emif1 */
4834static struct omap_hwmod_ocp_if omap44xx_mpu__emif1 = {
4835 .master = &omap44xx_mpu_hwmod,
4836 .slave = &omap44xx_emif1_hwmod,
4837 .clk = "l3_div_ck",
4838 .user = OCP_USER_MPU | OCP_USER_SDMA,
4839};
4840
4841/* mpu -> emif2 */
4842static struct omap_hwmod_ocp_if omap44xx_mpu__emif2 = {
4843 .master = &omap44xx_mpu_hwmod,
4844 .slave = &omap44xx_emif2_hwmod,
4845 .clk = "l3_div_ck",
4846 .user = OCP_USER_MPU | OCP_USER_SDMA,
4847};
4848
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06004849static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
4850 &omap44xx_l3_main_1__dmm,
4851 &omap44xx_mpu__dmm,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06004852 &omap44xx_iva__l3_instr,
4853 &omap44xx_l3_main_3__l3_instr,
Benoît Cousson9a817bc2012-04-19 13:33:56 -06004854 &omap44xx_ocp_wp_noc__l3_instr,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06004855 &omap44xx_dsp__l3_main_1,
4856 &omap44xx_dss__l3_main_1,
4857 &omap44xx_l3_main_2__l3_main_1,
4858 &omap44xx_l4_cfg__l3_main_1,
4859 &omap44xx_mmc1__l3_main_1,
4860 &omap44xx_mmc2__l3_main_1,
4861 &omap44xx_mpu__l3_main_1,
Benoît Cousson96566042012-04-19 13:33:59 -06004862 &omap44xx_debugss__l3_main_2,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06004863 &omap44xx_dma_system__l3_main_2,
Ming Leib050f682012-04-19 13:33:50 -06004864 &omap44xx_fdif__l3_main_2,
Paul Walmsley9def3902012-04-19 13:33:53 -06004865 &omap44xx_gpu__l3_main_2,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06004866 &omap44xx_hsi__l3_main_2,
4867 &omap44xx_ipu__l3_main_2,
4868 &omap44xx_iss__l3_main_2,
4869 &omap44xx_iva__l3_main_2,
4870 &omap44xx_l3_main_1__l3_main_2,
4871 &omap44xx_l4_cfg__l3_main_2,
Paul Walmsleyb0a70cc2012-07-04 06:55:29 -06004872 /* &omap44xx_usb_host_fs__l3_main_2, */
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06004873 &omap44xx_usb_host_hs__l3_main_2,
4874 &omap44xx_usb_otg_hs__l3_main_2,
4875 &omap44xx_l3_main_1__l3_main_3,
4876 &omap44xx_l3_main_2__l3_main_3,
4877 &omap44xx_l4_cfg__l3_main_3,
Sebastien Guiriec5cebb232013-02-10 11:17:16 -07004878 &omap44xx_aess__l4_abe,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06004879 &omap44xx_dsp__l4_abe,
4880 &omap44xx_l3_main_1__l4_abe,
4881 &omap44xx_mpu__l4_abe,
4882 &omap44xx_l3_main_1__l4_cfg,
4883 &omap44xx_l3_main_2__l4_per,
4884 &omap44xx_l4_cfg__l4_wkup,
4885 &omap44xx_mpu__mpu_private,
Benoît Cousson9a817bc2012-04-19 13:33:56 -06004886 &omap44xx_l4_cfg__ocp_wp_noc,
Sebastien Guiriec5cebb232013-02-10 11:17:16 -07004887 &omap44xx_l4_abe__aess,
4888 &omap44xx_l4_abe__aess_dma,
Paul Walmsley42b9e382012-04-19 13:33:54 -06004889 &omap44xx_l3_main_2__c2c,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06004890 &omap44xx_l4_wkup__counter_32k,
Paul Walmsleya0b5d812012-04-19 13:33:57 -06004891 &omap44xx_l4_cfg__ctrl_module_core,
4892 &omap44xx_l4_cfg__ctrl_module_pad_core,
4893 &omap44xx_l4_wkup__ctrl_module_wkup,
4894 &omap44xx_l4_wkup__ctrl_module_pad_wkup,
Benoît Cousson96566042012-04-19 13:33:59 -06004895 &omap44xx_l3_instr__debugss,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06004896 &omap44xx_l4_cfg__dma_system,
4897 &omap44xx_l4_abe__dmic,
4898 &omap44xx_l4_abe__dmic_dma,
4899 &omap44xx_dsp__iva,
Tero Kristob3601242012-09-03 11:50:53 -06004900 /* &omap44xx_dsp__sl2if, */
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06004901 &omap44xx_l4_cfg__dsp,
4902 &omap44xx_l3_main_2__dss,
4903 &omap44xx_l4_per__dss,
4904 &omap44xx_l3_main_2__dss_dispc,
4905 &omap44xx_l4_per__dss_dispc,
4906 &omap44xx_l3_main_2__dss_dsi1,
4907 &omap44xx_l4_per__dss_dsi1,
4908 &omap44xx_l3_main_2__dss_dsi2,
4909 &omap44xx_l4_per__dss_dsi2,
4910 &omap44xx_l3_main_2__dss_hdmi,
4911 &omap44xx_l4_per__dss_hdmi,
4912 &omap44xx_l3_main_2__dss_rfbi,
4913 &omap44xx_l4_per__dss_rfbi,
4914 &omap44xx_l3_main_2__dss_venc,
4915 &omap44xx_l4_per__dss_venc,
Paul Walmsley42b9e382012-04-19 13:33:54 -06004916 &omap44xx_l4_per__elm,
Ming Leib050f682012-04-19 13:33:50 -06004917 &omap44xx_l4_cfg__fdif,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06004918 &omap44xx_l4_wkup__gpio1,
4919 &omap44xx_l4_per__gpio2,
4920 &omap44xx_l4_per__gpio3,
4921 &omap44xx_l4_per__gpio4,
4922 &omap44xx_l4_per__gpio5,
4923 &omap44xx_l4_per__gpio6,
Benoît Coussoneb42b5d2012-04-19 13:33:51 -06004924 &omap44xx_l3_main_2__gpmc,
Paul Walmsley9def3902012-04-19 13:33:53 -06004925 &omap44xx_l3_main_2__gpu,
Paul Walmsleya091c082012-04-19 13:33:50 -06004926 &omap44xx_l4_per__hdq1w,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06004927 &omap44xx_l4_cfg__hsi,
4928 &omap44xx_l4_per__i2c1,
4929 &omap44xx_l4_per__i2c2,
4930 &omap44xx_l4_per__i2c3,
4931 &omap44xx_l4_per__i2c4,
4932 &omap44xx_l3_main_2__ipu,
4933 &omap44xx_l3_main_2__iss,
Tero Kristob3601242012-09-03 11:50:53 -06004934 /* &omap44xx_iva__sl2if, */
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06004935 &omap44xx_l3_main_2__iva,
4936 &omap44xx_l4_wkup__kbd,
4937 &omap44xx_l4_cfg__mailbox,
Benoît Cousson896d4e92012-04-19 13:33:54 -06004938 &omap44xx_l4_abe__mcasp,
4939 &omap44xx_l4_abe__mcasp_dma,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06004940 &omap44xx_l4_abe__mcbsp1,
4941 &omap44xx_l4_abe__mcbsp1_dma,
4942 &omap44xx_l4_abe__mcbsp2,
4943 &omap44xx_l4_abe__mcbsp2_dma,
4944 &omap44xx_l4_abe__mcbsp3,
4945 &omap44xx_l4_abe__mcbsp3_dma,
4946 &omap44xx_l4_per__mcbsp4,
4947 &omap44xx_l4_abe__mcpdm,
4948 &omap44xx_l4_abe__mcpdm_dma,
4949 &omap44xx_l4_per__mcspi1,
4950 &omap44xx_l4_per__mcspi2,
4951 &omap44xx_l4_per__mcspi3,
4952 &omap44xx_l4_per__mcspi4,
4953 &omap44xx_l4_per__mmc1,
4954 &omap44xx_l4_per__mmc2,
4955 &omap44xx_l4_per__mmc3,
4956 &omap44xx_l4_per__mmc4,
4957 &omap44xx_l4_per__mmc5,
Omar Ramirez Luna230844d2012-09-23 17:28:24 -06004958 &omap44xx_l3_main_2__mmu_ipu,
4959 &omap44xx_l4_cfg__mmu_dsp,
Paul Walmsleye17f18c2012-04-19 13:33:56 -06004960 &omap44xx_l3_main_2__ocmc_ram,
Benoît Cousson0c668872012-04-19 13:33:55 -06004961 &omap44xx_l4_cfg__ocp2scp_usb_phy,
Paul Walmsley794b4802012-04-19 13:33:58 -06004962 &omap44xx_mpu_private__prcm_mpu,
4963 &omap44xx_l4_wkup__cm_core_aon,
4964 &omap44xx_l4_cfg__cm_core,
4965 &omap44xx_l4_wkup__prm,
4966 &omap44xx_l4_wkup__scrm,
Tero Kristob3601242012-09-03 11:50:53 -06004967 /* &omap44xx_l3_main_2__sl2if, */
Benoît Cousson1e3b5e592012-04-19 13:33:53 -06004968 &omap44xx_l4_abe__slimbus1,
4969 &omap44xx_l4_abe__slimbus1_dma,
4970 &omap44xx_l4_per__slimbus2,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06004971 &omap44xx_l4_cfg__smartreflex_core,
4972 &omap44xx_l4_cfg__smartreflex_iva,
4973 &omap44xx_l4_cfg__smartreflex_mpu,
4974 &omap44xx_l4_cfg__spinlock,
4975 &omap44xx_l4_wkup__timer1,
4976 &omap44xx_l4_per__timer2,
4977 &omap44xx_l4_per__timer3,
4978 &omap44xx_l4_per__timer4,
4979 &omap44xx_l4_abe__timer5,
4980 &omap44xx_l4_abe__timer5_dma,
4981 &omap44xx_l4_abe__timer6,
4982 &omap44xx_l4_abe__timer6_dma,
4983 &omap44xx_l4_abe__timer7,
4984 &omap44xx_l4_abe__timer7_dma,
4985 &omap44xx_l4_abe__timer8,
4986 &omap44xx_l4_abe__timer8_dma,
4987 &omap44xx_l4_per__timer9,
4988 &omap44xx_l4_per__timer10,
4989 &omap44xx_l4_per__timer11,
4990 &omap44xx_l4_per__uart1,
4991 &omap44xx_l4_per__uart2,
4992 &omap44xx_l4_per__uart3,
4993 &omap44xx_l4_per__uart4,
Paul Walmsleyb0a70cc2012-07-04 06:55:29 -06004994 /* &omap44xx_l4_cfg__usb_host_fs, */
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06004995 &omap44xx_l4_cfg__usb_host_hs,
4996 &omap44xx_l4_cfg__usb_otg_hs,
4997 &omap44xx_l4_cfg__usb_tll_hs,
4998 &omap44xx_l4_wkup__wd_timer2,
4999 &omap44xx_l4_abe__wd_timer3,
5000 &omap44xx_l4_abe__wd_timer3_dma,
Sricharan R3b9b1012013-06-07 17:26:15 +05305001 &omap44xx_mpu__emif1,
5002 &omap44xx_mpu__emif2,
Benoit Cousson55d2cb02010-05-12 17:54:36 +02005003 NULL,
5004};
5005
5006int __init omap44xx_hwmod_init(void)
5007{
Kevin Hilman9ebfd282012-06-18 12:12:23 -06005008 omap_hwmod_init();
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005009 return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
Benoit Cousson55d2cb02010-05-12 17:54:36 +02005010}
5011