blob: 9f13aaa7820eaf94060495042b7252beb3dc93f8 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Zhenyu Wangf8f235e2010-08-27 11:08:57 +080037#include <linux/intel-gtt.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Daniel Vetter0108a3e2010-08-07 11:01:21 +010039static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +010040
41static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
42 bool pipelined);
Eric Anholte47c68e2008-11-14 13:35:19 -080043static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
44static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
Eric Anholte47c68e2008-11-14 13:35:19 -080045static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
46 int write);
47static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
48 uint64_t offset,
49 uint64_t size);
50static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +010051static int i915_gem_object_wait_rendering(struct drm_gem_object *obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -080052static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
53 unsigned alignment);
Jesse Barnesde151cf2008-11-12 10:03:55 -080054static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +100055static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
56 struct drm_i915_gem_pwrite *args,
57 struct drm_file *file_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +010058static void i915_gem_free_object_tail(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070059
Chris Wilson31169712009-09-14 16:50:28 +010060static LIST_HEAD(shrink_list);
61static DEFINE_SPINLOCK(shrink_list_lock);
62
Chris Wilson7d1c4802010-08-07 21:45:03 +010063static inline bool
64i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
65{
66 return obj_priv->gtt_space &&
67 !obj_priv->active &&
68 obj_priv->pin_count == 0;
69}
70
Jesse Barnes79e53942008-11-07 14:24:08 -080071int i915_gem_do_init(struct drm_device *dev, unsigned long start,
72 unsigned long end)
73{
74 drm_i915_private_t *dev_priv = dev->dev_private;
75
76 if (start >= end ||
77 (start & (PAGE_SIZE - 1)) != 0 ||
78 (end & (PAGE_SIZE - 1)) != 0) {
79 return -EINVAL;
80 }
81
82 drm_mm_init(&dev_priv->mm.gtt_space, start,
83 end - start);
84
85 dev->gtt_total = (uint32_t) (end - start);
86
87 return 0;
88}
Keith Packard6dbe2772008-10-14 21:41:13 -070089
Eric Anholt673a3942008-07-30 12:06:12 -070090int
91i915_gem_init_ioctl(struct drm_device *dev, void *data,
92 struct drm_file *file_priv)
93{
Eric Anholt673a3942008-07-30 12:06:12 -070094 struct drm_i915_gem_init *args = data;
Jesse Barnes79e53942008-11-07 14:24:08 -080095 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -070096
97 mutex_lock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080098 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -070099 mutex_unlock(&dev->struct_mutex);
100
Jesse Barnes79e53942008-11-07 14:24:08 -0800101 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700102}
103
Eric Anholt5a125c32008-10-22 21:40:13 -0700104int
105i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
106 struct drm_file *file_priv)
107{
Eric Anholt5a125c32008-10-22 21:40:13 -0700108 struct drm_i915_gem_get_aperture *args = data;
Eric Anholt5a125c32008-10-22 21:40:13 -0700109
110 if (!(dev->driver->driver_features & DRIVER_GEM))
111 return -ENODEV;
112
113 args->aper_size = dev->gtt_total;
Keith Packard2678d9d2008-11-20 22:54:54 -0800114 args->aper_available_size = (args->aper_size -
115 atomic_read(&dev->pin_memory));
Eric Anholt5a125c32008-10-22 21:40:13 -0700116
117 return 0;
118}
119
Eric Anholt673a3942008-07-30 12:06:12 -0700120
121/**
122 * Creates a new mm object and returns a handle to it.
123 */
124int
125i915_gem_create_ioctl(struct drm_device *dev, void *data,
126 struct drm_file *file_priv)
127{
128 struct drm_i915_gem_create *args = data;
129 struct drm_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300130 int ret;
131 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700132
133 args->size = roundup(args->size, PAGE_SIZE);
134
135 /* Allocate the new object */
Daniel Vetterac52bc52010-04-09 19:05:06 +0000136 obj = i915_gem_alloc_object(dev, args->size);
Eric Anholt673a3942008-07-30 12:06:12 -0700137 if (obj == NULL)
138 return -ENOMEM;
139
140 ret = drm_gem_handle_create(file_priv, obj, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100141 if (ret) {
142 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700143 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100144 }
145
146 /* Sink the floating reference from kref_init(handlecount) */
147 drm_gem_object_handle_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700148
149 args->handle = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700150 return 0;
151}
152
Eric Anholt40123c12009-03-09 13:42:30 -0700153static inline int
Eric Anholteb014592009-03-10 11:44:52 -0700154fast_shmem_read(struct page **pages,
155 loff_t page_base, int page_offset,
156 char __user *data,
157 int length)
158{
159 char __iomem *vaddr;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200160 int unwritten;
Eric Anholteb014592009-03-10 11:44:52 -0700161
162 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
163 if (vaddr == NULL)
164 return -ENOMEM;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200165 unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
Eric Anholteb014592009-03-10 11:44:52 -0700166 kunmap_atomic(vaddr, KM_USER0);
167
Florian Mickler2bc43b52009-04-06 22:55:41 +0200168 if (unwritten)
169 return -EFAULT;
170
171 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700172}
173
Eric Anholt280b7132009-03-12 16:56:27 -0700174static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
175{
176 drm_i915_private_t *dev_priv = obj->dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +0100177 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt280b7132009-03-12 16:56:27 -0700178
179 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
180 obj_priv->tiling_mode != I915_TILING_NONE;
181}
182
Chris Wilson99a03df2010-05-27 14:15:34 +0100183static inline void
Eric Anholt40123c12009-03-09 13:42:30 -0700184slow_shmem_copy(struct page *dst_page,
185 int dst_offset,
186 struct page *src_page,
187 int src_offset,
188 int length)
189{
190 char *dst_vaddr, *src_vaddr;
191
Chris Wilson99a03df2010-05-27 14:15:34 +0100192 dst_vaddr = kmap(dst_page);
193 src_vaddr = kmap(src_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700194
195 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
196
Chris Wilson99a03df2010-05-27 14:15:34 +0100197 kunmap(src_page);
198 kunmap(dst_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700199}
200
Chris Wilson99a03df2010-05-27 14:15:34 +0100201static inline void
Eric Anholt280b7132009-03-12 16:56:27 -0700202slow_shmem_bit17_copy(struct page *gpu_page,
203 int gpu_offset,
204 struct page *cpu_page,
205 int cpu_offset,
206 int length,
207 int is_read)
208{
209 char *gpu_vaddr, *cpu_vaddr;
210
211 /* Use the unswizzled path if this page isn't affected. */
212 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
213 if (is_read)
214 return slow_shmem_copy(cpu_page, cpu_offset,
215 gpu_page, gpu_offset, length);
216 else
217 return slow_shmem_copy(gpu_page, gpu_offset,
218 cpu_page, cpu_offset, length);
219 }
220
Chris Wilson99a03df2010-05-27 14:15:34 +0100221 gpu_vaddr = kmap(gpu_page);
222 cpu_vaddr = kmap(cpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700223
224 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
225 * XORing with the other bits (A9 for Y, A9 and A10 for X)
226 */
227 while (length > 0) {
228 int cacheline_end = ALIGN(gpu_offset + 1, 64);
229 int this_length = min(cacheline_end - gpu_offset, length);
230 int swizzled_gpu_offset = gpu_offset ^ 64;
231
232 if (is_read) {
233 memcpy(cpu_vaddr + cpu_offset,
234 gpu_vaddr + swizzled_gpu_offset,
235 this_length);
236 } else {
237 memcpy(gpu_vaddr + swizzled_gpu_offset,
238 cpu_vaddr + cpu_offset,
239 this_length);
240 }
241 cpu_offset += this_length;
242 gpu_offset += this_length;
243 length -= this_length;
244 }
245
Chris Wilson99a03df2010-05-27 14:15:34 +0100246 kunmap(cpu_page);
247 kunmap(gpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700248}
249
Eric Anholt673a3942008-07-30 12:06:12 -0700250/**
Eric Anholteb014592009-03-10 11:44:52 -0700251 * This is the fast shmem pread path, which attempts to copy_from_user directly
252 * from the backing pages of the object to the user's address space. On a
253 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
254 */
255static int
256i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
257 struct drm_i915_gem_pread *args,
258 struct drm_file *file_priv)
259{
Daniel Vetter23010e42010-03-08 13:35:02 +0100260 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700261 ssize_t remain;
262 loff_t offset, page_base;
263 char __user *user_data;
264 int page_offset, page_length;
265 int ret;
266
267 user_data = (char __user *) (uintptr_t) args->data_ptr;
268 remain = args->size;
269
270 mutex_lock(&dev->struct_mutex);
271
Chris Wilson4bdadb92010-01-27 13:36:32 +0000272 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholteb014592009-03-10 11:44:52 -0700273 if (ret != 0)
274 goto fail_unlock;
275
276 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
277 args->size);
278 if (ret != 0)
279 goto fail_put_pages;
280
Daniel Vetter23010e42010-03-08 13:35:02 +0100281 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700282 offset = args->offset;
283
284 while (remain > 0) {
285 /* Operation in this page
286 *
287 * page_base = page offset within aperture
288 * page_offset = offset within page
289 * page_length = bytes to copy for this page
290 */
291 page_base = (offset & ~(PAGE_SIZE-1));
292 page_offset = offset & (PAGE_SIZE-1);
293 page_length = remain;
294 if ((page_offset + remain) > PAGE_SIZE)
295 page_length = PAGE_SIZE - page_offset;
296
297 ret = fast_shmem_read(obj_priv->pages,
298 page_base, page_offset,
299 user_data, page_length);
300 if (ret)
301 goto fail_put_pages;
302
303 remain -= page_length;
304 user_data += page_length;
305 offset += page_length;
306 }
307
308fail_put_pages:
309 i915_gem_object_put_pages(obj);
310fail_unlock:
311 mutex_unlock(&dev->struct_mutex);
312
313 return ret;
314}
315
Chris Wilson07f73f62009-09-14 16:50:30 +0100316static int
317i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
318{
319 int ret;
320
Chris Wilson4bdadb92010-01-27 13:36:32 +0000321 ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
Chris Wilson07f73f62009-09-14 16:50:30 +0100322
323 /* If we've insufficient memory to map in the pages, attempt
324 * to make some space by throwing out some old buffers.
325 */
326 if (ret == -ENOMEM) {
327 struct drm_device *dev = obj->dev;
Chris Wilson07f73f62009-09-14 16:50:30 +0100328
Daniel Vetter0108a3e2010-08-07 11:01:21 +0100329 ret = i915_gem_evict_something(dev, obj->size,
330 i915_gem_get_gtt_alignment(obj));
Chris Wilson07f73f62009-09-14 16:50:30 +0100331 if (ret)
332 return ret;
333
Chris Wilson4bdadb92010-01-27 13:36:32 +0000334 ret = i915_gem_object_get_pages(obj, 0);
Chris Wilson07f73f62009-09-14 16:50:30 +0100335 }
336
337 return ret;
338}
339
Eric Anholteb014592009-03-10 11:44:52 -0700340/**
341 * This is the fallback shmem pread path, which allocates temporary storage
342 * in kernel space to copy_to_user into outside of the struct_mutex, so we
343 * can copy out of the object's backing pages while holding the struct mutex
344 * and not take page faults.
345 */
346static int
347i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
348 struct drm_i915_gem_pread *args,
349 struct drm_file *file_priv)
350{
Daniel Vetter23010e42010-03-08 13:35:02 +0100351 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700352 struct mm_struct *mm = current->mm;
353 struct page **user_pages;
354 ssize_t remain;
355 loff_t offset, pinned_pages, i;
356 loff_t first_data_page, last_data_page, num_pages;
357 int shmem_page_index, shmem_page_offset;
358 int data_page_index, data_page_offset;
359 int page_length;
360 int ret;
361 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700362 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700363
364 remain = args->size;
365
366 /* Pin the user pages containing the data. We can't fault while
367 * holding the struct mutex, yet we want to hold it while
368 * dereferencing the user data.
369 */
370 first_data_page = data_ptr / PAGE_SIZE;
371 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
372 num_pages = last_data_page - first_data_page + 1;
373
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700374 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700375 if (user_pages == NULL)
376 return -ENOMEM;
377
378 down_read(&mm->mmap_sem);
379 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700380 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700381 up_read(&mm->mmap_sem);
382 if (pinned_pages < num_pages) {
383 ret = -EFAULT;
384 goto fail_put_user_pages;
385 }
386
Eric Anholt280b7132009-03-12 16:56:27 -0700387 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
388
Eric Anholteb014592009-03-10 11:44:52 -0700389 mutex_lock(&dev->struct_mutex);
390
Chris Wilson07f73f62009-09-14 16:50:30 +0100391 ret = i915_gem_object_get_pages_or_evict(obj);
392 if (ret)
Eric Anholteb014592009-03-10 11:44:52 -0700393 goto fail_unlock;
394
395 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
396 args->size);
397 if (ret != 0)
398 goto fail_put_pages;
399
Daniel Vetter23010e42010-03-08 13:35:02 +0100400 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700401 offset = args->offset;
402
403 while (remain > 0) {
404 /* Operation in this page
405 *
406 * shmem_page_index = page number within shmem file
407 * shmem_page_offset = offset within page in shmem file
408 * data_page_index = page number in get_user_pages return
409 * data_page_offset = offset with data_page_index page.
410 * page_length = bytes to copy for this page
411 */
412 shmem_page_index = offset / PAGE_SIZE;
413 shmem_page_offset = offset & ~PAGE_MASK;
414 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
415 data_page_offset = data_ptr & ~PAGE_MASK;
416
417 page_length = remain;
418 if ((shmem_page_offset + page_length) > PAGE_SIZE)
419 page_length = PAGE_SIZE - shmem_page_offset;
420 if ((data_page_offset + page_length) > PAGE_SIZE)
421 page_length = PAGE_SIZE - data_page_offset;
422
Eric Anholt280b7132009-03-12 16:56:27 -0700423 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100424 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700425 shmem_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100426 user_pages[data_page_index],
427 data_page_offset,
428 page_length,
429 1);
430 } else {
431 slow_shmem_copy(user_pages[data_page_index],
432 data_page_offset,
433 obj_priv->pages[shmem_page_index],
434 shmem_page_offset,
435 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700436 }
Eric Anholteb014592009-03-10 11:44:52 -0700437
438 remain -= page_length;
439 data_ptr += page_length;
440 offset += page_length;
441 }
442
443fail_put_pages:
444 i915_gem_object_put_pages(obj);
445fail_unlock:
446 mutex_unlock(&dev->struct_mutex);
447fail_put_user_pages:
448 for (i = 0; i < pinned_pages; i++) {
449 SetPageDirty(user_pages[i]);
450 page_cache_release(user_pages[i]);
451 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700452 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700453
454 return ret;
455}
456
Eric Anholt673a3942008-07-30 12:06:12 -0700457/**
458 * Reads data from the object referenced by handle.
459 *
460 * On error, the contents of *data are undefined.
461 */
462int
463i915_gem_pread_ioctl(struct drm_device *dev, void *data,
464 struct drm_file *file_priv)
465{
466 struct drm_i915_gem_pread *args = data;
467 struct drm_gem_object *obj;
468 struct drm_i915_gem_object *obj_priv;
Eric Anholt673a3942008-07-30 12:06:12 -0700469 int ret;
470
471 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
472 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100473 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +0100474 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700475
476 /* Bounds check source.
477 *
478 * XXX: This could use review for overflow issues...
479 */
480 if (args->offset > obj->size || args->size > obj->size ||
481 args->offset + args->size > obj->size) {
Luca Barbieribc9025b2010-02-09 05:49:12 +0000482 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700483 return -EINVAL;
484 }
485
Eric Anholt280b7132009-03-12 16:56:27 -0700486 if (i915_gem_object_needs_bit17_swizzle(obj)) {
Eric Anholteb014592009-03-10 11:44:52 -0700487 ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
Eric Anholt280b7132009-03-12 16:56:27 -0700488 } else {
489 ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
490 if (ret != 0)
491 ret = i915_gem_shmem_pread_slow(dev, obj, args,
492 file_priv);
493 }
Eric Anholt673a3942008-07-30 12:06:12 -0700494
Luca Barbieribc9025b2010-02-09 05:49:12 +0000495 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700496
Eric Anholteb014592009-03-10 11:44:52 -0700497 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700498}
499
Keith Packard0839ccb2008-10-30 19:38:48 -0700500/* This is the fast write path which cannot handle
501 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700502 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700503
Keith Packard0839ccb2008-10-30 19:38:48 -0700504static inline int
505fast_user_write(struct io_mapping *mapping,
506 loff_t page_base, int page_offset,
507 char __user *user_data,
508 int length)
509{
510 char *vaddr_atomic;
511 unsigned long unwritten;
512
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100513 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700514 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
515 user_data, length);
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100516 io_mapping_unmap_atomic(vaddr_atomic, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700517 if (unwritten)
518 return -EFAULT;
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700519 return 0;
Keith Packard0839ccb2008-10-30 19:38:48 -0700520}
521
522/* Here's the write path which can sleep for
523 * page faults
524 */
525
Chris Wilsonab34c222010-05-27 14:15:35 +0100526static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700527slow_kernel_write(struct io_mapping *mapping,
528 loff_t gtt_base, int gtt_offset,
529 struct page *user_page, int user_offset,
530 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700531{
Chris Wilsonab34c222010-05-27 14:15:35 +0100532 char __iomem *dst_vaddr;
533 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700534
Chris Wilsonab34c222010-05-27 14:15:35 +0100535 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
536 src_vaddr = kmap(user_page);
537
538 memcpy_toio(dst_vaddr + gtt_offset,
539 src_vaddr + user_offset,
540 length);
541
542 kunmap(user_page);
543 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700544}
545
Eric Anholt40123c12009-03-09 13:42:30 -0700546static inline int
547fast_shmem_write(struct page **pages,
548 loff_t page_base, int page_offset,
549 char __user *data,
550 int length)
551{
552 char __iomem *vaddr;
Dave Airlied0088772009-03-28 20:29:48 -0400553 unsigned long unwritten;
Eric Anholt40123c12009-03-09 13:42:30 -0700554
555 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
556 if (vaddr == NULL)
557 return -ENOMEM;
Dave Airlied0088772009-03-28 20:29:48 -0400558 unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
Eric Anholt40123c12009-03-09 13:42:30 -0700559 kunmap_atomic(vaddr, KM_USER0);
560
Dave Airlied0088772009-03-28 20:29:48 -0400561 if (unwritten)
562 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700563 return 0;
564}
565
Eric Anholt3de09aa2009-03-09 09:42:23 -0700566/**
567 * This is the fast pwrite path, where we copy the data directly from the
568 * user into the GTT, uncached.
569 */
Eric Anholt673a3942008-07-30 12:06:12 -0700570static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700571i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
572 struct drm_i915_gem_pwrite *args,
573 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700574{
Daniel Vetter23010e42010-03-08 13:35:02 +0100575 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Keith Packard0839ccb2008-10-30 19:38:48 -0700576 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700577 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700578 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700579 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700580 int page_offset, page_length;
581 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700582
583 user_data = (char __user *) (uintptr_t) args->data_ptr;
584 remain = args->size;
585 if (!access_ok(VERIFY_READ, user_data, remain))
586 return -EFAULT;
587
588
589 mutex_lock(&dev->struct_mutex);
590 ret = i915_gem_object_pin(obj, 0);
591 if (ret) {
592 mutex_unlock(&dev->struct_mutex);
593 return ret;
594 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800595 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
Eric Anholt673a3942008-07-30 12:06:12 -0700596 if (ret)
597 goto fail;
598
Daniel Vetter23010e42010-03-08 13:35:02 +0100599 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700600 offset = obj_priv->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700601
602 while (remain > 0) {
603 /* Operation in this page
604 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700605 * page_base = page offset within aperture
606 * page_offset = offset within page
607 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700608 */
Keith Packard0839ccb2008-10-30 19:38:48 -0700609 page_base = (offset & ~(PAGE_SIZE-1));
610 page_offset = offset & (PAGE_SIZE-1);
611 page_length = remain;
612 if ((page_offset + remain) > PAGE_SIZE)
613 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700614
Keith Packard0839ccb2008-10-30 19:38:48 -0700615 ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
616 page_offset, user_data, page_length);
Eric Anholt673a3942008-07-30 12:06:12 -0700617
Keith Packard0839ccb2008-10-30 19:38:48 -0700618 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700619 * source page isn't available. Return the error and we'll
620 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700621 */
Eric Anholt3de09aa2009-03-09 09:42:23 -0700622 if (ret)
623 goto fail;
Eric Anholt673a3942008-07-30 12:06:12 -0700624
Keith Packard0839ccb2008-10-30 19:38:48 -0700625 remain -= page_length;
626 user_data += page_length;
627 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700628 }
Eric Anholt673a3942008-07-30 12:06:12 -0700629
630fail:
631 i915_gem_object_unpin(obj);
632 mutex_unlock(&dev->struct_mutex);
633
634 return ret;
635}
636
Eric Anholt3de09aa2009-03-09 09:42:23 -0700637/**
638 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
639 * the memory and maps it using kmap_atomic for copying.
640 *
641 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
642 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
643 */
Eric Anholt3043c602008-10-02 12:24:47 -0700644static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700645i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
646 struct drm_i915_gem_pwrite *args,
647 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700648{
Daniel Vetter23010e42010-03-08 13:35:02 +0100649 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700650 drm_i915_private_t *dev_priv = dev->dev_private;
651 ssize_t remain;
652 loff_t gtt_page_base, offset;
653 loff_t first_data_page, last_data_page, num_pages;
654 loff_t pinned_pages, i;
655 struct page **user_pages;
656 struct mm_struct *mm = current->mm;
657 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700658 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700659 uint64_t data_ptr = args->data_ptr;
660
661 remain = args->size;
662
663 /* Pin the user pages containing the data. We can't fault while
664 * holding the struct mutex, and all of the pwrite implementations
665 * want to hold it while dereferencing the user data.
666 */
667 first_data_page = data_ptr / PAGE_SIZE;
668 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
669 num_pages = last_data_page - first_data_page + 1;
670
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700671 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700672 if (user_pages == NULL)
673 return -ENOMEM;
674
675 down_read(&mm->mmap_sem);
676 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
677 num_pages, 0, 0, user_pages, NULL);
678 up_read(&mm->mmap_sem);
679 if (pinned_pages < num_pages) {
680 ret = -EFAULT;
681 goto out_unpin_pages;
682 }
683
684 mutex_lock(&dev->struct_mutex);
685 ret = i915_gem_object_pin(obj, 0);
686 if (ret)
687 goto out_unlock;
688
689 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
690 if (ret)
691 goto out_unpin_object;
692
Daniel Vetter23010e42010-03-08 13:35:02 +0100693 obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700694 offset = obj_priv->gtt_offset + args->offset;
695
696 while (remain > 0) {
697 /* Operation in this page
698 *
699 * gtt_page_base = page offset within aperture
700 * gtt_page_offset = offset within page in aperture
701 * data_page_index = page number in get_user_pages return
702 * data_page_offset = offset with data_page_index page.
703 * page_length = bytes to copy for this page
704 */
705 gtt_page_base = offset & PAGE_MASK;
706 gtt_page_offset = offset & ~PAGE_MASK;
707 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
708 data_page_offset = data_ptr & ~PAGE_MASK;
709
710 page_length = remain;
711 if ((gtt_page_offset + page_length) > PAGE_SIZE)
712 page_length = PAGE_SIZE - gtt_page_offset;
713 if ((data_page_offset + page_length) > PAGE_SIZE)
714 page_length = PAGE_SIZE - data_page_offset;
715
Chris Wilsonab34c222010-05-27 14:15:35 +0100716 slow_kernel_write(dev_priv->mm.gtt_mapping,
717 gtt_page_base, gtt_page_offset,
718 user_pages[data_page_index],
719 data_page_offset,
720 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700721
722 remain -= page_length;
723 offset += page_length;
724 data_ptr += page_length;
725 }
726
727out_unpin_object:
728 i915_gem_object_unpin(obj);
729out_unlock:
730 mutex_unlock(&dev->struct_mutex);
731out_unpin_pages:
732 for (i = 0; i < pinned_pages; i++)
733 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700734 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700735
736 return ret;
737}
738
Eric Anholt40123c12009-03-09 13:42:30 -0700739/**
740 * This is the fast shmem pwrite path, which attempts to directly
741 * copy_from_user into the kmapped pages backing the object.
742 */
Eric Anholt673a3942008-07-30 12:06:12 -0700743static int
Eric Anholt40123c12009-03-09 13:42:30 -0700744i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
745 struct drm_i915_gem_pwrite *args,
746 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700747{
Daniel Vetter23010e42010-03-08 13:35:02 +0100748 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700749 ssize_t remain;
750 loff_t offset, page_base;
751 char __user *user_data;
752 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700753 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700754
755 user_data = (char __user *) (uintptr_t) args->data_ptr;
756 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700757
758 mutex_lock(&dev->struct_mutex);
759
Chris Wilson4bdadb92010-01-27 13:36:32 +0000760 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholt40123c12009-03-09 13:42:30 -0700761 if (ret != 0)
762 goto fail_unlock;
763
Eric Anholte47c68e2008-11-14 13:35:19 -0800764 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Eric Anholt40123c12009-03-09 13:42:30 -0700765 if (ret != 0)
766 goto fail_put_pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700767
Daniel Vetter23010e42010-03-08 13:35:02 +0100768 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700769 offset = args->offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700770 obj_priv->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700771
Eric Anholt40123c12009-03-09 13:42:30 -0700772 while (remain > 0) {
773 /* Operation in this page
774 *
775 * page_base = page offset within aperture
776 * page_offset = offset within page
777 * page_length = bytes to copy for this page
778 */
779 page_base = (offset & ~(PAGE_SIZE-1));
780 page_offset = offset & (PAGE_SIZE-1);
781 page_length = remain;
782 if ((page_offset + remain) > PAGE_SIZE)
783 page_length = PAGE_SIZE - page_offset;
784
785 ret = fast_shmem_write(obj_priv->pages,
786 page_base, page_offset,
787 user_data, page_length);
788 if (ret)
789 goto fail_put_pages;
790
791 remain -= page_length;
792 user_data += page_length;
793 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700794 }
795
Eric Anholt40123c12009-03-09 13:42:30 -0700796fail_put_pages:
797 i915_gem_object_put_pages(obj);
798fail_unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700799 mutex_unlock(&dev->struct_mutex);
800
Eric Anholt40123c12009-03-09 13:42:30 -0700801 return ret;
802}
803
804/**
805 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
806 * the memory and maps it using kmap_atomic for copying.
807 *
808 * This avoids taking mmap_sem for faulting on the user's address while the
809 * struct_mutex is held.
810 */
811static int
812i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
813 struct drm_i915_gem_pwrite *args,
814 struct drm_file *file_priv)
815{
Daniel Vetter23010e42010-03-08 13:35:02 +0100816 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700817 struct mm_struct *mm = current->mm;
818 struct page **user_pages;
819 ssize_t remain;
820 loff_t offset, pinned_pages, i;
821 loff_t first_data_page, last_data_page, num_pages;
822 int shmem_page_index, shmem_page_offset;
823 int data_page_index, data_page_offset;
824 int page_length;
825 int ret;
826 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700827 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700828
829 remain = args->size;
830
831 /* Pin the user pages containing the data. We can't fault while
832 * holding the struct mutex, and all of the pwrite implementations
833 * want to hold it while dereferencing the user data.
834 */
835 first_data_page = data_ptr / PAGE_SIZE;
836 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
837 num_pages = last_data_page - first_data_page + 1;
838
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700839 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700840 if (user_pages == NULL)
841 return -ENOMEM;
842
843 down_read(&mm->mmap_sem);
844 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
845 num_pages, 0, 0, user_pages, NULL);
846 up_read(&mm->mmap_sem);
847 if (pinned_pages < num_pages) {
848 ret = -EFAULT;
849 goto fail_put_user_pages;
850 }
851
Eric Anholt280b7132009-03-12 16:56:27 -0700852 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
853
Eric Anholt40123c12009-03-09 13:42:30 -0700854 mutex_lock(&dev->struct_mutex);
855
Chris Wilson07f73f62009-09-14 16:50:30 +0100856 ret = i915_gem_object_get_pages_or_evict(obj);
857 if (ret)
Eric Anholt40123c12009-03-09 13:42:30 -0700858 goto fail_unlock;
859
860 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
861 if (ret != 0)
862 goto fail_put_pages;
863
Daniel Vetter23010e42010-03-08 13:35:02 +0100864 obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700865 offset = args->offset;
866 obj_priv->dirty = 1;
867
868 while (remain > 0) {
869 /* Operation in this page
870 *
871 * shmem_page_index = page number within shmem file
872 * shmem_page_offset = offset within page in shmem file
873 * data_page_index = page number in get_user_pages return
874 * data_page_offset = offset with data_page_index page.
875 * page_length = bytes to copy for this page
876 */
877 shmem_page_index = offset / PAGE_SIZE;
878 shmem_page_offset = offset & ~PAGE_MASK;
879 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
880 data_page_offset = data_ptr & ~PAGE_MASK;
881
882 page_length = remain;
883 if ((shmem_page_offset + page_length) > PAGE_SIZE)
884 page_length = PAGE_SIZE - shmem_page_offset;
885 if ((data_page_offset + page_length) > PAGE_SIZE)
886 page_length = PAGE_SIZE - data_page_offset;
887
Eric Anholt280b7132009-03-12 16:56:27 -0700888 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100889 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700890 shmem_page_offset,
891 user_pages[data_page_index],
892 data_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100893 page_length,
894 0);
895 } else {
896 slow_shmem_copy(obj_priv->pages[shmem_page_index],
897 shmem_page_offset,
898 user_pages[data_page_index],
899 data_page_offset,
900 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700901 }
Eric Anholt40123c12009-03-09 13:42:30 -0700902
903 remain -= page_length;
904 data_ptr += page_length;
905 offset += page_length;
906 }
907
908fail_put_pages:
909 i915_gem_object_put_pages(obj);
910fail_unlock:
911 mutex_unlock(&dev->struct_mutex);
912fail_put_user_pages:
913 for (i = 0; i < pinned_pages; i++)
914 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700915 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -0700916
917 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700918}
919
920/**
921 * Writes data to the object referenced by handle.
922 *
923 * On error, the contents of the buffer that were to be modified are undefined.
924 */
925int
926i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
927 struct drm_file *file_priv)
928{
929 struct drm_i915_gem_pwrite *args = data;
930 struct drm_gem_object *obj;
931 struct drm_i915_gem_object *obj_priv;
932 int ret = 0;
933
934 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
935 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100936 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +0100937 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700938
939 /* Bounds check destination.
940 *
941 * XXX: This could use review for overflow issues...
942 */
943 if (args->offset > obj->size || args->size > obj->size ||
944 args->offset + args->size > obj->size) {
Luca Barbieribc9025b2010-02-09 05:49:12 +0000945 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700946 return -EINVAL;
947 }
948
949 /* We can only do the GTT pwrite on untiled buffers, as otherwise
950 * it would end up going through the fenced access, and we'll get
951 * different detiling behavior between reading and writing.
952 * pread/pwrite currently are reading and writing from the CPU
953 * perspective, requiring manual detiling by the client.
954 */
Dave Airlie71acb5e2008-12-30 20:31:46 +1000955 if (obj_priv->phys_obj)
956 ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
957 else if (obj_priv->tiling_mode == I915_TILING_NONE &&
Chris Wilson9b8c4a02010-05-27 14:21:01 +0100958 dev->gtt_total != 0 &&
959 obj->write_domain != I915_GEM_DOMAIN_CPU) {
Eric Anholt3de09aa2009-03-09 09:42:23 -0700960 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
961 if (ret == -EFAULT) {
962 ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
963 file_priv);
964 }
Eric Anholt280b7132009-03-12 16:56:27 -0700965 } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
966 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
Eric Anholt40123c12009-03-09 13:42:30 -0700967 } else {
968 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
969 if (ret == -EFAULT) {
970 ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
971 file_priv);
972 }
973 }
Eric Anholt673a3942008-07-30 12:06:12 -0700974
975#if WATCH_PWRITE
976 if (ret)
977 DRM_INFO("pwrite failed %d\n", ret);
978#endif
979
Luca Barbieribc9025b2010-02-09 05:49:12 +0000980 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700981
982 return ret;
983}
984
985/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800986 * Called when user space prepares to use an object with the CPU, either
987 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -0700988 */
989int
990i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
991 struct drm_file *file_priv)
992{
Eric Anholta09ba7f2009-08-29 12:49:51 -0700993 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700994 struct drm_i915_gem_set_domain *args = data;
995 struct drm_gem_object *obj;
Jesse Barnes652c3932009-08-17 13:31:43 -0700996 struct drm_i915_gem_object *obj_priv;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800997 uint32_t read_domains = args->read_domains;
998 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -0700999 int ret;
1000
1001 if (!(dev->driver->driver_features & DRIVER_GEM))
1002 return -ENODEV;
1003
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001004 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001005 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001006 return -EINVAL;
1007
Chris Wilson21d509e2009-06-06 09:46:02 +01001008 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001009 return -EINVAL;
1010
1011 /* Having something in the write domain implies it's in the read
1012 * domain, and only that read domain. Enforce that in the request.
1013 */
1014 if (write_domain != 0 && read_domains != write_domain)
1015 return -EINVAL;
1016
Eric Anholt673a3942008-07-30 12:06:12 -07001017 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1018 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001019 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +01001020 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001021
1022 mutex_lock(&dev->struct_mutex);
Jesse Barnes652c3932009-08-17 13:31:43 -07001023
1024 intel_mark_busy(dev, obj);
1025
Eric Anholt673a3942008-07-30 12:06:12 -07001026#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02001027 DRM_INFO("set_domain_ioctl %p(%zd), %08x %08x\n",
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001028 obj, obj->size, read_domains, write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07001029#endif
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001030 if (read_domains & I915_GEM_DOMAIN_GTT) {
1031 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001032
Eric Anholta09ba7f2009-08-29 12:49:51 -07001033 /* Update the LRU on the fence for the CPU access that's
1034 * about to occur.
1035 */
1036 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001037 struct drm_i915_fence_reg *reg =
1038 &dev_priv->fence_regs[obj_priv->fence_reg];
1039 list_move_tail(&reg->lru_list,
Eric Anholta09ba7f2009-08-29 12:49:51 -07001040 &dev_priv->mm.fence_list);
1041 }
1042
Eric Anholt02354392008-11-26 13:58:13 -08001043 /* Silently promote "you're not bound, there was nothing to do"
1044 * to success, since the client was just asking us to
1045 * make sure everything was done.
1046 */
1047 if (ret == -EINVAL)
1048 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001049 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001050 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001051 }
1052
Chris Wilson7d1c4802010-08-07 21:45:03 +01001053
1054 /* Maintain LRU order of "inactive" objects */
1055 if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
1056 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1057
Eric Anholt673a3942008-07-30 12:06:12 -07001058 drm_gem_object_unreference(obj);
1059 mutex_unlock(&dev->struct_mutex);
1060 return ret;
1061}
1062
1063/**
1064 * Called when user space has done writes to this buffer
1065 */
1066int
1067i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1068 struct drm_file *file_priv)
1069{
1070 struct drm_i915_gem_sw_finish *args = data;
1071 struct drm_gem_object *obj;
1072 struct drm_i915_gem_object *obj_priv;
1073 int ret = 0;
1074
1075 if (!(dev->driver->driver_features & DRIVER_GEM))
1076 return -ENODEV;
1077
1078 mutex_lock(&dev->struct_mutex);
1079 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1080 if (obj == NULL) {
1081 mutex_unlock(&dev->struct_mutex);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001082 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001083 }
1084
1085#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02001086 DRM_INFO("%s: sw_finish %d (%p %zd)\n",
Eric Anholt673a3942008-07-30 12:06:12 -07001087 __func__, args->handle, obj, obj->size);
1088#endif
Daniel Vetter23010e42010-03-08 13:35:02 +01001089 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001090
1091 /* Pinned buffers may be scanout, so flush the cache */
Eric Anholte47c68e2008-11-14 13:35:19 -08001092 if (obj_priv->pin_count)
1093 i915_gem_object_flush_cpu_write_domain(obj);
1094
Eric Anholt673a3942008-07-30 12:06:12 -07001095 drm_gem_object_unreference(obj);
1096 mutex_unlock(&dev->struct_mutex);
1097 return ret;
1098}
1099
1100/**
1101 * Maps the contents of an object, returning the address it is mapped
1102 * into.
1103 *
1104 * While the mapping holds a reference on the contents of the object, it doesn't
1105 * imply a ref on the object itself.
1106 */
1107int
1108i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1109 struct drm_file *file_priv)
1110{
1111 struct drm_i915_gem_mmap *args = data;
1112 struct drm_gem_object *obj;
1113 loff_t offset;
1114 unsigned long addr;
1115
1116 if (!(dev->driver->driver_features & DRIVER_GEM))
1117 return -ENODEV;
1118
1119 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1120 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001121 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001122
1123 offset = args->offset;
1124
1125 down_write(&current->mm->mmap_sem);
1126 addr = do_mmap(obj->filp, 0, args->size,
1127 PROT_READ | PROT_WRITE, MAP_SHARED,
1128 args->offset);
1129 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001130 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001131 if (IS_ERR((void *)addr))
1132 return addr;
1133
1134 args->addr_ptr = (uint64_t) addr;
1135
1136 return 0;
1137}
1138
Jesse Barnesde151cf2008-11-12 10:03:55 -08001139/**
1140 * i915_gem_fault - fault a page into the GTT
1141 * vma: VMA in question
1142 * vmf: fault info
1143 *
1144 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1145 * from userspace. The fault handler takes care of binding the object to
1146 * the GTT (if needed), allocating and programming a fence register (again,
1147 * only if needed based on whether the old reg is still valid or the object
1148 * is tiled) and inserting a new PTE into the faulting process.
1149 *
1150 * Note that the faulting process may involve evicting existing objects
1151 * from the GTT and/or fence registers to make room. So performance may
1152 * suffer if the GTT working set is large or there are few fence registers
1153 * left.
1154 */
1155int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1156{
1157 struct drm_gem_object *obj = vma->vm_private_data;
1158 struct drm_device *dev = obj->dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001159 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001160 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001161 pgoff_t page_offset;
1162 unsigned long pfn;
1163 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001164 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001165
1166 /* We don't use vmf->pgoff since that has the fake offset */
1167 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1168 PAGE_SHIFT;
1169
1170 /* Now bind it into the GTT if needed */
1171 mutex_lock(&dev->struct_mutex);
1172 if (!obj_priv->gtt_space) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001173 ret = i915_gem_object_bind_to_gtt(obj, 0);
Chris Wilsonc7150892009-09-23 00:43:56 +01001174 if (ret)
1175 goto unlock;
Kristian Høgsberg07f4f3e2009-05-27 14:37:28 -04001176
Jesse Barnesde151cf2008-11-12 10:03:55 -08001177 ret = i915_gem_object_set_to_gtt_domain(obj, write);
Chris Wilsonc7150892009-09-23 00:43:56 +01001178 if (ret)
1179 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001180 }
1181
1182 /* Need a new fence register? */
Eric Anholta09ba7f2009-08-29 12:49:51 -07001183 if (obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001184 ret = i915_gem_object_get_fence_reg(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001185 if (ret)
1186 goto unlock;
Eric Anholtd9ddcb92009-01-27 10:33:49 -08001187 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001188
Chris Wilson7d1c4802010-08-07 21:45:03 +01001189 if (i915_gem_object_is_inactive(obj_priv))
1190 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1191
Jesse Barnesde151cf2008-11-12 10:03:55 -08001192 pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
1193 page_offset;
1194
1195 /* Finally, remap it using the new GTT offset */
1196 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001197unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001198 mutex_unlock(&dev->struct_mutex);
1199
1200 switch (ret) {
Chris Wilsonc7150892009-09-23 00:43:56 +01001201 case 0:
1202 case -ERESTARTSYS:
1203 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001204 case -ENOMEM:
1205 case -EAGAIN:
1206 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001207 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001208 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001209 }
1210}
1211
1212/**
1213 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1214 * @obj: obj in question
1215 *
1216 * GEM memory mapping works by handing back to userspace a fake mmap offset
1217 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1218 * up the object based on the offset and sets up the various memory mapping
1219 * structures.
1220 *
1221 * This routine allocates and attaches a fake offset for @obj.
1222 */
1223static int
1224i915_gem_create_mmap_offset(struct drm_gem_object *obj)
1225{
1226 struct drm_device *dev = obj->dev;
1227 struct drm_gem_mm *mm = dev->mm_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001228 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001229 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001230 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001231 int ret = 0;
1232
1233 /* Set the object up for mmap'ing */
1234 list = &obj->map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001235 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001236 if (!list->map)
1237 return -ENOMEM;
1238
1239 map = list->map;
1240 map->type = _DRM_GEM;
1241 map->size = obj->size;
1242 map->handle = obj;
1243
1244 /* Get a DRM GEM mmap offset allocated... */
1245 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1246 obj->size / PAGE_SIZE, 0, 0);
1247 if (!list->file_offset_node) {
1248 DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
1249 ret = -ENOMEM;
1250 goto out_free_list;
1251 }
1252
1253 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1254 obj->size / PAGE_SIZE, 0);
1255 if (!list->file_offset_node) {
1256 ret = -ENOMEM;
1257 goto out_free_list;
1258 }
1259
1260 list->hash.key = list->file_offset_node->start;
1261 if (drm_ht_insert_item(&mm->offset_hash, &list->hash)) {
1262 DRM_ERROR("failed to add to map hash\n");
Chris Wilson5618ca62009-12-02 15:15:30 +00001263 ret = -ENOMEM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001264 goto out_free_mm;
1265 }
1266
1267 /* By now we should be all set, any drm_mmap request on the offset
1268 * below will get to our mmap & fault handler */
1269 obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
1270
1271 return 0;
1272
1273out_free_mm:
1274 drm_mm_put_block(list->file_offset_node);
1275out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001276 kfree(list->map);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001277
1278 return ret;
1279}
1280
Chris Wilson901782b2009-07-10 08:18:50 +01001281/**
1282 * i915_gem_release_mmap - remove physical page mappings
1283 * @obj: obj in question
1284 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001285 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001286 * relinquish ownership of the pages back to the system.
1287 *
1288 * It is vital that we remove the page mapping if we have mapped a tiled
1289 * object through the GTT and then lose the fence register due to
1290 * resource pressure. Similarly if the object has been moved out of the
1291 * aperture, than pages mapped into userspace must be revoked. Removing the
1292 * mapping will then trigger a page fault on the next user access, allowing
1293 * fixup by i915_gem_fault().
1294 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001295void
Chris Wilson901782b2009-07-10 08:18:50 +01001296i915_gem_release_mmap(struct drm_gem_object *obj)
1297{
1298 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001299 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson901782b2009-07-10 08:18:50 +01001300
1301 if (dev->dev_mapping)
1302 unmap_mapping_range(dev->dev_mapping,
1303 obj_priv->mmap_offset, obj->size, 1);
1304}
1305
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001306static void
1307i915_gem_free_mmap_offset(struct drm_gem_object *obj)
1308{
1309 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001310 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001311 struct drm_gem_mm *mm = dev->mm_private;
1312 struct drm_map_list *list;
1313
1314 list = &obj->map_list;
1315 drm_ht_remove_item(&mm->offset_hash, &list->hash);
1316
1317 if (list->file_offset_node) {
1318 drm_mm_put_block(list->file_offset_node);
1319 list->file_offset_node = NULL;
1320 }
1321
1322 if (list->map) {
Eric Anholt9a298b22009-03-24 12:23:04 -07001323 kfree(list->map);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001324 list->map = NULL;
1325 }
1326
1327 obj_priv->mmap_offset = 0;
1328}
1329
Jesse Barnesde151cf2008-11-12 10:03:55 -08001330/**
1331 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1332 * @obj: object to check
1333 *
1334 * Return the required GTT alignment for an object, taking into account
1335 * potential fence register mapping if needed.
1336 */
1337static uint32_t
1338i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
1339{
1340 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001341 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001342 int start, i;
1343
1344 /*
1345 * Minimum alignment is 4k (GTT page size), but might be greater
1346 * if a fence register is needed for the object.
1347 */
1348 if (IS_I965G(dev) || obj_priv->tiling_mode == I915_TILING_NONE)
1349 return 4096;
1350
1351 /*
1352 * Previous chips need to be aligned to the size of the smallest
1353 * fence register that can contain the object.
1354 */
1355 if (IS_I9XX(dev))
1356 start = 1024*1024;
1357 else
1358 start = 512*1024;
1359
1360 for (i = start; i < obj->size; i <<= 1)
1361 ;
1362
1363 return i;
1364}
1365
1366/**
1367 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1368 * @dev: DRM device
1369 * @data: GTT mapping ioctl data
1370 * @file_priv: GEM object info
1371 *
1372 * Simply returns the fake offset to userspace so it can mmap it.
1373 * The mmap call will end up in drm_gem_mmap(), which will set things
1374 * up so we can get faults in the handler above.
1375 *
1376 * The fault handler will take care of binding the object into the GTT
1377 * (since it may have been evicted to make room for something), allocating
1378 * a fence register, and mapping the appropriate aperture address into
1379 * userspace.
1380 */
1381int
1382i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1383 struct drm_file *file_priv)
1384{
1385 struct drm_i915_gem_mmap_gtt *args = data;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001386 struct drm_gem_object *obj;
1387 struct drm_i915_gem_object *obj_priv;
1388 int ret;
1389
1390 if (!(dev->driver->driver_features & DRIVER_GEM))
1391 return -ENODEV;
1392
1393 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1394 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001395 return -ENOENT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001396
1397 mutex_lock(&dev->struct_mutex);
1398
Daniel Vetter23010e42010-03-08 13:35:02 +01001399 obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001400
Chris Wilsonab182822009-09-22 18:46:17 +01001401 if (obj_priv->madv != I915_MADV_WILLNEED) {
1402 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1403 drm_gem_object_unreference(obj);
1404 mutex_unlock(&dev->struct_mutex);
1405 return -EINVAL;
1406 }
1407
1408
Jesse Barnesde151cf2008-11-12 10:03:55 -08001409 if (!obj_priv->mmap_offset) {
1410 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson13af1062009-02-11 14:26:31 +00001411 if (ret) {
1412 drm_gem_object_unreference(obj);
1413 mutex_unlock(&dev->struct_mutex);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001414 return ret;
Chris Wilson13af1062009-02-11 14:26:31 +00001415 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001416 }
1417
1418 args->offset = obj_priv->mmap_offset;
1419
Jesse Barnesde151cf2008-11-12 10:03:55 -08001420 /*
1421 * Pull it into the GTT so that we have a page list (makes the
1422 * initial fault faster and any subsequent flushing possible).
1423 */
1424 if (!obj_priv->agp_mem) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001425 ret = i915_gem_object_bind_to_gtt(obj, 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001426 if (ret) {
1427 drm_gem_object_unreference(obj);
1428 mutex_unlock(&dev->struct_mutex);
1429 return ret;
1430 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001431 }
1432
1433 drm_gem_object_unreference(obj);
1434 mutex_unlock(&dev->struct_mutex);
1435
1436 return 0;
1437}
1438
Ben Gamari6911a9b2009-04-02 11:24:54 -07001439void
Eric Anholt856fa192009-03-19 14:10:50 -07001440i915_gem_object_put_pages(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001441{
Daniel Vetter23010e42010-03-08 13:35:02 +01001442 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001443 int page_count = obj->size / PAGE_SIZE;
1444 int i;
1445
Eric Anholt856fa192009-03-19 14:10:50 -07001446 BUG_ON(obj_priv->pages_refcount == 0);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001447 BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001448
1449 if (--obj_priv->pages_refcount != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07001450 return;
1451
Eric Anholt280b7132009-03-12 16:56:27 -07001452 if (obj_priv->tiling_mode != I915_TILING_NONE)
1453 i915_gem_object_save_bit_17_swizzle(obj);
1454
Chris Wilson3ef94da2009-09-14 16:50:29 +01001455 if (obj_priv->madv == I915_MADV_DONTNEED)
Chris Wilson13a05fd2009-09-20 23:03:19 +01001456 obj_priv->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001457
1458 for (i = 0; i < page_count; i++) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01001459 if (obj_priv->dirty)
1460 set_page_dirty(obj_priv->pages[i]);
1461
1462 if (obj_priv->madv == I915_MADV_WILLNEED)
Eric Anholt856fa192009-03-19 14:10:50 -07001463 mark_page_accessed(obj_priv->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001464
1465 page_cache_release(obj_priv->pages[i]);
1466 }
Eric Anholt673a3942008-07-30 12:06:12 -07001467 obj_priv->dirty = 0;
1468
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001469 drm_free_large(obj_priv->pages);
Eric Anholt856fa192009-03-19 14:10:50 -07001470 obj_priv->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001471}
1472
Daniel Vettere35a41d2010-02-11 22:13:59 +01001473static uint32_t
Daniel Vettera6910432010-02-02 17:08:37 +01001474i915_gem_next_request_seqno(struct drm_device *dev,
1475 struct intel_ring_buffer *ring)
Daniel Vettere35a41d2010-02-11 22:13:59 +01001476{
1477 drm_i915_private_t *dev_priv = dev->dev_private;
1478
Daniel Vettera6910432010-02-02 17:08:37 +01001479 ring->outstanding_lazy_request = true;
1480
Daniel Vettere35a41d2010-02-11 22:13:59 +01001481 return dev_priv->next_seqno;
1482}
1483
Eric Anholt673a3942008-07-30 12:06:12 -07001484static void
Daniel Vetter617dbe22010-02-11 22:16:02 +01001485i915_gem_object_move_to_active(struct drm_gem_object *obj,
Zou Nan hai852835f2010-05-21 09:08:56 +08001486 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001487{
1488 struct drm_device *dev = obj->dev;
1489 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001490 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001491 uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
1492
Zou Nan hai852835f2010-05-21 09:08:56 +08001493 BUG_ON(ring == NULL);
1494 obj_priv->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001495
1496 /* Add a reference if we're newly entering the active list. */
1497 if (!obj_priv->active) {
1498 drm_gem_object_reference(obj);
1499 obj_priv->active = 1;
1500 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001501
Eric Anholt673a3942008-07-30 12:06:12 -07001502 /* Move from whatever list we were on to the tail of execution. */
Carl Worth5e118f42009-03-20 11:54:25 -07001503 spin_lock(&dev_priv->mm.active_list_lock);
Zou Nan hai852835f2010-05-21 09:08:56 +08001504 list_move_tail(&obj_priv->list, &ring->active_list);
Carl Worth5e118f42009-03-20 11:54:25 -07001505 spin_unlock(&dev_priv->mm.active_list_lock);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001506 obj_priv->last_rendering_seqno = seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001507}
1508
Eric Anholtce44b0e2008-11-06 16:00:31 -08001509static void
1510i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
1511{
1512 struct drm_device *dev = obj->dev;
1513 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001514 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001515
1516 BUG_ON(!obj_priv->active);
1517 list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
1518 obj_priv->last_rendering_seqno = 0;
1519}
Eric Anholt673a3942008-07-30 12:06:12 -07001520
Chris Wilson963b4832009-09-20 23:03:54 +01001521/* Immediately discard the backing storage */
1522static void
1523i915_gem_object_truncate(struct drm_gem_object *obj)
1524{
Daniel Vetter23010e42010-03-08 13:35:02 +01001525 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001526 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001527
Chris Wilsonae9fed62010-08-07 11:01:30 +01001528 /* Our goal here is to return as much of the memory as
1529 * is possible back to the system as we are called from OOM.
1530 * To do this we must instruct the shmfs to drop all of its
1531 * backing pages, *now*. Here we mirror the actions taken
1532 * when by shmem_delete_inode() to release the backing store.
1533 */
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001534 inode = obj->filp->f_path.dentry->d_inode;
Chris Wilsonae9fed62010-08-07 11:01:30 +01001535 truncate_inode_pages(inode->i_mapping, 0);
1536 if (inode->i_op->truncate_range)
1537 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001538
1539 obj_priv->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001540}
1541
1542static inline int
1543i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
1544{
1545 return obj_priv->madv == I915_MADV_DONTNEED;
1546}
1547
Eric Anholt673a3942008-07-30 12:06:12 -07001548static void
1549i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
1550{
1551 struct drm_device *dev = obj->dev;
1552 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001553 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001554
1555 i915_verify_inactive(dev, __FILE__, __LINE__);
1556 if (obj_priv->pin_count != 0)
1557 list_del_init(&obj_priv->list);
1558 else
1559 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1560
Daniel Vetter99fcb762010-02-07 16:20:18 +01001561 BUG_ON(!list_empty(&obj_priv->gpu_write_list));
1562
Eric Anholtce44b0e2008-11-06 16:00:31 -08001563 obj_priv->last_rendering_seqno = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +08001564 obj_priv->ring = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001565 if (obj_priv->active) {
1566 obj_priv->active = 0;
1567 drm_gem_object_unreference(obj);
1568 }
1569 i915_verify_inactive(dev, __FILE__, __LINE__);
1570}
1571
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001572void
Daniel Vetter63560392010-02-19 11:51:59 +01001573i915_gem_process_flushing_list(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001574 uint32_t flush_domains,
Zou Nan hai852835f2010-05-21 09:08:56 +08001575 struct intel_ring_buffer *ring)
Daniel Vetter63560392010-02-19 11:51:59 +01001576{
1577 drm_i915_private_t *dev_priv = dev->dev_private;
1578 struct drm_i915_gem_object *obj_priv, *next;
1579
1580 list_for_each_entry_safe(obj_priv, next,
1581 &dev_priv->mm.gpu_write_list,
1582 gpu_write_list) {
Daniel Vettera8089e82010-04-09 19:05:09 +00001583 struct drm_gem_object *obj = &obj_priv->base;
Daniel Vetter63560392010-02-19 11:51:59 +01001584
1585 if ((obj->write_domain & flush_domains) ==
Zou Nan hai852835f2010-05-21 09:08:56 +08001586 obj->write_domain &&
1587 obj_priv->ring->ring_flag == ring->ring_flag) {
Daniel Vetter63560392010-02-19 11:51:59 +01001588 uint32_t old_write_domain = obj->write_domain;
1589
1590 obj->write_domain = 0;
1591 list_del_init(&obj_priv->gpu_write_list);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001592 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter63560392010-02-19 11:51:59 +01001593
1594 /* update the fence lru list */
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001595 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1596 struct drm_i915_fence_reg *reg =
1597 &dev_priv->fence_regs[obj_priv->fence_reg];
1598 list_move_tail(&reg->lru_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001599 &dev_priv->mm.fence_list);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001600 }
Daniel Vetter63560392010-02-19 11:51:59 +01001601
1602 trace_i915_gem_object_change_domain(obj,
1603 obj->read_domains,
1604 old_write_domain);
1605 }
1606 }
1607}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001608
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001609uint32_t
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001610i915_add_request(struct drm_device *dev,
1611 struct drm_file *file_priv,
1612 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001613{
1614 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtb9624422009-06-03 07:27:35 +00001615 struct drm_i915_file_private *i915_file_priv = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001616 struct drm_i915_gem_request *request;
1617 uint32_t seqno;
1618 int was_empty;
Eric Anholt673a3942008-07-30 12:06:12 -07001619
Eric Anholtb9624422009-06-03 07:27:35 +00001620 if (file_priv != NULL)
1621 i915_file_priv = file_priv->driver_priv;
1622
Eric Anholt9a298b22009-03-24 12:23:04 -07001623 request = kzalloc(sizeof(*request), GFP_KERNEL);
Eric Anholt673a3942008-07-30 12:06:12 -07001624 if (request == NULL)
1625 return 0;
1626
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001627 seqno = ring->add_request(dev, ring, file_priv, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001628
1629 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001630 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001631 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001632 was_empty = list_empty(&ring->request_list);
1633 list_add_tail(&request->list, &ring->request_list);
1634
Eric Anholtb9624422009-06-03 07:27:35 +00001635 if (i915_file_priv) {
1636 list_add_tail(&request->client_list,
1637 &i915_file_priv->mm.request_list);
1638 } else {
1639 INIT_LIST_HEAD(&request->client_list);
1640 }
Eric Anholt673a3942008-07-30 12:06:12 -07001641
Ben Gamarif65d9422009-09-14 17:48:44 -04001642 if (!dev_priv->mm.suspended) {
1643 mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
1644 if (was_empty)
1645 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1646 }
Eric Anholt673a3942008-07-30 12:06:12 -07001647 return seqno;
1648}
1649
1650/**
1651 * Command execution barrier
1652 *
1653 * Ensures that all commands in the ring are finished
1654 * before signalling the CPU
1655 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001656static void
Zou Nan hai852835f2010-05-21 09:08:56 +08001657i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001658{
Eric Anholt673a3942008-07-30 12:06:12 -07001659 uint32_t flush_domains = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001660
1661 /* The sampler always gets flushed on i965 (sigh) */
1662 if (IS_I965G(dev))
1663 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
Zou Nan hai852835f2010-05-21 09:08:56 +08001664
1665 ring->flush(dev, ring,
1666 I915_GEM_DOMAIN_COMMAND, flush_domains);
Eric Anholt673a3942008-07-30 12:06:12 -07001667}
1668
1669/**
1670 * Moves buffers associated only with the given active seqno from the active
1671 * to inactive list, potentially freeing them.
1672 */
1673static void
1674i915_gem_retire_request(struct drm_device *dev,
1675 struct drm_i915_gem_request *request)
1676{
1677 drm_i915_private_t *dev_priv = dev->dev_private;
1678
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001679 trace_i915_gem_request_retire(dev, request->seqno);
1680
Eric Anholt673a3942008-07-30 12:06:12 -07001681 /* Move any buffers on the active list that are no longer referenced
1682 * by the ringbuffer to the flushing/inactive lists as appropriate.
1683 */
Carl Worth5e118f42009-03-20 11:54:25 -07001684 spin_lock(&dev_priv->mm.active_list_lock);
Zou Nan hai852835f2010-05-21 09:08:56 +08001685 while (!list_empty(&request->ring->active_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001686 struct drm_gem_object *obj;
1687 struct drm_i915_gem_object *obj_priv;
1688
Zou Nan hai852835f2010-05-21 09:08:56 +08001689 obj_priv = list_first_entry(&request->ring->active_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001690 struct drm_i915_gem_object,
1691 list);
Daniel Vettera8089e82010-04-09 19:05:09 +00001692 obj = &obj_priv->base;
Eric Anholt673a3942008-07-30 12:06:12 -07001693
1694 /* If the seqno being retired doesn't match the oldest in the
1695 * list, then the oldest in the list must still be newer than
1696 * this seqno.
1697 */
1698 if (obj_priv->last_rendering_seqno != request->seqno)
Carl Worth5e118f42009-03-20 11:54:25 -07001699 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001700
Eric Anholt673a3942008-07-30 12:06:12 -07001701#if WATCH_LRU
1702 DRM_INFO("%s: retire %d moves to inactive list %p\n",
1703 __func__, request->seqno, obj);
1704#endif
1705
Eric Anholtce44b0e2008-11-06 16:00:31 -08001706 if (obj->write_domain != 0)
1707 i915_gem_object_move_to_flushing(obj);
Shaohua Li68c84342009-04-08 10:58:23 +08001708 else {
1709 /* Take a reference on the object so it won't be
1710 * freed while the spinlock is held. The list
1711 * protection for this spinlock is safe when breaking
1712 * the lock like this since the next thing we do
1713 * is just get the head of the list again.
1714 */
1715 drm_gem_object_reference(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001716 i915_gem_object_move_to_inactive(obj);
Shaohua Li68c84342009-04-08 10:58:23 +08001717 spin_unlock(&dev_priv->mm.active_list_lock);
1718 drm_gem_object_unreference(obj);
1719 spin_lock(&dev_priv->mm.active_list_lock);
1720 }
Eric Anholt673a3942008-07-30 12:06:12 -07001721 }
Carl Worth5e118f42009-03-20 11:54:25 -07001722out:
1723 spin_unlock(&dev_priv->mm.active_list_lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001724}
1725
1726/**
1727 * Returns true if seq1 is later than seq2.
1728 */
Ben Gamari22be1722009-09-14 17:48:43 -04001729bool
Eric Anholt673a3942008-07-30 12:06:12 -07001730i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1731{
1732 return (int32_t)(seq1 - seq2) >= 0;
1733}
1734
1735uint32_t
Zou Nan hai852835f2010-05-21 09:08:56 +08001736i915_get_gem_seqno(struct drm_device *dev,
Zou Nan haid1b851f2010-05-21 09:08:57 +08001737 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001738{
Zou Nan hai852835f2010-05-21 09:08:56 +08001739 return ring->get_gem_seqno(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001740}
1741
1742/**
1743 * This function clears the request list as sequence numbers are passed.
1744 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001745static void
1746i915_gem_retire_requests_ring(struct drm_device *dev,
1747 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001748{
1749 drm_i915_private_t *dev_priv = dev->dev_private;
1750 uint32_t seqno;
1751
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001752 if (!ring->status_page.page_addr
Zou Nan hai852835f2010-05-21 09:08:56 +08001753 || list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001754 return;
1755
Zou Nan hai852835f2010-05-21 09:08:56 +08001756 seqno = i915_get_gem_seqno(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001757
Zou Nan hai852835f2010-05-21 09:08:56 +08001758 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001759 struct drm_i915_gem_request *request;
1760 uint32_t retiring_seqno;
1761
Zou Nan hai852835f2010-05-21 09:08:56 +08001762 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001763 struct drm_i915_gem_request,
1764 list);
1765 retiring_seqno = request->seqno;
1766
1767 if (i915_seqno_passed(seqno, retiring_seqno) ||
Ben Gamariba1234d2009-09-14 17:48:47 -04001768 atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001769 i915_gem_retire_request(dev, request);
1770
1771 list_del(&request->list);
Eric Anholtb9624422009-06-03 07:27:35 +00001772 list_del(&request->client_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07001773 kfree(request);
Eric Anholt673a3942008-07-30 12:06:12 -07001774 } else
1775 break;
1776 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001777
1778 if (unlikely (dev_priv->trace_irq_seqno &&
1779 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001780
1781 ring->user_irq_put(dev, ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001782 dev_priv->trace_irq_seqno = 0;
1783 }
Eric Anholt673a3942008-07-30 12:06:12 -07001784}
1785
1786void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001787i915_gem_retire_requests(struct drm_device *dev)
1788{
1789 drm_i915_private_t *dev_priv = dev->dev_private;
1790
Chris Wilsonbe726152010-07-23 23:18:50 +01001791 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
1792 struct drm_i915_gem_object *obj_priv, *tmp;
1793
1794 /* We must be careful that during unbind() we do not
1795 * accidentally infinitely recurse into retire requests.
1796 * Currently:
1797 * retire -> free -> unbind -> wait -> retire_ring
1798 */
1799 list_for_each_entry_safe(obj_priv, tmp,
1800 &dev_priv->mm.deferred_free_list,
1801 list)
1802 i915_gem_free_object_tail(&obj_priv->base);
1803 }
1804
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001805 i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
1806 if (HAS_BSD(dev))
1807 i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
1808}
1809
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001810static void
Eric Anholt673a3942008-07-30 12:06:12 -07001811i915_gem_retire_work_handler(struct work_struct *work)
1812{
1813 drm_i915_private_t *dev_priv;
1814 struct drm_device *dev;
1815
1816 dev_priv = container_of(work, drm_i915_private_t,
1817 mm.retire_work.work);
1818 dev = dev_priv->dev;
1819
1820 mutex_lock(&dev->struct_mutex);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001821 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001822
Keith Packard6dbe2772008-10-14 21:41:13 -07001823 if (!dev_priv->mm.suspended &&
Zou Nan haid1b851f2010-05-21 09:08:57 +08001824 (!list_empty(&dev_priv->render_ring.request_list) ||
1825 (HAS_BSD(dev) &&
1826 !list_empty(&dev_priv->bsd_ring.request_list))))
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001827 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Eric Anholt673a3942008-07-30 12:06:12 -07001828 mutex_unlock(&dev->struct_mutex);
1829}
1830
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001831int
Zou Nan hai852835f2010-05-21 09:08:56 +08001832i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001833 bool interruptible, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001834{
1835 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001836 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001837 int ret = 0;
1838
1839 BUG_ON(seqno == 0);
1840
Daniel Vettere35a41d2010-02-11 22:13:59 +01001841 if (seqno == dev_priv->next_seqno) {
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001842 seqno = i915_add_request(dev, NULL, ring);
Daniel Vettere35a41d2010-02-11 22:13:59 +01001843 if (seqno == 0)
1844 return -ENOMEM;
1845 }
1846
Ben Gamariba1234d2009-09-14 17:48:47 -04001847 if (atomic_read(&dev_priv->mm.wedged))
Ben Gamariffed1d02009-09-14 17:48:41 -04001848 return -EIO;
1849
Zou Nan hai852835f2010-05-21 09:08:56 +08001850 if (!i915_seqno_passed(ring->get_gem_seqno(dev, ring), seqno)) {
Eric Anholtbad720f2009-10-22 16:11:14 -07001851 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001852 ier = I915_READ(DEIER) | I915_READ(GTIER);
1853 else
1854 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001855 if (!ier) {
1856 DRM_ERROR("something (likely vbetool) disabled "
1857 "interrupts, re-enabling\n");
1858 i915_driver_irq_preinstall(dev);
1859 i915_driver_irq_postinstall(dev);
1860 }
1861
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001862 trace_i915_gem_request_wait_begin(dev, seqno);
1863
Zou Nan hai852835f2010-05-21 09:08:56 +08001864 ring->waiting_gem_seqno = seqno;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001865 ring->user_irq_get(dev, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02001866 if (interruptible)
Zou Nan hai852835f2010-05-21 09:08:56 +08001867 ret = wait_event_interruptible(ring->irq_queue,
1868 i915_seqno_passed(
1869 ring->get_gem_seqno(dev, ring), seqno)
1870 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001871 else
Zou Nan hai852835f2010-05-21 09:08:56 +08001872 wait_event(ring->irq_queue,
1873 i915_seqno_passed(
1874 ring->get_gem_seqno(dev, ring), seqno)
1875 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001876
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001877 ring->user_irq_put(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001878 ring->waiting_gem_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001879
1880 trace_i915_gem_request_wait_end(dev, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001881 }
Ben Gamariba1234d2009-09-14 17:48:47 -04001882 if (atomic_read(&dev_priv->mm.wedged))
Eric Anholt673a3942008-07-30 12:06:12 -07001883 ret = -EIO;
1884
1885 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01001886 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
1887 __func__, ret, seqno, ring->get_gem_seqno(dev, ring),
1888 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001889
1890 /* Directly dispatch request retiring. While we have the work queue
1891 * to handle this, the waiter on a request often wants an associated
1892 * buffer to have made it to the inactive list, and we would need
1893 * a separate wait queue to handle that.
1894 */
1895 if (ret == 0)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001896 i915_gem_retire_requests_ring(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001897
1898 return ret;
1899}
1900
Daniel Vetter48764bf2009-09-15 22:57:32 +02001901/**
1902 * Waits for a sequence number to be signaled, and cleans up the
1903 * request and object lists appropriately for that event.
1904 */
1905static int
Zou Nan hai852835f2010-05-21 09:08:56 +08001906i915_wait_request(struct drm_device *dev, uint32_t seqno,
1907 struct intel_ring_buffer *ring)
Daniel Vetter48764bf2009-09-15 22:57:32 +02001908{
Zou Nan hai852835f2010-05-21 09:08:56 +08001909 return i915_do_wait_request(dev, seqno, 1, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02001910}
1911
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001912static void
1913i915_gem_flush(struct drm_device *dev,
1914 uint32_t invalidate_domains,
1915 uint32_t flush_domains)
1916{
1917 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8bff9172010-02-11 22:19:40 +01001918
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001919 if (flush_domains & I915_GEM_DOMAIN_CPU)
1920 drm_agp_chipset_flush(dev);
Daniel Vetter8bff9172010-02-11 22:19:40 +01001921
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001922 dev_priv->render_ring.flush(dev, &dev_priv->render_ring,
1923 invalidate_domains,
1924 flush_domains);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001925
1926 if (HAS_BSD(dev))
1927 dev_priv->bsd_ring.flush(dev, &dev_priv->bsd_ring,
1928 invalidate_domains,
1929 flush_domains);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001930}
1931
Eric Anholt673a3942008-07-30 12:06:12 -07001932/**
1933 * Ensures that all rendering to the object has completed and the object is
1934 * safe to unbind from the GTT or access from the CPU.
1935 */
1936static int
Daniel Vetterba3d8d72010-02-11 22:37:04 +01001937i915_gem_object_wait_rendering(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001938{
1939 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001940 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001941 int ret;
1942
Eric Anholte47c68e2008-11-14 13:35:19 -08001943 /* This function only exists to support waiting for existing rendering,
1944 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07001945 */
Eric Anholte47c68e2008-11-14 13:35:19 -08001946 BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001947
1948 /* If there is rendering queued on the buffer being evicted, wait for
1949 * it.
1950 */
1951 if (obj_priv->active) {
1952#if WATCH_BUF
1953 DRM_INFO("%s: object %p wait for seqno %08x\n",
1954 __func__, obj, obj_priv->last_rendering_seqno);
1955#endif
Daniel Vetterba3d8d72010-02-11 22:37:04 +01001956 ret = i915_wait_request(dev,
1957 obj_priv->last_rendering_seqno,
1958 obj_priv->ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001959 if (ret != 0)
1960 return ret;
1961 }
1962
1963 return 0;
1964}
1965
1966/**
1967 * Unbinds an object from the GTT aperture.
1968 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08001969int
Eric Anholt673a3942008-07-30 12:06:12 -07001970i915_gem_object_unbind(struct drm_gem_object *obj)
1971{
1972 struct drm_device *dev = obj->dev;
Daniel Vetter4a87b8c2010-02-19 11:51:57 +01001973 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001974 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001975 int ret = 0;
1976
1977#if WATCH_BUF
1978 DRM_INFO("%s:%d %p\n", __func__, __LINE__, obj);
1979 DRM_INFO("gtt_space %p\n", obj_priv->gtt_space);
1980#endif
1981 if (obj_priv->gtt_space == NULL)
1982 return 0;
1983
1984 if (obj_priv->pin_count != 0) {
1985 DRM_ERROR("Attempting to unbind pinned buffer\n");
1986 return -EINVAL;
1987 }
1988
Eric Anholt5323fd02009-09-09 11:50:45 -07001989 /* blow away mappings if mapped through GTT */
1990 i915_gem_release_mmap(obj);
1991
Eric Anholt673a3942008-07-30 12:06:12 -07001992 /* Move the object to the CPU domain to ensure that
1993 * any possible CPU writes while it's not in the GTT
1994 * are flushed when we go to remap it. This will
1995 * also ensure that all pending GPU writes are finished
1996 * before we unbind.
1997 */
Eric Anholte47c68e2008-11-14 13:35:19 -08001998 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilson8dc17752010-07-23 23:18:51 +01001999 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002000 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002001 /* Continue on if we fail due to EIO, the GPU is hung so we
2002 * should be safe and we need to cleanup or else we might
2003 * cause memory corruption through use-after-free.
2004 */
Eric Anholt673a3942008-07-30 12:06:12 -07002005
Daniel Vetter96b47b62009-12-15 17:50:00 +01002006 /* release the fence reg _after_ flushing */
2007 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
2008 i915_gem_clear_fence_reg(obj);
2009
Eric Anholt673a3942008-07-30 12:06:12 -07002010 if (obj_priv->agp_mem != NULL) {
2011 drm_unbind_agp(obj_priv->agp_mem);
2012 drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
2013 obj_priv->agp_mem = NULL;
2014 }
2015
Eric Anholt856fa192009-03-19 14:10:50 -07002016 i915_gem_object_put_pages(obj);
Chris Wilsona32808c2009-09-20 21:29:47 +01002017 BUG_ON(obj_priv->pages_refcount);
Eric Anholt673a3942008-07-30 12:06:12 -07002018
2019 if (obj_priv->gtt_space) {
2020 atomic_dec(&dev->gtt_count);
2021 atomic_sub(obj->size, &dev->gtt_memory);
2022
2023 drm_mm_put_block(obj_priv->gtt_space);
2024 obj_priv->gtt_space = NULL;
2025 }
2026
2027 /* Remove ourselves from the LRU list if present. */
Daniel Vetter4a87b8c2010-02-19 11:51:57 +01002028 spin_lock(&dev_priv->mm.active_list_lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002029 if (!list_empty(&obj_priv->list))
2030 list_del_init(&obj_priv->list);
Daniel Vetter4a87b8c2010-02-19 11:51:57 +01002031 spin_unlock(&dev_priv->mm.active_list_lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002032
Chris Wilson963b4832009-09-20 23:03:54 +01002033 if (i915_gem_object_is_purgeable(obj_priv))
2034 i915_gem_object_truncate(obj);
2035
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002036 trace_i915_gem_object_unbind(obj);
2037
Chris Wilson8dc17752010-07-23 23:18:51 +01002038 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002039}
2040
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002041int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002042i915_gpu_idle(struct drm_device *dev)
2043{
2044 drm_i915_private_t *dev_priv = dev->dev_private;
2045 bool lists_empty;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002046 uint32_t seqno1, seqno2;
Zou Nan hai852835f2010-05-21 09:08:56 +08002047 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002048
2049 spin_lock(&dev_priv->mm.active_list_lock);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002050 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
2051 list_empty(&dev_priv->render_ring.active_list) &&
2052 (!HAS_BSD(dev) ||
2053 list_empty(&dev_priv->bsd_ring.active_list)));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002054 spin_unlock(&dev_priv->mm.active_list_lock);
2055
2056 if (lists_empty)
2057 return 0;
2058
2059 /* Flush everything onto the inactive list. */
2060 i915_gem_flush(dev, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002061 seqno1 = i915_add_request(dev, NULL, &dev_priv->render_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002062 if (seqno1 == 0)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002063 return -ENOMEM;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002064 ret = i915_wait_request(dev, seqno1, &dev_priv->render_ring);
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002065 if (ret)
2066 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002067
2068 if (HAS_BSD(dev)) {
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002069 seqno2 = i915_add_request(dev, NULL, &dev_priv->bsd_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002070 if (seqno2 == 0)
2071 return -ENOMEM;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002072 ret = i915_wait_request(dev, seqno2, &dev_priv->bsd_ring);
2073 if (ret)
2074 return ret;
2075 }
2076
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002077 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002078}
2079
Ben Gamari6911a9b2009-04-02 11:24:54 -07002080int
Chris Wilson4bdadb92010-01-27 13:36:32 +00002081i915_gem_object_get_pages(struct drm_gem_object *obj,
2082 gfp_t gfpmask)
Eric Anholt673a3942008-07-30 12:06:12 -07002083{
Daniel Vetter23010e42010-03-08 13:35:02 +01002084 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002085 int page_count, i;
2086 struct address_space *mapping;
2087 struct inode *inode;
2088 struct page *page;
Eric Anholt673a3942008-07-30 12:06:12 -07002089
Daniel Vetter778c3542010-05-13 11:49:44 +02002090 BUG_ON(obj_priv->pages_refcount
2091 == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
2092
Eric Anholt856fa192009-03-19 14:10:50 -07002093 if (obj_priv->pages_refcount++ != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07002094 return 0;
2095
2096 /* Get the list of pages out of our struct file. They'll be pinned
2097 * at this point until we release them.
2098 */
2099 page_count = obj->size / PAGE_SIZE;
Eric Anholt856fa192009-03-19 14:10:50 -07002100 BUG_ON(obj_priv->pages != NULL);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07002101 obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
Eric Anholt856fa192009-03-19 14:10:50 -07002102 if (obj_priv->pages == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002103 obj_priv->pages_refcount--;
Eric Anholt673a3942008-07-30 12:06:12 -07002104 return -ENOMEM;
2105 }
2106
2107 inode = obj->filp->f_path.dentry->d_inode;
2108 mapping = inode->i_mapping;
2109 for (i = 0; i < page_count; i++) {
Chris Wilson4bdadb92010-01-27 13:36:32 +00002110 page = read_cache_page_gfp(mapping, i,
Linus Torvalds985b8232010-07-02 10:04:42 +10002111 GFP_HIGHUSER |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002112 __GFP_COLD |
Linus Torvaldscd9f0402010-07-18 09:44:37 -07002113 __GFP_RECLAIMABLE |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002114 gfpmask);
Chris Wilson1f2b1012010-03-12 19:52:55 +00002115 if (IS_ERR(page))
2116 goto err_pages;
2117
Eric Anholt856fa192009-03-19 14:10:50 -07002118 obj_priv->pages[i] = page;
Eric Anholt673a3942008-07-30 12:06:12 -07002119 }
Eric Anholt280b7132009-03-12 16:56:27 -07002120
2121 if (obj_priv->tiling_mode != I915_TILING_NONE)
2122 i915_gem_object_do_bit_17_swizzle(obj);
2123
Eric Anholt673a3942008-07-30 12:06:12 -07002124 return 0;
Chris Wilson1f2b1012010-03-12 19:52:55 +00002125
2126err_pages:
2127 while (i--)
2128 page_cache_release(obj_priv->pages[i]);
2129
2130 drm_free_large(obj_priv->pages);
2131 obj_priv->pages = NULL;
2132 obj_priv->pages_refcount--;
2133 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002134}
2135
Eric Anholt4e901fd2009-10-26 16:44:17 -07002136static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
2137{
2138 struct drm_gem_object *obj = reg->obj;
2139 struct drm_device *dev = obj->dev;
2140 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002141 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002142 int regnum = obj_priv->fence_reg;
2143 uint64_t val;
2144
2145 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2146 0xfffff000) << 32;
2147 val |= obj_priv->gtt_offset & 0xfffff000;
2148 val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
2149 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2150
2151 if (obj_priv->tiling_mode == I915_TILING_Y)
2152 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2153 val |= I965_FENCE_REG_VALID;
2154
2155 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2156}
2157
Jesse Barnesde151cf2008-11-12 10:03:55 -08002158static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
2159{
2160 struct drm_gem_object *obj = reg->obj;
2161 struct drm_device *dev = obj->dev;
2162 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002163 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002164 int regnum = obj_priv->fence_reg;
2165 uint64_t val;
2166
2167 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2168 0xfffff000) << 32;
2169 val |= obj_priv->gtt_offset & 0xfffff000;
2170 val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2171 if (obj_priv->tiling_mode == I915_TILING_Y)
2172 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2173 val |= I965_FENCE_REG_VALID;
2174
2175 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2176}
2177
2178static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
2179{
2180 struct drm_gem_object *obj = reg->obj;
2181 struct drm_device *dev = obj->dev;
2182 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002183 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002184 int regnum = obj_priv->fence_reg;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002185 int tile_width;
Eric Anholtdc529a42009-03-10 22:34:49 -07002186 uint32_t fence_reg, val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002187 uint32_t pitch_val;
2188
2189 if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
2190 (obj_priv->gtt_offset & (obj->size - 1))) {
Linus Torvaldsf06da262009-02-09 08:57:29 -08002191 WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002192 __func__, obj_priv->gtt_offset, obj->size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002193 return;
2194 }
2195
Jesse Barnes0f973f22009-01-26 17:10:45 -08002196 if (obj_priv->tiling_mode == I915_TILING_Y &&
2197 HAS_128_BYTE_Y_TILING(dev))
2198 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002199 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002200 tile_width = 512;
2201
2202 /* Note: pitch better be a power of two tile widths */
2203 pitch_val = obj_priv->stride / tile_width;
2204 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002205
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002206 if (obj_priv->tiling_mode == I915_TILING_Y &&
2207 HAS_128_BYTE_Y_TILING(dev))
2208 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2209 else
2210 WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
2211
Jesse Barnesde151cf2008-11-12 10:03:55 -08002212 val = obj_priv->gtt_offset;
2213 if (obj_priv->tiling_mode == I915_TILING_Y)
2214 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2215 val |= I915_FENCE_SIZE_BITS(obj->size);
2216 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2217 val |= I830_FENCE_REG_VALID;
2218
Eric Anholtdc529a42009-03-10 22:34:49 -07002219 if (regnum < 8)
2220 fence_reg = FENCE_REG_830_0 + (regnum * 4);
2221 else
2222 fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
2223 I915_WRITE(fence_reg, val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002224}
2225
2226static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
2227{
2228 struct drm_gem_object *obj = reg->obj;
2229 struct drm_device *dev = obj->dev;
2230 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002231 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002232 int regnum = obj_priv->fence_reg;
2233 uint32_t val;
2234 uint32_t pitch_val;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002235 uint32_t fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002236
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002237 if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
Jesse Barnesde151cf2008-11-12 10:03:55 -08002238 (obj_priv->gtt_offset & (obj->size - 1))) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002239 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002240 __func__, obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002241 return;
2242 }
2243
Eric Anholte76a16d2009-05-26 17:44:56 -07002244 pitch_val = obj_priv->stride / 128;
2245 pitch_val = ffs(pitch_val) - 1;
2246 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2247
Jesse Barnesde151cf2008-11-12 10:03:55 -08002248 val = obj_priv->gtt_offset;
2249 if (obj_priv->tiling_mode == I915_TILING_Y)
2250 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002251 fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
2252 WARN_ON(fence_size_bits & ~0x00000f00);
2253 val |= fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002254 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2255 val |= I830_FENCE_REG_VALID;
2256
2257 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002258}
2259
Daniel Vetterae3db242010-02-19 11:51:58 +01002260static int i915_find_fence_reg(struct drm_device *dev)
2261{
2262 struct drm_i915_fence_reg *reg = NULL;
2263 struct drm_i915_gem_object *obj_priv = NULL;
2264 struct drm_i915_private *dev_priv = dev->dev_private;
2265 struct drm_gem_object *obj = NULL;
2266 int i, avail, ret;
2267
2268 /* First try to find a free reg */
2269 avail = 0;
2270 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2271 reg = &dev_priv->fence_regs[i];
2272 if (!reg->obj)
2273 return i;
2274
Daniel Vetter23010e42010-03-08 13:35:02 +01002275 obj_priv = to_intel_bo(reg->obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002276 if (!obj_priv->pin_count)
2277 avail++;
2278 }
2279
2280 if (avail == 0)
2281 return -ENOSPC;
2282
2283 /* None available, try to steal one or wait for a user to finish */
2284 i = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002285 list_for_each_entry(reg, &dev_priv->mm.fence_list,
2286 lru_list) {
2287 obj = reg->obj;
2288 obj_priv = to_intel_bo(obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002289
2290 if (obj_priv->pin_count)
2291 continue;
2292
2293 /* found one! */
2294 i = obj_priv->fence_reg;
2295 break;
2296 }
2297
2298 BUG_ON(i == I915_FENCE_REG_NONE);
2299
2300 /* We only have a reference on obj from the active list. put_fence_reg
2301 * might drop that one, causing a use-after-free in it. So hold a
2302 * private reference to obj like the other callers of put_fence_reg
2303 * (set_tiling ioctl) do. */
2304 drm_gem_object_reference(obj);
2305 ret = i915_gem_object_put_fence_reg(obj);
2306 drm_gem_object_unreference(obj);
2307 if (ret != 0)
2308 return ret;
2309
2310 return i;
2311}
2312
Jesse Barnesde151cf2008-11-12 10:03:55 -08002313/**
2314 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2315 * @obj: object to map through a fence reg
2316 *
2317 * When mapping objects through the GTT, userspace wants to be able to write
2318 * to them without having to worry about swizzling if the object is tiled.
2319 *
2320 * This function walks the fence regs looking for a free one for @obj,
2321 * stealing one if it can't find any.
2322 *
2323 * It then sets up the reg based on the object's properties: address, pitch
2324 * and tiling format.
2325 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002326int
2327i915_gem_object_get_fence_reg(struct drm_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002328{
2329 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002330 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002331 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002332 struct drm_i915_fence_reg *reg = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002333 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002334
Eric Anholta09ba7f2009-08-29 12:49:51 -07002335 /* Just update our place in the LRU if our fence is getting used. */
2336 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002337 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2338 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002339 return 0;
2340 }
2341
Jesse Barnesde151cf2008-11-12 10:03:55 -08002342 switch (obj_priv->tiling_mode) {
2343 case I915_TILING_NONE:
2344 WARN(1, "allocating a fence for non-tiled object?\n");
2345 break;
2346 case I915_TILING_X:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002347 if (!obj_priv->stride)
2348 return -EINVAL;
2349 WARN((obj_priv->stride & (512 - 1)),
2350 "object 0x%08x is X tiled but has non-512B pitch\n",
2351 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002352 break;
2353 case I915_TILING_Y:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002354 if (!obj_priv->stride)
2355 return -EINVAL;
2356 WARN((obj_priv->stride & (128 - 1)),
2357 "object 0x%08x is Y tiled but has non-128B pitch\n",
2358 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002359 break;
2360 }
2361
Daniel Vetterae3db242010-02-19 11:51:58 +01002362 ret = i915_find_fence_reg(dev);
2363 if (ret < 0)
2364 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002365
Daniel Vetterae3db242010-02-19 11:51:58 +01002366 obj_priv->fence_reg = ret;
2367 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002368 list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002369
Jesse Barnesde151cf2008-11-12 10:03:55 -08002370 reg->obj = obj;
2371
Eric Anholt4e901fd2009-10-26 16:44:17 -07002372 if (IS_GEN6(dev))
2373 sandybridge_write_fence_reg(reg);
2374 else if (IS_I965G(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08002375 i965_write_fence_reg(reg);
2376 else if (IS_I9XX(dev))
2377 i915_write_fence_reg(reg);
2378 else
2379 i830_write_fence_reg(reg);
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002380
Daniel Vetterae3db242010-02-19 11:51:58 +01002381 trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
2382 obj_priv->tiling_mode);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002383
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002384 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002385}
2386
2387/**
2388 * i915_gem_clear_fence_reg - clear out fence register info
2389 * @obj: object to clear
2390 *
2391 * Zeroes out the fence register itself and clears out the associated
2392 * data structures in dev_priv and obj_priv.
2393 */
2394static void
2395i915_gem_clear_fence_reg(struct drm_gem_object *obj)
2396{
2397 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002398 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002399 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002400 struct drm_i915_fence_reg *reg =
2401 &dev_priv->fence_regs[obj_priv->fence_reg];
Jesse Barnesde151cf2008-11-12 10:03:55 -08002402
Eric Anholt4e901fd2009-10-26 16:44:17 -07002403 if (IS_GEN6(dev)) {
2404 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
2405 (obj_priv->fence_reg * 8), 0);
2406 } else if (IS_I965G(dev)) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002407 I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002408 } else {
Eric Anholtdc529a42009-03-10 22:34:49 -07002409 uint32_t fence_reg;
2410
2411 if (obj_priv->fence_reg < 8)
2412 fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
2413 else
2414 fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg -
2415 8) * 4;
2416
2417 I915_WRITE(fence_reg, 0);
2418 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002419
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002420 reg->obj = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002421 obj_priv->fence_reg = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002422 list_del_init(&reg->lru_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002423}
2424
Eric Anholt673a3942008-07-30 12:06:12 -07002425/**
Chris Wilson52dc7d32009-06-06 09:46:01 +01002426 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2427 * to the buffer to finish, and then resets the fence register.
2428 * @obj: tiled object holding a fence register.
2429 *
2430 * Zeroes out the fence register itself and clears out the associated
2431 * data structures in dev_priv and obj_priv.
2432 */
2433int
2434i915_gem_object_put_fence_reg(struct drm_gem_object *obj)
2435{
2436 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01002437 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002438
2439 if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
2440 return 0;
2441
Daniel Vetter10ae9bd2010-02-01 13:59:17 +01002442 /* If we've changed tiling, GTT-mappings of the object
2443 * need to re-fault to ensure that the correct fence register
2444 * setup is in place.
2445 */
2446 i915_gem_release_mmap(obj);
2447
Chris Wilson52dc7d32009-06-06 09:46:01 +01002448 /* On the i915, GPU access to tiled buffers is via a fence,
2449 * therefore we must wait for any outstanding access to complete
2450 * before clearing the fence.
2451 */
2452 if (!IS_I965G(dev)) {
2453 int ret;
2454
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002455 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002456 if (ret != 0)
2457 return ret;
2458 }
2459
Daniel Vetter4a726612010-02-01 13:59:16 +01002460 i915_gem_object_flush_gtt_write_domain(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002461 i915_gem_clear_fence_reg (obj);
2462
2463 return 0;
2464}
2465
2466/**
Eric Anholt673a3942008-07-30 12:06:12 -07002467 * Finds free space in the GTT aperture and binds the object there.
2468 */
2469static int
2470i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
2471{
2472 struct drm_device *dev = obj->dev;
2473 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002474 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002475 struct drm_mm_node *free_space;
Chris Wilson4bdadb92010-01-27 13:36:32 +00002476 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson07f73f62009-09-14 16:50:30 +01002477 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002478
Chris Wilsonbb6baf72009-09-22 14:24:13 +01002479 if (obj_priv->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002480 DRM_ERROR("Attempting to bind a purgeable object\n");
2481 return -EINVAL;
2482 }
2483
Eric Anholt673a3942008-07-30 12:06:12 -07002484 if (alignment == 0)
Jesse Barnes0f973f22009-01-26 17:10:45 -08002485 alignment = i915_gem_get_gtt_alignment(obj);
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002486 if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002487 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2488 return -EINVAL;
2489 }
2490
Chris Wilson654fc602010-05-27 13:18:21 +01002491 /* If the object is bigger than the entire aperture, reject it early
2492 * before evicting everything in a vain attempt to find space.
2493 */
2494 if (obj->size > dev->gtt_total) {
2495 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2496 return -E2BIG;
2497 }
2498
Eric Anholt673a3942008-07-30 12:06:12 -07002499 search_free:
2500 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2501 obj->size, alignment, 0);
2502 if (free_space != NULL) {
2503 obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
2504 alignment);
Daniel Vetterdb3307a2010-07-02 15:02:12 +01002505 if (obj_priv->gtt_space != NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002506 obj_priv->gtt_offset = obj_priv->gtt_space->start;
Eric Anholt673a3942008-07-30 12:06:12 -07002507 }
2508 if (obj_priv->gtt_space == NULL) {
2509 /* If the gtt is empty and we're still having trouble
2510 * fitting our object in, we're out of memory.
2511 */
2512#if WATCH_LRU
2513 DRM_INFO("%s: GTT full, evicting something\n", __func__);
2514#endif
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002515 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002516 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002517 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002518
Eric Anholt673a3942008-07-30 12:06:12 -07002519 goto search_free;
2520 }
2521
2522#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02002523 DRM_INFO("Binding object of size %zd at 0x%08x\n",
Eric Anholt673a3942008-07-30 12:06:12 -07002524 obj->size, obj_priv->gtt_offset);
2525#endif
Chris Wilson4bdadb92010-01-27 13:36:32 +00002526 ret = i915_gem_object_get_pages(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002527 if (ret) {
2528 drm_mm_put_block(obj_priv->gtt_space);
2529 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002530
2531 if (ret == -ENOMEM) {
2532 /* first try to clear up some space from the GTT */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002533 ret = i915_gem_evict_something(dev, obj->size,
2534 alignment);
Chris Wilson07f73f62009-09-14 16:50:30 +01002535 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002536 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002537 if (gfpmask) {
2538 gfpmask = 0;
2539 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002540 }
2541
2542 return ret;
2543 }
2544
2545 goto search_free;
2546 }
2547
Eric Anholt673a3942008-07-30 12:06:12 -07002548 return ret;
2549 }
2550
Eric Anholt673a3942008-07-30 12:06:12 -07002551 /* Create an AGP memory structure pointing at our pages, and bind it
2552 * into the GTT.
2553 */
2554 obj_priv->agp_mem = drm_agp_bind_pages(dev,
Eric Anholt856fa192009-03-19 14:10:50 -07002555 obj_priv->pages,
Chris Wilson07f73f62009-09-14 16:50:30 +01002556 obj->size >> PAGE_SHIFT,
Keith Packardba1eb1d2008-10-14 19:55:10 -07002557 obj_priv->gtt_offset,
2558 obj_priv->agp_type);
Eric Anholt673a3942008-07-30 12:06:12 -07002559 if (obj_priv->agp_mem == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002560 i915_gem_object_put_pages(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002561 drm_mm_put_block(obj_priv->gtt_space);
2562 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002563
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002564 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002565 if (ret)
Chris Wilson07f73f62009-09-14 16:50:30 +01002566 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002567
2568 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002569 }
2570 atomic_inc(&dev->gtt_count);
2571 atomic_add(obj->size, &dev->gtt_memory);
2572
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002573 /* keep track of bounds object by adding it to the inactive list */
2574 list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
2575
Eric Anholt673a3942008-07-30 12:06:12 -07002576 /* Assert that the object is not currently in any GPU domain. As it
2577 * wasn't in the GTT, there shouldn't be any way it could have been in
2578 * a GPU cache
2579 */
Chris Wilson21d509e2009-06-06 09:46:02 +01002580 BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2581 BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002582
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002583 trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
2584
Eric Anholt673a3942008-07-30 12:06:12 -07002585 return 0;
2586}
2587
2588void
2589i915_gem_clflush_object(struct drm_gem_object *obj)
2590{
Daniel Vetter23010e42010-03-08 13:35:02 +01002591 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002592
2593 /* If we don't have a page list set up, then we're not pinned
2594 * to GPU, and we can ignore the cache flush because it'll happen
2595 * again at bind time.
2596 */
Eric Anholt856fa192009-03-19 14:10:50 -07002597 if (obj_priv->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002598 return;
2599
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002600 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002601
Eric Anholt856fa192009-03-19 14:10:50 -07002602 drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002603}
2604
Eric Anholte47c68e2008-11-14 13:35:19 -08002605/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002606static int
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002607i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
2608 bool pipelined)
Eric Anholte47c68e2008-11-14 13:35:19 -08002609{
2610 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002611 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002612
2613 if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002614 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002615
2616 /* Queue the GPU write cache flushing we need. */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002617 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002618 i915_gem_flush(dev, 0, obj->write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002619
2620 trace_i915_gem_object_change_domain(obj,
2621 obj->read_domains,
2622 old_write_domain);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002623
2624 if (pipelined)
2625 return 0;
2626
2627 return i915_gem_object_wait_rendering(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002628}
2629
2630/** Flushes the GTT write domain for the object if it's dirty. */
2631static void
2632i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
2633{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002634 uint32_t old_write_domain;
2635
Eric Anholte47c68e2008-11-14 13:35:19 -08002636 if (obj->write_domain != I915_GEM_DOMAIN_GTT)
2637 return;
2638
2639 /* No actual flushing is required for the GTT write domain. Writes
2640 * to it immediately go to main memory as far as we know, so there's
2641 * no chipset flush. It also doesn't land in render cache.
2642 */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002643 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002644 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002645
2646 trace_i915_gem_object_change_domain(obj,
2647 obj->read_domains,
2648 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002649}
2650
2651/** Flushes the CPU write domain for the object if it's dirty. */
2652static void
2653i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
2654{
2655 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002656 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002657
2658 if (obj->write_domain != I915_GEM_DOMAIN_CPU)
2659 return;
2660
2661 i915_gem_clflush_object(obj);
2662 drm_agp_chipset_flush(dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002663 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002664 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002665
2666 trace_i915_gem_object_change_domain(obj,
2667 obj->read_domains,
2668 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002669}
2670
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002671int
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002672i915_gem_object_flush_write_domain(struct drm_gem_object *obj)
2673{
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002674 int ret = 0;
2675
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002676 switch (obj->write_domain) {
2677 case I915_GEM_DOMAIN_GTT:
2678 i915_gem_object_flush_gtt_write_domain(obj);
2679 break;
2680 case I915_GEM_DOMAIN_CPU:
2681 i915_gem_object_flush_cpu_write_domain(obj);
2682 break;
2683 default:
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002684 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002685 break;
2686 }
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002687
2688 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002689}
2690
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002691/**
2692 * Moves a single object to the GTT read, and possibly write domain.
2693 *
2694 * This function returns when the move is complete, including waiting on
2695 * flushes to occur.
2696 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002697int
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002698i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
2699{
Daniel Vetter23010e42010-03-08 13:35:02 +01002700 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002701 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002702 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002703
Eric Anholt02354392008-11-26 13:58:13 -08002704 /* Not valid to be called on unbound objects. */
2705 if (obj_priv->gtt_space == NULL)
2706 return -EINVAL;
2707
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002708 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002709 if (ret != 0)
2710 return ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002711
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002712 old_write_domain = obj->write_domain;
2713 old_read_domains = obj->read_domains;
2714
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002715 /* If we're writing through the GTT domain, then CPU and GPU caches
2716 * will need to be invalidated at next use.
2717 */
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002718 if (write) {
2719 ret = i915_gem_object_wait_rendering(obj);
2720 if (ret)
2721 return ret;
2722
Eric Anholte47c68e2008-11-14 13:35:19 -08002723 obj->read_domains &= I915_GEM_DOMAIN_GTT;
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002724 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002725
Eric Anholte47c68e2008-11-14 13:35:19 -08002726 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002727
2728 /* It should now be out of any other write domains, and we can update
2729 * the domain values for our changes.
2730 */
2731 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2732 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002733 if (write) {
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002734 obj->write_domain = I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002735 obj_priv->dirty = 1;
2736 }
2737
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002738 trace_i915_gem_object_change_domain(obj,
2739 old_read_domains,
2740 old_write_domain);
2741
Eric Anholte47c68e2008-11-14 13:35:19 -08002742 return 0;
2743}
2744
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002745/*
2746 * Prepare buffer for display plane. Use uninterruptible for possible flush
2747 * wait, as in modesetting process we're not supposed to be interrupted.
2748 */
2749int
2750i915_gem_object_set_to_display_plane(struct drm_gem_object *obj)
2751{
Daniel Vetter23010e42010-03-08 13:35:02 +01002752 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002753 uint32_t old_read_domains;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002754 int ret;
2755
2756 /* Not valid to be called on unbound objects. */
2757 if (obj_priv->gtt_space == NULL)
2758 return -EINVAL;
2759
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002760 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Daniel Vettere35a41d2010-02-11 22:13:59 +01002761 if (ret != 0)
2762 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002763
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002764 i915_gem_object_flush_cpu_write_domain(obj);
2765
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002766 old_read_domains = obj->read_domains;
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002767 obj->read_domains = I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002768
2769 trace_i915_gem_object_change_domain(obj,
2770 old_read_domains,
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002771 obj->write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002772
2773 return 0;
2774}
2775
Eric Anholte47c68e2008-11-14 13:35:19 -08002776/**
2777 * Moves a single object to the CPU read, and possibly write domain.
2778 *
2779 * This function returns when the move is complete, including waiting on
2780 * flushes to occur.
2781 */
2782static int
2783i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
2784{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002785 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002786 int ret;
2787
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002788 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002789 if (ret != 0)
2790 return ret;
2791
2792 i915_gem_object_flush_gtt_write_domain(obj);
2793
2794 /* If we have a partially-valid cache of the object in the CPU,
2795 * finish invalidating it and free the per-page flags.
2796 */
2797 i915_gem_object_set_to_full_cpu_read_domain(obj);
2798
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002799 old_write_domain = obj->write_domain;
2800 old_read_domains = obj->read_domains;
2801
Eric Anholte47c68e2008-11-14 13:35:19 -08002802 /* Flush the CPU cache if it's still invalid. */
2803 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2804 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002805
2806 obj->read_domains |= I915_GEM_DOMAIN_CPU;
2807 }
2808
2809 /* It should now be out of any other write domains, and we can update
2810 * the domain values for our changes.
2811 */
2812 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
2813
2814 /* If we're writing through the CPU, then the GPU read domains will
2815 * need to be invalidated at next use.
2816 */
2817 if (write) {
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002818 ret = i915_gem_object_wait_rendering(obj);
2819 if (ret)
2820 return ret;
2821
Eric Anholte47c68e2008-11-14 13:35:19 -08002822 obj->read_domains &= I915_GEM_DOMAIN_CPU;
2823 obj->write_domain = I915_GEM_DOMAIN_CPU;
2824 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002825
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002826 trace_i915_gem_object_change_domain(obj,
2827 old_read_domains,
2828 old_write_domain);
2829
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002830 return 0;
2831}
2832
Eric Anholt673a3942008-07-30 12:06:12 -07002833/*
2834 * Set the next domain for the specified object. This
2835 * may not actually perform the necessary flushing/invaliding though,
2836 * as that may want to be batched with other set_domain operations
2837 *
2838 * This is (we hope) the only really tricky part of gem. The goal
2839 * is fairly simple -- track which caches hold bits of the object
2840 * and make sure they remain coherent. A few concrete examples may
2841 * help to explain how it works. For shorthand, we use the notation
2842 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
2843 * a pair of read and write domain masks.
2844 *
2845 * Case 1: the batch buffer
2846 *
2847 * 1. Allocated
2848 * 2. Written by CPU
2849 * 3. Mapped to GTT
2850 * 4. Read by GPU
2851 * 5. Unmapped from GTT
2852 * 6. Freed
2853 *
2854 * Let's take these a step at a time
2855 *
2856 * 1. Allocated
2857 * Pages allocated from the kernel may still have
2858 * cache contents, so we set them to (CPU, CPU) always.
2859 * 2. Written by CPU (using pwrite)
2860 * The pwrite function calls set_domain (CPU, CPU) and
2861 * this function does nothing (as nothing changes)
2862 * 3. Mapped by GTT
2863 * This function asserts that the object is not
2864 * currently in any GPU-based read or write domains
2865 * 4. Read by GPU
2866 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
2867 * As write_domain is zero, this function adds in the
2868 * current read domains (CPU+COMMAND, 0).
2869 * flush_domains is set to CPU.
2870 * invalidate_domains is set to COMMAND
2871 * clflush is run to get data out of the CPU caches
2872 * then i915_dev_set_domain calls i915_gem_flush to
2873 * emit an MI_FLUSH and drm_agp_chipset_flush
2874 * 5. Unmapped from GTT
2875 * i915_gem_object_unbind calls set_domain (CPU, CPU)
2876 * flush_domains and invalidate_domains end up both zero
2877 * so no flushing/invalidating happens
2878 * 6. Freed
2879 * yay, done
2880 *
2881 * Case 2: The shared render buffer
2882 *
2883 * 1. Allocated
2884 * 2. Mapped to GTT
2885 * 3. Read/written by GPU
2886 * 4. set_domain to (CPU,CPU)
2887 * 5. Read/written by CPU
2888 * 6. Read/written by GPU
2889 *
2890 * 1. Allocated
2891 * Same as last example, (CPU, CPU)
2892 * 2. Mapped to GTT
2893 * Nothing changes (assertions find that it is not in the GPU)
2894 * 3. Read/written by GPU
2895 * execbuffer calls set_domain (RENDER, RENDER)
2896 * flush_domains gets CPU
2897 * invalidate_domains gets GPU
2898 * clflush (obj)
2899 * MI_FLUSH and drm_agp_chipset_flush
2900 * 4. set_domain (CPU, CPU)
2901 * flush_domains gets GPU
2902 * invalidate_domains gets CPU
2903 * wait_rendering (obj) to make sure all drawing is complete.
2904 * This will include an MI_FLUSH to get the data from GPU
2905 * to memory
2906 * clflush (obj) to invalidate the CPU cache
2907 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
2908 * 5. Read/written by CPU
2909 * cache lines are loaded and dirtied
2910 * 6. Read written by GPU
2911 * Same as last GPU access
2912 *
2913 * Case 3: The constant buffer
2914 *
2915 * 1. Allocated
2916 * 2. Written by CPU
2917 * 3. Read by GPU
2918 * 4. Updated (written) by CPU again
2919 * 5. Read by GPU
2920 *
2921 * 1. Allocated
2922 * (CPU, CPU)
2923 * 2. Written by CPU
2924 * (CPU, CPU)
2925 * 3. Read by GPU
2926 * (CPU+RENDER, 0)
2927 * flush_domains = CPU
2928 * invalidate_domains = RENDER
2929 * clflush (obj)
2930 * MI_FLUSH
2931 * drm_agp_chipset_flush
2932 * 4. Updated (written) by CPU again
2933 * (CPU, CPU)
2934 * flush_domains = 0 (no previous write domain)
2935 * invalidate_domains = 0 (no new read domains)
2936 * 5. Read by GPU
2937 * (CPU+RENDER, 0)
2938 * flush_domains = CPU
2939 * invalidate_domains = RENDER
2940 * clflush (obj)
2941 * MI_FLUSH
2942 * drm_agp_chipset_flush
2943 */
Keith Packardc0d90822008-11-20 23:11:08 -08002944static void
Eric Anholt8b0e3782009-02-19 14:40:50 -08002945i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002946{
2947 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01002948 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002949 uint32_t invalidate_domains = 0;
2950 uint32_t flush_domains = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002951 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002952
Eric Anholt8b0e3782009-02-19 14:40:50 -08002953 BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
2954 BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
Eric Anholt673a3942008-07-30 12:06:12 -07002955
Jesse Barnes652c3932009-08-17 13:31:43 -07002956 intel_mark_busy(dev, obj);
2957
Eric Anholt673a3942008-07-30 12:06:12 -07002958#if WATCH_BUF
2959 DRM_INFO("%s: object %p read %08x -> %08x write %08x -> %08x\n",
2960 __func__, obj,
Eric Anholt8b0e3782009-02-19 14:40:50 -08002961 obj->read_domains, obj->pending_read_domains,
2962 obj->write_domain, obj->pending_write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07002963#endif
2964 /*
2965 * If the object isn't moving to a new write domain,
2966 * let the object stay in multiple read domains
2967 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08002968 if (obj->pending_write_domain == 0)
2969 obj->pending_read_domains |= obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07002970 else
2971 obj_priv->dirty = 1;
2972
2973 /*
2974 * Flush the current write domain if
2975 * the new read domains don't match. Invalidate
2976 * any read domains which differ from the old
2977 * write domain
2978 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08002979 if (obj->write_domain &&
2980 obj->write_domain != obj->pending_read_domains) {
Eric Anholt673a3942008-07-30 12:06:12 -07002981 flush_domains |= obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08002982 invalidate_domains |=
2983 obj->pending_read_domains & ~obj->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07002984 }
2985 /*
2986 * Invalidate any read caches which may have
2987 * stale data. That is, any new read domains.
2988 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08002989 invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07002990 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU) {
2991#if WATCH_BUF
2992 DRM_INFO("%s: CPU domain flush %08x invalidate %08x\n",
2993 __func__, flush_domains, invalidate_domains);
2994#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002995 i915_gem_clflush_object(obj);
2996 }
2997
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002998 old_read_domains = obj->read_domains;
2999
Eric Anholtefbeed92009-02-19 14:54:51 -08003000 /* The actual obj->write_domain will be updated with
3001 * pending_write_domain after we emit the accumulated flush for all
3002 * of our domain changes in execbuffers (which clears objects'
3003 * write_domains). So if we have a current write domain that we
3004 * aren't changing, set pending_write_domain to that.
3005 */
3006 if (flush_domains == 0 && obj->pending_write_domain == 0)
3007 obj->pending_write_domain = obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003008 obj->read_domains = obj->pending_read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003009
3010 dev->invalidate_domains |= invalidate_domains;
3011 dev->flush_domains |= flush_domains;
3012#if WATCH_BUF
3013 DRM_INFO("%s: read %08x write %08x invalidate %08x flush %08x\n",
3014 __func__,
3015 obj->read_domains, obj->write_domain,
3016 dev->invalidate_domains, dev->flush_domains);
3017#endif
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003018
3019 trace_i915_gem_object_change_domain(obj,
3020 old_read_domains,
3021 obj->write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07003022}
3023
3024/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003025 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003026 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003027 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3028 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3029 */
3030static void
3031i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
3032{
Daniel Vetter23010e42010-03-08 13:35:02 +01003033 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003034
3035 if (!obj_priv->page_cpu_valid)
3036 return;
3037
3038 /* If we're partially in the CPU read domain, finish moving it in.
3039 */
3040 if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
3041 int i;
3042
3043 for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
3044 if (obj_priv->page_cpu_valid[i])
3045 continue;
Eric Anholt856fa192009-03-19 14:10:50 -07003046 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003047 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003048 }
3049
3050 /* Free the page_cpu_valid mappings which are now stale, whether
3051 * or not we've got I915_GEM_DOMAIN_CPU.
3052 */
Eric Anholt9a298b22009-03-24 12:23:04 -07003053 kfree(obj_priv->page_cpu_valid);
Eric Anholte47c68e2008-11-14 13:35:19 -08003054 obj_priv->page_cpu_valid = NULL;
3055}
3056
3057/**
3058 * Set the CPU read domain on a range of the object.
3059 *
3060 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3061 * not entirely valid. The page_cpu_valid member of the object flags which
3062 * pages have been flushed, and will be respected by
3063 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3064 * of the whole object.
3065 *
3066 * This function returns when the move is complete, including waiting on
3067 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003068 */
3069static int
Eric Anholte47c68e2008-11-14 13:35:19 -08003070i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
3071 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003072{
Daniel Vetter23010e42010-03-08 13:35:02 +01003073 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003074 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003075 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003076
Eric Anholte47c68e2008-11-14 13:35:19 -08003077 if (offset == 0 && size == obj->size)
3078 return i915_gem_object_set_to_cpu_domain(obj, 0);
3079
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003080 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003081 if (ret != 0)
3082 return ret;
3083 i915_gem_object_flush_gtt_write_domain(obj);
3084
3085 /* If we're already fully in the CPU read domain, we're done. */
3086 if (obj_priv->page_cpu_valid == NULL &&
3087 (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003088 return 0;
3089
Eric Anholte47c68e2008-11-14 13:35:19 -08003090 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3091 * newly adding I915_GEM_DOMAIN_CPU
3092 */
Eric Anholt673a3942008-07-30 12:06:12 -07003093 if (obj_priv->page_cpu_valid == NULL) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003094 obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
3095 GFP_KERNEL);
Eric Anholte47c68e2008-11-14 13:35:19 -08003096 if (obj_priv->page_cpu_valid == NULL)
3097 return -ENOMEM;
3098 } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
3099 memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003100
3101 /* Flush the cache on any pages that are still invalid from the CPU's
3102 * perspective.
3103 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003104 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3105 i++) {
Eric Anholt673a3942008-07-30 12:06:12 -07003106 if (obj_priv->page_cpu_valid[i])
3107 continue;
3108
Eric Anholt856fa192009-03-19 14:10:50 -07003109 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003110
3111 obj_priv->page_cpu_valid[i] = 1;
3112 }
3113
Eric Anholte47c68e2008-11-14 13:35:19 -08003114 /* It should now be out of any other write domains, and we can update
3115 * the domain values for our changes.
3116 */
3117 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3118
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003119 old_read_domains = obj->read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003120 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3121
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003122 trace_i915_gem_object_change_domain(obj,
3123 old_read_domains,
3124 obj->write_domain);
3125
Eric Anholt673a3942008-07-30 12:06:12 -07003126 return 0;
3127}
3128
3129/**
Eric Anholt673a3942008-07-30 12:06:12 -07003130 * Pin an object to the GTT and evaluate the relocations landing in it.
3131 */
3132static int
3133i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
3134 struct drm_file *file_priv,
Jesse Barnes76446ca2009-12-17 22:05:42 -05003135 struct drm_i915_gem_exec_object2 *entry,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003136 struct drm_i915_gem_relocation_entry *relocs)
Eric Anholt673a3942008-07-30 12:06:12 -07003137{
3138 struct drm_device *dev = obj->dev;
Keith Packard0839ccb2008-10-30 19:38:48 -07003139 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003140 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003141 int i, ret;
Keith Packard0839ccb2008-10-30 19:38:48 -07003142 void __iomem *reloc_page;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003143 bool need_fence;
3144
3145 need_fence = entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3146 obj_priv->tiling_mode != I915_TILING_NONE;
3147
3148 /* Check fence reg constraints and rebind if necessary */
Chris Wilson808b24d62010-05-27 13:18:15 +01003149 if (need_fence &&
3150 !i915_gem_object_fence_offset_ok(obj,
3151 obj_priv->tiling_mode)) {
3152 ret = i915_gem_object_unbind(obj);
3153 if (ret)
3154 return ret;
3155 }
Eric Anholt673a3942008-07-30 12:06:12 -07003156
3157 /* Choose the GTT offset for our buffer and put it there. */
3158 ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
3159 if (ret)
3160 return ret;
3161
Jesse Barnes76446ca2009-12-17 22:05:42 -05003162 /*
3163 * Pre-965 chips need a fence register set up in order to
3164 * properly handle blits to/from tiled surfaces.
3165 */
3166 if (need_fence) {
3167 ret = i915_gem_object_get_fence_reg(obj);
3168 if (ret != 0) {
Jesse Barnes76446ca2009-12-17 22:05:42 -05003169 i915_gem_object_unpin(obj);
3170 return ret;
3171 }
3172 }
3173
Eric Anholt673a3942008-07-30 12:06:12 -07003174 entry->offset = obj_priv->gtt_offset;
3175
Eric Anholt673a3942008-07-30 12:06:12 -07003176 /* Apply the relocations, using the GTT aperture to avoid cache
3177 * flushing requirements.
3178 */
3179 for (i = 0; i < entry->relocation_count; i++) {
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003180 struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003181 struct drm_gem_object *target_obj;
3182 struct drm_i915_gem_object *target_obj_priv;
Eric Anholt3043c602008-10-02 12:24:47 -07003183 uint32_t reloc_val, reloc_offset;
3184 uint32_t __iomem *reloc_entry;
Eric Anholt673a3942008-07-30 12:06:12 -07003185
Eric Anholt673a3942008-07-30 12:06:12 -07003186 target_obj = drm_gem_object_lookup(obj->dev, file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003187 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003188 if (target_obj == NULL) {
3189 i915_gem_object_unpin(obj);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003190 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003191 }
Daniel Vetter23010e42010-03-08 13:35:02 +01003192 target_obj_priv = to_intel_bo(target_obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003193
Chris Wilson8542a0b2009-09-09 21:15:15 +01003194#if WATCH_RELOC
3195 DRM_INFO("%s: obj %p offset %08x target %d "
3196 "read %08x write %08x gtt %08x "
3197 "presumed %08x delta %08x\n",
3198 __func__,
3199 obj,
3200 (int) reloc->offset,
3201 (int) reloc->target_handle,
3202 (int) reloc->read_domains,
3203 (int) reloc->write_domain,
3204 (int) target_obj_priv->gtt_offset,
3205 (int) reloc->presumed_offset,
3206 reloc->delta);
3207#endif
3208
Eric Anholt673a3942008-07-30 12:06:12 -07003209 /* The target buffer should have appeared before us in the
3210 * exec_object list, so it should have a GTT space bound by now.
3211 */
3212 if (target_obj_priv->gtt_space == NULL) {
3213 DRM_ERROR("No GTT space found for object %d\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003214 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003215 drm_gem_object_unreference(target_obj);
3216 i915_gem_object_unpin(obj);
3217 return -EINVAL;
3218 }
3219
Chris Wilson8542a0b2009-09-09 21:15:15 +01003220 /* Validate that the target is in a valid r/w GPU domain */
Daniel Vetter16edd552010-02-19 11:52:02 +01003221 if (reloc->write_domain & (reloc->write_domain - 1)) {
3222 DRM_ERROR("reloc with multiple write domains: "
3223 "obj %p target %d offset %d "
3224 "read %08x write %08x",
3225 obj, reloc->target_handle,
3226 (int) reloc->offset,
3227 reloc->read_domains,
3228 reloc->write_domain);
3229 return -EINVAL;
3230 }
Chris Wilson8542a0b2009-09-09 21:15:15 +01003231 if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
3232 reloc->read_domains & I915_GEM_DOMAIN_CPU) {
3233 DRM_ERROR("reloc with read/write CPU domains: "
3234 "obj %p target %d offset %d "
3235 "read %08x write %08x",
3236 obj, reloc->target_handle,
3237 (int) reloc->offset,
3238 reloc->read_domains,
3239 reloc->write_domain);
3240 drm_gem_object_unreference(target_obj);
3241 i915_gem_object_unpin(obj);
3242 return -EINVAL;
3243 }
3244 if (reloc->write_domain && target_obj->pending_write_domain &&
3245 reloc->write_domain != target_obj->pending_write_domain) {
3246 DRM_ERROR("Write domain conflict: "
3247 "obj %p target %d offset %d "
3248 "new %08x old %08x\n",
3249 obj, reloc->target_handle,
3250 (int) reloc->offset,
3251 reloc->write_domain,
3252 target_obj->pending_write_domain);
3253 drm_gem_object_unreference(target_obj);
3254 i915_gem_object_unpin(obj);
3255 return -EINVAL;
3256 }
3257
3258 target_obj->pending_read_domains |= reloc->read_domains;
3259 target_obj->pending_write_domain |= reloc->write_domain;
3260
3261 /* If the relocation already has the right value in it, no
3262 * more work needs to be done.
3263 */
3264 if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
3265 drm_gem_object_unreference(target_obj);
3266 continue;
3267 }
3268
3269 /* Check that the relocation address is valid... */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003270 if (reloc->offset > obj->size - 4) {
Eric Anholt673a3942008-07-30 12:06:12 -07003271 DRM_ERROR("Relocation beyond object bounds: "
3272 "obj %p target %d offset %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003273 obj, reloc->target_handle,
3274 (int) reloc->offset, (int) obj->size);
Eric Anholt673a3942008-07-30 12:06:12 -07003275 drm_gem_object_unreference(target_obj);
3276 i915_gem_object_unpin(obj);
3277 return -EINVAL;
3278 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003279 if (reloc->offset & 3) {
Eric Anholt673a3942008-07-30 12:06:12 -07003280 DRM_ERROR("Relocation not 4-byte aligned: "
3281 "obj %p target %d offset %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003282 obj, reloc->target_handle,
3283 (int) reloc->offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003284 drm_gem_object_unreference(target_obj);
3285 i915_gem_object_unpin(obj);
3286 return -EINVAL;
3287 }
3288
Chris Wilson8542a0b2009-09-09 21:15:15 +01003289 /* and points to somewhere within the target object. */
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003290 if (reloc->delta >= target_obj->size) {
3291 DRM_ERROR("Relocation beyond target object bounds: "
3292 "obj %p target %d delta %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003293 obj, reloc->target_handle,
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003294 (int) reloc->delta, (int) target_obj->size);
Chris Wilson491152b2009-02-11 14:26:32 +00003295 drm_gem_object_unreference(target_obj);
3296 i915_gem_object_unpin(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003297 return -EINVAL;
3298 }
3299
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003300 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
3301 if (ret != 0) {
3302 drm_gem_object_unreference(target_obj);
3303 i915_gem_object_unpin(obj);
3304 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07003305 }
3306
3307 /* Map the page containing the relocation we're going to
3308 * perform.
3309 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003310 reloc_offset = obj_priv->gtt_offset + reloc->offset;
Keith Packard0839ccb2008-10-30 19:38:48 -07003311 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3312 (reloc_offset &
Chris Wilsonfca3ec02010-08-04 14:34:24 +01003313 ~(PAGE_SIZE - 1)),
3314 KM_USER0);
Eric Anholt3043c602008-10-02 12:24:47 -07003315 reloc_entry = (uint32_t __iomem *)(reloc_page +
Keith Packard0839ccb2008-10-30 19:38:48 -07003316 (reloc_offset & (PAGE_SIZE - 1)));
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003317 reloc_val = target_obj_priv->gtt_offset + reloc->delta;
Eric Anholt673a3942008-07-30 12:06:12 -07003318
3319#if WATCH_BUF
3320 DRM_INFO("Applied relocation: %p@0x%08x %08x -> %08x\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003321 obj, (unsigned int) reloc->offset,
Eric Anholt673a3942008-07-30 12:06:12 -07003322 readl(reloc_entry), reloc_val);
3323#endif
3324 writel(reloc_val, reloc_entry);
Chris Wilsonfca3ec02010-08-04 14:34:24 +01003325 io_mapping_unmap_atomic(reloc_page, KM_USER0);
Eric Anholt673a3942008-07-30 12:06:12 -07003326
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003327 /* The updated presumed offset for this entry will be
3328 * copied back out to the user.
Eric Anholt673a3942008-07-30 12:06:12 -07003329 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003330 reloc->presumed_offset = target_obj_priv->gtt_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003331
3332 drm_gem_object_unreference(target_obj);
3333 }
3334
Eric Anholt673a3942008-07-30 12:06:12 -07003335#if WATCH_BUF
3336 if (0)
3337 i915_gem_dump_object(obj, 128, __func__, ~0);
3338#endif
3339 return 0;
3340}
3341
Eric Anholt673a3942008-07-30 12:06:12 -07003342/* Throttle our rendering by waiting until the ring has completed our requests
3343 * emitted over 20 msec ago.
3344 *
Eric Anholtb9624422009-06-03 07:27:35 +00003345 * Note that if we were to use the current jiffies each time around the loop,
3346 * we wouldn't escape the function with any frames outstanding if the time to
3347 * render a frame was over 20ms.
3348 *
Eric Anholt673a3942008-07-30 12:06:12 -07003349 * This should get us reasonable parallelism between CPU and GPU but also
3350 * relatively low latency when blocking on a particular request to finish.
3351 */
3352static int
3353i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file_priv)
3354{
3355 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
3356 int ret = 0;
Eric Anholtb9624422009-06-03 07:27:35 +00003357 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Eric Anholt673a3942008-07-30 12:06:12 -07003358
3359 mutex_lock(&dev->struct_mutex);
Eric Anholtb9624422009-06-03 07:27:35 +00003360 while (!list_empty(&i915_file_priv->mm.request_list)) {
3361 struct drm_i915_gem_request *request;
3362
3363 request = list_first_entry(&i915_file_priv->mm.request_list,
3364 struct drm_i915_gem_request,
3365 client_list);
3366
3367 if (time_after_eq(request->emitted_jiffies, recent_enough))
3368 break;
3369
Zou Nan hai852835f2010-05-21 09:08:56 +08003370 ret = i915_wait_request(dev, request->seqno, request->ring);
Eric Anholtb9624422009-06-03 07:27:35 +00003371 if (ret != 0)
3372 break;
3373 }
Eric Anholt673a3942008-07-30 12:06:12 -07003374 mutex_unlock(&dev->struct_mutex);
Eric Anholtb9624422009-06-03 07:27:35 +00003375
Eric Anholt673a3942008-07-30 12:06:12 -07003376 return ret;
3377}
3378
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003379static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003380i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003381 uint32_t buffer_count,
3382 struct drm_i915_gem_relocation_entry **relocs)
3383{
3384 uint32_t reloc_count = 0, reloc_index = 0, i;
3385 int ret;
3386
3387 *relocs = NULL;
3388 for (i = 0; i < buffer_count; i++) {
3389 if (reloc_count + exec_list[i].relocation_count < reloc_count)
3390 return -EINVAL;
3391 reloc_count += exec_list[i].relocation_count;
3392 }
3393
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003394 *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
Jesse Barnes76446ca2009-12-17 22:05:42 -05003395 if (*relocs == NULL) {
3396 DRM_ERROR("failed to alloc relocs, count %d\n", reloc_count);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003397 return -ENOMEM;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003398 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003399
3400 for (i = 0; i < buffer_count; i++) {
3401 struct drm_i915_gem_relocation_entry __user *user_relocs;
3402
3403 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3404
3405 ret = copy_from_user(&(*relocs)[reloc_index],
3406 user_relocs,
3407 exec_list[i].relocation_count *
3408 sizeof(**relocs));
3409 if (ret != 0) {
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003410 drm_free_large(*relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003411 *relocs = NULL;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003412 return -EFAULT;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003413 }
3414
3415 reloc_index += exec_list[i].relocation_count;
3416 }
3417
Florian Mickler2bc43b52009-04-06 22:55:41 +02003418 return 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003419}
3420
3421static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003422i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003423 uint32_t buffer_count,
3424 struct drm_i915_gem_relocation_entry *relocs)
3425{
3426 uint32_t reloc_count = 0, i;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003427 int ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003428
Chris Wilson93533c22010-01-31 10:40:48 +00003429 if (relocs == NULL)
3430 return 0;
3431
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003432 for (i = 0; i < buffer_count; i++) {
3433 struct drm_i915_gem_relocation_entry __user *user_relocs;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003434 int unwritten;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003435
3436 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3437
Florian Mickler2bc43b52009-04-06 22:55:41 +02003438 unwritten = copy_to_user(user_relocs,
3439 &relocs[reloc_count],
3440 exec_list[i].relocation_count *
3441 sizeof(*relocs));
3442
3443 if (unwritten) {
3444 ret = -EFAULT;
3445 goto err;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003446 }
3447
3448 reloc_count += exec_list[i].relocation_count;
3449 }
3450
Florian Mickler2bc43b52009-04-06 22:55:41 +02003451err:
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003452 drm_free_large(relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003453
3454 return ret;
3455}
3456
Chris Wilson83d60792009-06-06 09:45:57 +01003457static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003458i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer2 *exec,
Chris Wilson83d60792009-06-06 09:45:57 +01003459 uint64_t exec_offset)
3460{
3461 uint32_t exec_start, exec_len;
3462
3463 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3464 exec_len = (uint32_t) exec->batch_len;
3465
3466 if ((exec_start | exec_len) & 0x7)
3467 return -EINVAL;
3468
3469 if (!exec_start)
3470 return -EINVAL;
3471
3472 return 0;
3473}
3474
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003475static int
3476i915_gem_wait_for_pending_flip(struct drm_device *dev,
3477 struct drm_gem_object **object_list,
3478 int count)
3479{
3480 drm_i915_private_t *dev_priv = dev->dev_private;
3481 struct drm_i915_gem_object *obj_priv;
3482 DEFINE_WAIT(wait);
3483 int i, ret = 0;
3484
3485 for (;;) {
3486 prepare_to_wait(&dev_priv->pending_flip_queue,
3487 &wait, TASK_INTERRUPTIBLE);
3488 for (i = 0; i < count; i++) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003489 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003490 if (atomic_read(&obj_priv->pending_flip) > 0)
3491 break;
3492 }
3493 if (i == count)
3494 break;
3495
3496 if (!signal_pending(current)) {
3497 mutex_unlock(&dev->struct_mutex);
3498 schedule();
3499 mutex_lock(&dev->struct_mutex);
3500 continue;
3501 }
3502 ret = -ERESTARTSYS;
3503 break;
3504 }
3505 finish_wait(&dev_priv->pending_flip_queue, &wait);
3506
3507 return ret;
3508}
3509
Chris Wilson43b27f42010-07-02 08:57:15 +01003510
Eric Anholt673a3942008-07-30 12:06:12 -07003511int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003512i915_gem_do_execbuffer(struct drm_device *dev, void *data,
3513 struct drm_file *file_priv,
3514 struct drm_i915_gem_execbuffer2 *args,
3515 struct drm_i915_gem_exec_object2 *exec_list)
Eric Anholt673a3942008-07-30 12:06:12 -07003516{
3517 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003518 struct drm_gem_object **object_list = NULL;
3519 struct drm_gem_object *batch_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003520 struct drm_i915_gem_object *obj_priv;
Eric Anholt201361a2009-03-11 12:30:04 -07003521 struct drm_clip_rect *cliprects = NULL;
Chris Wilson93533c22010-01-31 10:40:48 +00003522 struct drm_i915_gem_relocation_entry *relocs = NULL;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003523 int ret = 0, ret2, i, pinned = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003524 uint64_t exec_offset;
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003525 uint32_t seqno, reloc_index;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003526 int pin_tries, flips;
Eric Anholt673a3942008-07-30 12:06:12 -07003527
Zou Nan hai852835f2010-05-21 09:08:56 +08003528 struct intel_ring_buffer *ring = NULL;
3529
Eric Anholt673a3942008-07-30 12:06:12 -07003530#if WATCH_EXEC
3531 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3532 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3533#endif
Zou Nan haid1b851f2010-05-21 09:08:57 +08003534 if (args->flags & I915_EXEC_BSD) {
3535 if (!HAS_BSD(dev)) {
3536 DRM_ERROR("execbuf with wrong flag\n");
3537 return -EINVAL;
3538 }
3539 ring = &dev_priv->bsd_ring;
3540 } else {
3541 ring = &dev_priv->render_ring;
3542 }
3543
Eric Anholt4f481ed2008-09-10 14:22:49 -07003544 if (args->buffer_count < 1) {
3545 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3546 return -EINVAL;
3547 }
Eric Anholtc8e0f932009-11-22 03:49:37 +01003548 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003549 if (object_list == NULL) {
3550 DRM_ERROR("Failed to allocate object list for %d buffers\n",
Eric Anholt673a3942008-07-30 12:06:12 -07003551 args->buffer_count);
3552 ret = -ENOMEM;
3553 goto pre_mutex_err;
3554 }
Eric Anholt673a3942008-07-30 12:06:12 -07003555
Eric Anholt201361a2009-03-11 12:30:04 -07003556 if (args->num_cliprects != 0) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003557 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3558 GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003559 if (cliprects == NULL) {
3560 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -07003561 goto pre_mutex_err;
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003562 }
Eric Anholt201361a2009-03-11 12:30:04 -07003563
3564 ret = copy_from_user(cliprects,
3565 (struct drm_clip_rect __user *)
3566 (uintptr_t) args->cliprects_ptr,
3567 sizeof(*cliprects) * args->num_cliprects);
3568 if (ret != 0) {
3569 DRM_ERROR("copy %d cliprects failed: %d\n",
3570 args->num_cliprects, ret);
Dan Carpenterc877cdc2010-06-23 19:03:01 +02003571 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -07003572 goto pre_mutex_err;
3573 }
3574 }
3575
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003576 ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
3577 &relocs);
3578 if (ret != 0)
3579 goto pre_mutex_err;
3580
Eric Anholt673a3942008-07-30 12:06:12 -07003581 mutex_lock(&dev->struct_mutex);
3582
3583 i915_verify_inactive(dev, __FILE__, __LINE__);
3584
Ben Gamariba1234d2009-09-14 17:48:47 -04003585 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003586 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003587 ret = -EIO;
3588 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003589 }
3590
3591 if (dev_priv->mm.suspended) {
Eric Anholt673a3942008-07-30 12:06:12 -07003592 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003593 ret = -EBUSY;
3594 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003595 }
3596
Keith Packardac94a962008-11-20 23:30:27 -08003597 /* Look up object handles */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003598 flips = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003599 for (i = 0; i < args->buffer_count; i++) {
3600 object_list[i] = drm_gem_object_lookup(dev, file_priv,
3601 exec_list[i].handle);
3602 if (object_list[i] == NULL) {
3603 DRM_ERROR("Invalid object handle %d at index %d\n",
3604 exec_list[i].handle, i);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003605 /* prevent error path from reading uninitialized data */
3606 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003607 ret = -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003608 goto err;
3609 }
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003610
Daniel Vetter23010e42010-03-08 13:35:02 +01003611 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003612 if (obj_priv->in_execbuffer) {
3613 DRM_ERROR("Object %p appears more than once in object list\n",
3614 object_list[i]);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003615 /* prevent error path from reading uninitialized data */
3616 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003617 ret = -EINVAL;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003618 goto err;
3619 }
3620 obj_priv->in_execbuffer = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003621 flips += atomic_read(&obj_priv->pending_flip);
3622 }
3623
3624 if (flips > 0) {
3625 ret = i915_gem_wait_for_pending_flip(dev, object_list,
3626 args->buffer_count);
3627 if (ret)
3628 goto err;
Keith Packardac94a962008-11-20 23:30:27 -08003629 }
Eric Anholt673a3942008-07-30 12:06:12 -07003630
Keith Packardac94a962008-11-20 23:30:27 -08003631 /* Pin and relocate */
3632 for (pin_tries = 0; ; pin_tries++) {
3633 ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003634 reloc_index = 0;
3635
Keith Packardac94a962008-11-20 23:30:27 -08003636 for (i = 0; i < args->buffer_count; i++) {
3637 object_list[i]->pending_read_domains = 0;
3638 object_list[i]->pending_write_domain = 0;
3639 ret = i915_gem_object_pin_and_relocate(object_list[i],
3640 file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003641 &exec_list[i],
3642 &relocs[reloc_index]);
Keith Packardac94a962008-11-20 23:30:27 -08003643 if (ret)
3644 break;
3645 pinned = i + 1;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003646 reloc_index += exec_list[i].relocation_count;
Keith Packardac94a962008-11-20 23:30:27 -08003647 }
3648 /* success */
3649 if (ret == 0)
3650 break;
3651
3652 /* error other than GTT full, or we've already tried again */
Chris Wilson2939e1f2009-06-06 09:46:03 +01003653 if (ret != -ENOSPC || pin_tries >= 1) {
Chris Wilson07f73f62009-09-14 16:50:30 +01003654 if (ret != -ERESTARTSYS) {
3655 unsigned long long total_size = 0;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003656 int num_fences = 0;
3657 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson43b27f42010-07-02 08:57:15 +01003658 obj_priv = to_intel_bo(object_list[i]);
Chris Wilson3d1cc472010-05-27 13:18:19 +01003659
Chris Wilson07f73f62009-09-14 16:50:30 +01003660 total_size += object_list[i]->size;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003661 num_fences +=
3662 exec_list[i].flags & EXEC_OBJECT_NEEDS_FENCE &&
3663 obj_priv->tiling_mode != I915_TILING_NONE;
3664 }
3665 DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes, %d fences: %d\n",
Chris Wilson07f73f62009-09-14 16:50:30 +01003666 pinned+1, args->buffer_count,
Chris Wilson3d1cc472010-05-27 13:18:19 +01003667 total_size, num_fences,
3668 ret);
Chris Wilson07f73f62009-09-14 16:50:30 +01003669 DRM_ERROR("%d objects [%d pinned], "
3670 "%d object bytes [%d pinned], "
3671 "%d/%d gtt bytes\n",
3672 atomic_read(&dev->object_count),
3673 atomic_read(&dev->pin_count),
3674 atomic_read(&dev->object_memory),
3675 atomic_read(&dev->pin_memory),
3676 atomic_read(&dev->gtt_memory),
3677 dev->gtt_total);
3678 }
Eric Anholt673a3942008-07-30 12:06:12 -07003679 goto err;
3680 }
Keith Packardac94a962008-11-20 23:30:27 -08003681
3682 /* unpin all of our buffers */
3683 for (i = 0; i < pinned; i++)
3684 i915_gem_object_unpin(object_list[i]);
Eric Anholtb1177632008-12-10 10:09:41 -08003685 pinned = 0;
Keith Packardac94a962008-11-20 23:30:27 -08003686
3687 /* evict everyone we can from the aperture */
3688 ret = i915_gem_evict_everything(dev);
Chris Wilson07f73f62009-09-14 16:50:30 +01003689 if (ret && ret != -ENOSPC)
Keith Packardac94a962008-11-20 23:30:27 -08003690 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07003691 }
3692
3693 /* Set the pending read domains for the batch buffer to COMMAND */
3694 batch_obj = object_list[args->buffer_count-1];
Chris Wilson5f26a2c2009-06-06 09:45:58 +01003695 if (batch_obj->pending_write_domain) {
3696 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3697 ret = -EINVAL;
3698 goto err;
3699 }
3700 batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Eric Anholt673a3942008-07-30 12:06:12 -07003701
Chris Wilson83d60792009-06-06 09:45:57 +01003702 /* Sanity check the batch buffer, prior to moving objects */
3703 exec_offset = exec_list[args->buffer_count - 1].offset;
3704 ret = i915_gem_check_execbuffer (args, exec_offset);
3705 if (ret != 0) {
3706 DRM_ERROR("execbuf with invalid offset/length\n");
3707 goto err;
3708 }
3709
Eric Anholt673a3942008-07-30 12:06:12 -07003710 i915_verify_inactive(dev, __FILE__, __LINE__);
3711
Keith Packard646f0f62008-11-20 23:23:03 -08003712 /* Zero the global flush/invalidate flags. These
3713 * will be modified as new domains are computed
3714 * for each object
3715 */
3716 dev->invalidate_domains = 0;
3717 dev->flush_domains = 0;
3718
Eric Anholt673a3942008-07-30 12:06:12 -07003719 for (i = 0; i < args->buffer_count; i++) {
3720 struct drm_gem_object *obj = object_list[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003721
Keith Packard646f0f62008-11-20 23:23:03 -08003722 /* Compute new gpu domains and update invalidate/flush */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003723 i915_gem_object_set_to_gpu_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003724 }
3725
3726 i915_verify_inactive(dev, __FILE__, __LINE__);
3727
Keith Packard646f0f62008-11-20 23:23:03 -08003728 if (dev->invalidate_domains | dev->flush_domains) {
3729#if WATCH_EXEC
3730 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3731 __func__,
3732 dev->invalidate_domains,
3733 dev->flush_domains);
3734#endif
3735 i915_gem_flush(dev,
3736 dev->invalidate_domains,
3737 dev->flush_domains);
Daniel Vettera6910432010-02-02 17:08:37 +01003738 }
3739
3740 if (dev_priv->render_ring.outstanding_lazy_request) {
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003741 (void)i915_add_request(dev, file_priv, &dev_priv->render_ring);
Daniel Vettera6910432010-02-02 17:08:37 +01003742 dev_priv->render_ring.outstanding_lazy_request = false;
3743 }
3744 if (dev_priv->bsd_ring.outstanding_lazy_request) {
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003745 (void)i915_add_request(dev, file_priv, &dev_priv->bsd_ring);
Daniel Vettera6910432010-02-02 17:08:37 +01003746 dev_priv->bsd_ring.outstanding_lazy_request = false;
Keith Packard646f0f62008-11-20 23:23:03 -08003747 }
Eric Anholt673a3942008-07-30 12:06:12 -07003748
Eric Anholtefbeed92009-02-19 14:54:51 -08003749 for (i = 0; i < args->buffer_count; i++) {
3750 struct drm_gem_object *obj = object_list[i];
Daniel Vetter23010e42010-03-08 13:35:02 +01003751 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003752 uint32_t old_write_domain = obj->write_domain;
Eric Anholtefbeed92009-02-19 14:54:51 -08003753
3754 obj->write_domain = obj->pending_write_domain;
Daniel Vetter99fcb762010-02-07 16:20:18 +01003755 if (obj->write_domain)
3756 list_move_tail(&obj_priv->gpu_write_list,
3757 &dev_priv->mm.gpu_write_list);
3758 else
3759 list_del_init(&obj_priv->gpu_write_list);
3760
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003761 trace_i915_gem_object_change_domain(obj,
3762 obj->read_domains,
3763 old_write_domain);
Eric Anholtefbeed92009-02-19 14:54:51 -08003764 }
3765
Eric Anholt673a3942008-07-30 12:06:12 -07003766 i915_verify_inactive(dev, __FILE__, __LINE__);
3767
3768#if WATCH_COHERENCY
3769 for (i = 0; i < args->buffer_count; i++) {
3770 i915_gem_object_check_coherency(object_list[i],
3771 exec_list[i].handle);
3772 }
3773#endif
3774
Eric Anholt673a3942008-07-30 12:06:12 -07003775#if WATCH_EXEC
Ben Gamari6911a9b2009-04-02 11:24:54 -07003776 i915_gem_dump_object(batch_obj,
Eric Anholt673a3942008-07-30 12:06:12 -07003777 args->batch_len,
3778 __func__,
3779 ~0);
3780#endif
3781
Eric Anholt673a3942008-07-30 12:06:12 -07003782 /* Exec the batchbuffer */
Zou Nan hai852835f2010-05-21 09:08:56 +08003783 ret = ring->dispatch_gem_execbuffer(dev, ring, args,
3784 cliprects, exec_offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003785 if (ret) {
3786 DRM_ERROR("dispatch failed %d\n", ret);
3787 goto err;
3788 }
3789
3790 /*
3791 * Ensure that the commands in the batch buffer are
3792 * finished before the interrupt fires
3793 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003794 i915_retire_commands(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07003795
3796 i915_verify_inactive(dev, __FILE__, __LINE__);
3797
Daniel Vetter617dbe22010-02-11 22:16:02 +01003798 for (i = 0; i < args->buffer_count; i++) {
3799 struct drm_gem_object *obj = object_list[i];
3800 obj_priv = to_intel_bo(obj);
3801
3802 i915_gem_object_move_to_active(obj, ring);
3803#if WATCH_LRU
3804 DRM_INFO("%s: move to exec list %p\n", __func__, obj);
3805#endif
3806 }
3807
Eric Anholt673a3942008-07-30 12:06:12 -07003808 /*
3809 * Get a seqno representing the execution of the current buffer,
3810 * which we can wait on. We would like to mitigate these interrupts,
3811 * likely by only creating seqnos occasionally (so that we have
3812 * *some* interrupts representing completion of buffers that we can
3813 * wait on when trying to clear up gtt space).
3814 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003815 seqno = i915_add_request(dev, file_priv, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07003816
Eric Anholt673a3942008-07-30 12:06:12 -07003817#if WATCH_LRU
3818 i915_dump_lru(dev, __func__);
3819#endif
3820
3821 i915_verify_inactive(dev, __FILE__, __LINE__);
3822
Eric Anholt673a3942008-07-30 12:06:12 -07003823err:
Julia Lawallaad87df2008-12-21 16:28:47 +01003824 for (i = 0; i < pinned; i++)
3825 i915_gem_object_unpin(object_list[i]);
Eric Anholt673a3942008-07-30 12:06:12 -07003826
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003827 for (i = 0; i < args->buffer_count; i++) {
3828 if (object_list[i]) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003829 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003830 obj_priv->in_execbuffer = false;
3831 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003832 drm_gem_object_unreference(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003833 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003834
Eric Anholt673a3942008-07-30 12:06:12 -07003835 mutex_unlock(&dev->struct_mutex);
3836
Chris Wilson93533c22010-01-31 10:40:48 +00003837pre_mutex_err:
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003838 /* Copy the updated relocations out regardless of current error
3839 * state. Failure to update the relocs would mean that the next
3840 * time userland calls execbuf, it would do so with presumed offset
3841 * state that didn't match the actual object state.
3842 */
3843 ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
3844 relocs);
3845 if (ret2 != 0) {
3846 DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
3847
3848 if (ret == 0)
3849 ret = ret2;
3850 }
3851
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003852 drm_free_large(object_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07003853 kfree(cliprects);
Eric Anholt673a3942008-07-30 12:06:12 -07003854
3855 return ret;
3856}
3857
Jesse Barnes76446ca2009-12-17 22:05:42 -05003858/*
3859 * Legacy execbuffer just creates an exec2 list from the original exec object
3860 * list array and passes it to the real function.
3861 */
3862int
3863i915_gem_execbuffer(struct drm_device *dev, void *data,
3864 struct drm_file *file_priv)
3865{
3866 struct drm_i915_gem_execbuffer *args = data;
3867 struct drm_i915_gem_execbuffer2 exec2;
3868 struct drm_i915_gem_exec_object *exec_list = NULL;
3869 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3870 int ret, i;
3871
3872#if WATCH_EXEC
3873 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3874 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3875#endif
3876
3877 if (args->buffer_count < 1) {
3878 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3879 return -EINVAL;
3880 }
3881
3882 /* Copy in the exec list from userland */
3883 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
3884 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3885 if (exec_list == NULL || exec2_list == NULL) {
3886 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3887 args->buffer_count);
3888 drm_free_large(exec_list);
3889 drm_free_large(exec2_list);
3890 return -ENOMEM;
3891 }
3892 ret = copy_from_user(exec_list,
3893 (struct drm_i915_relocation_entry __user *)
3894 (uintptr_t) args->buffers_ptr,
3895 sizeof(*exec_list) * args->buffer_count);
3896 if (ret != 0) {
3897 DRM_ERROR("copy %d exec entries failed %d\n",
3898 args->buffer_count, ret);
3899 drm_free_large(exec_list);
3900 drm_free_large(exec2_list);
3901 return -EFAULT;
3902 }
3903
3904 for (i = 0; i < args->buffer_count; i++) {
3905 exec2_list[i].handle = exec_list[i].handle;
3906 exec2_list[i].relocation_count = exec_list[i].relocation_count;
3907 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
3908 exec2_list[i].alignment = exec_list[i].alignment;
3909 exec2_list[i].offset = exec_list[i].offset;
3910 if (!IS_I965G(dev))
3911 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
3912 else
3913 exec2_list[i].flags = 0;
3914 }
3915
3916 exec2.buffers_ptr = args->buffers_ptr;
3917 exec2.buffer_count = args->buffer_count;
3918 exec2.batch_start_offset = args->batch_start_offset;
3919 exec2.batch_len = args->batch_len;
3920 exec2.DR1 = args->DR1;
3921 exec2.DR4 = args->DR4;
3922 exec2.num_cliprects = args->num_cliprects;
3923 exec2.cliprects_ptr = args->cliprects_ptr;
Zou Nan hai852835f2010-05-21 09:08:56 +08003924 exec2.flags = I915_EXEC_RENDER;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003925
3926 ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
3927 if (!ret) {
3928 /* Copy the new buffer offsets back to the user's exec list. */
3929 for (i = 0; i < args->buffer_count; i++)
3930 exec_list[i].offset = exec2_list[i].offset;
3931 /* ... and back out to userspace */
3932 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
3933 (uintptr_t) args->buffers_ptr,
3934 exec_list,
3935 sizeof(*exec_list) * args->buffer_count);
3936 if (ret) {
3937 ret = -EFAULT;
3938 DRM_ERROR("failed to copy %d exec entries "
3939 "back to user (%d)\n",
3940 args->buffer_count, ret);
3941 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003942 }
3943
3944 drm_free_large(exec_list);
3945 drm_free_large(exec2_list);
3946 return ret;
3947}
3948
3949int
3950i915_gem_execbuffer2(struct drm_device *dev, void *data,
3951 struct drm_file *file_priv)
3952{
3953 struct drm_i915_gem_execbuffer2 *args = data;
3954 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3955 int ret;
3956
3957#if WATCH_EXEC
3958 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3959 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3960#endif
3961
3962 if (args->buffer_count < 1) {
3963 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
3964 return -EINVAL;
3965 }
3966
3967 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3968 if (exec2_list == NULL) {
3969 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3970 args->buffer_count);
3971 return -ENOMEM;
3972 }
3973 ret = copy_from_user(exec2_list,
3974 (struct drm_i915_relocation_entry __user *)
3975 (uintptr_t) args->buffers_ptr,
3976 sizeof(*exec2_list) * args->buffer_count);
3977 if (ret != 0) {
3978 DRM_ERROR("copy %d exec entries failed %d\n",
3979 args->buffer_count, ret);
3980 drm_free_large(exec2_list);
3981 return -EFAULT;
3982 }
3983
3984 ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
3985 if (!ret) {
3986 /* Copy the new buffer offsets back to the user's exec list. */
3987 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
3988 (uintptr_t) args->buffers_ptr,
3989 exec2_list,
3990 sizeof(*exec2_list) * args->buffer_count);
3991 if (ret) {
3992 ret = -EFAULT;
3993 DRM_ERROR("failed to copy %d exec entries "
3994 "back to user (%d)\n",
3995 args->buffer_count, ret);
3996 }
3997 }
3998
3999 drm_free_large(exec2_list);
4000 return ret;
4001}
4002
Eric Anholt673a3942008-07-30 12:06:12 -07004003int
4004i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
4005{
4006 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01004007 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004008 int ret;
4009
Daniel Vetter778c3542010-05-13 11:49:44 +02004010 BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
4011
Eric Anholt673a3942008-07-30 12:06:12 -07004012 i915_verify_inactive(dev, __FILE__, __LINE__);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004013
4014 if (obj_priv->gtt_space != NULL) {
4015 if (alignment == 0)
4016 alignment = i915_gem_get_gtt_alignment(obj);
4017 if (obj_priv->gtt_offset & (alignment - 1)) {
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004018 WARN(obj_priv->pin_count,
4019 "bo is already pinned with incorrect alignment:"
4020 " offset=%x, req.alignment=%x\n",
4021 obj_priv->gtt_offset, alignment);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004022 ret = i915_gem_object_unbind(obj);
4023 if (ret)
4024 return ret;
4025 }
4026 }
4027
Eric Anholt673a3942008-07-30 12:06:12 -07004028 if (obj_priv->gtt_space == NULL) {
4029 ret = i915_gem_object_bind_to_gtt(obj, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01004030 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004031 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00004032 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004033
Eric Anholt673a3942008-07-30 12:06:12 -07004034 obj_priv->pin_count++;
4035
4036 /* If the object is not active and not pending a flush,
4037 * remove it from the inactive list
4038 */
4039 if (obj_priv->pin_count == 1) {
4040 atomic_inc(&dev->pin_count);
4041 atomic_add(obj->size, &dev->pin_memory);
4042 if (!obj_priv->active &&
Chris Wilsonbf1a1092010-08-07 11:01:20 +01004043 (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Eric Anholt673a3942008-07-30 12:06:12 -07004044 list_del_init(&obj_priv->list);
4045 }
4046 i915_verify_inactive(dev, __FILE__, __LINE__);
4047
4048 return 0;
4049}
4050
4051void
4052i915_gem_object_unpin(struct drm_gem_object *obj)
4053{
4054 struct drm_device *dev = obj->dev;
4055 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004056 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004057
4058 i915_verify_inactive(dev, __FILE__, __LINE__);
4059 obj_priv->pin_count--;
4060 BUG_ON(obj_priv->pin_count < 0);
4061 BUG_ON(obj_priv->gtt_space == NULL);
4062
4063 /* If the object is no longer pinned, and is
4064 * neither active nor being flushed, then stick it on
4065 * the inactive list
4066 */
4067 if (obj_priv->pin_count == 0) {
4068 if (!obj_priv->active &&
Chris Wilson21d509e2009-06-06 09:46:02 +01004069 (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Eric Anholt673a3942008-07-30 12:06:12 -07004070 list_move_tail(&obj_priv->list,
4071 &dev_priv->mm.inactive_list);
4072 atomic_dec(&dev->pin_count);
4073 atomic_sub(obj->size, &dev->pin_memory);
4074 }
4075 i915_verify_inactive(dev, __FILE__, __LINE__);
4076}
4077
4078int
4079i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4080 struct drm_file *file_priv)
4081{
4082 struct drm_i915_gem_pin *args = data;
4083 struct drm_gem_object *obj;
4084 struct drm_i915_gem_object *obj_priv;
4085 int ret;
4086
4087 mutex_lock(&dev->struct_mutex);
4088
4089 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4090 if (obj == NULL) {
4091 DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
4092 args->handle);
4093 mutex_unlock(&dev->struct_mutex);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004094 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004095 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004096 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004097
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004098 if (obj_priv->madv != I915_MADV_WILLNEED) {
4099 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson3ef94da2009-09-14 16:50:29 +01004100 drm_gem_object_unreference(obj);
4101 mutex_unlock(&dev->struct_mutex);
4102 return -EINVAL;
4103 }
4104
Jesse Barnes79e53942008-11-07 14:24:08 -08004105 if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
4106 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4107 args->handle);
Chris Wilson96dec612009-02-08 19:08:04 +00004108 drm_gem_object_unreference(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004109 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08004110 return -EINVAL;
4111 }
4112
4113 obj_priv->user_pin_count++;
4114 obj_priv->pin_filp = file_priv;
4115 if (obj_priv->user_pin_count == 1) {
4116 ret = i915_gem_object_pin(obj, args->alignment);
4117 if (ret != 0) {
4118 drm_gem_object_unreference(obj);
4119 mutex_unlock(&dev->struct_mutex);
4120 return ret;
4121 }
Eric Anholt673a3942008-07-30 12:06:12 -07004122 }
4123
4124 /* XXX - flush the CPU caches for pinned objects
4125 * as the X server doesn't manage domains yet
4126 */
Eric Anholte47c68e2008-11-14 13:35:19 -08004127 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004128 args->offset = obj_priv->gtt_offset;
4129 drm_gem_object_unreference(obj);
4130 mutex_unlock(&dev->struct_mutex);
4131
4132 return 0;
4133}
4134
4135int
4136i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4137 struct drm_file *file_priv)
4138{
4139 struct drm_i915_gem_pin *args = data;
4140 struct drm_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08004141 struct drm_i915_gem_object *obj_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07004142
4143 mutex_lock(&dev->struct_mutex);
4144
4145 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4146 if (obj == NULL) {
4147 DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
4148 args->handle);
4149 mutex_unlock(&dev->struct_mutex);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004150 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004151 }
4152
Daniel Vetter23010e42010-03-08 13:35:02 +01004153 obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08004154 if (obj_priv->pin_filp != file_priv) {
4155 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4156 args->handle);
4157 drm_gem_object_unreference(obj);
4158 mutex_unlock(&dev->struct_mutex);
4159 return -EINVAL;
4160 }
4161 obj_priv->user_pin_count--;
4162 if (obj_priv->user_pin_count == 0) {
4163 obj_priv->pin_filp = NULL;
4164 i915_gem_object_unpin(obj);
4165 }
Eric Anholt673a3942008-07-30 12:06:12 -07004166
4167 drm_gem_object_unreference(obj);
4168 mutex_unlock(&dev->struct_mutex);
4169 return 0;
4170}
4171
4172int
4173i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4174 struct drm_file *file_priv)
4175{
4176 struct drm_i915_gem_busy *args = data;
4177 struct drm_gem_object *obj;
4178 struct drm_i915_gem_object *obj_priv;
4179
Eric Anholt673a3942008-07-30 12:06:12 -07004180 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4181 if (obj == NULL) {
4182 DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
4183 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004184 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004185 }
4186
Chris Wilsonb1ce7862009-06-06 09:46:00 +01004187 mutex_lock(&dev->struct_mutex);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004188
Chris Wilson0be555b2010-08-04 15:36:30 +01004189 /* Count all active objects as busy, even if they are currently not used
4190 * by the gpu. Users of this interface expect objects to eventually
4191 * become non-busy without any further actions, therefore emit any
4192 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004193 */
Chris Wilson0be555b2010-08-04 15:36:30 +01004194 obj_priv = to_intel_bo(obj);
4195 args->busy = obj_priv->active;
4196 if (args->busy) {
4197 /* Unconditionally flush objects, even when the gpu still uses this
4198 * object. Userspace calling this function indicates that it wants to
4199 * use this buffer rather sooner than later, so issuing the required
4200 * flush earlier is beneficial.
4201 */
4202 if (obj->write_domain) {
4203 i915_gem_flush(dev, 0, obj->write_domain);
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01004204 (void)i915_add_request(dev, file_priv, obj_priv->ring);
Chris Wilson0be555b2010-08-04 15:36:30 +01004205 }
4206
4207 /* Update the active list for the hardware's current position.
4208 * Otherwise this only updates on a delayed timer or when irqs
4209 * are actually unmasked, and our working set ends up being
4210 * larger than required.
4211 */
4212 i915_gem_retire_requests_ring(dev, obj_priv->ring);
4213
4214 args->busy = obj_priv->active;
4215 }
Eric Anholt673a3942008-07-30 12:06:12 -07004216
4217 drm_gem_object_unreference(obj);
4218 mutex_unlock(&dev->struct_mutex);
4219 return 0;
4220}
4221
4222int
4223i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4224 struct drm_file *file_priv)
4225{
4226 return i915_gem_ring_throttle(dev, file_priv);
4227}
4228
Chris Wilson3ef94da2009-09-14 16:50:29 +01004229int
4230i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4231 struct drm_file *file_priv)
4232{
4233 struct drm_i915_gem_madvise *args = data;
4234 struct drm_gem_object *obj;
4235 struct drm_i915_gem_object *obj_priv;
4236
4237 switch (args->madv) {
4238 case I915_MADV_DONTNEED:
4239 case I915_MADV_WILLNEED:
4240 break;
4241 default:
4242 return -EINVAL;
4243 }
4244
4245 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4246 if (obj == NULL) {
4247 DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
4248 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004249 return -ENOENT;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004250 }
4251
4252 mutex_lock(&dev->struct_mutex);
Daniel Vetter23010e42010-03-08 13:35:02 +01004253 obj_priv = to_intel_bo(obj);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004254
4255 if (obj_priv->pin_count) {
4256 drm_gem_object_unreference(obj);
4257 mutex_unlock(&dev->struct_mutex);
4258
4259 DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
4260 return -EINVAL;
4261 }
4262
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004263 if (obj_priv->madv != __I915_MADV_PURGED)
4264 obj_priv->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004265
Chris Wilson2d7ef392009-09-20 23:13:10 +01004266 /* if the object is no longer bound, discard its backing storage */
4267 if (i915_gem_object_is_purgeable(obj_priv) &&
4268 obj_priv->gtt_space == NULL)
4269 i915_gem_object_truncate(obj);
4270
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004271 args->retained = obj_priv->madv != __I915_MADV_PURGED;
4272
Chris Wilson3ef94da2009-09-14 16:50:29 +01004273 drm_gem_object_unreference(obj);
4274 mutex_unlock(&dev->struct_mutex);
4275
4276 return 0;
4277}
4278
Daniel Vetterac52bc52010-04-09 19:05:06 +00004279struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
4280 size_t size)
4281{
Daniel Vetterc397b902010-04-09 19:05:07 +00004282 struct drm_i915_gem_object *obj;
4283
4284 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
4285 if (obj == NULL)
4286 return NULL;
4287
4288 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4289 kfree(obj);
4290 return NULL;
4291 }
4292
4293 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4294 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4295
4296 obj->agp_type = AGP_USER_MEMORY;
Daniel Vetter62b8b212010-04-09 19:05:08 +00004297 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00004298 obj->fence_reg = I915_FENCE_REG_NONE;
4299 INIT_LIST_HEAD(&obj->list);
4300 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004301 obj->madv = I915_MADV_WILLNEED;
4302
4303 trace_i915_gem_object_create(&obj->base);
4304
4305 return &obj->base;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004306}
4307
Eric Anholt673a3942008-07-30 12:06:12 -07004308int i915_gem_init_object(struct drm_gem_object *obj)
4309{
Daniel Vetterc397b902010-04-09 19:05:07 +00004310 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004311
Eric Anholt673a3942008-07-30 12:06:12 -07004312 return 0;
4313}
4314
Chris Wilsonbe726152010-07-23 23:18:50 +01004315static void i915_gem_free_object_tail(struct drm_gem_object *obj)
4316{
4317 struct drm_device *dev = obj->dev;
4318 drm_i915_private_t *dev_priv = dev->dev_private;
4319 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4320 int ret;
4321
4322 ret = i915_gem_object_unbind(obj);
4323 if (ret == -ERESTARTSYS) {
4324 list_move(&obj_priv->list,
4325 &dev_priv->mm.deferred_free_list);
4326 return;
4327 }
4328
4329 if (obj_priv->mmap_offset)
4330 i915_gem_free_mmap_offset(obj);
4331
4332 drm_gem_object_release(obj);
4333
4334 kfree(obj_priv->page_cpu_valid);
4335 kfree(obj_priv->bit_17);
4336 kfree(obj_priv);
4337}
4338
Eric Anholt673a3942008-07-30 12:06:12 -07004339void i915_gem_free_object(struct drm_gem_object *obj)
4340{
Jesse Barnesde151cf2008-11-12 10:03:55 -08004341 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01004342 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004343
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004344 trace_i915_gem_object_destroy(obj);
4345
Eric Anholt673a3942008-07-30 12:06:12 -07004346 while (obj_priv->pin_count > 0)
4347 i915_gem_object_unpin(obj);
4348
Dave Airlie71acb5e2008-12-30 20:31:46 +10004349 if (obj_priv->phys_obj)
4350 i915_gem_detach_phys_object(dev, obj);
4351
Chris Wilsonbe726152010-07-23 23:18:50 +01004352 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004353}
4354
Jesse Barnes5669fca2009-02-17 15:13:31 -08004355int
Eric Anholt673a3942008-07-30 12:06:12 -07004356i915_gem_idle(struct drm_device *dev)
4357{
4358 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004359 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004360
Keith Packard6dbe2772008-10-14 21:41:13 -07004361 mutex_lock(&dev->struct_mutex);
4362
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004363 if (dev_priv->mm.suspended ||
Zou Nan haid1b851f2010-05-21 09:08:57 +08004364 (dev_priv->render_ring.gem_object == NULL) ||
4365 (HAS_BSD(dev) &&
4366 dev_priv->bsd_ring.gem_object == NULL)) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004367 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004368 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004369 }
Eric Anholt673a3942008-07-30 12:06:12 -07004370
Chris Wilson29105cc2010-01-07 10:39:13 +00004371 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004372 if (ret) {
4373 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004374 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004375 }
Eric Anholt673a3942008-07-30 12:06:12 -07004376
Chris Wilson29105cc2010-01-07 10:39:13 +00004377 /* Under UMS, be paranoid and evict. */
4378 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01004379 ret = i915_gem_evict_inactive(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004380 if (ret) {
4381 mutex_unlock(&dev->struct_mutex);
4382 return ret;
4383 }
4384 }
4385
4386 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4387 * We need to replace this with a semaphore, or something.
4388 * And not confound mm.suspended!
4389 */
4390 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02004391 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004392
4393 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004394 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004395
Keith Packard6dbe2772008-10-14 21:41:13 -07004396 mutex_unlock(&dev->struct_mutex);
4397
Chris Wilson29105cc2010-01-07 10:39:13 +00004398 /* Cancel the retire work handler, which should be idle now. */
4399 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4400
Eric Anholt673a3942008-07-30 12:06:12 -07004401 return 0;
4402}
4403
Jesse Barnese552eb72010-04-21 11:39:23 -07004404/*
4405 * 965+ support PIPE_CONTROL commands, which provide finer grained control
4406 * over cache flushing.
4407 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004408static int
Jesse Barnese552eb72010-04-21 11:39:23 -07004409i915_gem_init_pipe_control(struct drm_device *dev)
4410{
4411 drm_i915_private_t *dev_priv = dev->dev_private;
4412 struct drm_gem_object *obj;
4413 struct drm_i915_gem_object *obj_priv;
4414 int ret;
4415
Eric Anholt34dc4d42010-05-07 14:30:03 -07004416 obj = i915_gem_alloc_object(dev, 4096);
Jesse Barnese552eb72010-04-21 11:39:23 -07004417 if (obj == NULL) {
4418 DRM_ERROR("Failed to allocate seqno page\n");
4419 ret = -ENOMEM;
4420 goto err;
4421 }
4422 obj_priv = to_intel_bo(obj);
4423 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
4424
4425 ret = i915_gem_object_pin(obj, 4096);
4426 if (ret)
4427 goto err_unref;
4428
4429 dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
4430 dev_priv->seqno_page = kmap(obj_priv->pages[0]);
4431 if (dev_priv->seqno_page == NULL)
4432 goto err_unpin;
4433
4434 dev_priv->seqno_obj = obj;
4435 memset(dev_priv->seqno_page, 0, PAGE_SIZE);
4436
4437 return 0;
4438
4439err_unpin:
4440 i915_gem_object_unpin(obj);
4441err_unref:
4442 drm_gem_object_unreference(obj);
4443err:
4444 return ret;
4445}
4446
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004447
4448static void
Jesse Barnese552eb72010-04-21 11:39:23 -07004449i915_gem_cleanup_pipe_control(struct drm_device *dev)
4450{
4451 drm_i915_private_t *dev_priv = dev->dev_private;
4452 struct drm_gem_object *obj;
4453 struct drm_i915_gem_object *obj_priv;
4454
4455 obj = dev_priv->seqno_obj;
4456 obj_priv = to_intel_bo(obj);
4457 kunmap(obj_priv->pages[0]);
4458 i915_gem_object_unpin(obj);
4459 drm_gem_object_unreference(obj);
4460 dev_priv->seqno_obj = NULL;
4461
4462 dev_priv->seqno_page = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07004463}
4464
Eric Anholt673a3942008-07-30 12:06:12 -07004465int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004466i915_gem_init_ringbuffer(struct drm_device *dev)
4467{
4468 drm_i915_private_t *dev_priv = dev->dev_private;
4469 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004470
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004471 dev_priv->render_ring = render_ring;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004472
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004473 if (!I915_NEED_GFX_HWS(dev)) {
4474 dev_priv->render_ring.status_page.page_addr
4475 = dev_priv->status_page_dmah->vaddr;
4476 memset(dev_priv->render_ring.status_page.page_addr,
4477 0, PAGE_SIZE);
4478 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004479
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004480 if (HAS_PIPE_CONTROL(dev)) {
4481 ret = i915_gem_init_pipe_control(dev);
4482 if (ret)
4483 return ret;
4484 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004485
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004486 ret = intel_init_ring_buffer(dev, &dev_priv->render_ring);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004487 if (ret)
4488 goto cleanup_pipe_control;
4489
4490 if (HAS_BSD(dev)) {
Zou Nan haid1b851f2010-05-21 09:08:57 +08004491 dev_priv->bsd_ring = bsd_ring;
4492 ret = intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004493 if (ret)
4494 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004495 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004496
Chris Wilson6f392d5482010-08-07 11:01:22 +01004497 dev_priv->next_seqno = 1;
4498
Chris Wilson68f95ba2010-05-27 13:18:22 +01004499 return 0;
4500
4501cleanup_render_ring:
4502 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
4503cleanup_pipe_control:
4504 if (HAS_PIPE_CONTROL(dev))
4505 i915_gem_cleanup_pipe_control(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004506 return ret;
4507}
4508
4509void
4510i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4511{
4512 drm_i915_private_t *dev_priv = dev->dev_private;
4513
4514 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004515 if (HAS_BSD(dev))
4516 intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004517 if (HAS_PIPE_CONTROL(dev))
4518 i915_gem_cleanup_pipe_control(dev);
4519}
4520
4521int
Eric Anholt673a3942008-07-30 12:06:12 -07004522i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4523 struct drm_file *file_priv)
4524{
4525 drm_i915_private_t *dev_priv = dev->dev_private;
4526 int ret;
4527
Jesse Barnes79e53942008-11-07 14:24:08 -08004528 if (drm_core_check_feature(dev, DRIVER_MODESET))
4529 return 0;
4530
Ben Gamariba1234d2009-09-14 17:48:47 -04004531 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004532 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004533 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004534 }
4535
Eric Anholt673a3942008-07-30 12:06:12 -07004536 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004537 dev_priv->mm.suspended = 0;
4538
4539 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004540 if (ret != 0) {
4541 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004542 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004543 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004544
Carl Worth5e118f42009-03-20 11:54:25 -07004545 spin_lock(&dev_priv->mm.active_list_lock);
Zou Nan hai852835f2010-05-21 09:08:56 +08004546 BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004547 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.active_list));
Carl Worth5e118f42009-03-20 11:54:25 -07004548 spin_unlock(&dev_priv->mm.active_list_lock);
4549
Eric Anholt673a3942008-07-30 12:06:12 -07004550 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4551 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004552 BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004553 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.request_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004554 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004555
Chris Wilson5f353082010-06-07 14:03:03 +01004556 ret = drm_irq_install(dev);
4557 if (ret)
4558 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004559
Eric Anholt673a3942008-07-30 12:06:12 -07004560 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004561
4562cleanup_ringbuffer:
4563 mutex_lock(&dev->struct_mutex);
4564 i915_gem_cleanup_ringbuffer(dev);
4565 dev_priv->mm.suspended = 1;
4566 mutex_unlock(&dev->struct_mutex);
4567
4568 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004569}
4570
4571int
4572i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4573 struct drm_file *file_priv)
4574{
Jesse Barnes79e53942008-11-07 14:24:08 -08004575 if (drm_core_check_feature(dev, DRIVER_MODESET))
4576 return 0;
4577
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004578 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004579 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004580}
4581
4582void
4583i915_gem_lastclose(struct drm_device *dev)
4584{
4585 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004586
Eric Anholte806b492009-01-22 09:56:58 -08004587 if (drm_core_check_feature(dev, DRIVER_MODESET))
4588 return;
4589
Keith Packard6dbe2772008-10-14 21:41:13 -07004590 ret = i915_gem_idle(dev);
4591 if (ret)
4592 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004593}
4594
4595void
4596i915_gem_load(struct drm_device *dev)
4597{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004598 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004599 drm_i915_private_t *dev_priv = dev->dev_private;
4600
Carl Worth5e118f42009-03-20 11:54:25 -07004601 spin_lock_init(&dev_priv->mm.active_list_lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004602 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
Daniel Vetter99fcb762010-02-07 16:20:18 +01004603 INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004604 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004605 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01004606 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Zou Nan hai852835f2010-05-21 09:08:56 +08004607 INIT_LIST_HEAD(&dev_priv->render_ring.active_list);
4608 INIT_LIST_HEAD(&dev_priv->render_ring.request_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004609 if (HAS_BSD(dev)) {
4610 INIT_LIST_HEAD(&dev_priv->bsd_ring.active_list);
4611 INIT_LIST_HEAD(&dev_priv->bsd_ring.request_list);
4612 }
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004613 for (i = 0; i < 16; i++)
4614 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004615 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4616 i915_gem_retire_work_handler);
Chris Wilson31169712009-09-14 16:50:28 +01004617 spin_lock(&shrink_list_lock);
4618 list_add(&dev_priv->mm.shrink_list, &shrink_list);
4619 spin_unlock(&shrink_list_lock);
4620
Dave Airlie94400122010-07-20 13:15:31 +10004621 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4622 if (IS_GEN3(dev)) {
4623 u32 tmp = I915_READ(MI_ARB_STATE);
4624 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
4625 /* arb state is a masked write, so set bit + bit in mask */
4626 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
4627 I915_WRITE(MI_ARB_STATE, tmp);
4628 }
4629 }
4630
Jesse Barnesde151cf2008-11-12 10:03:55 -08004631 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004632 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4633 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004634
Jesse Barnes0f973f22009-01-26 17:10:45 -08004635 if (IS_I965G(dev) || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004636 dev_priv->num_fence_regs = 16;
4637 else
4638 dev_priv->num_fence_regs = 8;
4639
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004640 /* Initialize fence registers to zero */
4641 if (IS_I965G(dev)) {
4642 for (i = 0; i < 16; i++)
4643 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
4644 } else {
4645 for (i = 0; i < 8; i++)
4646 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4647 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4648 for (i = 0; i < 8; i++)
4649 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
4650 }
Eric Anholt673a3942008-07-30 12:06:12 -07004651 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004652 init_waitqueue_head(&dev_priv->pending_flip_queue);
Eric Anholt673a3942008-07-30 12:06:12 -07004653}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004654
4655/*
4656 * Create a physically contiguous memory object for this object
4657 * e.g. for cursor + overlay regs
4658 */
4659int i915_gem_init_phys_object(struct drm_device *dev,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004660 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004661{
4662 drm_i915_private_t *dev_priv = dev->dev_private;
4663 struct drm_i915_gem_phys_object *phys_obj;
4664 int ret;
4665
4666 if (dev_priv->mm.phys_objs[id - 1] || !size)
4667 return 0;
4668
Eric Anholt9a298b22009-03-24 12:23:04 -07004669 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004670 if (!phys_obj)
4671 return -ENOMEM;
4672
4673 phys_obj->id = id;
4674
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004675 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004676 if (!phys_obj->handle) {
4677 ret = -ENOMEM;
4678 goto kfree_obj;
4679 }
4680#ifdef CONFIG_X86
4681 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4682#endif
4683
4684 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4685
4686 return 0;
4687kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004688 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004689 return ret;
4690}
4691
4692void i915_gem_free_phys_object(struct drm_device *dev, int id)
4693{
4694 drm_i915_private_t *dev_priv = dev->dev_private;
4695 struct drm_i915_gem_phys_object *phys_obj;
4696
4697 if (!dev_priv->mm.phys_objs[id - 1])
4698 return;
4699
4700 phys_obj = dev_priv->mm.phys_objs[id - 1];
4701 if (phys_obj->cur_obj) {
4702 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4703 }
4704
4705#ifdef CONFIG_X86
4706 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4707#endif
4708 drm_pci_free(dev, phys_obj->handle);
4709 kfree(phys_obj);
4710 dev_priv->mm.phys_objs[id - 1] = NULL;
4711}
4712
4713void i915_gem_free_all_phys_object(struct drm_device *dev)
4714{
4715 int i;
4716
Dave Airlie260883c2009-01-22 17:58:49 +10004717 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004718 i915_gem_free_phys_object(dev, i);
4719}
4720
4721void i915_gem_detach_phys_object(struct drm_device *dev,
4722 struct drm_gem_object *obj)
4723{
4724 struct drm_i915_gem_object *obj_priv;
4725 int i;
4726 int ret;
4727 int page_count;
4728
Daniel Vetter23010e42010-03-08 13:35:02 +01004729 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004730 if (!obj_priv->phys_obj)
4731 return;
4732
Chris Wilson4bdadb92010-01-27 13:36:32 +00004733 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004734 if (ret)
4735 goto out;
4736
4737 page_count = obj->size / PAGE_SIZE;
4738
4739 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004740 char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004741 char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4742
4743 memcpy(dst, src, PAGE_SIZE);
4744 kunmap_atomic(dst, KM_USER0);
4745 }
Eric Anholt856fa192009-03-19 14:10:50 -07004746 drm_clflush_pages(obj_priv->pages, page_count);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004747 drm_agp_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004748
4749 i915_gem_object_put_pages(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004750out:
4751 obj_priv->phys_obj->cur_obj = NULL;
4752 obj_priv->phys_obj = NULL;
4753}
4754
4755int
4756i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004757 struct drm_gem_object *obj,
4758 int id,
4759 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004760{
4761 drm_i915_private_t *dev_priv = dev->dev_private;
4762 struct drm_i915_gem_object *obj_priv;
4763 int ret = 0;
4764 int page_count;
4765 int i;
4766
4767 if (id > I915_MAX_PHYS_OBJECT)
4768 return -EINVAL;
4769
Daniel Vetter23010e42010-03-08 13:35:02 +01004770 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004771
4772 if (obj_priv->phys_obj) {
4773 if (obj_priv->phys_obj->id == id)
4774 return 0;
4775 i915_gem_detach_phys_object(dev, obj);
4776 }
4777
Dave Airlie71acb5e2008-12-30 20:31:46 +10004778 /* create a new object */
4779 if (!dev_priv->mm.phys_objs[id - 1]) {
4780 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004781 obj->size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004782 if (ret) {
Linus Torvaldsaeb565d2009-01-26 10:01:53 -08004783 DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004784 goto out;
4785 }
4786 }
4787
4788 /* bind to the object */
4789 obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
4790 obj_priv->phys_obj->cur_obj = obj;
4791
Chris Wilson4bdadb92010-01-27 13:36:32 +00004792 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004793 if (ret) {
4794 DRM_ERROR("failed to get page list\n");
4795 goto out;
4796 }
4797
4798 page_count = obj->size / PAGE_SIZE;
4799
4800 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004801 char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004802 char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4803
4804 memcpy(dst, src, PAGE_SIZE);
4805 kunmap_atomic(src, KM_USER0);
4806 }
4807
Chris Wilsond78b47b2009-06-17 21:52:49 +01004808 i915_gem_object_put_pages(obj);
4809
Dave Airlie71acb5e2008-12-30 20:31:46 +10004810 return 0;
4811out:
4812 return ret;
4813}
4814
4815static int
4816i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
4817 struct drm_i915_gem_pwrite *args,
4818 struct drm_file *file_priv)
4819{
Daniel Vetter23010e42010-03-08 13:35:02 +01004820 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004821 void *obj_addr;
4822 int ret;
4823 char __user *user_data;
4824
4825 user_data = (char __user *) (uintptr_t) args->data_ptr;
4826 obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
4827
Zhao Yakui44d98a62009-10-09 11:39:40 +08004828 DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004829 ret = copy_from_user(obj_addr, user_data, args->size);
4830 if (ret)
4831 return -EFAULT;
4832
4833 drm_agp_chipset_flush(dev);
4834 return 0;
4835}
Eric Anholtb9624422009-06-03 07:27:35 +00004836
4837void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv)
4838{
4839 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
4840
4841 /* Clean up our request list when the client is going away, so that
4842 * later retire_requests won't dereference our soon-to-be-gone
4843 * file_priv.
4844 */
4845 mutex_lock(&dev->struct_mutex);
4846 while (!list_empty(&i915_file_priv->mm.request_list))
4847 list_del_init(i915_file_priv->mm.request_list.next);
4848 mutex_unlock(&dev->struct_mutex);
4849}
Chris Wilson31169712009-09-14 16:50:28 +01004850
Chris Wilson31169712009-09-14 16:50:28 +01004851static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004852i915_gpu_is_active(struct drm_device *dev)
4853{
4854 drm_i915_private_t *dev_priv = dev->dev_private;
4855 int lists_empty;
4856
4857 spin_lock(&dev_priv->mm.active_list_lock);
4858 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Zou Nan hai852835f2010-05-21 09:08:56 +08004859 list_empty(&dev_priv->render_ring.active_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004860 if (HAS_BSD(dev))
4861 lists_empty &= list_empty(&dev_priv->bsd_ring.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004862 spin_unlock(&dev_priv->mm.active_list_lock);
4863
4864 return !lists_empty;
4865}
4866
4867static int
Dave Chinner7f8275d2010-07-19 14:56:17 +10004868i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
Chris Wilson31169712009-09-14 16:50:28 +01004869{
4870 drm_i915_private_t *dev_priv, *next_dev;
4871 struct drm_i915_gem_object *obj_priv, *next_obj;
4872 int cnt = 0;
4873 int would_deadlock = 1;
4874
4875 /* "fast-path" to count number of available objects */
4876 if (nr_to_scan == 0) {
4877 spin_lock(&shrink_list_lock);
4878 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4879 struct drm_device *dev = dev_priv->dev;
4880
4881 if (mutex_trylock(&dev->struct_mutex)) {
4882 list_for_each_entry(obj_priv,
4883 &dev_priv->mm.inactive_list,
4884 list)
4885 cnt++;
4886 mutex_unlock(&dev->struct_mutex);
4887 }
4888 }
4889 spin_unlock(&shrink_list_lock);
4890
4891 return (cnt / 100) * sysctl_vfs_cache_pressure;
4892 }
4893
4894 spin_lock(&shrink_list_lock);
4895
Chris Wilson1637ef42010-04-20 17:10:35 +01004896rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004897 /* first scan for clean buffers */
4898 list_for_each_entry_safe(dev_priv, next_dev,
4899 &shrink_list, mm.shrink_list) {
4900 struct drm_device *dev = dev_priv->dev;
4901
4902 if (! mutex_trylock(&dev->struct_mutex))
4903 continue;
4904
4905 spin_unlock(&shrink_list_lock);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01004906 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004907
Chris Wilson31169712009-09-14 16:50:28 +01004908 list_for_each_entry_safe(obj_priv, next_obj,
4909 &dev_priv->mm.inactive_list,
4910 list) {
4911 if (i915_gem_object_is_purgeable(obj_priv)) {
Daniel Vettera8089e82010-04-09 19:05:09 +00004912 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01004913 if (--nr_to_scan <= 0)
4914 break;
4915 }
4916 }
4917
4918 spin_lock(&shrink_list_lock);
4919 mutex_unlock(&dev->struct_mutex);
4920
Chris Wilson963b4832009-09-20 23:03:54 +01004921 would_deadlock = 0;
4922
Chris Wilson31169712009-09-14 16:50:28 +01004923 if (nr_to_scan <= 0)
4924 break;
4925 }
4926
4927 /* second pass, evict/count anything still on the inactive list */
4928 list_for_each_entry_safe(dev_priv, next_dev,
4929 &shrink_list, mm.shrink_list) {
4930 struct drm_device *dev = dev_priv->dev;
4931
4932 if (! mutex_trylock(&dev->struct_mutex))
4933 continue;
4934
4935 spin_unlock(&shrink_list_lock);
4936
4937 list_for_each_entry_safe(obj_priv, next_obj,
4938 &dev_priv->mm.inactive_list,
4939 list) {
4940 if (nr_to_scan > 0) {
Daniel Vettera8089e82010-04-09 19:05:09 +00004941 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01004942 nr_to_scan--;
4943 } else
4944 cnt++;
4945 }
4946
4947 spin_lock(&shrink_list_lock);
4948 mutex_unlock(&dev->struct_mutex);
4949
4950 would_deadlock = 0;
4951 }
4952
Chris Wilson1637ef42010-04-20 17:10:35 +01004953 if (nr_to_scan) {
4954 int active = 0;
4955
4956 /*
4957 * We are desperate for pages, so as a last resort, wait
4958 * for the GPU to finish and discard whatever we can.
4959 * This has a dramatic impact to reduce the number of
4960 * OOM-killer events whilst running the GPU aggressively.
4961 */
4962 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4963 struct drm_device *dev = dev_priv->dev;
4964
4965 if (!mutex_trylock(&dev->struct_mutex))
4966 continue;
4967
4968 spin_unlock(&shrink_list_lock);
4969
4970 if (i915_gpu_is_active(dev)) {
4971 i915_gpu_idle(dev);
4972 active++;
4973 }
4974
4975 spin_lock(&shrink_list_lock);
4976 mutex_unlock(&dev->struct_mutex);
4977 }
4978
4979 if (active)
4980 goto rescan;
4981 }
4982
Chris Wilson31169712009-09-14 16:50:28 +01004983 spin_unlock(&shrink_list_lock);
4984
4985 if (would_deadlock)
4986 return -1;
4987 else if (cnt > 0)
4988 return (cnt / 100) * sysctl_vfs_cache_pressure;
4989 else
4990 return 0;
4991}
4992
4993static struct shrinker shrinker = {
4994 .shrink = i915_gem_shrink,
4995 .seeks = DEFAULT_SEEKS,
4996};
4997
4998__init void
4999i915_gem_shrinker_init(void)
5000{
5001 register_shrinker(&shrinker);
5002}
5003
5004__exit void
5005i915_gem_shrinker_exit(void)
5006{
5007 unregister_shrinker(&shrinker);
5008}