blob: f2f8f60a09114bc34c756dbb02d8a73fb4b212ff [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
26/*
27 * TODO
28 * - coalescing setting?
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070029 *
30 * TOTEST
31 * - speed setting
shemminger@osdl.org724bca32005-09-27 15:03:01 -070032 * - suspend/resume
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070033 */
34
35#include <linux/config.h>
Stephen Hemminger793b8832005-09-14 16:06:14 -070036#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070037#include <linux/kernel.h>
38#include <linux/version.h>
39#include <linux/module.h>
40#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080041#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070042#include <linux/etherdevice.h>
43#include <linux/ethtool.h>
44#include <linux/pci.h>
45#include <linux/ip.h>
46#include <linux/tcp.h>
47#include <linux/in.h>
48#include <linux/delay.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070049#include <linux/if_vlan.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080050#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051
52#include <asm/irq.h>
53
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070054#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
55#define SKY2_VLAN_TAG_USED 1
56#endif
57
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070058#include "sky2.h"
59
60#define DRV_NAME "sky2"
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -080061#define DRV_VERSION "0.9"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070062#define PFX DRV_NAME " "
63
64/*
65 * The Yukon II chipset takes 64 bit command blocks (called list elements)
66 * that are organized into three (receive, transmit, status) different rings
67 * similar to Tigon3. A transmit can require several elements;
68 * a receive requires one (or two if using 64 bit dma).
69 */
70
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070071#define is_ec_a1(hw) \
shemminger@osdl.org21437642005-11-30 11:45:11 -080072 unlikely((hw)->chip_id == CHIP_ID_YUKON_EC && \
73 (hw)->chip_rev == CHIP_REV_YU_EC_A1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070074
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080075#define RX_LE_SIZE 512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
shemminger@osdl.orgbea86102005-10-26 12:16:10 -070077#define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080078#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070079
Stephen Hemminger793b8832005-09-14 16:06:14 -070080#define TX_RING_SIZE 512
81#define TX_DEF_PENDING (TX_RING_SIZE - 1)
82#define TX_MIN_PENDING 64
83#define MAX_SKB_TX_LE (4 + 2*MAX_SKB_FRAGS)
84
85#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070086#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
87#define ETH_JUMBO_MTU 9000
88#define TX_WATCHDOG (5 * HZ)
89#define NAPI_WEIGHT 64
90#define PHY_RETRIES 1000
91
92static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070093 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
94 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
95 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN | NETIF_MSG_INTR;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070096
Stephen Hemminger793b8832005-09-14 16:06:14 -070097static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070098module_param(debug, int, 0);
99MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
100
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -0800101static int copybreak __read_mostly = 256;
102module_param(copybreak, int, 0);
103MODULE_PARM_DESC(copybreak, "Receive copy threshold");
104
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700105static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700125 { 0 }
126};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700127
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700128MODULE_DEVICE_TABLE(pci, sky2_id_table);
129
130/* Avoid conditionals by using array */
131static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
132static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
133
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800134/* This driver supports yukon2 chipset only */
135static const char *yukon2_name[] = {
136 "XL", /* 0xb3 */
137 "EC Ultra", /* 0xb4 */
138 "UNKNOWN", /* 0xb5 */
139 "EC", /* 0xb6 */
140 "FE", /* 0xb7 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700141};
142
Stephen Hemminger793b8832005-09-14 16:06:14 -0700143/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800144static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700145{
146 int i;
147
148 gma_write16(hw, port, GM_SMI_DATA, val);
149 gma_write16(hw, port, GM_SMI_CTRL,
150 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
151
152 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700153 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800154 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700155 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700156 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800157
Stephen Hemminger793b8832005-09-14 16:06:14 -0700158 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800159 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700160}
161
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800162static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700163{
164 int i;
165
Stephen Hemminger793b8832005-09-14 16:06:14 -0700166 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700167 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
168
169 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800170 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
171 *val = gma_read16(hw, port, GM_SMI_DATA);
172 return 0;
173 }
174
Stephen Hemminger793b8832005-09-14 16:06:14 -0700175 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700176 }
177
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800178 return -ETIMEDOUT;
179}
180
181static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
182{
183 u16 v;
184
185 if (__gm_phy_read(hw, port, reg, &v) != 0)
186 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
187 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700188}
189
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700190static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
191{
192 u16 power_control;
193 u32 reg1;
194 int vaux;
195 int ret = 0;
196
197 pr_debug("sky2_set_power_state %d\n", state);
198 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
199
200 pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_PMC, &power_control);
201 vaux = (sky2_read8(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
202 (power_control & PCI_PM_CAP_PME_D3cold);
203
204 pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_CTRL, &power_control);
205
206 power_control |= PCI_PM_CTRL_PME_STATUS;
207 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
208
209 switch (state) {
210 case PCI_D0:
211 /* switch power to VCC (WA for VAUX problem) */
212 sky2_write8(hw, B0_POWER_CTRL,
213 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
214
215 /* disable Core Clock Division, */
216 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
217
218 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
219 /* enable bits are inverted */
220 sky2_write8(hw, B2_Y2_CLK_GATE,
221 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
222 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
223 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
224 else
225 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
226
227 /* Turn off phy power saving */
228 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
229 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
230
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700231 /* looks like this XL is back asswards .. */
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700232 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
233 reg1 |= PCI_Y2_PHY1_COMA;
234 if (hw->ports > 1)
235 reg1 |= PCI_Y2_PHY2_COMA;
236 }
237 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
238 break;
239
240 case PCI_D3hot:
241 case PCI_D3cold:
242 /* Turn on phy power saving */
243 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
244 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
245 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
246 else
247 reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
248 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
249
250 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
251 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
252 else
253 /* enable bits are inverted */
254 sky2_write8(hw, B2_Y2_CLK_GATE,
255 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
256 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
257 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
258
259 /* switch power to VAUX */
260 if (vaux && state != PCI_D3cold)
261 sky2_write8(hw, B0_POWER_CTRL,
262 (PC_VAUX_ENA | PC_VCC_ENA |
263 PC_VAUX_ON | PC_VCC_OFF));
264 break;
265 default:
266 printk(KERN_ERR PFX "Unknown power state %d\n", state);
267 ret = -1;
268 }
269
270 pci_write_config_byte(hw->pdev, hw->pm_cap + PCI_PM_CTRL, power_control);
271 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
272 return ret;
273}
274
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700275static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
276{
277 u16 reg;
278
279 /* disable all GMAC IRQ's */
280 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
281 /* disable PHY IRQs */
282 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700283
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700284 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
285 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
286 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
287 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
288
289 reg = gma_read16(hw, port, GM_RX_CTRL);
290 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
291 gma_write16(hw, port, GM_RX_CTRL, reg);
292}
293
294static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
295{
296 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700297 u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700298
Stephen Hemminger793b8832005-09-14 16:06:14 -0700299 if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700300 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
301
302 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700303 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700304 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
305
306 if (hw->chip_id == CHIP_ID_YUKON_EC)
307 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
308 else
309 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
310
311 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
312 }
313
314 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
315 if (hw->copper) {
316 if (hw->chip_id == CHIP_ID_YUKON_FE) {
317 /* enable automatic crossover */
318 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
319 } else {
320 /* disable energy detect */
321 ctrl &= ~PHY_M_PC_EN_DET_MSK;
322
323 /* enable automatic crossover */
324 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
325
326 if (sky2->autoneg == AUTONEG_ENABLE &&
327 hw->chip_id == CHIP_ID_YUKON_XL) {
328 ctrl &= ~PHY_M_PC_DSC_MSK;
329 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
330 }
331 }
332 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
333 } else {
334 /* workaround for deviation #4.88 (CRC errors) */
335 /* disable Automatic Crossover */
336
337 ctrl &= ~PHY_M_PC_MDIX_MSK;
338 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
339
340 if (hw->chip_id == CHIP_ID_YUKON_XL) {
341 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
342 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
343 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
344 ctrl &= ~PHY_M_MAC_MD_MSK;
345 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
346 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
347
348 /* select page 1 to access Fiber registers */
349 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
350 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700351 }
352
353 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
354 if (sky2->autoneg == AUTONEG_DISABLE)
355 ctrl &= ~PHY_CT_ANE;
356 else
357 ctrl |= PHY_CT_ANE;
358
359 ctrl |= PHY_CT_RESET;
360 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
361
362 ctrl = 0;
363 ct1000 = 0;
364 adv = PHY_AN_CSMA;
365
366 if (sky2->autoneg == AUTONEG_ENABLE) {
367 if (hw->copper) {
368 if (sky2->advertising & ADVERTISED_1000baseT_Full)
369 ct1000 |= PHY_M_1000C_AFD;
370 if (sky2->advertising & ADVERTISED_1000baseT_Half)
371 ct1000 |= PHY_M_1000C_AHD;
372 if (sky2->advertising & ADVERTISED_100baseT_Full)
373 adv |= PHY_M_AN_100_FD;
374 if (sky2->advertising & ADVERTISED_100baseT_Half)
375 adv |= PHY_M_AN_100_HD;
376 if (sky2->advertising & ADVERTISED_10baseT_Full)
377 adv |= PHY_M_AN_10_FD;
378 if (sky2->advertising & ADVERTISED_10baseT_Half)
379 adv |= PHY_M_AN_10_HD;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700380 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700381 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
382
383 /* Set Flow-control capabilities */
384 if (sky2->tx_pause && sky2->rx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700385 adv |= PHY_AN_PAUSE_CAP; /* symmetric */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700386 else if (sky2->rx_pause && !sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700387 adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700388 else if (!sky2->rx_pause && sky2->tx_pause)
389 adv |= PHY_AN_PAUSE_ASYM; /* local */
390
391 /* Restart Auto-negotiation */
392 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
393 } else {
394 /* forced speed/duplex settings */
395 ct1000 = PHY_M_1000C_MSE;
396
397 if (sky2->duplex == DUPLEX_FULL)
398 ctrl |= PHY_CT_DUP_MD;
399
400 switch (sky2->speed) {
401 case SPEED_1000:
402 ctrl |= PHY_CT_SP1000;
403 break;
404 case SPEED_100:
405 ctrl |= PHY_CT_SP100;
406 break;
407 }
408
409 ctrl |= PHY_CT_RESET;
410 }
411
412 if (hw->chip_id != CHIP_ID_YUKON_FE)
413 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
414
415 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
416 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
417
418 /* Setup Phy LED's */
419 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
420 ledover = 0;
421
422 switch (hw->chip_id) {
423 case CHIP_ID_YUKON_FE:
424 /* on 88E3082 these bits are at 11..9 (shifted left) */
425 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
426
427 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
428
429 /* delete ACT LED control bits */
430 ctrl &= ~PHY_M_FELP_LED1_MSK;
431 /* change ACT LED control to blink mode */
432 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
433 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
434 break;
435
436 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700437 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700438
439 /* select page 3 to access LED control register */
440 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
441
442 /* set LED Function Control register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700443 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
444 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
445 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
446 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700447
448 /* set Polarity Control register */
449 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700450 (PHY_M_POLC_LS1_P_MIX(4) |
451 PHY_M_POLC_IS0_P_MIX(4) |
452 PHY_M_POLC_LOS_CTRL(2) |
453 PHY_M_POLC_INIT_CTRL(2) |
454 PHY_M_POLC_STA1_CTRL(2) |
455 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700456
457 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700458 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700459 break;
460
461 default:
462 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
463 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
464 /* turn off the Rx LED (LED_RX) */
465 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
466 }
467
468 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
469
470 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
471 /* turn on 100 Mbps LED (LED_LINK100) */
472 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
473 }
474
475 if (ledover)
476 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
477
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700478 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700479 if (sky2->autoneg == AUTONEG_ENABLE)
480 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
481 else
482 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
483}
484
485static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
486{
487 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
488 u16 reg;
489 int i;
490 const u8 *addr = hw->dev[port]->dev_addr;
491
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800492 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
493 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700494
495 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
496
Stephen Hemminger793b8832005-09-14 16:06:14 -0700497 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700498 /* WA DEV_472 -- looks like crossed wires on port 2 */
499 /* clear GMAC 1 Control reset */
500 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
501 do {
502 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
503 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
504 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
505 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
506 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
507 }
508
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700509 if (sky2->autoneg == AUTONEG_DISABLE) {
510 reg = gma_read16(hw, port, GM_GP_CTRL);
511 reg |= GM_GPCR_AU_ALL_DIS;
512 gma_write16(hw, port, GM_GP_CTRL, reg);
513 gma_read16(hw, port, GM_GP_CTRL);
514
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700515 switch (sky2->speed) {
516 case SPEED_1000:
517 reg |= GM_GPCR_SPEED_1000;
518 /* fallthru */
519 case SPEED_100:
520 reg |= GM_GPCR_SPEED_100;
521 }
522
523 if (sky2->duplex == DUPLEX_FULL)
524 reg |= GM_GPCR_DUP_FULL;
525 } else
526 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
527
528 if (!sky2->tx_pause && !sky2->rx_pause) {
529 sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700530 reg |=
531 GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
532 } else if (sky2->tx_pause && !sky2->rx_pause) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700533 /* disable Rx flow-control */
534 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
535 }
536
537 gma_write16(hw, port, GM_GP_CTRL, reg);
538
Stephen Hemminger793b8832005-09-14 16:06:14 -0700539 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700540
541 spin_lock_bh(&hw->phy_lock);
542 sky2_phy_init(hw, port);
543 spin_unlock_bh(&hw->phy_lock);
544
545 /* MIB clear */
546 reg = gma_read16(hw, port, GM_PHY_ADDR);
547 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
548
549 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700550 gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700551 gma_write16(hw, port, GM_PHY_ADDR, reg);
552
553 /* transmit control */
554 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
555
556 /* receive control reg: unicast + multicast + no FCS */
557 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700558 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700559
560 /* transmit flow control */
561 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
562
563 /* transmit parameter */
564 gma_write16(hw, port, GM_TX_PARAM,
565 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
566 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
567 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
568 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
569
570 /* serial mode register */
571 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700572 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700573
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700574 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700575 reg |= GM_SMOD_JUMBO_ENA;
576
577 gma_write16(hw, port, GM_SERIAL_MODE, reg);
578
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700579 /* virtual address for data */
580 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
581
Stephen Hemminger793b8832005-09-14 16:06:14 -0700582 /* physical address: used for pause frames */
583 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
584
585 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700586 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
587 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
588 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
589
590 /* Configure Rx MAC FIFO */
591 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700592 sky2_write16(hw, SK_REG(port, RX_GMF_CTRL_T),
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700593 GMF_RX_CTRL_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700594
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700595 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800596 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700597
Stephen Hemminger793b8832005-09-14 16:06:14 -0700598 /* Set threshold to 0xa (64 bytes)
599 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700600 */
601 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
602
603 /* Configure Tx MAC FIFO */
604 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
605 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800606
607 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
608 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
609 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
610 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
611 /* set Tx GMAC FIFO Almost Empty Threshold */
612 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
613 /* Disable Store & Forward mode for TX */
614 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
615 }
616 }
617
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700618}
619
620static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, size_t len)
621{
622 u32 end;
623
624 start /= 8;
625 len /= 8;
626 end = start + len - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700627
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700628 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
629 sky2_write32(hw, RB_ADDR(q, RB_START), start);
630 sky2_write32(hw, RB_ADDR(q, RB_END), end);
631 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
632 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
633
634 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700635 u32 rxup, rxlo;
636
637 rxlo = len/2;
638 rxup = rxlo + len/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700639
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700640 /* Set thresholds on receive queue's */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700641 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), rxup);
642 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), rxlo);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700643 } else {
644 /* Enable store & forward on Tx queue's because
645 * Tx FIFO is only 1K on Yukon
646 */
647 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
648 }
649
650 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700651 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700652}
653
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700654/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800655static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700656{
657 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
658 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
659 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800660 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700661}
662
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700663/* Setup prefetch unit registers. This is the interface between
664 * hardware and driver list elements
665 */
666static inline void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
667 u64 addr, u32 last)
668{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700669 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
670 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
671 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
672 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
673 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
674 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700675
676 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700677}
678
Stephen Hemminger793b8832005-09-14 16:06:14 -0700679static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
680{
681 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
682
683 sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
684 return le;
685}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700686
687/*
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700688 * This is a workaround code taken from SysKonnect sk98lin driver
Stephen Hemminger793b8832005-09-14 16:06:14 -0700689 * to deal with chip bug on Yukon EC rev 0 in the wraparound case.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700690 */
691static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q,
692 u16 idx, u16 *last, u16 size)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700693{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700694 if (is_ec_a1(hw) && idx < *last) {
695 u16 hwget = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
696
697 if (hwget == 0) {
698 /* Start prefetching again */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700699 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 0xe0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700700 goto setnew;
701 }
702
Stephen Hemminger793b8832005-09-14 16:06:14 -0700703 if (hwget == size - 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700704 /* set watermark to one list element */
705 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 8);
706
707 /* set put index to first list element */
708 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700709 } else /* have hardware go to end of list */
710 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX),
711 size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700712 } else {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700713setnew:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700714 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700715 }
shemminger@osdl.orgbea86102005-10-26 12:16:10 -0700716 *last = idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700717}
718
Stephen Hemminger793b8832005-09-14 16:06:14 -0700719
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700720static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
721{
722 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
723 sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
724 return le;
725}
726
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800727/* Return high part of DMA address (could be 32 or 64 bit) */
728static inline u32 high32(dma_addr_t a)
729{
730 return (a >> 16) >> 16;
731}
732
Stephen Hemminger793b8832005-09-14 16:06:14 -0700733/* Build description to hardware about buffer */
734static inline void sky2_rx_add(struct sky2_port *sky2, struct ring_info *re)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700735{
736 struct sky2_rx_le *le;
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800737 u32 hi = high32(re->mapaddr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700738
Stephen Hemminger793b8832005-09-14 16:06:14 -0700739 re->idx = sky2->rx_put;
740 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700741 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700742 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700743 le->ctrl = 0;
744 le->opcode = OP_ADDR64 | HW_OWNER;
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800745 sky2->rx_addr64 = high32(re->mapaddr + re->maplen);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700746 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700747
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700748 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700749 le->addr = cpu_to_le32((u32) re->mapaddr);
750 le->length = cpu_to_le16(re->maplen);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700751 le->ctrl = 0;
752 le->opcode = OP_PACKET | HW_OWNER;
753}
754
Stephen Hemminger793b8832005-09-14 16:06:14 -0700755
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700756/* Tell chip where to start receive checksum.
757 * Actually has two checksums, but set both same to avoid possible byte
758 * order problems.
759 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700760static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700761{
762 struct sky2_rx_le *le;
763
Stephen Hemminger793b8832005-09-14 16:06:14 -0700764 le = sky2_next_rx(sky2);
765 le->addr = (ETH_HLEN << 16) | ETH_HLEN;
766 le->ctrl = 0;
767 le->opcode = OP_TCPSTART | HW_OWNER;
768
Stephen Hemminger793b8832005-09-14 16:06:14 -0700769 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700770 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
771 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
772
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700773}
774
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700775/*
776 * The RX Stop command will not work for Yukon-2 if the BMU does not
777 * reach the end of packet and since we can't make sure that we have
778 * incoming data, we must reset the BMU while it is not doing a DMA
779 * transfer. Since it is possible that the RX path is still active,
780 * the RX RAM buffer will be stopped first, so any possible incoming
781 * data will not trigger a DMA. After the RAM buffer is stopped, the
782 * BMU is polled until any DMA in progress is ended and only then it
783 * will be reset.
784 */
785static void sky2_rx_stop(struct sky2_port *sky2)
786{
787 struct sky2_hw *hw = sky2->hw;
788 unsigned rxq = rxqaddr[sky2->port];
789 int i;
790
791 /* disable the RAM Buffer receive queue */
792 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
793
794 for (i = 0; i < 0xffff; i++)
795 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
796 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
797 goto stopped;
798
799 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
800 sky2->netdev->name);
801stopped:
802 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
803
804 /* reset the Rx prefetch unit */
805 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
806}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700807
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700808/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700809static void sky2_rx_clean(struct sky2_port *sky2)
810{
811 unsigned i;
812
813 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700814 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700815 struct ring_info *re = sky2->rx_ring + i;
816
817 if (re->skb) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700818 pci_unmap_single(sky2->hw->pdev,
819 re->mapaddr, re->maplen,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700820 PCI_DMA_FROMDEVICE);
821 kfree_skb(re->skb);
822 re->skb = NULL;
823 }
824 }
825}
826
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800827/* Basic MII support */
828static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
829{
830 struct mii_ioctl_data *data = if_mii(ifr);
831 struct sky2_port *sky2 = netdev_priv(dev);
832 struct sky2_hw *hw = sky2->hw;
833 int err = -EOPNOTSUPP;
834
835 if (!netif_running(dev))
836 return -ENODEV; /* Phy still in reset */
837
838 switch(cmd) {
839 case SIOCGMIIPHY:
840 data->phy_id = PHY_ADDR_MARV;
841
842 /* fallthru */
843 case SIOCGMIIREG: {
844 u16 val = 0;
845 spin_lock_bh(&hw->phy_lock);
846 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
847 spin_unlock_bh(&hw->phy_lock);
848 data->val_out = val;
849 break;
850 }
851
852 case SIOCSMIIREG:
853 if (!capable(CAP_NET_ADMIN))
854 return -EPERM;
855
856 spin_lock_bh(&hw->phy_lock);
857 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
858 data->val_in);
859 spin_unlock_bh(&hw->phy_lock);
860 break;
861 }
862 return err;
863}
864
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700865#ifdef SKY2_VLAN_TAG_USED
866static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
867{
868 struct sky2_port *sky2 = netdev_priv(dev);
869 struct sky2_hw *hw = sky2->hw;
870 u16 port = sky2->port;
871 unsigned long flags;
872
873 spin_lock_irqsave(&sky2->tx_lock, flags);
874
875 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
876 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
877 sky2->vlgrp = grp;
878
879 spin_unlock_irqrestore(&sky2->tx_lock, flags);
880}
881
882static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
883{
884 struct sky2_port *sky2 = netdev_priv(dev);
885 struct sky2_hw *hw = sky2->hw;
886 u16 port = sky2->port;
887 unsigned long flags;
888
889 spin_lock_irqsave(&sky2->tx_lock, flags);
890
891 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
892 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
893 if (sky2->vlgrp)
894 sky2->vlgrp->vlan_devices[vid] = NULL;
895
896 spin_unlock_irqrestore(&sky2->tx_lock, flags);
897}
898#endif
899
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700900#define roundup(x, y) ((((x)+((y)-1))/(y))*(y))
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700901static inline unsigned rx_size(const struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700902{
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700903 return roundup(sky2->netdev->mtu + ETH_HLEN + 4, 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700904}
905
906/*
907 * Allocate and setup receiver buffer pool.
908 * In case of 64 bit dma, there are 2X as many list elements
909 * available as ring entries
910 * and need to reserve one list element so we don't wrap around.
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700911 *
912 * It appears the hardware has a bug in the FIFO logic that
913 * cause it to hang if the FIFO gets overrun and the receive buffer
914 * is not aligned. This means we can't use skb_reserve to align
915 * the IP header.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700916 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700917static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700918{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700919 struct sky2_hw *hw = sky2->hw;
920 unsigned size = rx_size(sky2);
921 unsigned rxq = rxqaddr[sky2->port];
922 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700923
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700924 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800925 sky2_qset(hw, rxq);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700926 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
927
928 rx_set_checksum(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700929 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700930 struct ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700931
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700932 re->skb = dev_alloc_skb(size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700933 if (!re->skb)
934 goto nomem;
935
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700936 re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700937 size, PCI_DMA_FROMDEVICE);
938 re->maplen = size;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700939 sky2_rx_add(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700940 }
941
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700942 /* Tell chip about available buffers */
943 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
944 sky2->rx_last_put = sky2_read16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700945 return 0;
946nomem:
947 sky2_rx_clean(sky2);
948 return -ENOMEM;
949}
950
951/* Bring up network interface. */
952static int sky2_up(struct net_device *dev)
953{
954 struct sky2_port *sky2 = netdev_priv(dev);
955 struct sky2_hw *hw = sky2->hw;
956 unsigned port = sky2->port;
957 u32 ramsize, rxspace;
958 int err = -ENOMEM;
959
960 if (netif_msg_ifup(sky2))
961 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
962
963 /* must be power of 2 */
964 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700965 TX_RING_SIZE *
966 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700967 &sky2->tx_le_map);
968 if (!sky2->tx_le)
969 goto err_out;
970
shemminger@osdl.orgb2f5ad42005-10-26 12:16:08 -0700971 sky2->tx_ring = kzalloc(TX_RING_SIZE * sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700972 GFP_KERNEL);
973 if (!sky2->tx_ring)
974 goto err_out;
975 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700976
977 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
978 &sky2->rx_le_map);
979 if (!sky2->rx_le)
980 goto err_out;
981 memset(sky2->rx_le, 0, RX_LE_BYTES);
982
shemminger@osdl.orgb2f5ad42005-10-26 12:16:08 -0700983 sky2->rx_ring = kzalloc(sky2->rx_pending * sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700984 GFP_KERNEL);
985 if (!sky2->rx_ring)
986 goto err_out;
987
988 sky2_mac_init(hw, port);
989
990 /* Configure RAM buffers */
991 if (hw->chip_id == CHIP_ID_YUKON_FE ||
992 (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == 2))
993 ramsize = 4096;
994 else {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700995 u8 e0 = sky2_read8(hw, B2_E_0);
996 ramsize = (e0 == 0) ? (128 * 1024) : (e0 * 4096);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700997 }
998
999 /* 2/3 for Rx */
1000 rxspace = (2 * ramsize) / 3;
1001 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1002 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1003
Stephen Hemminger793b8832005-09-14 16:06:14 -07001004 /* Make sure SyncQ is disabled */
1005 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1006 RB_RST_SET);
1007
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001008 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001009 if (hw->chip_id == CHIP_ID_YUKON_EC_U)
1010 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
1011
1012
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001013 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1014 TX_RING_SIZE - 1);
1015
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001016 err = sky2_rx_start(sky2);
1017 if (err)
1018 goto err_out;
1019
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001020 /* Enable interrupts from phy/mac for port */
1021 hw->intr_mask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
1022 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1023 return 0;
1024
1025err_out:
1026 if (sky2->rx_le)
1027 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1028 sky2->rx_le, sky2->rx_le_map);
1029 if (sky2->tx_le)
1030 pci_free_consistent(hw->pdev,
1031 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1032 sky2->tx_le, sky2->tx_le_map);
1033 if (sky2->tx_ring)
1034 kfree(sky2->tx_ring);
1035 if (sky2->rx_ring)
1036 kfree(sky2->rx_ring);
1037
1038 return err;
1039}
1040
Stephen Hemminger793b8832005-09-14 16:06:14 -07001041/* Modular subtraction in ring */
1042static inline int tx_dist(unsigned tail, unsigned head)
1043{
1044 return (head >= tail ? head : head + TX_RING_SIZE) - tail;
1045}
1046
1047/* Number of list elements available for next tx */
1048static inline int tx_avail(const struct sky2_port *sky2)
1049{
1050 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1051}
1052
1053/* Estimate of number of transmit list elements required */
1054static inline unsigned tx_le_req(const struct sk_buff *skb)
1055{
1056 unsigned count;
1057
1058 count = sizeof(dma_addr_t) / sizeof(u32);
1059 count += skb_shinfo(skb)->nr_frags * count;
1060
1061 if (skb_shinfo(skb)->tso_size)
1062 ++count;
1063
1064 if (skb->ip_summed)
1065 ++count;
1066
1067 return count;
1068}
1069
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001070/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001071 * Put one packet in ring for transmit.
1072 * A single packet can generate multiple list elements, and
1073 * the number of ring elements will probably be less than the number
1074 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001075 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001076static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1077{
1078 struct sky2_port *sky2 = netdev_priv(dev);
1079 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001080 struct sky2_tx_le *le = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001081 struct ring_info *re;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001082 unsigned long flags;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001083 unsigned i, len;
1084 dma_addr_t mapping;
1085 u32 addr64;
1086 u16 mss;
1087 u8 ctrl;
1088
Stephen Hemminger793b8832005-09-14 16:06:14 -07001089 local_irq_save(flags);
1090 if (!spin_trylock(&sky2->tx_lock)) {
1091 local_irq_restore(flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001092 return NETDEV_TX_LOCKED;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001093 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001094
Stephen Hemminger793b8832005-09-14 16:06:14 -07001095 if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001096 netif_stop_queue(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001097 spin_unlock_irqrestore(&sky2->tx_lock, flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001098
1099 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
1100 dev->name);
1101 return NETDEV_TX_BUSY;
1102 }
1103
Stephen Hemminger793b8832005-09-14 16:06:14 -07001104 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001105 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1106 dev->name, sky2->tx_prod, skb->len);
1107
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001108 len = skb_headlen(skb);
1109 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001110 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001111
1112 re = sky2->tx_ring + sky2->tx_prod;
1113
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001114 /* Send high bits if changed or crosses boundary */
1115 if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001116 le = get_tx_le(sky2);
1117 le->tx.addr = cpu_to_le32(addr64);
1118 le->ctrl = 0;
1119 le->opcode = OP_ADDR64 | HW_OWNER;
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001120 sky2->tx_addr64 = high32(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001121 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001122
1123 /* Check for TCP Segmentation Offload */
1124 mss = skb_shinfo(skb)->tso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001125 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001126 /* just drop the packet if non-linear expansion fails */
1127 if (skb_header_cloned(skb) &&
1128 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001129 dev_kfree_skb_any(skb);
1130 goto out_unlock;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001131 }
1132
1133 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1134 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1135 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001136 }
1137
Stephen Hemminger793b8832005-09-14 16:06:14 -07001138 if (mss != sky2->tx_last_mss) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001139 le = get_tx_le(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001140 le->tx.tso.size = cpu_to_le16(mss);
1141 le->tx.tso.rsvd = 0;
1142 le->opcode = OP_LRGLEN | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001143 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001144 sky2->tx_last_mss = mss;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001145 }
1146
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001147 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001148#ifdef SKY2_VLAN_TAG_USED
1149 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1150 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1151 if (!le) {
1152 le = get_tx_le(sky2);
1153 le->tx.addr = 0;
1154 le->opcode = OP_VLAN|HW_OWNER;
1155 le->ctrl = 0;
1156 } else
1157 le->opcode |= OP_VLAN;
1158 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1159 ctrl |= INS_VLAN;
1160 }
1161#endif
1162
1163 /* Handle TCP checksum offload */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001164 if (skb->ip_summed == CHECKSUM_HW) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001165 u16 hdr = skb->h.raw - skb->data;
1166 u16 offset = hdr + skb->csum;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001167
1168 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1169 if (skb->nh.iph->protocol == IPPROTO_UDP)
1170 ctrl |= UDPTCP;
1171
1172 le = get_tx_le(sky2);
1173 le->tx.csum.start = cpu_to_le16(hdr);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001174 le->tx.csum.offset = cpu_to_le16(offset);
1175 le->length = 0; /* initial checksum value */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001176 le->ctrl = 1; /* one packet */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001177 le->opcode = OP_TCPLISW | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001178 }
1179
1180 le = get_tx_le(sky2);
1181 le->tx.addr = cpu_to_le32((u32) mapping);
1182 le->length = cpu_to_le16(len);
1183 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001184 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001185
Stephen Hemminger793b8832005-09-14 16:06:14 -07001186 /* Record the transmit mapping info */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001187 re->skb = skb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001188 re->mapaddr = mapping;
1189 re->maplen = len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001190
1191 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1192 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemminger793b8832005-09-14 16:06:14 -07001193 struct ring_info *fre;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001194
1195 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1196 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001197 addr64 = (mapping >> 16) >> 16;
1198 if (addr64 != sky2->tx_addr64) {
1199 le = get_tx_le(sky2);
1200 le->tx.addr = cpu_to_le32(addr64);
1201 le->ctrl = 0;
1202 le->opcode = OP_ADDR64 | HW_OWNER;
1203 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001204 }
1205
1206 le = get_tx_le(sky2);
1207 le->tx.addr = cpu_to_le32((u32) mapping);
1208 le->length = cpu_to_le16(frag->size);
1209 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001210 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001211
Stephen Hemminger793b8832005-09-14 16:06:14 -07001212 fre = sky2->tx_ring
1213 + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
1214 fre->skb = NULL;
1215 fre->mapaddr = mapping;
1216 fre->maplen = frag->size;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001217 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001218 re->idx = sky2->tx_prod;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001219 le->ctrl |= EOP;
1220
shemminger@osdl.org724bca32005-09-27 15:03:01 -07001221 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001222 &sky2->tx_last_put, TX_RING_SIZE);
1223
Stephen Hemminger793b8832005-09-14 16:06:14 -07001224 if (tx_avail(sky2) < MAX_SKB_TX_LE + 1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001225 netif_stop_queue(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001226
1227out_unlock:
1228 mmiowb();
1229 spin_unlock_irqrestore(&sky2->tx_lock, flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001230
1231 dev->trans_start = jiffies;
1232 return NETDEV_TX_OK;
1233}
1234
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001235/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001236 * Free ring elements from starting at tx_cons until "done"
1237 *
1238 * NB: the hardware will tell us about partial completion of multi-part
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001239 * buffers; these are deferred until completion.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001240 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001241static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001242{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001243 struct net_device *dev = sky2->netdev;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001244 unsigned i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001245
shemminger@osdl.org22247952005-11-30 11:45:19 -08001246 if (done == sky2->tx_cons)
1247 return;
1248
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001249 if (unlikely(netif_msg_tx_done(sky2)))
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001250 printk(KERN_DEBUG "%s: tx done, up to %u\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001251 dev->name, done);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001252
1253 spin_lock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001254
Stephen Hemminger793b8832005-09-14 16:06:14 -07001255 while (sky2->tx_cons != done) {
1256 struct ring_info *re = sky2->tx_ring + sky2->tx_cons;
1257 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001258
Stephen Hemminger793b8832005-09-14 16:06:14 -07001259 /* Check for partial status */
1260 if (tx_dist(sky2->tx_cons, done)
1261 < tx_dist(sky2->tx_cons, re->idx))
1262 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001263
Stephen Hemminger793b8832005-09-14 16:06:14 -07001264 skb = re->skb;
1265 pci_unmap_single(sky2->hw->pdev,
1266 re->mapaddr, re->maplen, PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001267
Stephen Hemminger793b8832005-09-14 16:06:14 -07001268 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1269 struct ring_info *fre;
1270 fre =
1271 sky2->tx_ring + (sky2->tx_cons + i +
1272 1) % TX_RING_SIZE;
1273 pci_unmap_page(sky2->hw->pdev, fre->mapaddr,
1274 fre->maplen, PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001275 }
1276
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001277 dev_kfree_skb_any(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001278
Stephen Hemminger793b8832005-09-14 16:06:14 -07001279 sky2->tx_cons = re->idx;
1280 }
1281out:
1282
1283 if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001284 netif_wake_queue(dev);
1285 spin_unlock(&sky2->tx_lock);
1286}
1287
1288/* Cleanup all untransmitted buffers, assume transmitter not running */
1289static inline void sky2_tx_clean(struct sky2_port *sky2)
1290{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001291 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001292}
1293
1294/* Network shutdown */
1295static int sky2_down(struct net_device *dev)
1296{
1297 struct sky2_port *sky2 = netdev_priv(dev);
1298 struct sky2_hw *hw = sky2->hw;
1299 unsigned port = sky2->port;
1300 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001301
1302 if (netif_msg_ifdown(sky2))
1303 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1304
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001305 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001306 netif_stop_queue(dev);
1307
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001308 /* Disable port IRQ */
1309 local_irq_disable();
1310 hw->intr_mask &= ~((sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
1311 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1312 local_irq_enable();
1313
1314
Stephen Hemminger793b8832005-09-14 16:06:14 -07001315 sky2_phy_reset(hw, port);
1316
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001317 /* Stop transmitter */
1318 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1319 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1320
1321 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001322 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001323
1324 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001325 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001326 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1327
1328 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1329
1330 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001331 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1332 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001333 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1334
1335 /* Disable Force Sync bit and Enable Alloc bit */
1336 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1337 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1338
1339 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1340 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1341 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1342
1343 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001344 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1345 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001346
1347 /* Reset the Tx prefetch units */
1348 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1349 PREF_UNIT_RST_SET);
1350
1351 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1352
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001353 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001354
1355 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1356 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1357
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001358 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001359 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1360
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001361 synchronize_irq(hw->pdev->irq);
1362
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001363 sky2_tx_clean(sky2);
1364 sky2_rx_clean(sky2);
1365
1366 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1367 sky2->rx_le, sky2->rx_le_map);
1368 kfree(sky2->rx_ring);
1369
1370 pci_free_consistent(hw->pdev,
1371 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1372 sky2->tx_le, sky2->tx_le_map);
1373 kfree(sky2->tx_ring);
1374
1375 return 0;
1376}
1377
1378static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1379{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001380 if (!hw->copper)
1381 return SPEED_1000;
1382
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001383 if (hw->chip_id == CHIP_ID_YUKON_FE)
1384 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1385
1386 switch (aux & PHY_M_PS_SPEED_MSK) {
1387 case PHY_M_PS_SPEED_1000:
1388 return SPEED_1000;
1389 case PHY_M_PS_SPEED_100:
1390 return SPEED_100;
1391 default:
1392 return SPEED_10;
1393 }
1394}
1395
1396static void sky2_link_up(struct sky2_port *sky2)
1397{
1398 struct sky2_hw *hw = sky2->hw;
1399 unsigned port = sky2->port;
1400 u16 reg;
1401
1402 /* Enable Transmit FIFO Underrun */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001403 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001404
1405 reg = gma_read16(hw, port, GM_GP_CTRL);
1406 if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
1407 reg |= GM_GPCR_DUP_FULL;
1408
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001409 /* enable Rx/Tx */
1410 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1411 gma_write16(hw, port, GM_GP_CTRL, reg);
1412 gma_read16(hw, port, GM_GP_CTRL);
1413
1414 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1415
1416 netif_carrier_on(sky2->netdev);
1417 netif_wake_queue(sky2->netdev);
1418
1419 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001420 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001421 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1422
Stephen Hemminger793b8832005-09-14 16:06:14 -07001423 if (hw->chip_id == CHIP_ID_YUKON_XL) {
1424 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
1425
1426 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
1427 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
1428 PHY_M_LEDC_INIT_CTRL(sky2->speed ==
1429 SPEED_10 ? 7 : 0) |
1430 PHY_M_LEDC_STA1_CTRL(sky2->speed ==
1431 SPEED_100 ? 7 : 0) |
1432 PHY_M_LEDC_STA0_CTRL(sky2->speed ==
1433 SPEED_1000 ? 7 : 0));
1434 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1435 }
1436
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001437 if (netif_msg_link(sky2))
1438 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001439 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001440 sky2->netdev->name, sky2->speed,
1441 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1442 (sky2->tx_pause && sky2->rx_pause) ? "both" :
Stephen Hemminger793b8832005-09-14 16:06:14 -07001443 sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001444}
1445
1446static void sky2_link_down(struct sky2_port *sky2)
1447{
1448 struct sky2_hw *hw = sky2->hw;
1449 unsigned port = sky2->port;
1450 u16 reg;
1451
1452 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1453
1454 reg = gma_read16(hw, port, GM_GP_CTRL);
1455 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1456 gma_write16(hw, port, GM_GP_CTRL, reg);
1457 gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
1458
1459 if (sky2->rx_pause && !sky2->tx_pause) {
1460 /* restore Asymmetric Pause bit */
1461 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001462 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1463 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001464 }
1465
1466 sky2_phy_reset(hw, port);
1467
1468 netif_carrier_off(sky2->netdev);
1469 netif_stop_queue(sky2->netdev);
1470
1471 /* Turn on link LED */
1472 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1473
1474 if (netif_msg_link(sky2))
1475 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1476 sky2_phy_init(hw, port);
1477}
1478
Stephen Hemminger793b8832005-09-14 16:06:14 -07001479static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1480{
1481 struct sky2_hw *hw = sky2->hw;
1482 unsigned port = sky2->port;
1483 u16 lpa;
1484
1485 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1486
1487 if (lpa & PHY_M_AN_RF) {
1488 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1489 return -1;
1490 }
1491
1492 if (hw->chip_id != CHIP_ID_YUKON_FE &&
1493 gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
1494 printk(KERN_ERR PFX "%s: master/slave fault",
1495 sky2->netdev->name);
1496 return -1;
1497 }
1498
1499 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1500 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1501 sky2->netdev->name);
1502 return -1;
1503 }
1504
1505 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1506
1507 sky2->speed = sky2_phy_speed(hw, aux);
1508
1509 /* Pause bits are offset (9..8) */
1510 if (hw->chip_id == CHIP_ID_YUKON_XL)
1511 aux >>= 6;
1512
1513 sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
1514 sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
1515
1516 if ((sky2->tx_pause || sky2->rx_pause)
1517 && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
1518 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1519 else
1520 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1521
1522 return 0;
1523}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001524
1525/*
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001526 * Interrupt from PHY are handled in tasklet (soft irq)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001527 * because accessing phy registers requires spin wait which might
1528 * cause excess interrupt latency.
1529 */
1530static void sky2_phy_task(unsigned long data)
1531{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001532 struct sky2_port *sky2 = (struct sky2_port *)data;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001533 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001534 u16 istatus, phystat;
1535
Stephen Hemminger793b8832005-09-14 16:06:14 -07001536 spin_lock(&hw->phy_lock);
1537 istatus = gm_phy_read(hw, sky2->port, PHY_MARV_INT_STAT);
1538 phystat = gm_phy_read(hw, sky2->port, PHY_MARV_PHY_STAT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001539
1540 if (netif_msg_intr(sky2))
1541 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1542 sky2->netdev->name, istatus, phystat);
1543
1544 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001545 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001546 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001547 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001548 }
1549
Stephen Hemminger793b8832005-09-14 16:06:14 -07001550 if (istatus & PHY_M_IS_LSP_CHANGE)
1551 sky2->speed = sky2_phy_speed(hw, phystat);
1552
1553 if (istatus & PHY_M_IS_DUP_CHANGE)
1554 sky2->duplex =
1555 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1556
1557 if (istatus & PHY_M_IS_LST_CHANGE) {
1558 if (phystat & PHY_M_PS_LINK_UP)
1559 sky2_link_up(sky2);
1560 else
1561 sky2_link_down(sky2);
1562 }
1563out:
1564 spin_unlock(&hw->phy_lock);
1565
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001566 local_irq_disable();
Stephen Hemminger793b8832005-09-14 16:06:14 -07001567 hw->intr_mask |= (sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001568 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1569 local_irq_enable();
1570}
1571
1572static void sky2_tx_timeout(struct net_device *dev)
1573{
1574 struct sky2_port *sky2 = netdev_priv(dev);
1575
1576 if (netif_msg_timer(sky2))
1577 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1578
1579 sky2_write32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR), BMU_STOP);
1580 sky2_read32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR));
1581
1582 sky2_tx_clean(sky2);
1583}
1584
1585static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1586{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001587 struct sky2_port *sky2 = netdev_priv(dev);
1588 struct sky2_hw *hw = sky2->hw;
1589 int err;
1590 u16 ctl, mode;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001591
1592 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1593 return -EINVAL;
1594
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001595 if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
1596 return -EINVAL;
1597
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001598 if (!netif_running(dev)) {
1599 dev->mtu = new_mtu;
1600 return 0;
1601 }
1602
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001603 sky2_write32(hw, B0_IMSK, 0);
1604
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001605 dev->trans_start = jiffies; /* prevent tx timeout */
1606 netif_stop_queue(dev);
1607 netif_poll_disable(hw->dev[0]);
1608
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001609 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1610 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1611 sky2_rx_stop(sky2);
1612 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001613
1614 dev->mtu = new_mtu;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001615 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1616 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001617
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001618 if (dev->mtu > ETH_DATA_LEN)
1619 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001620
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001621 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1622
1623 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1624
1625 err = sky2_rx_start(sky2);
1626 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1627
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001628 netif_poll_disable(hw->dev[0]);
1629 netif_wake_queue(dev);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001630 sky2_write32(hw, B0_IMSK, hw->intr_mask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001631
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001632 return err;
1633}
1634
1635/*
1636 * Receive one packet.
1637 * For small packets or errors, just reuse existing skb.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001638 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001639 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001640static struct sk_buff *sky2_receive(struct sky2_port *sky2,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001641 u16 length, u32 status)
1642{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001643 struct ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001644 struct sk_buff *skb = NULL;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001645 const unsigned int bufsize = rx_size(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001646
1647 if (unlikely(netif_msg_rx_status(sky2)))
1648 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001649 sky2->netdev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001650
Stephen Hemminger793b8832005-09-14 16:06:14 -07001651 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001652
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001653 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001654 goto error;
1655
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001656 if (!(status & GMR_FS_RX_OK))
1657 goto resubmit;
1658
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -08001659 if (length < copybreak) {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001660 skb = alloc_skb(length + 2, GFP_ATOMIC);
1661 if (!skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001662 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001663
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001664 skb_reserve(skb, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001665 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
1666 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001667 memcpy(skb->data, re->skb->data, length);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001668 skb->ip_summed = re->skb->ip_summed;
1669 skb->csum = re->skb->csum;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001670 pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
1671 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001672 } else {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001673 struct sk_buff *nskb;
1674
1675 nskb = dev_alloc_skb(bufsize);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001676 if (!nskb)
1677 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001678
Stephen Hemminger793b8832005-09-14 16:06:14 -07001679 skb = re->skb;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001680 re->skb = nskb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001681 pci_unmap_single(sky2->hw->pdev, re->mapaddr,
1682 re->maplen, PCI_DMA_FROMDEVICE);
1683 prefetch(skb->data);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001684
Stephen Hemminger793b8832005-09-14 16:06:14 -07001685 re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001686 bufsize, PCI_DMA_FROMDEVICE);
1687 re->maplen = bufsize;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001688 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001689
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001690 skb_put(skb, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001691resubmit:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001692 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001693 sky2_rx_add(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001694
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001695 /* Tell receiver about new buffers. */
1696 sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put,
1697 &sky2->rx_last_put, RX_LE_SIZE);
1698
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001699 return skb;
1700
1701error:
1702 if (netif_msg_rx_err(sky2))
1703 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
1704 sky2->netdev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001705
1706 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001707 sky2->net_stats.rx_length_errors++;
1708 if (status & GMR_FS_FRAGMENT)
1709 sky2->net_stats.rx_frame_errors++;
1710 if (status & GMR_FS_CRC_ERR)
1711 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001712 if (status & GMR_FS_RX_FF_OV)
1713 sky2->net_stats.rx_fifo_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001714
Stephen Hemminger793b8832005-09-14 16:06:14 -07001715 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001716}
1717
shemminger@osdl.org22247952005-11-30 11:45:19 -08001718/*
1719 * Check for transmit complete
Stephen Hemminger793b8832005-09-14 16:06:14 -07001720 */
shemminger@osdl.org22247952005-11-30 11:45:19 -08001721static inline void sky2_tx_check(struct sky2_hw *hw, int port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001722{
shemminger@osdl.org22247952005-11-30 11:45:19 -08001723 struct net_device *dev = hw->dev[port];
1724
1725 if (dev && netif_running(dev)) {
1726 sky2_tx_complete(netdev_priv(dev),
1727 sky2_read16(hw, port == 0
1728 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX));
1729 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001730}
1731
1732/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001733 * Both ports share the same status interrupt, therefore there is only
1734 * one poll routine.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001735 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001736static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001737{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001738 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
1739 unsigned int to_do = min(dev0->quota, *budget);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001740 unsigned int work_done = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001741 u16 hwidx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001742
Stephen Hemmingerf89c2b42005-12-01 08:41:32 -08001743 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001744 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001745 BUG_ON(hwidx >= STATUS_RING_SIZE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001746 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001747
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001748 while (hwidx != hw->st_idx) {
1749 struct sky2_status_le *le = hw->st_le + hw->st_idx;
1750 struct net_device *dev;
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001751 struct sky2_port *sky2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001752 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001753 u32 status;
1754 u16 length;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001755 u8 op;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001756
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001757 le = hw->st_le + hw->st_idx;
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001758 hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001759 prefetch(hw->st_le + hw->st_idx);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001760
1761 BUG_ON(le->link >= hw->ports || !hw->dev[le->link]);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001762
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001763 BUG_ON(le->link >= 2);
1764 dev = hw->dev[le->link];
1765 if (dev == NULL || !netif_running(dev))
1766 continue;
1767
1768 sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001769 status = le32_to_cpu(le->status);
1770 length = le16_to_cpu(le->length);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001771 op = le->opcode & ~HW_OWNER;
1772 le->opcode = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001773
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001774 switch (op) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001775 case OP_RXSTAT:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001776 skb = sky2_receive(sky2, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001777 if (!skb)
1778 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001779
1780 skb->dev = dev;
1781 skb->protocol = eth_type_trans(skb, dev);
1782 dev->last_rx = jiffies;
1783
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001784#ifdef SKY2_VLAN_TAG_USED
1785 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
1786 vlan_hwaccel_receive_skb(skb,
1787 sky2->vlgrp,
1788 be16_to_cpu(sky2->rx_tag));
1789 } else
1790#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001791 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001792
1793 if (++work_done >= to_do)
1794 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001795 break;
1796
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001797#ifdef SKY2_VLAN_TAG_USED
1798 case OP_RXVLAN:
1799 sky2->rx_tag = length;
1800 break;
1801
1802 case OP_RXCHKSVLAN:
1803 sky2->rx_tag = length;
1804 /* fall through */
1805#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001806 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001807 skb = sky2->rx_ring[sky2->rx_next].skb;
1808 skb->ip_summed = CHECKSUM_HW;
1809 skb->csum = le16_to_cpu(status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001810 break;
1811
1812 case OP_TXINDEXLE:
shemminger@osdl.org22247952005-11-30 11:45:19 -08001813 /* pick up transmit status later */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001814 break;
1815
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001816 default:
1817 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07001818 printk(KERN_WARNING PFX
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001819 "unknown status opcode 0x%x\n", op);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001820 break;
1821 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001822 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001823
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001824exit_loop:
shemminger@osdl.org22247952005-11-30 11:45:19 -08001825 sky2_tx_check(hw, 0);
1826 sky2_tx_check(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001827
Stephen Hemminger793b8832005-09-14 16:06:14 -07001828 mmiowb();
1829
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001830 if (work_done < to_do) {
1831 /*
1832 * Another chip workaround, need to restart TX timer if status
1833 * LE was handled. WA_DEV_43_418
1834 */
1835 if (is_ec_a1(hw)) {
1836 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1837 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1838 }
1839
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001840 netif_rx_complete(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001841 hw->intr_mask |= Y2_IS_STAT_BMU;
1842 sky2_write32(hw, B0_IMSK, hw->intr_mask);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001843 mmiowb();
1844 return 0;
1845 } else {
1846 *budget -= work_done;
1847 dev0->quota -= work_done;
1848 return 1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001849 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001850}
1851
1852static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
1853{
1854 struct net_device *dev = hw->dev[port];
1855
1856 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
1857 dev->name, status);
1858
1859 if (status & Y2_IS_PAR_RD1) {
1860 printk(KERN_ERR PFX "%s: ram data read parity error\n",
1861 dev->name);
1862 /* Clear IRQ */
1863 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
1864 }
1865
1866 if (status & Y2_IS_PAR_WR1) {
1867 printk(KERN_ERR PFX "%s: ram data write parity error\n",
1868 dev->name);
1869
1870 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
1871 }
1872
1873 if (status & Y2_IS_PAR_MAC1) {
1874 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
1875 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
1876 }
1877
1878 if (status & Y2_IS_PAR_RX1) {
1879 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
1880 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
1881 }
1882
1883 if (status & Y2_IS_TCP_TXA1) {
1884 printk(KERN_ERR PFX "%s: TCP segmentation error\n", dev->name);
1885 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
1886 }
1887}
1888
1889static void sky2_hw_intr(struct sky2_hw *hw)
1890{
1891 u32 status = sky2_read32(hw, B0_HWE_ISRC);
1892
Stephen Hemminger793b8832005-09-14 16:06:14 -07001893 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001894 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001895
1896 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001897 u16 pci_err;
1898
1899 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001900 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
1901 pci_name(hw->pdev), pci_err);
1902
1903 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001904 pci_write_config_word(hw->pdev, PCI_STATUS,
1905 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001906 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1907 }
1908
1909 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001910 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001911 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001912
Stephen Hemminger793b8832005-09-14 16:06:14 -07001913 pci_read_config_dword(hw->pdev, PEX_UNC_ERR_STAT, &pex_err);
1914
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001915 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
1916 pci_name(hw->pdev), pex_err);
1917
1918 /* clear the interrupt */
1919 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001920 pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
1921 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001922 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1923
1924 if (pex_err & PEX_FATAL_ERRORS) {
1925 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
1926 hwmsk &= ~Y2_IS_PCI_EXP;
1927 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
1928 }
1929 }
1930
1931 if (status & Y2_HWE_L1_MASK)
1932 sky2_hw_error(hw, 0, status);
1933 status >>= 8;
1934 if (status & Y2_HWE_L1_MASK)
1935 sky2_hw_error(hw, 1, status);
1936}
1937
1938static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
1939{
1940 struct net_device *dev = hw->dev[port];
1941 struct sky2_port *sky2 = netdev_priv(dev);
1942 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
1943
1944 if (netif_msg_intr(sky2))
1945 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
1946 dev->name, status);
1947
1948 if (status & GM_IS_RX_FF_OR) {
1949 ++sky2->net_stats.rx_fifo_errors;
1950 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
1951 }
1952
1953 if (status & GM_IS_TX_FF_UR) {
1954 ++sky2->net_stats.tx_fifo_errors;
1955 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
1956 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001957}
1958
1959static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
1960{
1961 struct net_device *dev = hw->dev[port];
1962 struct sky2_port *sky2 = netdev_priv(dev);
1963
1964 hw->intr_mask &= ~(port == 0 ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
1965 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1966 tasklet_schedule(&sky2->phy_task);
1967}
1968
1969static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
1970{
1971 struct sky2_hw *hw = dev_id;
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001972 struct net_device *dev0 = hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001973 u32 status;
1974
1975 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001976 if (status == 0 || status == ~0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001977 return IRQ_NONE;
1978
1979 if (status & Y2_IS_HW_ERR)
1980 sky2_hw_intr(hw);
1981
Stephen Hemminger793b8832005-09-14 16:06:14 -07001982 /* Do NAPI for Rx and Tx status */
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001983 if (status & Y2_IS_STAT_BMU) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001984 hw->intr_mask &= ~Y2_IS_STAT_BMU;
1985 sky2_write32(hw, B0_IMSK, hw->intr_mask);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001986
shemminger@osdl.org0a122572005-11-30 11:45:17 -08001987 if (likely(__netif_rx_schedule_prep(dev0))) {
1988 prefetch(&hw->st_le[hw->st_idx]);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001989 __netif_rx_schedule(dev0);
shemminger@osdl.org0a122572005-11-30 11:45:17 -08001990 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001991 }
1992
Stephen Hemminger793b8832005-09-14 16:06:14 -07001993 if (status & Y2_IS_IRQ_PHY1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001994 sky2_phy_intr(hw, 0);
1995
1996 if (status & Y2_IS_IRQ_PHY2)
1997 sky2_phy_intr(hw, 1);
1998
1999 if (status & Y2_IS_IRQ_MAC1)
2000 sky2_mac_intr(hw, 0);
2001
2002 if (status & Y2_IS_IRQ_MAC2)
2003 sky2_mac_intr(hw, 1);
2004
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002005 sky2_write32(hw, B0_Y2_SP_ICR, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002006
2007 sky2_read32(hw, B0_IMSK);
2008
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002009 return IRQ_HANDLED;
2010}
2011
2012#ifdef CONFIG_NET_POLL_CONTROLLER
2013static void sky2_netpoll(struct net_device *dev)
2014{
2015 struct sky2_port *sky2 = netdev_priv(dev);
2016
Stephen Hemminger793b8832005-09-14 16:06:14 -07002017 sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002018}
2019#endif
2020
2021/* Chip internal frequency for clock calculations */
2022static inline u32 sky2_khz(const struct sky2_hw *hw)
2023{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002024 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002025 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002026 case CHIP_ID_YUKON_EC_U:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002027 return 125000; /* 125 Mhz */
2028 case CHIP_ID_YUKON_FE:
2029 return 100000; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002030 default: /* YUKON_XL */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002031 return 156000; /* 156 Mhz */
2032 }
2033}
2034
2035static inline u32 sky2_ms2clk(const struct sky2_hw *hw, u32 ms)
2036{
2037 return sky2_khz(hw) * ms;
2038}
2039
2040static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2041{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002042 return (sky2_khz(hw) * us) / 1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002043}
2044
2045static int sky2_reset(struct sky2_hw *hw)
2046{
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002047 u32 ctst;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002048 u16 status;
2049 u8 t8, pmd_type;
2050 int i;
2051
2052 ctst = sky2_read32(hw, B0_CTST);
2053
2054 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2055 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2056 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2057 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
2058 pci_name(hw->pdev), hw->chip_id);
2059 return -EOPNOTSUPP;
2060 }
2061
Stephen Hemminger793b8832005-09-14 16:06:14 -07002062 /* ring for status responses */
2063 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
2064 &hw->st_dma);
2065 if (!hw->st_le)
2066 return -ENOMEM;
2067
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002068 /* disable ASF */
2069 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
2070 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2071 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2072 }
2073
2074 /* do a SW reset */
2075 sky2_write8(hw, B0_CTST, CS_RST_SET);
2076 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2077
2078 /* clear PCI errors, if any */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002079 pci_read_config_word(hw->pdev, PCI_STATUS, &status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002080 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002081 pci_write_config_word(hw->pdev, PCI_STATUS,
2082 status | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002083
2084 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2085
2086 /* clear any PEX errors */
2087 if (is_pciex(hw)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002088 u16 lstat;
2089 pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
2090 0xffffffffUL);
2091 pci_read_config_word(hw->pdev, PEX_LNK_STAT, &lstat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002092 }
2093
2094 pmd_type = sky2_read8(hw, B2_PMD_TYP);
2095 hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
2096
2097 hw->ports = 1;
2098 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2099 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2100 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2101 ++hw->ports;
2102 }
2103 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2104
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002105 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002106
2107 for (i = 0; i < hw->ports; i++) {
2108 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2109 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2110 }
2111
2112 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2113
Stephen Hemminger793b8832005-09-14 16:06:14 -07002114 /* Clear I2C IRQ noise */
2115 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002116
2117 /* turn off hardware timer (unused) */
2118 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2119 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002120
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002121 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2122
Stephen Hemminger793b8832005-09-14 16:06:14 -07002123 /* Turn on descriptor polling (every 75us) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002124 sky2_write32(hw, B28_DPT_INI, sky2_us2clk(hw, 75));
2125 sky2_write8(hw, B28_DPT_CTRL, DPT_START);
2126
2127 /* Turn off receive timestamp */
2128 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002129 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002130
2131 /* enable the Tx Arbiters */
2132 for (i = 0; i < hw->ports; i++)
2133 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2134
2135 /* Initialize ram interface */
2136 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002137 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002138
2139 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2140 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2141 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2142 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2143 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2144 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2145 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2146 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2147 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2148 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2149 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2150 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2151 }
2152
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002153 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2154
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002155 spin_lock_bh(&hw->phy_lock);
2156 for (i = 0; i < hw->ports; i++)
2157 sky2_phy_reset(hw, i);
2158 spin_unlock_bh(&hw->phy_lock);
2159
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002160 memset(hw->st_le, 0, STATUS_LE_BYTES);
2161 hw->st_idx = 0;
2162
2163 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2164 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2165
2166 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002167 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002168
2169 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002170 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002171
Stephen Hemminger793b8832005-09-14 16:06:14 -07002172 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_ms2clk(hw, 10));
2173
2174 /* These status setup values are copied from SysKonnect's driver */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002175 if (is_ec_a1(hw)) {
2176 /* WA for dev. #4.3 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002177 sky2_write16(hw, STAT_TX_IDX_TH, 0xfff); /* Tx Threshold */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002178
2179 /* set Status-FIFO watermark */
2180 sky2_write8(hw, STAT_FIFO_WM, 0x21); /* WA for dev. #4.18 */
2181
2182 /* set Status-FIFO ISR watermark */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002183 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x07); /* WA for dev. #4.18 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002184
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002185 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002186 sky2_write16(hw, STAT_TX_IDX_TH, 0x000a);
2187
2188 /* set Status-FIFO watermark */
2189 sky2_write8(hw, STAT_FIFO_WM, 0x10);
2190
2191 /* set Status-FIFO ISR watermark */
2192 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2193 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x10);
2194
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002195 else /* WA dev 4.109 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002196 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x04);
2197
2198 sky2_write32(hw, STAT_ISR_TIMER_INI, 0x0190);
2199 }
2200
Stephen Hemminger793b8832005-09-14 16:06:14 -07002201 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002202 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2203
2204 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2205 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2206 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2207
2208 return 0;
2209}
2210
2211static inline u32 sky2_supported_modes(const struct sky2_hw *hw)
2212{
2213 u32 modes;
2214 if (hw->copper) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002215 modes = SUPPORTED_10baseT_Half
2216 | SUPPORTED_10baseT_Full
2217 | SUPPORTED_100baseT_Half
2218 | SUPPORTED_100baseT_Full
2219 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002220
2221 if (hw->chip_id != CHIP_ID_YUKON_FE)
2222 modes |= SUPPORTED_1000baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002223 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002224 } else
2225 modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
Stephen Hemminger793b8832005-09-14 16:06:14 -07002226 | SUPPORTED_Autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002227 return modes;
2228}
2229
Stephen Hemminger793b8832005-09-14 16:06:14 -07002230static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002231{
2232 struct sky2_port *sky2 = netdev_priv(dev);
2233 struct sky2_hw *hw = sky2->hw;
2234
2235 ecmd->transceiver = XCVR_INTERNAL;
2236 ecmd->supported = sky2_supported_modes(hw);
2237 ecmd->phy_address = PHY_ADDR_MARV;
2238 if (hw->copper) {
2239 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002240 | SUPPORTED_10baseT_Full
2241 | SUPPORTED_100baseT_Half
2242 | SUPPORTED_100baseT_Full
2243 | SUPPORTED_1000baseT_Half
2244 | SUPPORTED_1000baseT_Full
2245 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002246 ecmd->port = PORT_TP;
2247 } else
2248 ecmd->port = PORT_FIBRE;
2249
2250 ecmd->advertising = sky2->advertising;
2251 ecmd->autoneg = sky2->autoneg;
2252 ecmd->speed = sky2->speed;
2253 ecmd->duplex = sky2->duplex;
2254 return 0;
2255}
2256
2257static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2258{
2259 struct sky2_port *sky2 = netdev_priv(dev);
2260 const struct sky2_hw *hw = sky2->hw;
2261 u32 supported = sky2_supported_modes(hw);
2262
2263 if (ecmd->autoneg == AUTONEG_ENABLE) {
2264 ecmd->advertising = supported;
2265 sky2->duplex = -1;
2266 sky2->speed = -1;
2267 } else {
2268 u32 setting;
2269
Stephen Hemminger793b8832005-09-14 16:06:14 -07002270 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002271 case SPEED_1000:
2272 if (ecmd->duplex == DUPLEX_FULL)
2273 setting = SUPPORTED_1000baseT_Full;
2274 else if (ecmd->duplex == DUPLEX_HALF)
2275 setting = SUPPORTED_1000baseT_Half;
2276 else
2277 return -EINVAL;
2278 break;
2279 case SPEED_100:
2280 if (ecmd->duplex == DUPLEX_FULL)
2281 setting = SUPPORTED_100baseT_Full;
2282 else if (ecmd->duplex == DUPLEX_HALF)
2283 setting = SUPPORTED_100baseT_Half;
2284 else
2285 return -EINVAL;
2286 break;
2287
2288 case SPEED_10:
2289 if (ecmd->duplex == DUPLEX_FULL)
2290 setting = SUPPORTED_10baseT_Full;
2291 else if (ecmd->duplex == DUPLEX_HALF)
2292 setting = SUPPORTED_10baseT_Half;
2293 else
2294 return -EINVAL;
2295 break;
2296 default:
2297 return -EINVAL;
2298 }
2299
2300 if ((setting & supported) == 0)
2301 return -EINVAL;
2302
2303 sky2->speed = ecmd->speed;
2304 sky2->duplex = ecmd->duplex;
2305 }
2306
2307 sky2->autoneg = ecmd->autoneg;
2308 sky2->advertising = ecmd->advertising;
2309
2310 if (netif_running(dev)) {
2311 sky2_down(dev);
2312 sky2_up(dev);
2313 }
2314
2315 return 0;
2316}
2317
2318static void sky2_get_drvinfo(struct net_device *dev,
2319 struct ethtool_drvinfo *info)
2320{
2321 struct sky2_port *sky2 = netdev_priv(dev);
2322
2323 strcpy(info->driver, DRV_NAME);
2324 strcpy(info->version, DRV_VERSION);
2325 strcpy(info->fw_version, "N/A");
2326 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2327}
2328
2329static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002330 char name[ETH_GSTRING_LEN];
2331 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002332} sky2_stats[] = {
2333 { "tx_bytes", GM_TXO_OK_HI },
2334 { "rx_bytes", GM_RXO_OK_HI },
2335 { "tx_broadcast", GM_TXF_BC_OK },
2336 { "rx_broadcast", GM_RXF_BC_OK },
2337 { "tx_multicast", GM_TXF_MC_OK },
2338 { "rx_multicast", GM_RXF_MC_OK },
2339 { "tx_unicast", GM_TXF_UC_OK },
2340 { "rx_unicast", GM_RXF_UC_OK },
2341 { "tx_mac_pause", GM_TXF_MPAUSE },
2342 { "rx_mac_pause", GM_RXF_MPAUSE },
2343 { "collisions", GM_TXF_SNG_COL },
2344 { "late_collision",GM_TXF_LAT_COL },
2345 { "aborted", GM_TXF_ABO_COL },
2346 { "multi_collisions", GM_TXF_MUL_COL },
2347 { "fifo_underrun", GM_TXE_FIFO_UR },
2348 { "fifo_overflow", GM_RXE_FIFO_OV },
2349 { "rx_toolong", GM_RXF_LNG_ERR },
2350 { "rx_jabber", GM_RXF_JAB_PKT },
2351 { "rx_runt", GM_RXE_FRAG },
2352 { "rx_too_long", GM_RXF_LNG_ERR },
2353 { "rx_fcs_error", GM_RXF_FCS_ERR },
2354};
2355
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002356static u32 sky2_get_rx_csum(struct net_device *dev)
2357{
2358 struct sky2_port *sky2 = netdev_priv(dev);
2359
2360 return sky2->rx_csum;
2361}
2362
2363static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2364{
2365 struct sky2_port *sky2 = netdev_priv(dev);
2366
2367 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002368
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002369 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2370 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2371
2372 return 0;
2373}
2374
2375static u32 sky2_get_msglevel(struct net_device *netdev)
2376{
2377 struct sky2_port *sky2 = netdev_priv(netdev);
2378 return sky2->msg_enable;
2379}
2380
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002381static int sky2_nway_reset(struct net_device *dev)
2382{
2383 struct sky2_port *sky2 = netdev_priv(dev);
2384 struct sky2_hw *hw = sky2->hw;
2385
2386 if (sky2->autoneg != AUTONEG_ENABLE)
2387 return -EINVAL;
2388
2389 netif_stop_queue(dev);
2390
2391 spin_lock_irq(&hw->phy_lock);
2392 sky2_phy_reset(hw, sky2->port);
2393 sky2_phy_init(hw, sky2->port);
2394 spin_unlock_irq(&hw->phy_lock);
2395
2396 return 0;
2397}
2398
Stephen Hemminger793b8832005-09-14 16:06:14 -07002399static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002400{
2401 struct sky2_hw *hw = sky2->hw;
2402 unsigned port = sky2->port;
2403 int i;
2404
2405 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002406 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002407 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002408 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002409
Stephen Hemminger793b8832005-09-14 16:06:14 -07002410 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002411 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2412}
2413
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002414static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2415{
2416 struct sky2_port *sky2 = netdev_priv(netdev);
2417 sky2->msg_enable = value;
2418}
2419
2420static int sky2_get_stats_count(struct net_device *dev)
2421{
2422 return ARRAY_SIZE(sky2_stats);
2423}
2424
2425static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002426 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002427{
2428 struct sky2_port *sky2 = netdev_priv(dev);
2429
Stephen Hemminger793b8832005-09-14 16:06:14 -07002430 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002431}
2432
Stephen Hemminger793b8832005-09-14 16:06:14 -07002433static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002434{
2435 int i;
2436
2437 switch (stringset) {
2438 case ETH_SS_STATS:
2439 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2440 memcpy(data + i * ETH_GSTRING_LEN,
2441 sky2_stats[i].name, ETH_GSTRING_LEN);
2442 break;
2443 }
2444}
2445
2446/* Use hardware MIB variables for critical path statistics and
2447 * transmit feedback not reported at interrupt.
2448 * Other errors are accounted for in interrupt handler.
2449 */
2450static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2451{
2452 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002453 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002454
Stephen Hemminger793b8832005-09-14 16:06:14 -07002455 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002456
2457 sky2->net_stats.tx_bytes = data[0];
2458 sky2->net_stats.rx_bytes = data[1];
2459 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2460 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
2461 sky2->net_stats.multicast = data[5] + data[7];
2462 sky2->net_stats.collisions = data[10];
2463 sky2->net_stats.tx_aborted_errors = data[12];
2464
2465 return &sky2->net_stats;
2466}
2467
2468static int sky2_set_mac_address(struct net_device *dev, void *p)
2469{
2470 struct sky2_port *sky2 = netdev_priv(dev);
2471 struct sockaddr *addr = p;
2472 int err = 0;
2473
2474 if (!is_valid_ether_addr(addr->sa_data))
2475 return -EADDRNOTAVAIL;
2476
2477 sky2_down(dev);
2478 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002479 memcpy_toio(sky2->hw->regs + B2_MAC_1 + sky2->port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002480 dev->dev_addr, ETH_ALEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002481 memcpy_toio(sky2->hw->regs + B2_MAC_2 + sky2->port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002482 dev->dev_addr, ETH_ALEN);
2483 if (dev->flags & IFF_UP)
2484 err = sky2_up(dev);
2485 return err;
2486}
2487
2488static void sky2_set_multicast(struct net_device *dev)
2489{
2490 struct sky2_port *sky2 = netdev_priv(dev);
2491 struct sky2_hw *hw = sky2->hw;
2492 unsigned port = sky2->port;
2493 struct dev_mc_list *list = dev->mc_list;
2494 u16 reg;
2495 u8 filter[8];
2496
2497 memset(filter, 0, sizeof(filter));
2498
2499 reg = gma_read16(hw, port, GM_RX_CTRL);
2500 reg |= GM_RXCR_UCF_ENA;
2501
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002502 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002503 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002504 else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002505 memset(filter, 0xff, sizeof(filter));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002506 else if (dev->mc_count == 0) /* no multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002507 reg &= ~GM_RXCR_MCF_ENA;
2508 else {
2509 int i;
2510 reg |= GM_RXCR_MCF_ENA;
2511
2512 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
2513 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002514 filter[bit / 8] |= 1 << (bit % 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002515 }
2516 }
2517
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002518 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002519 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002520 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002521 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002522 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002523 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002524 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002525 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002526
2527 gma_write16(hw, port, GM_RX_CTRL, reg);
2528}
2529
2530/* Can have one global because blinking is controlled by
2531 * ethtool and that is always under RTNL mutex
2532 */
2533static inline void sky2_led(struct sky2_hw *hw, unsigned port, int on)
2534{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002535 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002536
Stephen Hemminger793b8832005-09-14 16:06:14 -07002537 spin_lock_bh(&hw->phy_lock);
2538 switch (hw->chip_id) {
2539 case CHIP_ID_YUKON_XL:
2540 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2541 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2542 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2543 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2544 PHY_M_LEDC_INIT_CTRL(7) |
2545 PHY_M_LEDC_STA1_CTRL(7) |
2546 PHY_M_LEDC_STA0_CTRL(7))
2547 : 0);
2548
2549 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2550 break;
2551
2552 default:
2553 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2554 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2555 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2556 PHY_M_LED_MO_10(MO_LED_ON) |
2557 PHY_M_LED_MO_100(MO_LED_ON) |
2558 PHY_M_LED_MO_1000(MO_LED_ON) |
2559 PHY_M_LED_MO_RX(MO_LED_ON)
2560 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2561 PHY_M_LED_MO_10(MO_LED_OFF) |
2562 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002563 PHY_M_LED_MO_1000(MO_LED_OFF) |
2564 PHY_M_LED_MO_RX(MO_LED_OFF));
2565
Stephen Hemminger793b8832005-09-14 16:06:14 -07002566 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002567 spin_unlock_bh(&hw->phy_lock);
2568}
2569
2570/* blink LED's for finding board */
2571static int sky2_phys_id(struct net_device *dev, u32 data)
2572{
2573 struct sky2_port *sky2 = netdev_priv(dev);
2574 struct sky2_hw *hw = sky2->hw;
2575 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002576 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002577 long ms;
2578 int onoff = 1;
2579
Stephen Hemminger793b8832005-09-14 16:06:14 -07002580 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002581 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2582 else
2583 ms = data * 1000;
2584
2585 /* save initial values */
2586 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002587 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2588 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2589 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2590 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2591 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2592 } else {
2593 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2594 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2595 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002596 spin_unlock_bh(&hw->phy_lock);
2597
2598 while (ms > 0) {
2599 sky2_led(hw, port, onoff);
2600 onoff = !onoff;
2601
2602 if (msleep_interruptible(250))
2603 break; /* interrupted */
2604 ms -= 250;
2605 }
2606
2607 /* resume regularly scheduled programming */
2608 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002609 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2610 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2611 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2612 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2613 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2614 } else {
2615 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2616 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2617 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002618 spin_unlock_bh(&hw->phy_lock);
2619
2620 return 0;
2621}
2622
2623static void sky2_get_pauseparam(struct net_device *dev,
2624 struct ethtool_pauseparam *ecmd)
2625{
2626 struct sky2_port *sky2 = netdev_priv(dev);
2627
2628 ecmd->tx_pause = sky2->tx_pause;
2629 ecmd->rx_pause = sky2->rx_pause;
2630 ecmd->autoneg = sky2->autoneg;
2631}
2632
2633static int sky2_set_pauseparam(struct net_device *dev,
2634 struct ethtool_pauseparam *ecmd)
2635{
2636 struct sky2_port *sky2 = netdev_priv(dev);
2637 int err = 0;
2638
2639 sky2->autoneg = ecmd->autoneg;
2640 sky2->tx_pause = ecmd->tx_pause != 0;
2641 sky2->rx_pause = ecmd->rx_pause != 0;
2642
2643 if (netif_running(dev)) {
2644 sky2_down(dev);
2645 err = sky2_up(dev);
2646 }
2647
2648 return err;
2649}
2650
2651#ifdef CONFIG_PM
2652static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2653{
2654 struct sky2_port *sky2 = netdev_priv(dev);
2655
2656 wol->supported = WAKE_MAGIC;
2657 wol->wolopts = sky2->wol ? WAKE_MAGIC : 0;
2658}
2659
2660static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2661{
2662 struct sky2_port *sky2 = netdev_priv(dev);
2663 struct sky2_hw *hw = sky2->hw;
2664
2665 if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
2666 return -EOPNOTSUPP;
2667
2668 sky2->wol = wol->wolopts == WAKE_MAGIC;
2669
2670 if (sky2->wol) {
2671 memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
2672
2673 sky2_write16(hw, WOL_CTRL_STAT,
2674 WOL_CTL_ENA_PME_ON_MAGIC_PKT |
2675 WOL_CTL_ENA_MAGIC_PKT_UNIT);
2676 } else
2677 sky2_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
2678
2679 return 0;
2680}
2681#endif
2682
Stephen Hemminger793b8832005-09-14 16:06:14 -07002683static void sky2_get_ringparam(struct net_device *dev,
2684 struct ethtool_ringparam *ering)
2685{
2686 struct sky2_port *sky2 = netdev_priv(dev);
2687
2688 ering->rx_max_pending = RX_MAX_PENDING;
2689 ering->rx_mini_max_pending = 0;
2690 ering->rx_jumbo_max_pending = 0;
2691 ering->tx_max_pending = TX_RING_SIZE - 1;
2692
2693 ering->rx_pending = sky2->rx_pending;
2694 ering->rx_mini_pending = 0;
2695 ering->rx_jumbo_pending = 0;
2696 ering->tx_pending = sky2->tx_pending;
2697}
2698
2699static int sky2_set_ringparam(struct net_device *dev,
2700 struct ethtool_ringparam *ering)
2701{
2702 struct sky2_port *sky2 = netdev_priv(dev);
2703 int err = 0;
2704
2705 if (ering->rx_pending > RX_MAX_PENDING ||
2706 ering->rx_pending < 8 ||
2707 ering->tx_pending < MAX_SKB_TX_LE ||
2708 ering->tx_pending > TX_RING_SIZE - 1)
2709 return -EINVAL;
2710
2711 if (netif_running(dev))
2712 sky2_down(dev);
2713
2714 sky2->rx_pending = ering->rx_pending;
2715 sky2->tx_pending = ering->tx_pending;
2716
2717 if (netif_running(dev))
2718 err = sky2_up(dev);
2719
2720 return err;
2721}
2722
Stephen Hemminger793b8832005-09-14 16:06:14 -07002723static int sky2_get_regs_len(struct net_device *dev)
2724{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002725 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002726}
2727
2728/*
2729 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002730 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07002731 */
2732static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2733 void *p)
2734{
2735 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002736 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002737
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002738 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002739 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002740 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002741
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002742 memcpy_fromio(p, io, B3_RAM_ADDR);
2743
2744 memcpy_fromio(p + B3_RI_WTO_R1,
2745 io + B3_RI_WTO_R1,
2746 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002747}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002748
2749static struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002750 .get_settings = sky2_get_settings,
2751 .set_settings = sky2_set_settings,
2752 .get_drvinfo = sky2_get_drvinfo,
2753 .get_msglevel = sky2_get_msglevel,
2754 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002755 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002756 .get_regs_len = sky2_get_regs_len,
2757 .get_regs = sky2_get_regs,
2758 .get_link = ethtool_op_get_link,
2759 .get_sg = ethtool_op_get_sg,
2760 .set_sg = ethtool_op_set_sg,
2761 .get_tx_csum = ethtool_op_get_tx_csum,
2762 .set_tx_csum = ethtool_op_set_tx_csum,
2763 .get_tso = ethtool_op_get_tso,
2764 .set_tso = ethtool_op_set_tso,
2765 .get_rx_csum = sky2_get_rx_csum,
2766 .set_rx_csum = sky2_set_rx_csum,
2767 .get_strings = sky2_get_strings,
2768 .get_ringparam = sky2_get_ringparam,
2769 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002770 .get_pauseparam = sky2_get_pauseparam,
2771 .set_pauseparam = sky2_set_pauseparam,
2772#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07002773 .get_wol = sky2_get_wol,
2774 .set_wol = sky2_set_wol,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002775#endif
Stephen Hemminger793b8832005-09-14 16:06:14 -07002776 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002777 .get_stats_count = sky2_get_stats_count,
2778 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07002779 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002780};
2781
2782/* Initialize network device */
2783static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
2784 unsigned port, int highmem)
2785{
2786 struct sky2_port *sky2;
2787 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
2788
2789 if (!dev) {
2790 printk(KERN_ERR "sky2 etherdev alloc failed");
2791 return NULL;
2792 }
2793
2794 SET_MODULE_OWNER(dev);
2795 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08002796 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002797 dev->open = sky2_up;
2798 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08002799 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002800 dev->hard_start_xmit = sky2_xmit_frame;
2801 dev->get_stats = sky2_get_stats;
2802 dev->set_multicast_list = sky2_set_multicast;
2803 dev->set_mac_address = sky2_set_mac_address;
2804 dev->change_mtu = sky2_change_mtu;
2805 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
2806 dev->tx_timeout = sky2_tx_timeout;
2807 dev->watchdog_timeo = TX_WATCHDOG;
2808 if (port == 0)
2809 dev->poll = sky2_poll;
2810 dev->weight = NAPI_WEIGHT;
2811#ifdef CONFIG_NET_POLL_CONTROLLER
2812 dev->poll_controller = sky2_netpoll;
2813#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002814
2815 sky2 = netdev_priv(dev);
2816 sky2->netdev = dev;
2817 sky2->hw = hw;
2818 sky2->msg_enable = netif_msg_init(debug, default_msg);
2819
2820 spin_lock_init(&sky2->tx_lock);
2821 /* Auto speed and flow control */
2822 sky2->autoneg = AUTONEG_ENABLE;
2823 sky2->tx_pause = 0;
2824 sky2->rx_pause = 1;
2825 sky2->duplex = -1;
2826 sky2->speed = -1;
2827 sky2->advertising = sky2_supported_modes(hw);
2828 sky2->rx_csum = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002829 tasklet_init(&sky2->phy_task, sky2_phy_task, (unsigned long)sky2);
2830 sky2->tx_pending = TX_DEF_PENDING;
2831 sky2->rx_pending = is_ec_a1(hw) ? 8 : RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002832
2833 hw->dev[port] = dev;
2834
2835 sky2->port = port;
2836
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002837 dev->features |= NETIF_F_LLTX;
2838 if (hw->chip_id != CHIP_ID_YUKON_EC_U)
2839 dev->features |= NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002840 if (highmem)
2841 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002842 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002843
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002844#ifdef SKY2_VLAN_TAG_USED
2845 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
2846 dev->vlan_rx_register = sky2_vlan_rx_register;
2847 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
2848#endif
2849
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002850 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002851 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07002852 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002853
2854 /* device is off until link detection */
2855 netif_carrier_off(dev);
2856 netif_stop_queue(dev);
2857
2858 return dev;
2859}
2860
2861static inline void sky2_show_addr(struct net_device *dev)
2862{
2863 const struct sky2_port *sky2 = netdev_priv(dev);
2864
2865 if (netif_msg_probe(sky2))
2866 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
2867 dev->name,
2868 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
2869 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
2870}
2871
2872static int __devinit sky2_probe(struct pci_dev *pdev,
2873 const struct pci_device_id *ent)
2874{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002875 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002876 struct sky2_hw *hw;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002877 int err, pm_cap, using_dac = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002878
Stephen Hemminger793b8832005-09-14 16:06:14 -07002879 err = pci_enable_device(pdev);
2880 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002881 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
2882 pci_name(pdev));
2883 goto err_out;
2884 }
2885
Stephen Hemminger793b8832005-09-14 16:06:14 -07002886 err = pci_request_regions(pdev, DRV_NAME);
2887 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002888 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
2889 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002890 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002891 }
2892
2893 pci_set_master(pdev);
2894
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002895 /* Find power-management capability. */
2896 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
2897 if (pm_cap == 0) {
2898 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
2899 "aborting.\n");
2900 err = -EIO;
2901 goto err_out_free_regions;
2902 }
2903
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002904 if (sizeof(dma_addr_t) > sizeof(u32)) {
2905 err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
2906 if (!err)
2907 using_dac = 1;
2908 }
2909
2910 if (!using_dac) {
2911 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
2912 if (err) {
2913 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
2914 pci_name(pdev));
2915 goto err_out_free_regions;
2916 }
2917 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002918#ifdef __BIG_ENDIAN
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002919 /* byte swap descriptors in hardware */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002920 {
2921 u32 reg;
2922
2923 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
2924 reg |= PCI_REV_DESC;
2925 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
2926 }
2927#endif
2928
2929 err = -ENOMEM;
2930 hw = kmalloc(sizeof(*hw), GFP_KERNEL);
2931 if (!hw) {
2932 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
2933 pci_name(pdev));
2934 goto err_out_free_regions;
2935 }
2936
2937 memset(hw, 0, sizeof(*hw));
2938 hw->pdev = pdev;
2939 spin_lock_init(&hw->phy_lock);
2940
2941 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
2942 if (!hw->regs) {
2943 printk(KERN_ERR PFX "%s: cannot map device registers\n",
2944 pci_name(pdev));
2945 goto err_out_free_hw;
2946 }
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002947 hw->pm_cap = pm_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002948
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002949 err = sky2_reset(hw);
2950 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002951 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002952
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08002953 printk(KERN_INFO PFX "v%s addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
2954 DRV_VERSION, pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger92f965e2005-12-09 11:34:53 -08002955 yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07002956 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002957
Stephen Hemminger793b8832005-09-14 16:06:14 -07002958 dev = sky2_init_netdev(hw, 0, using_dac);
2959 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002960 goto err_out_free_pci;
2961
Stephen Hemminger793b8832005-09-14 16:06:14 -07002962 err = register_netdev(dev);
2963 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002964 printk(KERN_ERR PFX "%s: cannot register net device\n",
2965 pci_name(pdev));
2966 goto err_out_free_netdev;
2967 }
2968
2969 sky2_show_addr(dev);
2970
2971 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
2972 if (register_netdev(dev1) == 0)
2973 sky2_show_addr(dev1);
2974 else {
2975 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002976 printk(KERN_WARNING PFX
2977 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002978 hw->dev[1] = NULL;
2979 free_netdev(dev1);
2980 }
2981 }
2982
Stephen Hemminger793b8832005-09-14 16:06:14 -07002983 err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
2984 if (err) {
2985 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
2986 pci_name(pdev), pdev->irq);
2987 goto err_out_unregister;
2988 }
2989
2990 hw->intr_mask = Y2_IS_BASE;
2991 sky2_write32(hw, B0_IMSK, hw->intr_mask);
2992
2993 pci_set_drvdata(pdev, hw);
2994
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002995 return 0;
2996
Stephen Hemminger793b8832005-09-14 16:06:14 -07002997err_out_unregister:
2998 if (dev1) {
2999 unregister_netdev(dev1);
3000 free_netdev(dev1);
3001 }
3002 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003003err_out_free_netdev:
3004 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003005err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07003006 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003007 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3008err_out_iounmap:
3009 iounmap(hw->regs);
3010err_out_free_hw:
3011 kfree(hw);
3012err_out_free_regions:
3013 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003014 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003015err_out:
3016 return err;
3017}
3018
3019static void __devexit sky2_remove(struct pci_dev *pdev)
3020{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003021 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003022 struct net_device *dev0, *dev1;
3023
Stephen Hemminger793b8832005-09-14 16:06:14 -07003024 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003025 return;
3026
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003027 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07003028 dev1 = hw->dev[1];
3029 if (dev1)
3030 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003031 unregister_netdev(dev0);
3032
Stephen Hemminger793b8832005-09-14 16:06:14 -07003033 sky2_write32(hw, B0_IMSK, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003034 sky2_set_power_state(hw, PCI_D3hot);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003035 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003036 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003037 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003038
3039 free_irq(pdev->irq, hw);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003040 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003041 pci_release_regions(pdev);
3042 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003043
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003044 if (dev1)
3045 free_netdev(dev1);
3046 free_netdev(dev0);
3047 iounmap(hw->regs);
3048 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003049
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003050 pci_set_drvdata(pdev, NULL);
3051}
3052
3053#ifdef CONFIG_PM
3054static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
3055{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003056 struct sky2_hw *hw = pci_get_drvdata(pdev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003057 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003058
3059 for (i = 0; i < 2; i++) {
3060 struct net_device *dev = hw->dev[i];
3061
3062 if (dev) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003063 if (!netif_running(dev))
3064 continue;
3065
3066 sky2_down(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003067 netif_device_detach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003068 }
3069 }
3070
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003071 return sky2_set_power_state(hw, pci_choose_state(pdev, state));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003072}
3073
3074static int sky2_resume(struct pci_dev *pdev)
3075{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003076 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003077 int i;
3078
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003079 pci_restore_state(pdev);
3080 pci_enable_wake(pdev, PCI_D0, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003081 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003082
3083 sky2_reset(hw);
3084
3085 for (i = 0; i < 2; i++) {
3086 struct net_device *dev = hw->dev[i];
3087 if (dev) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003088 if (netif_running(dev)) {
3089 netif_device_attach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003090 sky2_up(dev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003091 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003092 }
3093 }
3094 return 0;
3095}
3096#endif
3097
3098static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003099 .name = DRV_NAME,
3100 .id_table = sky2_id_table,
3101 .probe = sky2_probe,
3102 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003103#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003104 .suspend = sky2_suspend,
3105 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003106#endif
3107};
3108
3109static int __init sky2_init_module(void)
3110{
shemminger@osdl.org50241c42005-11-30 11:45:22 -08003111 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003112}
3113
3114static void __exit sky2_cleanup_module(void)
3115{
3116 pci_unregister_driver(&sky2_driver);
3117}
3118
3119module_init(sky2_init_module);
3120module_exit(sky2_cleanup_module);
3121
3122MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3123MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3124MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003125MODULE_VERSION(DRV_VERSION);