blob: 215a36d38b6d07fd6ce267df5e50471ae582afbe [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
91
Ben Widawsky40521052012-06-04 14:42:43 -070092/* This is a HW constraint. The value below is the largest known requirement
93 * I've seen in a spec to date, and that was a workaround for a non-shipping
94 * part. It should be safe to decrease this, but it's more future proof as is.
95 */
Ben Widawskyb731d332013-12-06 14:10:59 -080096#define GEN6_CONTEXT_ALIGN (64<<10)
97#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -070098
99static struct i915_hw_context *
100i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800101static int do_switch(struct intel_ring_buffer *ring,
102 struct i915_hw_context *to);
Ben Widawsky40521052012-06-04 14:42:43 -0700103
Ben Widawskyb731d332013-12-06 14:10:59 -0800104static size_t get_context_alignment(struct drm_device *dev)
105{
106 if (IS_GEN6(dev))
107 return GEN6_CONTEXT_ALIGN;
108
109 return GEN7_CONTEXT_ALIGN;
110}
111
Ben Widawsky254f9652012-06-04 14:42:42 -0700112static int get_context_size(struct drm_device *dev)
113{
114 struct drm_i915_private *dev_priv = dev->dev_private;
115 int ret;
116 u32 reg;
117
118 switch (INTEL_INFO(dev)->gen) {
119 case 6:
120 reg = I915_READ(CXT_SIZE);
121 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
122 break;
123 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700124 reg = I915_READ(GEN7_CXT_SIZE);
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700125 if (IS_HASWELL(dev))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700126 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700127 else
128 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700129 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700130 case 8:
131 ret = GEN8_CXT_TOTAL_SIZE;
132 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700133 default:
134 BUG();
135 }
136
137 return ret;
138}
139
Mika Kuoppaladce32712013-04-30 13:30:33 +0300140void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700141{
Mika Kuoppaladce32712013-04-30 13:30:33 +0300142 struct i915_hw_context *ctx = container_of(ctx_ref,
143 typeof(*ctx), ref);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800144 struct i915_hw_ppgtt *ppgtt = NULL;
Ben Widawsky40521052012-06-04 14:42:43 -0700145
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800146 /* We refcount even the aliasing PPGTT to keep the code symmetric */
147 if (USES_ALIASING_PPGTT(ctx->obj->base.dev))
148 ppgtt = container_of(ctx->vm, struct i915_hw_ppgtt, base);
149
150 /* XXX: Free up the object before tearing down the address space, in
151 * case we're bound in the PPGTT */
Ben Widawsky40521052012-06-04 14:42:43 -0700152 drm_gem_object_unreference(&ctx->obj->base);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800153
154 if (ppgtt)
155 kref_put(&ppgtt->ref, ppgtt_release);
156 list_del(&ctx->link);
Ben Widawsky40521052012-06-04 14:42:43 -0700157 kfree(ctx);
158}
159
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800160static struct i915_hw_ppgtt *
161create_vm_for_ctx(struct drm_device *dev, struct i915_hw_context *ctx)
162{
163 struct i915_hw_ppgtt *ppgtt;
164 int ret;
165
166 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
167 if (!ppgtt)
168 return ERR_PTR(-ENOMEM);
169
170 ret = i915_gem_init_ppgtt(dev, ppgtt);
171 if (ret) {
172 kfree(ppgtt);
173 return ERR_PTR(ret);
174 }
175
176 return ppgtt;
177}
178
Ben Widawsky146937e2012-06-29 10:30:39 -0700179static struct i915_hw_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700180create_hw_context(struct drm_device *dev,
Ben Widawsky146937e2012-06-29 10:30:39 -0700181 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700182{
183 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky146937e2012-06-29 10:30:39 -0700184 struct i915_hw_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800185 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700186
Ben Widawskyf94982b2012-11-10 10:56:04 -0800187 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700188 if (ctx == NULL)
189 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700190
Mika Kuoppaladce32712013-04-30 13:30:33 +0300191 kref_init(&ctx->ref);
Ben Widawsky146937e2012-06-29 10:30:39 -0700192 ctx->obj = i915_gem_alloc_object(dev, dev_priv->hw_context_size);
Ben Widawskya33afea2013-09-17 21:12:45 -0700193 INIT_LIST_HEAD(&ctx->link);
Ben Widawsky146937e2012-06-29 10:30:39 -0700194 if (ctx->obj == NULL) {
195 kfree(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700196 DRM_DEBUG_DRIVER("Context object allocated failed\n");
Ben Widawsky146937e2012-06-29 10:30:39 -0700197 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700198 }
199
Chris Wilson4615d4c2013-04-08 14:28:40 +0100200 if (INTEL_INFO(dev)->gen >= 7) {
201 ret = i915_gem_object_set_cache_level(ctx->obj,
Chris Wilson350ec882013-08-06 13:17:02 +0100202 I915_CACHE_L3_LLC);
Ben Widawskybb036412013-05-25 12:26:38 -0700203 /* Failure shouldn't ever happen this early */
204 if (WARN_ON(ret))
Chris Wilson4615d4c2013-04-08 14:28:40 +0100205 goto err_out;
206 }
207
Ben Widawskya33afea2013-09-17 21:12:45 -0700208 list_add_tail(&ctx->link, &dev_priv->context_list);
Ben Widawsky40521052012-06-04 14:42:43 -0700209
210 /* Default context will never have a file_priv */
211 if (file_priv == NULL)
Ben Widawsky146937e2012-06-29 10:30:39 -0700212 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700213
Tejun Heoc8c470a2013-02-27 17:04:10 -0800214 ret = idr_alloc(&file_priv->context_idr, ctx, DEFAULT_CONTEXT_ID + 1, 0,
215 GFP_KERNEL);
216 if (ret < 0)
Ben Widawsky40521052012-06-04 14:42:43 -0700217 goto err_out;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300218
219 ctx->file_priv = file_priv;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800220 ctx->id = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700221 /* NB: Mark all slices as needing a remap so that when the context first
222 * loads it will restore whatever remap state already exists. If there
223 * is no remap info, it will be a NOP. */
224 ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
Ben Widawsky40521052012-06-04 14:42:43 -0700225
Ben Widawsky146937e2012-06-29 10:30:39 -0700226 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700227
228err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300229 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700230 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700231}
232
Ben Widawskye0556842012-06-04 14:42:46 -0700233static inline bool is_default_context(struct i915_hw_context *ctx)
234{
Ben Widawsky0009e462013-12-06 14:11:02 -0800235 /* Cheap trick to determine default contexts */
236 return ctx->file_priv ? false : true;
Ben Widawskye0556842012-06-04 14:42:46 -0700237}
238
Ben Widawsky254f9652012-06-04 14:42:42 -0700239/**
240 * The default context needs to exist per ring that uses contexts. It stores the
241 * context state of the GPU for applications that don't utilize HW contexts, as
242 * well as an idle case.
243 */
Ben Widawskya45d0f62013-12-06 14:11:05 -0800244static struct i915_hw_context *
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800245create_default_context(struct drm_device *dev,
246 struct drm_i915_file_private *file_priv,
247 bool create_vm)
Ben Widawsky254f9652012-06-04 14:42:42 -0700248{
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800249 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky40521052012-06-04 14:42:43 -0700250 struct i915_hw_context *ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800251 int ret = 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700252
Ben Widawskyb731d332013-12-06 14:10:59 -0800253 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Ben Widawsky40521052012-06-04 14:42:43 -0700254
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800255 /* Not yet supported */
256 BUG_ON(file_priv);
257
258 ctx = create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700259 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800260 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700261
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800262 if (create_vm) {
263 struct i915_hw_ppgtt *ppgtt = create_vm_for_ctx(dev, ctx);
264
265 if (IS_ERR_OR_NULL(ppgtt)) {
266 DRM_ERROR("PPGTT setup failed (%ld)\n", PTR_ERR(ppgtt));
267 ret = PTR_ERR(ppgtt);
268 goto err_destroy;
269 } else
270 ctx->vm = &ppgtt->base;
271
272 /* This case is reserved for the global default context and
273 * should only happen once. */
274 if (!file_priv) {
275 if (WARN_ON(dev_priv->mm.aliasing_ppgtt)) {
276 ret = -EEXIST;
277 goto err_destroy;
278 }
279
280 dev_priv->mm.aliasing_ppgtt = ppgtt;
281
282 /* We may need to do things with the shrinker which
283 * require us to immediately switch back to the default
284 * context. This can cause a problem as pinning the
285 * default context also requires GTT space which may not
286 * be available. To avoid this we always pin the default
287 * context.
288 */
289 ret = i915_gem_obj_ggtt_pin(ctx->obj,
290 get_context_alignment(dev),
291 false, false);
292 if (ret) {
293 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
294 goto err_destroy;
295 }
296 }
297 } else if (USES_ALIASING_PPGTT(dev)) {
298 /* For platforms which only have aliasing PPGTT, we fake the
299 * address space and refcounting. */
300 kref_get(&dev_priv->mm.aliasing_ppgtt->ref);
Ben Widawskybb036412013-05-25 12:26:38 -0700301 }
Ben Widawsky40521052012-06-04 14:42:43 -0700302
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800303 /* TODO: Until full ppgtt... */
304 if (USES_ALIASING_PPGTT(dev))
305 ctx->vm = &dev_priv->mm.aliasing_ppgtt->base;
306 else
307 ctx->vm = &dev_priv->gtt.base;
308
Ben Widawskya45d0f62013-12-06 14:11:05 -0800309 return ctx;
Chris Wilson9a3b5302012-07-15 12:34:24 +0100310
Chris Wilson9a3b5302012-07-15 12:34:24 +0100311err_destroy:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300312 i915_gem_context_unreference(ctx);
Ben Widawskya45d0f62013-12-06 14:11:05 -0800313 return ERR_PTR(ret);
Ben Widawsky254f9652012-06-04 14:42:42 -0700314}
315
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800316void i915_gem_context_reset(struct drm_device *dev)
317{
318 struct drm_i915_private *dev_priv = dev->dev_private;
319 struct intel_ring_buffer *ring;
320 int i;
321
322 if (!HAS_HW_CONTEXTS(dev))
323 return;
324
325 /* Prevent the hardware from restoring the last context (which hung) on
326 * the next switch */
327 for (i = 0; i < I915_NUM_RINGS; i++) {
328 struct i915_hw_context *dctx;
329 if (!(INTEL_INFO(dev)->ring_mask & (1<<i)))
330 continue;
331
332 /* Do a fake switch to the default context */
333 ring = &dev_priv->ring[i];
334 dctx = ring->default_context;
335 if (WARN_ON(!dctx))
336 continue;
337
338 if (!ring->last_context)
339 continue;
340
341 if (ring->last_context == dctx)
342 continue;
343
344 if (i == RCS) {
345 WARN_ON(i915_gem_obj_ggtt_pin(dctx->obj,
346 get_context_alignment(dev),
347 false, false));
348 /* Fake a finish/inactive */
349 dctx->obj->base.write_domain = 0;
350 dctx->obj->active = 0;
351 }
352
353 i915_gem_context_unreference(ring->last_context);
354 i915_gem_context_reference(dctx);
355 ring->last_context = dctx;
356 }
357}
358
Ben Widawsky8245be32013-11-06 13:56:29 -0200359int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700360{
361 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800362 struct intel_ring_buffer *ring;
Ben Widawskya45d0f62013-12-06 14:11:05 -0800363 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700364
Ben Widawsky8245be32013-11-06 13:56:29 -0200365 if (!HAS_HW_CONTEXTS(dev))
366 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700367
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800368 /* Init should only be called once per module load. Eventually the
369 * restriction on the context_disabled check can be loosened. */
370 if (WARN_ON(dev_priv->ring[RCS].default_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200371 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700372
Ben Widawsky07ea0d82013-02-07 13:34:19 -0800373 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
Ben Widawsky254f9652012-06-04 14:42:42 -0700374
Ben Widawsky07ea0d82013-02-07 13:34:19 -0800375 if (dev_priv->hw_context_size > (1<<20)) {
Ben Widawskybb036412013-05-25 12:26:38 -0700376 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size\n");
Ben Widawsky8245be32013-11-06 13:56:29 -0200377 return -E2BIG;
Ben Widawsky254f9652012-06-04 14:42:42 -0700378 }
379
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800380 dev_priv->ring[RCS].default_context =
381 create_default_context(dev, NULL, USES_ALIASING_PPGTT(dev));
Ben Widawskya45d0f62013-12-06 14:11:05 -0800382
Ben Widawskya45d0f62013-12-06 14:11:05 -0800383 if (IS_ERR_OR_NULL(dev_priv->ring[RCS].default_context)) {
384 DRM_DEBUG_DRIVER("Disabling HW Contexts; create failed %ld\n",
385 PTR_ERR(dev_priv->ring[RCS].default_context));
386 return PTR_ERR(dev_priv->ring[RCS].default_context);
Ben Widawsky254f9652012-06-04 14:42:42 -0700387 }
388
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800389 for (i = RCS + 1; i < I915_NUM_RINGS; i++) {
390 if (!(INTEL_INFO(dev)->ring_mask & (1<<i)))
391 continue;
392
393 ring = &dev_priv->ring[i];
394
395 /* NB: RCS will hold a ref for all rings */
396 ring->default_context = dev_priv->ring[RCS].default_context;
397 }
398
Ben Widawsky254f9652012-06-04 14:42:42 -0700399 DRM_DEBUG_DRIVER("HW context support initialized\n");
Ben Widawsky8245be32013-11-06 13:56:29 -0200400 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700401}
402
403void i915_gem_context_fini(struct drm_device *dev)
404{
405 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300406 struct i915_hw_context *dctx = dev_priv->ring[RCS].default_context;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800407 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700408
Ben Widawsky8245be32013-11-06 13:56:29 -0200409 if (!HAS_HW_CONTEXTS(dev))
Ben Widawsky254f9652012-06-04 14:42:42 -0700410 return;
Ben Widawsky40521052012-06-04 14:42:43 -0700411
Daniel Vetter55a66622012-06-19 21:55:32 +0200412 /* The only known way to stop the gpu from accessing the hw context is
413 * to reset it. Do this as the very last operation to avoid confusing
414 * other code, leading to spurious errors. */
415 intel_gpu_reset(dev);
416
Mika Kuoppala168f8362013-05-03 16:29:08 +0300417 /* When default context is created and switched to, base object refcount
418 * will be 2 (+1 from object creation and +1 from do_switch()).
419 * i915_gem_context_fini() will be called after gpu_idle() has switched
420 * to default context. So we need to unreference the base object once
421 * to offset the do_switch part, so that i915_gem_context_unreference()
422 * can then free the base object correctly. */
Ben Widawsky71b76d02013-10-14 10:01:37 -0700423 WARN_ON(!dev_priv->ring[RCS].last_context);
424 if (dev_priv->ring[RCS].last_context == dctx) {
425 /* Fake switch to NULL context */
426 WARN_ON(dctx->obj->active);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800427 i915_gem_object_ggtt_unpin(dctx->obj);
Ben Widawsky71b76d02013-10-14 10:01:37 -0700428 i915_gem_context_unreference(dctx);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800429 dev_priv->ring[RCS].last_context = NULL;
430 }
431
432 for (i = 0; i < I915_NUM_RINGS; i++) {
433 struct intel_ring_buffer *ring = &dev_priv->ring[i];
434 if (!(INTEL_INFO(dev)->ring_mask & (1<<i)))
435 continue;
436
437 if (ring->last_context)
438 i915_gem_context_unreference(ring->last_context);
439
440 ring->default_context = NULL;
Ben Widawsky0009e462013-12-06 14:11:02 -0800441 ring->last_context = NULL;
Ben Widawsky71b76d02013-10-14 10:01:37 -0700442 }
443
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800444 i915_gem_object_ggtt_unpin(dctx->obj);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300445 i915_gem_context_unreference(dctx);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800446 dev_priv->mm.aliasing_ppgtt = NULL;
Ben Widawsky254f9652012-06-04 14:42:42 -0700447}
448
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800449int i915_gem_context_enable(struct drm_i915_private *dev_priv)
450{
451 struct intel_ring_buffer *ring;
452 int ret, i;
453
454 if (!HAS_HW_CONTEXTS(dev_priv->dev))
455 return 0;
456
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800457 /* This is the only place the aliasing PPGTT gets enabled, which means
458 * it has to happen before we bail on reset */
459 if (dev_priv->mm.aliasing_ppgtt) {
460 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
461 ppgtt->enable(ppgtt);
462 }
463
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800464 /* FIXME: We should make this work, even in reset */
465 if (i915_reset_in_progress(&dev_priv->gpu_error))
466 return 0;
467
468 BUG_ON(!dev_priv->ring[RCS].default_context);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800469
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800470 for_each_ring(ring, dev_priv, i) {
471 ret = do_switch(ring, ring->default_context);
472 if (ret)
473 return ret;
474 }
475
476 return 0;
477}
478
Ben Widawsky40521052012-06-04 14:42:43 -0700479static int context_idr_cleanup(int id, void *p, void *data)
480{
Daniel Vetter73c273e2012-06-19 20:27:39 +0200481 struct i915_hw_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700482
483 BUG_ON(id == DEFAULT_CONTEXT_ID);
Ben Widawsky40521052012-06-04 14:42:43 -0700484
Mika Kuoppaladce32712013-04-30 13:30:33 +0300485 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700486 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700487}
488
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300489struct i915_ctx_hang_stats *
Chris Wilson11fa3382013-07-03 17:22:06 +0300490i915_gem_context_get_hang_stats(struct drm_device *dev,
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300491 struct drm_file *file,
492 u32 id)
493{
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300494 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson11fa3382013-07-03 17:22:06 +0300495 struct i915_hw_context *ctx;
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300496
497 if (id == DEFAULT_CONTEXT_ID)
498 return &file_priv->hang_stats;
499
Ben Widawsky8245be32013-11-06 13:56:29 -0200500 if (!HAS_HW_CONTEXTS(dev))
501 return ERR_PTR(-ENOENT);
502
503 ctx = i915_gem_context_get(file->driver_priv, id);
Chris Wilson11fa3382013-07-03 17:22:06 +0300504 if (ctx == NULL)
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300505 return ERR_PTR(-ENOENT);
506
Chris Wilson11fa3382013-07-03 17:22:06 +0300507 return &ctx->hang_stats;
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300508}
509
Ben Widawskye422b882013-12-06 14:10:58 -0800510int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
511{
512 struct drm_i915_file_private *file_priv = file->driver_priv;
513
514 if (!HAS_HW_CONTEXTS(dev))
515 return 0;
516
517 idr_init(&file_priv->context_idr);
518
519 return 0;
520}
521
Ben Widawsky254f9652012-06-04 14:42:42 -0700522void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
523{
Ben Widawsky40521052012-06-04 14:42:43 -0700524 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700525
Ben Widawskye422b882013-12-06 14:10:58 -0800526 if (!HAS_HW_CONTEXTS(dev))
527 return;
528
Ben Widawsky40521052012-06-04 14:42:43 -0700529 mutex_lock(&dev->struct_mutex);
Daniel Vetter73c273e2012-06-19 20:27:39 +0200530 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700531 idr_destroy(&file_priv->context_idr);
532 mutex_unlock(&dev->struct_mutex);
533}
534
Ben Widawskye0556842012-06-04 14:42:46 -0700535static struct i915_hw_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700536i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
537{
538 return (struct i915_hw_context *)idr_find(&file_priv->context_idr, id);
Ben Widawsky254f9652012-06-04 14:42:42 -0700539}
Ben Widawskye0556842012-06-04 14:42:46 -0700540
541static inline int
542mi_set_context(struct intel_ring_buffer *ring,
543 struct i915_hw_context *new_context,
544 u32 hw_flags)
545{
546 int ret;
547
Ben Widawsky12b02862012-06-04 14:42:50 -0700548 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
549 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
550 * explicitly, so we rely on the value at ring init, stored in
551 * itlb_before_ctx_switch.
552 */
553 if (IS_GEN6(ring->dev) && ring->itlb_before_ctx_switch) {
Chris Wilsonac82ea22012-10-01 14:27:04 +0100554 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700555 if (ret)
556 return ret;
557 }
558
Ben Widawskye37ec392012-06-04 14:42:48 -0700559 ret = intel_ring_begin(ring, 6);
Ben Widawskye0556842012-06-04 14:42:46 -0700560 if (ret)
561 return ret;
562
Damien Lespiau8693a822013-05-03 18:48:11 +0100563 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw */
Ben Widawskye37ec392012-06-04 14:42:48 -0700564 if (IS_GEN7(ring->dev))
565 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
566 else
567 intel_ring_emit(ring, MI_NOOP);
568
Ben Widawskye0556842012-06-04 14:42:46 -0700569 intel_ring_emit(ring, MI_NOOP);
570 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700571 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->obj) |
Ben Widawskye0556842012-06-04 14:42:46 -0700572 MI_MM_SPACE_GTT |
573 MI_SAVE_EXT_STATE_EN |
574 MI_RESTORE_EXT_STATE_EN |
575 hw_flags);
576 /* w/a: MI_SET_CONTEXT must always be followed by MI_NOOP */
577 intel_ring_emit(ring, MI_NOOP);
578
Ben Widawskye37ec392012-06-04 14:42:48 -0700579 if (IS_GEN7(ring->dev))
580 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
581 else
582 intel_ring_emit(ring, MI_NOOP);
583
Ben Widawskye0556842012-06-04 14:42:46 -0700584 intel_ring_advance(ring);
585
586 return ret;
587}
588
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800589static int do_switch(struct intel_ring_buffer *ring,
590 struct i915_hw_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700591{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800592 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson112522f2013-05-02 16:48:07 +0300593 struct i915_hw_context *from = ring->last_context;
Ben Widawskye0556842012-06-04 14:42:46 -0700594 u32 hw_flags = 0;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700595 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700596
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800597 if (from != NULL && ring == &dev_priv->ring[RCS]) {
598 BUG_ON(from->obj == NULL);
599 BUG_ON(!i915_gem_obj_is_pinned(from->obj));
600 }
Ben Widawskye0556842012-06-04 14:42:46 -0700601
Ben Widawsky0009e462013-12-06 14:11:02 -0800602 if (from == to && from->last_ring == ring && !to->remap_slice)
Chris Wilson9a3b5302012-07-15 12:34:24 +0100603 return 0;
604
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800605 if (ring != &dev_priv->ring[RCS]) {
606 if (from)
607 i915_gem_context_unreference(from);
608 goto done;
609 }
610
Ben Widawskyb731d332013-12-06 14:10:59 -0800611 ret = i915_gem_obj_ggtt_pin(to->obj, get_context_alignment(ring->dev),
612 false, false);
Ben Widawskye0556842012-06-04 14:42:46 -0700613 if (ret)
614 return ret;
615
Chris Wilsond3373a22012-07-15 12:34:22 +0100616 /* Clear this page out of any CPU caches for coherent swap-in/out. Note
617 * that thanks to write = false in this call and us not setting any gpu
618 * write domains when putting a context object onto the active list
619 * (when switching away from it), this won't block.
620 * XXX: We need a real interface to do this instead of trickery. */
621 ret = i915_gem_object_set_to_gtt_domain(to->obj, false);
622 if (ret) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800623 i915_gem_object_ggtt_unpin(to->obj);
Chris Wilsond3373a22012-07-15 12:34:22 +0100624 return ret;
625 }
626
Ben Widawsky6f65e292013-12-06 14:10:56 -0800627 if (!to->obj->has_global_gtt_mapping) {
628 struct i915_vma *vma = i915_gem_obj_to_vma(to->obj,
629 &dev_priv->gtt.base);
630 vma->bind_vma(vma, to->obj->cache_level, GLOBAL_BIND);
631 }
Daniel Vetter3af7b852012-06-14 00:08:32 +0200632
Ben Widawskye0556842012-06-04 14:42:46 -0700633 if (!to->is_initialized || is_default_context(to))
634 hw_flags |= MI_RESTORE_INHIBIT;
Ben Widawskye0556842012-06-04 14:42:46 -0700635
Ben Widawskye0556842012-06-04 14:42:46 -0700636 ret = mi_set_context(ring, to, hw_flags);
637 if (ret) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800638 i915_gem_object_ggtt_unpin(to->obj);
Ben Widawskye0556842012-06-04 14:42:46 -0700639 return ret;
640 }
641
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700642 for (i = 0; i < MAX_L3_SLICES; i++) {
643 if (!(to->remap_slice & (1<<i)))
644 continue;
645
646 ret = i915_gem_l3_remap(ring, i);
647 /* If it failed, try again next round */
648 if (ret)
649 DRM_DEBUG_DRIVER("L3 remapping failed\n");
650 else
651 to->remap_slice &= ~(1<<i);
652 }
653
Ben Widawskye0556842012-06-04 14:42:46 -0700654 /* The backing object for the context is done after switching to the
655 * *next* context. Therefore we cannot retire the previous context until
656 * the next context has already started running. In fact, the below code
657 * is a bit suboptimal because the retiring can occur simply after the
658 * MI_SET_CONTEXT instead of when the next seqno has completed.
659 */
Chris Wilson112522f2013-05-02 16:48:07 +0300660 if (from != NULL) {
661 from->obj->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
Ben Widawskye2d05a82013-09-24 09:57:58 -0700662 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->obj), ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700663 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
664 * whole damn pipeline, we don't need to explicitly mark the
665 * object dirty. The only exception is that the context must be
666 * correct in case the object gets swapped out. Ideally we'd be
667 * able to defer doing this until we know the object would be
668 * swapped, but there is no way to do that yet.
669 */
Chris Wilson112522f2013-05-02 16:48:07 +0300670 from->obj->dirty = 1;
671 BUG_ON(from->obj->ring != ring);
Chris Wilsonb259b312012-07-15 12:34:23 +0100672
Chris Wilsonc0321e22013-08-26 19:50:53 -0300673 /* obj is kept alive until the next request by its active ref */
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800674 i915_gem_object_ggtt_unpin(from->obj);
Chris Wilson112522f2013-05-02 16:48:07 +0300675 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700676 }
677
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800678done:
Chris Wilson112522f2013-05-02 16:48:07 +0300679 i915_gem_context_reference(to);
680 ring->last_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700681 to->is_initialized = true;
Ben Widawsky0009e462013-12-06 14:11:02 -0800682 to->last_ring = ring;
Ben Widawskye0556842012-06-04 14:42:46 -0700683
684 return 0;
685}
686
687/**
688 * i915_switch_context() - perform a GPU context switch.
689 * @ring: ring for which we'll execute the context switch
690 * @file_priv: file_priv associated with the context, may be NULL
691 * @id: context id number
Ben Widawskye0556842012-06-04 14:42:46 -0700692 *
693 * The context life cycle is simple. The context refcount is incremented and
694 * decremented by 1 and create and destroy. If the context is in use by the GPU,
695 * it will have a refoucnt > 1. This allows us to destroy the context abstract
696 * object while letting the normal object tracking destroy the backing BO.
697 */
698int i915_switch_context(struct intel_ring_buffer *ring,
699 struct drm_file *file,
700 int to_id)
701{
702 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawskye0556842012-06-04 14:42:46 -0700703 struct i915_hw_context *to;
Ben Widawskye0556842012-06-04 14:42:46 -0700704
Ben Widawsky8245be32013-11-06 13:56:29 -0200705 if (!HAS_HW_CONTEXTS(ring->dev))
Ben Widawskye0556842012-06-04 14:42:46 -0700706 return 0;
707
Ben Widawsky186507e2013-04-23 23:15:29 -0700708 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
709
Ben Widawskye0556842012-06-04 14:42:46 -0700710 if (to_id == DEFAULT_CONTEXT_ID) {
711 to = ring->default_context;
712 } else {
Chris Wilson9a3b5302012-07-15 12:34:24 +0100713 if (file == NULL)
714 return -EINVAL;
715
716 to = i915_gem_context_get(file->driver_priv, to_id);
Ben Widawskye0556842012-06-04 14:42:46 -0700717 if (to == NULL)
Daniel Vetter0d326012012-06-19 16:52:31 +0200718 return -ENOENT;
Ben Widawskye0556842012-06-04 14:42:46 -0700719 }
720
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800721 return do_switch(ring, to);
Ben Widawskye0556842012-06-04 14:42:46 -0700722}
Ben Widawsky84624812012-06-04 14:42:54 -0700723
724int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
725 struct drm_file *file)
726{
Ben Widawsky84624812012-06-04 14:42:54 -0700727 struct drm_i915_gem_context_create *args = data;
728 struct drm_i915_file_private *file_priv = file->driver_priv;
729 struct i915_hw_context *ctx;
730 int ret;
731
732 if (!(dev->driver->driver_features & DRIVER_GEM))
733 return -ENODEV;
734
Ben Widawsky8245be32013-11-06 13:56:29 -0200735 if (!HAS_HW_CONTEXTS(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200736 return -ENODEV;
737
Ben Widawsky84624812012-06-04 14:42:54 -0700738 ret = i915_mutex_lock_interruptible(dev);
739 if (ret)
740 return ret;
741
Ben Widawsky146937e2012-06-29 10:30:39 -0700742 ctx = create_hw_context(dev, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700743 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300744 if (IS_ERR(ctx))
745 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700746
747 args->ctx_id = ctx->id;
748 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
749
Dan Carpenterbe636382012-07-17 09:44:49 +0300750 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700751}
752
753int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
754 struct drm_file *file)
755{
756 struct drm_i915_gem_context_destroy *args = data;
757 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky84624812012-06-04 14:42:54 -0700758 struct i915_hw_context *ctx;
759 int ret;
760
761 if (!(dev->driver->driver_features & DRIVER_GEM))
762 return -ENODEV;
763
764 ret = i915_mutex_lock_interruptible(dev);
765 if (ret)
766 return ret;
767
768 ctx = i915_gem_context_get(file_priv, args->ctx_id);
769 if (!ctx) {
770 mutex_unlock(&dev->struct_mutex);
Daniel Vetter0d326012012-06-19 16:52:31 +0200771 return -ENOENT;
Ben Widawsky84624812012-06-04 14:42:54 -0700772 }
773
Mika Kuoppaladce32712013-04-30 13:30:33 +0300774 idr_remove(&ctx->file_priv->context_idr, ctx->id);
775 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700776 mutex_unlock(&dev->struct_mutex);
777
778 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
779 return 0;
780}