blob: e3f713ffb06b7f7fd2e9187668b7698286a29dad [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
2 * linux/arch/arm/mach-omap2/id.c
3 *
4 * OMAP2 CPU identification code
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
Nishant Kamate49c4d22011-02-17 09:55:03 -08009 * Copyright (C) 2009-11 Texas Instruments
Santosh Shilimkar44169072009-05-28 14:16:04 -070010 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
Tony Lindgren1dbae812005-11-10 14:26:51 +000017#include <linux/module.h>
18#include <linux/kernel.h>
19#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010020#include <linux/io.h>
Linus Walleijde268042013-09-05 09:29:18 +020021#include <linux/random.h>
Ruslan Bilovol6770b212013-02-14 13:55:24 +020022#include <linux/slab.h>
23
24#ifdef CONFIG_SOC_BUS
25#include <linux/sys_soc.h>
26#endif
Tony Lindgren1dbae812005-11-10 14:26:51 +000027
Russell King0ba8b9b2008-08-10 18:08:10 +010028#include <asm/cputype.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000029
Tony Lindgren4e653312011-11-10 22:45:17 +010030#include "common.h"
Syed Mohammed Khasim72d0f1c2006-12-06 17:14:05 -080031
Tony Lindgren4952af42012-09-19 10:33:40 -070032#include "id.h"
Kan-Ru Chen2e130fc2010-08-02 14:21:41 +030033
Tony Lindgrendbc04162012-08-31 10:59:07 -070034#include "soc.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060035#include "control.h"
36
Ivan Khoronzhuk42a1cc92012-11-14 12:10:37 -080037#define OMAP4_SILICON_TYPE_STANDARD 0x01
38#define OMAP4_SILICON_TYPE_PERFORMANCE 0x02
39
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +020040#define OMAP_SOC_MAX_NAME_LENGTH 16
41
Lauri Leukkunen84a34342008-12-10 17:36:31 -080042static unsigned int omap_revision;
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +020043static char soc_name[OMAP_SOC_MAX_NAME_LENGTH];
44static char soc_rev[OMAP_SOC_MAX_NAME_LENGTH];
Aneesh Vcc0170b2011-07-02 08:00:22 +053045u32 omap_features;
Lauri Leukkunen84a34342008-12-10 17:36:31 -080046
47unsigned int omap_rev(void)
48{
49 return omap_revision;
50}
51EXPORT_SYMBOL(omap_rev);
Paul Walmsley097c5842008-07-03 12:24:45 +030052
Kevin Hilman8e25ad92009-06-23 13:30:23 +030053int omap_type(void)
54{
Tero Kristo23d240d2015-02-09 16:17:38 +020055 static u32 val = OMAP2_DEVICETYPE_MASK;
56
57 if (val < OMAP2_DEVICETYPE_MASK)
58 return val;
Kevin Hilman8e25ad92009-06-23 13:30:23 +030059
Felipe Balbiedeae652009-11-22 10:11:24 -080060 if (cpu_is_omap24xx()) {
Kevin Hilman8e25ad92009-06-23 13:30:23 +030061 val = omap_ctrl_readl(OMAP24XX_CONTROL_STATUS);
Tony Lindgrene226ebe2015-01-14 17:37:15 -080062 } else if (cpu_is_ti81xx()) {
63 val = omap_ctrl_readl(TI81XX_CONTROL_STATUS);
Afzal Mohammed49cc4852013-05-27 20:06:33 +053064 } else if (soc_is_am33xx() || soc_is_am43xx()) {
Afzal Mohammedfb3cfb12012-03-05 16:11:01 -080065 val = omap_ctrl_readl(AM33XX_CONTROL_STATUS);
Felipe Balbiedeae652009-11-22 10:11:24 -080066 } else if (cpu_is_omap34xx()) {
Kevin Hilman8e25ad92009-06-23 13:30:23 +030067 val = omap_ctrl_readl(OMAP343X_CONTROL_STATUS);
Santosh Shilimkar737daa02010-02-18 08:59:10 +000068 } else if (cpu_is_omap44xx()) {
Santosh Shilimkardcf5ef32010-09-27 14:02:58 -060069 val = omap_ctrl_readl(OMAP4_CTRL_MODULE_CORE_STATUS);
R Sricharan68522152013-02-06 20:25:40 +053070 } else if (soc_is_omap54xx() || soc_is_dra7xx()) {
R Sricharanb13e80a2012-04-19 17:42:19 +053071 val = omap_ctrl_readl(OMAP5XXX_CONTROL_STATUS);
72 val &= OMAP5_DEVICETYPE_MASK;
73 val >>= 6;
74 goto out;
Felipe Balbiedeae652009-11-22 10:11:24 -080075 } else {
Kevin Hilman8e25ad92009-06-23 13:30:23 +030076 pr_err("Cannot detect omap type!\n");
77 goto out;
78 }
79
80 val &= OMAP2_DEVICETYPE_MASK;
81 val >>= 8;
82
83out:
84 return val;
85}
86EXPORT_SYMBOL(omap_type);
87
88
Tony Lindgrena8823142008-12-10 17:36:30 -080089/*----------------------------------------------------------------------------*/
Paul Walmsley097c5842008-07-03 12:24:45 +030090
Tony Lindgrena8823142008-12-10 17:36:30 -080091#define OMAP_TAP_IDCODE 0x0204
92#define OMAP_TAP_DIE_ID_0 0x0218
93#define OMAP_TAP_DIE_ID_1 0x021C
94#define OMAP_TAP_DIE_ID_2 0x0220
95#define OMAP_TAP_DIE_ID_3 0x0224
Paul Walmsley097c5842008-07-03 12:24:45 +030096
Andy Greenb235e002011-03-12 22:50:54 +000097#define OMAP_TAP_DIE_ID_44XX_0 0x0200
98#define OMAP_TAP_DIE_ID_44XX_1 0x0208
99#define OMAP_TAP_DIE_ID_44XX_2 0x020c
100#define OMAP_TAP_DIE_ID_44XX_3 0x0210
101
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300102#define read_tap_reg(reg) readl_relaxed(tap_base + (reg))
Tony Lindgren0e564842008-10-06 15:49:16 +0300103
Tony Lindgrena8823142008-12-10 17:36:30 -0800104struct omap_id {
105 u16 hawkeye; /* Silicon type (Hawkeye id) */
106 u8 dev; /* Device type from production_id reg */
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800107 u32 type; /* Combined type id copied to omap_revision */
Tony Lindgrena8823142008-12-10 17:36:30 -0800108};
Tony Lindgren0e564842008-10-06 15:49:16 +0300109
Tony Lindgrena8823142008-12-10 17:36:30 -0800110/* Register values to detect the OMAP version */
111static struct omap_id omap_ids[] __initdata = {
112 { .hawkeye = 0xb5d9, .dev = 0x0, .type = 0x24200024 },
113 { .hawkeye = 0xb5d9, .dev = 0x1, .type = 0x24201024 },
114 { .hawkeye = 0xb5d9, .dev = 0x2, .type = 0x24202024 },
115 { .hawkeye = 0xb5d9, .dev = 0x4, .type = 0x24220024 },
116 { .hawkeye = 0xb5d9, .dev = 0x8, .type = 0x24230024 },
117 { .hawkeye = 0xb68a, .dev = 0x0, .type = 0x24300024 },
118};
Paul Walmsley097c5842008-07-03 12:24:45 +0300119
Tony Lindgrena8823142008-12-10 17:36:30 -0800120static void __iomem *tap_base;
121static u16 tap_prod_id;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000122
Kan-Ru Chen2e130fc2010-08-02 14:21:41 +0300123void omap_get_die_id(struct omap_die_id *odi)
124{
R Sricharan68522152013-02-06 20:25:40 +0530125 if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
Andy Greenb235e002011-03-12 22:50:54 +0000126 odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_0);
127 odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_1);
128 odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_2);
129 odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_3);
130
131 return;
132 }
Kan-Ru Chen2e130fc2010-08-02 14:21:41 +0300133 odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_0);
134 odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_1);
135 odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_2);
136 odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_3);
137}
138
Linus Walleijde268042013-09-05 09:29:18 +0200139static int __init omap_feed_randpool(void)
140{
141 struct omap_die_id odi;
142
143 /* Throw the die ID into the entropy pool at boot */
144 omap_get_die_id(&odi);
145 add_device_randomness(&odi, sizeof(odi));
146 return 0;
147}
148omap_device_initcall(omap_feed_randpool);
149
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530150void __init omap2xxx_check_revision(void)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000151{
152 int i, j;
Tony Lindgrena8823142008-12-10 17:36:30 -0800153 u32 idcode, prod_id;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000154 u16 hawkeye;
Tony Lindgrena8823142008-12-10 17:36:30 -0800155 u8 dev_type, rev;
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300156 struct omap_die_id odi;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000157
158 idcode = read_tap_reg(OMAP_TAP_IDCODE);
Tony Lindgren0e564842008-10-06 15:49:16 +0300159 prod_id = read_tap_reg(tap_prod_id);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000160 hawkeye = (idcode >> 12) & 0xffff;
161 rev = (idcode >> 28) & 0x0f;
162 dev_type = (prod_id >> 16) & 0x0f;
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300163 omap_get_die_id(&odi);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000164
Paul Walmsley097c5842008-07-03 12:24:45 +0300165 pr_debug("OMAP_TAP_IDCODE 0x%08x REV %i HAWKEYE 0x%04x MANF %03x\n",
166 idcode, rev, hawkeye, (idcode >> 1) & 0x7ff);
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300167 pr_debug("OMAP_TAP_DIE_ID_0: 0x%08x\n", odi.id_0);
Paul Walmsley097c5842008-07-03 12:24:45 +0300168 pr_debug("OMAP_TAP_DIE_ID_1: 0x%08x DEV_REV: %i\n",
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300169 odi.id_1, (odi.id_1 >> 28) & 0xf);
170 pr_debug("OMAP_TAP_DIE_ID_2: 0x%08x\n", odi.id_2);
171 pr_debug("OMAP_TAP_DIE_ID_3: 0x%08x\n", odi.id_3);
Paul Walmsley097c5842008-07-03 12:24:45 +0300172 pr_debug("OMAP_TAP_PROD_ID_0: 0x%08x DEV_TYPE: %i\n",
173 prod_id, dev_type);
174
Tony Lindgren1dbae812005-11-10 14:26:51 +0000175 /* Check hawkeye ids */
176 for (i = 0; i < ARRAY_SIZE(omap_ids); i++) {
177 if (hawkeye == omap_ids[i].hawkeye)
178 break;
179 }
180
181 if (i == ARRAY_SIZE(omap_ids)) {
182 printk(KERN_ERR "Unknown OMAP CPU id\n");
183 return;
184 }
185
186 for (j = i; j < ARRAY_SIZE(omap_ids); j++) {
187 if (dev_type == omap_ids[j].dev)
188 break;
189 }
190
191 if (j == ARRAY_SIZE(omap_ids)) {
Paul Walmsley7852ec02012-07-26 00:54:26 -0600192 pr_err("Unknown OMAP device type. Handling it as OMAP%04x\n",
193 omap_ids[i].type >> 16);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000194 j = i;
195 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000196
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200197 sprintf(soc_name, "OMAP%04x", omap_rev() >> 16);
198 sprintf(soc_rev, "ES%x", (omap_rev() >> 12) & 0xf);
199
200 pr_info("%s", soc_name);
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800201 if ((omap_rev() >> 8) & 0x0f)
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200202 pr_info("%s", soc_rev);
Paul Walmsley097c5842008-07-03 12:24:45 +0300203 pr_info("\n");
Tony Lindgren1dbae812005-11-10 14:26:51 +0000204}
205
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530206#define OMAP3_SHOW_FEATURE(feat) \
207 if (omap3_has_ ##feat()) \
208 printk(#feat" ");
209
210static void __init omap3_cpuinfo(void)
211{
212 const char *cpu_name;
213
214 /*
215 * OMAP3430 and OMAP3530 are assumed to be same.
216 *
217 * OMAP3525, OMAP3515 and OMAP3503 can be detected only based
218 * on available features. Upon detection, update the CPU id
219 * and CPU class bits.
220 */
221 if (cpu_is_omap3630()) {
222 cpu_name = "OMAP3630";
Kevin Hilman68a88b92012-04-30 16:37:10 -0700223 } else if (soc_is_am35xx()) {
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530224 cpu_name = (omap3_has_sgx()) ? "AM3517" : "AM3505";
225 } else if (cpu_is_ti816x()) {
226 cpu_name = "TI816X";
Vaibhav Hiremath971b8a92012-07-05 08:05:15 -0700227 } else if (soc_is_am335x()) {
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530228 cpu_name = "AM335X";
Afzal Mohammedc04bbaa2013-05-27 20:06:01 +0530229 } else if (soc_is_am437x()) {
230 cpu_name = "AM437x";
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530231 } else if (cpu_is_ti814x()) {
232 cpu_name = "TI814X";
233 } else if (omap3_has_iva() && omap3_has_sgx()) {
234 /* OMAP3430, OMAP3525, OMAP3515, OMAP3503 devices */
235 cpu_name = "OMAP3430/3530";
236 } else if (omap3_has_iva()) {
237 cpu_name = "OMAP3525";
238 } else if (omap3_has_sgx()) {
239 cpu_name = "OMAP3515";
240 } else {
241 cpu_name = "OMAP3503";
242 }
243
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200244 sprintf(soc_name, "%s", cpu_name);
245
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530246 /* Print verbose information */
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200247 pr_info("%s %s (", soc_name, soc_rev);
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530248
249 OMAP3_SHOW_FEATURE(l2cache);
250 OMAP3_SHOW_FEATURE(iva);
251 OMAP3_SHOW_FEATURE(sgx);
252 OMAP3_SHOW_FEATURE(neon);
253 OMAP3_SHOW_FEATURE(isp);
254 OMAP3_SHOW_FEATURE(192mhz_clk);
255
256 printk(")\n");
257}
258
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800259#define OMAP3_CHECK_FEATURE(status,feat) \
260 if (((status & OMAP3_ ##feat## _MASK) \
261 >> OMAP3_ ##feat## _SHIFT) != FEAT_ ##feat## _NONE) { \
Aneesh Vcc0170b2011-07-02 08:00:22 +0530262 omap_features |= OMAP3_HAS_ ##feat; \
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800263 }
264
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530265void __init omap3xxx_check_features(void)
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800266{
267 u32 status;
268
Aneesh Vcc0170b2011-07-02 08:00:22 +0530269 omap_features = 0;
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800270
271 status = omap_ctrl_readl(OMAP3_CONTROL_OMAP_STATUS);
272
273 OMAP3_CHECK_FEATURE(status, L2CACHE);
274 OMAP3_CHECK_FEATURE(status, IVA);
275 OMAP3_CHECK_FEATURE(status, SGX);
276 OMAP3_CHECK_FEATURE(status, NEON);
277 OMAP3_CHECK_FEATURE(status, ISP);
Vishwanath BS7356f0b2010-02-22 22:09:10 -0700278 if (cpu_is_omap3630())
Aneesh Vcc0170b2011-07-02 08:00:22 +0530279 omap_features |= OMAP3_HAS_192MHZ_CLK;
Paul Walmsleyb02b9172011-10-06 17:18:45 -0600280 if (cpu_is_omap3430() || cpu_is_omap3630())
Aneesh Vcc0170b2011-07-02 08:00:22 +0530281 omap_features |= OMAP3_HAS_IO_WAKEUP;
Paul Walmsleyb02b9172011-10-06 17:18:45 -0600282 if (cpu_is_omap3630() || omap_rev() == OMAP3430_REV_ES3_1 ||
283 omap_rev() == OMAP3430_REV_ES3_1_2)
284 omap_features |= OMAP3_HAS_IO_CHAIN_CTRL;
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800285
Aneesh Vcc0170b2011-07-02 08:00:22 +0530286 omap_features |= OMAP3_HAS_SDRC;
Hemant Pedanekar01001712011-02-16 08:31:39 -0800287
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800288 /*
Mark A. Greer1ce02992012-04-30 16:57:09 -0700289 * am35x fixups:
290 * - The am35x Chip ID register has bits 12, 7:5, and 3:2 marked as
291 * reserved and therefore return 0 when read. Unfortunately,
292 * OMAP3_CHECK_FEATURE() will interpret some of those zeroes to
293 * mean that a feature is present even though it isn't so clear
294 * the incorrectly set feature bits.
295 */
296 if (soc_is_am35xx())
297 omap_features &= ~(OMAP3_HAS_IVA | OMAP3_HAS_ISP);
298
299 /*
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800300 * TODO: Get additional info (where applicable)
301 * e.g. Size of L2 cache.
302 */
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530303
304 omap3_cpuinfo();
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800305}
306
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530307void __init omap4xxx_check_features(void)
Aneesh Vcc0170b2011-07-02 08:00:22 +0530308{
309 u32 si_type;
310
Ivan Khoronzhuk42a1cc92012-11-14 12:10:37 -0800311 si_type =
312 (read_tap_reg(OMAP4_CTRL_MODULE_CORE_STD_FUSE_PROD_ID_1) >> 16) & 0x03;
Aneesh Vcc0170b2011-07-02 08:00:22 +0530313
Ivan Khoronzhuk42a1cc92012-11-14 12:10:37 -0800314 if (si_type == OMAP4_SILICON_TYPE_PERFORMANCE)
315 omap_features = OMAP4_HAS_PERF_SILICON;
Aneesh Vcc0170b2011-07-02 08:00:22 +0530316}
317
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530318void __init ti81xx_check_features(void)
Hemant Pedanekar01001712011-02-16 08:31:39 -0800319{
Aneesh Vcc0170b2011-07-02 08:00:22 +0530320 omap_features = OMAP3_HAS_NEON;
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530321 omap3_cpuinfo();
Hemant Pedanekar01001712011-02-16 08:31:39 -0800322}
323
Vaibhav Hiremath7bcad172013-05-17 15:43:41 +0530324void __init am33xx_check_features(void)
325{
326 u32 status;
327
328 omap_features = OMAP3_HAS_NEON;
329
330 status = omap_ctrl_readl(AM33XX_DEV_FEATURE);
331 if (status & AM33XX_SGX_MASK)
332 omap_features |= OMAP3_HAS_SGX;
333
334 omap3_cpuinfo();
335}
336
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530337void __init omap3xxx_check_revision(void)
Tony Lindgrena8823142008-12-10 17:36:30 -0800338{
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200339 const char *cpu_rev;
Tony Lindgrena8823142008-12-10 17:36:30 -0800340 u32 cpuid, idcode;
341 u16 hawkeye;
342 u8 rev;
Tony Lindgrena8823142008-12-10 17:36:30 -0800343
344 /*
345 * We cannot access revision registers on ES1.0.
346 * If the processor type is Cortex-A8 and the revision is 0x0
347 * it means its Cortex r0p0 which is 3430 ES1.0.
348 */
Uwe Kleine-Königac52e832013-01-30 17:38:21 +0100349 cpuid = read_cpuid_id();
Tony Lindgrena8823142008-12-10 17:36:30 -0800350 if ((((cpuid >> 4) & 0xfff) == 0xc08) && ((cpuid & 0xf) == 0x0)) {
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800351 omap_revision = OMAP3430_REV_ES1_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530352 cpu_rev = "1.0";
Sanjeev Premi048f4bd2009-11-22 10:10:54 -0800353 return;
Tony Lindgrena8823142008-12-10 17:36:30 -0800354 }
355
356 /*
357 * Detection for 34xx ES2.0 and above can be done with just
358 * hawkeye and rev. See TRM 1.5.2 Device Identification.
359 * Note that rev does not map directly to our defined processor
360 * revision numbers as ES1.0 uses value 0.
361 */
362 idcode = read_tap_reg(OMAP_TAP_IDCODE);
363 hawkeye = (idcode >> 12) & 0xffff;
364 rev = (idcode >> 28) & 0xff;
365
Nishanth Menon2456a102009-11-22 10:10:56 -0800366 switch (hawkeye) {
367 case 0xb7ae:
368 /* Handle 34xx/35xx devices */
Tony Lindgrena8823142008-12-10 17:36:30 -0800369 switch (rev) {
Sanjeev Premi048f4bd2009-11-22 10:10:54 -0800370 case 0: /* Take care of early samples */
371 case 1:
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800372 omap_revision = OMAP3430_REV_ES2_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530373 cpu_rev = "2.0";
Tony Lindgrena8823142008-12-10 17:36:30 -0800374 break;
375 case 2:
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800376 omap_revision = OMAP3430_REV_ES2_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530377 cpu_rev = "2.1";
Tony Lindgrena8823142008-12-10 17:36:30 -0800378 break;
379 case 3:
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800380 omap_revision = OMAP3430_REV_ES3_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530381 cpu_rev = "3.0";
Tony Lindgrena8823142008-12-10 17:36:30 -0800382 break;
Tony Lindgren187e6882009-01-29 08:57:16 -0800383 case 4:
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800384 omap_revision = OMAP3430_REV_ES3_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530385 cpu_rev = "3.1";
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800386 break;
387 case 7:
Felipe Balbiedeae652009-11-22 10:11:24 -0800388 /* FALLTHROUGH */
Tony Lindgrena8823142008-12-10 17:36:30 -0800389 default:
390 /* Use the latest known revision as default */
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800391 omap_revision = OMAP3430_REV_ES3_1_2;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530392 cpu_rev = "3.1.2";
Tony Lindgrena8823142008-12-10 17:36:30 -0800393 }
Nishanth Menon2456a102009-11-22 10:10:56 -0800394 break;
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800395 case 0xb868:
Paul Walmsley1f1b0352011-09-13 19:52:13 -0600396 /*
397 * Handle OMAP/AM 3505/3517 devices
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800398 *
Paul Walmsley1f1b0352011-09-13 19:52:13 -0600399 * Set the device to be OMAP3517 here. Actual device
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800400 * is identified later based on the features.
401 */
Paul Walmsley9ed2ba72011-09-13 19:52:14 -0600402 switch (rev) {
403 case 0:
Kevin Hilman68a88b92012-04-30 16:37:10 -0700404 omap_revision = AM35XX_REV_ES1_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530405 cpu_rev = "1.0";
Paul Walmsley9ed2ba72011-09-13 19:52:14 -0600406 break;
407 case 1:
408 /* FALLTHROUGH */
409 default:
Kevin Hilman68a88b92012-04-30 16:37:10 -0700410 omap_revision = AM35XX_REV_ES1_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530411 cpu_rev = "1.1";
Paul Walmsley9ed2ba72011-09-13 19:52:14 -0600412 }
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800413 break;
Felipe Balbiedeae652009-11-22 10:11:24 -0800414 case 0xb891:
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000415 /* Handle 36xx devices */
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000416
417 switch(rev) {
418 case 0: /* Take care of early samples */
419 omap_revision = OMAP3630_REV_ES1_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530420 cpu_rev = "1.0";
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000421 break;
422 case 1:
423 omap_revision = OMAP3630_REV_ES1_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530424 cpu_rev = "1.1";
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000425 break;
426 case 2:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600427 /* FALLTHROUGH */
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000428 default:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600429 omap_revision = OMAP3630_REV_ES1_2;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530430 cpu_rev = "1.2";
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000431 }
Nishanth Menon77c08702010-08-16 09:21:19 +0300432 break;
Hemant Pedanekar01001712011-02-16 08:31:39 -0800433 case 0xb81e:
Hemant Pedanekar01001712011-02-16 08:31:39 -0800434 switch (rev) {
435 case 0:
436 omap_revision = TI8168_REV_ES1_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530437 cpu_rev = "1.0";
Hemant Pedanekar01001712011-02-16 08:31:39 -0800438 break;
439 case 1:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600440 omap_revision = TI8168_REV_ES1_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530441 cpu_rev = "1.1";
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600442 break;
Aida Mynzhasovaa5f93d92013-05-30 14:21:01 +0400443 case 2:
444 omap_revision = TI8168_REV_ES2_0;
445 cpu_rev = "2.0";
446 break;
447 case 3:
448 /* FALLTHROUGH */
449 default:
450 omap_revision = TI8168_REV_ES2_1;
451 cpu_rev = "2.1";
Hemant Pedanekar01001712011-02-16 08:31:39 -0800452 }
453 break;
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800454 case 0xb944:
AnilKumar Ch5af044f2013-02-01 15:58:22 +0530455 switch (rev) {
456 case 0:
457 omap_revision = AM335X_REV_ES1_0;
458 cpu_rev = "1.0";
459 break;
460 case 1:
AnilKumar Ch5af044f2013-02-01 15:58:22 +0530461 omap_revision = AM335X_REV_ES2_0;
462 cpu_rev = "2.0";
463 break;
Vaibhav Hiremathd240ef32013-05-08 16:48:02 -0700464 case 2:
465 /* FALLTHROUGH */
466 default:
467 omap_revision = AM335X_REV_ES2_1;
468 cpu_rev = "2.1";
469 break;
AnilKumar Ch5af044f2013-02-01 15:58:22 +0530470 }
Vaibhav Hiremathc2d13552012-01-23 13:26:47 +0530471 break;
Afzal Mohammedc04bbaa2013-05-27 20:06:01 +0530472 case 0xb98c:
Lokesh Vutla4a2ed4c2014-02-07 15:51:24 +0530473 switch (rev) {
474 case 0:
475 omap_revision = AM437X_REV_ES1_0;
476 cpu_rev = "1.0";
477 break;
478 case 1:
Lokesh Vutla4a2ed4c2014-02-07 15:51:24 +0530479 omap_revision = AM437X_REV_ES1_1;
480 cpu_rev = "1.1";
481 break;
Lokesh Vutla4fdd54f2014-11-28 09:02:07 +0530482 case 2:
483 /* FALLTHROUGH */
484 default:
485 omap_revision = AM437X_REV_ES1_2;
486 cpu_rev = "1.2";
487 break;
Lokesh Vutla4a2ed4c2014-02-07 15:51:24 +0530488 }
Afzal Mohammedc04bbaa2013-05-27 20:06:01 +0530489 break;
Hemant Pedanekar4390f5b2011-12-13 10:46:45 -0800490 case 0xb8f2:
491 switch (rev) {
492 case 0:
493 /* FALLTHROUGH */
494 case 1:
495 omap_revision = TI8148_REV_ES1_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530496 cpu_rev = "1.0";
Hemant Pedanekar4390f5b2011-12-13 10:46:45 -0800497 break;
498 case 2:
499 omap_revision = TI8148_REV_ES2_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530500 cpu_rev = "2.0";
Hemant Pedanekar4390f5b2011-12-13 10:46:45 -0800501 break;
502 case 3:
503 /* FALLTHROUGH */
504 default:
505 omap_revision = TI8148_REV_ES2_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530506 cpu_rev = "2.1";
Hemant Pedanekar4390f5b2011-12-13 10:46:45 -0800507 break;
508 }
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800509 break;
Nishanth Menon2456a102009-11-22 10:10:56 -0800510 default:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600511 /* Unknown default to latest silicon rev as default */
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600512 omap_revision = OMAP3630_REV_ES1_2;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530513 cpu_rev = "1.2";
Paul Walmsley51ec8112011-09-13 19:52:15 -0600514 pr_warn("Warning: unknown chip type; assuming OMAP3630ES1.2\n");
Tony Lindgrena8823142008-12-10 17:36:30 -0800515 }
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200516 sprintf(soc_rev, "ES%s", cpu_rev);
Tony Lindgrena8823142008-12-10 17:36:30 -0800517}
518
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530519void __init omap4xxx_check_revision(void)
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800520{
521 u32 idcode;
522 u16 hawkeye;
523 u8 rev;
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800524
525 /*
526 * The IC rev detection is done with hawkeye and rev.
527 * Note that rev does not map directly to defined processor
528 * revision numbers as ES1.0 uses value 0.
529 */
530 idcode = read_tap_reg(OMAP_TAP_IDCODE);
531 hawkeye = (idcode >> 12) & 0xffff;
Nishant Kamate49c4d22011-02-17 09:55:03 -0800532 rev = (idcode >> 28) & 0xf;
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800533
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530534 /*
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530535 * Few initial 4430 ES2.0 samples IDCODE is same as ES1.0
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530536 * Use ARM register to detect the correct ES version
537 */
Leonid Iziumtsevec023e42011-12-13 10:46:44 -0800538 if (!rev && (hawkeye != 0xb94e) && (hawkeye != 0xb975)) {
Uwe Kleine-Königac52e832013-01-30 17:38:21 +0100539 idcode = read_cpuid_id();
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530540 rev = (idcode & 0xf) - 1;
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800541 }
542
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530543 switch (hawkeye) {
544 case 0xb852:
545 switch (rev) {
546 case 0:
547 omap_revision = OMAP4430_REV_ES1_0;
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530548 break;
549 case 1:
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530550 default:
551 omap_revision = OMAP4430_REV_ES2_0;
Nishant Kamate49c4d22011-02-17 09:55:03 -0800552 }
553 break;
554 case 0xb95c:
555 switch (rev) {
556 case 3:
557 omap_revision = OMAP4430_REV_ES2_1;
Nishant Kamate49c4d22011-02-17 09:55:03 -0800558 break;
559 case 4:
Nishant Kamate49c4d22011-02-17 09:55:03 -0800560 omap_revision = OMAP4430_REV_ES2_2;
David Anders55035c12011-12-13 10:46:44 -0800561 break;
562 case 6:
563 default:
564 omap_revision = OMAP4430_REV_ES2_3;
Nishant Kamate49c4d22011-02-17 09:55:03 -0800565 }
566 break;
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530567 case 0xb94e:
568 switch (rev) {
569 case 0:
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530570 omap_revision = OMAP4460_REV_ES1_0;
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530571 break;
Chris Lalancette33ee0db2012-05-09 09:45:02 -0700572 case 2:
573 default:
574 omap_revision = OMAP4460_REV_ES1_1;
575 break;
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530576 }
577 break;
Leonid Iziumtsevec023e42011-12-13 10:46:44 -0800578 case 0xb975:
579 switch (rev) {
580 case 0:
581 default:
582 omap_revision = OMAP4470_REV_ES1_0;
583 break;
584 }
585 break;
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530586 default:
Nishant Kamate49c4d22011-02-17 09:55:03 -0800587 /* Unknown default to latest silicon rev as default */
David Anders55035c12011-12-13 10:46:44 -0800588 omap_revision = OMAP4430_REV_ES2_3;
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530589 }
590
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200591 sprintf(soc_name, "OMAP%04x", omap_rev() >> 16);
592 sprintf(soc_rev, "ES%d.%d", (omap_rev() >> 12) & 0xf,
593 (omap_rev() >> 8) & 0xf);
594 pr_info("%s %s\n", soc_name, soc_rev);
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800595}
596
R Sricharanb13e80a2012-04-19 17:42:19 +0530597void __init omap5xxx_check_revision(void)
598{
599 u32 idcode;
600 u16 hawkeye;
601 u8 rev;
602
603 idcode = read_tap_reg(OMAP_TAP_IDCODE);
604 hawkeye = (idcode >> 12) & 0xffff;
605 rev = (idcode >> 28) & 0xff;
606 switch (hawkeye) {
607 case 0xb942:
608 switch (rev) {
609 case 0:
Nishanth Menonaa2f4b12013-09-18 09:05:42 -0500610 /* No support for ES1.0 Test chip */
611 BUG();
Santosh Shilimkar5a898a72013-01-07 19:29:46 +0530612 case 1:
613 default:
614 omap_revision = OMAP5430_REV_ES2_0;
R Sricharanb13e80a2012-04-19 17:42:19 +0530615 }
616 break;
617
618 case 0xb998:
619 switch (rev) {
620 case 0:
Nishanth Menonaa2f4b12013-09-18 09:05:42 -0500621 /* No support for ES1.0 Test chip */
622 BUG();
Santosh Shilimkar5a898a72013-01-07 19:29:46 +0530623 case 1:
624 default:
625 omap_revision = OMAP5432_REV_ES2_0;
R Sricharanb13e80a2012-04-19 17:42:19 +0530626 }
627 break;
628
629 default:
630 /* Unknown default to latest silicon rev as default*/
Santosh Shilimkar5a898a72013-01-07 19:29:46 +0530631 omap_revision = OMAP5430_REV_ES2_0;
R Sricharanb13e80a2012-04-19 17:42:19 +0530632 }
633
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200634 sprintf(soc_name, "OMAP%04x", omap_rev() >> 16);
635 sprintf(soc_rev, "ES%d.0", (omap_rev() >> 12) & 0xf);
636
637 pr_info("%s %s\n", soc_name, soc_rev);
R Sricharanb13e80a2012-04-19 17:42:19 +0530638}
639
Nishanth Menon733d20e2014-05-19 10:27:11 -0500640void __init dra7xxx_check_revision(void)
641{
642 u32 idcode;
643 u16 hawkeye;
644 u8 rev;
645
646 idcode = read_tap_reg(OMAP_TAP_IDCODE);
647 hawkeye = (idcode >> 12) & 0xffff;
648 rev = (idcode >> 28) & 0xff;
649 switch (hawkeye) {
650 case 0xb990:
651 switch (rev) {
652 case 0:
653 omap_revision = DRA752_REV_ES1_0;
654 break;
655 case 1:
656 default:
657 omap_revision = DRA752_REV_ES1_1;
658 }
659 break;
660
Nishanth Menon73d20282014-05-29 14:05:50 -0500661 case 0xb9bc:
662 switch (rev) {
663 case 0:
664 omap_revision = DRA722_REV_ES1_0;
665 break;
666 default:
667 /* If we have no new revisions */
668 omap_revision = DRA722_REV_ES1_0;
669 break;
670 }
671 break;
672
Nishanth Menon733d20e2014-05-19 10:27:11 -0500673 default:
674 /* Unknown default to latest silicon rev as default*/
Hans Wennborg6953faf2014-08-25 16:15:34 -0700675 pr_warn("%s: unknown idcode=0x%08x (hawkeye=0x%08x,rev=0x%x)\n",
Nishanth Menon733d20e2014-05-19 10:27:11 -0500676 __func__, idcode, hawkeye, rev);
677 omap_revision = DRA752_REV_ES1_1;
678 }
679
680 sprintf(soc_name, "DRA%03x", omap_rev() >> 16);
681 sprintf(soc_rev, "ES%d.%d", (omap_rev() >> 12) & 0xf,
682 (omap_rev() >> 8) & 0xf);
683
684 pr_info("%s %s\n", soc_name, soc_rev);
685}
686
Tony Lindgrena8823142008-12-10 17:36:30 -0800687/*
688 * Set up things for map_io and processor detection later on. Gets called
689 * pretty much first thing from board init. For multi-omap, this gets
690 * cpu_is_omapxxxx() working accurately enough for map_io. Then we'll try to
691 * detect the exact revision later on in omap2_detect_revision() once map_io
692 * is done.
693 */
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600694void __init omap2_set_globals_tap(u32 class, void __iomem *tap)
Tony Lindgren0e564842008-10-06 15:49:16 +0300695{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600696 omap_revision = class;
697 tap_base = tap;
Tony Lindgren0e564842008-10-06 15:49:16 +0300698
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600699 /* XXX What is this intended to do? */
Tony Lindgrena8823142008-12-10 17:36:30 -0800700 if (cpu_is_omap34xx())
Tony Lindgren0e564842008-10-06 15:49:16 +0300701 tap_prod_id = 0x0210;
702 else
703 tap_prod_id = 0x0208;
704}
Ruslan Bilovol6770b212013-02-14 13:55:24 +0200705
706#ifdef CONFIG_SOC_BUS
707
Sebastian Andrzej Siewior415ab322013-06-06 15:24:38 +0200708static const char * const omap_types[] = {
Ruslan Bilovol6770b212013-02-14 13:55:24 +0200709 [OMAP2_DEVICE_TYPE_TEST] = "TST",
710 [OMAP2_DEVICE_TYPE_EMU] = "EMU",
711 [OMAP2_DEVICE_TYPE_SEC] = "HS",
712 [OMAP2_DEVICE_TYPE_GP] = "GP",
713 [OMAP2_DEVICE_TYPE_BAD] = "BAD",
714};
715
716static const char * __init omap_get_family(void)
717{
718 if (cpu_is_omap24xx())
719 return kasprintf(GFP_KERNEL, "OMAP2");
720 else if (cpu_is_omap34xx())
721 return kasprintf(GFP_KERNEL, "OMAP3");
722 else if (cpu_is_omap44xx())
723 return kasprintf(GFP_KERNEL, "OMAP4");
724 else if (soc_is_omap54xx())
725 return kasprintf(GFP_KERNEL, "OMAP5");
Suman Annae5ed5b62015-03-11 18:38:38 -0500726 else if (soc_is_am33xx() || soc_is_am335x())
727 return kasprintf(GFP_KERNEL, "AM33xx");
Afzal Mohammed7a2e0512014-02-07 15:51:25 +0530728 else if (soc_is_am43xx())
729 return kasprintf(GFP_KERNEL, "AM43xx");
Nishanth Menon733d20e2014-05-19 10:27:11 -0500730 else if (soc_is_dra7xx())
731 return kasprintf(GFP_KERNEL, "DRA7");
Ruslan Bilovol6770b212013-02-14 13:55:24 +0200732 else
733 return kasprintf(GFP_KERNEL, "Unknown");
734}
735
736static ssize_t omap_get_type(struct device *dev,
737 struct device_attribute *attr,
738 char *buf)
739{
740 return sprintf(buf, "%s\n", omap_types[omap_type()]);
741}
742
743static struct device_attribute omap_soc_attr =
744 __ATTR(type, S_IRUGO, omap_get_type, NULL);
745
746void __init omap_soc_device_init(void)
747{
748 struct device *parent;
749 struct soc_device *soc_dev;
750 struct soc_device_attribute *soc_dev_attr;
751
752 soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
753 if (!soc_dev_attr)
754 return;
755
756 soc_dev_attr->machine = soc_name;
757 soc_dev_attr->family = omap_get_family();
758 soc_dev_attr->revision = soc_rev;
759
760 soc_dev = soc_device_register(soc_dev_attr);
Tony Lindgrenb1dd11d2013-05-09 08:27:25 -0700761 if (IS_ERR(soc_dev)) {
Ruslan Bilovol6770b212013-02-14 13:55:24 +0200762 kfree(soc_dev_attr);
763 return;
764 }
765
766 parent = soc_device_to_device(soc_dev);
Tony Lindgrenb1dd11d2013-05-09 08:27:25 -0700767 device_create_file(parent, &omap_soc_attr);
Ruslan Bilovol6770b212013-02-14 13:55:24 +0200768}
769#endif /* CONFIG_SOC_BUS */