blob: c31a64daf479a2f3eeeff6aa4638a16bf4268d31 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e3952009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Keith Packarde4b36692009-06-05 19:22:17 -0700345static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800346 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
347 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
348 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
349 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
350 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
351 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
352 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
353 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
354 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
355 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800356 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700357};
358
359static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800360 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
361 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
362 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
363 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
364 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
365 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
366 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
367 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
368 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
369 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800370 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
373static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800374 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
375 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
376 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
377 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
378 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
379 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
380 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
381 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
382 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
383 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800384 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700385};
386
387static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800388 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
389 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
390 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
391 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
392 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
393 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
394 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
395 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
396 /* The single-channel range is 25-112Mhz, and dual-channel
397 * is 80-224Mhz. Prefer single channel as much as possible.
398 */
399 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
400 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800401 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700402};
403
Ma Ling044c7c42009-03-18 20:13:23 +0800404 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700405static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800406 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
407 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
408 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
409 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
410 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
411 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
412 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
413 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
414 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
415 .p2_slow = G4X_P2_SDVO_SLOW,
416 .p2_fast = G4X_P2_SDVO_FAST
417 },
Ma Lingd4906092009-03-18 20:13:27 +0800418 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700419};
420
421static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800422 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
423 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
424 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
425 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
426 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
427 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
428 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
429 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
430 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
431 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
432 .p2_fast = G4X_P2_HDMI_DAC_FAST
433 },
Ma Lingd4906092009-03-18 20:13:27 +0800434 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700435};
436
437static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800438 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
439 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
440 .vco = { .min = G4X_VCO_MIN,
441 .max = G4X_VCO_MAX },
442 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
443 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
444 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
445 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
446 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
447 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
448 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
450 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
451 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
452 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
454 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
455 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
456 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
457 },
Ma Lingd4906092009-03-18 20:13:27 +0800458 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700459};
460
461static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800462 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
463 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
464 .vco = { .min = G4X_VCO_MIN,
465 .max = G4X_VCO_MAX },
466 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
467 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
468 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
469 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
470 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
471 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
472 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
474 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
475 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
476 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
478 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
479 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
480 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
481 },
Ma Lingd4906092009-03-18 20:13:27 +0800482 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700483};
484
485static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700486 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
487 .max = G4X_DOT_DISPLAY_PORT_MAX },
488 .vco = { .min = G4X_VCO_MIN,
489 .max = G4X_VCO_MAX},
490 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
491 .max = G4X_N_DISPLAY_PORT_MAX },
492 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
493 .max = G4X_M_DISPLAY_PORT_MAX },
494 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
495 .max = G4X_M1_DISPLAY_PORT_MAX },
496 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
497 .max = G4X_M2_DISPLAY_PORT_MAX },
498 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
499 .max = G4X_P_DISPLAY_PORT_MAX },
500 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
501 .max = G4X_P1_DISPLAY_PORT_MAX},
502 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
503 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
504 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
505 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700506};
507
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500508static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800509 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500510 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
511 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
512 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
513 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
514 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800515 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
516 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
517 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
518 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800519 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700520};
521
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500522static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800523 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500524 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
525 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
526 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
527 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
528 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
529 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800530 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800532 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
533 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800534 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700535};
536
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800537static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
539 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800540 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
541 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
543 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800544 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
545 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500546 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547 .p2_slow = IRONLAKE_DAC_P2_SLOW,
548 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800549 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700550};
551
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800552static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500553 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
554 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800555 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
556 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500557 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
558 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800559 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
560 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500561 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
563 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
564 .find_pll = intel_g4x_find_best_PLL,
565};
566
567static const intel_limit_t intel_limits_ironlake_dual_lvds = {
568 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
569 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
570 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
571 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
572 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
573 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
574 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
575 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
576 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
577 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
578 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
579 .find_pll = intel_g4x_find_best_PLL,
580};
581
582static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
583 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
584 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
585 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
586 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
587 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
588 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
589 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
590 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
591 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
592 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
593 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
594 .find_pll = intel_g4x_find_best_PLL,
595};
596
597static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
598 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
599 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
600 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
601 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
602 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
603 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
604 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
605 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
606 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
607 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
608 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800609 .find_pll = intel_g4x_find_best_PLL,
610};
611
612static const intel_limit_t intel_limits_ironlake_display_port = {
613 .dot = { .min = IRONLAKE_DOT_MIN,
614 .max = IRONLAKE_DOT_MAX },
615 .vco = { .min = IRONLAKE_VCO_MIN,
616 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800617 .n = { .min = IRONLAKE_DP_N_MIN,
618 .max = IRONLAKE_DP_N_MAX },
619 .m = { .min = IRONLAKE_DP_M_MIN,
620 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800621 .m1 = { .min = IRONLAKE_M1_MIN,
622 .max = IRONLAKE_M1_MAX },
623 .m2 = { .min = IRONLAKE_M2_MIN,
624 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800625 .p = { .min = IRONLAKE_DP_P_MIN,
626 .max = IRONLAKE_DP_P_MAX },
627 .p1 = { .min = IRONLAKE_DP_P1_MIN,
628 .max = IRONLAKE_DP_P1_MAX},
629 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
630 .p2_slow = IRONLAKE_DP_P2_SLOW,
631 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800632 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800633};
634
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500635static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800636{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800637 struct drm_device *dev = crtc->dev;
638 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800639 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800640 int refclk = 120;
641
642 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
643 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
644 refclk = 100;
645
646 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
647 LVDS_CLKB_POWER_UP) {
648 /* LVDS dual channel */
649 if (refclk == 100)
650 limit = &intel_limits_ironlake_dual_lvds_100m;
651 else
652 limit = &intel_limits_ironlake_dual_lvds;
653 } else {
654 if (refclk == 100)
655 limit = &intel_limits_ironlake_single_lvds_100m;
656 else
657 limit = &intel_limits_ironlake_single_lvds;
658 }
659 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800660 HAS_eDP)
661 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800662 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800663 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800664
665 return limit;
666}
667
Ma Ling044c7c42009-03-18 20:13:23 +0800668static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
669{
670 struct drm_device *dev = crtc->dev;
671 struct drm_i915_private *dev_priv = dev->dev_private;
672 const intel_limit_t *limit;
673
674 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
675 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
676 LVDS_CLKB_POWER_UP)
677 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700678 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800679 else
680 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700681 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800682 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
683 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700684 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800685 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700686 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700687 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700690 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800691
692 return limit;
693}
694
Jesse Barnes79e53942008-11-07 14:24:08 -0800695static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
696{
697 struct drm_device *dev = crtc->dev;
698 const intel_limit_t *limit;
699
Eric Anholtbad720f2009-10-22 16:11:14 -0700700 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500701 limit = intel_ironlake_limit(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800702 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800703 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500704 } else if (IS_I9XX(dev) && !IS_PINEVIEW(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700706 limit = &intel_limits_i9xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800707 else
Keith Packarde4b36692009-06-05 19:22:17 -0700708 limit = &intel_limits_i9xx_sdvo;
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500709 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800710 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800712 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500713 limit = &intel_limits_pineview_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 } else {
715 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700716 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800717 else
Keith Packarde4b36692009-06-05 19:22:17 -0700718 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800719 }
720 return limit;
721}
722
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500723/* m1 is reserved as 0 in Pineview, n is a ring counter */
724static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800725{
Shaohua Li21778322009-02-23 15:19:16 +0800726 clock->m = clock->m2 + 2;
727 clock->p = clock->p1 * clock->p2;
728 clock->vco = refclk * clock->m / clock->n;
729 clock->dot = clock->vco / clock->p;
730}
731
732static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
733{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500734 if (IS_PINEVIEW(dev)) {
735 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800736 return;
737 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800738 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
739 clock->p = clock->p1 * clock->p2;
740 clock->vco = refclk * clock->m / (clock->n + 2);
741 clock->dot = clock->vco / clock->p;
742}
743
Jesse Barnes79e53942008-11-07 14:24:08 -0800744/**
745 * Returns whether any output on the specified pipe is of the specified type
746 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100747bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800748{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100749 struct drm_device *dev = crtc->dev;
750 struct drm_mode_config *mode_config = &dev->mode_config;
751 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800752
Chris Wilson4ef69c72010-09-09 15:14:28 +0100753 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
754 if (encoder->base.crtc == crtc && encoder->type == type)
755 return true;
756
757 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758}
759
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800760#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800761/**
762 * Returns whether the given set of divisors are valid for a given refclk with
763 * the given connectors.
764 */
765
766static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
767{
768 const intel_limit_t *limit = intel_limit (crtc);
Shaohua Li21778322009-02-23 15:19:16 +0800769 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800770
771 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
772 INTELPllInvalid ("p1 out of range\n");
773 if (clock->p < limit->p.min || limit->p.max < clock->p)
774 INTELPllInvalid ("p out of range\n");
775 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
776 INTELPllInvalid ("m2 out of range\n");
777 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
778 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500779 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800780 INTELPllInvalid ("m1 <= m2\n");
781 if (clock->m < limit->m.min || limit->m.max < clock->m)
782 INTELPllInvalid ("m out of range\n");
783 if (clock->n < limit->n.min || limit->n.max < clock->n)
784 INTELPllInvalid ("n out of range\n");
785 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
786 INTELPllInvalid ("vco out of range\n");
787 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
788 * connector, etc., rather than just a single range.
789 */
790 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
791 INTELPllInvalid ("dot out of range\n");
792
793 return true;
794}
795
Ma Lingd4906092009-03-18 20:13:27 +0800796static bool
797intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
798 int target, int refclk, intel_clock_t *best_clock)
799
Jesse Barnes79e53942008-11-07 14:24:08 -0800800{
801 struct drm_device *dev = crtc->dev;
802 struct drm_i915_private *dev_priv = dev->dev_private;
803 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800804 int err = target;
805
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200806 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800807 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800808 /*
809 * For LVDS, if the panel is on, just rely on its current
810 * settings for dual-channel. We haven't figured out how to
811 * reliably set up different single/dual channel state, if we
812 * even can.
813 */
814 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
815 LVDS_CLKB_POWER_UP)
816 clock.p2 = limit->p2.p2_fast;
817 else
818 clock.p2 = limit->p2.p2_slow;
819 } else {
820 if (target < limit->p2.dot_limit)
821 clock.p2 = limit->p2.p2_slow;
822 else
823 clock.p2 = limit->p2.p2_fast;
824 }
825
826 memset (best_clock, 0, sizeof (*best_clock));
827
Zhao Yakui42158662009-11-20 11:24:18 +0800828 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
829 clock.m1++) {
830 for (clock.m2 = limit->m2.min;
831 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500832 /* m1 is always 0 in Pineview */
833 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800834 break;
835 for (clock.n = limit->n.min;
836 clock.n <= limit->n.max; clock.n++) {
837 for (clock.p1 = limit->p1.min;
838 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800839 int this_err;
840
Shaohua Li21778322009-02-23 15:19:16 +0800841 intel_clock(dev, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800842
843 if (!intel_PLL_is_valid(crtc, &clock))
844 continue;
845
846 this_err = abs(clock.dot - target);
847 if (this_err < err) {
848 *best_clock = clock;
849 err = this_err;
850 }
851 }
852 }
853 }
854 }
855
856 return (err != target);
857}
858
Ma Lingd4906092009-03-18 20:13:27 +0800859static bool
860intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
861 int target, int refclk, intel_clock_t *best_clock)
862{
863 struct drm_device *dev = crtc->dev;
864 struct drm_i915_private *dev_priv = dev->dev_private;
865 intel_clock_t clock;
866 int max_n;
867 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870 found = false;
871
872 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800873 int lvds_reg;
874
Eric Anholtc619eed2010-01-28 16:45:52 -0800875 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800876 lvds_reg = PCH_LVDS;
877 else
878 lvds_reg = LVDS;
879 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800880 LVDS_CLKB_POWER_UP)
881 clock.p2 = limit->p2.p2_fast;
882 else
883 clock.p2 = limit->p2.p2_slow;
884 } else {
885 if (target < limit->p2.dot_limit)
886 clock.p2 = limit->p2.p2_slow;
887 else
888 clock.p2 = limit->p2.p2_fast;
889 }
890
891 memset(best_clock, 0, sizeof(*best_clock));
892 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200893 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800894 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200895 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800896 for (clock.m1 = limit->m1.max;
897 clock.m1 >= limit->m1.min; clock.m1--) {
898 for (clock.m2 = limit->m2.max;
899 clock.m2 >= limit->m2.min; clock.m2--) {
900 for (clock.p1 = limit->p1.max;
901 clock.p1 >= limit->p1.min; clock.p1--) {
902 int this_err;
903
Shaohua Li21778322009-02-23 15:19:16 +0800904 intel_clock(dev, refclk, &clock);
Ma Lingd4906092009-03-18 20:13:27 +0800905 if (!intel_PLL_is_valid(crtc, &clock))
906 continue;
907 this_err = abs(clock.dot - target) ;
908 if (this_err < err_most) {
909 *best_clock = clock;
910 err_most = this_err;
911 max_n = clock.n;
912 found = true;
913 }
914 }
915 }
916 }
917 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800918 return found;
919}
Ma Lingd4906092009-03-18 20:13:27 +0800920
Zhenyu Wang2c072452009-06-05 15:38:42 +0800921static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500922intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
923 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800924{
925 struct drm_device *dev = crtc->dev;
926 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800927
928 /* return directly when it is eDP */
929 if (HAS_eDP)
930 return true;
931
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800932 if (target < 200000) {
933 clock.n = 1;
934 clock.p1 = 2;
935 clock.p2 = 10;
936 clock.m1 = 12;
937 clock.m2 = 9;
938 } else {
939 clock.n = 2;
940 clock.p1 = 1;
941 clock.p2 = 10;
942 clock.m1 = 14;
943 clock.m2 = 8;
944 }
945 intel_clock(dev, refclk, &clock);
946 memcpy(best_clock, &clock, sizeof(intel_clock_t));
947 return true;
948}
949
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700950/* DisplayPort has only two frequencies, 162MHz and 270MHz */
951static bool
952intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
953 int target, int refclk, intel_clock_t *best_clock)
954{
955 intel_clock_t clock;
956 if (target < 200000) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957 clock.p1 = 2;
958 clock.p2 = 10;
Keith Packardb3d25492009-06-24 23:09:15 -0700959 clock.n = 2;
960 clock.m1 = 23;
961 clock.m2 = 8;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700962 } else {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700963 clock.p1 = 1;
964 clock.p2 = 10;
Keith Packardb3d25492009-06-24 23:09:15 -0700965 clock.n = 1;
966 clock.m1 = 14;
967 clock.m2 = 2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700968 }
Keith Packardb3d25492009-06-24 23:09:15 -0700969 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
970 clock.p = (clock.p1 * clock.p2);
971 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
Jesse Barnesfe798b92009-10-20 07:55:28 +0900972 clock.vco = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700973 memcpy(best_clock, &clock, sizeof(intel_clock_t));
974 return true;
975}
976
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700977/**
978 * intel_wait_for_vblank - wait for vblank on a given pipe
979 * @dev: drm device
980 * @pipe: pipe to wait for
981 *
982 * Wait for vblank to occur on a given pipe. Needed for various bits of
983 * mode setting code.
984 */
985void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800986{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700987 struct drm_i915_private *dev_priv = dev->dev_private;
988 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
989
Chris Wilson300387c2010-09-05 20:25:43 +0100990 /* Clear existing vblank status. Note this will clear any other
991 * sticky status fields as well.
992 *
993 * This races with i915_driver_irq_handler() with the result
994 * that either function could miss a vblank event. Here it is not
995 * fatal, as we will either wait upon the next vblank interrupt or
996 * timeout. Generally speaking intel_wait_for_vblank() is only
997 * called during modeset at which time the GPU should be idle and
998 * should *not* be performing page flips and thus not waiting on
999 * vblanks...
1000 * Currently, the result of us stealing a vblank from the irq
1001 * handler is that a single frame will be skipped during swapbuffers.
1002 */
1003 I915_WRITE(pipestat_reg,
1004 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1005
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001006 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +01001007 if (wait_for(I915_READ(pipestat_reg) &
1008 PIPE_VBLANK_INTERRUPT_STATUS,
1009 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001010 DRM_DEBUG_KMS("vblank wait timed out\n");
1011}
1012
1013/**
1014 * intel_wait_for_vblank_off - wait for vblank after disabling a pipe
1015 * @dev: drm device
1016 * @pipe: pipe to wait for
1017 *
1018 * After disabling a pipe, we can't wait for vblank in the usual way,
1019 * spinning on the vblank interrupt status bit, since we won't actually
1020 * see an interrupt when the pipe is disabled.
1021 *
1022 * So this function waits for the display line value to settle (it
1023 * usually ends up stopping at the start of the next frame).
1024 */
1025void intel_wait_for_vblank_off(struct drm_device *dev, int pipe)
1026{
1027 struct drm_i915_private *dev_priv = dev->dev_private;
1028 int pipedsl_reg = (pipe == 0 ? PIPEADSL : PIPEBDSL);
1029 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1030 u32 last_line;
1031
1032 /* Wait for the display line to settle */
1033 do {
1034 last_line = I915_READ(pipedsl_reg) & DSL_LINEMASK;
1035 mdelay(5);
1036 } while (((I915_READ(pipedsl_reg) & DSL_LINEMASK) != last_line) &&
1037 time_after(timeout, jiffies));
1038
1039 if (time_after(jiffies, timeout))
1040 DRM_DEBUG_KMS("vblank wait timed out\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08001041}
1042
Jesse Barnes80824002009-09-10 15:28:06 -07001043/* Parameters have changed, update FBC info */
1044static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1045{
1046 struct drm_device *dev = crtc->dev;
1047 struct drm_i915_private *dev_priv = dev->dev_private;
1048 struct drm_framebuffer *fb = crtc->fb;
1049 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001050 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1052 int plane, i;
1053 u32 fbc_ctl, fbc_ctl2;
1054
1055 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1056
1057 if (fb->pitch < dev_priv->cfb_pitch)
1058 dev_priv->cfb_pitch = fb->pitch;
1059
1060 /* FBC_CTL wants 64B units */
1061 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1062 dev_priv->cfb_fence = obj_priv->fence_reg;
1063 dev_priv->cfb_plane = intel_crtc->plane;
1064 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1065
1066 /* Clear old tags */
1067 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1068 I915_WRITE(FBC_TAG + (i * 4), 0);
1069
1070 /* Set it up... */
1071 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1072 if (obj_priv->tiling_mode != I915_TILING_NONE)
1073 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1074 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1075 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1076
1077 /* enable it... */
1078 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001079 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001080 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001081 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1082 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1083 if (obj_priv->tiling_mode != I915_TILING_NONE)
1084 fbc_ctl |= dev_priv->cfb_fence;
1085 I915_WRITE(FBC_CONTROL, fbc_ctl);
1086
Zhao Yakui28c97732009-10-09 11:39:41 +08001087 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Jesse Barnes80824002009-09-10 15:28:06 -07001088 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
1089}
1090
1091void i8xx_disable_fbc(struct drm_device *dev)
1092{
1093 struct drm_i915_private *dev_priv = dev->dev_private;
1094 u32 fbc_ctl;
1095
Jesse Barnesc1a1cdc2009-09-16 15:05:00 -07001096 if (!I915_HAS_FBC(dev))
1097 return;
1098
Jesse Barnes9517a922010-05-21 09:40:45 -07001099 if (!(I915_READ(FBC_CONTROL) & FBC_CTL_EN))
1100 return; /* Already off, just return */
1101
Jesse Barnes80824002009-09-10 15:28:06 -07001102 /* Disable compression */
1103 fbc_ctl = I915_READ(FBC_CONTROL);
1104 fbc_ctl &= ~FBC_CTL_EN;
1105 I915_WRITE(FBC_CONTROL, fbc_ctl);
1106
1107 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001108 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001109 DRM_DEBUG_KMS("FBC idle timed out\n");
1110 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001111 }
Jesse Barnes80824002009-09-10 15:28:06 -07001112
Zhao Yakui28c97732009-10-09 11:39:41 +08001113 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001114}
1115
Adam Jacksonee5382a2010-04-23 11:17:39 -04001116static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001117{
Jesse Barnes80824002009-09-10 15:28:06 -07001118 struct drm_i915_private *dev_priv = dev->dev_private;
1119
1120 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1121}
1122
Jesse Barnes74dff282009-09-14 15:39:40 -07001123static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1124{
1125 struct drm_device *dev = crtc->dev;
1126 struct drm_i915_private *dev_priv = dev->dev_private;
1127 struct drm_framebuffer *fb = crtc->fb;
1128 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001129 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes74dff282009-09-14 15:39:40 -07001130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1131 int plane = (intel_crtc->plane == 0 ? DPFC_CTL_PLANEA :
1132 DPFC_CTL_PLANEB);
1133 unsigned long stall_watermark = 200;
1134 u32 dpfc_ctl;
1135
1136 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1137 dev_priv->cfb_fence = obj_priv->fence_reg;
1138 dev_priv->cfb_plane = intel_crtc->plane;
1139
1140 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1141 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1142 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1143 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1144 } else {
1145 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1146 }
1147
1148 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1149 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1150 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1151 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1152 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1153
1154 /* enable it... */
1155 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1156
Zhao Yakui28c97732009-10-09 11:39:41 +08001157 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001158}
1159
1160void g4x_disable_fbc(struct drm_device *dev)
1161{
1162 struct drm_i915_private *dev_priv = dev->dev_private;
1163 u32 dpfc_ctl;
1164
1165 /* Disable compression */
1166 dpfc_ctl = I915_READ(DPFC_CONTROL);
1167 dpfc_ctl &= ~DPFC_CTL_EN;
1168 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001169
Zhao Yakui28c97732009-10-09 11:39:41 +08001170 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes74dff282009-09-14 15:39:40 -07001171}
1172
Adam Jacksonee5382a2010-04-23 11:17:39 -04001173static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001174{
Jesse Barnes74dff282009-09-14 15:39:40 -07001175 struct drm_i915_private *dev_priv = dev->dev_private;
1176
1177 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1178}
1179
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001180static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1181{
1182 struct drm_device *dev = crtc->dev;
1183 struct drm_i915_private *dev_priv = dev->dev_private;
1184 struct drm_framebuffer *fb = crtc->fb;
1185 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1186 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1188 int plane = (intel_crtc->plane == 0) ? DPFC_CTL_PLANEA :
1189 DPFC_CTL_PLANEB;
1190 unsigned long stall_watermark = 200;
1191 u32 dpfc_ctl;
1192
1193 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1194 dev_priv->cfb_fence = obj_priv->fence_reg;
1195 dev_priv->cfb_plane = intel_crtc->plane;
1196
1197 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1198 dpfc_ctl &= DPFC_RESERVED;
1199 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1200 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1201 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1202 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1203 } else {
1204 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1205 }
1206
1207 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
1208 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1209 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1210 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1211 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1212 I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
1213 /* enable it... */
1214 I915_WRITE(ILK_DPFC_CONTROL, I915_READ(ILK_DPFC_CONTROL) |
1215 DPFC_CTL_EN);
1216
1217 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1218}
1219
1220void ironlake_disable_fbc(struct drm_device *dev)
1221{
1222 struct drm_i915_private *dev_priv = dev->dev_private;
1223 u32 dpfc_ctl;
1224
1225 /* Disable compression */
1226 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1227 dpfc_ctl &= ~DPFC_CTL_EN;
1228 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001229
1230 DRM_DEBUG_KMS("disabled FBC\n");
1231}
1232
1233static bool ironlake_fbc_enabled(struct drm_device *dev)
1234{
1235 struct drm_i915_private *dev_priv = dev->dev_private;
1236
1237 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1238}
1239
Adam Jacksonee5382a2010-04-23 11:17:39 -04001240bool intel_fbc_enabled(struct drm_device *dev)
1241{
1242 struct drm_i915_private *dev_priv = dev->dev_private;
1243
1244 if (!dev_priv->display.fbc_enabled)
1245 return false;
1246
1247 return dev_priv->display.fbc_enabled(dev);
1248}
1249
1250void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1251{
1252 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1253
1254 if (!dev_priv->display.enable_fbc)
1255 return;
1256
1257 dev_priv->display.enable_fbc(crtc, interval);
1258}
1259
1260void intel_disable_fbc(struct drm_device *dev)
1261{
1262 struct drm_i915_private *dev_priv = dev->dev_private;
1263
1264 if (!dev_priv->display.disable_fbc)
1265 return;
1266
1267 dev_priv->display.disable_fbc(dev);
1268}
1269
Jesse Barnes80824002009-09-10 15:28:06 -07001270/**
1271 * intel_update_fbc - enable/disable FBC as needed
1272 * @crtc: CRTC to point the compressor at
1273 * @mode: mode in use
1274 *
1275 * Set up the framebuffer compression hardware at mode set time. We
1276 * enable it if possible:
1277 * - plane A only (on pre-965)
1278 * - no pixel mulitply/line duplication
1279 * - no alpha buffer discard
1280 * - no dual wide
1281 * - framebuffer <= 2048 in width, 1536 in height
1282 *
1283 * We can't assume that any compression will take place (worst case),
1284 * so the compressed buffer has to be the same size as the uncompressed
1285 * one. It also must reside (along with the line length buffer) in
1286 * stolen memory.
1287 *
1288 * We need to enable/disable FBC on a global basis.
1289 */
1290static void intel_update_fbc(struct drm_crtc *crtc,
1291 struct drm_display_mode *mode)
1292{
1293 struct drm_device *dev = crtc->dev;
1294 struct drm_i915_private *dev_priv = dev->dev_private;
1295 struct drm_framebuffer *fb = crtc->fb;
1296 struct intel_framebuffer *intel_fb;
1297 struct drm_i915_gem_object *obj_priv;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001298 struct drm_crtc *tmp_crtc;
Jesse Barnes80824002009-09-10 15:28:06 -07001299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1300 int plane = intel_crtc->plane;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001301 int crtcs_enabled = 0;
1302
1303 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001304
1305 if (!i915_powersave)
1306 return;
1307
Adam Jacksonee5382a2010-04-23 11:17:39 -04001308 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001309 return;
1310
Jesse Barnes80824002009-09-10 15:28:06 -07001311 if (!crtc->fb)
1312 return;
1313
1314 intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001315 obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001316
1317 /*
1318 * If FBC is already on, we just have to verify that we can
1319 * keep it that way...
1320 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001321 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001322 * - changing FBC params (stride, fence, mode)
1323 * - new fb is too large to fit in compressed buffer
1324 * - going to an unsupported config (interlace, pixel multiply, etc.)
1325 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001326 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
1327 if (tmp_crtc->enabled)
1328 crtcs_enabled++;
1329 }
1330 DRM_DEBUG_KMS("%d pipes active\n", crtcs_enabled);
1331 if (crtcs_enabled > 1) {
1332 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1333 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1334 goto out_disable;
1335 }
Jesse Barnes80824002009-09-10 15:28:06 -07001336 if (intel_fb->obj->size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001337 DRM_DEBUG_KMS("framebuffer too large, disabling "
1338 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001339 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001340 goto out_disable;
1341 }
1342 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
1343 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001344 DRM_DEBUG_KMS("mode incompatible with compression, "
1345 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001346 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001347 goto out_disable;
1348 }
1349 if ((mode->hdisplay > 2048) ||
1350 (mode->vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001351 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001352 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001353 goto out_disable;
1354 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001355 if ((IS_I915GM(dev) || IS_I945GM(dev)) && plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001356 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001357 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001358 goto out_disable;
1359 }
1360 if (obj_priv->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001361 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001362 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001363 goto out_disable;
1364 }
1365
Jason Wesselc924b932010-08-05 09:22:32 -05001366 /* If the kernel debugger is active, always disable compression */
1367 if (in_dbg_master())
1368 goto out_disable;
1369
Adam Jacksonee5382a2010-04-23 11:17:39 -04001370 if (intel_fbc_enabled(dev)) {
Jesse Barnes80824002009-09-10 15:28:06 -07001371 /* We can re-enable it in this case, but need to update pitch */
Adam Jacksonee5382a2010-04-23 11:17:39 -04001372 if ((fb->pitch > dev_priv->cfb_pitch) ||
1373 (obj_priv->fence_reg != dev_priv->cfb_fence) ||
1374 (plane != dev_priv->cfb_plane))
1375 intel_disable_fbc(dev);
Jesse Barnes80824002009-09-10 15:28:06 -07001376 }
1377
Adam Jacksonee5382a2010-04-23 11:17:39 -04001378 /* Now try to turn it back on if possible */
1379 if (!intel_fbc_enabled(dev))
1380 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001381
1382 return;
1383
1384out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001385 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001386 if (intel_fbc_enabled(dev)) {
1387 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001388 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001389 }
Jesse Barnes80824002009-09-10 15:28:06 -07001390}
1391
Chris Wilson127bd2a2010-07-23 23:32:05 +01001392int
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001393intel_pin_and_fence_fb_obj(struct drm_device *dev, struct drm_gem_object *obj)
1394{
Daniel Vetter23010e42010-03-08 13:35:02 +01001395 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001396 u32 alignment;
1397 int ret;
1398
1399 switch (obj_priv->tiling_mode) {
1400 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001401 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1402 alignment = 128 * 1024;
1403 else if (IS_I965G(dev))
1404 alignment = 4 * 1024;
1405 else
1406 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001407 break;
1408 case I915_TILING_X:
1409 /* pin() will align the object as required by fence */
1410 alignment = 0;
1411 break;
1412 case I915_TILING_Y:
1413 /* FIXME: Is this true? */
1414 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1415 return -EINVAL;
1416 default:
1417 BUG();
1418 }
1419
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001420 ret = i915_gem_object_pin(obj, alignment);
1421 if (ret != 0)
1422 return ret;
1423
1424 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1425 * fence, whereas 965+ only requires a fence if using
1426 * framebuffer compression. For simplicity, we always install
1427 * a fence as the cost is not that onerous.
1428 */
1429 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1430 obj_priv->tiling_mode != I915_TILING_NONE) {
1431 ret = i915_gem_object_get_fence_reg(obj);
1432 if (ret != 0) {
1433 i915_gem_object_unpin(obj);
1434 return ret;
1435 }
1436 }
1437
1438 return 0;
1439}
1440
Jesse Barnes81255562010-08-02 12:07:50 -07001441/* Assume fb object is pinned & idle & fenced and just update base pointers */
1442static int
1443intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1444 int x, int y)
1445{
1446 struct drm_device *dev = crtc->dev;
1447 struct drm_i915_private *dev_priv = dev->dev_private;
1448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1449 struct intel_framebuffer *intel_fb;
1450 struct drm_i915_gem_object *obj_priv;
1451 struct drm_gem_object *obj;
1452 int plane = intel_crtc->plane;
1453 unsigned long Start, Offset;
1454 int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
1455 int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
1456 int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
1457 int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
1458 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1459 u32 dspcntr;
1460
1461 switch (plane) {
1462 case 0:
1463 case 1:
1464 break;
1465 default:
1466 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1467 return -EINVAL;
1468 }
1469
1470 intel_fb = to_intel_framebuffer(fb);
1471 obj = intel_fb->obj;
1472 obj_priv = to_intel_bo(obj);
1473
1474 dspcntr = I915_READ(dspcntr_reg);
1475 /* Mask out pixel format bits in case we change it */
1476 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1477 switch (fb->bits_per_pixel) {
1478 case 8:
1479 dspcntr |= DISPPLANE_8BPP;
1480 break;
1481 case 16:
1482 if (fb->depth == 15)
1483 dspcntr |= DISPPLANE_15_16BPP;
1484 else
1485 dspcntr |= DISPPLANE_16BPP;
1486 break;
1487 case 24:
1488 case 32:
1489 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1490 break;
1491 default:
1492 DRM_ERROR("Unknown color depth\n");
1493 return -EINVAL;
1494 }
1495 if (IS_I965G(dev)) {
1496 if (obj_priv->tiling_mode != I915_TILING_NONE)
1497 dspcntr |= DISPPLANE_TILED;
1498 else
1499 dspcntr &= ~DISPPLANE_TILED;
1500 }
1501
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001502 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07001503 /* must disable */
1504 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1505
1506 I915_WRITE(dspcntr_reg, dspcntr);
1507
1508 Start = obj_priv->gtt_offset;
1509 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1510
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001511 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1512 Start, Offset, x, y, fb->pitch);
Jesse Barnes81255562010-08-02 12:07:50 -07001513 I915_WRITE(dspstride, fb->pitch);
1514 if (IS_I965G(dev)) {
Jesse Barnes81255562010-08-02 12:07:50 -07001515 I915_WRITE(dspsurf, Start);
Jesse Barnes81255562010-08-02 12:07:50 -07001516 I915_WRITE(dsptileoff, (y << 16) | x);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001517 I915_WRITE(dspbase, Offset);
Jesse Barnes81255562010-08-02 12:07:50 -07001518 } else {
1519 I915_WRITE(dspbase, Start + Offset);
Jesse Barnes81255562010-08-02 12:07:50 -07001520 }
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001521 POSTING_READ(dspbase);
Jesse Barnes81255562010-08-02 12:07:50 -07001522
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001523 if (IS_I965G(dev) || plane == 0)
Jesse Barnes81255562010-08-02 12:07:50 -07001524 intel_update_fbc(crtc, &crtc->mode);
1525
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001526 intel_wait_for_vblank(dev, intel_crtc->pipe);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001527 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001528
1529 return 0;
1530}
1531
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001532static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001533intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1534 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001535{
1536 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001537 struct drm_i915_master_private *master_priv;
1538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1539 struct intel_framebuffer *intel_fb;
1540 struct drm_i915_gem_object *obj_priv;
1541 struct drm_gem_object *obj;
1542 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07001543 int plane = intel_crtc->plane;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001544 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001545
1546 /* no fb bound */
1547 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001548 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001549 return 0;
1550 }
1551
Jesse Barnes80824002009-09-10 15:28:06 -07001552 switch (plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001553 case 0:
1554 case 1:
1555 break;
1556 default:
Jesse Barnes80824002009-09-10 15:28:06 -07001557 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001558 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001559 }
1560
1561 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08001562 obj = intel_fb->obj;
Daniel Vetter23010e42010-03-08 13:35:02 +01001563 obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08001564
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001565 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001566 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001567 if (ret != 0) {
1568 mutex_unlock(&dev->struct_mutex);
1569 return ret;
1570 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001571
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08001572 ret = i915_gem_object_set_to_display_plane(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001573 if (ret != 0) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001574 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001575 mutex_unlock(&dev->struct_mutex);
1576 return ret;
1577 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001578
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001579 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y);
1580 if (ret) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001581 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001582 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001583 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001584 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001585
1586 if (old_fb) {
1587 intel_fb = to_intel_framebuffer(old_fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001588 obj_priv = to_intel_bo(intel_fb->obj);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001589 i915_gem_object_unpin(intel_fb->obj);
1590 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001591
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001592 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001593
1594 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001595 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001596
1597 master_priv = dev->primary->master->driver_priv;
1598 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001599 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001600
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001601 if (pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001602 master_priv->sarea_priv->pipeB_x = x;
1603 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001604 } else {
1605 master_priv->sarea_priv->pipeA_x = x;
1606 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08001607 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001608
1609 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001610}
1611
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001612static void ironlake_set_pll_edp (struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001613{
1614 struct drm_device *dev = crtc->dev;
1615 struct drm_i915_private *dev_priv = dev->dev_private;
1616 u32 dpa_ctl;
1617
Zhao Yakui28c97732009-10-09 11:39:41 +08001618 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001619 dpa_ctl = I915_READ(DP_A);
1620 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1621
1622 if (clock < 200000) {
1623 u32 temp;
1624 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1625 /* workaround for 160Mhz:
1626 1) program 0x4600c bits 15:0 = 0x8124
1627 2) program 0x46010 bit 0 = 1
1628 3) program 0x46034 bit 24 = 1
1629 4) program 0x64000 bit 14 = 1
1630 */
1631 temp = I915_READ(0x4600c);
1632 temp &= 0xffff0000;
1633 I915_WRITE(0x4600c, temp | 0x8124);
1634
1635 temp = I915_READ(0x46010);
1636 I915_WRITE(0x46010, temp | 1);
1637
1638 temp = I915_READ(0x46034);
1639 I915_WRITE(0x46034, temp | (1 << 24));
1640 } else {
1641 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1642 }
1643 I915_WRITE(DP_A, dpa_ctl);
1644
1645 udelay(500);
1646}
1647
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001648/* The FDI link training functions for ILK/Ibexpeak. */
1649static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1650{
1651 struct drm_device *dev = crtc->dev;
1652 struct drm_i915_private *dev_priv = dev->dev_private;
1653 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1654 int pipe = intel_crtc->pipe;
1655 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1656 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1657 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1658 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1659 u32 temp, tries = 0;
1660
Adam Jacksone1a44742010-06-25 15:32:14 -04001661 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1662 for train result */
1663 temp = I915_READ(fdi_rx_imr_reg);
1664 temp &= ~FDI_RX_SYMBOL_LOCK;
1665 temp &= ~FDI_RX_BIT_LOCK;
1666 I915_WRITE(fdi_rx_imr_reg, temp);
1667 I915_READ(fdi_rx_imr_reg);
1668 udelay(150);
1669
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001670 /* enable CPU FDI TX and PCH FDI RX */
1671 temp = I915_READ(fdi_tx_reg);
1672 temp |= FDI_TX_ENABLE;
Adam Jackson77ffb592010-04-12 11:38:44 -04001673 temp &= ~(7 << 19);
1674 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001675 temp &= ~FDI_LINK_TRAIN_NONE;
1676 temp |= FDI_LINK_TRAIN_PATTERN_1;
1677 I915_WRITE(fdi_tx_reg, temp);
1678 I915_READ(fdi_tx_reg);
1679
1680 temp = I915_READ(fdi_rx_reg);
1681 temp &= ~FDI_LINK_TRAIN_NONE;
1682 temp |= FDI_LINK_TRAIN_PATTERN_1;
1683 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1684 I915_READ(fdi_rx_reg);
1685 udelay(150);
1686
Adam Jacksone1a44742010-06-25 15:32:14 -04001687 for (tries = 0; tries < 5; tries++) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001688 temp = I915_READ(fdi_rx_iir_reg);
1689 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1690
1691 if ((temp & FDI_RX_BIT_LOCK)) {
1692 DRM_DEBUG_KMS("FDI train 1 done.\n");
1693 I915_WRITE(fdi_rx_iir_reg,
1694 temp | FDI_RX_BIT_LOCK);
1695 break;
1696 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001697 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001698 if (tries == 5)
1699 DRM_DEBUG_KMS("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001700
1701 /* Train 2 */
1702 temp = I915_READ(fdi_tx_reg);
1703 temp &= ~FDI_LINK_TRAIN_NONE;
1704 temp |= FDI_LINK_TRAIN_PATTERN_2;
1705 I915_WRITE(fdi_tx_reg, temp);
1706
1707 temp = I915_READ(fdi_rx_reg);
1708 temp &= ~FDI_LINK_TRAIN_NONE;
1709 temp |= FDI_LINK_TRAIN_PATTERN_2;
1710 I915_WRITE(fdi_rx_reg, temp);
1711 udelay(150);
1712
1713 tries = 0;
1714
Adam Jacksone1a44742010-06-25 15:32:14 -04001715 for (tries = 0; tries < 5; tries++) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001716 temp = I915_READ(fdi_rx_iir_reg);
1717 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1718
1719 if (temp & FDI_RX_SYMBOL_LOCK) {
1720 I915_WRITE(fdi_rx_iir_reg,
1721 temp | FDI_RX_SYMBOL_LOCK);
1722 DRM_DEBUG_KMS("FDI train 2 done.\n");
1723 break;
1724 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001725 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001726 if (tries == 5)
1727 DRM_DEBUG_KMS("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001728
1729 DRM_DEBUG_KMS("FDI train done\n");
1730}
1731
1732static int snb_b_fdi_train_param [] = {
1733 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1734 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1735 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1736 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1737};
1738
1739/* The FDI link training functions for SNB/Cougarpoint. */
1740static void gen6_fdi_link_train(struct drm_crtc *crtc)
1741{
1742 struct drm_device *dev = crtc->dev;
1743 struct drm_i915_private *dev_priv = dev->dev_private;
1744 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1745 int pipe = intel_crtc->pipe;
1746 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1747 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1748 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1749 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1750 u32 temp, i;
1751
Adam Jacksone1a44742010-06-25 15:32:14 -04001752 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1753 for train result */
1754 temp = I915_READ(fdi_rx_imr_reg);
1755 temp &= ~FDI_RX_SYMBOL_LOCK;
1756 temp &= ~FDI_RX_BIT_LOCK;
1757 I915_WRITE(fdi_rx_imr_reg, temp);
1758 I915_READ(fdi_rx_imr_reg);
1759 udelay(150);
1760
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001761 /* enable CPU FDI TX and PCH FDI RX */
1762 temp = I915_READ(fdi_tx_reg);
1763 temp |= FDI_TX_ENABLE;
Adam Jackson77ffb592010-04-12 11:38:44 -04001764 temp &= ~(7 << 19);
1765 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001766 temp &= ~FDI_LINK_TRAIN_NONE;
1767 temp |= FDI_LINK_TRAIN_PATTERN_1;
1768 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1769 /* SNB-B */
1770 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1771 I915_WRITE(fdi_tx_reg, temp);
1772 I915_READ(fdi_tx_reg);
1773
1774 temp = I915_READ(fdi_rx_reg);
1775 if (HAS_PCH_CPT(dev)) {
1776 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1777 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1778 } else {
1779 temp &= ~FDI_LINK_TRAIN_NONE;
1780 temp |= FDI_LINK_TRAIN_PATTERN_1;
1781 }
1782 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1783 I915_READ(fdi_rx_reg);
1784 udelay(150);
1785
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001786 for (i = 0; i < 4; i++ ) {
1787 temp = I915_READ(fdi_tx_reg);
1788 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1789 temp |= snb_b_fdi_train_param[i];
1790 I915_WRITE(fdi_tx_reg, temp);
1791 udelay(500);
1792
1793 temp = I915_READ(fdi_rx_iir_reg);
1794 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1795
1796 if (temp & FDI_RX_BIT_LOCK) {
1797 I915_WRITE(fdi_rx_iir_reg,
1798 temp | FDI_RX_BIT_LOCK);
1799 DRM_DEBUG_KMS("FDI train 1 done.\n");
1800 break;
1801 }
1802 }
1803 if (i == 4)
1804 DRM_DEBUG_KMS("FDI train 1 fail!\n");
1805
1806 /* Train 2 */
1807 temp = I915_READ(fdi_tx_reg);
1808 temp &= ~FDI_LINK_TRAIN_NONE;
1809 temp |= FDI_LINK_TRAIN_PATTERN_2;
1810 if (IS_GEN6(dev)) {
1811 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1812 /* SNB-B */
1813 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1814 }
1815 I915_WRITE(fdi_tx_reg, temp);
1816
1817 temp = I915_READ(fdi_rx_reg);
1818 if (HAS_PCH_CPT(dev)) {
1819 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1820 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1821 } else {
1822 temp &= ~FDI_LINK_TRAIN_NONE;
1823 temp |= FDI_LINK_TRAIN_PATTERN_2;
1824 }
1825 I915_WRITE(fdi_rx_reg, temp);
1826 udelay(150);
1827
1828 for (i = 0; i < 4; i++ ) {
1829 temp = I915_READ(fdi_tx_reg);
1830 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1831 temp |= snb_b_fdi_train_param[i];
1832 I915_WRITE(fdi_tx_reg, temp);
1833 udelay(500);
1834
1835 temp = I915_READ(fdi_rx_iir_reg);
1836 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1837
1838 if (temp & FDI_RX_SYMBOL_LOCK) {
1839 I915_WRITE(fdi_rx_iir_reg,
1840 temp | FDI_RX_SYMBOL_LOCK);
1841 DRM_DEBUG_KMS("FDI train 2 done.\n");
1842 break;
1843 }
1844 }
1845 if (i == 4)
1846 DRM_DEBUG_KMS("FDI train 2 fail!\n");
1847
1848 DRM_DEBUG_KMS("FDI train done.\n");
1849}
1850
Jesse Barnes0e23b992010-09-10 11:10:00 -07001851static void ironlake_fdi_enable(struct drm_crtc *crtc)
1852{
1853 struct drm_device *dev = crtc->dev;
1854 struct drm_i915_private *dev_priv = dev->dev_private;
1855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1856 int pipe = intel_crtc->pipe;
1857 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1858 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1859 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Jesse Barnesc64e3112010-09-10 11:27:03 -07001860 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
Jesse Barnes0e23b992010-09-10 11:10:00 -07001861 u32 temp;
1862 u32 pipe_bpc;
Jesse Barnesc64e3112010-09-10 11:27:03 -07001863 u32 tx_size;
Jesse Barnes0e23b992010-09-10 11:10:00 -07001864
1865 temp = I915_READ(pipeconf_reg);
1866 pipe_bpc = temp & PIPE_BPC_MASK;
1867
Jesse Barnesc64e3112010-09-10 11:27:03 -07001868 /* Write the TU size bits so error detection works */
1869 tx_size = I915_READ(data_m1_reg) & TU_SIZE_MASK;
1870 I915_WRITE(FDI_RXA_TUSIZE1, tx_size);
1871
Jesse Barnes0e23b992010-09-10 11:10:00 -07001872 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
1873 temp = I915_READ(fdi_rx_reg);
1874 /*
1875 * make the BPC in FDI Rx be consistent with that in
1876 * pipeconf reg.
1877 */
1878 temp &= ~(0x7 << 16);
1879 temp |= (pipe_bpc << 11);
1880 temp &= ~(7 << 19);
1881 temp |= (intel_crtc->fdi_lanes - 1) << 19;
1882 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
1883 I915_READ(fdi_rx_reg);
1884 udelay(200);
1885
1886 /* Switch from Rawclk to PCDclk */
1887 temp = I915_READ(fdi_rx_reg);
1888 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
1889 I915_READ(fdi_rx_reg);
1890 udelay(200);
1891
1892 /* Enable CPU FDI TX PLL, always on for Ironlake */
1893 temp = I915_READ(fdi_tx_reg);
1894 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
1895 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
1896 I915_READ(fdi_tx_reg);
1897 udelay(100);
1898 }
1899}
1900
Jesse Barnes6be4a602010-09-10 10:26:01 -07001901static void ironlake_crtc_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08001902{
1903 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001904 struct drm_i915_private *dev_priv = dev->dev_private;
1905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1906 int pipe = intel_crtc->pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08001907 int plane = intel_crtc->plane;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001908 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
1909 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1910 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1911 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
1912 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1913 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001914 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001915 int cpu_htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
1916 int cpu_hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
1917 int cpu_hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
1918 int cpu_vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
1919 int cpu_vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
1920 int cpu_vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
1921 int trans_htot_reg = (pipe == 0) ? TRANS_HTOTAL_A : TRANS_HTOTAL_B;
1922 int trans_hblank_reg = (pipe == 0) ? TRANS_HBLANK_A : TRANS_HBLANK_B;
1923 int trans_hsync_reg = (pipe == 0) ? TRANS_HSYNC_A : TRANS_HSYNC_B;
1924 int trans_vtot_reg = (pipe == 0) ? TRANS_VTOTAL_A : TRANS_VTOTAL_B;
1925 int trans_vblank_reg = (pipe == 0) ? TRANS_VBLANK_A : TRANS_VBLANK_B;
1926 int trans_vsync_reg = (pipe == 0) ? TRANS_VSYNC_A : TRANS_VSYNC_B;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001927 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001928 u32 temp;
Zhao Yakui8faf3b32010-01-04 16:29:31 +08001929 u32 pipe_bpc;
1930
1931 temp = I915_READ(pipeconf_reg);
1932 pipe_bpc = temp & PIPE_BPC_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001933
Jesse Barnes6be4a602010-09-10 10:26:01 -07001934 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1935 temp = I915_READ(PCH_LVDS);
1936 if ((temp & LVDS_PORT_EN) == 0) {
1937 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
1938 POSTING_READ(PCH_LVDS);
1939 }
1940 }
1941
Jesse Barnes0e23b992010-09-10 11:10:00 -07001942 ironlake_fdi_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001943
1944 /* Enable panel fitting for LVDS */
1945 if (dev_priv->pch_pf_size &&
1946 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)
1947 || HAS_eDP || intel_pch_has_edp(crtc))) {
1948 /* Force use of hard-coded filter coefficients
1949 * as some pre-programmed values are broken,
1950 * e.g. x201.
1951 */
1952 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
1953 PF_ENABLE | PF_FILTER_MED_3x3);
1954 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
1955 dev_priv->pch_pf_pos);
1956 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
1957 dev_priv->pch_pf_size);
1958 }
1959
1960 /* Enable CPU pipe */
1961 temp = I915_READ(pipeconf_reg);
1962 if ((temp & PIPEACONF_ENABLE) == 0) {
1963 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
1964 I915_READ(pipeconf_reg);
1965 udelay(100);
1966 }
1967
1968 /* configure and enable CPU plane */
1969 temp = I915_READ(dspcntr_reg);
1970 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
1971 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
1972 /* Flush the plane changes */
1973 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
1974 }
1975
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001976 /* For PCH output, training FDI link */
1977 if (IS_GEN6(dev))
1978 gen6_fdi_link_train(crtc);
1979 else
1980 ironlake_fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001981
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001982 /* enable PCH DPLL */
1983 temp = I915_READ(pch_dpll_reg);
1984 if ((temp & DPLL_VCO_ENABLE) == 0) {
1985 I915_WRITE(pch_dpll_reg, temp | DPLL_VCO_ENABLE);
1986 I915_READ(pch_dpll_reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001987 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001988 udelay(200);
1989
1990 if (HAS_PCH_CPT(dev)) {
1991 /* Be sure PCH DPLL SEL is set */
1992 temp = I915_READ(PCH_DPLL_SEL);
1993 if (trans_dpll_sel == 0 &&
1994 (temp & TRANSA_DPLL_ENABLE) == 0)
1995 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
1996 else if (trans_dpll_sel == 1 &&
1997 (temp & TRANSB_DPLL_ENABLE) == 0)
1998 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
1999 I915_WRITE(PCH_DPLL_SEL, temp);
2000 I915_READ(PCH_DPLL_SEL);
2001 }
2002 /* set transcoder timing */
2003 I915_WRITE(trans_htot_reg, I915_READ(cpu_htot_reg));
2004 I915_WRITE(trans_hblank_reg, I915_READ(cpu_hblank_reg));
2005 I915_WRITE(trans_hsync_reg, I915_READ(cpu_hsync_reg));
2006
2007 I915_WRITE(trans_vtot_reg, I915_READ(cpu_vtot_reg));
2008 I915_WRITE(trans_vblank_reg, I915_READ(cpu_vblank_reg));
2009 I915_WRITE(trans_vsync_reg, I915_READ(cpu_vsync_reg));
2010
2011 /* enable normal train */
2012 temp = I915_READ(fdi_tx_reg);
2013 temp &= ~FDI_LINK_TRAIN_NONE;
2014 I915_WRITE(fdi_tx_reg, temp | FDI_LINK_TRAIN_NONE |
2015 FDI_TX_ENHANCE_FRAME_ENABLE);
2016 I915_READ(fdi_tx_reg);
2017
2018 temp = I915_READ(fdi_rx_reg);
2019 if (HAS_PCH_CPT(dev)) {
2020 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2021 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2022 } else {
2023 temp &= ~FDI_LINK_TRAIN_NONE;
2024 temp |= FDI_LINK_TRAIN_NONE;
2025 }
2026 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2027 I915_READ(fdi_rx_reg);
2028
2029 /* wait one idle pattern time */
2030 udelay(100);
2031
2032 /* For PCH DP, enable TRANS_DP_CTL */
2033 if (HAS_PCH_CPT(dev) &&
2034 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
2035 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2036 int reg;
2037
2038 reg = I915_READ(trans_dp_ctl);
2039 reg &= ~(TRANS_DP_PORT_SEL_MASK |
2040 TRANS_DP_SYNC_MASK);
2041 reg |= (TRANS_DP_OUTPUT_ENABLE |
2042 TRANS_DP_ENH_FRAMING);
2043
2044 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
2045 reg |= TRANS_DP_HSYNC_ACTIVE_HIGH;
2046 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
2047 reg |= TRANS_DP_VSYNC_ACTIVE_HIGH;
2048
2049 switch (intel_trans_dp_port_sel(crtc)) {
2050 case PCH_DP_B:
2051 reg |= TRANS_DP_PORT_SEL_B;
2052 break;
2053 case PCH_DP_C:
2054 reg |= TRANS_DP_PORT_SEL_C;
2055 break;
2056 case PCH_DP_D:
2057 reg |= TRANS_DP_PORT_SEL_D;
2058 break;
2059 default:
2060 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
2061 reg |= TRANS_DP_PORT_SEL_B;
2062 break;
2063 }
2064
2065 I915_WRITE(trans_dp_ctl, reg);
2066 POSTING_READ(trans_dp_ctl);
2067 }
2068
2069 /* enable PCH transcoder */
2070 temp = I915_READ(transconf_reg);
2071 /*
2072 * make the BPC in transcoder be consistent with
2073 * that in pipeconf reg.
2074 */
2075 temp &= ~PIPE_BPC_MASK;
2076 temp |= pipe_bpc;
2077 I915_WRITE(transconf_reg, temp | TRANS_ENABLE);
2078 I915_READ(transconf_reg);
2079
2080 if (wait_for(I915_READ(transconf_reg) & TRANS_STATE_ENABLE, 100))
2081 DRM_ERROR("failed to enable transcoder\n");
Jesse Barnes6be4a602010-09-10 10:26:01 -07002082
2083 intel_crtc_load_lut(crtc);
2084
2085 intel_update_fbc(crtc, &crtc->mode);
2086}
2087
2088static void ironlake_crtc_disable(struct drm_crtc *crtc)
2089{
2090 struct drm_device *dev = crtc->dev;
2091 struct drm_i915_private *dev_priv = dev->dev_private;
2092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2093 int pipe = intel_crtc->pipe;
2094 int plane = intel_crtc->plane;
2095 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
2096 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2097 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2098 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
2099 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
2100 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
2101 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
2102 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
2103 u32 temp;
2104 u32 pipe_bpc;
2105
2106 temp = I915_READ(pipeconf_reg);
2107 pipe_bpc = temp & PIPE_BPC_MASK;
2108
2109 drm_vblank_off(dev, pipe);
2110 /* Disable display plane */
2111 temp = I915_READ(dspcntr_reg);
2112 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2113 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2114 /* Flush the plane changes */
2115 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2116 I915_READ(dspbase_reg);
2117 }
2118
2119 if (dev_priv->cfb_plane == plane &&
2120 dev_priv->display.disable_fbc)
2121 dev_priv->display.disable_fbc(dev);
2122
2123 /* disable cpu pipe, disable after all planes disabled */
2124 temp = I915_READ(pipeconf_reg);
2125 if ((temp & PIPEACONF_ENABLE) != 0) {
2126 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2127
2128 /* wait for cpu pipe off, pipe state */
2129 if (wait_for((I915_READ(pipeconf_reg) & I965_PIPECONF_ACTIVE) == 0, 50))
2130 DRM_ERROR("failed to turn off cpu pipe\n");
2131 } else
2132 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
2133
2134 udelay(100);
2135
2136 /* Disable PF */
2137 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2138 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2139
2140 /* disable CPU FDI tx and PCH FDI rx */
2141 temp = I915_READ(fdi_tx_reg);
2142 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_ENABLE);
2143 I915_READ(fdi_tx_reg);
2144
2145 temp = I915_READ(fdi_rx_reg);
2146 /* BPC in FDI rx is consistent with that in pipeconf */
2147 temp &= ~(0x07 << 16);
2148 temp |= (pipe_bpc << 11);
2149 I915_WRITE(fdi_rx_reg, temp & ~FDI_RX_ENABLE);
2150 I915_READ(fdi_rx_reg);
2151
2152 udelay(100);
2153
2154 /* still set train pattern 1 */
2155 temp = I915_READ(fdi_tx_reg);
2156 temp &= ~FDI_LINK_TRAIN_NONE;
2157 temp |= FDI_LINK_TRAIN_PATTERN_1;
2158 I915_WRITE(fdi_tx_reg, temp);
2159 POSTING_READ(fdi_tx_reg);
2160
2161 temp = I915_READ(fdi_rx_reg);
2162 if (HAS_PCH_CPT(dev)) {
2163 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2164 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2165 } else {
2166 temp &= ~FDI_LINK_TRAIN_NONE;
2167 temp |= FDI_LINK_TRAIN_PATTERN_1;
2168 }
2169 I915_WRITE(fdi_rx_reg, temp);
2170 POSTING_READ(fdi_rx_reg);
2171
2172 udelay(100);
2173
2174 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2175 temp = I915_READ(PCH_LVDS);
2176 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2177 I915_READ(PCH_LVDS);
2178 udelay(100);
2179 }
2180
2181 /* disable PCH transcoder */
2182 temp = I915_READ(transconf_reg);
2183 if ((temp & TRANS_ENABLE) != 0) {
2184 I915_WRITE(transconf_reg, temp & ~TRANS_ENABLE);
2185
2186 /* wait for PCH transcoder off, transcoder state */
2187 if (wait_for((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) == 0, 50))
2188 DRM_ERROR("failed to disable transcoder\n");
2189 }
2190
2191 temp = I915_READ(transconf_reg);
2192 /* BPC in transcoder is consistent with that in pipeconf */
2193 temp &= ~PIPE_BPC_MASK;
2194 temp |= pipe_bpc;
2195 I915_WRITE(transconf_reg, temp);
2196 I915_READ(transconf_reg);
2197 udelay(100);
2198
2199 if (HAS_PCH_CPT(dev)) {
2200 /* disable TRANS_DP_CTL */
2201 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2202 int reg;
2203
2204 reg = I915_READ(trans_dp_ctl);
2205 reg &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2206 I915_WRITE(trans_dp_ctl, reg);
2207 POSTING_READ(trans_dp_ctl);
2208
2209 /* disable DPLL_SEL */
2210 temp = I915_READ(PCH_DPLL_SEL);
2211 if (trans_dpll_sel == 0)
2212 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2213 else
2214 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2215 I915_WRITE(PCH_DPLL_SEL, temp);
2216 I915_READ(PCH_DPLL_SEL);
2217
2218 }
2219
2220 /* disable PCH DPLL */
2221 temp = I915_READ(pch_dpll_reg);
2222 I915_WRITE(pch_dpll_reg, temp & ~DPLL_VCO_ENABLE);
2223 I915_READ(pch_dpll_reg);
2224
2225 /* Switch from PCDclk to Rawclk */
2226 temp = I915_READ(fdi_rx_reg);
2227 temp &= ~FDI_SEL_PCDCLK;
2228 I915_WRITE(fdi_rx_reg, temp);
2229 I915_READ(fdi_rx_reg);
2230
2231 /* Disable CPU FDI TX PLL */
2232 temp = I915_READ(fdi_tx_reg);
2233 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_PLL_ENABLE);
2234 I915_READ(fdi_tx_reg);
2235 udelay(100);
2236
2237 temp = I915_READ(fdi_rx_reg);
2238 temp &= ~FDI_RX_PLL_ENABLE;
2239 I915_WRITE(fdi_rx_reg, temp);
2240 I915_READ(fdi_rx_reg);
2241
2242 /* Wait for the clocks to turn off. */
2243 udelay(100);
2244}
2245
2246static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2247{
2248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2249 int pipe = intel_crtc->pipe;
2250 int plane = intel_crtc->plane;
2251
Zhenyu Wang2c072452009-06-05 15:38:42 +08002252 /* XXX: When our outputs are all unaware of DPMS modes other than off
2253 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2254 */
2255 switch (mode) {
2256 case DRM_MODE_DPMS_ON:
2257 case DRM_MODE_DPMS_STANDBY:
2258 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002259 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002260 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002261 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002262
Zhenyu Wang2c072452009-06-05 15:38:42 +08002263 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002264 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002265 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002266 break;
2267 }
2268}
2269
Daniel Vetter02e792f2009-09-15 22:57:34 +02002270static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2271{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002272 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002273 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002274
Chris Wilson23f09ce2010-08-12 13:53:37 +01002275 mutex_lock(&dev->struct_mutex);
2276 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2277 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002278 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002279
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002280 /* Let userspace switch the overlay on again. In most cases userspace
2281 * has to recompute where to put it anyway.
2282 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002283}
2284
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002285static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002286{
2287 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002288 struct drm_i915_private *dev_priv = dev->dev_private;
2289 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2290 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002291 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08002292 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
Jesse Barnes80824002009-09-10 15:28:06 -07002293 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2294 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
Jesse Barnes79e53942008-11-07 14:24:08 -08002295 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2296 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08002297
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002298 /* Enable the DPLL */
2299 temp = I915_READ(dpll_reg);
2300 if ((temp & DPLL_VCO_ENABLE) == 0) {
2301 I915_WRITE(dpll_reg, temp);
2302 I915_READ(dpll_reg);
2303 /* Wait for the clocks to stabilize. */
2304 udelay(150);
2305 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2306 I915_READ(dpll_reg);
2307 /* Wait for the clocks to stabilize. */
2308 udelay(150);
2309 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2310 I915_READ(dpll_reg);
2311 /* Wait for the clocks to stabilize. */
2312 udelay(150);
2313 }
2314
2315 /* Enable the pipe */
2316 temp = I915_READ(pipeconf_reg);
2317 if ((temp & PIPEACONF_ENABLE) == 0)
2318 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
2319
2320 /* Enable the plane */
2321 temp = I915_READ(dspcntr_reg);
2322 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
2323 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
2324 /* Flush the plane changes */
2325 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2326 }
2327
2328 intel_crtc_load_lut(crtc);
2329
2330 if ((IS_I965G(dev) || plane == 0))
2331 intel_update_fbc(crtc, &crtc->mode);
2332
2333 /* Give the overlay scaler a chance to enable if it's on this pipe */
2334 intel_crtc_dpms_overlay(intel_crtc, true);
2335}
2336
2337static void i9xx_crtc_disable(struct drm_crtc *crtc)
2338{
2339 struct drm_device *dev = crtc->dev;
2340 struct drm_i915_private *dev_priv = dev->dev_private;
2341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2342 int pipe = intel_crtc->pipe;
2343 int plane = intel_crtc->plane;
2344 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
2345 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2346 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
2347 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2348 u32 temp;
2349
2350 /* Give the overlay scaler a chance to disable if it's on this pipe */
2351 intel_crtc_dpms_overlay(intel_crtc, false);
2352 drm_vblank_off(dev, pipe);
2353
2354 if (dev_priv->cfb_plane == plane &&
2355 dev_priv->display.disable_fbc)
2356 dev_priv->display.disable_fbc(dev);
2357
2358 /* Disable display plane */
2359 temp = I915_READ(dspcntr_reg);
2360 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2361 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2362 /* Flush the plane changes */
2363 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2364 I915_READ(dspbase_reg);
2365 }
2366
2367 if (!IS_I9XX(dev)) {
2368 /* Wait for vblank for the disable to take effect */
2369 intel_wait_for_vblank_off(dev, pipe);
2370 }
2371
2372 /* Don't disable pipe A or pipe A PLLs if needed */
2373 if (pipeconf_reg == PIPEACONF &&
2374 (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2375 goto skip_pipe_off;
2376
2377 /* Next, disable display pipes */
2378 temp = I915_READ(pipeconf_reg);
2379 if ((temp & PIPEACONF_ENABLE) != 0) {
2380 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2381 I915_READ(pipeconf_reg);
2382 }
2383
2384 /* Wait for vblank for the disable to take effect. */
2385 intel_wait_for_vblank_off(dev, pipe);
2386
2387 temp = I915_READ(dpll_reg);
2388 if ((temp & DPLL_VCO_ENABLE) != 0) {
2389 I915_WRITE(dpll_reg, temp & ~DPLL_VCO_ENABLE);
2390 I915_READ(dpll_reg);
2391 }
2392skip_pipe_off:
2393 /* Wait for the clocks to turn off. */
2394 udelay(150);
2395}
2396
2397static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2398{
Jesse Barnes79e53942008-11-07 14:24:08 -08002399 /* XXX: When our outputs are all unaware of DPMS modes other than off
2400 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2401 */
2402 switch (mode) {
2403 case DRM_MODE_DPMS_ON:
2404 case DRM_MODE_DPMS_STANDBY:
2405 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002406 i9xx_crtc_enable(crtc);
2407 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08002408 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002409 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002410 break;
2411 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002412}
2413
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002414/*
2415 * When we disable a pipe, we need to clear any pending scanline wait events
2416 * to avoid hanging the ring, which we assume we are waiting on.
2417 */
2418static void intel_clear_scanline_wait(struct drm_device *dev)
2419{
2420 struct drm_i915_private *dev_priv = dev->dev_private;
2421 u32 tmp;
2422
2423 if (IS_GEN2(dev))
2424 /* Can't break the hang on i8xx */
2425 return;
2426
2427 tmp = I915_READ(PRB0_CTL);
2428 if (tmp & RING_WAIT) {
2429 I915_WRITE(PRB0_CTL, tmp);
2430 POSTING_READ(PRB0_CTL);
2431 }
2432}
2433
Zhenyu Wang2c072452009-06-05 15:38:42 +08002434/**
2435 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002436 */
2437static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2438{
2439 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002440 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002441 struct drm_i915_master_private *master_priv;
2442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2443 int pipe = intel_crtc->pipe;
2444 bool enabled;
2445
Chris Wilson032d2a02010-09-06 16:17:22 +01002446 if (intel_crtc->dpms_mode == mode)
2447 return;
2448
Chris Wilsondebcadd2010-08-07 11:01:33 +01002449 intel_crtc->dpms_mode = mode;
2450 intel_crtc->cursor_on = mode == DRM_MODE_DPMS_ON;
2451
2452 /* When switching on the display, ensure that SR is disabled
2453 * with multiple pipes prior to enabling to new pipe.
2454 *
2455 * When switching off the display, make sure the cursor is
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002456 * properly hidden and there are no pending waits prior to
2457 * disabling the pipe.
Chris Wilsondebcadd2010-08-07 11:01:33 +01002458 */
2459 if (mode == DRM_MODE_DPMS_ON)
2460 intel_update_watermarks(dev);
2461 else
2462 intel_crtc_update_cursor(crtc);
2463
Jesse Barnese70236a2009-09-21 10:42:27 -07002464 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002465
Chris Wilsondebcadd2010-08-07 11:01:33 +01002466 if (mode == DRM_MODE_DPMS_ON)
2467 intel_crtc_update_cursor(crtc);
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002468 else {
2469 /* XXX Note that this is not a complete solution, but a hack
2470 * to avoid the most frequently hit hang.
2471 */
2472 intel_clear_scanline_wait(dev);
2473
Chris Wilsondebcadd2010-08-07 11:01:33 +01002474 intel_update_watermarks(dev);
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002475 }
Daniel Vetter65655d42009-08-11 16:05:31 +02002476
Jesse Barnes79e53942008-11-07 14:24:08 -08002477 if (!dev->primary->master)
2478 return;
2479
2480 master_priv = dev->primary->master->driver_priv;
2481 if (!master_priv->sarea_priv)
2482 return;
2483
2484 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2485
2486 switch (pipe) {
2487 case 0:
2488 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2489 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2490 break;
2491 case 1:
2492 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2493 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2494 break;
2495 default:
2496 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2497 break;
2498 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002499}
2500
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002501/* Prepare for a mode set.
2502 *
2503 * Note we could be a lot smarter here. We need to figure out which outputs
2504 * will be enabled, which disabled (in short, how the config will changes)
2505 * and perform the minimum necessary steps to accomplish that, e.g. updating
2506 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
2507 * panel fitting is in the proper state, etc.
2508 */
2509static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002510{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002511 struct drm_device *dev = crtc->dev;
2512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2513
2514 intel_crtc->cursor_on = false;
2515 intel_crtc_update_cursor(crtc);
2516
2517 i9xx_crtc_disable(crtc);
2518 intel_clear_scanline_wait(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002519}
2520
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002521static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002522{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002523 struct drm_device *dev = crtc->dev;
2524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2525
2526 intel_update_watermarks(dev);
2527 i9xx_crtc_enable(crtc);
2528
2529 intel_crtc->cursor_on = true;
2530 intel_crtc_update_cursor(crtc);
2531}
2532
2533static void ironlake_crtc_prepare(struct drm_crtc *crtc)
2534{
2535 struct drm_device *dev = crtc->dev;
2536 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2537
2538 intel_crtc->cursor_on = false;
2539 intel_crtc_update_cursor(crtc);
2540
2541 ironlake_crtc_disable(crtc);
2542 intel_clear_scanline_wait(dev);
2543}
2544
2545static void ironlake_crtc_commit(struct drm_crtc *crtc)
2546{
2547 struct drm_device *dev = crtc->dev;
2548 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2549
2550 intel_update_watermarks(dev);
2551 ironlake_crtc_enable(crtc);
2552
2553 intel_crtc->cursor_on = true;
2554 intel_crtc_update_cursor(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002555}
2556
2557void intel_encoder_prepare (struct drm_encoder *encoder)
2558{
2559 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2560 /* lvds has its own version of prepare see intel_lvds_prepare */
2561 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2562}
2563
2564void intel_encoder_commit (struct drm_encoder *encoder)
2565{
2566 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2567 /* lvds has its own version of commit see intel_lvds_commit */
2568 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2569}
2570
Chris Wilsonea5b2132010-08-04 13:50:23 +01002571void intel_encoder_destroy(struct drm_encoder *encoder)
2572{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002573 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002574
2575 if (intel_encoder->ddc_bus)
2576 intel_i2c_destroy(intel_encoder->ddc_bus);
2577
2578 if (intel_encoder->i2c_bus)
2579 intel_i2c_destroy(intel_encoder->i2c_bus);
2580
2581 drm_encoder_cleanup(encoder);
2582 kfree(intel_encoder);
2583}
2584
Jesse Barnes79e53942008-11-07 14:24:08 -08002585static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2586 struct drm_display_mode *mode,
2587 struct drm_display_mode *adjusted_mode)
2588{
Zhenyu Wang2c072452009-06-05 15:38:42 +08002589 struct drm_device *dev = crtc->dev;
Eric Anholtbad720f2009-10-22 16:11:14 -07002590 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08002591 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07002592 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2593 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002594 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002595 return true;
2596}
2597
Jesse Barnese70236a2009-09-21 10:42:27 -07002598static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002599{
Jesse Barnese70236a2009-09-21 10:42:27 -07002600 return 400000;
2601}
Jesse Barnes79e53942008-11-07 14:24:08 -08002602
Jesse Barnese70236a2009-09-21 10:42:27 -07002603static int i915_get_display_clock_speed(struct drm_device *dev)
2604{
2605 return 333000;
2606}
Jesse Barnes79e53942008-11-07 14:24:08 -08002607
Jesse Barnese70236a2009-09-21 10:42:27 -07002608static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2609{
2610 return 200000;
2611}
Jesse Barnes79e53942008-11-07 14:24:08 -08002612
Jesse Barnese70236a2009-09-21 10:42:27 -07002613static int i915gm_get_display_clock_speed(struct drm_device *dev)
2614{
2615 u16 gcfgc = 0;
2616
2617 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2618
2619 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08002620 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07002621 else {
2622 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2623 case GC_DISPLAY_CLOCK_333_MHZ:
2624 return 333000;
2625 default:
2626 case GC_DISPLAY_CLOCK_190_200_MHZ:
2627 return 190000;
2628 }
2629 }
2630}
Jesse Barnes79e53942008-11-07 14:24:08 -08002631
Jesse Barnese70236a2009-09-21 10:42:27 -07002632static int i865_get_display_clock_speed(struct drm_device *dev)
2633{
2634 return 266000;
2635}
2636
2637static int i855_get_display_clock_speed(struct drm_device *dev)
2638{
2639 u16 hpllcc = 0;
2640 /* Assume that the hardware is in the high speed state. This
2641 * should be the default.
2642 */
2643 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2644 case GC_CLOCK_133_200:
2645 case GC_CLOCK_100_200:
2646 return 200000;
2647 case GC_CLOCK_166_250:
2648 return 250000;
2649 case GC_CLOCK_100_133:
2650 return 133000;
2651 }
2652
2653 /* Shouldn't happen */
2654 return 0;
2655}
2656
2657static int i830_get_display_clock_speed(struct drm_device *dev)
2658{
2659 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08002660}
2661
Jesse Barnes79e53942008-11-07 14:24:08 -08002662/**
2663 * Return the pipe currently connected to the panel fitter,
2664 * or -1 if the panel fitter is not present or not in use
2665 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002666int intel_panel_fitter_pipe (struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002667{
2668 struct drm_i915_private *dev_priv = dev->dev_private;
2669 u32 pfit_control;
2670
2671 /* i830 doesn't have a panel fitter */
2672 if (IS_I830(dev))
2673 return -1;
2674
2675 pfit_control = I915_READ(PFIT_CONTROL);
2676
2677 /* See if the panel fitter is in use */
2678 if ((pfit_control & PFIT_ENABLE) == 0)
2679 return -1;
2680
2681 /* 965 can place panel fitter on either pipe */
2682 if (IS_I965G(dev))
2683 return (pfit_control >> 29) & 0x3;
2684
2685 /* older chips can only use pipe 1 */
2686 return 1;
2687}
2688
Zhenyu Wang2c072452009-06-05 15:38:42 +08002689struct fdi_m_n {
2690 u32 tu;
2691 u32 gmch_m;
2692 u32 gmch_n;
2693 u32 link_m;
2694 u32 link_n;
2695};
2696
2697static void
2698fdi_reduce_ratio(u32 *num, u32 *den)
2699{
2700 while (*num > 0xffffff || *den > 0xffffff) {
2701 *num >>= 1;
2702 *den >>= 1;
2703 }
2704}
2705
2706#define DATA_N 0x800000
2707#define LINK_N 0x80000
2708
2709static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002710ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2711 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002712{
2713 u64 temp;
2714
2715 m_n->tu = 64; /* default size */
2716
2717 temp = (u64) DATA_N * pixel_clock;
2718 temp = div_u64(temp, link_clock);
Zhenyu Wang58a27472009-09-25 08:01:28 +00002719 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2720 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
Zhenyu Wang2c072452009-06-05 15:38:42 +08002721 m_n->gmch_n = DATA_N;
2722 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2723
2724 temp = (u64) LINK_N * pixel_clock;
2725 m_n->link_m = div_u64(temp, link_clock);
2726 m_n->link_n = LINK_N;
2727 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2728}
2729
2730
Shaohua Li7662c8b2009-06-26 11:23:55 +08002731struct intel_watermark_params {
2732 unsigned long fifo_size;
2733 unsigned long max_wm;
2734 unsigned long default_wm;
2735 unsigned long guard_size;
2736 unsigned long cacheline_size;
2737};
2738
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002739/* Pineview has different values for various configs */
2740static struct intel_watermark_params pineview_display_wm = {
2741 PINEVIEW_DISPLAY_FIFO,
2742 PINEVIEW_MAX_WM,
2743 PINEVIEW_DFT_WM,
2744 PINEVIEW_GUARD_WM,
2745 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002746};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002747static struct intel_watermark_params pineview_display_hplloff_wm = {
2748 PINEVIEW_DISPLAY_FIFO,
2749 PINEVIEW_MAX_WM,
2750 PINEVIEW_DFT_HPLLOFF_WM,
2751 PINEVIEW_GUARD_WM,
2752 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002753};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002754static struct intel_watermark_params pineview_cursor_wm = {
2755 PINEVIEW_CURSOR_FIFO,
2756 PINEVIEW_CURSOR_MAX_WM,
2757 PINEVIEW_CURSOR_DFT_WM,
2758 PINEVIEW_CURSOR_GUARD_WM,
2759 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002760};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002761static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2762 PINEVIEW_CURSOR_FIFO,
2763 PINEVIEW_CURSOR_MAX_WM,
2764 PINEVIEW_CURSOR_DFT_WM,
2765 PINEVIEW_CURSOR_GUARD_WM,
2766 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002767};
Jesse Barnes0e442c62009-10-19 10:09:33 +09002768static struct intel_watermark_params g4x_wm_info = {
2769 G4X_FIFO_SIZE,
2770 G4X_MAX_WM,
2771 G4X_MAX_WM,
2772 2,
2773 G4X_FIFO_LINE_SIZE,
2774};
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002775static struct intel_watermark_params g4x_cursor_wm_info = {
2776 I965_CURSOR_FIFO,
2777 I965_CURSOR_MAX_WM,
2778 I965_CURSOR_DFT_WM,
2779 2,
2780 G4X_FIFO_LINE_SIZE,
2781};
2782static struct intel_watermark_params i965_cursor_wm_info = {
2783 I965_CURSOR_FIFO,
2784 I965_CURSOR_MAX_WM,
2785 I965_CURSOR_DFT_WM,
2786 2,
2787 I915_FIFO_LINE_SIZE,
2788};
Shaohua Li7662c8b2009-06-26 11:23:55 +08002789static struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08002790 I945_FIFO_SIZE,
2791 I915_MAX_WM,
2792 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002793 2,
2794 I915_FIFO_LINE_SIZE
2795};
2796static struct intel_watermark_params i915_wm_info = {
2797 I915_FIFO_SIZE,
2798 I915_MAX_WM,
2799 1,
2800 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002801 I915_FIFO_LINE_SIZE
2802};
2803static struct intel_watermark_params i855_wm_info = {
2804 I855GM_FIFO_SIZE,
2805 I915_MAX_WM,
2806 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002807 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002808 I830_FIFO_LINE_SIZE
2809};
2810static struct intel_watermark_params i830_wm_info = {
2811 I830_FIFO_SIZE,
2812 I915_MAX_WM,
2813 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002814 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002815 I830_FIFO_LINE_SIZE
2816};
2817
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002818static struct intel_watermark_params ironlake_display_wm_info = {
2819 ILK_DISPLAY_FIFO,
2820 ILK_DISPLAY_MAXWM,
2821 ILK_DISPLAY_DFTWM,
2822 2,
2823 ILK_FIFO_LINE_SIZE
2824};
2825
Zhao Yakuic936f442010-06-12 14:32:26 +08002826static struct intel_watermark_params ironlake_cursor_wm_info = {
2827 ILK_CURSOR_FIFO,
2828 ILK_CURSOR_MAXWM,
2829 ILK_CURSOR_DFTWM,
2830 2,
2831 ILK_FIFO_LINE_SIZE
2832};
2833
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002834static struct intel_watermark_params ironlake_display_srwm_info = {
2835 ILK_DISPLAY_SR_FIFO,
2836 ILK_DISPLAY_MAX_SRWM,
2837 ILK_DISPLAY_DFT_SRWM,
2838 2,
2839 ILK_FIFO_LINE_SIZE
2840};
2841
2842static struct intel_watermark_params ironlake_cursor_srwm_info = {
2843 ILK_CURSOR_SR_FIFO,
2844 ILK_CURSOR_MAX_SRWM,
2845 ILK_CURSOR_DFT_SRWM,
2846 2,
2847 ILK_FIFO_LINE_SIZE
2848};
2849
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002850/**
2851 * intel_calculate_wm - calculate watermark level
2852 * @clock_in_khz: pixel clock
2853 * @wm: chip FIFO params
2854 * @pixel_size: display pixel size
2855 * @latency_ns: memory latency for the platform
2856 *
2857 * Calculate the watermark level (the level at which the display plane will
2858 * start fetching from memory again). Each chip has a different display
2859 * FIFO size and allocation, so the caller needs to figure that out and pass
2860 * in the correct intel_watermark_params structure.
2861 *
2862 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2863 * on the pixel size. When it reaches the watermark level, it'll start
2864 * fetching FIFO line sized based chunks from memory until the FIFO fills
2865 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2866 * will occur, and a display engine hang could result.
2867 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002868static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2869 struct intel_watermark_params *wm,
2870 int pixel_size,
2871 unsigned long latency_ns)
2872{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002873 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002874
Jesse Barnesd6604672009-09-11 12:25:56 -07002875 /*
2876 * Note: we need to make sure we don't overflow for various clock &
2877 * latency values.
2878 * clocks go from a few thousand to several hundred thousand.
2879 * latency is usually a few thousand
2880 */
2881 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2882 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01002883 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002884
Zhao Yakui28c97732009-10-09 11:39:41 +08002885 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002886
2887 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2888
Zhao Yakui28c97732009-10-09 11:39:41 +08002889 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002890
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002891 /* Don't promote wm_size to unsigned... */
2892 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002893 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01002894 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002895 wm_size = wm->default_wm;
2896 return wm_size;
2897}
2898
2899struct cxsr_latency {
2900 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08002901 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002902 unsigned long fsb_freq;
2903 unsigned long mem_freq;
2904 unsigned long display_sr;
2905 unsigned long display_hpll_disable;
2906 unsigned long cursor_sr;
2907 unsigned long cursor_hpll_disable;
2908};
2909
Chris Wilson403c89f2010-08-04 15:25:31 +01002910static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08002911 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2912 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2913 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2914 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2915 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002916
Li Peng95534262010-05-18 18:58:44 +08002917 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2918 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2919 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2920 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2921 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002922
Li Peng95534262010-05-18 18:58:44 +08002923 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2924 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2925 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2926 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2927 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002928
Li Peng95534262010-05-18 18:58:44 +08002929 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2930 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2931 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2932 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2933 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002934
Li Peng95534262010-05-18 18:58:44 +08002935 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2936 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2937 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2938 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2939 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002940
Li Peng95534262010-05-18 18:58:44 +08002941 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2942 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2943 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2944 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2945 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002946};
2947
Chris Wilson403c89f2010-08-04 15:25:31 +01002948static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
2949 int is_ddr3,
2950 int fsb,
2951 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002952{
Chris Wilson403c89f2010-08-04 15:25:31 +01002953 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002954 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002955
2956 if (fsb == 0 || mem == 0)
2957 return NULL;
2958
2959 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2960 latency = &cxsr_latency_table[i];
2961 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08002962 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302963 fsb == latency->fsb_freq && mem == latency->mem_freq)
2964 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002965 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302966
Zhao Yakui28c97732009-10-09 11:39:41 +08002967 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302968
2969 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002970}
2971
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002972static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002973{
2974 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002975
2976 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01002977 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002978}
2979
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07002980/*
2981 * Latency for FIFO fetches is dependent on several factors:
2982 * - memory configuration (speed, channels)
2983 * - chipset
2984 * - current MCH state
2985 * It can be fairly high in some situations, so here we assume a fairly
2986 * pessimal value. It's a tradeoff between extra memory fetches (if we
2987 * set this value too high, the FIFO will fetch frequently to stay full)
2988 * and power consumption (set it too low to save power and we might see
2989 * FIFO underruns and display "flicker").
2990 *
2991 * A value of 5us seems to be a good balance; safe for very low end
2992 * platforms but not overly aggressive on lower latency configs.
2993 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01002994static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002995
Jesse Barnese70236a2009-09-21 10:42:27 -07002996static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002997{
2998 struct drm_i915_private *dev_priv = dev->dev_private;
2999 uint32_t dsparb = I915_READ(DSPARB);
3000 int size;
3001
Chris Wilson8de9b312010-07-19 19:59:52 +01003002 size = dsparb & 0x7f;
3003 if (plane)
3004 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003005
Zhao Yakui28c97732009-10-09 11:39:41 +08003006 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3007 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003008
3009 return size;
3010}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003011
Jesse Barnese70236a2009-09-21 10:42:27 -07003012static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3013{
3014 struct drm_i915_private *dev_priv = dev->dev_private;
3015 uint32_t dsparb = I915_READ(DSPARB);
3016 int size;
3017
Chris Wilson8de9b312010-07-19 19:59:52 +01003018 size = dsparb & 0x1ff;
3019 if (plane)
3020 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003021 size >>= 1; /* Convert to cachelines */
3022
Zhao Yakui28c97732009-10-09 11:39:41 +08003023 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3024 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003025
3026 return size;
3027}
3028
3029static int i845_get_fifo_size(struct drm_device *dev, int plane)
3030{
3031 struct drm_i915_private *dev_priv = dev->dev_private;
3032 uint32_t dsparb = I915_READ(DSPARB);
3033 int size;
3034
3035 size = dsparb & 0x7f;
3036 size >>= 2; /* Convert to cachelines */
3037
Zhao Yakui28c97732009-10-09 11:39:41 +08003038 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3039 plane ? "B" : "A",
Jesse Barnese70236a2009-09-21 10:42:27 -07003040 size);
3041
3042 return size;
3043}
3044
3045static int i830_get_fifo_size(struct drm_device *dev, int plane)
3046{
3047 struct drm_i915_private *dev_priv = dev->dev_private;
3048 uint32_t dsparb = I915_READ(DSPARB);
3049 int size;
3050
3051 size = dsparb & 0x7f;
3052 size >>= 1; /* Convert to cachelines */
3053
Zhao Yakui28c97732009-10-09 11:39:41 +08003054 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3055 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003056
3057 return size;
3058}
3059
Zhao Yakuid4294342010-03-22 22:45:36 +08003060static void pineview_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003061 int planeb_clock, int sr_hdisplay, int unused,
3062 int pixel_size)
Zhao Yakuid4294342010-03-22 22:45:36 +08003063{
3064 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson403c89f2010-08-04 15:25:31 +01003065 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003066 u32 reg;
3067 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003068 int sr_clock;
3069
Chris Wilson403c89f2010-08-04 15:25:31 +01003070 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003071 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003072 if (!latency) {
3073 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3074 pineview_disable_cxsr(dev);
3075 return;
3076 }
3077
3078 if (!planea_clock || !planeb_clock) {
3079 sr_clock = planea_clock ? planea_clock : planeb_clock;
3080
3081 /* Display SR */
3082 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
3083 pixel_size, latency->display_sr);
3084 reg = I915_READ(DSPFW1);
3085 reg &= ~DSPFW_SR_MASK;
3086 reg |= wm << DSPFW_SR_SHIFT;
3087 I915_WRITE(DSPFW1, reg);
3088 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3089
3090 /* cursor SR */
3091 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3092 pixel_size, latency->cursor_sr);
3093 reg = I915_READ(DSPFW3);
3094 reg &= ~DSPFW_CURSOR_SR_MASK;
3095 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3096 I915_WRITE(DSPFW3, reg);
3097
3098 /* Display HPLL off SR */
3099 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3100 pixel_size, latency->display_hpll_disable);
3101 reg = I915_READ(DSPFW3);
3102 reg &= ~DSPFW_HPLL_SR_MASK;
3103 reg |= wm & DSPFW_HPLL_SR_MASK;
3104 I915_WRITE(DSPFW3, reg);
3105
3106 /* cursor HPLL off SR */
3107 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3108 pixel_size, latency->cursor_hpll_disable);
3109 reg = I915_READ(DSPFW3);
3110 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3111 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3112 I915_WRITE(DSPFW3, reg);
3113 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3114
3115 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003116 I915_WRITE(DSPFW3,
3117 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003118 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3119 } else {
3120 pineview_disable_cxsr(dev);
3121 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3122 }
3123}
3124
Jesse Barnes0e442c62009-10-19 10:09:33 +09003125static void g4x_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003126 int planeb_clock, int sr_hdisplay, int sr_htotal,
3127 int pixel_size)
Jesse Barnes652c3932009-08-17 13:31:43 -07003128{
3129 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003130 int total_size, cacheline_size;
3131 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3132 struct intel_watermark_params planea_params, planeb_params;
3133 unsigned long line_time_us;
3134 int sr_clock, sr_entries = 0, entries_required;
Jesse Barnes652c3932009-08-17 13:31:43 -07003135
Jesse Barnes0e442c62009-10-19 10:09:33 +09003136 /* Create copies of the base settings for each pipe */
3137 planea_params = planeb_params = g4x_wm_info;
3138
3139 /* Grab a couple of global values before we overwrite them */
3140 total_size = planea_params.fifo_size;
3141 cacheline_size = planea_params.cacheline_size;
3142
3143 /*
3144 * Note: we need to make sure we don't overflow for various clock &
3145 * latency values.
3146 * clocks go from a few thousand to several hundred thousand.
3147 * latency is usually a few thousand
3148 */
3149 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3150 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003151 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003152 planea_wm = entries_required + planea_params.guard_size;
3153
3154 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3155 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003156 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003157 planeb_wm = entries_required + planeb_params.guard_size;
3158
3159 cursora_wm = cursorb_wm = 16;
3160 cursor_sr = 32;
3161
3162 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3163
3164 /* Calc sr entries for one plane configs */
3165 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3166 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003167 static const int sr_latency_ns = 12000;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003168
3169 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003170 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003171
3172 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003173 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3174 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003175 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003176
3177 entries_required = (((sr_latency_ns / line_time_us) +
3178 1000) / 1000) * pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003179 entries_required = DIV_ROUND_UP(entries_required,
3180 g4x_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003181 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3182
3183 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3184 cursor_sr = g4x_cursor_wm_info.max_wm;
3185 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3186 "cursor %d\n", sr_entries, cursor_sr);
3187
Jesse Barnes0e442c62009-10-19 10:09:33 +09003188 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303189 } else {
3190 /* Turn off self refresh if both pipes are enabled */
3191 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3192 & ~FW_BLC_SELF_EN);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003193 }
3194
3195 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3196 planea_wm, planeb_wm, sr_entries);
3197
3198 planea_wm &= 0x3f;
3199 planeb_wm &= 0x3f;
3200
3201 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3202 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3203 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3204 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3205 (cursora_wm << DSPFW_CURSORA_SHIFT));
3206 /* HPLL off in SR has some issues on G4x... disable it */
3207 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3208 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003209}
3210
Jesse Barnes1dc75462009-10-19 10:08:17 +09003211static void i965_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003212 int planeb_clock, int sr_hdisplay, int sr_htotal,
3213 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003214{
3215 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003216 unsigned long line_time_us;
3217 int sr_clock, sr_entries, srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003218 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003219
Jesse Barnes1dc75462009-10-19 10:08:17 +09003220 /* Calc sr entries for one plane configs */
3221 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3222 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003223 static const int sr_latency_ns = 12000;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003224
3225 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003226 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003227
3228 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003229 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3230 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003231 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003232 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
Zhao Yakui1b07e042010-06-12 14:32:24 +08003233 srwm = I965_FIFO_SIZE - sr_entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003234 if (srwm < 0)
3235 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003236 srwm &= 0x1ff;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003237
3238 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3239 pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003240 sr_entries = DIV_ROUND_UP(sr_entries,
3241 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003242 cursor_sr = i965_cursor_wm_info.fifo_size -
3243 (sr_entries + i965_cursor_wm_info.guard_size);
3244
3245 if (cursor_sr > i965_cursor_wm_info.max_wm)
3246 cursor_sr = i965_cursor_wm_info.max_wm;
3247
3248 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3249 "cursor %d\n", srwm, cursor_sr);
3250
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003251 if (IS_I965GM(dev))
3252 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303253 } else {
3254 /* Turn off self refresh if both pipes are enabled */
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003255 if (IS_I965GM(dev))
3256 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3257 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003258 }
3259
3260 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3261 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003262
3263 /* 965 has limitations... */
Jesse Barnes1dc75462009-10-19 10:08:17 +09003264 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3265 (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003266 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003267 /* update cursor SR watermark */
3268 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003269}
3270
3271static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003272 int planeb_clock, int sr_hdisplay, int sr_htotal,
3273 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003274{
3275 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003276 uint32_t fwater_lo;
3277 uint32_t fwater_hi;
3278 int total_size, cacheline_size, cwm, srwm = 1;
3279 int planea_wm, planeb_wm;
3280 struct intel_watermark_params planea_params, planeb_params;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003281 unsigned long line_time_us;
3282 int sr_clock, sr_entries = 0;
3283
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003284 /* Create copies of the base settings for each pipe */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003285 if (IS_I965GM(dev) || IS_I945GM(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003286 planea_params = planeb_params = i945_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003287 else if (IS_I9XX(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003288 planea_params = planeb_params = i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003289 else
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003290 planea_params = planeb_params = i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003291
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003292 /* Grab a couple of global values before we overwrite them */
3293 total_size = planea_params.fifo_size;
3294 cacheline_size = planea_params.cacheline_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003295
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003296 /* Update per-plane FIFO sizes */
Jesse Barnese70236a2009-09-21 10:42:27 -07003297 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3298 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003299
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003300 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3301 pixel_size, latency_ns);
3302 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3303 pixel_size, latency_ns);
Zhao Yakui28c97732009-10-09 11:39:41 +08003304 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003305
3306 /*
3307 * Overlay gets an aggressive default since video jitter is bad.
3308 */
3309 cwm = 2;
3310
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003311 /* Calc sr entries for one plane configs */
Jesse Barnes652c3932009-08-17 13:31:43 -07003312 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3313 (!planea_clock || !planeb_clock)) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003314 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003315 static const int sr_latency_ns = 6000;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003316
Shaohua Li7662c8b2009-06-26 11:23:55 +08003317 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003318 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003319
3320 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003321 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3322 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003323 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui28c97732009-10-09 11:39:41 +08003324 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003325 srwm = total_size - sr_entries;
3326 if (srwm < 0)
3327 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003328
3329 if (IS_I945G(dev) || IS_I945GM(dev))
3330 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3331 else if (IS_I915GM(dev)) {
3332 /* 915M has a smaller SRWM field */
3333 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3334 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3335 }
David John33c5fd12010-01-27 15:19:08 +05303336 } else {
3337 /* Turn off self refresh if both pipes are enabled */
Li Pengee980b82010-01-27 19:01:11 +08003338 if (IS_I945G(dev) || IS_I945GM(dev)) {
3339 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3340 & ~FW_BLC_SELF_EN);
3341 } else if (IS_I915GM(dev)) {
3342 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3343 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003344 }
3345
Zhao Yakui28c97732009-10-09 11:39:41 +08003346 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003347 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003348
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003349 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3350 fwater_hi = (cwm & 0x1f);
3351
3352 /* Set request length to 8 cachelines per fetch */
3353 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3354 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003355
3356 I915_WRITE(FW_BLC, fwater_lo);
3357 I915_WRITE(FW_BLC2, fwater_hi);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003358}
3359
Jesse Barnese70236a2009-09-21 10:42:27 -07003360static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
Zhao Yakuifa143212010-06-12 14:32:23 +08003361 int unused2, int unused3, int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003362{
3363 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf3601322009-07-22 12:54:59 -07003364 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003365 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003366
Jesse Barnese70236a2009-09-21 10:42:27 -07003367 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003368
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003369 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3370 pixel_size, latency_ns);
Jesse Barnesf3601322009-07-22 12:54:59 -07003371 fwater_lo |= (3<<8) | planea_wm;
3372
Zhao Yakui28c97732009-10-09 11:39:41 +08003373 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003374
3375 I915_WRITE(FW_BLC, fwater_lo);
3376}
3377
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003378#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003379#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003380
3381static void ironlake_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003382 int planeb_clock, int sr_hdisplay, int sr_htotal,
3383 int pixel_size)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003384{
3385 struct drm_i915_private *dev_priv = dev->dev_private;
3386 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
3387 int sr_wm, cursor_wm;
3388 unsigned long line_time_us;
3389 int sr_clock, entries_required;
3390 u32 reg_value;
Zhao Yakuic936f442010-06-12 14:32:26 +08003391 int line_count;
3392 int planea_htotal = 0, planeb_htotal = 0;
3393 struct drm_crtc *crtc;
Zhao Yakuic936f442010-06-12 14:32:26 +08003394
3395 /* Need htotal for all active display plane */
3396 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3398 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
Zhao Yakuic936f442010-06-12 14:32:26 +08003399 if (intel_crtc->plane == 0)
3400 planea_htotal = crtc->mode.htotal;
3401 else
3402 planeb_htotal = crtc->mode.htotal;
3403 }
3404 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003405
3406 /* Calculate and update the watermark for plane A */
3407 if (planea_clock) {
3408 entries_required = ((planea_clock / 1000) * pixel_size *
3409 ILK_LP0_PLANE_LATENCY) / 1000;
3410 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003411 ironlake_display_wm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003412 planea_wm = entries_required +
3413 ironlake_display_wm_info.guard_size;
3414
3415 if (planea_wm > (int)ironlake_display_wm_info.max_wm)
3416 planea_wm = ironlake_display_wm_info.max_wm;
3417
Zhao Yakuic936f442010-06-12 14:32:26 +08003418 /* Use the large buffer method to calculate cursor watermark */
3419 line_time_us = (planea_htotal * 1000) / planea_clock;
3420
3421 /* Use ns/us then divide to preserve precision */
3422 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3423
3424 /* calculate the cursor watermark for cursor A */
3425 entries_required = line_count * 64 * pixel_size;
3426 entries_required = DIV_ROUND_UP(entries_required,
3427 ironlake_cursor_wm_info.cacheline_size);
3428 cursora_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3429 if (cursora_wm > ironlake_cursor_wm_info.max_wm)
3430 cursora_wm = ironlake_cursor_wm_info.max_wm;
3431
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003432 reg_value = I915_READ(WM0_PIPEA_ILK);
3433 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3434 reg_value |= (planea_wm << WM0_PIPE_PLANE_SHIFT) |
3435 (cursora_wm & WM0_PIPE_CURSOR_MASK);
3436 I915_WRITE(WM0_PIPEA_ILK, reg_value);
3437 DRM_DEBUG_KMS("FIFO watermarks For pipe A - plane %d, "
3438 "cursor: %d\n", planea_wm, cursora_wm);
3439 }
3440 /* Calculate and update the watermark for plane B */
3441 if (planeb_clock) {
3442 entries_required = ((planeb_clock / 1000) * pixel_size *
3443 ILK_LP0_PLANE_LATENCY) / 1000;
3444 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003445 ironlake_display_wm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003446 planeb_wm = entries_required +
3447 ironlake_display_wm_info.guard_size;
3448
3449 if (planeb_wm > (int)ironlake_display_wm_info.max_wm)
3450 planeb_wm = ironlake_display_wm_info.max_wm;
3451
Zhao Yakuic936f442010-06-12 14:32:26 +08003452 /* Use the large buffer method to calculate cursor watermark */
3453 line_time_us = (planeb_htotal * 1000) / planeb_clock;
3454
3455 /* Use ns/us then divide to preserve precision */
3456 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3457
3458 /* calculate the cursor watermark for cursor B */
3459 entries_required = line_count * 64 * pixel_size;
3460 entries_required = DIV_ROUND_UP(entries_required,
3461 ironlake_cursor_wm_info.cacheline_size);
3462 cursorb_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3463 if (cursorb_wm > ironlake_cursor_wm_info.max_wm)
3464 cursorb_wm = ironlake_cursor_wm_info.max_wm;
3465
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003466 reg_value = I915_READ(WM0_PIPEB_ILK);
3467 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3468 reg_value |= (planeb_wm << WM0_PIPE_PLANE_SHIFT) |
3469 (cursorb_wm & WM0_PIPE_CURSOR_MASK);
3470 I915_WRITE(WM0_PIPEB_ILK, reg_value);
3471 DRM_DEBUG_KMS("FIFO watermarks For pipe B - plane %d, "
3472 "cursor: %d\n", planeb_wm, cursorb_wm);
3473 }
3474
3475 /*
3476 * Calculate and update the self-refresh watermark only when one
3477 * display plane is used.
3478 */
3479 if (!planea_clock || !planeb_clock) {
Zhao Yakuic936f442010-06-12 14:32:26 +08003480
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003481 /* Read the self-refresh latency. The unit is 0.5us */
3482 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3483
3484 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003485 line_time_us = ((sr_htotal * 1000) / sr_clock);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003486
3487 /* Use ns/us then divide to preserve precision */
3488 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
3489 / 1000;
3490
3491 /* calculate the self-refresh watermark for display plane */
3492 entries_required = line_count * sr_hdisplay * pixel_size;
3493 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003494 ironlake_display_srwm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003495 sr_wm = entries_required +
3496 ironlake_display_srwm_info.guard_size;
3497
3498 /* calculate the self-refresh watermark for display cursor */
3499 entries_required = line_count * pixel_size * 64;
3500 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003501 ironlake_cursor_srwm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003502 cursor_wm = entries_required +
3503 ironlake_cursor_srwm_info.guard_size;
3504
3505 /* configure watermark and enable self-refresh */
3506 reg_value = I915_READ(WM1_LP_ILK);
3507 reg_value &= ~(WM1_LP_LATENCY_MASK | WM1_LP_SR_MASK |
3508 WM1_LP_CURSOR_MASK);
3509 reg_value |= WM1_LP_SR_EN |
3510 (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
3511 (sr_wm << WM1_LP_SR_SHIFT) | cursor_wm;
3512
3513 I915_WRITE(WM1_LP_ILK, reg_value);
3514 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3515 "cursor %d\n", sr_wm, cursor_wm);
3516
3517 } else {
3518 /* Turn off self refresh if both pipes are enabled */
3519 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
3520 }
3521}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003522/**
3523 * intel_update_watermarks - update FIFO watermark values based on current modes
3524 *
3525 * Calculate watermark values for the various WM regs based on current mode
3526 * and plane configuration.
3527 *
3528 * There are several cases to deal with here:
3529 * - normal (i.e. non-self-refresh)
3530 * - self-refresh (SR) mode
3531 * - lines are large relative to FIFO size (buffer can hold up to 2)
3532 * - lines are small relative to FIFO size (buffer can hold more than 2
3533 * lines), so need to account for TLB latency
3534 *
3535 * The normal calculation is:
3536 * watermark = dotclock * bytes per pixel * latency
3537 * where latency is platform & configuration dependent (we assume pessimal
3538 * values here).
3539 *
3540 * The SR calculation is:
3541 * watermark = (trunc(latency/line time)+1) * surface width *
3542 * bytes per pixel
3543 * where
3544 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08003545 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08003546 * and latency is assumed to be high, as above.
3547 *
3548 * The final value programmed to the register should always be rounded up,
3549 * and include an extra 2 entries to account for clock crossings.
3550 *
3551 * We don't use the sprite, so we can ignore that. And on Crestline we have
3552 * to set the non-SR watermarks to 8.
3553 */
3554static void intel_update_watermarks(struct drm_device *dev)
3555{
Jesse Barnese70236a2009-09-21 10:42:27 -07003556 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003557 struct drm_crtc *crtc;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003558 int sr_hdisplay = 0;
3559 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3560 int enabled = 0, pixel_size = 0;
Zhao Yakuifa143212010-06-12 14:32:23 +08003561 int sr_htotal = 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003562
Zhenyu Wangc03342f2009-09-29 11:01:23 +08003563 if (!dev_priv->display.update_wm)
3564 return;
3565
Shaohua Li7662c8b2009-06-26 11:23:55 +08003566 /* Get the clock config from both planes */
3567 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3569 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003570 enabled++;
3571 if (intel_crtc->plane == 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08003572 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
Shaohua Li7662c8b2009-06-26 11:23:55 +08003573 intel_crtc->pipe, crtc->mode.clock);
3574 planea_clock = crtc->mode.clock;
3575 } else {
Zhao Yakui28c97732009-10-09 11:39:41 +08003576 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
Shaohua Li7662c8b2009-06-26 11:23:55 +08003577 intel_crtc->pipe, crtc->mode.clock);
3578 planeb_clock = crtc->mode.clock;
3579 }
3580 sr_hdisplay = crtc->mode.hdisplay;
3581 sr_clock = crtc->mode.clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003582 sr_htotal = crtc->mode.htotal;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003583 if (crtc->fb)
3584 pixel_size = crtc->fb->bits_per_pixel / 8;
3585 else
3586 pixel_size = 4; /* by default */
3587 }
3588 }
3589
3590 if (enabled <= 0)
3591 return;
3592
Jesse Barnese70236a2009-09-21 10:42:27 -07003593 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003594 sr_hdisplay, sr_htotal, pixel_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003595}
3596
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003597static int intel_crtc_mode_set(struct drm_crtc *crtc,
3598 struct drm_display_mode *mode,
3599 struct drm_display_mode *adjusted_mode,
3600 int x, int y,
3601 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003602{
3603 struct drm_device *dev = crtc->dev;
3604 struct drm_i915_private *dev_priv = dev->dev_private;
3605 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3606 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003607 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003608 int fp_reg = (pipe == 0) ? FPA0 : FPB0;
3609 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
3610 int dpll_md_reg = (intel_crtc->pipe == 0) ? DPLL_A_MD : DPLL_B_MD;
Jesse Barnes80824002009-09-10 15:28:06 -07003611 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
Jesse Barnes79e53942008-11-07 14:24:08 -08003612 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
3613 int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
3614 int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
3615 int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
3616 int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
3617 int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
3618 int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
Jesse Barnes80824002009-09-10 15:28:06 -07003619 int dspsize_reg = (plane == 0) ? DSPASIZE : DSPBSIZE;
3620 int dsppos_reg = (plane == 0) ? DSPAPOS : DSPBPOS;
Jesse Barnes79e53942008-11-07 14:24:08 -08003621 int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
Eric Anholtc751ce42010-03-25 11:48:48 -07003622 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003623 intel_clock_t clock, reduced_clock;
3624 u32 dpll = 0, fp = 0, fp2 = 0, dspcntr, pipeconf;
3625 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003626 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01003627 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003628 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003629 struct drm_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08003630 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003631 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003632 struct fdi_m_n m_n = {0};
3633 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
3634 int data_n1_reg = (pipe == 0) ? PIPEA_DATA_N1 : PIPEB_DATA_N1;
3635 int link_m1_reg = (pipe == 0) ? PIPEA_LINK_M1 : PIPEB_LINK_M1;
3636 int link_n1_reg = (pipe == 0) ? PIPEA_LINK_N1 : PIPEB_LINK_N1;
3637 int pch_fp_reg = (pipe == 0) ? PCH_FPA0 : PCH_FPB0;
3638 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
3639 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003640 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
3641 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
Zhenyu Wang541998a2009-06-05 15:38:44 +08003642 int lvds_reg = LVDS;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003643 u32 temp;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003644 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08003645
3646 drm_vblank_pre_modeset(dev, pipe);
3647
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003648 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilson8e647a22010-08-22 10:54:23 +01003649 struct intel_encoder *intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003650
Chris Wilson8e647a22010-08-22 10:54:23 +01003651 if (encoder->crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003652 continue;
3653
Chris Wilson4ef69c72010-09-09 15:14:28 +01003654 intel_encoder = to_intel_encoder(encoder);
Eric Anholt21d40d32010-03-25 11:11:14 -07003655 switch (intel_encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003656 case INTEL_OUTPUT_LVDS:
3657 is_lvds = true;
3658 break;
3659 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003660 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003661 is_sdvo = true;
Eric Anholt21d40d32010-03-25 11:11:14 -07003662 if (intel_encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003663 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003664 break;
3665 case INTEL_OUTPUT_DVO:
3666 is_dvo = true;
3667 break;
3668 case INTEL_OUTPUT_TVOUT:
3669 is_tv = true;
3670 break;
3671 case INTEL_OUTPUT_ANALOG:
3672 is_crt = true;
3673 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003674 case INTEL_OUTPUT_DISPLAYPORT:
3675 is_dp = true;
3676 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003677 case INTEL_OUTPUT_EDP:
Chris Wilson8e647a22010-08-22 10:54:23 +01003678 has_edp_encoder = intel_encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003679 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003680 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003681
Eric Anholtc751ce42010-03-25 11:48:48 -07003682 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003683 }
3684
Eric Anholtc751ce42010-03-25 11:48:48 -07003685 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003686 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08003687 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3688 refclk / 1000);
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003689 } else if (IS_I9XX(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003690 refclk = 96000;
Eric Anholtbad720f2009-10-22 16:11:14 -07003691 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003692 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08003693 } else {
3694 refclk = 48000;
3695 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003696
Jesse Barnes79e53942008-11-07 14:24:08 -08003697
Ma Lingd4906092009-03-18 20:13:27 +08003698 /*
3699 * Returns a set of divisors for the desired target clock with the given
3700 * refclk, or FALSE. The returned values represent the clock equation:
3701 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3702 */
3703 limit = intel_limit(crtc);
3704 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003705 if (!ok) {
3706 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01003707 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003708 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003709 }
3710
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003711 /* Ensure that the cursor is valid for the new mode before changing... */
3712 intel_crtc_update_cursor(crtc);
3713
Zhao Yakuiddc90032010-01-06 22:05:56 +08003714 if (is_lvds && dev_priv->lvds_downclock_avail) {
3715 has_reduced_clock = limit->find_pll(limit, crtc,
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003716 dev_priv->lvds_downclock,
Jesse Barnes652c3932009-08-17 13:31:43 -07003717 refclk,
3718 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003719 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3720 /*
3721 * If the different P is found, it means that we can't
3722 * switch the display clock by using the FP0/FP1.
3723 * In such case we will disable the LVDS downclock
3724 * feature.
3725 */
3726 DRM_DEBUG_KMS("Different P is found for "
3727 "LVDS clock/downclock\n");
3728 has_reduced_clock = 0;
3729 }
Jesse Barnes652c3932009-08-17 13:31:43 -07003730 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003731 /* SDVO TV has fixed PLL values depend on its clock range,
3732 this mirrors vbios setting. */
3733 if (is_sdvo && is_tv) {
3734 if (adjusted_mode->clock >= 100000
3735 && adjusted_mode->clock < 140500) {
3736 clock.p1 = 2;
3737 clock.p2 = 10;
3738 clock.n = 3;
3739 clock.m1 = 16;
3740 clock.m2 = 8;
3741 } else if (adjusted_mode->clock >= 140500
3742 && adjusted_mode->clock <= 200000) {
3743 clock.p1 = 1;
3744 clock.p2 = 10;
3745 clock.n = 6;
3746 clock.m1 = 12;
3747 clock.m2 = 8;
3748 }
3749 }
3750
Zhenyu Wang2c072452009-06-05 15:38:42 +08003751 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07003752 if (HAS_PCH_SPLIT(dev)) {
Adam Jackson77ffb592010-04-12 11:38:44 -04003753 int lane = 0, link_bw, bpp;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003754 /* eDP doesn't require FDI link, so just set DP M/N
3755 according to current link config */
Chris Wilson8e647a22010-08-22 10:54:23 +01003756 if (has_edp_encoder) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003757 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01003758 intel_edp_link_config(has_edp_encoder,
3759 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003760 } else {
3761 /* DP over FDI requires target mode clock
3762 instead of link clock */
3763 if (is_dp)
3764 target_clock = mode->clock;
3765 else
3766 target_clock = adjusted_mode->clock;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003767 link_bw = 270000;
3768 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00003769
3770 /* determine panel color depth */
3771 temp = I915_READ(pipeconf_reg);
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003772 temp &= ~PIPE_BPC_MASK;
3773 if (is_lvds) {
3774 int lvds_reg = I915_READ(PCH_LVDS);
3775 /* the BPC will be 6 if it is 18-bit LVDS panel */
3776 if ((lvds_reg & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
3777 temp |= PIPE_8BPC;
3778 else
3779 temp |= PIPE_6BPC;
Chris Wilson8e647a22010-08-22 10:54:23 +01003780 } else if (has_edp_encoder || (is_dp && intel_pch_has_edp(crtc))) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08003781 switch (dev_priv->edp_bpp/3) {
3782 case 8:
3783 temp |= PIPE_8BPC;
3784 break;
3785 case 10:
3786 temp |= PIPE_10BPC;
3787 break;
3788 case 6:
3789 temp |= PIPE_6BPC;
3790 break;
3791 case 12:
3792 temp |= PIPE_12BPC;
3793 break;
3794 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003795 } else
3796 temp |= PIPE_8BPC;
3797 I915_WRITE(pipeconf_reg, temp);
3798 I915_READ(pipeconf_reg);
Zhenyu Wang58a27472009-09-25 08:01:28 +00003799
3800 switch (temp & PIPE_BPC_MASK) {
3801 case PIPE_8BPC:
3802 bpp = 24;
3803 break;
3804 case PIPE_10BPC:
3805 bpp = 30;
3806 break;
3807 case PIPE_6BPC:
3808 bpp = 18;
3809 break;
3810 case PIPE_12BPC:
3811 bpp = 36;
3812 break;
3813 default:
3814 DRM_ERROR("unknown pipe bpc value\n");
3815 bpp = 24;
3816 }
3817
Adam Jackson77ffb592010-04-12 11:38:44 -04003818 if (!lane) {
3819 /*
3820 * Account for spread spectrum to avoid
3821 * oversubscribing the link. Max center spread
3822 * is 2.5%; use 5% for safety's sake.
3823 */
3824 u32 bps = target_clock * bpp * 21 / 20;
3825 lane = bps / (link_bw * 8) + 1;
3826 }
3827
3828 intel_crtc->fdi_lanes = lane;
3829
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003830 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003831 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003832
Zhenyu Wangc038e512009-10-19 15:43:48 +08003833 /* Ironlake: try to setup display ref clock before DPLL
3834 * enabling. This is only under driver's control after
3835 * PCH B stepping, previous chipset stepping should be
3836 * ignoring this setting.
3837 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003838 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003839 temp = I915_READ(PCH_DREF_CONTROL);
3840 /* Always enable nonspread source */
3841 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3842 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
3843 I915_WRITE(PCH_DREF_CONTROL, temp);
3844 POSTING_READ(PCH_DREF_CONTROL);
3845
3846 temp &= ~DREF_SSC_SOURCE_MASK;
3847 temp |= DREF_SSC_SOURCE_ENABLE;
3848 I915_WRITE(PCH_DREF_CONTROL, temp);
3849 POSTING_READ(PCH_DREF_CONTROL);
3850
3851 udelay(200);
3852
Chris Wilson8e647a22010-08-22 10:54:23 +01003853 if (has_edp_encoder) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003854 if (dev_priv->lvds_use_ssc) {
3855 temp |= DREF_SSC1_ENABLE;
3856 I915_WRITE(PCH_DREF_CONTROL, temp);
3857 POSTING_READ(PCH_DREF_CONTROL);
3858
3859 udelay(200);
3860
3861 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3862 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
3863 I915_WRITE(PCH_DREF_CONTROL, temp);
3864 POSTING_READ(PCH_DREF_CONTROL);
3865 } else {
3866 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
3867 I915_WRITE(PCH_DREF_CONTROL, temp);
3868 POSTING_READ(PCH_DREF_CONTROL);
3869 }
3870 }
3871 }
3872
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003873 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08003874 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003875 if (has_reduced_clock)
3876 fp2 = (1 << reduced_clock.n) << 16 |
3877 reduced_clock.m1 << 8 | reduced_clock.m2;
3878 } else {
Shaohua Li21778322009-02-23 15:19:16 +08003879 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003880 if (has_reduced_clock)
3881 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3882 reduced_clock.m2;
3883 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003884
Eric Anholtbad720f2009-10-22 16:11:14 -07003885 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003886 dpll = DPLL_VGA_MODE_DIS;
3887
Jesse Barnes79e53942008-11-07 14:24:08 -08003888 if (IS_I9XX(dev)) {
3889 if (is_lvds)
3890 dpll |= DPLLB_MODE_LVDS;
3891 else
3892 dpll |= DPLLB_MODE_DAC_SERIAL;
3893 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01003894 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
3895 if (pixel_multiplier > 1) {
3896 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3897 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
3898 else if (HAS_PCH_SPLIT(dev))
3899 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
3900 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003901 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003902 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003903 if (is_dp)
3904 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003905
3906 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003907 if (IS_PINEVIEW(dev))
3908 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003909 else {
Shaohua Li21778322009-02-23 15:19:16 +08003910 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003911 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003912 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003913 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07003914 if (IS_G4X(dev) && has_reduced_clock)
3915 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003916 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003917 switch (clock.p2) {
3918 case 5:
3919 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3920 break;
3921 case 7:
3922 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3923 break;
3924 case 10:
3925 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3926 break;
3927 case 14:
3928 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3929 break;
3930 }
Eric Anholtbad720f2009-10-22 16:11:14 -07003931 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003932 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3933 } else {
3934 if (is_lvds) {
3935 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3936 } else {
3937 if (clock.p1 == 2)
3938 dpll |= PLL_P1_DIVIDE_BY_TWO;
3939 else
3940 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3941 if (clock.p2 == 4)
3942 dpll |= PLL_P2_DIVIDE_BY_4;
3943 }
3944 }
3945
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003946 if (is_sdvo && is_tv)
3947 dpll |= PLL_REF_INPUT_TVCLKINBC;
3948 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08003949 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003950 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08003951 dpll |= 3;
Eric Anholtc751ce42010-03-25 11:48:48 -07003952 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003953 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08003954 else
3955 dpll |= PLL_REF_INPUT_DREFCLK;
3956
3957 /* setup pipeconf */
3958 pipeconf = I915_READ(pipeconf_reg);
3959
3960 /* Set up the display plane register */
3961 dspcntr = DISPPLANE_GAMMA_ENABLE;
3962
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003963 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08003964 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07003965 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003966 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07003967 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003968 else
3969 dspcntr |= DISPPLANE_SEL_PIPE_B;
3970 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003971
3972 if (pipe == 0 && !IS_I965G(dev)) {
3973 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3974 * core speed.
3975 *
3976 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3977 * pipe == 0 check?
3978 */
Jesse Barnese70236a2009-09-21 10:42:27 -07003979 if (mode->clock >
3980 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Jesse Barnes79e53942008-11-07 14:24:08 -08003981 pipeconf |= PIPEACONF_DOUBLE_WIDE;
3982 else
3983 pipeconf &= ~PIPEACONF_DOUBLE_WIDE;
3984 }
3985
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003986 dspcntr |= DISPLAY_PLANE_ENABLE;
3987 pipeconf |= PIPEACONF_ENABLE;
3988 dpll |= DPLL_VCO_ENABLE;
3989
3990
Jesse Barnes79e53942008-11-07 14:24:08 -08003991 /* Disable the panel fitter if it was on our pipe */
Eric Anholtbad720f2009-10-22 16:11:14 -07003992 if (!HAS_PCH_SPLIT(dev) && intel_panel_fitter_pipe(dev) == pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08003993 I915_WRITE(PFIT_CONTROL, 0);
3994
Zhao Yakui28c97732009-10-09 11:39:41 +08003995 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08003996 drm_mode_debug_printmodeline(mode);
3997
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003998 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07003999 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004000 fp_reg = pch_fp_reg;
4001 dpll_reg = pch_dpll_reg;
4002 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004003
Chris Wilson8e647a22010-08-22 10:54:23 +01004004 if (!has_edp_encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004005 I915_WRITE(fp_reg, fp);
4006 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
4007 I915_READ(dpll_reg);
4008 udelay(150);
4009 }
4010
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004011 /* enable transcoder DPLL */
4012 if (HAS_PCH_CPT(dev)) {
4013 temp = I915_READ(PCH_DPLL_SEL);
4014 if (trans_dpll_sel == 0)
4015 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
4016 else
4017 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
4018 I915_WRITE(PCH_DPLL_SEL, temp);
4019 I915_READ(PCH_DPLL_SEL);
4020 udelay(150);
4021 }
4022
Jesse Barnes79e53942008-11-07 14:24:08 -08004023 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4024 * This is an exception to the general rule that mode_set doesn't turn
4025 * things on.
4026 */
4027 if (is_lvds) {
Zhenyu Wang541998a2009-06-05 15:38:44 +08004028 u32 lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08004029
Eric Anholtbad720f2009-10-22 16:11:14 -07004030 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang541998a2009-06-05 15:38:44 +08004031 lvds_reg = PCH_LVDS;
4032
4033 lvds = I915_READ(lvds_reg);
Adam Jackson0f3ee802010-03-31 11:41:51 -04004034 lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004035 if (pipe == 1) {
4036 if (HAS_PCH_CPT(dev))
4037 lvds |= PORT_TRANS_B_SEL_CPT;
4038 else
4039 lvds |= LVDS_PIPEB_SELECT;
4040 } else {
4041 if (HAS_PCH_CPT(dev))
4042 lvds &= ~PORT_TRANS_SEL_MASK;
4043 else
4044 lvds &= ~LVDS_PIPEB_SELECT;
4045 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004046 /* set the corresponsding LVDS_BORDER bit */
4047 lvds |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004048 /* Set the B0-B3 data pairs corresponding to whether we're going to
4049 * set the DPLLs for dual-channel mode or not.
4050 */
4051 if (clock.p2 == 7)
4052 lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4053 else
4054 lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4055
4056 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4057 * appropriately here, but we need to look more thoroughly into how
4058 * panels behave in the two modes.
4059 */
Jesse Barnes434ed092010-09-07 14:48:06 -07004060 /* set the dithering flag on non-PCH LVDS as needed */
4061 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
4062 if (dev_priv->lvds_dither)
4063 lvds |= LVDS_ENABLE_DITHER;
4064 else
4065 lvds &= ~LVDS_ENABLE_DITHER;
Zhao Yakui898822c2010-01-04 16:29:30 +08004066 }
Zhenyu Wang541998a2009-06-05 15:38:44 +08004067 I915_WRITE(lvds_reg, lvds);
4068 I915_READ(lvds_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08004069 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004070
4071 /* set the dithering flag and clear for anything other than a panel. */
4072 if (HAS_PCH_SPLIT(dev)) {
4073 pipeconf &= ~PIPECONF_DITHER_EN;
4074 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4075 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4076 pipeconf |= PIPECONF_DITHER_EN;
4077 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4078 }
4079 }
4080
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004081 if (is_dp)
4082 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004083 else if (HAS_PCH_SPLIT(dev)) {
4084 /* For non-DP output, clear any trans DP clock recovery setting.*/
4085 if (pipe == 0) {
4086 I915_WRITE(TRANSA_DATA_M1, 0);
4087 I915_WRITE(TRANSA_DATA_N1, 0);
4088 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4089 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4090 } else {
4091 I915_WRITE(TRANSB_DATA_M1, 0);
4092 I915_WRITE(TRANSB_DATA_N1, 0);
4093 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4094 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4095 }
4096 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004097
Chris Wilson8e647a22010-08-22 10:54:23 +01004098 if (!has_edp_encoder) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004099 I915_WRITE(fp_reg, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004100 I915_WRITE(dpll_reg, dpll);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004101 I915_READ(dpll_reg);
4102 /* Wait for the clocks to stabilize. */
4103 udelay(150);
4104
Eric Anholtbad720f2009-10-22 16:11:14 -07004105 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
Zhao Yakuibb66c512009-09-10 15:45:49 +08004106 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01004107 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4108 if (pixel_multiplier > 1)
4109 pixel_multiplier = (pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4110 else
4111 pixel_multiplier = 0;
4112
4113 I915_WRITE(dpll_md_reg,
4114 (0 << DPLL_MD_UDI_DIVIDER_SHIFT) |
4115 pixel_multiplier);
Zhao Yakuibb66c512009-09-10 15:45:49 +08004116 } else
4117 I915_WRITE(dpll_md_reg, 0);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004118 } else {
4119 /* write it again -- the BIOS does, after all */
4120 I915_WRITE(dpll_reg, dpll);
4121 }
4122 I915_READ(dpll_reg);
4123 /* Wait for the clocks to stabilize. */
4124 udelay(150);
Jesse Barnes79e53942008-11-07 14:24:08 -08004125 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004126
Jesse Barnes652c3932009-08-17 13:31:43 -07004127 if (is_lvds && has_reduced_clock && i915_powersave) {
4128 I915_WRITE(fp_reg + 4, fp2);
4129 intel_crtc->lowfreq_avail = true;
4130 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004131 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004132 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4133 }
4134 } else {
4135 I915_WRITE(fp_reg + 4, fp);
4136 intel_crtc->lowfreq_avail = false;
4137 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004138 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004139 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4140 }
4141 }
4142
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004143 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4144 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4145 /* the chip adds 2 halflines automatically */
4146 adjusted_mode->crtc_vdisplay -= 1;
4147 adjusted_mode->crtc_vtotal -= 1;
4148 adjusted_mode->crtc_vblank_start -= 1;
4149 adjusted_mode->crtc_vblank_end -= 1;
4150 adjusted_mode->crtc_vsync_end -= 1;
4151 adjusted_mode->crtc_vsync_start -= 1;
4152 } else
4153 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4154
Jesse Barnes79e53942008-11-07 14:24:08 -08004155 I915_WRITE(htot_reg, (adjusted_mode->crtc_hdisplay - 1) |
4156 ((adjusted_mode->crtc_htotal - 1) << 16));
4157 I915_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) |
4158 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4159 I915_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) |
4160 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4161 I915_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) |
4162 ((adjusted_mode->crtc_vtotal - 1) << 16));
4163 I915_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) |
4164 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4165 I915_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) |
4166 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4167 /* pipesrc and dspsize control the size that is scaled from, which should
4168 * always be the user's requested size.
4169 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004170 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004171 I915_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) |
4172 (mode->hdisplay - 1));
4173 I915_WRITE(dsppos_reg, 0);
4174 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004175 I915_WRITE(pipesrc_reg, ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004176
Eric Anholtbad720f2009-10-22 16:11:14 -07004177 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004178 I915_WRITE(data_m1_reg, TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnesde9c27b2010-09-10 11:22:02 -07004179 I915_WRITE(data_n1_reg, m_n.gmch_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004180 I915_WRITE(link_m1_reg, m_n.link_m);
4181 I915_WRITE(link_n1_reg, m_n.link_n);
4182
Chris Wilson8e647a22010-08-22 10:54:23 +01004183 if (has_edp_encoder) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004184 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004185 } else {
4186 /* enable FDI RX PLL too */
4187 temp = I915_READ(fdi_rx_reg);
4188 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004189 I915_READ(fdi_rx_reg);
4190 udelay(200);
4191
4192 /* enable FDI TX PLL too */
4193 temp = I915_READ(fdi_tx_reg);
4194 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
4195 I915_READ(fdi_tx_reg);
4196
4197 /* enable FDI RX PCDCLK */
4198 temp = I915_READ(fdi_rx_reg);
4199 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
4200 I915_READ(fdi_rx_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004201 udelay(200);
4202 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004203 }
4204
Jesse Barnes79e53942008-11-07 14:24:08 -08004205 I915_WRITE(pipeconf_reg, pipeconf);
4206 I915_READ(pipeconf_reg);
4207
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004208 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004209
Eric Anholtc2416fc2009-11-05 15:30:35 -08004210 if (IS_IRONLAKE(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08004211 /* enable address swizzle for tiling buffer */
4212 temp = I915_READ(DISP_ARB_CTL);
4213 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4214 }
4215
Jesse Barnes79e53942008-11-07 14:24:08 -08004216 I915_WRITE(dspcntr_reg, dspcntr);
4217
4218 /* Flush the plane changes */
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004219 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004220
4221 intel_update_watermarks(dev);
4222
Jesse Barnes79e53942008-11-07 14:24:08 -08004223 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004224
Chris Wilson1f803ee2009-06-06 09:45:59 +01004225 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004226}
4227
4228/** Loads the palette/gamma unit for the CRTC with the prepared values */
4229void intel_crtc_load_lut(struct drm_crtc *crtc)
4230{
4231 struct drm_device *dev = crtc->dev;
4232 struct drm_i915_private *dev_priv = dev->dev_private;
4233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4234 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4235 int i;
4236
4237 /* The clocks have to be on to load the palette. */
4238 if (!crtc->enabled)
4239 return;
4240
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004241 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004242 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004243 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4244 LGC_PALETTE_B;
4245
Jesse Barnes79e53942008-11-07 14:24:08 -08004246 for (i = 0; i < 256; i++) {
4247 I915_WRITE(palreg + 4 * i,
4248 (intel_crtc->lut_r[i] << 16) |
4249 (intel_crtc->lut_g[i] << 8) |
4250 intel_crtc->lut_b[i]);
4251 }
4252}
4253
Chris Wilson560b85b2010-08-07 11:01:38 +01004254static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4255{
4256 struct drm_device *dev = crtc->dev;
4257 struct drm_i915_private *dev_priv = dev->dev_private;
4258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4259 bool visible = base != 0;
4260 u32 cntl;
4261
4262 if (intel_crtc->cursor_visible == visible)
4263 return;
4264
4265 cntl = I915_READ(CURACNTR);
4266 if (visible) {
4267 /* On these chipsets we can only modify the base whilst
4268 * the cursor is disabled.
4269 */
4270 I915_WRITE(CURABASE, base);
4271
4272 cntl &= ~(CURSOR_FORMAT_MASK);
4273 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4274 cntl |= CURSOR_ENABLE |
4275 CURSOR_GAMMA_ENABLE |
4276 CURSOR_FORMAT_ARGB;
4277 } else
4278 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4279 I915_WRITE(CURACNTR, cntl);
4280
4281 intel_crtc->cursor_visible = visible;
4282}
4283
4284static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4285{
4286 struct drm_device *dev = crtc->dev;
4287 struct drm_i915_private *dev_priv = dev->dev_private;
4288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4289 int pipe = intel_crtc->pipe;
4290 bool visible = base != 0;
4291
4292 if (intel_crtc->cursor_visible != visible) {
4293 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4294 if (base) {
4295 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4296 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4297 cntl |= pipe << 28; /* Connect to correct pipe */
4298 } else {
4299 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4300 cntl |= CURSOR_MODE_DISABLE;
4301 }
4302 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4303
4304 intel_crtc->cursor_visible = visible;
4305 }
4306 /* and commit changes on next vblank */
4307 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4308}
4309
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004310/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
4311static void intel_crtc_update_cursor(struct drm_crtc *crtc)
4312{
4313 struct drm_device *dev = crtc->dev;
4314 struct drm_i915_private *dev_priv = dev->dev_private;
4315 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4316 int pipe = intel_crtc->pipe;
4317 int x = intel_crtc->cursor_x;
4318 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01004319 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004320 bool visible;
4321
4322 pos = 0;
4323
Chris Wilson87f8ebf2010-08-04 12:24:42 +01004324 if (intel_crtc->cursor_on && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004325 base = intel_crtc->cursor_addr;
4326 if (x > (int) crtc->fb->width)
4327 base = 0;
4328
4329 if (y > (int) crtc->fb->height)
4330 base = 0;
4331 } else
4332 base = 0;
4333
4334 if (x < 0) {
4335 if (x + intel_crtc->cursor_width < 0)
4336 base = 0;
4337
4338 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4339 x = -x;
4340 }
4341 pos |= x << CURSOR_X_SHIFT;
4342
4343 if (y < 0) {
4344 if (y + intel_crtc->cursor_height < 0)
4345 base = 0;
4346
4347 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4348 y = -y;
4349 }
4350 pos |= y << CURSOR_Y_SHIFT;
4351
4352 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01004353 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004354 return;
4355
4356 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01004357 if (IS_845G(dev) || IS_I865G(dev))
4358 i845_update_cursor(crtc, base);
4359 else
4360 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004361
4362 if (visible)
4363 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4364}
4365
Jesse Barnes79e53942008-11-07 14:24:08 -08004366static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4367 struct drm_file *file_priv,
4368 uint32_t handle,
4369 uint32_t width, uint32_t height)
4370{
4371 struct drm_device *dev = crtc->dev;
4372 struct drm_i915_private *dev_priv = dev->dev_private;
4373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4374 struct drm_gem_object *bo;
4375 struct drm_i915_gem_object *obj_priv;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004376 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004377 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004378
Zhao Yakui28c97732009-10-09 11:39:41 +08004379 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004380
4381 /* if we want to turn off the cursor ignore width and height */
4382 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004383 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004384 addr = 0;
4385 bo = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10004386 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004387 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08004388 }
4389
4390 /* Currently we only support 64x64 cursors */
4391 if (width != 64 || height != 64) {
4392 DRM_ERROR("we currently only support 64x64 cursors\n");
4393 return -EINVAL;
4394 }
4395
4396 bo = drm_gem_object_lookup(dev, file_priv, handle);
4397 if (!bo)
4398 return -ENOENT;
4399
Daniel Vetter23010e42010-03-08 13:35:02 +01004400 obj_priv = to_intel_bo(bo);
Jesse Barnes79e53942008-11-07 14:24:08 -08004401
4402 if (bo->size < width * height * 4) {
4403 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10004404 ret = -ENOMEM;
4405 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08004406 }
4407
Dave Airlie71acb5e2008-12-30 20:31:46 +10004408 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004409 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004410 if (!dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004411 ret = i915_gem_object_pin(bo, PAGE_SIZE);
4412 if (ret) {
4413 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004414 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004415 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01004416
4417 ret = i915_gem_object_set_to_gtt_domain(bo, 0);
4418 if (ret) {
4419 DRM_ERROR("failed to move cursor bo into the GTT\n");
4420 goto fail_unpin;
4421 }
4422
Jesse Barnes79e53942008-11-07 14:24:08 -08004423 addr = obj_priv->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004424 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004425 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004426 ret = i915_gem_attach_phys_object(dev, bo,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004427 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4428 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004429 if (ret) {
4430 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004431 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004432 }
4433 addr = obj_priv->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004434 }
4435
Jesse Barnes14b60392009-05-20 16:47:08 -04004436 if (!IS_I9XX(dev))
4437 I915_WRITE(CURSIZE, (height << 12) | width);
4438
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004439 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004440 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004441 if (dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004442 if (intel_crtc->cursor_bo != bo)
4443 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4444 } else
4445 i915_gem_object_unpin(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004446 drm_gem_object_unreference(intel_crtc->cursor_bo);
4447 }
Jesse Barnes80824002009-09-10 15:28:06 -07004448
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004449 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004450
4451 intel_crtc->cursor_addr = addr;
4452 intel_crtc->cursor_bo = bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004453 intel_crtc->cursor_width = width;
4454 intel_crtc->cursor_height = height;
4455
4456 intel_crtc_update_cursor(crtc);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004457
Jesse Barnes79e53942008-11-07 14:24:08 -08004458 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01004459fail_unpin:
4460 i915_gem_object_unpin(bo);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004461fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10004462 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00004463fail:
4464 drm_gem_object_unreference_unlocked(bo);
Dave Airlie34b8686e2009-01-15 14:03:07 +10004465 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004466}
4467
4468static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4469{
Jesse Barnes79e53942008-11-07 14:24:08 -08004470 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004471
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004472 intel_crtc->cursor_x = x;
4473 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07004474
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004475 intel_crtc_update_cursor(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004476
4477 return 0;
4478}
4479
4480/** Sets the color ramps on behalf of RandR */
4481void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4482 u16 blue, int regno)
4483{
4484 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4485
4486 intel_crtc->lut_r[regno] = red >> 8;
4487 intel_crtc->lut_g[regno] = green >> 8;
4488 intel_crtc->lut_b[regno] = blue >> 8;
4489}
4490
Dave Airlieb8c00ac2009-10-06 13:54:01 +10004491void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4492 u16 *blue, int regno)
4493{
4494 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4495
4496 *red = intel_crtc->lut_r[regno] << 8;
4497 *green = intel_crtc->lut_g[regno] << 8;
4498 *blue = intel_crtc->lut_b[regno] << 8;
4499}
4500
Jesse Barnes79e53942008-11-07 14:24:08 -08004501static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01004502 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08004503{
James Simmons72034252010-08-03 01:33:19 +01004504 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08004505 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004506
James Simmons72034252010-08-03 01:33:19 +01004507 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004508 intel_crtc->lut_r[i] = red[i] >> 8;
4509 intel_crtc->lut_g[i] = green[i] >> 8;
4510 intel_crtc->lut_b[i] = blue[i] >> 8;
4511 }
4512
4513 intel_crtc_load_lut(crtc);
4514}
4515
4516/**
4517 * Get a pipe with a simple mode set on it for doing load-based monitor
4518 * detection.
4519 *
4520 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07004521 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08004522 *
Eric Anholtc751ce42010-03-25 11:48:48 -07004523 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08004524 * configured for it. In the future, it could choose to temporarily disable
4525 * some outputs to free up a pipe for its use.
4526 *
4527 * \return crtc, or NULL if no pipes are available.
4528 */
4529
4530/* VESA 640x480x72Hz mode to set on the pipe */
4531static struct drm_display_mode load_detect_mode = {
4532 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4533 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4534};
4535
Eric Anholt21d40d32010-03-25 11:11:14 -07004536struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004537 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08004538 struct drm_display_mode *mode,
4539 int *dpms_mode)
4540{
4541 struct intel_crtc *intel_crtc;
4542 struct drm_crtc *possible_crtc;
4543 struct drm_crtc *supported_crtc =NULL;
Chris Wilson4ef69c72010-09-09 15:14:28 +01004544 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004545 struct drm_crtc *crtc = NULL;
4546 struct drm_device *dev = encoder->dev;
4547 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4548 struct drm_crtc_helper_funcs *crtc_funcs;
4549 int i = -1;
4550
4551 /*
4552 * Algorithm gets a little messy:
4553 * - if the connector already has an assigned crtc, use it (but make
4554 * sure it's on first)
4555 * - try to find the first unused crtc that can drive this connector,
4556 * and use that if we find one
4557 * - if there are no unused crtcs available, try to use the first
4558 * one we found that supports the connector
4559 */
4560
4561 /* See if we already have a CRTC for this connector */
4562 if (encoder->crtc) {
4563 crtc = encoder->crtc;
4564 /* Make sure the crtc and connector are running */
4565 intel_crtc = to_intel_crtc(crtc);
4566 *dpms_mode = intel_crtc->dpms_mode;
4567 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4568 crtc_funcs = crtc->helper_private;
4569 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4570 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4571 }
4572 return crtc;
4573 }
4574
4575 /* Find an unused one (if possible) */
4576 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4577 i++;
4578 if (!(encoder->possible_crtcs & (1 << i)))
4579 continue;
4580 if (!possible_crtc->enabled) {
4581 crtc = possible_crtc;
4582 break;
4583 }
4584 if (!supported_crtc)
4585 supported_crtc = possible_crtc;
4586 }
4587
4588 /*
4589 * If we didn't find an unused CRTC, don't use any.
4590 */
4591 if (!crtc) {
4592 return NULL;
4593 }
4594
4595 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004596 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07004597 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004598
4599 intel_crtc = to_intel_crtc(crtc);
4600 *dpms_mode = intel_crtc->dpms_mode;
4601
4602 if (!crtc->enabled) {
4603 if (!mode)
4604 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05004605 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004606 } else {
4607 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4608 crtc_funcs = crtc->helper_private;
4609 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4610 }
4611
4612 /* Add this connector to the crtc */
4613 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4614 encoder_funcs->commit(encoder);
4615 }
4616 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004617 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004618
4619 return crtc;
4620}
4621
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004622void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4623 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08004624{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004625 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004626 struct drm_device *dev = encoder->dev;
4627 struct drm_crtc *crtc = encoder->crtc;
4628 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4629 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4630
Eric Anholt21d40d32010-03-25 11:11:14 -07004631 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004632 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004633 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004634 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004635 crtc->enabled = drm_helper_crtc_in_use(crtc);
4636 drm_helper_disable_unused_functions(dev);
4637 }
4638
Eric Anholtc751ce42010-03-25 11:48:48 -07004639 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08004640 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4641 if (encoder->crtc == crtc)
4642 encoder_funcs->dpms(encoder, dpms_mode);
4643 crtc_funcs->dpms(crtc, dpms_mode);
4644 }
4645}
4646
4647/* Returns the clock of the currently programmed mode of the given pipe. */
4648static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4649{
4650 struct drm_i915_private *dev_priv = dev->dev_private;
4651 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4652 int pipe = intel_crtc->pipe;
4653 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4654 u32 fp;
4655 intel_clock_t clock;
4656
4657 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4658 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4659 else
4660 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4661
4662 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004663 if (IS_PINEVIEW(dev)) {
4664 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4665 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08004666 } else {
4667 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4668 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4669 }
4670
Jesse Barnes79e53942008-11-07 14:24:08 -08004671 if (IS_I9XX(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004672 if (IS_PINEVIEW(dev))
4673 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4674 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08004675 else
4676 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08004677 DPLL_FPA01_P1_POST_DIV_SHIFT);
4678
4679 switch (dpll & DPLL_MODE_MASK) {
4680 case DPLLB_MODE_DAC_SERIAL:
4681 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4682 5 : 10;
4683 break;
4684 case DPLLB_MODE_LVDS:
4685 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4686 7 : 14;
4687 break;
4688 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08004689 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08004690 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4691 return 0;
4692 }
4693
4694 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08004695 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004696 } else {
4697 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4698
4699 if (is_lvds) {
4700 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4701 DPLL_FPA01_P1_POST_DIV_SHIFT);
4702 clock.p2 = 14;
4703
4704 if ((dpll & PLL_REF_INPUT_MASK) ==
4705 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4706 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08004707 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004708 } else
Shaohua Li21778322009-02-23 15:19:16 +08004709 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004710 } else {
4711 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4712 clock.p1 = 2;
4713 else {
4714 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4715 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4716 }
4717 if (dpll & PLL_P2_DIVIDE_BY_4)
4718 clock.p2 = 4;
4719 else
4720 clock.p2 = 2;
4721
Shaohua Li21778322009-02-23 15:19:16 +08004722 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004723 }
4724 }
4725
4726 /* XXX: It would be nice to validate the clocks, but we can't reuse
4727 * i830PllIsValid() because it relies on the xf86_config connector
4728 * configuration being accurate, which it isn't necessarily.
4729 */
4730
4731 return clock.dot;
4732}
4733
4734/** Returns the currently programmed mode of the given pipe. */
4735struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4736 struct drm_crtc *crtc)
4737{
4738 struct drm_i915_private *dev_priv = dev->dev_private;
4739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4740 int pipe = intel_crtc->pipe;
4741 struct drm_display_mode *mode;
4742 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4743 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4744 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4745 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4746
4747 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4748 if (!mode)
4749 return NULL;
4750
4751 mode->clock = intel_crtc_clock_get(dev, crtc);
4752 mode->hdisplay = (htot & 0xffff) + 1;
4753 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4754 mode->hsync_start = (hsync & 0xffff) + 1;
4755 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4756 mode->vdisplay = (vtot & 0xffff) + 1;
4757 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4758 mode->vsync_start = (vsync & 0xffff) + 1;
4759 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4760
4761 drm_mode_set_name(mode);
4762 drm_mode_set_crtcinfo(mode, 0);
4763
4764 return mode;
4765}
4766
Jesse Barnes652c3932009-08-17 13:31:43 -07004767#define GPU_IDLE_TIMEOUT 500 /* ms */
4768
4769/* When this timer fires, we've been idle for awhile */
4770static void intel_gpu_idle_timer(unsigned long arg)
4771{
4772 struct drm_device *dev = (struct drm_device *)arg;
4773 drm_i915_private_t *dev_priv = dev->dev_private;
4774
Zhao Yakui44d98a62009-10-09 11:39:40 +08004775 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004776
4777 dev_priv->busy = false;
4778
Eric Anholt01dfba92009-09-06 15:18:53 -07004779 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004780}
4781
Jesse Barnes652c3932009-08-17 13:31:43 -07004782#define CRTC_IDLE_TIMEOUT 1000 /* ms */
4783
4784static void intel_crtc_idle_timer(unsigned long arg)
4785{
4786 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
4787 struct drm_crtc *crtc = &intel_crtc->base;
4788 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
4789
Zhao Yakui44d98a62009-10-09 11:39:40 +08004790 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004791
4792 intel_crtc->busy = false;
4793
Eric Anholt01dfba92009-09-06 15:18:53 -07004794 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004795}
4796
Daniel Vetter3dec0092010-08-20 21:40:52 +02004797static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07004798{
4799 struct drm_device *dev = crtc->dev;
4800 drm_i915_private_t *dev_priv = dev->dev_private;
4801 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4802 int pipe = intel_crtc->pipe;
4803 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4804 int dpll = I915_READ(dpll_reg);
4805
Eric Anholtbad720f2009-10-22 16:11:14 -07004806 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004807 return;
4808
4809 if (!dev_priv->lvds_downclock_avail)
4810 return;
4811
4812 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004813 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004814
4815 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004816 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4817 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004818
4819 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
4820 I915_WRITE(dpll_reg, dpll);
4821 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004822 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004823 dpll = I915_READ(dpll_reg);
4824 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08004825 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004826
4827 /* ...and lock them again */
4828 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4829 }
4830
4831 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004832 mod_timer(&intel_crtc->idle_timer, jiffies +
4833 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004834}
4835
4836static void intel_decrease_pllclock(struct drm_crtc *crtc)
4837{
4838 struct drm_device *dev = crtc->dev;
4839 drm_i915_private_t *dev_priv = dev->dev_private;
4840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4841 int pipe = intel_crtc->pipe;
4842 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4843 int dpll = I915_READ(dpll_reg);
4844
Eric Anholtbad720f2009-10-22 16:11:14 -07004845 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004846 return;
4847
4848 if (!dev_priv->lvds_downclock_avail)
4849 return;
4850
4851 /*
4852 * Since this is called by a timer, we should never get here in
4853 * the manual case.
4854 */
4855 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004856 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004857
4858 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004859 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4860 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004861
4862 dpll |= DISPLAY_RATE_SELECT_FPA1;
4863 I915_WRITE(dpll_reg, dpll);
4864 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004865 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004866 dpll = I915_READ(dpll_reg);
4867 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08004868 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004869
4870 /* ...and lock them again */
4871 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4872 }
4873
4874}
4875
4876/**
4877 * intel_idle_update - adjust clocks for idleness
4878 * @work: work struct
4879 *
4880 * Either the GPU or display (or both) went idle. Check the busy status
4881 * here and adjust the CRTC and GPU clocks as necessary.
4882 */
4883static void intel_idle_update(struct work_struct *work)
4884{
4885 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4886 idle_work);
4887 struct drm_device *dev = dev_priv->dev;
4888 struct drm_crtc *crtc;
4889 struct intel_crtc *intel_crtc;
Li Peng45ac22c2010-06-12 23:38:35 +08004890 int enabled = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004891
4892 if (!i915_powersave)
4893 return;
4894
4895 mutex_lock(&dev->struct_mutex);
4896
Jesse Barnes7648fa92010-05-20 14:28:11 -07004897 i915_update_gfx_val(dev_priv);
4898
Jesse Barnes652c3932009-08-17 13:31:43 -07004899 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4900 /* Skip inactive CRTCs */
4901 if (!crtc->fb)
4902 continue;
4903
Li Peng45ac22c2010-06-12 23:38:35 +08004904 enabled++;
Jesse Barnes652c3932009-08-17 13:31:43 -07004905 intel_crtc = to_intel_crtc(crtc);
4906 if (!intel_crtc->busy)
4907 intel_decrease_pllclock(crtc);
4908 }
4909
Li Peng45ac22c2010-06-12 23:38:35 +08004910 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
4911 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4912 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4913 }
4914
Jesse Barnes652c3932009-08-17 13:31:43 -07004915 mutex_unlock(&dev->struct_mutex);
4916}
4917
4918/**
4919 * intel_mark_busy - mark the GPU and possibly the display busy
4920 * @dev: drm device
4921 * @obj: object we're operating on
4922 *
4923 * Callers can use this function to indicate that the GPU is busy processing
4924 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4925 * buffer), we'll also mark the display as busy, so we know to increase its
4926 * clock frequency.
4927 */
4928void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4929{
4930 drm_i915_private_t *dev_priv = dev->dev_private;
4931 struct drm_crtc *crtc = NULL;
4932 struct intel_framebuffer *intel_fb;
4933 struct intel_crtc *intel_crtc;
4934
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08004935 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4936 return;
4937
Li Peng060e6452010-02-10 01:54:24 +08004938 if (!dev_priv->busy) {
4939 if (IS_I945G(dev) || IS_I945GM(dev)) {
4940 u32 fw_blc_self;
Li Pengee980b82010-01-27 19:01:11 +08004941
Li Peng060e6452010-02-10 01:54:24 +08004942 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4943 fw_blc_self = I915_READ(FW_BLC_SELF);
4944 fw_blc_self &= ~FW_BLC_SELF_EN;
4945 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4946 }
Chris Wilson28cf7982009-11-30 01:08:56 +00004947 dev_priv->busy = true;
Li Peng060e6452010-02-10 01:54:24 +08004948 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00004949 mod_timer(&dev_priv->idle_timer, jiffies +
4950 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004951
4952 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4953 if (!crtc->fb)
4954 continue;
4955
4956 intel_crtc = to_intel_crtc(crtc);
4957 intel_fb = to_intel_framebuffer(crtc->fb);
4958 if (intel_fb->obj == obj) {
4959 if (!intel_crtc->busy) {
Li Peng060e6452010-02-10 01:54:24 +08004960 if (IS_I945G(dev) || IS_I945GM(dev)) {
4961 u32 fw_blc_self;
4962
4963 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4964 fw_blc_self = I915_READ(FW_BLC_SELF);
4965 fw_blc_self &= ~FW_BLC_SELF_EN;
4966 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4967 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004968 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004969 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07004970 intel_crtc->busy = true;
4971 } else {
4972 /* Busy -> busy, put off timer */
4973 mod_timer(&intel_crtc->idle_timer, jiffies +
4974 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4975 }
4976 }
4977 }
4978}
4979
Jesse Barnes79e53942008-11-07 14:24:08 -08004980static void intel_crtc_destroy(struct drm_crtc *crtc)
4981{
4982 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004983 struct drm_device *dev = crtc->dev;
4984 struct intel_unpin_work *work;
4985 unsigned long flags;
4986
4987 spin_lock_irqsave(&dev->event_lock, flags);
4988 work = intel_crtc->unpin_work;
4989 intel_crtc->unpin_work = NULL;
4990 spin_unlock_irqrestore(&dev->event_lock, flags);
4991
4992 if (work) {
4993 cancel_work_sync(&work->work);
4994 kfree(work);
4995 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004996
4997 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004998
Jesse Barnes79e53942008-11-07 14:24:08 -08004999 kfree(intel_crtc);
5000}
5001
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005002static void intel_unpin_work_fn(struct work_struct *__work)
5003{
5004 struct intel_unpin_work *work =
5005 container_of(__work, struct intel_unpin_work, work);
5006
5007 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005008 i915_gem_object_unpin(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08005009 drm_gem_object_unreference(work->pending_flip_obj);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005010 drm_gem_object_unreference(work->old_fb_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005011 mutex_unlock(&work->dev->struct_mutex);
5012 kfree(work);
5013}
5014
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005015static void do_intel_finish_page_flip(struct drm_device *dev,
5016 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005017{
5018 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5020 struct intel_unpin_work *work;
5021 struct drm_i915_gem_object *obj_priv;
5022 struct drm_pending_vblank_event *e;
5023 struct timeval now;
5024 unsigned long flags;
5025
5026 /* Ignore early vblank irqs */
5027 if (intel_crtc == NULL)
5028 return;
5029
5030 spin_lock_irqsave(&dev->event_lock, flags);
5031 work = intel_crtc->unpin_work;
5032 if (work == NULL || !work->pending) {
5033 spin_unlock_irqrestore(&dev->event_lock, flags);
5034 return;
5035 }
5036
5037 intel_crtc->unpin_work = NULL;
5038 drm_vblank_put(dev, intel_crtc->pipe);
5039
5040 if (work->event) {
5041 e = work->event;
5042 do_gettimeofday(&now);
5043 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
5044 e->event.tv_sec = now.tv_sec;
5045 e->event.tv_usec = now.tv_usec;
5046 list_add_tail(&e->base.link,
5047 &e->base.file_priv->event_list);
5048 wake_up_interruptible(&e->base.file_priv->event_wait);
5049 }
5050
5051 spin_unlock_irqrestore(&dev->event_lock, flags);
5052
Daniel Vetter23010e42010-03-08 13:35:02 +01005053 obj_priv = to_intel_bo(work->pending_flip_obj);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005054
5055 /* Initial scanout buffer will have a 0 pending flip count */
5056 if ((atomic_read(&obj_priv->pending_flip) == 0) ||
5057 atomic_dec_and_test(&obj_priv->pending_flip))
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005058 DRM_WAKEUP(&dev_priv->pending_flip_queue);
5059 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07005060
5061 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005062}
5063
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005064void intel_finish_page_flip(struct drm_device *dev, int pipe)
5065{
5066 drm_i915_private_t *dev_priv = dev->dev_private;
5067 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5068
5069 do_intel_finish_page_flip(dev, crtc);
5070}
5071
5072void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5073{
5074 drm_i915_private_t *dev_priv = dev->dev_private;
5075 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5076
5077 do_intel_finish_page_flip(dev, crtc);
5078}
5079
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005080void intel_prepare_page_flip(struct drm_device *dev, int plane)
5081{
5082 drm_i915_private_t *dev_priv = dev->dev_private;
5083 struct intel_crtc *intel_crtc =
5084 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5085 unsigned long flags;
5086
5087 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005088 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005089 if ((++intel_crtc->unpin_work->pending) > 1)
5090 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08005091 } else {
5092 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5093 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005094 spin_unlock_irqrestore(&dev->event_lock, flags);
5095}
5096
5097static int intel_crtc_page_flip(struct drm_crtc *crtc,
5098 struct drm_framebuffer *fb,
5099 struct drm_pending_vblank_event *event)
5100{
5101 struct drm_device *dev = crtc->dev;
5102 struct drm_i915_private *dev_priv = dev->dev_private;
5103 struct intel_framebuffer *intel_fb;
5104 struct drm_i915_gem_object *obj_priv;
5105 struct drm_gem_object *obj;
5106 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5107 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005108 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01005109 int pipe = intel_crtc->pipe;
5110 u32 pf, pipesrc;
5111 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005112
5113 work = kzalloc(sizeof *work, GFP_KERNEL);
5114 if (work == NULL)
5115 return -ENOMEM;
5116
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005117 work->event = event;
5118 work->dev = crtc->dev;
5119 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005120 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005121 INIT_WORK(&work->work, intel_unpin_work_fn);
5122
5123 /* We borrow the event spin lock for protecting unpin_work */
5124 spin_lock_irqsave(&dev->event_lock, flags);
5125 if (intel_crtc->unpin_work) {
5126 spin_unlock_irqrestore(&dev->event_lock, flags);
5127 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01005128
5129 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005130 return -EBUSY;
5131 }
5132 intel_crtc->unpin_work = work;
5133 spin_unlock_irqrestore(&dev->event_lock, flags);
5134
5135 intel_fb = to_intel_framebuffer(fb);
5136 obj = intel_fb->obj;
5137
Chris Wilson468f0b42010-05-27 13:18:13 +01005138 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005139 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson96b099f2010-06-07 14:03:04 +01005140 if (ret)
5141 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005142
Jesse Barnes75dfca82010-02-10 15:09:44 -08005143 /* Reference the objects for the scheduled work. */
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005144 drm_gem_object_reference(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08005145 drm_gem_object_reference(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005146
5147 crtc->fb = fb;
Chris Wilson2dafb1e2010-06-07 14:03:05 +01005148 ret = i915_gem_object_flush_write_domain(obj);
5149 if (ret)
5150 goto cleanup_objs;
Chris Wilson96b099f2010-06-07 14:03:04 +01005151
5152 ret = drm_vblank_get(dev, intel_crtc->pipe);
5153 if (ret)
5154 goto cleanup_objs;
5155
Daniel Vetter23010e42010-03-08 13:35:02 +01005156 obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005157 atomic_inc(&obj_priv->pending_flip);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005158 work->pending_flip_obj = obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005159
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005160 if (IS_GEN3(dev) || IS_GEN2(dev)) {
Chris Wilson52e68632010-08-08 10:15:59 +01005161 u32 flip_mask;
5162
5163 if (intel_crtc->plane)
5164 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5165 else
5166 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5167
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005168 BEGIN_LP_RING(2);
5169 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5170 OUT_RING(0);
5171 ADVANCE_LP_RING();
5172 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005173
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005174 work->enable_stall_check = true;
5175
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005176 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01005177 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005178
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005179 BEGIN_LP_RING(4);
Chris Wilson52e68632010-08-08 10:15:59 +01005180 switch(INTEL_INFO(dev)->gen) {
5181 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005182 OUT_RING(MI_DISPLAY_FLIP |
5183 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5184 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005185 OUT_RING(obj_priv->gtt_offset + offset);
5186 OUT_RING(MI_NOOP);
5187 break;
5188
5189 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005190 OUT_RING(MI_DISPLAY_FLIP_I915 |
5191 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5192 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005193 OUT_RING(obj_priv->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005194 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01005195 break;
5196
5197 case 4:
5198 case 5:
5199 /* i965+ uses the linear or tiled offsets from the
5200 * Display Registers (which do not change across a page-flip)
5201 * so we need only reprogram the base address.
5202 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02005203 OUT_RING(MI_DISPLAY_FLIP |
5204 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5205 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005206 OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
5207
5208 /* XXX Enabling the panel-fitter across page-flip is so far
5209 * untested on non-native modes, so ignore it for now.
5210 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5211 */
5212 pf = 0;
5213 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5214 OUT_RING(pf | pipesrc);
5215 break;
5216
5217 case 6:
5218 OUT_RING(MI_DISPLAY_FLIP |
5219 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5220 OUT_RING(fb->pitch | obj_priv->tiling_mode);
5221 OUT_RING(obj_priv->gtt_offset);
5222
5223 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5224 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5225 OUT_RING(pf | pipesrc);
5226 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005227 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005228 ADVANCE_LP_RING();
5229
5230 mutex_unlock(&dev->struct_mutex);
5231
Jesse Barnese5510fa2010-07-01 16:48:37 -07005232 trace_i915_flip_request(intel_crtc->plane, obj);
5233
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005234 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01005235
5236cleanup_objs:
5237 drm_gem_object_unreference(work->old_fb_obj);
5238 drm_gem_object_unreference(obj);
5239cleanup_work:
5240 mutex_unlock(&dev->struct_mutex);
5241
5242 spin_lock_irqsave(&dev->event_lock, flags);
5243 intel_crtc->unpin_work = NULL;
5244 spin_unlock_irqrestore(&dev->event_lock, flags);
5245
5246 kfree(work);
5247
5248 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005249}
5250
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005251static struct drm_crtc_helper_funcs intel_helper_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005252 .dpms = intel_crtc_dpms,
5253 .mode_fixup = intel_crtc_mode_fixup,
5254 .mode_set = intel_crtc_mode_set,
5255 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07005256 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Dave Airlie068143d2009-10-05 09:58:02 +10005257 .load_lut = intel_crtc_load_lut,
Jesse Barnes79e53942008-11-07 14:24:08 -08005258};
5259
5260static const struct drm_crtc_funcs intel_crtc_funcs = {
5261 .cursor_set = intel_crtc_cursor_set,
5262 .cursor_move = intel_crtc_cursor_move,
5263 .gamma_set = intel_crtc_gamma_set,
5264 .set_config = drm_crtc_helper_set_config,
5265 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005266 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08005267};
5268
5269
Hannes Ederb358d0a2008-12-18 21:18:47 +01005270static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08005271{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005272 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005273 struct intel_crtc *intel_crtc;
5274 int i;
5275
5276 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5277 if (intel_crtc == NULL)
5278 return;
5279
5280 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5281
5282 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
5283 intel_crtc->pipe = pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08005284 intel_crtc->plane = pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005285 for (i = 0; i < 256; i++) {
5286 intel_crtc->lut_r[i] = i;
5287 intel_crtc->lut_g[i] = i;
5288 intel_crtc->lut_b[i] = i;
5289 }
5290
Jesse Barnes80824002009-09-10 15:28:06 -07005291 /* Swap pipes & planes for FBC on pre-965 */
5292 intel_crtc->pipe = pipe;
5293 intel_crtc->plane = pipe;
5294 if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005295 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07005296 intel_crtc->plane = ((pipe == 0) ? 1 : 0);
5297 }
5298
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005299 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5300 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5301 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5302 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5303
Jesse Barnes79e53942008-11-07 14:24:08 -08005304 intel_crtc->cursor_addr = 0;
Chris Wilson032d2a02010-09-06 16:17:22 +01005305 intel_crtc->dpms_mode = -1;
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005306
5307 if (HAS_PCH_SPLIT(dev)) {
5308 intel_helper_funcs.prepare = ironlake_crtc_prepare;
5309 intel_helper_funcs.commit = ironlake_crtc_commit;
5310 } else {
5311 intel_helper_funcs.prepare = i9xx_crtc_prepare;
5312 intel_helper_funcs.commit = i9xx_crtc_commit;
5313 }
5314
Jesse Barnes79e53942008-11-07 14:24:08 -08005315 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5316
Jesse Barnes652c3932009-08-17 13:31:43 -07005317 intel_crtc->busy = false;
5318
5319 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5320 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005321}
5322
Carl Worth08d7b3d2009-04-29 14:43:54 -07005323int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
5324 struct drm_file *file_priv)
5325{
5326 drm_i915_private_t *dev_priv = dev->dev_private;
5327 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02005328 struct drm_mode_object *drmmode_obj;
5329 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005330
5331 if (!dev_priv) {
5332 DRM_ERROR("called with no initialization\n");
5333 return -EINVAL;
5334 }
5335
Daniel Vetterc05422d2009-08-11 16:05:30 +02005336 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5337 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07005338
Daniel Vetterc05422d2009-08-11 16:05:30 +02005339 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07005340 DRM_ERROR("no such CRTC id\n");
5341 return -EINVAL;
5342 }
5343
Daniel Vetterc05422d2009-08-11 16:05:30 +02005344 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5345 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005346
Daniel Vetterc05422d2009-08-11 16:05:30 +02005347 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005348}
5349
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005350static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005351{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005352 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005353 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005354 int entry = 0;
5355
Chris Wilson4ef69c72010-09-09 15:14:28 +01005356 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5357 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005358 index_mask |= (1 << entry);
5359 entry++;
5360 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01005361
Jesse Barnes79e53942008-11-07 14:24:08 -08005362 return index_mask;
5363}
5364
Jesse Barnes79e53942008-11-07 14:24:08 -08005365static void intel_setup_outputs(struct drm_device *dev)
5366{
Eric Anholt725e30a2009-01-22 13:01:02 -08005367 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005368 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005369 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005370
Zhenyu Wang541998a2009-06-05 15:38:44 +08005371 if (IS_MOBILE(dev) && !IS_I830(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005372 intel_lvds_init(dev);
5373
Eric Anholtbad720f2009-10-22 16:11:14 -07005374 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005375 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005376
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005377 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
5378 intel_dp_init(dev, DP_A);
5379
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005380 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5381 intel_dp_init(dev, PCH_DP_D);
5382 }
5383
5384 intel_crt_init(dev);
5385
5386 if (HAS_PCH_SPLIT(dev)) {
5387 int found;
5388
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005389 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08005390 /* PCH SDVOB multiplex with HDMIB */
5391 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005392 if (!found)
5393 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005394 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5395 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005396 }
5397
5398 if (I915_READ(HDMIC) & PORT_DETECTED)
5399 intel_hdmi_init(dev, HDMIC);
5400
5401 if (I915_READ(HDMID) & PORT_DETECTED)
5402 intel_hdmi_init(dev, HDMID);
5403
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005404 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5405 intel_dp_init(dev, PCH_DP_C);
5406
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005407 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005408 intel_dp_init(dev, PCH_DP_D);
5409
Zhenyu Wang103a1962009-11-27 11:44:36 +08005410 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08005411 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08005412
Eric Anholt725e30a2009-01-22 13:01:02 -08005413 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005414 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005415 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005416 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5417 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005418 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005419 }
Ma Ling27185ae2009-08-24 13:50:23 +08005420
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005421 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5422 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005423 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005424 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005425 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005426
5427 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005428
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005429 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5430 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005431 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005432 }
Ma Ling27185ae2009-08-24 13:50:23 +08005433
5434 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5435
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005436 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5437 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005438 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005439 }
5440 if (SUPPORTS_INTEGRATED_DP(dev)) {
5441 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005442 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005443 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005444 }
Ma Ling27185ae2009-08-24 13:50:23 +08005445
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005446 if (SUPPORTS_INTEGRATED_DP(dev) &&
5447 (I915_READ(DP_D) & DP_DETECTED)) {
5448 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005449 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005450 }
Eric Anholtbad720f2009-10-22 16:11:14 -07005451 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005452 intel_dvo_init(dev);
5453
Zhenyu Wang103a1962009-11-27 11:44:36 +08005454 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005455 intel_tv_init(dev);
5456
Chris Wilson4ef69c72010-09-09 15:14:28 +01005457 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5458 encoder->base.possible_crtcs = encoder->crtc_mask;
5459 encoder->base.possible_clones =
5460 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08005461 }
5462}
5463
5464static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5465{
5466 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005467
5468 drm_framebuffer_cleanup(fb);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005469 drm_gem_object_unreference_unlocked(intel_fb->obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005470
5471 kfree(intel_fb);
5472}
5473
5474static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5475 struct drm_file *file_priv,
5476 unsigned int *handle)
5477{
5478 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5479 struct drm_gem_object *object = intel_fb->obj;
5480
5481 return drm_gem_handle_create(file_priv, object, handle);
5482}
5483
5484static const struct drm_framebuffer_funcs intel_fb_funcs = {
5485 .destroy = intel_user_framebuffer_destroy,
5486 .create_handle = intel_user_framebuffer_create_handle,
5487};
5488
Dave Airlie38651672010-03-30 05:34:13 +00005489int intel_framebuffer_init(struct drm_device *dev,
5490 struct intel_framebuffer *intel_fb,
5491 struct drm_mode_fb_cmd *mode_cmd,
5492 struct drm_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005493{
Chris Wilson57cd6502010-08-08 12:34:44 +01005494 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005495 int ret;
5496
Chris Wilson57cd6502010-08-08 12:34:44 +01005497 if (obj_priv->tiling_mode == I915_TILING_Y)
5498 return -EINVAL;
5499
5500 if (mode_cmd->pitch & 63)
5501 return -EINVAL;
5502
5503 switch (mode_cmd->bpp) {
5504 case 8:
5505 case 16:
5506 case 24:
5507 case 32:
5508 break;
5509 default:
5510 return -EINVAL;
5511 }
5512
Jesse Barnes79e53942008-11-07 14:24:08 -08005513 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5514 if (ret) {
5515 DRM_ERROR("framebuffer init failed %d\n", ret);
5516 return ret;
5517 }
5518
5519 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08005520 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08005521 return 0;
5522}
5523
Jesse Barnes79e53942008-11-07 14:24:08 -08005524static struct drm_framebuffer *
5525intel_user_framebuffer_create(struct drm_device *dev,
5526 struct drm_file *filp,
5527 struct drm_mode_fb_cmd *mode_cmd)
5528{
5529 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00005530 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005531 int ret;
5532
5533 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
5534 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005535 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08005536
Dave Airlie38651672010-03-30 05:34:13 +00005537 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5538 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005539 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00005540
5541 ret = intel_framebuffer_init(dev, intel_fb,
5542 mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005543 if (ret) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00005544 drm_gem_object_unreference_unlocked(obj);
Dave Airlie38651672010-03-30 05:34:13 +00005545 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005546 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08005547 }
5548
Dave Airlie38651672010-03-30 05:34:13 +00005549 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005550}
5551
Jesse Barnes79e53942008-11-07 14:24:08 -08005552static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005553 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00005554 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08005555};
5556
Chris Wilson9ea8d052010-01-04 18:57:56 +00005557static struct drm_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005558intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00005559{
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005560 struct drm_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005561 int ret;
5562
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005563 ctx = i915_gem_alloc_object(dev, 4096);
5564 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005565 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5566 return NULL;
5567 }
5568
5569 mutex_lock(&dev->struct_mutex);
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005570 ret = i915_gem_object_pin(ctx, 4096);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005571 if (ret) {
5572 DRM_ERROR("failed to pin power context: %d\n", ret);
5573 goto err_unref;
5574 }
5575
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005576 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005577 if (ret) {
5578 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5579 goto err_unpin;
5580 }
5581 mutex_unlock(&dev->struct_mutex);
5582
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005583 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005584
5585err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005586 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005587err_unref:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005588 drm_gem_object_unreference(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005589 mutex_unlock(&dev->struct_mutex);
5590 return NULL;
5591}
5592
Jesse Barnes7648fa92010-05-20 14:28:11 -07005593bool ironlake_set_drps(struct drm_device *dev, u8 val)
5594{
5595 struct drm_i915_private *dev_priv = dev->dev_private;
5596 u16 rgvswctl;
5597
5598 rgvswctl = I915_READ16(MEMSWCTL);
5599 if (rgvswctl & MEMCTL_CMD_STS) {
5600 DRM_DEBUG("gpu busy, RCS change rejected\n");
5601 return false; /* still busy with another command */
5602 }
5603
5604 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5605 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5606 I915_WRITE16(MEMSWCTL, rgvswctl);
5607 POSTING_READ16(MEMSWCTL);
5608
5609 rgvswctl |= MEMCTL_CMD_STS;
5610 I915_WRITE16(MEMSWCTL, rgvswctl);
5611
5612 return true;
5613}
5614
Jesse Barnesf97108d2010-01-29 11:27:07 -08005615void ironlake_enable_drps(struct drm_device *dev)
5616{
5617 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005618 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005619 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005620
5621 /* 100ms RC evaluation intervals */
5622 I915_WRITE(RCUPEI, 100000);
5623 I915_WRITE(RCDNEI, 100000);
5624
5625 /* Set max/min thresholds to 90ms and 80ms respectively */
5626 I915_WRITE(RCBMAXAVG, 90000);
5627 I915_WRITE(RCBMINAVG, 80000);
5628
5629 I915_WRITE(MEMIHYST, 1);
5630
5631 /* Set up min, max, and cur for interrupt handling */
5632 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5633 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5634 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5635 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005636 fstart = fmax;
5637
Jesse Barnesf97108d2010-01-29 11:27:07 -08005638 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5639 PXVFREQ_PX_SHIFT;
5640
Jesse Barnes7648fa92010-05-20 14:28:11 -07005641 dev_priv->fmax = fstart; /* IPS callback will increase this */
5642 dev_priv->fstart = fstart;
5643
5644 dev_priv->max_delay = fmax;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005645 dev_priv->min_delay = fmin;
5646 dev_priv->cur_delay = fstart;
5647
Jesse Barnes7648fa92010-05-20 14:28:11 -07005648 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
5649 fstart);
5650
Jesse Barnesf97108d2010-01-29 11:27:07 -08005651 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5652
5653 /*
5654 * Interrupts will be enabled in ironlake_irq_postinstall
5655 */
5656
5657 I915_WRITE(VIDSTART, vstart);
5658 POSTING_READ(VIDSTART);
5659
5660 rgvmodectl |= MEMMODE_SWMODE_EN;
5661 I915_WRITE(MEMMODECTL, rgvmodectl);
5662
Chris Wilson481b6af2010-08-23 17:43:35 +01005663 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01005664 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08005665 msleep(1);
5666
Jesse Barnes7648fa92010-05-20 14:28:11 -07005667 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005668
Jesse Barnes7648fa92010-05-20 14:28:11 -07005669 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5670 I915_READ(0x112e0);
5671 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5672 dev_priv->last_count2 = I915_READ(0x112f4);
5673 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005674}
5675
5676void ironlake_disable_drps(struct drm_device *dev)
5677{
5678 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005679 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005680
5681 /* Ack interrupts, disable EFC interrupt */
5682 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5683 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5684 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5685 I915_WRITE(DEIIR, DE_PCU_EVENT);
5686 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5687
5688 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07005689 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005690 msleep(1);
5691 rgvswctl |= MEMCTL_CMD_STS;
5692 I915_WRITE(MEMSWCTL, rgvswctl);
5693 msleep(1);
5694
5695}
5696
Jesse Barnes7648fa92010-05-20 14:28:11 -07005697static unsigned long intel_pxfreq(u32 vidfreq)
5698{
5699 unsigned long freq;
5700 int div = (vidfreq & 0x3f0000) >> 16;
5701 int post = (vidfreq & 0x3000) >> 12;
5702 int pre = (vidfreq & 0x7);
5703
5704 if (!pre)
5705 return 0;
5706
5707 freq = ((div * 133333) / ((1<<post) * pre));
5708
5709 return freq;
5710}
5711
5712void intel_init_emon(struct drm_device *dev)
5713{
5714 struct drm_i915_private *dev_priv = dev->dev_private;
5715 u32 lcfuse;
5716 u8 pxw[16];
5717 int i;
5718
5719 /* Disable to program */
5720 I915_WRITE(ECR, 0);
5721 POSTING_READ(ECR);
5722
5723 /* Program energy weights for various events */
5724 I915_WRITE(SDEW, 0x15040d00);
5725 I915_WRITE(CSIEW0, 0x007f0000);
5726 I915_WRITE(CSIEW1, 0x1e220004);
5727 I915_WRITE(CSIEW2, 0x04000004);
5728
5729 for (i = 0; i < 5; i++)
5730 I915_WRITE(PEW + (i * 4), 0);
5731 for (i = 0; i < 3; i++)
5732 I915_WRITE(DEW + (i * 4), 0);
5733
5734 /* Program P-state weights to account for frequency power adjustment */
5735 for (i = 0; i < 16; i++) {
5736 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5737 unsigned long freq = intel_pxfreq(pxvidfreq);
5738 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5739 PXVFREQ_PX_SHIFT;
5740 unsigned long val;
5741
5742 val = vid * vid;
5743 val *= (freq / 1000);
5744 val *= 255;
5745 val /= (127*127*900);
5746 if (val > 0xff)
5747 DRM_ERROR("bad pxval: %ld\n", val);
5748 pxw[i] = val;
5749 }
5750 /* Render standby states get 0 weight */
5751 pxw[14] = 0;
5752 pxw[15] = 0;
5753
5754 for (i = 0; i < 4; i++) {
5755 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5756 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5757 I915_WRITE(PXW + (i * 4), val);
5758 }
5759
5760 /* Adjust magic regs to magic values (more experimental results) */
5761 I915_WRITE(OGW0, 0);
5762 I915_WRITE(OGW1, 0);
5763 I915_WRITE(EG0, 0x00007f00);
5764 I915_WRITE(EG1, 0x0000000e);
5765 I915_WRITE(EG2, 0x000e0000);
5766 I915_WRITE(EG3, 0x68000300);
5767 I915_WRITE(EG4, 0x42000000);
5768 I915_WRITE(EG5, 0x00140031);
5769 I915_WRITE(EG6, 0);
5770 I915_WRITE(EG7, 0);
5771
5772 for (i = 0; i < 8; i++)
5773 I915_WRITE(PXWL + (i * 4), 0);
5774
5775 /* Enable PMON + select events */
5776 I915_WRITE(ECR, 0x80000019);
5777
5778 lcfuse = I915_READ(LCFUSE02);
5779
5780 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
5781}
5782
Jesse Barnes652c3932009-08-17 13:31:43 -07005783void intel_init_clock_gating(struct drm_device *dev)
5784{
5785 struct drm_i915_private *dev_priv = dev->dev_private;
5786
5787 /*
5788 * Disable clock gating reported to work incorrectly according to the
5789 * specs, but enable as much else as we can.
5790 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005791 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07005792 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
5793
5794 if (IS_IRONLAKE(dev)) {
5795 /* Required for FBC */
5796 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
5797 /* Required for CxSR */
5798 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
5799
5800 I915_WRITE(PCH_3DCGDIS0,
5801 MARIUNIT_CLOCK_GATE_DISABLE |
5802 SVSMUNIT_CLOCK_GATE_DISABLE);
5803 }
5804
5805 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005806
5807 /*
5808 * According to the spec the following bits should be set in
5809 * order to enable memory self-refresh
5810 * The bit 22/21 of 0x42004
5811 * The bit 5 of 0x42020
5812 * The bit 15 of 0x45000
5813 */
5814 if (IS_IRONLAKE(dev)) {
5815 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5816 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5817 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
5818 I915_WRITE(ILK_DSPCLK_GATE,
5819 (I915_READ(ILK_DSPCLK_GATE) |
5820 ILK_DPARB_CLK_GATE));
5821 I915_WRITE(DISP_ARB_CTL,
5822 (I915_READ(DISP_ARB_CTL) |
5823 DISP_FBC_WM_DIS));
5824 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005825 /*
5826 * Based on the document from hardware guys the following bits
5827 * should be set unconditionally in order to enable FBC.
5828 * The bit 22 of 0x42000
5829 * The bit 22 of 0x42004
5830 * The bit 7,8,9 of 0x42020.
5831 */
5832 if (IS_IRONLAKE_M(dev)) {
5833 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5834 I915_READ(ILK_DISPLAY_CHICKEN1) |
5835 ILK_FBCQ_DIS);
5836 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5837 I915_READ(ILK_DISPLAY_CHICKEN2) |
5838 ILK_DPARB_GATE);
5839 I915_WRITE(ILK_DSPCLK_GATE,
5840 I915_READ(ILK_DSPCLK_GATE) |
5841 ILK_DPFC_DIS1 |
5842 ILK_DPFC_DIS2 |
5843 ILK_CLK_FBC);
5844 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005845 return;
Zhenyu Wangc03342f2009-09-29 11:01:23 +08005846 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005847 uint32_t dspclk_gate;
5848 I915_WRITE(RENCLK_GATE_D1, 0);
5849 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5850 GS_UNIT_CLOCK_GATE_DISABLE |
5851 CL_UNIT_CLOCK_GATE_DISABLE);
5852 I915_WRITE(RAMCLK_GATE_D, 0);
5853 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5854 OVRUNIT_CLOCK_GATE_DISABLE |
5855 OVCUNIT_CLOCK_GATE_DISABLE;
5856 if (IS_GM45(dev))
5857 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5858 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
5859 } else if (IS_I965GM(dev)) {
5860 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5861 I915_WRITE(RENCLK_GATE_D2, 0);
5862 I915_WRITE(DSPCLK_GATE_D, 0);
5863 I915_WRITE(RAMCLK_GATE_D, 0);
5864 I915_WRITE16(DEUC, 0);
5865 } else if (IS_I965G(dev)) {
5866 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5867 I965_RCC_CLOCK_GATE_DISABLE |
5868 I965_RCPB_CLOCK_GATE_DISABLE |
5869 I965_ISC_CLOCK_GATE_DISABLE |
5870 I965_FBC_CLOCK_GATE_DISABLE);
5871 I915_WRITE(RENCLK_GATE_D2, 0);
5872 } else if (IS_I9XX(dev)) {
5873 u32 dstate = I915_READ(D_STATE);
5874
5875 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5876 DSTATE_DOT_CLOCK_GATING;
5877 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005878 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005879 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5880 } else if (IS_I830(dev)) {
5881 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5882 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005883
5884 /*
5885 * GPU can automatically power down the render unit if given a page
5886 * to save state.
5887 */
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005888 if (IS_IRONLAKE_M(dev)) {
5889 if (dev_priv->renderctx == NULL)
5890 dev_priv->renderctx = intel_alloc_context_page(dev);
5891 if (dev_priv->renderctx) {
5892 struct drm_i915_gem_object *obj_priv;
5893 obj_priv = to_intel_bo(dev_priv->renderctx);
5894 if (obj_priv) {
5895 BEGIN_LP_RING(4);
5896 OUT_RING(MI_SET_CONTEXT);
5897 OUT_RING(obj_priv->gtt_offset |
5898 MI_MM_SPACE_GTT |
5899 MI_SAVE_EXT_STATE_EN |
5900 MI_RESTORE_EXT_STATE_EN |
5901 MI_RESTORE_INHIBIT);
5902 OUT_RING(MI_NOOP);
5903 OUT_RING(MI_FLUSH);
5904 ADVANCE_LP_RING();
5905 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005906 } else
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005907 DRM_DEBUG_KMS("Failed to allocate render context."
Chris Wilsonbc416062010-09-07 21:51:02 +01005908 "Disable RC6\n");
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005909 }
5910
Andrew Lutomirski1d3c36ad2009-12-21 10:10:22 -05005911 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005912 struct drm_i915_gem_object *obj_priv = NULL;
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005913
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005914 if (dev_priv->pwrctx) {
Daniel Vetter23010e42010-03-08 13:35:02 +01005915 obj_priv = to_intel_bo(dev_priv->pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005916 } else {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005917 struct drm_gem_object *pwrctx;
5918
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005919 pwrctx = intel_alloc_context_page(dev);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005920 if (pwrctx) {
5921 dev_priv->pwrctx = pwrctx;
Daniel Vetter23010e42010-03-08 13:35:02 +01005922 obj_priv = to_intel_bo(pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005923 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005924 }
5925
Chris Wilson9ea8d052010-01-04 18:57:56 +00005926 if (obj_priv) {
5927 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
5928 I915_WRITE(MCHBAR_RENDER_STANDBY,
5929 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
5930 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005931 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005932}
5933
Jesse Barnese70236a2009-09-21 10:42:27 -07005934/* Set up chip specific display functions */
5935static void intel_init_display(struct drm_device *dev)
5936{
5937 struct drm_i915_private *dev_priv = dev->dev_private;
5938
5939 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07005940 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005941 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07005942 else
5943 dev_priv->display.dpms = i9xx_crtc_dpms;
5944
Adam Jacksonee5382a2010-04-23 11:17:39 -04005945 if (I915_HAS_FBC(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005946 if (IS_IRONLAKE_M(dev)) {
5947 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
5948 dev_priv->display.enable_fbc = ironlake_enable_fbc;
5949 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5950 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07005951 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5952 dev_priv->display.enable_fbc = g4x_enable_fbc;
5953 dev_priv->display.disable_fbc = g4x_disable_fbc;
Robert Hooker8d06a1e2010-03-19 15:13:27 -04005954 } else if (IS_I965GM(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005955 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5956 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5957 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5958 }
Jesse Barnes74dff282009-09-14 15:39:40 -07005959 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07005960 }
5961
5962 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005963 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07005964 dev_priv->display.get_display_clock_speed =
5965 i945_get_display_clock_speed;
5966 else if (IS_I915G(dev))
5967 dev_priv->display.get_display_clock_speed =
5968 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005969 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005970 dev_priv->display.get_display_clock_speed =
5971 i9xx_misc_get_display_clock_speed;
5972 else if (IS_I915GM(dev))
5973 dev_priv->display.get_display_clock_speed =
5974 i915gm_get_display_clock_speed;
5975 else if (IS_I865G(dev))
5976 dev_priv->display.get_display_clock_speed =
5977 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005978 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005979 dev_priv->display.get_display_clock_speed =
5980 i855_get_display_clock_speed;
5981 else /* 852, 830 */
5982 dev_priv->display.get_display_clock_speed =
5983 i830_get_display_clock_speed;
5984
5985 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005986 if (HAS_PCH_SPLIT(dev)) {
5987 if (IS_IRONLAKE(dev)) {
5988 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
5989 dev_priv->display.update_wm = ironlake_update_wm;
5990 else {
5991 DRM_DEBUG_KMS("Failed to get proper latency. "
5992 "Disable CxSR\n");
5993 dev_priv->display.update_wm = NULL;
5994 }
5995 } else
5996 dev_priv->display.update_wm = NULL;
5997 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08005998 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08005999 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08006000 dev_priv->fsb_freq,
6001 dev_priv->mem_freq)) {
6002 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08006003 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08006004 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08006005 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08006006 dev_priv->fsb_freq, dev_priv->mem_freq);
6007 /* Disable CxSR and never update its watermark again */
6008 pineview_disable_cxsr(dev);
6009 dev_priv->display.update_wm = NULL;
6010 } else
6011 dev_priv->display.update_wm = pineview_update_wm;
6012 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006013 dev_priv->display.update_wm = g4x_update_wm;
6014 else if (IS_I965G(dev))
6015 dev_priv->display.update_wm = i965_update_wm;
Adam Jackson8f4695e2010-04-16 18:20:57 -04006016 else if (IS_I9XX(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07006017 dev_priv->display.update_wm = i9xx_update_wm;
6018 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04006019 } else if (IS_I85X(dev)) {
6020 dev_priv->display.update_wm = i9xx_update_wm;
6021 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07006022 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04006023 dev_priv->display.update_wm = i830_update_wm;
6024 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006025 dev_priv->display.get_fifo_size = i845_get_fifo_size;
6026 else
6027 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07006028 }
6029}
6030
Jesse Barnesb690e962010-07-19 13:53:12 -07006031/*
6032 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
6033 * resume, or other times. This quirk makes sure that's the case for
6034 * affected systems.
6035 */
6036static void quirk_pipea_force (struct drm_device *dev)
6037{
6038 struct drm_i915_private *dev_priv = dev->dev_private;
6039
6040 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
6041 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
6042}
6043
6044struct intel_quirk {
6045 int device;
6046 int subsystem_vendor;
6047 int subsystem_device;
6048 void (*hook)(struct drm_device *dev);
6049};
6050
6051struct intel_quirk intel_quirks[] = {
6052 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
6053 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
6054 /* HP Mini needs pipe A force quirk (LP: #322104) */
6055 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
6056
6057 /* Thinkpad R31 needs pipe A force quirk */
6058 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
6059 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
6060 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
6061
6062 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
6063 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
6064 /* ThinkPad X40 needs pipe A force quirk */
6065
6066 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
6067 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
6068
6069 /* 855 & before need to leave pipe A & dpll A up */
6070 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6071 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6072};
6073
6074static void intel_init_quirks(struct drm_device *dev)
6075{
6076 struct pci_dev *d = dev->pdev;
6077 int i;
6078
6079 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
6080 struct intel_quirk *q = &intel_quirks[i];
6081
6082 if (d->device == q->device &&
6083 (d->subsystem_vendor == q->subsystem_vendor ||
6084 q->subsystem_vendor == PCI_ANY_ID) &&
6085 (d->subsystem_device == q->subsystem_device ||
6086 q->subsystem_device == PCI_ANY_ID))
6087 q->hook(dev);
6088 }
6089}
6090
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006091/* Disable the VGA plane that we never use */
6092static void i915_disable_vga(struct drm_device *dev)
6093{
6094 struct drm_i915_private *dev_priv = dev->dev_private;
6095 u8 sr1;
6096 u32 vga_reg;
6097
6098 if (HAS_PCH_SPLIT(dev))
6099 vga_reg = CPU_VGACNTRL;
6100 else
6101 vga_reg = VGACNTRL;
6102
6103 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6104 outb(1, VGA_SR_INDEX);
6105 sr1 = inb(VGA_SR_DATA);
6106 outb(sr1 | 1<<5, VGA_SR_DATA);
6107 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6108 udelay(300);
6109
6110 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6111 POSTING_READ(vga_reg);
6112}
6113
Jesse Barnes79e53942008-11-07 14:24:08 -08006114void intel_modeset_init(struct drm_device *dev)
6115{
Jesse Barnes652c3932009-08-17 13:31:43 -07006116 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006117 int i;
6118
6119 drm_mode_config_init(dev);
6120
6121 dev->mode_config.min_width = 0;
6122 dev->mode_config.min_height = 0;
6123
6124 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6125
Jesse Barnesb690e962010-07-19 13:53:12 -07006126 intel_init_quirks(dev);
6127
Jesse Barnese70236a2009-09-21 10:42:27 -07006128 intel_init_display(dev);
6129
Jesse Barnes79e53942008-11-07 14:24:08 -08006130 if (IS_I965G(dev)) {
6131 dev->mode_config.max_width = 8192;
6132 dev->mode_config.max_height = 8192;
Keith Packard5e4d6fa2009-07-12 23:53:17 -07006133 } else if (IS_I9XX(dev)) {
6134 dev->mode_config.max_width = 4096;
6135 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08006136 } else {
6137 dev->mode_config.max_width = 2048;
6138 dev->mode_config.max_height = 2048;
6139 }
6140
6141 /* set memory base */
6142 if (IS_I9XX(dev))
6143 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
6144 else
6145 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
6146
6147 if (IS_MOBILE(dev) || IS_I9XX(dev))
Dave Airliea3524f12010-06-06 18:59:41 +10006148 dev_priv->num_pipe = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08006149 else
Dave Airliea3524f12010-06-06 18:59:41 +10006150 dev_priv->num_pipe = 1;
Zhao Yakui28c97732009-10-09 11:39:41 +08006151 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10006152 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08006153
Dave Airliea3524f12010-06-06 18:59:41 +10006154 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006155 intel_crtc_init(dev, i);
6156 }
6157
6158 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006159
6160 intel_init_clock_gating(dev);
6161
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006162 /* Just disable it once at startup */
6163 i915_disable_vga(dev);
6164
Jesse Barnes7648fa92010-05-20 14:28:11 -07006165 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08006166 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006167 intel_init_emon(dev);
6168 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08006169
Jesse Barnes652c3932009-08-17 13:31:43 -07006170 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6171 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6172 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02006173
6174 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006175}
6176
6177void intel_modeset_cleanup(struct drm_device *dev)
6178{
Jesse Barnes652c3932009-08-17 13:31:43 -07006179 struct drm_i915_private *dev_priv = dev->dev_private;
6180 struct drm_crtc *crtc;
6181 struct intel_crtc *intel_crtc;
6182
6183 mutex_lock(&dev->struct_mutex);
6184
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006185 drm_kms_helper_poll_fini(dev);
Dave Airlie38651672010-03-30 05:34:13 +00006186 intel_fbdev_fini(dev);
6187
Jesse Barnes652c3932009-08-17 13:31:43 -07006188 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6189 /* Skip inactive CRTCs */
6190 if (!crtc->fb)
6191 continue;
6192
6193 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02006194 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006195 }
6196
Jesse Barnese70236a2009-09-21 10:42:27 -07006197 if (dev_priv->display.disable_fbc)
6198 dev_priv->display.disable_fbc(dev);
6199
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006200 if (dev_priv->renderctx) {
6201 struct drm_i915_gem_object *obj_priv;
6202
6203 obj_priv = to_intel_bo(dev_priv->renderctx);
6204 I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
6205 I915_READ(CCID);
6206 i915_gem_object_unpin(dev_priv->renderctx);
6207 drm_gem_object_unreference(dev_priv->renderctx);
6208 }
6209
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006210 if (dev_priv->pwrctx) {
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006211 struct drm_i915_gem_object *obj_priv;
6212
Daniel Vetter23010e42010-03-08 13:35:02 +01006213 obj_priv = to_intel_bo(dev_priv->pwrctx);
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006214 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
6215 I915_READ(PWRCTXA);
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006216 i915_gem_object_unpin(dev_priv->pwrctx);
6217 drm_gem_object_unreference(dev_priv->pwrctx);
6218 }
6219
Jesse Barnesf97108d2010-01-29 11:27:07 -08006220 if (IS_IRONLAKE_M(dev))
6221 ironlake_disable_drps(dev);
6222
Kristian Høgsberg69341a52009-11-11 12:19:17 -05006223 mutex_unlock(&dev->struct_mutex);
6224
Daniel Vetter6c0d93502010-08-20 18:26:46 +02006225 /* Disable the irq before mode object teardown, for the irq might
6226 * enqueue unpin/hotplug work. */
6227 drm_irq_uninstall(dev);
6228 cancel_work_sync(&dev_priv->hotplug_work);
6229
Daniel Vetter3dec0092010-08-20 21:40:52 +02006230 /* Shut off idle work before the crtcs get freed. */
6231 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6232 intel_crtc = to_intel_crtc(crtc);
6233 del_timer_sync(&intel_crtc->idle_timer);
6234 }
6235 del_timer_sync(&dev_priv->idle_timer);
6236 cancel_work_sync(&dev_priv->idle_work);
6237
Jesse Barnes79e53942008-11-07 14:24:08 -08006238 drm_mode_config_cleanup(dev);
6239}
6240
Dave Airlie28d52042009-09-21 14:33:58 +10006241/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006242 * Return which encoder is currently attached for connector.
6243 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01006244struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08006245{
Chris Wilsondf0e9242010-09-09 16:20:55 +01006246 return &intel_attached_encoder(connector)->base;
6247}
Jesse Barnes79e53942008-11-07 14:24:08 -08006248
Chris Wilsondf0e9242010-09-09 16:20:55 +01006249void intel_connector_attach_encoder(struct intel_connector *connector,
6250 struct intel_encoder *encoder)
6251{
6252 connector->encoder = encoder;
6253 drm_mode_connector_attach_encoder(&connector->base,
6254 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006255}
Dave Airlie28d52042009-09-21 14:33:58 +10006256
6257/*
6258 * set vga decode state - true == enable VGA decode
6259 */
6260int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6261{
6262 struct drm_i915_private *dev_priv = dev->dev_private;
6263 u16 gmch_ctrl;
6264
6265 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6266 if (state)
6267 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6268 else
6269 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6270 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6271 return 0;
6272}