blob: ec8159ce0ee89769668125ce756260374fff2d3c [file] [log] [blame]
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001/*
Ivo van Doornbc8a9792010-10-02 11:32:43 +02002 Copyright (C) 2004 - 2010 Ivo van Doorn <IvDoorn@gmail.com>
3 Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01004 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
5 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
6 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
7 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
8 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
9 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
10 Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010011 <http://rt2x00.serialmonkey.com>
12
13 This program is free software; you can redistribute it and/or modify
14 it under the terms of the GNU General Public License as published by
15 the Free Software Foundation; either version 2 of the License, or
16 (at your option) any later version.
17
18 This program is distributed in the hope that it will be useful,
19 but WITHOUT ANY WARRANTY; without even the implied warranty of
20 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 GNU General Public License for more details.
22
23 You should have received a copy of the GNU General Public License
24 along with this program; if not, write to the
25 Free Software Foundation, Inc.,
26 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
27 */
28
29/*
30 Module: rt2800
31 Abstract: Data structures and registers for the rt2800 modules.
32 Supported chipsets: RT2800E, RT2800ED & RT2800U.
33 */
34
35#ifndef RT2800_H
36#define RT2800_H
37
38/*
39 * RF chip defines.
40 *
41 * RF2820 2.4G 2T3R
42 * RF2850 2.4G/5G 2T3R
43 * RF2720 2.4G 1T2R
44 * RF2750 2.4G/5G 1T2R
45 * RF3020 2.4G 1T1R
46 * RF2020 2.4G B/G
47 * RF3021 2.4G 1T2R
48 * RF3022 2.4G 2T2R
RA-Jay Hung8d4ff3f2010-12-13 12:32:22 +010049 * RF3052 2.4G/5G 2T2R
50 * RF2853 2.4G/5G 3T3R
51 * RF3320 2.4G 1T1R(RT3350/RT3370/RT3390)
52 * RF3322 2.4G 2T2R(RT3352/RT3371/RT3372/RT3391/RT3392)
53 * RF3853 2.4G/5G 3T3R(RT3883/RT3563/RT3573/RT3593/RT3662)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010054 */
55#define RF2820 0x0001
56#define RF2850 0x0002
57#define RF2720 0x0003
58#define RF2750 0x0004
59#define RF3020 0x0005
60#define RF2020 0x0006
61#define RF3021 0x0007
62#define RF3022 0x0008
63#define RF3052 0x0009
RA-Jay Hung8d4ff3f2010-12-13 12:32:22 +010064#define RF2853 0x000a
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +020065#define RF3320 0x000b
RA-Jay Hung8d4ff3f2010-12-13 12:32:22 +010066#define RF3322 0x000c
67#define RF3853 0x000d
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010068
69/*
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +020070 * Chipset revisions.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010071 */
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +020072#define REV_RT2860C 0x0100
73#define REV_RT2860D 0x0101
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +020074#define REV_RT2872E 0x0200
75#define REV_RT3070E 0x0200
76#define REV_RT3070F 0x0201
77#define REV_RT3071E 0x0211
78#define REV_RT3090E 0x0211
79#define REV_RT3390E 0x0211
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010080
81/*
82 * Signal information.
83 * Default offset is required for RSSI <-> dBm conversion.
84 */
Ivo van Doorn74861922010-07-11 12:23:50 +020085#define DEFAULT_RSSI_OFFSET 120
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010086
87/*
88 * Register layout information.
89 */
90#define CSR_REG_BASE 0x1000
91#define CSR_REG_SIZE 0x0800
92#define EEPROM_BASE 0x0000
93#define EEPROM_SIZE 0x0110
94#define BBP_BASE 0x0000
95#define BBP_SIZE 0x0080
96#define RF_BASE 0x0004
97#define RF_SIZE 0x0010
98
99/*
100 * Number of TX queues.
101 */
102#define NUM_TX_QUEUES 4
103
104/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +0200105 * Registers.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100106 */
107
108/*
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +0200109 * E2PROM_CSR: PCI EEPROM control register.
110 * RELOAD: Write 1 to reload eeprom content.
111 * TYPE: 0: 93c46, 1:93c66.
112 * LOAD_STATUS: 1:loading, 0:done.
113 */
114#define E2PROM_CSR 0x0004
115#define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
116#define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
117#define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
118#define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
119#define E2PROM_CSR_TYPE FIELD32(0x00000030)
120#define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
121#define E2PROM_CSR_RELOAD FIELD32(0x00000080)
122
123/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +0200124 * OPT_14: Unknown register used by rt3xxx devices.
125 */
126#define OPT_14_CSR 0x0114
127#define OPT_14_CSR_BIT0 FIELD32(0x00000001)
128
129/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100130 * INT_SOURCE_CSR: Interrupt source register.
131 * Write one to clear corresponding bit.
Helmut Schaa0bdab172010-04-26 10:18:08 +0200132 * TX_FIFO_STATUS: FIFO Statistics is full, sw should read TX_STA_FIFO
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100133 */
134#define INT_SOURCE_CSR 0x0200
135#define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
136#define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
137#define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
138#define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
139#define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
140#define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
141#define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
142#define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
143#define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
144#define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
145#define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
146#define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
147#define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
148#define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
149#define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
150#define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
151#define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
152#define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
153
154/*
155 * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
156 */
157#define INT_MASK_CSR 0x0204
158#define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
159#define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
160#define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
161#define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
162#define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
163#define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
164#define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
165#define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
166#define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
167#define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
168#define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
169#define INT_MASK_CSR_TBTT FIELD32(0x00000800)
170#define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
171#define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
172#define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
173#define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
174#define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
175#define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
176
177/*
178 * WPDMA_GLO_CFG
179 */
180#define WPDMA_GLO_CFG 0x0208
181#define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
182#define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
183#define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
184#define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
185#define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
186#define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
187#define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
188#define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
189#define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
190
191/*
192 * WPDMA_RST_IDX
193 */
194#define WPDMA_RST_IDX 0x020c
195#define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
196#define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
197#define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
198#define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
199#define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
200#define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
201#define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
202
203/*
204 * DELAY_INT_CFG
205 */
206#define DELAY_INT_CFG 0x0210
207#define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
208#define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
209#define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
210#define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
211#define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
212#define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
213
214/*
215 * WMM_AIFSN_CFG: Aifsn for each EDCA AC
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100216 * AIFSN0: AC_VO
217 * AIFSN1: AC_VI
218 * AIFSN2: AC_BE
219 * AIFSN3: AC_BK
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100220 */
221#define WMM_AIFSN_CFG 0x0214
222#define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
223#define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
224#define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
225#define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
226
227/*
228 * WMM_CWMIN_CSR: CWmin for each EDCA AC
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100229 * CWMIN0: AC_VO
230 * CWMIN1: AC_VI
231 * CWMIN2: AC_BE
232 * CWMIN3: AC_BK
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100233 */
234#define WMM_CWMIN_CFG 0x0218
235#define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
236#define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
237#define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
238#define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
239
240/*
241 * WMM_CWMAX_CSR: CWmax for each EDCA AC
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100242 * CWMAX0: AC_VO
243 * CWMAX1: AC_VI
244 * CWMAX2: AC_BE
245 * CWMAX3: AC_BK
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100246 */
247#define WMM_CWMAX_CFG 0x021c
248#define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
249#define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
250#define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
251#define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
252
253/*
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100254 * AC_TXOP0: AC_VO/AC_VI TXOP register
255 * AC0TXOP: AC_VO in unit of 32us
256 * AC1TXOP: AC_VI in unit of 32us
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100257 */
258#define WMM_TXOP0_CFG 0x0220
259#define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
260#define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
261
262/*
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100263 * AC_TXOP1: AC_BE/AC_BK TXOP register
264 * AC2TXOP: AC_BE in unit of 32us
265 * AC3TXOP: AC_BK in unit of 32us
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100266 */
267#define WMM_TXOP1_CFG 0x0224
268#define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
269#define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
270
271/*
272 * GPIO_CTRL_CFG:
273 */
274#define GPIO_CTRL_CFG 0x0228
275#define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
276#define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
277#define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
278#define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
279#define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
280#define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
281#define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
282#define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
283#define GPIO_CTRL_CFG_BIT8 FIELD32(0x00000100)
284
285/*
286 * MCU_CMD_CFG
287 */
288#define MCU_CMD_CFG 0x022c
289
290/*
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100291 * AC_VO register offsets
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100292 */
293#define TX_BASE_PTR0 0x0230
294#define TX_MAX_CNT0 0x0234
295#define TX_CTX_IDX0 0x0238
296#define TX_DTX_IDX0 0x023c
297
298/*
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100299 * AC_VI register offsets
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100300 */
301#define TX_BASE_PTR1 0x0240
302#define TX_MAX_CNT1 0x0244
303#define TX_CTX_IDX1 0x0248
304#define TX_DTX_IDX1 0x024c
305
306/*
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100307 * AC_BE register offsets
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100308 */
309#define TX_BASE_PTR2 0x0250
310#define TX_MAX_CNT2 0x0254
311#define TX_CTX_IDX2 0x0258
312#define TX_DTX_IDX2 0x025c
313
314/*
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100315 * AC_BK register offsets
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100316 */
317#define TX_BASE_PTR3 0x0260
318#define TX_MAX_CNT3 0x0264
319#define TX_CTX_IDX3 0x0268
320#define TX_DTX_IDX3 0x026c
321
322/*
323 * HCCA register offsets
324 */
325#define TX_BASE_PTR4 0x0270
326#define TX_MAX_CNT4 0x0274
327#define TX_CTX_IDX4 0x0278
328#define TX_DTX_IDX4 0x027c
329
330/*
331 * MGMT register offsets
332 */
333#define TX_BASE_PTR5 0x0280
334#define TX_MAX_CNT5 0x0284
335#define TX_CTX_IDX5 0x0288
336#define TX_DTX_IDX5 0x028c
337
338/*
339 * RX register offsets
340 */
341#define RX_BASE_PTR 0x0290
342#define RX_MAX_CNT 0x0294
343#define RX_CRX_IDX 0x0298
344#define RX_DRX_IDX 0x029c
345
346/*
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +0200347 * USB_DMA_CFG
348 * RX_BULK_AGG_TIMEOUT: Rx Bulk Aggregation TimeOut in unit of 33ns.
349 * RX_BULK_AGG_LIMIT: Rx Bulk Aggregation Limit in unit of 256 bytes.
350 * PHY_CLEAR: phy watch dog enable.
351 * TX_CLEAR: Clear USB DMA TX path.
352 * TXOP_HALT: Halt TXOP count down when TX buffer is full.
353 * RX_BULK_AGG_EN: Enable Rx Bulk Aggregation.
354 * RX_BULK_EN: Enable USB DMA Rx.
355 * TX_BULK_EN: Enable USB DMA Tx.
356 * EP_OUT_VALID: OUT endpoint data valid.
357 * RX_BUSY: USB DMA RX FSM busy.
358 * TX_BUSY: USB DMA TX FSM busy.
359 */
360#define USB_DMA_CFG 0x02a0
361#define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff)
362#define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00)
363#define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000)
364#define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000)
365#define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000)
366#define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000)
367#define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000)
368#define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000)
369#define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000)
370#define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000)
371#define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000)
372
373/*
374 * US_CYC_CNT
RA-Jay Hungc6fcc0e2011-01-30 13:21:22 +0100375 * BT_MODE_EN: Bluetooth mode enable
376 * CLOCK CYCLE: Clock cycle count in 1us.
377 * PCI:0x21, PCIE:0x7d, USB:0x1e
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +0200378 */
379#define US_CYC_CNT 0x02a4
RA-Jay Hungc6fcc0e2011-01-30 13:21:22 +0100380#define US_CYC_CNT_BT_MODE_EN FIELD32(0x00000100)
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +0200381#define US_CYC_CNT_CLOCK_CYCLE FIELD32(0x000000ff)
382
383/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100384 * PBF_SYS_CTRL
385 * HOST_RAM_WRITE: enable Host program ram write selection
386 */
387#define PBF_SYS_CTRL 0x0400
388#define PBF_SYS_CTRL_READY FIELD32(0x00000080)
389#define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
390
391/*
392 * HOST-MCU shared memory
393 */
394#define HOST_CMD_CSR 0x0404
395#define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
396
397/*
398 * PBF registers
399 * Most are for debug. Driver doesn't touch PBF register.
400 */
401#define PBF_CFG 0x0408
402#define PBF_MAX_PCNT 0x040c
403#define PBF_CTRL 0x0410
404#define PBF_INT_STA 0x0414
405#define PBF_INT_ENA 0x0418
406
407/*
408 * BCN_OFFSET0:
409 */
410#define BCN_OFFSET0 0x042c
411#define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
412#define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
413#define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
414#define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
415
416/*
417 * BCN_OFFSET1:
418 */
419#define BCN_OFFSET1 0x0430
420#define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
421#define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
422#define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
423#define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
424
425/*
Ivo van Doorn8c5765f2010-11-06 15:49:01 +0100426 * TXRXQ_PCNT: PBF register
427 * PCNT_TX0Q: Page count for TX hardware queue 0
428 * PCNT_TX1Q: Page count for TX hardware queue 1
429 * PCNT_TX2Q: Page count for TX hardware queue 2
430 * PCNT_RX0Q: Page count for RX hardware queue
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100431 */
432#define TXRXQ_PCNT 0x0438
Ivo van Doorn8c5765f2010-11-06 15:49:01 +0100433#define TXRXQ_PCNT_TX0Q FIELD32(0x000000ff)
434#define TXRXQ_PCNT_TX1Q FIELD32(0x0000ff00)
435#define TXRXQ_PCNT_TX2Q FIELD32(0x00ff0000)
436#define TXRXQ_PCNT_RX0Q FIELD32(0xff000000)
437
438/*
439 * PBF register
440 * Debug. Driver doesn't touch PBF register.
441 */
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100442#define PBF_DBG 0x043c
443
444/*
445 * RF registers
446 */
447#define RF_CSR_CFG 0x0500
448#define RF_CSR_CFG_DATA FIELD32(0x000000ff)
449#define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
450#define RF_CSR_CFG_WRITE FIELD32(0x00010000)
451#define RF_CSR_CFG_BUSY FIELD32(0x00020000)
452
453/*
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +0100454 * EFUSE_CSR: RT30x0 EEPROM
455 */
456#define EFUSE_CTRL 0x0580
457#define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
458#define EFUSE_CTRL_MODE FIELD32(0x000000c0)
459#define EFUSE_CTRL_KICK FIELD32(0x40000000)
460#define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
461
462/*
463 * EFUSE_DATA0
464 */
465#define EFUSE_DATA0 0x0590
466
467/*
468 * EFUSE_DATA1
469 */
470#define EFUSE_DATA1 0x0594
471
472/*
473 * EFUSE_DATA2
474 */
475#define EFUSE_DATA2 0x0598
476
477/*
478 * EFUSE_DATA3
479 */
480#define EFUSE_DATA3 0x059c
481
482/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +0200483 * LDO_CFG0
484 */
485#define LDO_CFG0 0x05d4
486#define LDO_CFG0_DELAY3 FIELD32(0x000000ff)
487#define LDO_CFG0_DELAY2 FIELD32(0x0000ff00)
488#define LDO_CFG0_DELAY1 FIELD32(0x00ff0000)
489#define LDO_CFG0_BGSEL FIELD32(0x03000000)
490#define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000)
491#define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000)
492#define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000)
493
494/*
495 * GPIO_SWITCH
496 */
497#define GPIO_SWITCH 0x05dc
498#define GPIO_SWITCH_0 FIELD32(0x00000001)
499#define GPIO_SWITCH_1 FIELD32(0x00000002)
500#define GPIO_SWITCH_2 FIELD32(0x00000004)
501#define GPIO_SWITCH_3 FIELD32(0x00000008)
502#define GPIO_SWITCH_4 FIELD32(0x00000010)
503#define GPIO_SWITCH_5 FIELD32(0x00000020)
504#define GPIO_SWITCH_6 FIELD32(0x00000040)
505#define GPIO_SWITCH_7 FIELD32(0x00000080)
506
507/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100508 * MAC Control/Status Registers(CSR).
509 * Some values are set in TU, whereas 1 TU == 1024 us.
510 */
511
512/*
513 * MAC_CSR0: ASIC revision number.
514 * ASIC_REV: 0
515 * ASIC_VER: 2860 or 2870
516 */
517#define MAC_CSR0 0x1000
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +0100518#define MAC_CSR0_REVISION FIELD32(0x0000ffff)
519#define MAC_CSR0_CHIPSET FIELD32(0xffff0000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100520
521/*
522 * MAC_SYS_CTRL:
523 */
524#define MAC_SYS_CTRL 0x1004
525#define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
526#define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
527#define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
528#define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
529#define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
530#define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
531#define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
532#define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
533
534/*
535 * MAC_ADDR_DW0: STA MAC register 0
536 */
537#define MAC_ADDR_DW0 0x1008
538#define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
539#define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
540#define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
541#define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
542
543/*
544 * MAC_ADDR_DW1: STA MAC register 1
545 * UNICAST_TO_ME_MASK:
546 * Used to mask off bits from byte 5 of the MAC address
547 * to determine the UNICAST_TO_ME bit for RX frames.
548 * The full mask is complemented by BSS_ID_MASK:
549 * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
550 */
551#define MAC_ADDR_DW1 0x100c
552#define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
553#define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
554#define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
555
556/*
557 * MAC_BSSID_DW0: BSSID register 0
558 */
559#define MAC_BSSID_DW0 0x1010
560#define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
561#define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
562#define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
563#define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
564
565/*
566 * MAC_BSSID_DW1: BSSID register 1
567 * BSS_ID_MASK:
568 * 0: 1-BSSID mode (BSS index = 0)
569 * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
570 * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
571 * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
572 * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
573 * BSSID. This will make sure that those bits will be ignored
574 * when determining the MY_BSS of RX frames.
575 */
576#define MAC_BSSID_DW1 0x1014
577#define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
578#define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
579#define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
580#define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
581
582/*
583 * MAX_LEN_CFG: Maximum frame length register.
584 * MAX_MPDU: rt2860b max 16k bytes
585 * MAX_PSDU: Maximum PSDU length
586 * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
587 */
588#define MAX_LEN_CFG 0x1018
589#define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
590#define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
591#define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
592#define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
593
594/*
595 * BBP_CSR_CFG: BBP serial control register
596 * VALUE: Register value to program into BBP
597 * REG_NUM: Selected BBP register
598 * READ_CONTROL: 0 write BBP, 1 read BBP
599 * BUSY: ASIC is busy executing BBP commands
600 * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
601 * BBP_RW_MODE: 0 serial, 1 paralell
602 */
603#define BBP_CSR_CFG 0x101c
604#define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
605#define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
606#define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
607#define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
608#define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
609#define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
610
611/*
612 * RF_CSR_CFG0: RF control register
613 * REGID_AND_VALUE: Register value to program into RF
614 * BITWIDTH: Selected RF register
615 * STANDBYMODE: 0 high when standby, 1 low when standby
616 * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
617 * BUSY: ASIC is busy executing RF commands
618 */
619#define RF_CSR_CFG0 0x1020
620#define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
621#define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
622#define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
623#define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
624#define RF_CSR_CFG0_SEL FIELD32(0x40000000)
625#define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
626
627/*
628 * RF_CSR_CFG1: RF control register
629 * REGID_AND_VALUE: Register value to program into RF
630 * RFGAP: Gap between BB_CONTROL_RF and RF_LE
631 * 0: 3 system clock cycle (37.5usec)
632 * 1: 5 system clock cycle (62.5usec)
633 */
634#define RF_CSR_CFG1 0x1024
635#define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
636#define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
637
638/*
639 * RF_CSR_CFG2: RF control register
640 * VALUE: Register value to program into RF
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100641 */
642#define RF_CSR_CFG2 0x1028
643#define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
644
645/*
646 * LED_CFG: LED control
647 * color LED's:
648 * 0: off
649 * 1: blinking upon TX2
650 * 2: periodic slow blinking
651 * 3: always on
652 * LED polarity:
653 * 0: active low
654 * 1: active high
655 */
656#define LED_CFG 0x102c
657#define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
658#define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
659#define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
660#define LED_CFG_R_LED_MODE FIELD32(0x03000000)
661#define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
662#define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
663#define LED_CFG_LED_POLAR FIELD32(0x40000000)
664
665/*
Helmut Schaa47ee3eb2010-09-08 20:56:04 +0200666 * AMPDU_BA_WINSIZE: Force BlockAck window size
667 * FORCE_WINSIZE_ENABLE:
668 * 0: Disable forcing of BlockAck window size
669 * 1: Enable forcing of BlockAck window size, overwrites values BlockAck
670 * window size values in the TXWI
671 * FORCE_WINSIZE: BlockAck window size
672 */
673#define AMPDU_BA_WINSIZE 0x1040
674#define AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE FIELD32(0x00000020)
675#define AMPDU_BA_WINSIZE_FORCE_WINSIZE FIELD32(0x0000001f)
676
677/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100678 * XIFS_TIME_CFG: MAC timing
679 * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
680 * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
681 * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
682 * when MAC doesn't reference BBP signal BBRXEND
683 * EIFS: unit 1us
684 * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
685 *
686 */
687#define XIFS_TIME_CFG 0x1100
688#define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
689#define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
690#define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
691#define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
692#define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
693
694/*
695 * BKOFF_SLOT_CFG:
696 */
697#define BKOFF_SLOT_CFG 0x1104
698#define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
699#define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
700
701/*
702 * NAV_TIME_CFG:
703 */
704#define NAV_TIME_CFG 0x1108
705#define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
706#define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
707#define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
708#define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
709
710/*
711 * CH_TIME_CFG: count as channel busy
Helmut Schaa977206d2010-12-13 12:31:58 +0100712 * EIFS_BUSY: Count EIFS as channel busy
713 * NAV_BUSY: Count NAS as channel busy
714 * RX_BUSY: Count RX as channel busy
715 * TX_BUSY: Count TX as channel busy
716 * TMR_EN: Enable channel statistics timer
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100717 */
718#define CH_TIME_CFG 0x110c
Helmut Schaa977206d2010-12-13 12:31:58 +0100719#define CH_TIME_CFG_EIFS_BUSY FIELD32(0x00000010)
720#define CH_TIME_CFG_NAV_BUSY FIELD32(0x00000008)
721#define CH_TIME_CFG_RX_BUSY FIELD32(0x00000004)
722#define CH_TIME_CFG_TX_BUSY FIELD32(0x00000002)
723#define CH_TIME_CFG_TMR_EN FIELD32(0x00000001)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100724
725/*
726 * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
727 */
728#define PBF_LIFE_TIMER 0x1110
729
730/*
731 * BCN_TIME_CFG:
732 * BEACON_INTERVAL: in unit of 1/16 TU
733 * TSF_TICKING: Enable TSF auto counting
734 * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
735 * BEACON_GEN: Enable beacon generator
736 */
737#define BCN_TIME_CFG 0x1114
738#define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
739#define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
740#define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
741#define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
742#define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
743#define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
744
745/*
746 * TBTT_SYNC_CFG:
Helmut Schaac4c18a92010-10-02 11:31:05 +0200747 * BCN_AIFSN: Beacon AIFSN after TBTT interrupt in slots
748 * BCN_CWMIN: Beacon CWMin after TBTT interrupt in slots
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100749 */
750#define TBTT_SYNC_CFG 0x1118
Helmut Schaac4c18a92010-10-02 11:31:05 +0200751#define TBTT_SYNC_CFG_TBTT_ADJUST FIELD32(0x000000ff)
752#define TBTT_SYNC_CFG_BCN_EXP_WIN FIELD32(0x0000ff00)
753#define TBTT_SYNC_CFG_BCN_AIFSN FIELD32(0x000f0000)
754#define TBTT_SYNC_CFG_BCN_CWMIN FIELD32(0x00f00000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100755
756/*
757 * TSF_TIMER_DW0: Local lsb TSF timer, read-only
758 */
759#define TSF_TIMER_DW0 0x111c
760#define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
761
762/*
763 * TSF_TIMER_DW1: Local msb TSF timer, read-only
764 */
765#define TSF_TIMER_DW1 0x1120
766#define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
767
768/*
769 * TBTT_TIMER: TImer remains till next TBTT, read-only
770 */
771#define TBTT_TIMER 0x1124
772
773/*
Helmut Schaa9f926fb2010-07-11 12:28:23 +0200774 * INT_TIMER_CFG: timer configuration
775 * PRE_TBTT_TIMER: leadtime to tbtt for pretbtt interrupt in units of 1/16 TU
776 * GP_TIMER: period of general purpose timer in units of 1/16 TU
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100777 */
778#define INT_TIMER_CFG 0x1128
Helmut Schaa9f926fb2010-07-11 12:28:23 +0200779#define INT_TIMER_CFG_PRE_TBTT_TIMER FIELD32(0x0000ffff)
780#define INT_TIMER_CFG_GP_TIMER FIELD32(0xffff0000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100781
782/*
783 * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
784 */
785#define INT_TIMER_EN 0x112c
Helmut Schaa9f926fb2010-07-11 12:28:23 +0200786#define INT_TIMER_EN_PRE_TBTT_TIMER FIELD32(0x00000001)
787#define INT_TIMER_EN_GP_TIMER FIELD32(0x00000002)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100788
789/*
Helmut Schaad4ce3a52010-10-02 11:30:42 +0200790 * CH_IDLE_STA: channel idle time (in us)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100791 */
792#define CH_IDLE_STA 0x1130
793
794/*
Helmut Schaad4ce3a52010-10-02 11:30:42 +0200795 * CH_BUSY_STA: channel busy time on primary channel (in us)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100796 */
797#define CH_BUSY_STA 0x1134
798
799/*
Helmut Schaad4ce3a52010-10-02 11:30:42 +0200800 * CH_BUSY_STA_SEC: channel busy time on secondary channel in HT40 mode (in us)
801 */
802#define CH_BUSY_STA_SEC 0x1138
803
804/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100805 * MAC_STATUS_CFG:
806 * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
807 * if 1 or higher one of the 2 registers is busy.
808 */
809#define MAC_STATUS_CFG 0x1200
810#define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
811
812/*
813 * PWR_PIN_CFG:
814 */
815#define PWR_PIN_CFG 0x1204
816
817/*
818 * AUTOWAKEUP_CFG: Manual power control / status register
819 * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
820 * AUTOWAKE: 0:sleep, 1:awake
821 */
822#define AUTOWAKEUP_CFG 0x1208
823#define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
824#define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
825#define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
826
827/*
828 * EDCA_AC0_CFG:
829 */
830#define EDCA_AC0_CFG 0x1300
831#define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
832#define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
833#define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
834#define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
835
836/*
837 * EDCA_AC1_CFG:
838 */
839#define EDCA_AC1_CFG 0x1304
840#define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
841#define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
842#define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
843#define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
844
845/*
846 * EDCA_AC2_CFG:
847 */
848#define EDCA_AC2_CFG 0x1308
849#define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
850#define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
851#define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
852#define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
853
854/*
855 * EDCA_AC3_CFG:
856 */
857#define EDCA_AC3_CFG 0x130c
858#define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
859#define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
860#define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
861#define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
862
863/*
864 * EDCA_TID_AC_MAP:
865 */
866#define EDCA_TID_AC_MAP 0x1310
867
868/*
Helmut Schaa5e846002010-07-11 12:23:09 +0200869 * TX_PWR_CFG:
870 */
871#define TX_PWR_CFG_RATE0 FIELD32(0x0000000f)
872#define TX_PWR_CFG_RATE1 FIELD32(0x000000f0)
873#define TX_PWR_CFG_RATE2 FIELD32(0x00000f00)
874#define TX_PWR_CFG_RATE3 FIELD32(0x0000f000)
875#define TX_PWR_CFG_RATE4 FIELD32(0x000f0000)
876#define TX_PWR_CFG_RATE5 FIELD32(0x00f00000)
877#define TX_PWR_CFG_RATE6 FIELD32(0x0f000000)
878#define TX_PWR_CFG_RATE7 FIELD32(0xf0000000)
879
880/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100881 * TX_PWR_CFG_0:
882 */
883#define TX_PWR_CFG_0 0x1314
884#define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
885#define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
886#define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
887#define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
888#define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
889#define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
890#define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
891#define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
892
893/*
894 * TX_PWR_CFG_1:
895 */
896#define TX_PWR_CFG_1 0x1318
897#define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
898#define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
899#define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
900#define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
901#define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
902#define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
903#define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
904#define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
905
906/*
907 * TX_PWR_CFG_2:
908 */
909#define TX_PWR_CFG_2 0x131c
910#define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
911#define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
912#define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
913#define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
914#define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
915#define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
916#define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
917#define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
918
919/*
920 * TX_PWR_CFG_3:
921 */
922#define TX_PWR_CFG_3 0x1320
923#define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
924#define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
925#define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
926#define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
927#define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
928#define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
929#define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
930#define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
931
932/*
933 * TX_PWR_CFG_4:
934 */
935#define TX_PWR_CFG_4 0x1324
936#define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
937#define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
938#define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
939#define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
940
941/*
942 * TX_PIN_CFG:
943 */
944#define TX_PIN_CFG 0x1328
945#define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
946#define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
947#define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
948#define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
949#define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
950#define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
951#define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
952#define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
953#define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
954#define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
955#define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
956#define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
957#define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
958#define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
959#define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
960#define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
961#define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
962#define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
963#define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
964#define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
965
966/*
967 * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
968 */
969#define TX_BAND_CFG 0x132c
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +0200970#define TX_BAND_CFG_HT40_MINUS FIELD32(0x00000001)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100971#define TX_BAND_CFG_A FIELD32(0x00000002)
972#define TX_BAND_CFG_BG FIELD32(0x00000004)
973
974/*
975 * TX_SW_CFG0:
976 */
977#define TX_SW_CFG0 0x1330
978
979/*
980 * TX_SW_CFG1:
981 */
982#define TX_SW_CFG1 0x1334
983
984/*
985 * TX_SW_CFG2:
986 */
987#define TX_SW_CFG2 0x1338
988
989/*
990 * TXOP_THRES_CFG:
991 */
992#define TXOP_THRES_CFG 0x133c
993
994/*
995 * TXOP_CTRL_CFG:
Helmut Schaa961621a2010-11-04 20:36:59 +0100996 * TIMEOUT_TRUN_EN: Enable/Disable TXOP timeout truncation
997 * AC_TRUN_EN: Enable/Disable truncation for AC change
998 * TXRATEGRP_TRUN_EN: Enable/Disable truncation for TX rate group change
999 * USER_MODE_TRUN_EN: Enable/Disable truncation for user TXOP mode
1000 * MIMO_PS_TRUN_EN: Enable/Disable truncation for MIMO PS RTS/CTS
1001 * RESERVED_TRUN_EN: Reserved
1002 * LSIG_TXOP_EN: Enable/Disable L-SIG TXOP protection
1003 * EXT_CCA_EN: Enable/Disable extension channel CCA reference (Defer 40Mhz
1004 * transmissions if extension CCA is clear).
1005 * EXT_CCA_DLY: Extension CCA signal delay time (unit: us)
1006 * EXT_CWMIN: CwMin for extension channel backoff
1007 * 0: Disabled
1008 *
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001009 */
1010#define TXOP_CTRL_CFG 0x1340
Helmut Schaa961621a2010-11-04 20:36:59 +01001011#define TXOP_CTRL_CFG_TIMEOUT_TRUN_EN FIELD32(0x00000001)
1012#define TXOP_CTRL_CFG_AC_TRUN_EN FIELD32(0x00000002)
1013#define TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN FIELD32(0x00000004)
1014#define TXOP_CTRL_CFG_USER_MODE_TRUN_EN FIELD32(0x00000008)
1015#define TXOP_CTRL_CFG_MIMO_PS_TRUN_EN FIELD32(0x00000010)
1016#define TXOP_CTRL_CFG_RESERVED_TRUN_EN FIELD32(0x00000020)
1017#define TXOP_CTRL_CFG_LSIG_TXOP_EN FIELD32(0x00000040)
1018#define TXOP_CTRL_CFG_EXT_CCA_EN FIELD32(0x00000080)
1019#define TXOP_CTRL_CFG_EXT_CCA_DLY FIELD32(0x0000ff00)
1020#define TXOP_CTRL_CFG_EXT_CWMIN FIELD32(0x000f0000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001021
1022/*
1023 * TX_RTS_CFG:
1024 * RTS_THRES: unit:byte
1025 * RTS_FBK_EN: enable rts rate fallback
1026 */
1027#define TX_RTS_CFG 0x1344
1028#define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
1029#define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
1030#define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
1031
1032/*
1033 * TX_TIMEOUT_CFG:
1034 * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
1035 * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
1036 * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
1037 * it is recommended that:
1038 * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
1039 */
1040#define TX_TIMEOUT_CFG 0x1348
1041#define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
1042#define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
1043#define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
1044
1045/*
1046 * TX_RTY_CFG:
1047 * SHORT_RTY_LIMIT: short retry limit
1048 * LONG_RTY_LIMIT: long retry limit
1049 * LONG_RTY_THRE: Long retry threshoold
1050 * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
1051 * 0:expired by retry limit, 1: expired by mpdu life timer
1052 * AGG_RTY_MODE: Aggregate MPDU retry mode
1053 * 0:expired by retry limit, 1: expired by mpdu life timer
1054 * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
1055 */
1056#define TX_RTY_CFG 0x134c
1057#define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
1058#define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
1059#define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
1060#define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
1061#define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
1062#define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
1063
1064/*
1065 * TX_LINK_CFG:
1066 * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
1067 * MFB_ENABLE: TX apply remote MFB 1:enable
1068 * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
1069 * 0: not apply remote remote unsolicit (MFS=7)
1070 * TX_MRQ_EN: MCS request TX enable
1071 * TX_RDG_EN: RDG TX enable
1072 * TX_CF_ACK_EN: Piggyback CF-ACK enable
1073 * REMOTE_MFB: remote MCS feedback
1074 * REMOTE_MFS: remote MCS feedback sequence number
1075 */
1076#define TX_LINK_CFG 0x1350
1077#define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
1078#define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
1079#define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
1080#define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
1081#define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
1082#define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
1083#define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
1084#define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
1085
1086/*
1087 * HT_FBK_CFG0:
1088 */
1089#define HT_FBK_CFG0 0x1354
1090#define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
1091#define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
1092#define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
1093#define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
1094#define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
1095#define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
1096#define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
1097#define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
1098
1099/*
1100 * HT_FBK_CFG1:
1101 */
1102#define HT_FBK_CFG1 0x1358
1103#define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
1104#define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
1105#define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
1106#define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
1107#define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
1108#define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
1109#define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
1110#define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
1111
1112/*
1113 * LG_FBK_CFG0:
1114 */
1115#define LG_FBK_CFG0 0x135c
1116#define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
1117#define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
1118#define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
1119#define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
1120#define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
1121#define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
1122#define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
1123#define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
1124
1125/*
1126 * LG_FBK_CFG1:
1127 */
1128#define LG_FBK_CFG1 0x1360
1129#define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
1130#define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
1131#define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
1132#define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
1133
1134/*
1135 * CCK_PROT_CFG: CCK Protection
1136 * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
1137 * PROTECT_CTRL: Protection control frame type for CCK TX
1138 * 0:none, 1:RTS/CTS, 2:CTS-to-self
1139 * PROTECT_NAV: TXOP protection type for CCK TX
1140 * 0:none, 1:ShortNAVprotect, 2:LongNAVProtect
1141 * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
1142 * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
1143 * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
1144 * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
1145 * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
1146 * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
1147 * RTS_TH_EN: RTS threshold enable on CCK TX
1148 */
1149#define CCK_PROT_CFG 0x1364
1150#define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1151#define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1152#define CCK_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1153#define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1154#define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1155#define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1156#define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1157#define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1158#define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1159#define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1160
1161/*
1162 * OFDM_PROT_CFG: OFDM Protection
1163 */
1164#define OFDM_PROT_CFG 0x1368
1165#define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1166#define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1167#define OFDM_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1168#define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1169#define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1170#define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1171#define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1172#define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1173#define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1174#define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1175
1176/*
1177 * MM20_PROT_CFG: MM20 Protection
1178 */
1179#define MM20_PROT_CFG 0x136c
1180#define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1181#define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1182#define MM20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1183#define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1184#define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1185#define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1186#define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1187#define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1188#define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1189#define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1190
1191/*
1192 * MM40_PROT_CFG: MM40 Protection
1193 */
1194#define MM40_PROT_CFG 0x1370
1195#define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1196#define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1197#define MM40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1198#define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1199#define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1200#define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1201#define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1202#define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1203#define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1204#define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1205
1206/*
1207 * GF20_PROT_CFG: GF20 Protection
1208 */
1209#define GF20_PROT_CFG 0x1374
1210#define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1211#define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1212#define GF20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1213#define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1214#define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1215#define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1216#define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1217#define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1218#define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1219#define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1220
1221/*
1222 * GF40_PROT_CFG: GF40 Protection
1223 */
1224#define GF40_PROT_CFG 0x1378
1225#define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1226#define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1227#define GF40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1228#define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1229#define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1230#define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1231#define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1232#define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1233#define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1234#define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1235
1236/*
1237 * EXP_CTS_TIME:
1238 */
1239#define EXP_CTS_TIME 0x137c
1240
1241/*
1242 * EXP_ACK_TIME:
1243 */
1244#define EXP_ACK_TIME 0x1380
1245
1246/*
1247 * RX_FILTER_CFG: RX configuration register.
1248 */
1249#define RX_FILTER_CFG 0x1400
1250#define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
1251#define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
1252#define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
1253#define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
1254#define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
1255#define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
1256#define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
1257#define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
1258#define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
1259#define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
1260#define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
1261#define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
1262#define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
1263#define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
1264#define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
1265#define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
1266#define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
1267
1268/*
1269 * AUTO_RSP_CFG:
1270 * AUTORESPONDER: 0: disable, 1: enable
1271 * BAC_ACK_POLICY: 0:long, 1:short preamble
1272 * CTS_40_MMODE: Response CTS 40MHz duplicate mode
1273 * CTS_40_MREF: Response CTS 40MHz duplicate mode
1274 * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
1275 * DUAL_CTS_EN: Power bit value in control frame
1276 * ACK_CTS_PSM_BIT:Power bit value in control frame
1277 */
1278#define AUTO_RSP_CFG 0x1404
1279#define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
1280#define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
1281#define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
1282#define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
1283#define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
1284#define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
1285#define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
1286
1287/*
1288 * LEGACY_BASIC_RATE:
1289 */
1290#define LEGACY_BASIC_RATE 0x1408
1291
1292/*
1293 * HT_BASIC_RATE:
1294 */
1295#define HT_BASIC_RATE 0x140c
1296
1297/*
1298 * HT_CTRL_CFG:
1299 */
1300#define HT_CTRL_CFG 0x1410
1301
1302/*
1303 * SIFS_COST_CFG:
1304 */
1305#define SIFS_COST_CFG 0x1414
1306
1307/*
1308 * RX_PARSER_CFG:
1309 * Set NAV for all received frames
1310 */
1311#define RX_PARSER_CFG 0x1418
1312
1313/*
1314 * TX_SEC_CNT0:
1315 */
1316#define TX_SEC_CNT0 0x1500
1317
1318/*
1319 * RX_SEC_CNT0:
1320 */
1321#define RX_SEC_CNT0 0x1504
1322
1323/*
1324 * CCMP_FC_MUTE:
1325 */
1326#define CCMP_FC_MUTE 0x1508
1327
1328/*
1329 * TXOP_HLDR_ADDR0:
1330 */
1331#define TXOP_HLDR_ADDR0 0x1600
1332
1333/*
1334 * TXOP_HLDR_ADDR1:
1335 */
1336#define TXOP_HLDR_ADDR1 0x1604
1337
1338/*
1339 * TXOP_HLDR_ET:
1340 */
1341#define TXOP_HLDR_ET 0x1608
1342
1343/*
1344 * QOS_CFPOLL_RA_DW0:
1345 */
1346#define QOS_CFPOLL_RA_DW0 0x160c
1347
1348/*
1349 * QOS_CFPOLL_RA_DW1:
1350 */
1351#define QOS_CFPOLL_RA_DW1 0x1610
1352
1353/*
1354 * QOS_CFPOLL_QC:
1355 */
1356#define QOS_CFPOLL_QC 0x1614
1357
1358/*
1359 * RX_STA_CNT0: RX PLCP error count & RX CRC error count
1360 */
1361#define RX_STA_CNT0 0x1700
1362#define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
1363#define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
1364
1365/*
1366 * RX_STA_CNT1: RX False CCA count & RX LONG frame count
1367 */
1368#define RX_STA_CNT1 0x1704
1369#define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
1370#define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
1371
1372/*
1373 * RX_STA_CNT2:
1374 */
1375#define RX_STA_CNT2 0x1708
1376#define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
1377#define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
1378
1379/*
1380 * TX_STA_CNT0: TX Beacon count
1381 */
1382#define TX_STA_CNT0 0x170c
1383#define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
1384#define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
1385
1386/*
1387 * TX_STA_CNT1: TX tx count
1388 */
1389#define TX_STA_CNT1 0x1710
1390#define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
1391#define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
1392
1393/*
1394 * TX_STA_CNT2: TX tx count
1395 */
1396#define TX_STA_CNT2 0x1714
1397#define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
1398#define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
1399
1400/*
Helmut Schaa0856d9c2010-08-06 20:48:27 +02001401 * TX_STA_FIFO: TX Result for specific PID status fifo register.
1402 *
1403 * This register is implemented as FIFO with 16 entries in the HW. Each
1404 * register read fetches the next tx result. If the FIFO is full because
1405 * it wasn't read fast enough after the according interrupt (TX_FIFO_STATUS)
1406 * triggered, the hw seems to simply drop further tx results.
1407 *
1408 * VALID: 1: this tx result is valid
1409 * 0: no valid tx result -> driver should stop reading
1410 * PID_TYPE: The PID latched from the PID field in the TXWI, can be used
1411 * to match a frame with its tx result (even though the PID is
1412 * only 4 bits wide).
Ivo van Doornbc8a9792010-10-02 11:32:43 +02001413 * PID_QUEUE: Part of PID_TYPE, this is the queue index number (0-3)
1414 * PID_ENTRY: Part of PID_TYPE, this is the queue entry index number (1-3)
1415 * This identification number is calculated by ((idx % 3) + 1).
Helmut Schaa0856d9c2010-08-06 20:48:27 +02001416 * TX_SUCCESS: Indicates tx success (1) or failure (0)
1417 * TX_AGGRE: Indicates if the frame was part of an aggregate (1) or not (0)
1418 * TX_ACK_REQUIRED: Indicates if the frame needed to get ack'ed (1) or not (0)
1419 * WCID: The wireless client ID.
1420 * MCS: The tx rate used during the last transmission of this frame, be it
1421 * successful or not.
1422 * PHYMODE: The phymode used for the transmission.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001423 */
1424#define TX_STA_FIFO 0x1718
1425#define TX_STA_FIFO_VALID FIELD32(0x00000001)
1426#define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
Ivo van Doornbc8a9792010-10-02 11:32:43 +02001427#define TX_STA_FIFO_PID_QUEUE FIELD32(0x00000006)
1428#define TX_STA_FIFO_PID_ENTRY FIELD32(0x00000018)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001429#define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
1430#define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
1431#define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
1432#define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
1433#define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
1434#define TX_STA_FIFO_MCS FIELD32(0x007f0000)
1435#define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
1436
1437/*
1438 * TX_AGG_CNT: Debug counter
1439 */
1440#define TX_AGG_CNT 0x171c
1441#define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
1442#define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
1443
1444/*
1445 * TX_AGG_CNT0:
1446 */
1447#define TX_AGG_CNT0 0x1720
1448#define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
1449#define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
1450
1451/*
1452 * TX_AGG_CNT1:
1453 */
1454#define TX_AGG_CNT1 0x1724
1455#define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
1456#define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
1457
1458/*
1459 * TX_AGG_CNT2:
1460 */
1461#define TX_AGG_CNT2 0x1728
1462#define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
1463#define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
1464
1465/*
1466 * TX_AGG_CNT3:
1467 */
1468#define TX_AGG_CNT3 0x172c
1469#define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
1470#define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
1471
1472/*
1473 * TX_AGG_CNT4:
1474 */
1475#define TX_AGG_CNT4 0x1730
1476#define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
1477#define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
1478
1479/*
1480 * TX_AGG_CNT5:
1481 */
1482#define TX_AGG_CNT5 0x1734
1483#define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
1484#define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
1485
1486/*
1487 * TX_AGG_CNT6:
1488 */
1489#define TX_AGG_CNT6 0x1738
1490#define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
1491#define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
1492
1493/*
1494 * TX_AGG_CNT7:
1495 */
1496#define TX_AGG_CNT7 0x173c
1497#define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
1498#define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
1499
1500/*
1501 * MPDU_DENSITY_CNT:
1502 * TX_ZERO_DEL: TX zero length delimiter count
1503 * RX_ZERO_DEL: RX zero length delimiter count
1504 */
1505#define MPDU_DENSITY_CNT 0x1740
1506#define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
1507#define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
1508
1509/*
1510 * Security key table memory.
Helmut Schaa2a0cfeb2010-10-02 11:26:17 +02001511 *
1512 * The pairwise key table shares some memory with the beacon frame
1513 * buffers 6 and 7. That basically means that when beacon 6 & 7
1514 * are used we should only use the reduced pairwise key table which
1515 * has a maximum of 222 entries.
1516 *
1517 * ---------------------------------------------
1518 * |0x4000 | Pairwise Key | Reduced Pairwise |
1519 * | | Table | Key Table |
1520 * | | Size: 256 * 32 | Size: 222 * 32 |
1521 * |0x5BC0 | |-------------------
1522 * | | | Beacon 6 |
1523 * |0x5DC0 | |-------------------
1524 * | | | Beacon 7 |
1525 * |0x5FC0 | |-------------------
1526 * |0x5FFF | |
1527 * --------------------------
1528 *
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001529 * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
1530 * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
1531 * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
1532 * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
Bartlomiej Zolnierkiewicza4385212009-11-04 18:36:02 +01001533 * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry
1534 * SHARED_KEY_MODE_BASE: 4-byte * 16-entry
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001535 */
1536#define MAC_WCID_BASE 0x1800
1537#define PAIRWISE_KEY_TABLE_BASE 0x4000
1538#define MAC_IVEIV_TABLE_BASE 0x6000
1539#define MAC_WCID_ATTRIBUTE_BASE 0x6800
1540#define SHARED_KEY_TABLE_BASE 0x6c00
1541#define SHARED_KEY_MODE_BASE 0x7000
1542
1543#define MAC_WCID_ENTRY(__idx) \
Mark Einonfd8dab92010-11-06 15:44:52 +01001544 (MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001545#define PAIRWISE_KEY_ENTRY(__idx) \
Mark Einonfd8dab92010-11-06 15:44:52 +01001546 (PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001547#define MAC_IVEIV_ENTRY(__idx) \
Mark Einonfd8dab92010-11-06 15:44:52 +01001548 (MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry)))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001549#define MAC_WCID_ATTR_ENTRY(__idx) \
Mark Einonfd8dab92010-11-06 15:44:52 +01001550 (MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001551#define SHARED_KEY_ENTRY(__idx) \
Mark Einonfd8dab92010-11-06 15:44:52 +01001552 (SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001553#define SHARED_KEY_MODE_ENTRY(__idx) \
Mark Einonfd8dab92010-11-06 15:44:52 +01001554 (SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001555
1556struct mac_wcid_entry {
1557 u8 mac[6];
1558 u8 reserved[2];
Eric Dumazetba2d3582010-06-02 18:10:09 +00001559} __packed;
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001560
1561struct hw_key_entry {
1562 u8 key[16];
1563 u8 tx_mic[8];
1564 u8 rx_mic[8];
Eric Dumazetba2d3582010-06-02 18:10:09 +00001565} __packed;
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001566
1567struct mac_iveiv_entry {
1568 u8 iv[8];
Eric Dumazetba2d3582010-06-02 18:10:09 +00001569} __packed;
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001570
1571/*
1572 * MAC_WCID_ATTRIBUTE:
1573 */
1574#define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
1575#define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
1576#define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
1577#define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
Ivo van Doorne4a0ab32010-06-14 22:14:19 +02001578#define MAC_WCID_ATTRIBUTE_CIPHER_EXT FIELD32(0x00000400)
1579#define MAC_WCID_ATTRIBUTE_BSS_IDX_EXT FIELD32(0x00000800)
1580#define MAC_WCID_ATTRIBUTE_WAPI_MCBC FIELD32(0x00008000)
1581#define MAC_WCID_ATTRIBUTE_WAPI_KEY_IDX FIELD32(0xff000000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001582
1583/*
1584 * SHARED_KEY_MODE:
1585 */
1586#define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
1587#define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
1588#define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
1589#define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
1590#define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
1591#define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
1592#define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
1593#define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
1594
1595/*
1596 * HOST-MCU communication
1597 */
1598
1599/*
1600 * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
1601 */
1602#define H2M_MAILBOX_CSR 0x7010
1603#define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
1604#define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
1605#define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
1606#define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
1607
1608/*
1609 * H2M_MAILBOX_CID:
1610 */
1611#define H2M_MAILBOX_CID 0x7014
1612#define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
1613#define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
1614#define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
1615#define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
1616
1617/*
1618 * H2M_MAILBOX_STATUS:
1619 */
1620#define H2M_MAILBOX_STATUS 0x701c
1621
1622/*
1623 * H2M_INT_SRC:
1624 */
1625#define H2M_INT_SRC 0x7024
1626
1627/*
1628 * H2M_BBP_AGENT:
1629 */
1630#define H2M_BBP_AGENT 0x7028
1631
1632/*
1633 * MCU_LEDCS: LED control for MCU Mailbox.
1634 */
1635#define MCU_LEDCS_LED_MODE FIELD8(0x1f)
1636#define MCU_LEDCS_POLARITY FIELD8(0x01)
1637
1638/*
1639 * HW_CS_CTS_BASE:
1640 * Carrier-sense CTS frame base address.
1641 * It's where mac stores carrier-sense frame for carrier-sense function.
1642 */
1643#define HW_CS_CTS_BASE 0x7700
1644
1645/*
1646 * HW_DFS_CTS_BASE:
Bartlomiej Zolnierkiewicza4385212009-11-04 18:36:02 +01001647 * DFS CTS frame base address. It's where mac stores CTS frame for DFS.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001648 */
1649#define HW_DFS_CTS_BASE 0x7780
1650
1651/*
1652 * TXRX control registers - base address 0x3000
1653 */
1654
1655/*
1656 * TXRX_CSR1:
1657 * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
1658 */
1659#define TXRX_CSR1 0x77d0
1660
1661/*
1662 * HW_DEBUG_SETTING_BASE:
1663 * since NULL frame won't be that long (256 byte)
1664 * We steal 16 tail bytes to save debugging settings
1665 */
1666#define HW_DEBUG_SETTING_BASE 0x77f0
1667#define HW_DEBUG_SETTING_BASE2 0x7770
1668
1669/*
1670 * HW_BEACON_BASE
1671 * In order to support maximum 8 MBSS and its maximum length
1672 * is 512 bytes for each beacon
1673 * Three section discontinue memory segments will be used.
1674 * 1. The original region for BCN 0~3
1675 * 2. Extract memory from FCE table for BCN 4~5
1676 * 3. Extract memory from Pair-wise key table for BCN 6~7
1677 * It occupied those memory of wcid 238~253 for BCN 6
Helmut Schaa2a0cfeb2010-10-02 11:26:17 +02001678 * and wcid 222~237 for BCN 7 (see Security key table memory
1679 * for more info).
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001680 *
1681 * IMPORTANT NOTE: Not sure why legacy driver does this,
1682 * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
1683 */
1684#define HW_BEACON_BASE0 0x7800
1685#define HW_BEACON_BASE1 0x7a00
1686#define HW_BEACON_BASE2 0x7c00
1687#define HW_BEACON_BASE3 0x7e00
1688#define HW_BEACON_BASE4 0x7200
1689#define HW_BEACON_BASE5 0x7400
1690#define HW_BEACON_BASE6 0x5dc0
1691#define HW_BEACON_BASE7 0x5bc0
1692
1693#define HW_BEACON_OFFSET(__index) \
Mark Einonfd8dab92010-11-06 15:44:52 +01001694 (((__index) < 4) ? (HW_BEACON_BASE0 + (__index * 0x0200)) : \
1695 (((__index) < 6) ? (HW_BEACON_BASE4 + ((__index - 4) * 0x0200)) : \
1696 (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001697
1698/*
1699 * BBP registers.
1700 * The wordsize of the BBP is 8 bits.
1701 */
1702
1703/*
Helmut Schaa52b58fa2010-06-14 22:10:42 +02001704 * BBP 1: TX Antenna & Power
1705 * POWER: 0 - normal, 1 - drop tx power by 6dBm, 2 - drop tx power by 12dBm,
1706 * 3 - increase tx power by 6dBm
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001707 */
1708#define BBP1_TX_POWER FIELD8(0x07)
1709#define BBP1_TX_ANTENNA FIELD8(0x18)
1710
1711/*
1712 * BBP 3: RX Antenna
1713 */
1714#define BBP3_RX_ANTENNA FIELD8(0x18)
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02001715#define BBP3_HT40_MINUS FIELD8(0x20)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001716
1717/*
1718 * BBP 4: Bandwidth
1719 */
1720#define BBP4_TX_BF FIELD8(0x01)
1721#define BBP4_BANDWIDTH FIELD8(0x18)
1722
1723/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001724 * BBP 138: Unknown
1725 */
1726#define BBP138_RX_ADC1 FIELD8(0x02)
1727#define BBP138_RX_ADC2 FIELD8(0x04)
1728#define BBP138_TX_DAC1 FIELD8(0x20)
1729#define BBP138_TX_DAC2 FIELD8(0x40)
1730
1731/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001732 * RFCSR registers
1733 * The wordsize of the RFCSR is 8 bits.
1734 */
1735
1736/*
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001737 * RFCSR 1:
1738 */
1739#define RFCSR1_RF_BLOCK_EN FIELD8(0x01)
1740#define RFCSR1_RX0_PD FIELD8(0x04)
1741#define RFCSR1_TX0_PD FIELD8(0x08)
1742#define RFCSR1_RX1_PD FIELD8(0x10)
1743#define RFCSR1_TX1_PD FIELD8(0x20)
1744
1745/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001746 * RFCSR 6:
1747 */
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001748#define RFCSR6_R1 FIELD8(0x03)
1749#define RFCSR6_R2 FIELD8(0x40)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001750
1751/*
1752 * RFCSR 7:
1753 */
1754#define RFCSR7_RF_TUNING FIELD8(0x01)
1755
1756/*
1757 * RFCSR 12:
1758 */
1759#define RFCSR12_TX_POWER FIELD8(0x1f)
1760
1761/*
Helmut Schaa5a673962010-04-23 15:54:43 +02001762 * RFCSR 13:
1763 */
1764#define RFCSR13_TX_POWER FIELD8(0x1f)
1765
1766/*
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001767 * RFCSR 15:
1768 */
1769#define RFCSR15_TX_LO2_EN FIELD8(0x08)
1770
1771/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001772 * RFCSR 17:
1773 */
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001774#define RFCSR17_TXMIXER_GAIN FIELD8(0x07)
1775#define RFCSR17_TX_LO1_EN FIELD8(0x08)
1776#define RFCSR17_R FIELD8(0x20)
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001777
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001778/*
1779 * RFCSR 20:
1780 */
1781#define RFCSR20_RX_LO1_EN FIELD8(0x08)
1782
1783/*
1784 * RFCSR 21:
1785 */
1786#define RFCSR21_RX_LO2_EN FIELD8(0x08)
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001787
1788/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001789 * RFCSR 22:
1790 */
1791#define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
1792
1793/*
1794 * RFCSR 23:
1795 */
1796#define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
1797
1798/*
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001799 * RFCSR 27:
1800 */
1801#define RFCSR27_R1 FIELD8(0x03)
1802#define RFCSR27_R2 FIELD8(0x04)
1803#define RFCSR27_R3 FIELD8(0x30)
1804#define RFCSR27_R4 FIELD8(0x40)
1805
1806/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001807 * RFCSR 30:
1808 */
1809#define RFCSR30_RF_CALIBRATION FIELD8(0x80)
1810
1811/*
RA-Jay Hung80d184e2011-01-10 11:28:10 +01001812 * RFCSR 31:
1813 */
1814#define RFCSR31_RX_AGC_FC FIELD8(0x1f)
1815#define RFCSR31_RX_H20M FIELD8(0x20)
1816
1817/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001818 * RF registers
1819 */
1820
1821/*
1822 * RF 2
1823 */
1824#define RF2_ANTENNA_RX2 FIELD32(0x00000040)
1825#define RF2_ANTENNA_TX1 FIELD32(0x00004000)
1826#define RF2_ANTENNA_RX1 FIELD32(0x00020000)
1827
1828/*
1829 * RF 3
1830 */
1831#define RF3_TXPOWER_G FIELD32(0x00003e00)
1832#define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
1833#define RF3_TXPOWER_A FIELD32(0x00003c00)
1834
1835/*
1836 * RF 4
1837 */
1838#define RF4_TXPOWER_G FIELD32(0x000007c0)
1839#define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
1840#define RF4_TXPOWER_A FIELD32(0x00000780)
1841#define RF4_FREQ_OFFSET FIELD32(0x001f8000)
1842#define RF4_HT40 FIELD32(0x00200000)
1843
1844/*
1845 * EEPROM content.
1846 * The wordsize of the EEPROM is 16 bits.
1847 */
1848
1849/*
1850 * EEPROM Version
1851 */
1852#define EEPROM_VERSION 0x0001
1853#define EEPROM_VERSION_FAE FIELD16(0x00ff)
1854#define EEPROM_VERSION_VERSION FIELD16(0xff00)
1855
1856/*
1857 * HW MAC address.
1858 */
1859#define EEPROM_MAC_ADDR_0 0x0002
1860#define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
1861#define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
1862#define EEPROM_MAC_ADDR_1 0x0003
1863#define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
1864#define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
1865#define EEPROM_MAC_ADDR_2 0x0004
1866#define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
1867#define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
1868
1869/*
RA-Jay Hung38c8a562010-12-13 12:31:27 +01001870 * EEPROM NIC Configuration 0
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001871 * RXPATH: 1: 1R, 2: 2R, 3: 3R
RA-Jay Hung38c8a562010-12-13 12:31:27 +01001872 * TXPATH: 1: 1T, 2: 2T, 3: 3T
1873 * RF_TYPE: RFIC type
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001874 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01001875#define EEPROM_NIC_CONF0 0x001a
1876#define EEPROM_NIC_CONF0_RXPATH FIELD16(0x000f)
1877#define EEPROM_NIC_CONF0_TXPATH FIELD16(0x00f0)
1878#define EEPROM_NIC_CONF0_RF_TYPE FIELD16(0x0f00)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001879
1880/*
RA-Jay Hung38c8a562010-12-13 12:31:27 +01001881 * EEPROM NIC Configuration 1
1882 * HW_RADIO: 0: disable, 1: enable
1883 * EXTERNAL_TX_ALC: 0: disable, 1: enable
1884 * EXTERNAL_LNA_2G: 0: disable, 1: enable
1885 * EXTERNAL_LNA_5G: 0: disable, 1: enable
1886 * CARDBUS_ACCEL: 0: enable, 1: disable
1887 * BW40M_SB_2G: 0: disable, 1: enable
1888 * BW40M_SB_5G: 0: disable, 1: enable
1889 * WPS_PBC: 0: disable, 1: enable
1890 * BW40M_2G: 0: enable, 1: disable
1891 * BW40M_5G: 0: enable, 1: disable
1892 * BROADBAND_EXT_LNA: 0: disable, 1: enable
1893 * ANT_DIVERSITY: 00: Disable, 01: Diversity,
1894 * 10: Main antenna, 11: Aux antenna
1895 * INTERNAL_TX_ALC: 0: disable, 1: enable
1896 * BT_COEXIST: 0: disable, 1: enable
1897 * DAC_TEST: 0: disable, 1: enable
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001898 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01001899#define EEPROM_NIC_CONF1 0x001b
1900#define EEPROM_NIC_CONF1_HW_RADIO FIELD16(0x0001)
1901#define EEPROM_NIC_CONF1_EXTERNAL_TX_ALC FIELD16(0x0002)
1902#define EEPROM_NIC_CONF1_EXTERNAL_LNA_2G FIELD16(0x0004)
1903#define EEPROM_NIC_CONF1_EXTERNAL_LNA_5G FIELD16(0x0008)
1904#define EEPROM_NIC_CONF1_CARDBUS_ACCEL FIELD16(0x0010)
1905#define EEPROM_NIC_CONF1_BW40M_SB_2G FIELD16(0x0020)
1906#define EEPROM_NIC_CONF1_BW40M_SB_5G FIELD16(0x0040)
1907#define EEPROM_NIC_CONF1_WPS_PBC FIELD16(0x0080)
1908#define EEPROM_NIC_CONF1_BW40M_2G FIELD16(0x0100)
1909#define EEPROM_NIC_CONF1_BW40M_5G FIELD16(0x0200)
1910#define EEPROM_NIC_CONF1_BROADBAND_EXT_LNA FIELD16(0x400)
1911#define EEPROM_NIC_CONF1_ANT_DIVERSITY FIELD16(0x1800)
1912#define EEPROM_NIC_CONF1_INTERNAL_TX_ALC FIELD16(0x2000)
1913#define EEPROM_NIC_CONF1_BT_COEXIST FIELD16(0x4000)
1914#define EEPROM_NIC_CONF1_DAC_TEST FIELD16(0x8000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001915
1916/*
1917 * EEPROM frequency
1918 */
1919#define EEPROM_FREQ 0x001d
1920#define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
1921#define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
1922#define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
1923
1924/*
1925 * EEPROM LED
1926 * POLARITY_RDY_G: Polarity RDY_G setting.
1927 * POLARITY_RDY_A: Polarity RDY_A setting.
1928 * POLARITY_ACT: Polarity ACT setting.
1929 * POLARITY_GPIO_0: Polarity GPIO0 setting.
1930 * POLARITY_GPIO_1: Polarity GPIO1 setting.
1931 * POLARITY_GPIO_2: Polarity GPIO2 setting.
1932 * POLARITY_GPIO_3: Polarity GPIO3 setting.
1933 * POLARITY_GPIO_4: Polarity GPIO4 setting.
1934 * LED_MODE: Led mode.
1935 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01001936#define EEPROM_LED_AG_CONF 0x001e
1937#define EEPROM_LED_ACT_CONF 0x001f
1938#define EEPROM_LED_POLARITY 0x0020
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001939#define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
1940#define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
1941#define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
1942#define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
1943#define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
1944#define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
1945#define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
1946#define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
1947#define EEPROM_LED_LED_MODE FIELD16(0x1f00)
1948
1949/*
RA-Jay Hung38c8a562010-12-13 12:31:27 +01001950 * EEPROM NIC Configuration 2
1951 * RX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream
1952 * TX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream
1953 * CRYSTAL: 00: Reserved, 01: One crystal, 10: Two crystal, 11: Reserved
1954 */
1955#define EEPROM_NIC_CONF2 0x0021
1956#define EEPROM_NIC_CONF2_RX_STREAM FIELD16(0x000f)
1957#define EEPROM_NIC_CONF2_TX_STREAM FIELD16(0x00f0)
1958#define EEPROM_NIC_CONF2_CRYSTAL FIELD16(0x0600)
1959
1960/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001961 * EEPROM LNA
1962 */
1963#define EEPROM_LNA 0x0022
1964#define EEPROM_LNA_BG FIELD16(0x00ff)
1965#define EEPROM_LNA_A0 FIELD16(0xff00)
1966
1967/*
1968 * EEPROM RSSI BG offset
1969 */
1970#define EEPROM_RSSI_BG 0x0023
1971#define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
1972#define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
1973
1974/*
1975 * EEPROM RSSI BG2 offset
1976 */
1977#define EEPROM_RSSI_BG2 0x0024
1978#define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
1979#define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
1980
1981/*
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001982 * EEPROM TXMIXER GAIN BG offset (note overlaps with EEPROM RSSI BG2).
1983 */
1984#define EEPROM_TXMIXER_GAIN_BG 0x0024
1985#define EEPROM_TXMIXER_GAIN_BG_VAL FIELD16(0x0007)
1986
1987/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001988 * EEPROM RSSI A offset
1989 */
1990#define EEPROM_RSSI_A 0x0025
1991#define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
1992#define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
1993
1994/*
1995 * EEPROM RSSI A2 offset
1996 */
1997#define EEPROM_RSSI_A2 0x0026
1998#define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
1999#define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
2000
2001/*
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02002002 * EEPROM Maximum TX power values
2003 */
2004#define EEPROM_MAX_TX_POWER 0x0027
2005#define EEPROM_MAX_TX_POWER_24GHZ FIELD16(0x00ff)
2006#define EEPROM_MAX_TX_POWER_5GHZ FIELD16(0xff00)
2007
2008/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002009 * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002010 * This is delta in 40MHZ.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002011 * VALUE: Tx Power dalta value (MAX=4)
2012 * TYPE: 1: Plus the delta value, 0: minus the delta value
2013 * TXPOWER: Enable:
2014 */
2015#define EEPROM_TXPOWER_DELTA 0x0028
2016#define EEPROM_TXPOWER_DELTA_VALUE FIELD16(0x003f)
2017#define EEPROM_TXPOWER_DELTA_TYPE FIELD16(0x0040)
2018#define EEPROM_TXPOWER_DELTA_TXPOWER FIELD16(0x0080)
2019
2020/*
2021 * EEPROM TXPOWER 802.11BG
2022 */
2023#define EEPROM_TXPOWER_BG1 0x0029
2024#define EEPROM_TXPOWER_BG2 0x0030
2025#define EEPROM_TXPOWER_BG_SIZE 7
2026#define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
2027#define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
2028
2029/*
2030 * EEPROM TXPOWER 802.11A
2031 */
2032#define EEPROM_TXPOWER_A1 0x003c
2033#define EEPROM_TXPOWER_A2 0x0053
2034#define EEPROM_TXPOWER_A_SIZE 6
2035#define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
2036#define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
2037
2038/*
Helmut Schaa5e846002010-07-11 12:23:09 +02002039 * EEPROM TXPOWER by rate: tx power per tx rate for HT20 mode
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002040 */
2041#define EEPROM_TXPOWER_BYRATE 0x006f
Helmut Schaa5e846002010-07-11 12:23:09 +02002042#define EEPROM_TXPOWER_BYRATE_SIZE 9
2043
2044#define EEPROM_TXPOWER_BYRATE_RATE0 FIELD16(0x000f)
2045#define EEPROM_TXPOWER_BYRATE_RATE1 FIELD16(0x00f0)
2046#define EEPROM_TXPOWER_BYRATE_RATE2 FIELD16(0x0f00)
2047#define EEPROM_TXPOWER_BYRATE_RATE3 FIELD16(0xf000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002048
2049/*
2050 * EEPROM BBP.
2051 */
2052#define EEPROM_BBP_START 0x0078
2053#define EEPROM_BBP_SIZE 16
2054#define EEPROM_BBP_VALUE FIELD16(0x00ff)
2055#define EEPROM_BBP_REG_ID FIELD16(0xff00)
2056
2057/*
2058 * MCU mailbox commands.
2059 */
2060#define MCU_SLEEP 0x30
2061#define MCU_WAKEUP 0x31
2062#define MCU_RADIO_OFF 0x35
2063#define MCU_CURRENT 0x36
2064#define MCU_LED 0x50
2065#define MCU_LED_STRENGTH 0x51
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002066#define MCU_LED_AG_CONF 0x52
2067#define MCU_LED_ACT_CONF 0x53
2068#define MCU_LED_LED_POLARITY 0x54
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002069#define MCU_RADAR 0x60
2070#define MCU_BOOT_SIGNAL 0x72
2071#define MCU_BBP_SIGNAL 0x80
2072#define MCU_POWER_SAVE 0x83
2073
2074/*
2075 * MCU mailbox tokens
2076 */
2077#define TOKEN_WAKUP 3
2078
2079/*
2080 * DMA descriptor defines.
2081 */
Mark Einonfd8dab92010-11-06 15:44:52 +01002082#define TXWI_DESC_SIZE (4 * sizeof(__le32))
2083#define RXWI_DESC_SIZE (4 * sizeof(__le32))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002084
2085/*
2086 * TX WI structure
2087 */
2088
2089/*
2090 * Word0
2091 * FRAG: 1 To inform TKIP engine this is a fragment.
2092 * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
2093 * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
Helmut Schaacb753b72010-10-02 11:29:59 +02002094 * BW: Channel bandwidth 0:20MHz, 1:40 MHz (for legacy rates this will
2095 * duplicate the frame to both channels).
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002096 * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
Helmut Schaa2035c0c2010-08-30 21:12:47 +02002097 * AMPDU: 1: this frame is eligible for AMPDU aggregation, the hw will
Helmut Schaa74ee3802010-10-02 11:33:42 +02002098 * aggregate consecutive frames with the same RA and QoS TID. If
2099 * a frame A with the same RA and QoS TID but AMPDU=0 is queued
2100 * directly after a frame B with AMPDU=1, frame A might still
2101 * get aggregated into the AMPDU started by frame B. So, setting
2102 * AMPDU to 0 does _not_ necessarily mean the frame is sent as
2103 * MPDU, it can still end up in an AMPDU if the previous frame
2104 * was tagged as AMPDU.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002105 */
2106#define TXWI_W0_FRAG FIELD32(0x00000001)
2107#define TXWI_W0_MIMO_PS FIELD32(0x00000002)
2108#define TXWI_W0_CF_ACK FIELD32(0x00000004)
2109#define TXWI_W0_TS FIELD32(0x00000008)
2110#define TXWI_W0_AMPDU FIELD32(0x00000010)
2111#define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
2112#define TXWI_W0_TX_OP FIELD32(0x00000300)
2113#define TXWI_W0_MCS FIELD32(0x007f0000)
2114#define TXWI_W0_BW FIELD32(0x00800000)
2115#define TXWI_W0_SHORT_GI FIELD32(0x01000000)
2116#define TXWI_W0_STBC FIELD32(0x06000000)
2117#define TXWI_W0_IFS FIELD32(0x08000000)
2118#define TXWI_W0_PHYMODE FIELD32(0xc0000000)
2119
2120/*
2121 * Word1
Helmut Schaa0856d9c2010-08-06 20:48:27 +02002122 * ACK: 0: No Ack needed, 1: Ack needed
2123 * NSEQ: 0: Don't assign hw sequence number, 1: Assign hw sequence number
2124 * BW_WIN_SIZE: BA windows size of the recipient
2125 * WIRELESS_CLI_ID: Client ID for WCID table access
2126 * MPDU_TOTAL_BYTE_COUNT: Length of 802.11 frame
2127 * PACKETID: Will be latched into the TX_STA_FIFO register once the according
Helmut Schaa2035c0c2010-08-30 21:12:47 +02002128 * frame was processed. If multiple frames are aggregated together
2129 * (AMPDU==1) the reported tx status will always contain the packet
2130 * id of the first frame. 0: Don't report tx status for this frame.
Ivo van Doornbc8a9792010-10-02 11:32:43 +02002131 * PACKETID_QUEUE: Part of PACKETID, This is the queue index (0-3)
2132 * PACKETID_ENTRY: Part of PACKETID, THis is the queue entry index (1-3)
2133 * This identification number is calculated by ((idx % 3) + 1).
2134 * The (+1) is required to prevent PACKETID to become 0.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002135 */
2136#define TXWI_W1_ACK FIELD32(0x00000001)
2137#define TXWI_W1_NSEQ FIELD32(0x00000002)
2138#define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
2139#define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
2140#define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
2141#define TXWI_W1_PACKETID FIELD32(0xf0000000)
Ivo van Doornbc8a9792010-10-02 11:32:43 +02002142#define TXWI_W1_PACKETID_QUEUE FIELD32(0x30000000)
2143#define TXWI_W1_PACKETID_ENTRY FIELD32(0xc0000000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002144
2145/*
2146 * Word2
2147 */
2148#define TXWI_W2_IV FIELD32(0xffffffff)
2149
2150/*
2151 * Word3
2152 */
2153#define TXWI_W3_EIV FIELD32(0xffffffff)
2154
2155/*
2156 * RX WI structure
2157 */
2158
2159/*
2160 * Word0
2161 */
2162#define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
2163#define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
2164#define RXWI_W0_BSSID FIELD32(0x00001c00)
2165#define RXWI_W0_UDF FIELD32(0x0000e000)
2166#define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
2167#define RXWI_W0_TID FIELD32(0xf0000000)
2168
2169/*
2170 * Word1
2171 */
2172#define RXWI_W1_FRAG FIELD32(0x0000000f)
2173#define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
2174#define RXWI_W1_MCS FIELD32(0x007f0000)
2175#define RXWI_W1_BW FIELD32(0x00800000)
2176#define RXWI_W1_SHORT_GI FIELD32(0x01000000)
2177#define RXWI_W1_STBC FIELD32(0x06000000)
2178#define RXWI_W1_PHYMODE FIELD32(0xc0000000)
2179
2180/*
2181 * Word2
2182 */
2183#define RXWI_W2_RSSI0 FIELD32(0x000000ff)
2184#define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
2185#define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
2186
2187/*
2188 * Word3
2189 */
2190#define RXWI_W3_SNR0 FIELD32(0x000000ff)
2191#define RXWI_W3_SNR1 FIELD32(0x0000ff00)
2192
2193/*
2194 * Macros for converting txpower from EEPROM to mac80211 value
2195 * and from mac80211 value to register value.
2196 */
2197#define MIN_G_TXPOWER 0
2198#define MIN_A_TXPOWER -7
2199#define MAX_G_TXPOWER 31
2200#define MAX_A_TXPOWER 15
2201#define DEFAULT_TXPOWER 5
2202
2203#define TXPOWER_G_FROM_DEV(__txpower) \
2204 ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
2205
2206#define TXPOWER_G_TO_DEV(__txpower) \
2207 clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
2208
2209#define TXPOWER_A_FROM_DEV(__txpower) \
2210 ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
2211
2212#define TXPOWER_A_TO_DEV(__txpower) \
2213 clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
2214
2215#endif /* RT2800_H */