blob: 1a46787129e7a2c5022a0ecf7ced69418afa8320 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnesd1d70672014-05-28 14:39:03 -070031#include <linux/async.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
Daniel Vetter4f03b1f2014-09-10 12:43:49 +020035#include <drm/drm_legacy.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010039#include "i915_trace.h"
Jordan Crousedcdb1672010-05-27 13:40:25 -060040#include <linux/pci.h>
Daniel Vettera4de0522014-06-05 16:20:46 +020041#include <linux/console.h>
42#include <linux/vt.h>
Dave Airlie28d52042009-09-21 14:33:58 +100043#include <linux/vgaarb.h>
Zhenyu Wangc48044112009-12-17 14:48:43 +080044#include <linux/acpi.h>
45#include <linux/pnp.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100046#include <linux/vga_switcheroo.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090047#include <linux/slab.h>
Chris Wilson44834a62010-08-19 16:09:23 +010048#include <acpi/video.h>
Paulo Zanoni8a187452013-12-06 20:32:13 -020049#include <linux/pm.h>
50#include <linux/pm_runtime.h>
Imre Deak4bdc7292014-05-20 19:47:20 +030051#include <linux/oom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Eric Anholtc153f452007-09-03 12:06:45 +100054static int i915_getparam(struct drm_device *dev, void *data,
55 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -070056{
Jani Nikula4c8a4be2014-03-31 14:27:15 +030057 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +100058 drm_i915_getparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 int value;
60
Eric Anholtc153f452007-09-03 12:06:45 +100061 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 case I915_PARAM_IRQ_ACTIVE:
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 case I915_PARAM_ALLOW_BATCHBUFFER:
Dave Airlie0d6aa602006-01-02 20:14:23 +110064 case I915_PARAM_LAST_DISPATCH:
Daniel Vetterac883c82014-11-19 21:24:54 +010065 /* Reject all old ums/dri params. */
Chris Wilson5c6c6002014-09-06 10:28:27 +010066 return -ENODEV;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -040067 case I915_PARAM_CHIPSET_ID:
Ville Syrjäläffbab09b2013-10-04 14:53:40 +030068 value = dev->pdev->device;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -040069 break;
Eric Anholt673a3942008-07-30 12:06:12 -070070 case I915_PARAM_HAS_GEM:
Daniel Vetter2e895b12012-04-23 16:50:51 +020071 value = 1;
Eric Anholt673a3942008-07-30 12:06:12 -070072 break;
Jesse Barnes0f973f22009-01-26 17:10:45 -080073 case I915_PARAM_NUM_FENCES_AVAIL:
74 value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
75 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +020076 case I915_PARAM_HAS_OVERLAY:
77 value = dev_priv->overlay ? 1 : 0;
78 break;
Jesse Barnese9560f72009-11-19 10:49:07 -080079 case I915_PARAM_HAS_PAGEFLIPPING:
80 value = 1;
81 break;
Jesse Barnes76446ca2009-12-17 22:05:42 -050082 case I915_PARAM_HAS_EXECBUF2:
83 /* depends on GEM */
Daniel Vetter2e895b12012-04-23 16:50:51 +020084 value = 1;
Jesse Barnes76446ca2009-12-17 22:05:42 -050085 break;
Zou Nan haie3a815f2010-05-31 13:58:47 +080086 case I915_PARAM_HAS_BSD:
Chris Wilsonedc912f2012-05-11 14:29:32 +010087 value = intel_ring_initialized(&dev_priv->ring[VCS]);
Zou Nan haie3a815f2010-05-31 13:58:47 +080088 break;
Chris Wilson549f7362010-10-19 11:19:32 +010089 case I915_PARAM_HAS_BLT:
Chris Wilsonedc912f2012-05-11 14:29:32 +010090 value = intel_ring_initialized(&dev_priv->ring[BCS]);
Chris Wilson549f7362010-10-19 11:19:32 +010091 break;
Xiang, Haihaoa1f2cc72013-05-28 19:22:34 -070092 case I915_PARAM_HAS_VEBOX:
93 value = intel_ring_initialized(&dev_priv->ring[VECS]);
94 break;
Zhipeng Gong08e16dc2015-01-13 08:48:25 +080095 case I915_PARAM_HAS_BSD2:
96 value = intel_ring_initialized(&dev_priv->ring[VCS2]);
97 break;
Chris Wilsona00b10c2010-09-24 21:15:47 +010098 case I915_PARAM_HAS_RELAXED_FENCING:
99 value = 1;
100 break;
Daniel Vetterbbf0c6b2010-12-05 11:30:40 +0100101 case I915_PARAM_HAS_COHERENT_RINGS:
102 value = 1;
103 break;
Chris Wilson72bfa192010-12-19 11:42:05 +0000104 case I915_PARAM_HAS_EXEC_CONSTANTS:
105 value = INTEL_INFO(dev)->gen >= 4;
106 break;
Chris Wilson271d81b2011-03-01 15:24:41 +0000107 case I915_PARAM_HAS_RELAXED_DELTA:
108 value = 1;
109 break;
Eric Anholtae662d32012-01-03 09:23:29 -0800110 case I915_PARAM_HAS_GEN7_SOL_RESET:
111 value = 1;
112 break;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200113 case I915_PARAM_HAS_LLC:
114 value = HAS_LLC(dev);
115 break;
Chris Wilson651d7942013-08-08 14:41:10 +0100116 case I915_PARAM_HAS_WT:
117 value = HAS_WT(dev);
118 break;
Daniel Vetter777ee962012-02-15 23:50:25 +0100119 case I915_PARAM_HAS_ALIASING_PPGTT:
Daniel Vetter896ab1a2014-08-06 15:04:51 +0200120 value = USES_PPGTT(dev);
Daniel Vetter777ee962012-02-15 23:50:25 +0100121 break;
Ben Widawsky172cf152012-06-05 15:24:25 -0700122 case I915_PARAM_HAS_WAIT_TIMEOUT:
123 value = 1;
124 break;
Chris Wilson2fedbff2012-08-08 10:23:22 +0100125 case I915_PARAM_HAS_SEMAPHORES:
126 value = i915_semaphore_is_enabled(dev);
127 break;
Dave Airlieec6f1bb2012-08-16 10:15:34 +1000128 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
129 value = 1;
130 break;
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100131 case I915_PARAM_HAS_SECURE_BATCHES:
132 value = capable(CAP_SYS_ADMIN);
133 break;
Daniel Vetterb45305f2012-12-17 16:21:27 +0100134 case I915_PARAM_HAS_PINNED_BATCHES:
135 value = 1;
136 break;
Daniel Vettered5982e2013-01-17 22:23:36 +0100137 case I915_PARAM_HAS_EXEC_NO_RELOC:
138 value = 1;
139 break;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000140 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
141 value = 1;
142 break;
Brad Volkind728c8e2014-02-18 10:15:56 -0800143 case I915_PARAM_CMD_PARSER_VERSION:
144 value = i915_cmd_parser_get_version();
145 break;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800146 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
147 value = 1;
148 break;
Akash Goel1816f922015-01-02 16:29:30 +0530149 case I915_PARAM_MMAP_VERSION:
150 value = 1;
151 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 default:
Ben Widawskye29c32d2013-05-31 11:28:45 -0700153 DRM_DEBUG("Unknown parameter %d\n", param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000154 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 }
156
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100157 if (copy_to_user(param->value, &value, sizeof(int))) {
158 DRM_ERROR("copy_to_user failed\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000159 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 }
161
162 return 0;
163}
164
Eric Anholtc153f452007-09-03 12:06:45 +1000165static int i915_setparam(struct drm_device *dev, void *data,
166 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300168 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000169 drm_i915_setparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170
Eric Anholtc153f452007-09-03 12:06:45 +1000171 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 case I915_SETPARAM_ALLOW_BATCHBUFFER:
Daniel Vetterac883c82014-11-19 21:24:54 +0100175 /* Reject all old ums/dri params. */
Chris Wilson5c6c6002014-09-06 10:28:27 +0100176 return -ENODEV;
177
Jesse Barnes0f973f22009-01-26 17:10:45 -0800178 case I915_SETPARAM_NUM_USED_FENCES:
179 if (param->value > dev_priv->num_fence_regs ||
180 param->value < 0)
181 return -EINVAL;
182 /* Userspace can use first N regs */
183 dev_priv->fence_reg_start = param->value;
184 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 default:
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800186 DRM_DEBUG_DRIVER("unknown parameter %d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +0800187 param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000188 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 }
190
191 return 0;
192}
193
Dave Airlieec2a4c32009-08-04 11:43:41 +1000194static int i915_get_bridge_dev(struct drm_device *dev)
195{
196 struct drm_i915_private *dev_priv = dev->dev_private;
197
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
Dave Airlieec2a4c32009-08-04 11:43:41 +1000199 if (!dev_priv->bridge_dev) {
200 DRM_ERROR("bridge device not found\n");
201 return -1;
202 }
203 return 0;
204}
205
Zhenyu Wangc48044112009-12-17 14:48:43 +0800206#define MCHBAR_I915 0x44
207#define MCHBAR_I965 0x48
208#define MCHBAR_SIZE (4*4096)
209
210#define DEVEN_REG 0x54
211#define DEVEN_MCHBAR_EN (1 << 28)
212
213/* Allocate space for the MCH regs if needed, return nonzero on error */
214static int
215intel_alloc_mchbar_resource(struct drm_device *dev)
216{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300217 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100218 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800219 u32 temp_lo, temp_hi = 0;
220 u64 mchbar_addr;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100221 int ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800222
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100223 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800224 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
225 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
226 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
227
228 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
229#ifdef CONFIG_PNP
230 if (mchbar_addr &&
Chris Wilsona25c25c2010-08-20 14:36:45 +0100231 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
232 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800233#endif
234
235 /* Get some space for it */
Chris Wilsona25c25c2010-08-20 14:36:45 +0100236 dev_priv->mch_res.name = "i915 MCHBAR";
237 dev_priv->mch_res.flags = IORESOURCE_MEM;
238 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
239 &dev_priv->mch_res,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800240 MCHBAR_SIZE, MCHBAR_SIZE,
241 PCIBIOS_MIN_MEM,
Chris Wilsona25c25c2010-08-20 14:36:45 +0100242 0, pcibios_align_resource,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800243 dev_priv->bridge_dev);
244 if (ret) {
245 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
246 dev_priv->mch_res.start = 0;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100247 return ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800248 }
249
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100250 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800251 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
252 upper_32_bits(dev_priv->mch_res.start));
253
254 pci_write_config_dword(dev_priv->bridge_dev, reg,
255 lower_32_bits(dev_priv->mch_res.start));
Chris Wilsona25c25c2010-08-20 14:36:45 +0100256 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800257}
258
259/* Setup MCHBAR if possible, return true if we should disable it again */
260static void
261intel_setup_mchbar(struct drm_device *dev)
262{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300263 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100264 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800265 u32 temp;
266 bool enabled;
267
Jesse Barnes11ea8b72014-03-03 14:27:57 -0800268 if (IS_VALLEYVIEW(dev))
269 return;
270
Zhenyu Wangc48044112009-12-17 14:48:43 +0800271 dev_priv->mchbar_need_disable = false;
272
273 if (IS_I915G(dev) || IS_I915GM(dev)) {
274 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
275 enabled = !!(temp & DEVEN_MCHBAR_EN);
276 } else {
277 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
278 enabled = temp & 1;
279 }
280
281 /* If it's already enabled, don't have to do anything */
282 if (enabled)
283 return;
284
285 if (intel_alloc_mchbar_resource(dev))
286 return;
287
288 dev_priv->mchbar_need_disable = true;
289
290 /* Space is allocated or reserved, so enable it. */
291 if (IS_I915G(dev) || IS_I915GM(dev)) {
292 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
293 temp | DEVEN_MCHBAR_EN);
294 } else {
295 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
296 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
297 }
298}
299
300static void
301intel_teardown_mchbar(struct drm_device *dev)
302{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300303 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100304 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800305 u32 temp;
306
307 if (dev_priv->mchbar_need_disable) {
308 if (IS_I915G(dev) || IS_I915GM(dev)) {
309 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
310 temp &= ~DEVEN_MCHBAR_EN;
311 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
312 } else {
313 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
314 temp &= ~1;
315 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
316 }
317 }
318
319 if (dev_priv->mch_res.start)
320 release_resource(&dev_priv->mch_res);
321}
322
Dave Airlie28d52042009-09-21 14:33:58 +1000323/* true = enable decode, false = disable decoder */
324static unsigned int i915_vga_set_decode(void *cookie, bool state)
325{
326 struct drm_device *dev = cookie;
327
328 intel_modeset_vga_set_state(dev, state);
329 if (state)
330 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
331 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
332 else
333 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
334}
335
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000336static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
337{
338 struct drm_device *dev = pci_get_drvdata(pdev);
339 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
Robin Schroer1a5036b2014-06-02 16:59:39 +0200340
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000341 if (state == VGA_SWITCHEROO_ON) {
Joe Perchesa70491c2012-03-18 13:00:11 -0700342 pr_info("switched on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000343 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000344 /* i915 resume handler doesn't set to D0 */
345 pci_set_power_state(dev->pdev, PCI_D0);
Imre Deakfc49b3d2014-10-23 19:23:27 +0300346 i915_resume_legacy(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000347 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000348 } else {
Joe Perchesa70491c2012-03-18 13:00:11 -0700349 pr_err("switched off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000350 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Imre Deakfc49b3d2014-10-23 19:23:27 +0300351 i915_suspend_legacy(dev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000352 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000353 }
354}
355
356static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
357{
358 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000359
Daniel Vetterfc8fd402013-11-03 20:46:34 +0100360 /*
361 * FIXME: open_count is protected by drm_global_mutex but that would lead to
362 * locking inversion with the driver load path. And the access here is
363 * completely racy anyway. So don't bother with locking for now.
364 */
365 return dev->open_count == 0;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000366}
367
Takashi Iwai26ec6852012-05-11 07:51:17 +0200368static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
369 .set_gpu_state = i915_switcheroo_set_state,
370 .reprobe = NULL,
371 .can_switch = i915_switcheroo_can_switch,
372};
373
Chris Wilson2c7111d2011-03-29 10:40:27 +0100374static int i915_load_modeset_init(struct drm_device *dev)
375{
376 struct drm_i915_private *dev_priv = dev->dev_private;
377 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800378
Bryan Freed6d139a82010-10-14 09:14:51 +0100379 ret = intel_parse_bios(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800380 if (ret)
381 DRM_INFO("failed to find VBIOS tables\n");
382
Chris Wilson934f9922011-01-20 13:09:12 +0000383 /* If we have > 1 VGA cards, then we need to arbitrate access
384 * to the common VGA resources.
385 *
386 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
387 * then we do not take part in VGA arbitration and the
388 * vga_client_register() fails with -ENODEV.
389 */
Dave Airlieebff5fa92013-10-11 15:12:04 +1000390 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
391 if (ret && ret != -ENODEV)
392 goto out;
Dave Airlie28d52042009-09-21 14:33:58 +1000393
Jesse Barnes723bfd72010-10-07 16:01:13 -0700394 intel_register_dsm_handler();
395
Dave Airlie0d697042012-09-10 12:28:36 +1000396 ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000397 if (ret)
Chris Wilson5a793952010-06-06 10:50:03 +0100398 goto cleanup_vga_client;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000399
Chris Wilson9797fbf2012-04-24 15:47:39 +0100400 /* Initialise stolen first so that we may reserve preallocated
401 * objects for the BIOS to KMS transition.
402 */
403 ret = i915_gem_init_stolen(dev);
404 if (ret)
405 goto cleanup_vga_switcheroo;
406
Imre Deake13192f2014-02-18 00:02:15 +0200407 intel_power_domains_init_hw(dev_priv);
408
Daniel Vetter2aeb7d32014-09-30 10:56:43 +0200409 ret = intel_irq_install(dev_priv);
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100410 if (ret)
411 goto cleanup_gem_stolen;
412
413 /* Important: The output setup functions called by modeset_init need
414 * working irqs for e.g. gmbus and dp aux transfers. */
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800415 intel_modeset_init(dev);
416
Chris Wilson1070a422012-04-24 15:47:41 +0100417 ret = i915_gem_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800418 if (ret)
Imre Deak713028b2014-04-25 17:28:00 +0300419 goto cleanup_irq;
Chris Wilson2c7111d2011-03-29 10:40:27 +0100420
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100421 intel_modeset_gem_init(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +0100422
Jesse Barnes79e53942008-11-07 14:24:08 -0800423 /* Always safe in the mode setting case. */
424 /* FIXME: do pre/post-mode set stuff in core KMS code */
Ville Syrjäläba0bf122013-10-04 14:53:33 +0300425 dev->vblank_disable_allowed = true;
Imre Deak713028b2014-04-25 17:28:00 +0300426 if (INTEL_INFO(dev)->num_pipes == 0)
Ben Widawskye3c74752013-04-05 13:12:39 -0700427 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800428
Chris Wilson5a793952010-06-06 10:50:03 +0100429 ret = intel_fbdev_init(dev);
430 if (ret)
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100431 goto cleanup_gem;
432
433 /* Only enable hotplug handling once the fbdev is fully set up. */
Daniel Vetterb9632912014-09-30 10:56:44 +0200434 intel_hpd_init(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100435
436 /*
437 * Some ports require correctly set-up hpd registers for detection to
438 * work properly (leading to ghost connected connector status), e.g. VGA
439 * on gm45. Hence we can only set up the initial fbdev config after hpd
440 * irqs are fully enabled. Now we should scan for the initial config
441 * only once hotplug handling is enabled, but due to screwed-up locking
442 * around kms/fbdev init we can't protect the fdbev initial config
443 * scanning against hotplug events. Hence do this first and ignore the
444 * tiny window where we will loose hotplug notifactions.
445 */
Jesse Barnesd1d70672014-05-28 14:39:03 -0700446 async_schedule(intel_fbdev_initial_config, dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100447
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000448 drm_kms_helper_poll_init(dev);
Chris Wilson87acb0a2010-10-19 10:13:00 +0100449
Jesse Barnes79e53942008-11-07 14:24:08 -0800450 return 0;
451
Chris Wilson2c7111d2011-03-29 10:40:27 +0100452cleanup_gem:
453 mutex_lock(&dev->struct_mutex);
454 i915_gem_cleanup_ringbuffer(dev);
Ben Widawsky55d23282013-05-25 12:26:39 -0700455 i915_gem_context_fini(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +0100456 mutex_unlock(&dev->struct_mutex);
Imre Deak713028b2014-04-25 17:28:00 +0300457cleanup_irq:
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100458 drm_irq_uninstall(dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +0100459cleanup_gem_stolen:
460 i915_gem_cleanup_stolen(dev);
Chris Wilson5a793952010-06-06 10:50:03 +0100461cleanup_vga_switcheroo:
462 vga_switcheroo_unregister_client(dev->pdev);
463cleanup_vga_client:
464 vga_client_register(dev->pdev, NULL, NULL, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -0800465out:
466 return ret;
467}
468
Daniel Vetter243eaf32013-12-17 10:00:54 +0100469#if IS_ENABLED(CONFIG_FB)
Chris Wilsonf96de582013-12-16 15:57:40 +0000470static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
Daniel Vettere1887192012-06-12 11:28:17 +0200471{
472 struct apertures_struct *ap;
473 struct pci_dev *pdev = dev_priv->dev->pdev;
474 bool primary;
Chris Wilsonf96de582013-12-16 15:57:40 +0000475 int ret;
Daniel Vettere1887192012-06-12 11:28:17 +0200476
477 ap = alloc_apertures(1);
478 if (!ap)
Chris Wilsonf96de582013-12-16 15:57:40 +0000479 return -ENOMEM;
Daniel Vettere1887192012-06-12 11:28:17 +0200480
Ben Widawskydabb7a92013-01-17 12:45:16 -0800481 ap->ranges[0].base = dev_priv->gtt.mappable_base;
Ben Widawskyf64e2922013-05-25 12:26:36 -0700482 ap->ranges[0].size = dev_priv->gtt.mappable_end;
Ben Widawsky93d18792013-01-17 12:45:17 -0800483
Daniel Vettere1887192012-06-12 11:28:17 +0200484 primary =
485 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
486
Chris Wilsonf96de582013-12-16 15:57:40 +0000487 ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Daniel Vettere1887192012-06-12 11:28:17 +0200488
489 kfree(ap);
Chris Wilsonf96de582013-12-16 15:57:40 +0000490
491 return ret;
Daniel Vettere1887192012-06-12 11:28:17 +0200492}
Daniel Vetter4520f532013-10-09 09:18:51 +0200493#else
Chris Wilsonf96de582013-12-16 15:57:40 +0000494static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
Daniel Vetter4520f532013-10-09 09:18:51 +0200495{
Chris Wilsonf96de582013-12-16 15:57:40 +0000496 return 0;
Daniel Vetter4520f532013-10-09 09:18:51 +0200497}
498#endif
Daniel Vettere1887192012-06-12 11:28:17 +0200499
Daniel Vettera4de0522014-06-05 16:20:46 +0200500#if !defined(CONFIG_VGA_CONSOLE)
501static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
502{
503 return 0;
504}
505#elif !defined(CONFIG_DUMMY_CONSOLE)
506static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
507{
508 return -ENODEV;
509}
510#else
511static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
512{
Daniel Vetter1bb9e632014-07-08 10:02:43 +0200513 int ret = 0;
Daniel Vettera4de0522014-06-05 16:20:46 +0200514
515 DRM_INFO("Replacing VGA console driver\n");
516
517 console_lock();
Daniel Vetter1bb9e632014-07-08 10:02:43 +0200518 if (con_is_bound(&vga_con))
519 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
Daniel Vettera4de0522014-06-05 16:20:46 +0200520 if (ret == 0) {
521 ret = do_unregister_con_driver(&vga_con);
522
523 /* Ignore "already unregistered". */
524 if (ret == -ENODEV)
525 ret = 0;
526 }
527 console_unlock();
528
529 return ret;
530}
531#endif
532
Daniel Vetterc96ea642012-08-08 22:01:51 +0200533static void i915_dump_device_info(struct drm_i915_private *dev_priv)
534{
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000535 const struct intel_device_info *info = &dev_priv->info;
Daniel Vetterc96ea642012-08-08 22:01:51 +0200536
Damien Lespiaue2a58002013-04-23 16:38:34 +0100537#define PRINT_S(name) "%s"
538#define SEP_EMPTY
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100539#define PRINT_FLAG(name) info->name ? #name "," : ""
540#define SEP_COMMA ,
Ville Syrjälä19c656a2014-06-13 15:39:56 +0300541 DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
Damien Lespiaue2a58002013-04-23 16:38:34 +0100542 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
Daniel Vetterc96ea642012-08-08 22:01:51 +0200543 info->gen,
544 dev_priv->dev->pdev->device,
Ville Syrjälä19c656a2014-06-13 15:39:56 +0300545 dev_priv->dev->pdev->revision,
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100546 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
Damien Lespiaue2a58002013-04-23 16:38:34 +0100547#undef PRINT_S
548#undef SEP_EMPTY
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100549#undef PRINT_FLAG
550#undef SEP_COMMA
Daniel Vetterc96ea642012-08-08 22:01:51 +0200551}
552
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000553/*
554 * Determine various intel_device_info fields at runtime.
555 *
556 * Use it when either:
557 * - it's judged too laborious to fill n static structures with the limit
558 * when a simple if statement does the job,
559 * - run-time checks (eg read fuse/strap registers) are needed.
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000560 *
561 * This function needs to be called:
562 * - after the MMIO has been setup as we are reading registers,
563 * - after the PCH has been detected,
564 * - before the first usage of the fields it can tweak.
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000565 */
566static void intel_device_info_runtime_init(struct drm_device *dev)
567{
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000568 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000569 struct intel_device_info *info;
Damien Lespiaud615a162014-03-03 17:31:48 +0000570 enum pipe pipe;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000571
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000572 info = (struct intel_device_info *)&dev_priv->info;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000573
Damien Lespiau1fc8ac32014-02-12 19:13:31 +0000574 if (IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen == 9)
Damien Lespiau055e3932014-08-18 13:49:10 +0100575 for_each_pipe(dev_priv, pipe)
Damien Lespiaud615a162014-03-03 17:31:48 +0000576 info->num_sprites[pipe] = 2;
577 else
Damien Lespiau055e3932014-08-18 13:49:10 +0100578 for_each_pipe(dev_priv, pipe)
Damien Lespiaud615a162014-03-03 17:31:48 +0000579 info->num_sprites[pipe] = 1;
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000580
Damien Lespiaua0bae572014-02-10 17:20:55 +0000581 if (i915.disable_display) {
582 DRM_INFO("Display disabled (module parameter)\n");
583 info->num_pipes = 0;
584 } else if (info->num_pipes > 0 &&
585 (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
586 !IS_VALLEYVIEW(dev)) {
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000587 u32 fuse_strap = I915_READ(FUSE_STRAP);
588 u32 sfuse_strap = I915_READ(SFUSE_STRAP);
589
590 /*
591 * SFUSE_STRAP is supposed to have a bit signalling the display
592 * is fused off. Unfortunately it seems that, at least in
593 * certain cases, fused off display means that PCH display
594 * reads don't land anywhere. In that case, we read 0s.
595 *
596 * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
597 * should be set when taking over after the firmware.
598 */
599 if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
600 sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
601 (dev_priv->pch_type == PCH_CPT &&
602 !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
603 DRM_INFO("Display fused off, disabling\n");
604 info->num_pipes = 0;
605 }
606 }
Deepak S693d11c2015-01-16 20:42:16 +0530607
608 if (IS_CHERRYVIEW(dev)) {
609 u32 fuse, mask_eu;
610
611 fuse = I915_READ(CHV_FUSE_GT);
612 mask_eu = fuse & (CHV_FGT_EU_DIS_SS0_R0_MASK |
613 CHV_FGT_EU_DIS_SS0_R1_MASK |
614 CHV_FGT_EU_DIS_SS1_R0_MASK |
615 CHV_FGT_EU_DIS_SS1_R1_MASK);
616 info->eu_total = 16 - hweight32(mask_eu);
617 }
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000618}
619
Eric Anholt63ee41d2010-12-20 18:40:06 -0800620/**
Jesse Barnes79e53942008-11-07 14:24:08 -0800621 * i915_driver_load - setup chip and create an initial config
622 * @dev: DRM device
623 * @flags: startup flags
624 *
625 * The driver load routine has to do several things:
626 * - drive output discovery via intel_modeset_init()
627 * - initialize the memory manager
628 * - allocate initial config memory
629 * - setup the DRM framebuffer with the allocated memory
630 */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000631int i915_driver_load(struct drm_device *dev, unsigned long flags)
Dave Airlie22eae942005-11-10 22:16:34 +1100632{
Luca Tettamantiea059a12010-04-08 21:41:59 +0200633 struct drm_i915_private *dev_priv;
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000634 struct intel_device_info *info, *device_info;
Chris Wilson934d6082012-09-14 11:57:46 +0100635 int ret = 0, mmio_bar, mmio_size;
Daniel Vetter9021f282012-03-26 09:45:41 +0200636 uint32_t aperture_size;
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000637
Daniel Vetter26394d92012-03-26 21:33:18 +0200638 info = (struct intel_device_info *) flags;
639
640 /* Refuse to load on gen6+ without kms enabled. */
Jani Nikulae147acc2013-10-10 15:25:37 +0300641 if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET)) {
642 DRM_INFO("Your hardware requires kernel modesetting (KMS)\n");
643 DRM_INFO("See CONFIG_DRM_I915_KMS, nomodeset, and i915.modeset parameters\n");
Daniel Vetter26394d92012-03-26 21:33:18 +0200644 return -ENODEV;
Jani Nikulae147acc2013-10-10 15:25:37 +0300645 }
Daniel Vetter26394d92012-03-26 21:33:18 +0200646
Daniel Vetter24986ee2013-12-11 11:34:33 +0100647 /* UMS needs agp support. */
648 if (!drm_core_check_feature(dev, DRIVER_MODESET) && !dev->agp)
649 return -EINVAL;
650
Daniel Vetterb14c5672013-09-19 12:18:32 +0200651 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000652 if (dev_priv == NULL)
653 return -ENOMEM;
654
Damien Lespiau755f68f2014-07-10 14:52:43 +0100655 dev->dev_private = dev_priv;
Eric Anholt673a3942008-07-30 12:06:12 -0700656 dev_priv->dev = dev;
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000657
Chris Wilson87f1f462014-08-09 19:18:42 +0100658 /* Setup the write-once "constant" device info */
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000659 device_info = (struct intel_device_info *)&dev_priv->info;
Chris Wilson87f1f462014-08-09 19:18:42 +0100660 memcpy(device_info, info, sizeof(dev_priv->info));
661 device_info->device_id = dev->pdev->device;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000662
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400663 spin_lock_init(&dev_priv->irq_lock);
664 spin_lock_init(&dev_priv->gpu_error.lock);
Daniel Vetter07f11d42014-09-15 14:35:09 +0200665 mutex_init(&dev_priv->backlight_lock);
Chris Wilson907b28c2013-07-19 20:36:52 +0100666 spin_lock_init(&dev_priv->uncore.lock);
Daniel Vetterc20e8352013-07-24 22:40:23 +0200667 spin_lock_init(&dev_priv->mm.object_stat_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +0530668 spin_lock_init(&dev_priv->mmio_flip_lock);
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400669 mutex_init(&dev_priv->dpio_lock);
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400670 mutex_init(&dev_priv->modeset_restore_lock);
671
Daniel Vetterf742a552013-12-06 10:17:53 +0100672 intel_pm_setup(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300673
Damien Lespiau07144422013-10-15 18:55:40 +0100674 intel_display_crc_init(dev);
675
Daniel Vetterc96ea642012-08-08 22:01:51 +0200676 i915_dump_device_info(dev_priv);
677
Paulo Zanonied1c9e22013-08-12 14:34:08 -0300678 /* Not all pre-production machines fall into this category, only the
679 * very first ones. Almost everything should work, except for maybe
680 * suspend/resume. And we don't implement workarounds that affect only
681 * pre-production machines. */
682 if (IS_HSW_EARLY_SDV(dev))
683 DRM_INFO("This is an early pre-production Haswell machine. "
684 "It may not be fully functional.\n");
685
Dave Airlieec2a4c32009-08-04 11:43:41 +1000686 if (i915_get_bridge_dev(dev)) {
687 ret = -EIO;
688 goto free_priv;
689 }
690
Ben Widawsky1e1bd0f2013-04-08 18:43:49 -0700691 mmio_bar = IS_GEN2(dev) ? 1 : 0;
692 /* Before gen4, the registers and the GTT are behind different BARs.
693 * However, from gen4 onwards, the registers and the GTT are shared
694 * in the same BAR, so we want to restrict this ioremap from
695 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
696 * the register BAR remains the same size for all the earlier
697 * generations up to Ironlake.
698 */
699 if (info->gen < 5)
700 mmio_size = 512*1024;
701 else
702 mmio_size = 2*1024*1024;
703
704 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
705 if (!dev_priv->regs) {
706 DRM_ERROR("failed to map registers\n");
707 ret = -EIO;
708 goto put_bridge;
709 }
710
Ben Widawskyc3d685a2013-10-08 16:31:03 -0700711 /* This must be called before any calls to HAS_PCH_* */
712 intel_detect_pch(dev);
713
714 intel_uncore_init(dev);
715
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800716 ret = i915_gem_gtt_init(dev);
717 if (ret)
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300718 goto out_regs;
Daniel Vettere1887192012-06-12 11:28:17 +0200719
Daniel Vettera4de0522014-06-05 16:20:46 +0200720 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetter0485c9d2014-11-14 10:09:49 +0100721 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
722 * otherwise the vga fbdev driver falls over. */
Chris Wilsonf96de582013-12-16 15:57:40 +0000723 ret = i915_kick_out_firmware_fb(dev_priv);
724 if (ret) {
725 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
726 goto out_gtt;
727 }
Daniel Vetter0485c9d2014-11-14 10:09:49 +0100728
729 ret = i915_kick_out_vgacon(dev_priv);
730 if (ret) {
731 DRM_ERROR("failed to remove conflicting VGA console\n");
732 goto out_gtt;
733 }
Daniel Vettera4de0522014-06-05 16:20:46 +0200734 }
Daniel Vettere1887192012-06-12 11:28:17 +0200735
Dave Airlie466e69b2011-12-19 11:15:29 +0000736 pci_set_master(dev->pdev);
737
Daniel Vetter9f82d232010-08-30 21:25:23 +0200738 /* overlay on gen2 is broken and can't address above 1G */
739 if (IS_GEN2(dev))
740 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
741
Jan Niehusmann6927faf2011-03-01 23:24:16 +0100742 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
743 * using 32bit addressing, overwriting memory if HWS is located
744 * above 4GB.
745 *
746 * The documentation also mentions an issue with undefined
747 * behaviour if any general state is accessed within a page above 4GB,
748 * which also needs to be handled carefully.
749 */
750 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
751 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
752
Ben Widawsky93d18792013-01-17 12:45:17 -0800753 aperture_size = dev_priv->gtt.mappable_end;
Chris Wilson71e93392010-10-27 18:46:52 +0100754
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800755 dev_priv->gtt.mappable =
756 io_mapping_create_wc(dev_priv->gtt.mappable_base,
Daniel Vetterdd2757f2012-06-07 15:55:57 +0200757 aperture_size);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800758 if (dev_priv->gtt.mappable == NULL) {
Venkatesh Pallipadi66441072009-02-24 17:35:11 -0800759 ret = -EIO;
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300760 goto out_gtt;
Venkatesh Pallipadi66441072009-02-24 17:35:11 -0800761 }
762
Ben Widawsky911bdf02013-06-27 16:30:23 -0700763 dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
764 aperture_size);
Eric Anholtab657db12009-01-23 12:57:47 -0800765
Chris Wilsone642abb2010-09-09 12:46:34 +0100766 /* The i915 workqueue is primarily used for batched retirement of
767 * requests (and thus managing bo) once the task has been completed
768 * by the GPU. i915_gem_retire_requests() is called directly when we
769 * need high-priority retirement, such as waiting for an explicit
770 * bo.
771 *
772 * It is also used for periodic low-priority events, such as
Eric Anholtdf9c2042010-11-18 09:31:12 +0800773 * idle-timers and recording error state.
Chris Wilsone642abb2010-09-09 12:46:34 +0100774 *
775 * All tasks on the workqueue are expected to acquire the dev mutex
776 * so there is no point in running more than one instance of the
Tejun Heo53621862012-08-22 16:40:57 -0700777 * workqueue at any time. Use an ordered one.
Chris Wilsone642abb2010-09-09 12:46:34 +0100778 */
Tejun Heo53621862012-08-22 16:40:57 -0700779 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700780 if (dev_priv->wq == NULL) {
781 DRM_ERROR("Failed to create our workqueue.\n");
782 ret = -ENOMEM;
Keith Packarda7b85d22011-07-10 13:12:17 -0700783 goto out_mtrrfree;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700784 }
785
Dave Airlie0e32b392014-05-02 14:02:48 +1000786 dev_priv->dp_wq = alloc_ordered_workqueue("i915-dp", 0);
787 if (dev_priv->dp_wq == NULL) {
788 DRM_ERROR("Failed to create our dp workqueue.\n");
789 ret = -ENOMEM;
790 goto out_freewq;
791 }
792
Chris Wilson737b1502015-01-26 18:03:03 +0200793 dev_priv->gpu_error.hangcheck_wq =
794 alloc_ordered_workqueue("i915-hangcheck", 0);
795 if (dev_priv->gpu_error.hangcheck_wq == NULL) {
796 DRM_ERROR("Failed to create our hangcheck workqueue.\n");
797 ret = -ENOMEM;
798 goto out_freedpwq;
799 }
800
Daniel Vetterb9632912014-09-30 10:56:44 +0200801 intel_irq_init(dev_priv);
Ben Widawsky78511f22013-10-04 21:22:49 -0700802 intel_uncore_sanitize(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800803
Zhenyu Wangc48044112009-12-17 14:48:43 +0800804 /* Try to make sure MCHBAR is enabled before poking at it */
805 intel_setup_mchbar(dev);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700806 intel_setup_gmbus(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100807 intel_opregion_setup(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +0800808
Bryan Freed6d139a82010-10-14 09:14:51 +0100809 intel_setup_bios(dev);
810
Eric Anholt673a3942008-07-30 12:06:12 -0700811 i915_gem_load(dev);
812
Eric Anholted4cb412008-07-29 12:10:39 -0700813 /* On the 945G/GM, the chipset reports the MSI capability on the
814 * integrated graphics even though the support isn't actually there
815 * according to the published specs. It doesn't appear to function
816 * correctly in testing on 945G.
817 * This may be a side effect of MSI having been made available for PEG
818 * and the registers being closely associated.
Keith Packardd1ed6292008-10-17 00:44:42 -0700819 *
820 * According to chipset errata, on the 965GM, MSI interrupts may
Keith Packardb60678a2008-12-08 11:12:28 -0800821 * be lost or delayed, but we use them anyways to avoid
822 * stuck interrupts on some machines.
Eric Anholted4cb412008-07-29 12:10:39 -0700823 */
Keith Packardb60678a2008-12-08 11:12:28 -0800824 if (!IS_I945G(dev) && !IS_I945GM(dev))
Eric Anholtd3e74d02008-11-03 14:46:17 -0800825 pci_enable_msi(dev->pdev);
Eric Anholted4cb412008-07-29 12:10:39 -0700826
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000827 intel_device_info_runtime_init(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700828
Ben Widawskye3c74752013-04-05 13:12:39 -0700829 if (INTEL_INFO(dev)->num_pipes) {
830 ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
831 if (ret)
832 goto out_gem_unload;
833 }
Keith Packard52440212008-11-18 09:30:25 -0800834
Imre Deakda7e29b2014-02-18 00:02:02 +0200835 intel_power_domains_init(dev_priv);
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800836
Jesse Barnes79e53942008-11-07 14:24:08 -0800837 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetter53984632010-09-22 23:44:24 +0200838 ret = i915_load_modeset_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800839 if (ret < 0) {
840 DRM_ERROR("failed to init modeset\n");
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300841 goto out_power_well;
Jesse Barnes79e53942008-11-07 14:24:08 -0800842 }
843 }
844
Ben Widawsky0136db582012-04-10 21:17:01 -0700845 i915_setup_sysfs(dev);
846
Ben Widawskye3c74752013-04-05 13:12:39 -0700847 if (INTEL_INFO(dev)->num_pipes) {
848 /* Must be done after probing outputs */
849 intel_opregion_init(dev);
Rafael J. Wysocki8e5c2b72013-07-25 21:43:39 +0200850 acpi_video_register();
Ben Widawskye3c74752013-04-05 13:12:39 -0700851 }
Matthew Garrett74a365b2009-03-19 21:35:39 +0000852
Daniel Vettereb48eb02012-04-26 23:28:12 +0200853 if (IS_GEN5(dev))
854 intel_gpu_ips_init(dev_priv);
Eric Anholt63ee41d2010-12-20 18:40:06 -0800855
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200856 intel_runtime_pm_enable(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200857
Imre Deak58fddc22015-01-08 17:54:14 +0200858 i915_audio_component_init(dev_priv);
859
Jesse Barnes79e53942008-11-07 14:24:08 -0800860 return 0;
861
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300862out_power_well:
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200863 intel_power_domains_fini(dev_priv);
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300864 drm_vblank_cleanup(dev);
Chris Wilson56e2ea32010-11-08 17:10:29 +0000865out_gem_unload:
Imre Deak4bdc7292014-05-20 19:47:20 +0300866 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
867 unregister_shrinker(&dev_priv->mm.shrinker);
Keith Packarda7b85d22011-07-10 13:12:17 -0700868
Chris Wilson56e2ea32010-11-08 17:10:29 +0000869 if (dev->pdev->msi_enabled)
870 pci_disable_msi(dev->pdev);
871
872 intel_teardown_gmbus(dev);
873 intel_teardown_mchbar(dev);
Stanislaw Gruszka22accca2014-01-25 10:13:37 +0100874 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson737b1502015-01-26 18:03:03 +0200875 destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
876out_freedpwq:
Dave Airlie0e32b392014-05-02 14:02:48 +1000877 destroy_workqueue(dev_priv->dp_wq);
878out_freewq:
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700879 destroy_workqueue(dev_priv->wq);
Keith Packarda7b85d22011-07-10 13:12:17 -0700880out_mtrrfree:
Ben Widawsky911bdf02013-06-27 16:30:23 -0700881 arch_phys_wc_del(dev_priv->gtt.mtrr);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800882 io_mapping_free(dev_priv->gtt.mappable);
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300883out_gtt:
Daniel Vetter90d0a0e2014-08-06 15:04:56 +0200884 i915_global_gtt_cleanup(dev);
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300885out_regs:
Ben Widawskyc3d685a2013-10-08 16:31:03 -0700886 intel_uncore_fini(dev);
Chris Wilson6dda5692010-10-29 21:02:18 +0100887 pci_iounmap(dev->pdev, dev_priv->regs);
Dave Airlieec2a4c32009-08-04 11:43:41 +1000888put_bridge:
889 pci_dev_put(dev_priv->bridge_dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800890free_priv:
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300891 if (dev_priv->slab)
892 kmem_cache_destroy(dev_priv->slab);
Eric Anholt9a298b22009-03-24 12:23:04 -0700893 kfree(dev_priv);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000894 return ret;
895}
896
897int i915_driver_unload(struct drm_device *dev)
898{
899 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc911fc12010-08-20 21:23:20 +0200900 int ret;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000901
Imre Deak58fddc22015-01-08 17:54:14 +0200902 i915_audio_component_cleanup(dev_priv);
903
Chris Wilsonce58c322013-12-02 11:26:07 -0200904 ret = i915_gem_suspend(dev);
905 if (ret) {
906 DRM_ERROR("failed to idle hardware: %d\n", ret);
907 return ret;
908 }
909
Daniel Vetter41373cd2014-09-30 10:56:41 +0200910 intel_power_domains_fini(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200911
Daniel Vettereb48eb02012-04-26 23:28:12 +0200912 intel_gpu_ips_teardown();
Jesse Barnes7648fa92010-05-20 14:28:11 -0700913
Ben Widawsky0136db582012-04-10 21:17:01 -0700914 i915_teardown_sysfs(dev);
915
Imre Deak4bdc7292014-05-20 19:47:20 +0300916 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
917 unregister_shrinker(&dev_priv->mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +0100918
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800919 io_mapping_free(dev_priv->gtt.mappable);
Ben Widawsky911bdf02013-06-27 16:30:23 -0700920 arch_phys_wc_del(dev_priv->gtt.mtrr);
Eric Anholtab657db12009-01-23 12:57:47 -0800921
Chris Wilson44834a62010-08-19 16:09:23 +0100922 acpi_video_unregister();
923
Paulo Zanoni2ebfaf52014-10-15 14:15:04 -0300924 if (drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson7b4f3992010-10-04 15:33:04 +0100925 intel_fbdev_fini(dev);
Paulo Zanoni2ebfaf52014-10-15 14:15:04 -0300926
927 drm_vblank_cleanup(dev);
928
929 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Jesse Barnes3d8620c2010-03-26 11:07:21 -0700930 intel_modeset_cleanup(dev);
931
Zhao Yakui6363ee62009-11-24 09:48:44 +0800932 /*
933 * free the memory space allocated for the child device
934 * config parsed from VBT
935 */
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300936 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
937 kfree(dev_priv->vbt.child_dev);
938 dev_priv->vbt.child_dev = NULL;
939 dev_priv->vbt.child_dev_num = 0;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800940 }
Daniel Vetter6c0d93502010-08-20 18:26:46 +0200941
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000942 vga_switcheroo_unregister_client(dev->pdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000943 vga_client_register(dev->pdev, NULL, NULL, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -0800944 }
945
Daniel Vettera8b48992010-08-20 21:25:11 +0200946 /* Free error state after interrupts are fully disabled. */
Chris Wilson737b1502015-01-26 18:03:03 +0200947 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Daniel Vettera8b48992010-08-20 21:25:11 +0200948 i915_destroy_error_state(dev);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +0200949
Eric Anholted4cb412008-07-29 12:10:39 -0700950 if (dev->pdev->msi_enabled)
951 pci_disable_msi(dev->pdev);
952
Chris Wilson44834a62010-08-19 16:09:23 +0100953 intel_opregion_fini(dev);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100954
Jesse Barnes79e53942008-11-07 14:24:08 -0800955 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetter67e77c52010-08-20 22:26:30 +0200956 /* Flush any outstanding unpin_work. */
957 flush_workqueue(dev_priv->wq);
958
Jesse Barnes79e53942008-11-07 14:24:08 -0800959 mutex_lock(&dev->struct_mutex);
960 i915_gem_cleanup_ringbuffer(dev);
Brad Volkin78a42372014-12-11 12:13:09 -0800961 i915_gem_batch_pool_fini(&dev_priv->mm.batch_pool);
Daniel Vetter55a66622012-06-19 21:55:32 +0200962 i915_gem_context_fini(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800963 mutex_unlock(&dev->struct_mutex);
Chris Wilson9797fbf2012-04-24 15:47:39 +0100964 i915_gem_cleanup_stolen(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800965 }
966
Chris Wilsonf899fc62010-07-20 15:44:45 -0700967 intel_teardown_gmbus(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +0800968 intel_teardown_mchbar(dev);
969
Dave Airlie0e32b392014-05-02 14:02:48 +1000970 destroy_workqueue(dev_priv->dp_wq);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +0200971 destroy_workqueue(dev_priv->wq);
Chris Wilson737b1502015-01-26 18:03:03 +0200972 destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100973 pm_qos_remove_request(&dev_priv->pm_qos);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +0200974
Daniel Vetter90d0a0e2014-08-06 15:04:56 +0200975 i915_global_gtt_cleanup(dev);
Imre Deak6640aab2013-05-22 17:47:13 +0300976
Chris Wilsonaec347a2013-08-26 13:46:09 +0100977 intel_uncore_fini(dev);
978 if (dev_priv->regs != NULL)
979 pci_iounmap(dev->pdev, dev_priv->regs);
980
Chris Wilson42dcedd2012-11-15 11:32:30 +0000981 if (dev_priv->slab)
982 kmem_cache_destroy(dev_priv->slab);
Eric Anholt9a298b22009-03-24 12:23:04 -0700983
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000984 pci_dev_put(dev_priv->bridge_dev);
Daniel Vetter2206e6a2014-05-13 22:21:59 +0200985 kfree(dev_priv);
Dave Airlie22eae942005-11-10 22:16:34 +1100986
987 return 0;
988}
989
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100990int i915_driver_open(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700991{
Chris Wilsonb29c19b2013-09-25 17:34:56 +0100992 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700993
Chris Wilsonb29c19b2013-09-25 17:34:56 +0100994 ret = i915_gem_open(dev, file);
995 if (ret)
996 return ret;
Ben Widawsky254f9652012-06-04 14:42:42 -0700997
Eric Anholt673a3942008-07-30 12:06:12 -0700998 return 0;
999}
1000
Jesse Barnes79e53942008-11-07 14:24:08 -08001001/**
1002 * i915_driver_lastclose - clean up after all DRM clients have exited
1003 * @dev: DRM device
1004 *
1005 * Take care of cleaning up after all DRM clients have exited. In the
1006 * mode setting case, we want to restore the kernel's initial mode (just
1007 * in case the last client left us in a bad state).
1008 *
Daniel Vetter9021f282012-03-26 09:45:41 +02001009 * Additionally, in the non-mode setting case, we'll tear down the GTT
Jesse Barnes79e53942008-11-07 14:24:08 -08001010 * and DMA structures, since the kernel won't be using them, and clea
1011 * up any GEM state.
1012 */
Robin Schroer1a5036b2014-06-02 16:59:39 +02001013void i915_driver_lastclose(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014{
Daniel Vetter377e91b2014-11-19 20:36:49 +01001015 intel_fbdev_restore_mode(dev);
1016 vga_switcheroo_process_delayed_switch();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017}
1018
John Harrison2885f6a2014-06-26 18:23:52 +01001019void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020{
Chris Wilson0d1430a2013-12-04 14:52:06 +00001021 mutex_lock(&dev->struct_mutex);
John Harrison2885f6a2014-06-26 18:23:52 +01001022 i915_gem_context_close(dev, file);
1023 i915_gem_release(dev, file);
Chris Wilson0d1430a2013-12-04 14:52:06 +00001024 mutex_unlock(&dev->struct_mutex);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +03001025
1026 if (drm_core_check_feature(dev, DRIVER_MODESET))
1027 intel_modeset_preclose(dev, file);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028}
1029
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001030void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001031{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001032 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001033
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001034 if (file_priv && file_priv->bsd_ring)
1035 file_priv->bsd_ring = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001036 kfree(file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001037}
1038
Daniel Vetter4feb7652014-11-24 11:21:52 +01001039static int
1040i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
1041 struct drm_file *file)
1042{
1043 return -ENODEV;
1044}
1045
Rob Clarkbaa70942013-08-02 13:27:49 -04001046const struct drm_ioctl_desc i915_ioctls[] = {
Daniel Vetter77f31812014-11-19 21:23:55 +01001047 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1048 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
1049 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
1050 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
1051 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
1052 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001053 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001054 DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterb2c606f2012-01-17 12:50:12 +01001055 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
1056 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
1057 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetter77f31812014-11-19 21:23:55 +01001058 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
Daniel Vetterb2c606f2012-01-17 12:50:12 +01001059 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterd1c1edb2012-04-26 23:28:01 +02001060 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetter77f31812014-11-19 21:23:55 +01001061 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
1062 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
1063 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterf548c0e2014-11-19 21:40:13 +01001064 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001065 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001066 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
Daniel Vetter4feb7652014-11-24 11:21:52 +01001067 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1068 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001069 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1070 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1071 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1072 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
Daniel Vetter71b14ab2014-11-19 20:36:47 +01001073 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1074 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001075 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1076 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1077 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1078 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1079 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1080 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1081 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1082 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1083 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1084 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001085 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001086 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001087 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1088 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Jesse Barnes8ea30862012-01-03 08:05:39 -08001089 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1090 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001091 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1092 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1093 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1094 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Mika Kuoppalab6359912013-10-30 15:44:16 +02001095 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001096 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001097 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1098 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airliec94f7022005-07-07 21:03:38 +10001099};
1100
Damien Lespiauf95aeb12014-06-09 14:39:49 +01001101int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);
Dave Airliecda17382005-07-10 17:31:26 +10001102
Daniel Vetter9021f282012-03-26 09:45:41 +02001103/*
1104 * This is really ugly: Because old userspace abused the linux agp interface to
1105 * manage the gtt, we need to claim that all intel devices are agp. For
1106 * otherwise the drm core refuses to initialize the agp support code.
Dave Airliecda17382005-07-10 17:31:26 +10001107 */
Robin Schroer1a5036b2014-06-02 16:59:39 +02001108int i915_driver_device_is_agp(struct drm_device *dev)
Dave Airliecda17382005-07-10 17:31:26 +10001109{
1110 return 1;
1111}