blob: 7ffb6e651e1647d8483adc842b3208ef0e1334d7 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Dmitry Kravkov5de92402011-05-04 23:51:13 +00003 * Copyright (c) 2007-2011 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020018#include <linux/module.h>
19#include <linux/moduleparam.h>
20#include <linux/kernel.h>
21#include <linux/device.h> /* for dev_info() */
22#include <linux/timer.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020026#include <linux/interrupt.h>
27#include <linux/pci.h>
28#include <linux/init.h>
29#include <linux/netdevice.h>
30#include <linux/etherdevice.h>
31#include <linux/skbuff.h>
32#include <linux/dma-mapping.h>
33#include <linux/bitops.h>
34#include <linux/irq.h>
35#include <linux/delay.h>
36#include <asm/byteorder.h>
37#include <linux/time.h>
38#include <linux/ethtool.h>
39#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080040#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020041#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030042#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020043#include <net/tcp.h>
44#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070045#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <linux/workqueue.h>
47#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/prefetch.h>
50#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/io.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000052#include <linux/stringify.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020054#include "bnx2x.h"
55#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070056#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000057#include "bnx2x_cmn.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000058#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000059#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020060
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070061#include <linux/firmware.h>
62#include "bnx2x_fw_file_hdr.h"
63/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000064#define FW_FILE_VERSION \
65 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
66 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
67 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
68 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000069#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
70#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000071#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070072
Eilon Greenstein34f80b02008-06-23 20:33:01 -070073/* Time in jiffies before concluding the transmitter is hung */
74#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020075
Andrew Morton53a10562008-02-09 23:16:41 -080076static char version[] __devinitdata =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030077 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020078 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
79
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070080MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000081MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030082 "BCM57710/57711/57711E/"
83 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
84 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020085MODULE_LICENSE("GPL");
86MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000087MODULE_FIRMWARE(FW_FILE_NAME_E1);
88MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000089MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020090
Eilon Greenstein555f6c72009-02-12 08:36:11 +000091static int multi_mode = 1;
92module_param(multi_mode, int, 0);
Eilon Greensteinca003922009-08-12 22:53:28 -070093MODULE_PARM_DESC(multi_mode, " Multi queue mode "
94 "(0 Disable; 1 Enable (default))");
95
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000096int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000097module_param(num_queues, int, 0);
98MODULE_PARM_DESC(num_queues, " Number of queues for multi_mode=1"
99 " (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000100
Eilon Greenstein19680c42008-08-13 15:47:33 -0700101static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700102module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000103MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000104
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +0000105#define INT_MODE_INTx 1
106#define INT_MODE_MSI 2
Eilon Greenstein8badd272009-02-12 08:36:15 +0000107static int int_mode;
108module_param(int_mode, int, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300109MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000110 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000111
Eilon Greensteina18f5122009-08-12 08:23:26 +0000112static int dropless_fc;
113module_param(dropless_fc, int, 0);
114MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
115
Eilon Greenstein9898f862009-02-12 08:38:27 +0000116static int poll;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200117module_param(poll, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000118MODULE_PARM_DESC(poll, " Use polling (for debug)");
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000119
120static int mrrs = -1;
121module_param(mrrs, int, 0);
122MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
123
Eilon Greenstein9898f862009-02-12 08:38:27 +0000124static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200125module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000126MODULE_PARM_DESC(debug, " Default debug msglevel");
127
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200128
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300129
130struct workqueue_struct *bnx2x_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000131
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200132enum bnx2x_board_type {
133 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300134 BCM57711,
135 BCM57711E,
136 BCM57712,
137 BCM57712_MF,
138 BCM57800,
139 BCM57800_MF,
140 BCM57810,
141 BCM57810_MF,
142 BCM57840,
143 BCM57840_MF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200144};
145
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700146/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800147static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200148 char *name;
149} board_info[] __devinitdata = {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300150 { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
151 { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
152 { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
153 { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
154 { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
155 { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
156 { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
157 { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
158 { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
159 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
160 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit "
161 "Ethernet Multi Function"}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200162};
163
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300164#ifndef PCI_DEVICE_ID_NX2_57710
165#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
166#endif
167#ifndef PCI_DEVICE_ID_NX2_57711
168#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
169#endif
170#ifndef PCI_DEVICE_ID_NX2_57711E
171#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
172#endif
173#ifndef PCI_DEVICE_ID_NX2_57712
174#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
175#endif
176#ifndef PCI_DEVICE_ID_NX2_57712_MF
177#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
178#endif
179#ifndef PCI_DEVICE_ID_NX2_57800
180#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
181#endif
182#ifndef PCI_DEVICE_ID_NX2_57800_MF
183#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
184#endif
185#ifndef PCI_DEVICE_ID_NX2_57810
186#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
187#endif
188#ifndef PCI_DEVICE_ID_NX2_57810_MF
189#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
190#endif
191#ifndef PCI_DEVICE_ID_NX2_57840
192#define PCI_DEVICE_ID_NX2_57840 CHIP_NUM_57840
193#endif
194#ifndef PCI_DEVICE_ID_NX2_57840_MF
195#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
196#endif
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000197static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000198 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
199 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
200 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000201 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300202 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
203 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
204 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
205 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
206 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
207 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840), BCM57840 },
208 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200209 { 0 }
210};
211
212MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
213
214/****************************************************************************
215* General service functions
216****************************************************************************/
217
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300218static inline void __storm_memset_dma_mapping(struct bnx2x *bp,
219 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000220{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300221 REG_WR(bp, addr, U64_LO(mapping));
222 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000223}
224
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300225static inline void storm_memset_spq_addr(struct bnx2x *bp,
226 dma_addr_t mapping, u16 abs_fid)
227{
228 u32 addr = XSEM_REG_FAST_MEMORY +
229 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
230
231 __storm_memset_dma_mapping(bp, addr, mapping);
232}
233
234static inline void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
235 u16 pf_id)
236{
237 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
238 pf_id);
239 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
240 pf_id);
241 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
242 pf_id);
243 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
244 pf_id);
245}
246
247static inline void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
248 u8 enable)
249{
250 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
251 enable);
252 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
253 enable);
254 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
255 enable);
256 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
257 enable);
258}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000259
260static inline void storm_memset_eq_data(struct bnx2x *bp,
261 struct event_ring_data *eq_data,
262 u16 pfid)
263{
264 size_t size = sizeof(struct event_ring_data);
265
266 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
267
268 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
269}
270
271static inline void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
272 u16 pfid)
273{
274 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
275 REG_WR16(bp, addr, eq_prod);
276}
277
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200278/* used only at init
279 * locking is done by mcp
280 */
stephen hemminger8d962862010-10-21 07:50:56 +0000281static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200282{
283 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
284 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
285 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
286 PCICFG_VENDOR_ID_OFFSET);
287}
288
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200289static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
290{
291 u32 val;
292
293 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
294 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
295 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
296 PCICFG_VENDOR_ID_OFFSET);
297
298 return val;
299}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200300
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000301#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
302#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
303#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
304#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
305#define DMAE_DP_DST_NONE "dst_addr [none]"
306
stephen hemminger8d962862010-10-21 07:50:56 +0000307static void bnx2x_dp_dmae(struct bnx2x *bp, struct dmae_command *dmae,
308 int msglvl)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000309{
310 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
311
312 switch (dmae->opcode & DMAE_COMMAND_DST) {
313 case DMAE_CMD_DST_PCI:
314 if (src_type == DMAE_CMD_SRC_PCI)
315 DP(msglvl, "DMAE: opcode 0x%08x\n"
316 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
317 "comp_addr [%x:%08x], comp_val 0x%08x\n",
318 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
319 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
320 dmae->comp_addr_hi, dmae->comp_addr_lo,
321 dmae->comp_val);
322 else
323 DP(msglvl, "DMAE: opcode 0x%08x\n"
324 "src [%08x], len [%d*4], dst [%x:%08x]\n"
325 "comp_addr [%x:%08x], comp_val 0x%08x\n",
326 dmae->opcode, dmae->src_addr_lo >> 2,
327 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
328 dmae->comp_addr_hi, dmae->comp_addr_lo,
329 dmae->comp_val);
330 break;
331 case DMAE_CMD_DST_GRC:
332 if (src_type == DMAE_CMD_SRC_PCI)
333 DP(msglvl, "DMAE: opcode 0x%08x\n"
334 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
335 "comp_addr [%x:%08x], comp_val 0x%08x\n",
336 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
337 dmae->len, dmae->dst_addr_lo >> 2,
338 dmae->comp_addr_hi, dmae->comp_addr_lo,
339 dmae->comp_val);
340 else
341 DP(msglvl, "DMAE: opcode 0x%08x\n"
342 "src [%08x], len [%d*4], dst [%08x]\n"
343 "comp_addr [%x:%08x], comp_val 0x%08x\n",
344 dmae->opcode, dmae->src_addr_lo >> 2,
345 dmae->len, dmae->dst_addr_lo >> 2,
346 dmae->comp_addr_hi, dmae->comp_addr_lo,
347 dmae->comp_val);
348 break;
349 default:
350 if (src_type == DMAE_CMD_SRC_PCI)
351 DP(msglvl, "DMAE: opcode 0x%08x\n"
352 DP_LEVEL "src_addr [%x:%08x] len [%d * 4] "
353 "dst_addr [none]\n"
354 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
355 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
356 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
357 dmae->comp_val);
358 else
359 DP(msglvl, "DMAE: opcode 0x%08x\n"
360 DP_LEVEL "src_addr [%08x] len [%d * 4] "
361 "dst_addr [none]\n"
362 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
363 dmae->opcode, dmae->src_addr_lo >> 2,
364 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
365 dmae->comp_val);
366 break;
367 }
368
369}
370
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200371/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000372void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200373{
374 u32 cmd_offset;
375 int i;
376
377 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
378 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
379 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
380
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700381 DP(BNX2X_MSG_OFF, "DMAE cmd[%d].%d (0x%08x) : 0x%08x\n",
382 idx, i, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200383 }
384 REG_WR(bp, dmae_reg_go_c[idx], 1);
385}
386
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000387u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
388{
389 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
390 DMAE_CMD_C_ENABLE);
391}
392
393u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
394{
395 return opcode & ~DMAE_CMD_SRC_RESET;
396}
397
398u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
399 bool with_comp, u8 comp_type)
400{
401 u32 opcode = 0;
402
403 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
404 (dst_type << DMAE_COMMAND_DST_SHIFT));
405
406 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
407
408 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
409 opcode |= ((BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT) |
410 (BP_E1HVN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
411 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
412
413#ifdef __BIG_ENDIAN
414 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
415#else
416 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
417#endif
418 if (with_comp)
419 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
420 return opcode;
421}
422
stephen hemminger8d962862010-10-21 07:50:56 +0000423static void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
424 struct dmae_command *dmae,
425 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000426{
427 memset(dmae, 0, sizeof(struct dmae_command));
428
429 /* set the opcode */
430 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
431 true, DMAE_COMP_PCI);
432
433 /* fill in the completion parameters */
434 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
435 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
436 dmae->comp_val = DMAE_COMP_VAL;
437}
438
439/* issue a dmae command over the init-channel and wailt for completion */
stephen hemminger8d962862010-10-21 07:50:56 +0000440static int bnx2x_issue_dmae_with_comp(struct bnx2x *bp,
441 struct dmae_command *dmae)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000442{
443 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000444 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000445 int rc = 0;
446
447 DP(BNX2X_MSG_OFF, "data before [0x%08x 0x%08x 0x%08x 0x%08x]\n",
448 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
449 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
450
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300451 /*
452 * Lock the dmae channel. Disable BHs to prevent a dead-lock
453 * as long as this code is called both from syscall context and
454 * from ndo_set_rx_mode() flow that may be called from BH.
455 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800456 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000457
458 /* reset completion */
459 *wb_comp = 0;
460
461 /* post the command on the channel used for initializations */
462 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
463
464 /* wait for completion */
465 udelay(5);
466 while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
467 DP(BNX2X_MSG_OFF, "wb_comp 0x%08x\n", *wb_comp);
468
469 if (!cnt) {
470 BNX2X_ERR("DMAE timeout!\n");
471 rc = DMAE_TIMEOUT;
472 goto unlock;
473 }
474 cnt--;
475 udelay(50);
476 }
477 if (*wb_comp & DMAE_PCI_ERR_FLAG) {
478 BNX2X_ERR("DMAE PCI error!\n");
479 rc = DMAE_PCI_ERROR;
480 }
481
482 DP(BNX2X_MSG_OFF, "data after [0x%08x 0x%08x 0x%08x 0x%08x]\n",
483 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
484 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
485
486unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800487 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000488 return rc;
489}
490
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700491void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
492 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200493{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000494 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700495
496 if (!bp->dmae_ready) {
497 u32 *data = bnx2x_sp(bp, wb_data[0]);
498
499 DP(BNX2X_MSG_OFF, "DMAE is not ready (dst_addr %08x len32 %d)"
500 " using indirect\n", dst_addr, len32);
501 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
502 return;
503 }
504
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000505 /* set opcode and fixed command fields */
506 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200507
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000508 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000509 dmae.src_addr_lo = U64_LO(dma_addr);
510 dmae.src_addr_hi = U64_HI(dma_addr);
511 dmae.dst_addr_lo = dst_addr >> 2;
512 dmae.dst_addr_hi = 0;
513 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200514
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000515 bnx2x_dp_dmae(bp, &dmae, BNX2X_MSG_OFF);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200516
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000517 /* issue the command and wait for completion */
518 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200519}
520
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700521void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200522{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000523 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700524
525 if (!bp->dmae_ready) {
526 u32 *data = bnx2x_sp(bp, wb_data[0]);
527 int i;
528
529 DP(BNX2X_MSG_OFF, "DMAE is not ready (src_addr %08x len32 %d)"
530 " using indirect\n", src_addr, len32);
531 for (i = 0; i < len32; i++)
532 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
533 return;
534 }
535
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000536 /* set opcode and fixed command fields */
537 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200538
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000539 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000540 dmae.src_addr_lo = src_addr >> 2;
541 dmae.src_addr_hi = 0;
542 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
543 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
544 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200545
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000546 bnx2x_dp_dmae(bp, &dmae, BNX2X_MSG_OFF);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200547
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000548 /* issue the command and wait for completion */
549 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200550}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200551
stephen hemminger8d962862010-10-21 07:50:56 +0000552static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
553 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000554{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000555 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000556 int offset = 0;
557
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000558 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000559 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000560 addr + offset, dmae_wr_max);
561 offset += dmae_wr_max * 4;
562 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000563 }
564
565 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
566}
567
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700568/* used only for slowpath so not inlined */
569static void bnx2x_wb_wr(struct bnx2x *bp, int reg, u32 val_hi, u32 val_lo)
570{
571 u32 wb_write[2];
572
573 wb_write[0] = val_hi;
574 wb_write[1] = val_lo;
575 REG_WR_DMAE(bp, reg, wb_write, 2);
576}
577
578#ifdef USE_WB_RD
579static u64 bnx2x_wb_rd(struct bnx2x *bp, int reg)
580{
581 u32 wb_data[2];
582
583 REG_RD_DMAE(bp, reg, wb_data, 2);
584
585 return HILO_U64(wb_data[0], wb_data[1]);
586}
587#endif
588
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200589static int bnx2x_mc_assert(struct bnx2x *bp)
590{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200591 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700592 int i, rc = 0;
593 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200594
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700595 /* XSTORM */
596 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
597 XSTORM_ASSERT_LIST_INDEX_OFFSET);
598 if (last_idx)
599 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200600
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700601 /* print the asserts */
602 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200603
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700604 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
605 XSTORM_ASSERT_LIST_OFFSET(i));
606 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
607 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
608 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
609 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
610 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
611 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200612
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700613 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
614 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x"
615 " 0x%08x 0x%08x 0x%08x\n",
616 i, row3, row2, row1, row0);
617 rc++;
618 } else {
619 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200620 }
621 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700622
623 /* TSTORM */
624 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
625 TSTORM_ASSERT_LIST_INDEX_OFFSET);
626 if (last_idx)
627 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
628
629 /* print the asserts */
630 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
631
632 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
633 TSTORM_ASSERT_LIST_OFFSET(i));
634 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
635 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
636 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
637 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
638 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
639 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
640
641 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
642 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x"
643 " 0x%08x 0x%08x 0x%08x\n",
644 i, row3, row2, row1, row0);
645 rc++;
646 } else {
647 break;
648 }
649 }
650
651 /* CSTORM */
652 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
653 CSTORM_ASSERT_LIST_INDEX_OFFSET);
654 if (last_idx)
655 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
656
657 /* print the asserts */
658 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
659
660 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
661 CSTORM_ASSERT_LIST_OFFSET(i));
662 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
663 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
664 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
665 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
666 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
667 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
668
669 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
670 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x"
671 " 0x%08x 0x%08x 0x%08x\n",
672 i, row3, row2, row1, row0);
673 rc++;
674 } else {
675 break;
676 }
677 }
678
679 /* USTORM */
680 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
681 USTORM_ASSERT_LIST_INDEX_OFFSET);
682 if (last_idx)
683 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
684
685 /* print the asserts */
686 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
687
688 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
689 USTORM_ASSERT_LIST_OFFSET(i));
690 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
691 USTORM_ASSERT_LIST_OFFSET(i) + 4);
692 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
693 USTORM_ASSERT_LIST_OFFSET(i) + 8);
694 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
695 USTORM_ASSERT_LIST_OFFSET(i) + 12);
696
697 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
698 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x"
699 " 0x%08x 0x%08x 0x%08x\n",
700 i, row3, row2, row1, row0);
701 rc++;
702 } else {
703 break;
704 }
705 }
706
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200707 return rc;
708}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800709
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000710void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200711{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000712 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200713 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000714 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200715 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000716 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000717 if (BP_NOMCP(bp)) {
718 BNX2X_ERR("NO MCP - can not dump\n");
719 return;
720 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000721 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
722 (bp->common.bc_ver & 0xff0000) >> 16,
723 (bp->common.bc_ver & 0xff00) >> 8,
724 (bp->common.bc_ver & 0xff));
725
726 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
727 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
728 printk("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000729
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000730 if (BP_PATH(bp) == 0)
731 trace_shmem_base = bp->common.shmem_base;
732 else
733 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
734 addr = trace_shmem_base - 0x0800 + 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000735 mark = REG_RD(bp, addr);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000736 mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
737 + ((mark + 0x3) & ~0x3) - 0x08000000;
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000738 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200739
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000740 printk("%s", lvl);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000741 for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200742 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000743 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200744 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000745 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200746 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000747 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200748 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000749 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200750 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000751 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200752 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000753 printk("%s" "end of fw dump\n", lvl);
754}
755
756static inline void bnx2x_fw_dump(struct bnx2x *bp)
757{
758 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200759}
760
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000761void bnx2x_panic_dump(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200762{
763 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000764 u16 j;
765 struct hc_sp_status_block_data sp_sb_data;
766 int func = BP_FUNC(bp);
767#ifdef BNX2X_STOP_ON_ERROR
768 u16 start = 0, end = 0;
769#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200770
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700771 bp->stats_state = STATS_STATE_DISABLED;
772 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
773
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200774 BNX2X_ERR("begin crash dump -----------------\n");
775
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000776 /* Indices */
777 /* Common */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000778 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x)"
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300779 " spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
780 bp->def_idx, bp->def_att_idx, bp->attn_state,
781 bp->spq_prod_idx, bp->stats_counter);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000782 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
783 bp->def_status_blk->atten_status_block.attn_bits,
784 bp->def_status_blk->atten_status_block.attn_bits_ack,
785 bp->def_status_blk->atten_status_block.status_block_id,
786 bp->def_status_blk->atten_status_block.attn_bits_index);
787 BNX2X_ERR(" def (");
788 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
789 pr_cont("0x%x%s",
790 bp->def_status_blk->sp_sb.index_values[i],
791 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000792
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000793 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
794 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
795 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
796 i*sizeof(u32));
797
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300798 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) "
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000799 "pf_id(0x%x) vnic_id(0x%x) "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300800 "vf_id(0x%x) vf_valid (0x%x) "
801 "state(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000802 sp_sb_data.igu_sb_id,
803 sp_sb_data.igu_seg_id,
804 sp_sb_data.p_func.pf_id,
805 sp_sb_data.p_func.vnic_id,
806 sp_sb_data.p_func.vf_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300807 sp_sb_data.p_func.vf_valid,
808 sp_sb_data.state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000809
810
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000811 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000812 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000813 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000814 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000815 struct hc_status_block_data_e1x sb_data_e1x;
816 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300817 CHIP_IS_E1x(bp) ?
818 sb_data_e1x.common.state_machine :
819 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000820 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300821 CHIP_IS_E1x(bp) ?
822 sb_data_e1x.index_data :
823 sb_data_e2.index_data;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000824 int data_size;
825 u32 *sb_data_p;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000826
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000827 /* Rx */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000828 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x)"
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000829 " rx_comp_prod(0x%x)"
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000830 " rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000831 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000832 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000833 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000834 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x)"
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000835 " fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000836 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000837 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000838
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000839 /* Tx */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000840 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x)"
841 " tx_bd_prod(0x%x) tx_bd_cons(0x%x)"
842 " *tx_cons_sb(0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200843 i, fp->tx_pkt_prod, fp->tx_pkt_cons, fp->tx_bd_prod,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700844 fp->tx_bd_cons, le16_to_cpu(*fp->tx_cons_sb));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000845
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300846 loop = CHIP_IS_E1x(bp) ?
847 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000848
849 /* host sb data */
850
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000851#ifdef BCM_CNIC
852 if (IS_FCOE_FP(fp))
853 continue;
854#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000855 BNX2X_ERR(" run indexes (");
856 for (j = 0; j < HC_SB_MAX_SM; j++)
857 pr_cont("0x%x%s",
858 fp->sb_running_index[j],
859 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
860
861 BNX2X_ERR(" indexes (");
862 for (j = 0; j < loop; j++)
863 pr_cont("0x%x%s",
864 fp->sb_index_values[j],
865 (j == loop - 1) ? ")" : " ");
866 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300867 data_size = CHIP_IS_E1x(bp) ?
868 sizeof(struct hc_status_block_data_e1x) :
869 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000870 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300871 sb_data_p = CHIP_IS_E1x(bp) ?
872 (u32 *)&sb_data_e1x :
873 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000874 /* copy sb data in here */
875 for (j = 0; j < data_size; j++)
876 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
877 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
878 j * sizeof(u32));
879
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300880 if (!CHIP_IS_E1x(bp)) {
881 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) "
882 "vnic_id(0x%x) same_igu_sb_1b(0x%x) "
883 "state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000884 sb_data_e2.common.p_func.pf_id,
885 sb_data_e2.common.p_func.vf_id,
886 sb_data_e2.common.p_func.vf_valid,
887 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300888 sb_data_e2.common.same_igu_sb_1b,
889 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000890 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300891 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) "
892 "vnic_id(0x%x) same_igu_sb_1b(0x%x) "
893 "state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000894 sb_data_e1x.common.p_func.pf_id,
895 sb_data_e1x.common.p_func.vf_id,
896 sb_data_e1x.common.p_func.vf_valid,
897 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300898 sb_data_e1x.common.same_igu_sb_1b,
899 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000900 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000901
902 /* SB_SMs data */
903 for (j = 0; j < HC_SB_MAX_SM; j++) {
904 pr_cont("SM[%d] __flags (0x%x) "
905 "igu_sb_id (0x%x) igu_seg_id(0x%x) "
906 "time_to_expire (0x%x) "
907 "timer_value(0x%x)\n", j,
908 hc_sm_p[j].__flags,
909 hc_sm_p[j].igu_sb_id,
910 hc_sm_p[j].igu_seg_id,
911 hc_sm_p[j].time_to_expire,
912 hc_sm_p[j].timer_value);
913 }
914
915 /* Indecies data */
916 for (j = 0; j < loop; j++) {
917 pr_cont("INDEX[%d] flags (0x%x) "
918 "timeout (0x%x)\n", j,
919 hc_index_p[j].flags,
920 hc_index_p[j].timeout);
921 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000922 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200923
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000924#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000925 /* Rings */
926 /* Rx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000927 for_each_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000928 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200929
930 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
931 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000932 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200933 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
934 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
935
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000936 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
937 i, j, rx_bd[1], rx_bd[0], sw_bd->skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200938 }
939
Eilon Greenstein3196a882008-08-13 15:58:49 -0700940 start = RX_SGE(fp->rx_sge_prod);
941 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000942 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700943 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
944 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
945
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000946 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
947 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700948 }
949
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200950 start = RCQ_BD(fp->rx_comp_cons - 10);
951 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000952 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200953 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
954
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000955 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
956 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200957 }
958 }
959
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000960 /* Tx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000961 for_each_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000962 struct bnx2x_fastpath *fp = &bp->fp[i];
963
964 start = TX_BD(le16_to_cpu(*fp->tx_cons_sb) - 10);
965 end = TX_BD(le16_to_cpu(*fp->tx_cons_sb) + 245);
966 for (j = start; j != end; j = TX_BD(j + 1)) {
967 struct sw_tx_bd *sw_bd = &fp->tx_buf_ring[j];
968
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000969 BNX2X_ERR("fp%d: packet[%x]=[%p,%x]\n",
970 i, j, sw_bd->skb, sw_bd->first_bd);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000971 }
972
973 start = TX_BD(fp->tx_bd_cons - 10);
974 end = TX_BD(fp->tx_bd_cons + 254);
975 for (j = start; j != end; j = TX_BD(j + 1)) {
976 u32 *tx_bd = (u32 *)&fp->tx_desc_ring[j];
977
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000978 BNX2X_ERR("fp%d: tx_bd[%x]=[%x:%x:%x:%x]\n",
979 i, j, tx_bd[0], tx_bd[1], tx_bd[2], tx_bd[3]);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000980 }
981 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000982#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700983 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200984 bnx2x_mc_assert(bp);
985 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200986}
987
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300988/*
989 * FLR Support for E2
990 *
991 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
992 * initialization.
993 */
994#define FLR_WAIT_USEC 10000 /* 10 miliseconds */
995#define FLR_WAIT_INTERAVAL 50 /* usec */
996#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERAVAL) /* 200 */
997
998struct pbf_pN_buf_regs {
999 int pN;
1000 u32 init_crd;
1001 u32 crd;
1002 u32 crd_freed;
1003};
1004
1005struct pbf_pN_cmd_regs {
1006 int pN;
1007 u32 lines_occup;
1008 u32 lines_freed;
1009};
1010
1011static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1012 struct pbf_pN_buf_regs *regs,
1013 u32 poll_count)
1014{
1015 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1016 u32 cur_cnt = poll_count;
1017
1018 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1019 crd = crd_start = REG_RD(bp, regs->crd);
1020 init_crd = REG_RD(bp, regs->init_crd);
1021
1022 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1023 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1024 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1025
1026 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1027 (init_crd - crd_start))) {
1028 if (cur_cnt--) {
1029 udelay(FLR_WAIT_INTERAVAL);
1030 crd = REG_RD(bp, regs->crd);
1031 crd_freed = REG_RD(bp, regs->crd_freed);
1032 } else {
1033 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1034 regs->pN);
1035 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1036 regs->pN, crd);
1037 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1038 regs->pN, crd_freed);
1039 break;
1040 }
1041 }
1042 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
1043 poll_count-cur_cnt, FLR_WAIT_INTERAVAL, regs->pN);
1044}
1045
1046static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1047 struct pbf_pN_cmd_regs *regs,
1048 u32 poll_count)
1049{
1050 u32 occup, to_free, freed, freed_start;
1051 u32 cur_cnt = poll_count;
1052
1053 occup = to_free = REG_RD(bp, regs->lines_occup);
1054 freed = freed_start = REG_RD(bp, regs->lines_freed);
1055
1056 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1057 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1058
1059 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1060 if (cur_cnt--) {
1061 udelay(FLR_WAIT_INTERAVAL);
1062 occup = REG_RD(bp, regs->lines_occup);
1063 freed = REG_RD(bp, regs->lines_freed);
1064 } else {
1065 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1066 regs->pN);
1067 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1068 regs->pN, occup);
1069 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1070 regs->pN, freed);
1071 break;
1072 }
1073 }
1074 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
1075 poll_count-cur_cnt, FLR_WAIT_INTERAVAL, regs->pN);
1076}
1077
1078static inline u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1079 u32 expected, u32 poll_count)
1080{
1081 u32 cur_cnt = poll_count;
1082 u32 val;
1083
1084 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
1085 udelay(FLR_WAIT_INTERAVAL);
1086
1087 return val;
1088}
1089
1090static inline int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1091 char *msg, u32 poll_cnt)
1092{
1093 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1094 if (val != 0) {
1095 BNX2X_ERR("%s usage count=%d\n", msg, val);
1096 return 1;
1097 }
1098 return 0;
1099}
1100
1101static u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
1102{
1103 /* adjust polling timeout */
1104 if (CHIP_REV_IS_EMUL(bp))
1105 return FLR_POLL_CNT * 2000;
1106
1107 if (CHIP_REV_IS_FPGA(bp))
1108 return FLR_POLL_CNT * 120;
1109
1110 return FLR_POLL_CNT;
1111}
1112
1113static void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
1114{
1115 struct pbf_pN_cmd_regs cmd_regs[] = {
1116 {0, (CHIP_IS_E3B0(bp)) ?
1117 PBF_REG_TQ_OCCUPANCY_Q0 :
1118 PBF_REG_P0_TQ_OCCUPANCY,
1119 (CHIP_IS_E3B0(bp)) ?
1120 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1121 PBF_REG_P0_TQ_LINES_FREED_CNT},
1122 {1, (CHIP_IS_E3B0(bp)) ?
1123 PBF_REG_TQ_OCCUPANCY_Q1 :
1124 PBF_REG_P1_TQ_OCCUPANCY,
1125 (CHIP_IS_E3B0(bp)) ?
1126 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1127 PBF_REG_P1_TQ_LINES_FREED_CNT},
1128 {4, (CHIP_IS_E3B0(bp)) ?
1129 PBF_REG_TQ_OCCUPANCY_LB_Q :
1130 PBF_REG_P4_TQ_OCCUPANCY,
1131 (CHIP_IS_E3B0(bp)) ?
1132 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1133 PBF_REG_P4_TQ_LINES_FREED_CNT}
1134 };
1135
1136 struct pbf_pN_buf_regs buf_regs[] = {
1137 {0, (CHIP_IS_E3B0(bp)) ?
1138 PBF_REG_INIT_CRD_Q0 :
1139 PBF_REG_P0_INIT_CRD ,
1140 (CHIP_IS_E3B0(bp)) ?
1141 PBF_REG_CREDIT_Q0 :
1142 PBF_REG_P0_CREDIT,
1143 (CHIP_IS_E3B0(bp)) ?
1144 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1145 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1146 {1, (CHIP_IS_E3B0(bp)) ?
1147 PBF_REG_INIT_CRD_Q1 :
1148 PBF_REG_P1_INIT_CRD,
1149 (CHIP_IS_E3B0(bp)) ?
1150 PBF_REG_CREDIT_Q1 :
1151 PBF_REG_P1_CREDIT,
1152 (CHIP_IS_E3B0(bp)) ?
1153 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1154 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1155 {4, (CHIP_IS_E3B0(bp)) ?
1156 PBF_REG_INIT_CRD_LB_Q :
1157 PBF_REG_P4_INIT_CRD,
1158 (CHIP_IS_E3B0(bp)) ?
1159 PBF_REG_CREDIT_LB_Q :
1160 PBF_REG_P4_CREDIT,
1161 (CHIP_IS_E3B0(bp)) ?
1162 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1163 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1164 };
1165
1166 int i;
1167
1168 /* Verify the command queues are flushed P0, P1, P4 */
1169 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1170 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1171
1172
1173 /* Verify the transmission buffers are flushed P0, P1, P4 */
1174 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1175 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1176}
1177
1178#define OP_GEN_PARAM(param) \
1179 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1180
1181#define OP_GEN_TYPE(type) \
1182 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1183
1184#define OP_GEN_AGG_VECT(index) \
1185 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1186
1187
1188static inline int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func,
1189 u32 poll_cnt)
1190{
1191 struct sdm_op_gen op_gen = {0};
1192
1193 u32 comp_addr = BAR_CSTRORM_INTMEM +
1194 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1195 int ret = 0;
1196
1197 if (REG_RD(bp, comp_addr)) {
1198 BNX2X_ERR("Cleanup complete is not 0\n");
1199 return 1;
1200 }
1201
1202 op_gen.command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1203 op_gen.command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1204 op_gen.command |= OP_GEN_AGG_VECT(clnup_func);
1205 op_gen.command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
1206
1207 DP(BNX2X_MSG_SP, "FW Final cleanup\n");
1208 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen.command);
1209
1210 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1211 BNX2X_ERR("FW final cleanup did not succeed\n");
1212 ret = 1;
1213 }
1214 /* Zero completion for nxt FLR */
1215 REG_WR(bp, comp_addr, 0);
1216
1217 return ret;
1218}
1219
1220static inline u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
1221{
1222 int pos;
1223 u16 status;
1224
1225 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
1226 if (!pos)
1227 return false;
1228
1229 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
1230 return status & PCI_EXP_DEVSTA_TRPND;
1231}
1232
1233/* PF FLR specific routines
1234*/
1235static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1236{
1237
1238 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1239 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1240 CFC_REG_NUM_LCIDS_INSIDE_PF,
1241 "CFC PF usage counter timed out",
1242 poll_cnt))
1243 return 1;
1244
1245
1246 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1247 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1248 DORQ_REG_PF_USAGE_CNT,
1249 "DQ PF usage counter timed out",
1250 poll_cnt))
1251 return 1;
1252
1253 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1254 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1255 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1256 "QM PF usage counter timed out",
1257 poll_cnt))
1258 return 1;
1259
1260 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1261 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1262 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1263 "Timers VNIC usage counter timed out",
1264 poll_cnt))
1265 return 1;
1266 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1267 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1268 "Timers NUM_SCANS usage counter timed out",
1269 poll_cnt))
1270 return 1;
1271
1272 /* Wait DMAE PF usage counter to zero */
1273 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1274 dmae_reg_go_c[INIT_DMAE_C(bp)],
1275 "DMAE dommand register timed out",
1276 poll_cnt))
1277 return 1;
1278
1279 return 0;
1280}
1281
1282static void bnx2x_hw_enable_status(struct bnx2x *bp)
1283{
1284 u32 val;
1285
1286 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1287 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1288
1289 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1290 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1291
1292 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1293 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1294
1295 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1296 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1297
1298 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1299 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1300
1301 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1302 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1303
1304 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1305 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1306
1307 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1308 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1309 val);
1310}
1311
1312static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1313{
1314 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1315
1316 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1317
1318 /* Re-enable PF target read access */
1319 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1320
1321 /* Poll HW usage counters */
1322 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1323 return -EBUSY;
1324
1325 /* Zero the igu 'trailing edge' and 'leading edge' */
1326
1327 /* Send the FW cleanup command */
1328 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1329 return -EBUSY;
1330
1331 /* ATC cleanup */
1332
1333 /* Verify TX hw is flushed */
1334 bnx2x_tx_hw_flushed(bp, poll_cnt);
1335
1336 /* Wait 100ms (not adjusted according to platform) */
1337 msleep(100);
1338
1339 /* Verify no pending pci transactions */
1340 if (bnx2x_is_pcie_pending(bp->pdev))
1341 BNX2X_ERR("PCIE Transactions still pending\n");
1342
1343 /* Debug */
1344 bnx2x_hw_enable_status(bp);
1345
1346 /*
1347 * Master enable - Due to WB DMAE writes performed before this
1348 * register is re-initialized as part of the regular function init
1349 */
1350 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1351
1352 return 0;
1353}
1354
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001355static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001356{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001357 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001358 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1359 u32 val = REG_RD(bp, addr);
1360 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001361 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001362
1363 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001364 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1365 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001366 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1367 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eilon Greenstein8badd272009-02-12 08:36:15 +00001368 } else if (msi) {
1369 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1370 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1371 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1372 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001373 } else {
1374 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001375 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001376 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1377 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001378
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001379 if (!CHIP_IS_E1(bp)) {
1380 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
1381 val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001382
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001383 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001384
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001385 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1386 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001387 }
1388
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001389 if (CHIP_IS_E1(bp))
1390 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1391
Eilon Greenstein8badd272009-02-12 08:36:15 +00001392 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) mode %s\n",
1393 val, port, addr, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001394
1395 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001396 /*
1397 * Ensure that HC_CONFIG is written before leading/trailing edge config
1398 */
1399 mmiowb();
1400 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001401
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001402 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001403 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001404 if (IS_MF(bp)) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001405 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001406 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001407 /* enable nig and gpio3 attention */
1408 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001409 } else
1410 val = 0xffff;
1411
1412 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1413 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1414 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001415
1416 /* Make sure that interrupts are indeed enabled from here on */
1417 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001418}
1419
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001420static void bnx2x_igu_int_enable(struct bnx2x *bp)
1421{
1422 u32 val;
1423 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
1424 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
1425
1426 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1427
1428 if (msix) {
1429 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1430 IGU_PF_CONF_SINGLE_ISR_EN);
1431 val |= (IGU_PF_CONF_FUNC_EN |
1432 IGU_PF_CONF_MSI_MSIX_EN |
1433 IGU_PF_CONF_ATTN_BIT_EN);
1434 } else if (msi) {
1435 val &= ~IGU_PF_CONF_INT_LINE_EN;
1436 val |= (IGU_PF_CONF_FUNC_EN |
1437 IGU_PF_CONF_MSI_MSIX_EN |
1438 IGU_PF_CONF_ATTN_BIT_EN |
1439 IGU_PF_CONF_SINGLE_ISR_EN);
1440 } else {
1441 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
1442 val |= (IGU_PF_CONF_FUNC_EN |
1443 IGU_PF_CONF_INT_LINE_EN |
1444 IGU_PF_CONF_ATTN_BIT_EN |
1445 IGU_PF_CONF_SINGLE_ISR_EN);
1446 }
1447
1448 DP(NETIF_MSG_INTR, "write 0x%x to IGU mode %s\n",
1449 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1450
1451 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1452
1453 barrier();
1454
1455 /* init leading/trailing edge */
1456 if (IS_MF(bp)) {
1457 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
1458 if (bp->port.pmf)
1459 /* enable nig and gpio3 attention */
1460 val |= 0x1100;
1461 } else
1462 val = 0xffff;
1463
1464 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1465 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1466
1467 /* Make sure that interrupts are indeed enabled from here on */
1468 mmiowb();
1469}
1470
1471void bnx2x_int_enable(struct bnx2x *bp)
1472{
1473 if (bp->common.int_block == INT_BLOCK_HC)
1474 bnx2x_hc_int_enable(bp);
1475 else
1476 bnx2x_igu_int_enable(bp);
1477}
1478
1479static void bnx2x_hc_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001480{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001481 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001482 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1483 u32 val = REG_RD(bp, addr);
1484
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001485 /*
1486 * in E1 we must use only PCI configuration space to disable
1487 * MSI/MSIX capablility
1488 * It's forbitten to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
1489 */
1490 if (CHIP_IS_E1(bp)) {
1491 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
1492 * Use mask register to prevent from HC sending interrupts
1493 * after we exit the function
1494 */
1495 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
1496
1497 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1498 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1499 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
1500 } else
1501 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1502 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1503 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1504 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001505
1506 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
1507 val, port, addr);
1508
Eilon Greenstein8badd272009-02-12 08:36:15 +00001509 /* flush all outstanding writes */
1510 mmiowb();
1511
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001512 REG_WR(bp, addr, val);
1513 if (REG_RD(bp, addr) != val)
1514 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1515}
1516
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001517static void bnx2x_igu_int_disable(struct bnx2x *bp)
1518{
1519 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1520
1521 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
1522 IGU_PF_CONF_INT_LINE_EN |
1523 IGU_PF_CONF_ATTN_BIT_EN);
1524
1525 DP(NETIF_MSG_INTR, "write %x to IGU\n", val);
1526
1527 /* flush all outstanding writes */
1528 mmiowb();
1529
1530 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1531 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
1532 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1533}
1534
stephen hemminger8d962862010-10-21 07:50:56 +00001535static void bnx2x_int_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001536{
1537 if (bp->common.int_block == INT_BLOCK_HC)
1538 bnx2x_hc_int_disable(bp);
1539 else
1540 bnx2x_igu_int_disable(bp);
1541}
1542
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001543void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001544{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001545 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001546 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001547
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001548 if (disable_hw)
1549 /* prevent the HW from sending interrupts */
1550 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001551
1552 /* make sure all ISRs are done */
1553 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001554 synchronize_irq(bp->msix_table[0].vector);
1555 offset = 1;
Michael Chan37b091b2009-10-10 13:46:55 +00001556#ifdef BCM_CNIC
1557 offset++;
1558#endif
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001559 for_each_eth_queue(bp, i)
Eilon Greenstein8badd272009-02-12 08:36:15 +00001560 synchronize_irq(bp->msix_table[i + offset].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001561 } else
1562 synchronize_irq(bp->pdev->irq);
1563
1564 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001565 cancel_delayed_work(&bp->sp_task);
1566 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001567}
1568
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001569/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001570
1571/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001572 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001573 */
1574
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001575/* Return true if succeeded to acquire the lock */
1576static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1577{
1578 u32 lock_status;
1579 u32 resource_bit = (1 << resource);
1580 int func = BP_FUNC(bp);
1581 u32 hw_lock_control_reg;
1582
1583 DP(NETIF_MSG_HW, "Trying to take a lock on resource %d\n", resource);
1584
1585 /* Validating that the resource is within range */
1586 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1587 DP(NETIF_MSG_HW,
1588 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1589 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001590 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001591 }
1592
1593 if (func <= 5)
1594 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1595 else
1596 hw_lock_control_reg =
1597 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1598
1599 /* Try to acquire the lock */
1600 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1601 lock_status = REG_RD(bp, hw_lock_control_reg);
1602 if (lock_status & resource_bit)
1603 return true;
1604
1605 DP(NETIF_MSG_HW, "Failed to get a lock on resource %d\n", resource);
1606 return false;
1607}
1608
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001609/**
1610 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1611 *
1612 * @bp: driver handle
1613 *
1614 * Returns the recovery leader resource id according to the engine this function
1615 * belongs to. Currently only only 2 engines is supported.
1616 */
1617static inline int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
1618{
1619 if (BP_PATH(bp))
1620 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1621 else
1622 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1623}
1624
1625/**
1626 * bnx2x_trylock_leader_lock- try to aquire a leader lock.
1627 *
1628 * @bp: driver handle
1629 *
1630 * Tries to aquire a leader lock for cuurent engine.
1631 */
1632static inline bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
1633{
1634 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1635}
1636
Michael Chan993ac7b2009-10-10 13:46:56 +00001637#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001638static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Michael Chan993ac7b2009-10-10 13:46:56 +00001639#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -07001640
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001641void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001642{
1643 struct bnx2x *bp = fp->bp;
1644 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1645 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001646 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
1647 struct bnx2x_queue_sp_obj *q_obj = &fp->q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001648
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001649 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001650 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001651 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001652 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001653
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001654 switch (command) {
1655 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
1656 DP(NETIF_MSG_IFUP, "got UPDATE ramrod. CID %d\n", cid);
1657 drv_cmd = BNX2X_Q_CMD_UPDATE;
1658 break;
1659 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001660 DP(NETIF_MSG_IFUP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001661 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001662 break;
1663
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001664 case (RAMROD_CMD_ID_ETH_HALT):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001665 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001666 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001667 break;
1668
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001669 case (RAMROD_CMD_ID_ETH_TERMINATE):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001670 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] teminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001671 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1672 break;
1673
1674 case (RAMROD_CMD_ID_ETH_EMPTY):
1675 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] empty ramrod\n", cid);
1676 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001677 break;
1678
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001679 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001680 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1681 command, fp->index);
1682 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001683 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001684
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001685 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1686 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1687 /* q_obj->complete_cmd() failure means that this was
1688 * an unexpected completion.
1689 *
1690 * In this case we don't want to increase the bp->spq_left
1691 * because apparently we haven't sent this command the first
1692 * place.
1693 */
1694#ifdef BNX2X_STOP_ON_ERROR
1695 bnx2x_panic();
1696#else
1697 return;
1698#endif
1699
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001700 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001701 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001702 /* push the change in bp->spq_left and towards the memory */
1703 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001704
1705 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001706}
1707
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001708void bnx2x_update_rx_prod(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1709 u16 bd_prod, u16 rx_comp_prod, u16 rx_sge_prod)
1710{
1711 u32 start = BAR_USTRORM_INTMEM + fp->ustorm_rx_prods_offset;
1712
1713 bnx2x_update_rx_prod_gen(bp, fp, bd_prod, rx_comp_prod, rx_sge_prod,
1714 start);
1715}
1716
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001717irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001718{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001719 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001720 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001721 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001722 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001723
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001724 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001725 if (unlikely(status == 0)) {
1726 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1727 return IRQ_NONE;
1728 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001729 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001730
Eilon Greenstein3196a882008-08-13 15:58:49 -07001731#ifdef BNX2X_STOP_ON_ERROR
1732 if (unlikely(bp->panic))
1733 return IRQ_HANDLED;
1734#endif
1735
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001736 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001737 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001738
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001739 mask = 0x2 << (fp->index + CNIC_CONTEXT_USE);
Eilon Greensteinca003922009-08-12 22:53:28 -07001740 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001741 /* Handle Rx or Tx according to SB id */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001742 prefetch(fp->rx_cons_sb);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001743 prefetch(fp->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001744 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001745 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001746 status &= ~mask;
1747 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001748 }
1749
Michael Chan993ac7b2009-10-10 13:46:56 +00001750#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001751 mask = 0x2;
Michael Chan993ac7b2009-10-10 13:46:56 +00001752 if (status & (mask | 0x1)) {
1753 struct cnic_ops *c_ops = NULL;
1754
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001755 if (likely(bp->state == BNX2X_STATE_OPEN)) {
1756 rcu_read_lock();
1757 c_ops = rcu_dereference(bp->cnic_ops);
1758 if (c_ops)
1759 c_ops->cnic_handler(bp->cnic_data, NULL);
1760 rcu_read_unlock();
1761 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001762
1763 status &= ~mask;
1764 }
1765#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001766
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001767 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001768 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001769
1770 status &= ~0x1;
1771 if (!status)
1772 return IRQ_HANDLED;
1773 }
1774
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001775 if (unlikely(status))
1776 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001777 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001778
1779 return IRQ_HANDLED;
1780}
1781
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001782/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001783
1784/*
1785 * General service functions
1786 */
1787
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001788int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001789{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001790 u32 lock_status;
1791 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001792 int func = BP_FUNC(bp);
1793 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001794 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001795
1796 /* Validating that the resource is within range */
1797 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1798 DP(NETIF_MSG_HW,
1799 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1800 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1801 return -EINVAL;
1802 }
1803
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001804 if (func <= 5) {
1805 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1806 } else {
1807 hw_lock_control_reg =
1808 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1809 }
1810
Eliezer Tamirf1410642008-02-28 11:51:50 -08001811 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001812 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001813 if (lock_status & resource_bit) {
1814 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1815 lock_status, resource_bit);
1816 return -EEXIST;
1817 }
1818
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001819 /* Try for 5 second every 5ms */
1820 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001821 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001822 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1823 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001824 if (lock_status & resource_bit)
1825 return 0;
1826
1827 msleep(5);
1828 }
1829 DP(NETIF_MSG_HW, "Timeout\n");
1830 return -EAGAIN;
1831}
1832
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001833int bnx2x_release_leader_lock(struct bnx2x *bp)
1834{
1835 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1836}
1837
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001838int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001839{
1840 u32 lock_status;
1841 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001842 int func = BP_FUNC(bp);
1843 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001844
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001845 DP(NETIF_MSG_HW, "Releasing a lock on resource %d\n", resource);
1846
Eliezer Tamirf1410642008-02-28 11:51:50 -08001847 /* Validating that the resource is within range */
1848 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1849 DP(NETIF_MSG_HW,
1850 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1851 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1852 return -EINVAL;
1853 }
1854
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001855 if (func <= 5) {
1856 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1857 } else {
1858 hw_lock_control_reg =
1859 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1860 }
1861
Eliezer Tamirf1410642008-02-28 11:51:50 -08001862 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001863 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001864 if (!(lock_status & resource_bit)) {
1865 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1866 lock_status, resource_bit);
1867 return -EFAULT;
1868 }
1869
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001870 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001871 return 0;
1872}
1873
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001874
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001875int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1876{
1877 /* The GPIO should be swapped if swap register is set and active */
1878 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1879 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1880 int gpio_shift = gpio_num +
1881 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1882 u32 gpio_mask = (1 << gpio_shift);
1883 u32 gpio_reg;
1884 int value;
1885
1886 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1887 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1888 return -EINVAL;
1889 }
1890
1891 /* read GPIO value */
1892 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1893
1894 /* get the requested pin value */
1895 if ((gpio_reg & gpio_mask) == gpio_mask)
1896 value = 1;
1897 else
1898 value = 0;
1899
1900 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1901
1902 return value;
1903}
1904
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001905int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001906{
1907 /* The GPIO should be swapped if swap register is set and active */
1908 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001909 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001910 int gpio_shift = gpio_num +
1911 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1912 u32 gpio_mask = (1 << gpio_shift);
1913 u32 gpio_reg;
1914
1915 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1916 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1917 return -EINVAL;
1918 }
1919
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001920 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001921 /* read GPIO and mask except the float bits */
1922 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1923
1924 switch (mode) {
1925 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1926 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output low\n",
1927 gpio_num, gpio_shift);
1928 /* clear FLOAT and set CLR */
1929 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1930 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1931 break;
1932
1933 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1934 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output high\n",
1935 gpio_num, gpio_shift);
1936 /* clear FLOAT and set SET */
1937 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1938 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1939 break;
1940
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001941 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001942 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> input\n",
1943 gpio_num, gpio_shift);
1944 /* set FLOAT */
1945 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1946 break;
1947
1948 default:
1949 break;
1950 }
1951
1952 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001953 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001954
1955 return 0;
1956}
1957
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001958int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
1959{
1960 /* The GPIO should be swapped if swap register is set and active */
1961 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1962 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1963 int gpio_shift = gpio_num +
1964 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1965 u32 gpio_mask = (1 << gpio_shift);
1966 u32 gpio_reg;
1967
1968 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1969 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1970 return -EINVAL;
1971 }
1972
1973 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1974 /* read GPIO int */
1975 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
1976
1977 switch (mode) {
1978 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
1979 DP(NETIF_MSG_LINK, "Clear GPIO INT %d (shift %d) -> "
1980 "output low\n", gpio_num, gpio_shift);
1981 /* clear SET and set CLR */
1982 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
1983 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
1984 break;
1985
1986 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
1987 DP(NETIF_MSG_LINK, "Set GPIO INT %d (shift %d) -> "
1988 "output high\n", gpio_num, gpio_shift);
1989 /* clear CLR and set SET */
1990 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
1991 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
1992 break;
1993
1994 default:
1995 break;
1996 }
1997
1998 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
1999 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2000
2001 return 0;
2002}
2003
Eliezer Tamirf1410642008-02-28 11:51:50 -08002004static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
2005{
2006 u32 spio_mask = (1 << spio_num);
2007 u32 spio_reg;
2008
2009 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
2010 (spio_num > MISC_REGISTERS_SPIO_7)) {
2011 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
2012 return -EINVAL;
2013 }
2014
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002015 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002016 /* read SPIO and mask except the float bits */
2017 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
2018
2019 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07002020 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002021 DP(NETIF_MSG_LINK, "Set SPIO %d -> output low\n", spio_num);
2022 /* clear FLOAT and set CLR */
2023 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2024 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
2025 break;
2026
Eilon Greenstein6378c022008-08-13 15:59:25 -07002027 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002028 DP(NETIF_MSG_LINK, "Set SPIO %d -> output high\n", spio_num);
2029 /* clear FLOAT and set SET */
2030 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2031 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
2032 break;
2033
2034 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
2035 DP(NETIF_MSG_LINK, "Set SPIO %d -> input\n", spio_num);
2036 /* set FLOAT */
2037 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2038 break;
2039
2040 default:
2041 break;
2042 }
2043
2044 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002045 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002046
2047 return 0;
2048}
2049
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002050void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002051{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002052 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002053 switch (bp->link_vars.ieee_fc &
2054 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002055 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002056 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002057 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002058 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002059
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002060 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002061 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002062 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002063 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002064
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002065 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002066 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002067 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002068
Eliezer Tamirf1410642008-02-28 11:51:50 -08002069 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002070 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002071 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002072 break;
2073 }
2074}
2075
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002076u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002077{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002078 if (!BP_NOMCP(bp)) {
2079 u8 rc;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002080 int cfx_idx = bnx2x_get_link_cfg_idx(bp);
2081 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
Eilon Greenstein19680c42008-08-13 15:47:33 -07002082 /* Initialize link parameters structure variables */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002083 /* It is recommended to turn off RX FC for jumbo frames
2084 for better performance */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002085 if ((CHIP_IS_E1x(bp)) && (bp->dev->mtu > 5000))
David S. Millerc0700f92008-12-16 23:53:20 -08002086 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002087 else
David S. Millerc0700f92008-12-16 23:53:20 -08002088 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002089
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002090 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002091
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002092 if (load_mode == LOAD_DIAG) {
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00002093 bp->link_params.loopback_mode = LOOPBACK_XGXS;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002094 bp->link_params.req_line_speed[cfx_idx] = SPEED_10000;
2095 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002096
Eilon Greenstein19680c42008-08-13 15:47:33 -07002097 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002098
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002099 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002100
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002101 bnx2x_calc_fc_adv(bp);
2102
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002103 if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
2104 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002105 bnx2x_link_report(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002106 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002107 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002108 return rc;
2109 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002110 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002111 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002112}
2113
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002114void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002115{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002116 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002117 bnx2x_acquire_phy_lock(bp);
Yaniv Rosner54c2fb72010-09-01 09:51:23 +00002118 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002119 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002120 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002121
Eilon Greenstein19680c42008-08-13 15:47:33 -07002122 bnx2x_calc_fc_adv(bp);
2123 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002124 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002125}
2126
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002127static void bnx2x__link_reset(struct bnx2x *bp)
2128{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002129 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002130 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002131 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002132 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002133 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002134 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002135}
2136
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002137u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002138{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002139 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002140
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002141 if (!BP_NOMCP(bp)) {
2142 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002143 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2144 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002145 bnx2x_release_phy_lock(bp);
2146 } else
2147 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002148
2149 return rc;
2150}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002151
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002152static void bnx2x_init_port_minmax(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002153{
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002154 u32 r_param = bp->link_vars.line_speed / 8;
2155 u32 fair_periodic_timeout_usec;
2156 u32 t_fair;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002157
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002158 memset(&(bp->cmng.rs_vars), 0,
2159 sizeof(struct rate_shaping_vars_per_port));
2160 memset(&(bp->cmng.fair_vars), 0, sizeof(struct fairness_vars_per_port));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002161
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002162 /* 100 usec in SDM ticks = 25 since each tick is 4 usec */
2163 bp->cmng.rs_vars.rs_periodic_timeout = RS_PERIODIC_TIMEOUT_USEC / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002164
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002165 /* this is the threshold below which no timer arming will occur
2166 1.25 coefficient is for the threshold to be a little bigger
2167 than the real time, to compensate for timer in-accuracy */
2168 bp->cmng.rs_vars.rs_threshold =
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002169 (RS_PERIODIC_TIMEOUT_USEC * r_param * 5) / 4;
2170
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002171 /* resolution of fairness timer */
2172 fair_periodic_timeout_usec = QM_ARB_BYTES / r_param;
2173 /* for 10G it is 1000usec. for 1G it is 10000usec. */
2174 t_fair = T_FAIR_COEF / bp->link_vars.line_speed;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002175
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002176 /* this is the threshold below which we won't arm the timer anymore */
2177 bp->cmng.fair_vars.fair_threshold = QM_ARB_BYTES;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002178
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002179 /* we multiply by 1e3/8 to get bytes/msec.
2180 We don't want the credits to pass a credit
2181 of the t_fair*FAIR_MEM (algorithm resolution) */
2182 bp->cmng.fair_vars.upper_bound = r_param * t_fair * FAIR_MEM;
2183 /* since each tick is 4 usec */
2184 bp->cmng.fair_vars.fairness_timeout = fair_periodic_timeout_usec / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002185}
2186
Eilon Greenstein2691d512009-08-12 08:22:08 +00002187/* Calculates the sum of vn_min_rates.
2188 It's needed for further normalizing of the min_rates.
2189 Returns:
2190 sum of vn_min_rates.
2191 or
2192 0 - if all the min_rates are 0.
2193 In the later case fainess algorithm should be deactivated.
2194 If not all min_rates are zero then those that are zeroes will be set to 1.
2195 */
2196static void bnx2x_calc_vn_weight_sum(struct bnx2x *bp)
2197{
2198 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002199 int vn;
2200
2201 bp->vn_weight_sum = 0;
2202 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002203 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002204 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2205 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2206
2207 /* Skip hidden vns */
2208 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
2209 continue;
2210
2211 /* If min rate is zero - set it to 1 */
2212 if (!vn_min_rate)
2213 vn_min_rate = DEF_MIN_RATE;
2214 else
2215 all_zero = 0;
2216
2217 bp->vn_weight_sum += vn_min_rate;
2218 }
2219
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002220 /* if ETS or all min rates are zeros - disable fairness */
2221 if (BNX2X_IS_ETS_ENABLED(bp)) {
2222 bp->cmng.flags.cmng_enables &=
2223 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2224 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2225 } else if (all_zero) {
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002226 bp->cmng.flags.cmng_enables &=
2227 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2228 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
2229 " fairness will be disabled\n");
2230 } else
2231 bp->cmng.flags.cmng_enables |=
2232 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002233}
2234
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002235static void bnx2x_init_vn_minmax(struct bnx2x *bp, int vn)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002236{
2237 struct rate_shaping_vars_per_vn m_rs_vn;
2238 struct fairness_vars_per_vn m_fair_vn;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002239 u32 vn_cfg = bp->mf_config[vn];
2240 int func = 2*vn + BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002241 u16 vn_min_rate, vn_max_rate;
2242 int i;
2243
2244 /* If function is hidden - set min and max to zeroes */
2245 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
2246 vn_min_rate = 0;
2247 vn_max_rate = 0;
2248
2249 } else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002250 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2251
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002252 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2253 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002254 /* If fairness is enabled (not all min rates are zeroes) and
2255 if current min rate is zero - set it to 1.
2256 This is a requirement of the algorithm. */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002257 if (bp->vn_weight_sum && (vn_min_rate == 0))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002258 vn_min_rate = DEF_MIN_RATE;
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002259
2260 if (IS_MF_SI(bp))
2261 /* maxCfg in percents of linkspeed */
2262 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
2263 else
2264 /* maxCfg is absolute in 100Mb units */
2265 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002266 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002267
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002268 DP(NETIF_MSG_IFUP,
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002269 "func %d: vn_min_rate %d vn_max_rate %d vn_weight_sum %d\n",
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002270 func, vn_min_rate, vn_max_rate, bp->vn_weight_sum);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002271
2272 memset(&m_rs_vn, 0, sizeof(struct rate_shaping_vars_per_vn));
2273 memset(&m_fair_vn, 0, sizeof(struct fairness_vars_per_vn));
2274
2275 /* global vn counter - maximal Mbps for this vn */
2276 m_rs_vn.vn_counter.rate = vn_max_rate;
2277
2278 /* quota - number of bytes transmitted in this period */
2279 m_rs_vn.vn_counter.quota =
2280 (vn_max_rate * RS_PERIODIC_TIMEOUT_USEC) / 8;
2281
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002282 if (bp->vn_weight_sum) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002283 /* credit for each period of the fairness algorithm:
2284 number of bytes in T_FAIR (the vn share the port rate).
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002285 vn_weight_sum should not be larger than 10000, thus
2286 T_FAIR_COEF / (8 * vn_weight_sum) will always be greater
2287 than zero */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002288 m_fair_vn.vn_credit_delta =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002289 max_t(u32, (vn_min_rate * (T_FAIR_COEF /
2290 (8 * bp->vn_weight_sum))),
Dmitry Kravkovff80ee02011-02-28 03:37:11 +00002291 (bp->cmng.fair_vars.fair_threshold +
2292 MIN_ABOVE_THRESH));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002293 DP(NETIF_MSG_IFUP, "m_fair_vn.vn_credit_delta %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002294 m_fair_vn.vn_credit_delta);
2295 }
2296
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002297 /* Store it to internal memory */
2298 for (i = 0; i < sizeof(struct rate_shaping_vars_per_vn)/4; i++)
2299 REG_WR(bp, BAR_XSTRORM_INTMEM +
2300 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func) + i * 4,
2301 ((u32 *)(&m_rs_vn))[i]);
2302
2303 for (i = 0; i < sizeof(struct fairness_vars_per_vn)/4; i++)
2304 REG_WR(bp, BAR_XSTRORM_INTMEM +
2305 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func) + i * 4,
2306 ((u32 *)(&m_fair_vn))[i]);
2307}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002308
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002309static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2310{
2311 if (CHIP_REV_IS_SLOW(bp))
2312 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002313 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002314 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002315
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002316 return CMNG_FNS_NONE;
2317}
2318
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002319void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002320{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002321 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002322
2323 if (BP_NOMCP(bp))
2324 return; /* what should be the default bvalue in this case */
2325
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002326 /* For 2 port configuration the absolute function number formula
2327 * is:
2328 * abs_func = 2 * vn + BP_PORT + BP_PATH
2329 *
2330 * and there are 4 functions per port
2331 *
2332 * For 4 port configuration it is
2333 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2334 *
2335 * and there are 2 functions per port
2336 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002337 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002338 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2339
2340 if (func >= E1H_FUNC_MAX)
2341 break;
2342
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002343 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002344 MF_CFG_RD(bp, func_mf_config[func].config);
2345 }
2346}
2347
2348static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2349{
2350
2351 if (cmng_type == CMNG_FNS_MINMAX) {
2352 int vn;
2353
2354 /* clear cmng_enables */
2355 bp->cmng.flags.cmng_enables = 0;
2356
2357 /* read mf conf from shmem */
2358 if (read_cfg)
2359 bnx2x_read_mf_cfg(bp);
2360
2361 /* Init rate shaping and fairness contexts */
2362 bnx2x_init_port_minmax(bp);
2363
2364 /* vn_weight_sum and enable fairness if not 0 */
2365 bnx2x_calc_vn_weight_sum(bp);
2366
2367 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002368 if (bp->port.pmf)
2369 for (vn = VN_0; vn < E1HVN_MAX; vn++)
2370 bnx2x_init_vn_minmax(bp, vn);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002371
2372 /* always enable rate shaping and fairness */
2373 bp->cmng.flags.cmng_enables |=
2374 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
2375 if (!bp->vn_weight_sum)
2376 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
2377 " fairness will be disabled\n");
2378 return;
2379 }
2380
2381 /* rate shaping and fairness are disabled */
2382 DP(NETIF_MSG_IFUP,
2383 "rate shaping and fairness are disabled\n");
2384}
2385
2386static inline void bnx2x_link_sync_notify(struct bnx2x *bp)
2387{
2388 int port = BP_PORT(bp);
2389 int func;
2390 int vn;
2391
2392 /* Set the attention towards other drivers on the same port */
2393 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2394 if (vn == BP_E1HVN(bp))
2395 continue;
2396
2397 func = ((vn << 1) | port);
2398 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2399 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2400 }
2401}
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002402
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002403/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002404static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002405{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002406 /* Make sure that we are synced with the current statistics */
2407 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2408
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002409 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002410
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002411 if (bp->link_vars.link_up) {
2412
Eilon Greenstein1c063282009-02-12 08:36:43 +00002413 /* dropless flow control */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002414 if (!CHIP_IS_E1(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002415 int port = BP_PORT(bp);
2416 u32 pause_enabled = 0;
2417
2418 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2419 pause_enabled = 1;
2420
2421 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002422 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002423 pause_enabled);
2424 }
2425
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002426 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002427 struct host_port_stats *pstats;
2428
2429 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002430 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002431 memset(&(pstats->mac_stx[0]), 0,
2432 sizeof(struct mac_stx));
2433 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002434 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002435 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2436 }
2437
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002438 if (bp->link_vars.link_up && bp->link_vars.line_speed) {
2439 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002440
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002441 if (cmng_fns != CMNG_FNS_NONE) {
2442 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2443 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2444 } else
2445 /* rate shaping and fairness are disabled */
2446 DP(NETIF_MSG_IFUP,
2447 "single function mode without fairness\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002448 }
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002449
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002450 __bnx2x_link_report(bp);
2451
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002452 if (IS_MF(bp))
2453 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002454}
2455
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002456void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002457{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002458 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002459 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002460
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002461 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2462
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002463 if (bp->link_vars.link_up)
2464 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2465 else
2466 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2467
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002468 /* indicate link status */
2469 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002470}
2471
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002472static void bnx2x_pmf_update(struct bnx2x *bp)
2473{
2474 int port = BP_PORT(bp);
2475 u32 val;
2476
2477 bp->port.pmf = 1;
2478 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
2479
2480 /* enable nig attention */
2481 val = (0xff0f | (1 << (BP_E1HVN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002482 if (bp->common.int_block == INT_BLOCK_HC) {
2483 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2484 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002485 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002486 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2487 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2488 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002489
2490 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002491}
2492
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002493/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002494
2495/* slow path */
2496
2497/*
2498 * General service functions
2499 */
2500
Eilon Greenstein2691d512009-08-12 08:22:08 +00002501/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002502u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002503{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002504 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002505 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002506 u32 rc = 0;
2507 u32 cnt = 1;
2508 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2509
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002510 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002511 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002512 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2513 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2514
Eilon Greenstein2691d512009-08-12 08:22:08 +00002515 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB\n", (command | seq));
2516
2517 do {
2518 /* let the FW do it's magic ... */
2519 msleep(delay);
2520
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002521 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002522
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002523 /* Give the FW up to 5 second (500*10ms) */
2524 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002525
2526 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2527 cnt*delay, rc, seq);
2528
2529 /* is this a reply to our command? */
2530 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2531 rc &= FW_MSG_CODE_MASK;
2532 else {
2533 /* FW BUG! */
2534 BNX2X_ERR("FW failed to respond!\n");
2535 bnx2x_fw_dump(bp);
2536 rc = 0;
2537 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002538 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002539
2540 return rc;
2541}
2542
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002543static u8 stat_counter_valid(struct bnx2x *bp, struct bnx2x_fastpath *fp)
2544{
2545#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002546 /* Statistics are not supported for CNIC Clients at the moment */
2547 if (IS_FCOE_FP(fp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002548 return false;
2549#endif
2550 return true;
2551}
2552
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002553void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002554{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002555 if (CHIP_IS_E1x(bp)) {
2556 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002557
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002558 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2559 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002560
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002561 /* Enable the function in the FW */
2562 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2563 storm_memset_func_en(bp, p->func_id, 1);
2564
2565 /* spq */
2566 if (p->func_flgs & FUNC_FLG_SPQ) {
2567 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2568 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2569 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2570 }
2571}
2572
2573static inline unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
2574 struct bnx2x_fastpath *fp,
2575 bool leading)
2576{
2577 unsigned long flags = 0;
2578
2579 /* PF driver will always initialize the Queue to an ACTIVE state */
2580 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
2581
2582 /* calculate other queue flags */
2583 if (IS_MF_SD(bp))
2584 __set_bit(BNX2X_Q_FLG_OV, &flags);
2585
2586 if (IS_FCOE_FP(fp))
2587 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002588
2589 if (!fp->disable_tpa)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002590 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002591
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002592 if (stat_counter_valid(bp, fp)) {
2593 __set_bit(BNX2X_Q_FLG_STATS, &flags);
2594 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
2595 }
2596
2597 if (leading) {
2598 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
2599 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
2600 }
2601
2602 /* Always set HW VLAN stripping */
2603 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002604
2605 return flags;
2606}
2607
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002608static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
2609 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002610{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002611 gen_init->stat_id = bnx2x_stats_id(fp);
2612 gen_init->spcl_id = fp->cl_id;
2613
2614 /* Always use mini-jumbo MTU for FCoE L2 ring */
2615 if (IS_FCOE_FP(fp))
2616 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
2617 else
2618 gen_init->mtu = bp->dev->mtu;
2619}
2620
2621static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
2622 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
2623 struct bnx2x_rxq_setup_params *rxq_init)
2624{
2625 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002626 u16 sge_sz = 0;
2627 u16 tpa_agg_size = 0;
2628
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002629 if (!fp->disable_tpa) {
2630 pause->sge_th_hi = 250;
2631 pause->sge_th_lo = 150;
2632 tpa_agg_size = min_t(u32,
2633 (min_t(u32, 8, MAX_SKB_FRAGS) *
2634 SGE_PAGE_SIZE * PAGES_PER_SGE), 0xffff);
2635 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
2636 SGE_PAGE_SHIFT;
2637 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
2638 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
2639 sge_sz = (u16)min_t(u32, SGE_PAGE_SIZE * PAGES_PER_SGE,
2640 0xffff);
2641 }
2642
2643 /* pause - not for e1 */
2644 if (!CHIP_IS_E1(bp)) {
2645 pause->bd_th_hi = 350;
2646 pause->bd_th_lo = 250;
2647 pause->rcq_th_hi = 350;
2648 pause->rcq_th_lo = 250;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002649
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002650 pause->pri_map = 1;
2651 }
2652
2653 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002654 rxq_init->dscr_map = fp->rx_desc_mapping;
2655 rxq_init->sge_map = fp->rx_sge_mapping;
2656 rxq_init->rcq_map = fp->rx_comp_mapping;
2657 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002658
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002659 /* This should be a maximum number of data bytes that may be
2660 * placed on the BD (not including paddings).
2661 */
2662 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN -
2663 IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002664
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002665 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002666 rxq_init->tpa_agg_sz = tpa_agg_size;
2667 rxq_init->sge_buf_sz = sge_sz;
2668 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002669 rxq_init->rss_engine_id = BP_FUNC(bp);
2670
2671 /* Maximum number or simultaneous TPA aggregation for this Queue.
2672 *
2673 * For PF Clients it should be the maximum avaliable number.
2674 * VF driver(s) may want to define it to a smaller value.
2675 */
2676 rxq_init->max_tpa_queues =
2677 (CHIP_IS_E1(bp) ? ETH_MAX_AGGREGATION_QUEUES_E1 :
2678 ETH_MAX_AGGREGATION_QUEUES_E1H_E2);
2679
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002680 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
2681 rxq_init->fw_sb_id = fp->fw_sb_id;
2682
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002683 if (IS_FCOE_FP(fp))
2684 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
2685 else
2686 rxq_init->sb_cq_index = U_SB_ETH_RX_CQ_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002687}
2688
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002689static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
2690 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002691{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002692 txq_init->dscr_map = fp->tx_desc_mapping;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002693 txq_init->sb_cq_index = C_SB_ETH_TX_CQ_INDEX;
2694 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
2695 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002696
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002697 /*
2698 * set the tss leading client id for TX classfication ==
2699 * leading RSS client id
2700 */
2701 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
2702
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002703 if (IS_FCOE_FP(fp)) {
2704 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
2705 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
2706 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002707}
2708
stephen hemminger8d962862010-10-21 07:50:56 +00002709static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002710{
2711 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002712 struct event_ring_data eq_data = { {0} };
2713 u16 flags;
2714
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002715 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002716 /* reset IGU PF statistics: MSIX + ATTN */
2717 /* PF */
2718 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2719 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2720 (CHIP_MODE_IS_4_PORT(bp) ?
2721 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2722 /* ATTN */
2723 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2724 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2725 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
2726 (CHIP_MODE_IS_4_PORT(bp) ?
2727 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2728 }
2729
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002730 /* function setup flags */
2731 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
2732
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002733 /* This flag is relevant for E1x only.
2734 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002735 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002736 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002737
2738 func_init.func_flgs = flags;
2739 func_init.pf_id = BP_FUNC(bp);
2740 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002741 func_init.spq_map = bp->spq_mapping;
2742 func_init.spq_prod = bp->spq_prod_idx;
2743
2744 bnx2x_func_init(bp, &func_init);
2745
2746 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
2747
2748 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002749 * Congestion management values depend on the link rate
2750 * There is no active link so initial link rate is set to 10 Gbps.
2751 * When the link comes up The congestion management values are
2752 * re-calculated according to the actual link rate.
2753 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002754 bp->link_vars.line_speed = SPEED_10000;
2755 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
2756
2757 /* Only the PMF sets the HW */
2758 if (bp->port.pmf)
2759 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2760
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002761 /* init Event Queue */
2762 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
2763 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
2764 eq_data.producer = bp->eq_prod;
2765 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
2766 eq_data.sb_id = DEF_SB_ID;
2767 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
2768}
2769
2770
Eilon Greenstein2691d512009-08-12 08:22:08 +00002771static void bnx2x_e1h_disable(struct bnx2x *bp)
2772{
2773 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002774
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002775 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002776
2777 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002778}
2779
2780static void bnx2x_e1h_enable(struct bnx2x *bp)
2781{
2782 int port = BP_PORT(bp);
2783
2784 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
2785
Eilon Greenstein2691d512009-08-12 08:22:08 +00002786 /* Tx queue should be only reenabled */
2787 netif_tx_wake_all_queues(bp->dev);
2788
Eilon Greenstein061bc702009-10-15 00:18:47 -07002789 /*
2790 * Should not call netif_carrier_on since it will be called if the link
2791 * is up when checking for link state
2792 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00002793}
2794
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002795/* called due to MCP event (on pmf):
2796 * reread new bandwidth configuration
2797 * configure FW
2798 * notify others function about the change
2799 */
2800static inline void bnx2x_config_mf_bw(struct bnx2x *bp)
2801{
2802 if (bp->link_vars.link_up) {
2803 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
2804 bnx2x_link_sync_notify(bp);
2805 }
2806 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2807}
2808
2809static inline void bnx2x_set_mf_bw(struct bnx2x *bp)
2810{
2811 bnx2x_config_mf_bw(bp);
2812 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
2813}
2814
Eilon Greenstein2691d512009-08-12 08:22:08 +00002815static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
2816{
Eilon Greenstein2691d512009-08-12 08:22:08 +00002817 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002818
2819 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
2820
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002821 /*
2822 * This is the only place besides the function initialization
2823 * where the bp->flags can change so it is done without any
2824 * locks
2825 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002826 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Eilon Greenstein2691d512009-08-12 08:22:08 +00002827 DP(NETIF_MSG_IFDOWN, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002828 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002829
2830 bnx2x_e1h_disable(bp);
2831 } else {
2832 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002833 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002834
2835 bnx2x_e1h_enable(bp);
2836 }
2837 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
2838 }
2839 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002840 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002841 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
2842 }
2843
2844 /* Report results to MCP */
2845 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002846 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002847 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002848 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002849}
2850
Michael Chan28912902009-10-10 13:46:53 +00002851/* must be called under the spq lock */
2852static inline struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
2853{
2854 struct eth_spe *next_spe = bp->spq_prod_bd;
2855
2856 if (bp->spq_prod_bd == bp->spq_last_bd) {
2857 bp->spq_prod_bd = bp->spq;
2858 bp->spq_prod_idx = 0;
2859 DP(NETIF_MSG_TIMER, "end of spq\n");
2860 } else {
2861 bp->spq_prod_bd++;
2862 bp->spq_prod_idx++;
2863 }
2864 return next_spe;
2865}
2866
2867/* must be called under the spq lock */
2868static inline void bnx2x_sp_prod_update(struct bnx2x *bp)
2869{
2870 int func = BP_FUNC(bp);
2871
2872 /* Make sure that BD data is updated before writing the producer */
2873 wmb();
2874
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002875 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002876 bp->spq_prod_idx);
Michael Chan28912902009-10-10 13:46:53 +00002877 mmiowb();
2878}
2879
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002880/**
2881 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
2882 *
2883 * @cmd: command to check
2884 * @cmd_type: command type
2885 */
2886static inline bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
2887{
2888 if ((cmd_type == NONE_CONNECTION_TYPE) ||
2889 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
2890 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
2891 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
2892 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
2893 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
2894 return true;
2895 else
2896 return false;
2897
2898}
2899
2900
2901/**
2902 * bnx2x_sp_post - place a single command on an SP ring
2903 *
2904 * @bp: driver handle
2905 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
2906 * @cid: SW CID the command is related to
2907 * @data_hi: command private data address (high 32 bits)
2908 * @data_lo: command private data address (low 32 bits)
2909 * @cmd_type: command type (e.g. NONE, ETH)
2910 *
2911 * SP data is handled as if it's always an address pair, thus data fields are
2912 * not swapped to little endian in upper functions. Instead this function swaps
2913 * data as if it's two u32 fields.
2914 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002915int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002916 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002917{
Michael Chan28912902009-10-10 13:46:53 +00002918 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002919 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002920 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002921
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002922#ifdef BNX2X_STOP_ON_ERROR
2923 if (unlikely(bp->panic))
2924 return -EIO;
2925#endif
2926
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002927 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002928
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08002929 if (common) {
2930 if (!atomic_read(&bp->eq_spq_left)) {
2931 BNX2X_ERR("BUG! EQ ring full!\n");
2932 spin_unlock_bh(&bp->spq_lock);
2933 bnx2x_panic();
2934 return -EBUSY;
2935 }
2936 } else if (!atomic_read(&bp->cq_spq_left)) {
2937 BNX2X_ERR("BUG! SPQ ring full!\n");
2938 spin_unlock_bh(&bp->spq_lock);
2939 bnx2x_panic();
2940 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002941 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08002942
Michael Chan28912902009-10-10 13:46:53 +00002943 spe = bnx2x_sp_get_next(bp);
2944
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002945 /* CID needs port number to be encoded int it */
Michael Chan28912902009-10-10 13:46:53 +00002946 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002947 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
2948 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002949
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002950 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002951
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002952 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
2953 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002954
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002955 spe->hdr.type = cpu_to_le16(type);
2956
2957 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
2958 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
2959
2960 /* stats ramrod has it's own slot on the spq */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08002961 if (command != RAMROD_CMD_ID_COMMON_STAT_QUERY) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002962 /*
2963 * It's ok if the actual decrement is issued towards the memory
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002964 * somewhere between the spin_lock and spin_unlock. Thus no
2965 * more explict memory barrier is needed.
2966 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08002967 if (common)
2968 atomic_dec(&bp->eq_spq_left);
2969 else
2970 atomic_dec(&bp->cq_spq_left);
2971 }
2972
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002973
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002974 DP(BNX2X_MSG_SP/*NETIF_MSG_TIMER*/,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002975 "SPQE[%x] (%x:%x) command %d hw_cid %x data (%x:%x) "
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08002976 "type(0x%x) left (ETH, COMMON) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002977 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
2978 (u32)(U64_LO(bp->spq_mapping) +
2979 (void *)bp->spq_prod_bd - (void *)bp->spq), command,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08002980 HW_CID(bp, cid), data_hi, data_lo, type,
2981 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002982
Michael Chan28912902009-10-10 13:46:53 +00002983 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002984 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002985 return 0;
2986}
2987
2988/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002989static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002990{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002991 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002992 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002993
2994 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002995 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002996 val = (1UL << 31);
2997 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2998 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
2999 if (val & (1L << 31))
3000 break;
3001
3002 msleep(5);
3003 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003004 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003005 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003006 rc = -EBUSY;
3007 }
3008
3009 return rc;
3010}
3011
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003012/* release split MCP access lock register */
3013static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003014{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003015 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003016}
3017
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003018#define BNX2X_DEF_SB_ATT_IDX 0x0001
3019#define BNX2X_DEF_SB_IDX 0x0002
3020
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003021static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
3022{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003023 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003024 u16 rc = 0;
3025
3026 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003027 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3028 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003029 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003030 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003031
3032 if (bp->def_idx != def_sb->sp_sb.running_index) {
3033 bp->def_idx = def_sb->sp_sb.running_index;
3034 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003035 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003036
3037 /* Do not reorder: indecies reading should complete before handling */
3038 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003039 return rc;
3040}
3041
3042/*
3043 * slow path service functions
3044 */
3045
3046static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3047{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003048 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003049 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3050 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003051 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3052 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003053 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003054 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003055 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003056
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003057 if (bp->attn_state & asserted)
3058 BNX2X_ERR("IGU ERROR\n");
3059
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003060 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3061 aeu_mask = REG_RD(bp, aeu_addr);
3062
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003063 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003064 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003065 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003066 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003067
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003068 REG_WR(bp, aeu_addr, aeu_mask);
3069 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003070
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003071 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003072 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003073 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003074
3075 if (asserted & ATTN_HARD_WIRED_MASK) {
3076 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003077
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003078 bnx2x_acquire_phy_lock(bp);
3079
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003080 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003081 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003082
Yaniv Rosner361c3912011-06-14 01:33:19 +00003083 /* If nig_mask is not set, no need to call the update
3084 * function.
3085 */
3086 if (nig_mask) {
3087 REG_WR(bp, nig_int_mask_addr, 0);
3088
3089 bnx2x_link_attn(bp);
3090 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003091
3092 /* handle unicore attn? */
3093 }
3094 if (asserted & ATTN_SW_TIMER_4_FUNC)
3095 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3096
3097 if (asserted & GPIO_2_FUNC)
3098 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3099
3100 if (asserted & GPIO_3_FUNC)
3101 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3102
3103 if (asserted & GPIO_4_FUNC)
3104 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3105
3106 if (port == 0) {
3107 if (asserted & ATTN_GENERAL_ATTN_1) {
3108 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3109 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3110 }
3111 if (asserted & ATTN_GENERAL_ATTN_2) {
3112 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3113 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3114 }
3115 if (asserted & ATTN_GENERAL_ATTN_3) {
3116 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3117 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3118 }
3119 } else {
3120 if (asserted & ATTN_GENERAL_ATTN_4) {
3121 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3122 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3123 }
3124 if (asserted & ATTN_GENERAL_ATTN_5) {
3125 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3126 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3127 }
3128 if (asserted & ATTN_GENERAL_ATTN_6) {
3129 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3130 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3131 }
3132 }
3133
3134 } /* if hardwired */
3135
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003136 if (bp->common.int_block == INT_BLOCK_HC)
3137 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3138 COMMAND_REG_ATTN_BITS_SET);
3139 else
3140 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3141
3142 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3143 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3144 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003145
3146 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003147 if (asserted & ATTN_NIG_FOR_FUNC) {
Eilon Greenstein87942b42009-02-12 08:36:49 +00003148 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003149 bnx2x_release_phy_lock(bp);
3150 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003151}
3152
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003153static inline void bnx2x_fan_failure(struct bnx2x *bp)
3154{
3155 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003156 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003157 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003158 ext_phy_config =
3159 SHMEM_RD(bp,
3160 dev_info.port_hw_config[port].external_phy_config);
3161
3162 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3163 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003164 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003165 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003166
3167 /* log the failure */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003168 netdev_err(bp->dev, "Fan Failure on Network Controller has caused"
3169 " the driver to shutdown the card to prevent permanent"
3170 " damage. Please contact OEM Support for assistance\n");
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003171}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003172
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003173static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
3174{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003175 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003176 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003177 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003178
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003179 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3180 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003181
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003182 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003183
3184 val = REG_RD(bp, reg_offset);
3185 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3186 REG_WR(bp, reg_offset, val);
3187
3188 BNX2X_ERR("SPIO5 hw attention\n");
3189
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003190 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003191 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003192 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003193 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003194
Eilon Greenstein589abe32009-02-12 08:36:55 +00003195 if (attn & (AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 |
3196 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1)) {
3197 bnx2x_acquire_phy_lock(bp);
3198 bnx2x_handle_module_detect_int(&bp->link_params);
3199 bnx2x_release_phy_lock(bp);
3200 }
3201
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003202 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3203
3204 val = REG_RD(bp, reg_offset);
3205 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3206 REG_WR(bp, reg_offset, val);
3207
3208 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003209 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003210 bnx2x_panic();
3211 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003212}
3213
3214static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
3215{
3216 u32 val;
3217
Eilon Greenstein0626b892009-02-12 08:38:14 +00003218 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003219
3220 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3221 BNX2X_ERR("DB hw attention 0x%x\n", val);
3222 /* DORQ discard attention */
3223 if (val & 0x2)
3224 BNX2X_ERR("FATAL error from DORQ\n");
3225 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003226
3227 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3228
3229 int port = BP_PORT(bp);
3230 int reg_offset;
3231
3232 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3233 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3234
3235 val = REG_RD(bp, reg_offset);
3236 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3237 REG_WR(bp, reg_offset, val);
3238
3239 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003240 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003241 bnx2x_panic();
3242 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003243}
3244
3245static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
3246{
3247 u32 val;
3248
3249 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3250
3251 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3252 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3253 /* CFC error attention */
3254 if (val & 0x2)
3255 BNX2X_ERR("FATAL error from CFC\n");
3256 }
3257
3258 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003259 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003260 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003261 /* RQ_USDMDP_FIFO_OVERFLOW */
3262 if (val & 0x18000)
3263 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003264
3265 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003266 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3267 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3268 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003269 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003270
3271 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3272
3273 int port = BP_PORT(bp);
3274 int reg_offset;
3275
3276 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3277 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3278
3279 val = REG_RD(bp, reg_offset);
3280 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3281 REG_WR(bp, reg_offset, val);
3282
3283 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003284 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003285 bnx2x_panic();
3286 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003287}
3288
3289static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
3290{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003291 u32 val;
3292
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003293 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3294
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003295 if (attn & BNX2X_PMF_LINK_ASSERT) {
3296 int func = BP_FUNC(bp);
3297
3298 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003299 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3300 func_mf_config[BP_ABS_FUNC(bp)].config);
3301 val = SHMEM_RD(bp,
3302 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003303 if (val & DRV_STATUS_DCC_EVENT_MASK)
3304 bnx2x_dcc_event(bp,
3305 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003306
3307 if (val & DRV_STATUS_SET_MF_BW)
3308 bnx2x_set_mf_bw(bp);
3309
Eilon Greenstein2691d512009-08-12 08:22:08 +00003310 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003311 bnx2x_pmf_update(bp);
3312
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00003313 /* Always call it here: bnx2x_link_report() will
3314 * prevent the link indication duplication.
3315 */
3316 bnx2x__link_status_update(bp);
3317
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003318 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00003319 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
3320 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003321 /* start dcbx state machine */
3322 bnx2x_dcbx_set_params(bp,
3323 BNX2X_DCBX_STATE_NEG_RECEIVED);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003324 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003325
3326 BNX2X_ERR("MC assert!\n");
3327 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3328 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3329 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3330 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3331 bnx2x_panic();
3332
3333 } else if (attn & BNX2X_MCP_ASSERT) {
3334
3335 BNX2X_ERR("MCP assert!\n");
3336 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003337 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003338
3339 } else
3340 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
3341 }
3342
3343 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003344 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
3345 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003346 val = CHIP_IS_E1(bp) ? 0 :
3347 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003348 BNX2X_ERR("GRC time-out 0x%08x\n", val);
3349 }
3350 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003351 val = CHIP_IS_E1(bp) ? 0 :
3352 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003353 BNX2X_ERR("GRC reserved 0x%08x\n", val);
3354 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003355 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003356 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003357}
3358
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003359/*
3360 * Bits map:
3361 * 0-7 - Engine0 load counter.
3362 * 8-15 - Engine1 load counter.
3363 * 16 - Engine0 RESET_IN_PROGRESS bit.
3364 * 17 - Engine1 RESET_IN_PROGRESS bit.
3365 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
3366 * on the engine
3367 * 19 - Engine1 ONE_IS_LOADED.
3368 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
3369 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
3370 * just the one belonging to its engine).
3371 *
3372 */
3373#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
3374
3375#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
3376#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
3377#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
3378#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
3379#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
3380#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
3381#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003382
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003383/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003384 * Set the GLOBAL_RESET bit.
3385 *
3386 * Should be run under rtnl lock
3387 */
3388void bnx2x_set_reset_global(struct bnx2x *bp)
3389{
3390 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3391
3392 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
3393 barrier();
3394 mmiowb();
3395}
3396
3397/*
3398 * Clear the GLOBAL_RESET bit.
3399 *
3400 * Should be run under rtnl lock
3401 */
3402static inline void bnx2x_clear_reset_global(struct bnx2x *bp)
3403{
3404 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3405
3406 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
3407 barrier();
3408 mmiowb();
3409}
3410
3411/*
3412 * Checks the GLOBAL_RESET bit.
3413 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003414 * should be run under rtnl lock
3415 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003416static inline bool bnx2x_reset_is_global(struct bnx2x *bp)
3417{
3418 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3419
3420 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
3421 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
3422}
3423
3424/*
3425 * Clear RESET_IN_PROGRESS bit for the current engine.
3426 *
3427 * Should be run under rtnl lock
3428 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003429static inline void bnx2x_set_reset_done(struct bnx2x *bp)
3430{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003431 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3432 u32 bit = BP_PATH(bp) ?
3433 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
3434
3435 /* Clear the bit */
3436 val &= ~bit;
3437 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003438 barrier();
3439 mmiowb();
3440}
3441
3442/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003443 * Set RESET_IN_PROGRESS for the current engine.
3444 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003445 * should be run under rtnl lock
3446 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003447void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003448{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003449 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3450 u32 bit = BP_PATH(bp) ?
3451 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
3452
3453 /* Set the bit */
3454 val |= bit;
3455 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003456 barrier();
3457 mmiowb();
3458}
3459
3460/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003461 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003462 * should be run under rtnl lock
3463 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003464bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003465{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003466 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3467 u32 bit = engine ?
3468 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
3469
3470 /* return false if bit is set */
3471 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003472}
3473
3474/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003475 * Increment the load counter for the current engine.
3476 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003477 * should be run under rtnl lock
3478 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003479void bnx2x_inc_load_cnt(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003480{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003481 u32 val1, val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3482 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3483 BNX2X_PATH0_LOAD_CNT_MASK;
3484 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3485 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003486
3487 DP(NETIF_MSG_HW, "Old GEN_REG_VAL=0x%08x\n", val);
3488
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003489 /* get the current counter value */
3490 val1 = (val & mask) >> shift;
3491
3492 /* increment... */
3493 val1++;
3494
3495 /* clear the old value */
3496 val &= ~mask;
3497
3498 /* set the new one */
3499 val |= ((val1 << shift) & mask);
3500
3501 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003502 barrier();
3503 mmiowb();
3504}
3505
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003506/**
3507 * bnx2x_dec_load_cnt - decrement the load counter
3508 *
3509 * @bp: driver handle
3510 *
3511 * Should be run under rtnl lock.
3512 * Decrements the load counter for the current engine. Returns
3513 * the new counter value.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003514 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003515u32 bnx2x_dec_load_cnt(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003516{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003517 u32 val1, val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3518 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3519 BNX2X_PATH0_LOAD_CNT_MASK;
3520 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3521 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003522
3523 DP(NETIF_MSG_HW, "Old GEN_REG_VAL=0x%08x\n", val);
3524
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003525 /* get the current counter value */
3526 val1 = (val & mask) >> shift;
3527
3528 /* decrement... */
3529 val1--;
3530
3531 /* clear the old value */
3532 val &= ~mask;
3533
3534 /* set the new one */
3535 val |= ((val1 << shift) & mask);
3536
3537 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003538 barrier();
3539 mmiowb();
3540
3541 return val1;
3542}
3543
3544/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003545 * Read the load counter for the current engine.
3546 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003547 * should be run under rtnl lock
3548 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003549static inline u32 bnx2x_get_load_cnt(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003550{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003551 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
3552 BNX2X_PATH0_LOAD_CNT_MASK);
3553 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3554 BNX2X_PATH0_LOAD_CNT_SHIFT);
3555 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3556
3557 DP(NETIF_MSG_HW, "GLOB_REG=0x%08x\n", val);
3558
3559 val = (val & mask) >> shift;
3560
3561 DP(NETIF_MSG_HW, "load_cnt for engine %d = %d\n", engine, val);
3562
3563 return val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003564}
3565
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003566/*
3567 * Reset the load counter for the current engine.
3568 *
3569 * should be run under rtnl lock
3570 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003571static inline void bnx2x_clear_load_cnt(struct bnx2x *bp)
3572{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003573 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3574 u32 mask = (BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3575 BNX2X_PATH0_LOAD_CNT_MASK);
3576
3577 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~mask));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003578}
3579
3580static inline void _print_next_block(int idx, const char *blk)
3581{
3582 if (idx)
3583 pr_cont(", ");
3584 pr_cont("%s", blk);
3585}
3586
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003587static inline int bnx2x_check_blocks_with_parity0(u32 sig, int par_num,
3588 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003589{
3590 int i = 0;
3591 u32 cur_bit = 0;
3592 for (i = 0; sig; i++) {
3593 cur_bit = ((u32)0x1 << i);
3594 if (sig & cur_bit) {
3595 switch (cur_bit) {
3596 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003597 if (print)
3598 _print_next_block(par_num++, "BRB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003599 break;
3600 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003601 if (print)
3602 _print_next_block(par_num++, "PARSER");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003603 break;
3604 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003605 if (print)
3606 _print_next_block(par_num++, "TSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003607 break;
3608 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003609 if (print)
3610 _print_next_block(par_num++,
3611 "SEARCHER");
3612 break;
3613 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
3614 if (print)
3615 _print_next_block(par_num++, "TCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003616 break;
3617 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003618 if (print)
3619 _print_next_block(par_num++, "TSEMI");
3620 break;
3621 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
3622 if (print)
3623 _print_next_block(par_num++, "XPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003624 break;
3625 }
3626
3627 /* Clear the bit */
3628 sig &= ~cur_bit;
3629 }
3630 }
3631
3632 return par_num;
3633}
3634
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003635static inline int bnx2x_check_blocks_with_parity1(u32 sig, int par_num,
3636 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003637{
3638 int i = 0;
3639 u32 cur_bit = 0;
3640 for (i = 0; sig; i++) {
3641 cur_bit = ((u32)0x1 << i);
3642 if (sig & cur_bit) {
3643 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003644 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
3645 if (print)
3646 _print_next_block(par_num++, "PBF");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003647 break;
3648 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003649 if (print)
3650 _print_next_block(par_num++, "QM");
3651 break;
3652 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
3653 if (print)
3654 _print_next_block(par_num++, "TM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003655 break;
3656 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003657 if (print)
3658 _print_next_block(par_num++, "XSDM");
3659 break;
3660 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
3661 if (print)
3662 _print_next_block(par_num++, "XCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003663 break;
3664 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003665 if (print)
3666 _print_next_block(par_num++, "XSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003667 break;
3668 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003669 if (print)
3670 _print_next_block(par_num++,
3671 "DOORBELLQ");
3672 break;
3673 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
3674 if (print)
3675 _print_next_block(par_num++, "NIG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003676 break;
3677 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003678 if (print)
3679 _print_next_block(par_num++,
3680 "VAUX PCI CORE");
3681 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003682 break;
3683 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003684 if (print)
3685 _print_next_block(par_num++, "DEBUG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003686 break;
3687 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003688 if (print)
3689 _print_next_block(par_num++, "USDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003690 break;
3691 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003692 if (print)
3693 _print_next_block(par_num++, "USEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003694 break;
3695 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003696 if (print)
3697 _print_next_block(par_num++, "UPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003698 break;
3699 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003700 if (print)
3701 _print_next_block(par_num++, "CSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003702 break;
3703 }
3704
3705 /* Clear the bit */
3706 sig &= ~cur_bit;
3707 }
3708 }
3709
3710 return par_num;
3711}
3712
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003713static inline int bnx2x_check_blocks_with_parity2(u32 sig, int par_num,
3714 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003715{
3716 int i = 0;
3717 u32 cur_bit = 0;
3718 for (i = 0; sig; i++) {
3719 cur_bit = ((u32)0x1 << i);
3720 if (sig & cur_bit) {
3721 switch (cur_bit) {
3722 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003723 if (print)
3724 _print_next_block(par_num++, "CSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003725 break;
3726 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003727 if (print)
3728 _print_next_block(par_num++, "PXP");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003729 break;
3730 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003731 if (print)
3732 _print_next_block(par_num++,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003733 "PXPPCICLOCKCLIENT");
3734 break;
3735 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003736 if (print)
3737 _print_next_block(par_num++, "CFC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003738 break;
3739 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003740 if (print)
3741 _print_next_block(par_num++, "CDU");
3742 break;
3743 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
3744 if (print)
3745 _print_next_block(par_num++, "DMAE");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003746 break;
3747 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003748 if (print)
3749 _print_next_block(par_num++, "IGU");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003750 break;
3751 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003752 if (print)
3753 _print_next_block(par_num++, "MISC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003754 break;
3755 }
3756
3757 /* Clear the bit */
3758 sig &= ~cur_bit;
3759 }
3760 }
3761
3762 return par_num;
3763}
3764
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003765static inline int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
3766 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003767{
3768 int i = 0;
3769 u32 cur_bit = 0;
3770 for (i = 0; sig; i++) {
3771 cur_bit = ((u32)0x1 << i);
3772 if (sig & cur_bit) {
3773 switch (cur_bit) {
3774 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003775 if (print)
3776 _print_next_block(par_num++, "MCP ROM");
3777 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003778 break;
3779 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003780 if (print)
3781 _print_next_block(par_num++,
3782 "MCP UMP RX");
3783 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003784 break;
3785 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003786 if (print)
3787 _print_next_block(par_num++,
3788 "MCP UMP TX");
3789 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003790 break;
3791 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003792 if (print)
3793 _print_next_block(par_num++,
3794 "MCP SCPAD");
3795 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003796 break;
3797 }
3798
3799 /* Clear the bit */
3800 sig &= ~cur_bit;
3801 }
3802 }
3803
3804 return par_num;
3805}
3806
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003807static inline bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
3808 u32 sig0, u32 sig1, u32 sig2, u32 sig3)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003809{
3810 if ((sig0 & HW_PRTY_ASSERT_SET_0) || (sig1 & HW_PRTY_ASSERT_SET_1) ||
3811 (sig2 & HW_PRTY_ASSERT_SET_2) || (sig3 & HW_PRTY_ASSERT_SET_3)) {
3812 int par_num = 0;
3813 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention: "
3814 "[0]:0x%08x [1]:0x%08x "
3815 "[2]:0x%08x [3]:0x%08x\n",
3816 sig0 & HW_PRTY_ASSERT_SET_0,
3817 sig1 & HW_PRTY_ASSERT_SET_1,
3818 sig2 & HW_PRTY_ASSERT_SET_2,
3819 sig3 & HW_PRTY_ASSERT_SET_3);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003820 if (print)
3821 netdev_err(bp->dev,
3822 "Parity errors detected in blocks: ");
3823 par_num = bnx2x_check_blocks_with_parity0(
3824 sig0 & HW_PRTY_ASSERT_SET_0, par_num, print);
3825 par_num = bnx2x_check_blocks_with_parity1(
3826 sig1 & HW_PRTY_ASSERT_SET_1, par_num, global, print);
3827 par_num = bnx2x_check_blocks_with_parity2(
3828 sig2 & HW_PRTY_ASSERT_SET_2, par_num, print);
3829 par_num = bnx2x_check_blocks_with_parity3(
3830 sig3 & HW_PRTY_ASSERT_SET_3, par_num, global, print);
3831 if (print)
3832 pr_cont("\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003833 return true;
3834 } else
3835 return false;
3836}
3837
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003838/**
3839 * bnx2x_chk_parity_attn - checks for parity attentions.
3840 *
3841 * @bp: driver handle
3842 * @global: true if there was a global attention
3843 * @print: show parity attention in syslog
3844 */
3845bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003846{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003847 struct attn_route attn;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003848 int port = BP_PORT(bp);
3849
3850 attn.sig[0] = REG_RD(bp,
3851 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
3852 port*4);
3853 attn.sig[1] = REG_RD(bp,
3854 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
3855 port*4);
3856 attn.sig[2] = REG_RD(bp,
3857 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
3858 port*4);
3859 attn.sig[3] = REG_RD(bp,
3860 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
3861 port*4);
3862
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003863 return bnx2x_parity_attn(bp, global, print, attn.sig[0], attn.sig[1],
3864 attn.sig[2], attn.sig[3]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003865}
3866
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003867
3868static inline void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
3869{
3870 u32 val;
3871 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
3872
3873 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
3874 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
3875 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
3876 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3877 "ADDRESS_ERROR\n");
3878 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
3879 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3880 "INCORRECT_RCV_BEHAVIOR\n");
3881 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
3882 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3883 "WAS_ERROR_ATTN\n");
3884 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
3885 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3886 "VF_LENGTH_VIOLATION_ATTN\n");
3887 if (val &
3888 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
3889 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3890 "VF_GRC_SPACE_VIOLATION_ATTN\n");
3891 if (val &
3892 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
3893 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3894 "VF_MSIX_BAR_VIOLATION_ATTN\n");
3895 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
3896 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3897 "TCPL_ERROR_ATTN\n");
3898 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
3899 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3900 "TCPL_IN_TWO_RCBS_ATTN\n");
3901 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
3902 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3903 "CSSNOOP_FIFO_OVERFLOW\n");
3904 }
3905 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
3906 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
3907 BNX2X_ERR("ATC hw attention 0x%x\n", val);
3908 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
3909 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
3910 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
3911 BNX2X_ERR("ATC_ATC_INT_STS_REG"
3912 "_ATC_TCPL_TO_NOT_PEND\n");
3913 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
3914 BNX2X_ERR("ATC_ATC_INT_STS_REG_"
3915 "ATC_GPA_MULTIPLE_HITS\n");
3916 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
3917 BNX2X_ERR("ATC_ATC_INT_STS_REG_"
3918 "ATC_RCPL_TO_EMPTY_CNT\n");
3919 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
3920 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
3921 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
3922 BNX2X_ERR("ATC_ATC_INT_STS_REG_"
3923 "ATC_IREQ_LESS_THAN_STU\n");
3924 }
3925
3926 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
3927 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
3928 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
3929 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
3930 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
3931 }
3932
3933}
3934
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003935static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
3936{
3937 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003938 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003939 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003940 u32 reg_addr;
3941 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003942 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003943 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003944
3945 /* need to take HW lock because MCP or other port might also
3946 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003947 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003948
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003949 if (bnx2x_chk_parity_attn(bp, &global, true)) {
3950#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003951 bp->recovery_state = BNX2X_RECOVERY_INIT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003952 schedule_delayed_work(&bp->reset_task, 0);
3953 /* Disable HW interrupts */
3954 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003955 /* In case of parity errors don't handle attentions so that
3956 * other function would "see" parity errors.
3957 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003958#else
3959 bnx2x_panic();
3960#endif
3961 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003962 return;
3963 }
3964
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003965 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
3966 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
3967 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
3968 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003969 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003970 attn.sig[4] =
3971 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
3972 else
3973 attn.sig[4] = 0;
3974
3975 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
3976 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003977
3978 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
3979 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003980 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003981
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003982 DP(NETIF_MSG_HW, "group[%d]: %08x %08x "
3983 "%08x %08x %08x\n",
3984 index,
3985 group_mask->sig[0], group_mask->sig[1],
3986 group_mask->sig[2], group_mask->sig[3],
3987 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003988
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003989 bnx2x_attn_int_deasserted4(bp,
3990 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003991 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003992 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003993 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003994 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003995 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003996 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003997 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003998 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003999 }
4000 }
4001
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004002 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004003
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004004 if (bp->common.int_block == INT_BLOCK_HC)
4005 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4006 COMMAND_REG_ATTN_BITS_CLR);
4007 else
4008 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004009
4010 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004011 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4012 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004013 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004014
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004015 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004016 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004017
4018 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4019 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4020
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004021 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4022 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004023
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004024 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4025 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004026 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004027 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
4028
4029 REG_WR(bp, reg_addr, aeu_mask);
4030 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004031
4032 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4033 bp->attn_state &= ~deasserted;
4034 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4035}
4036
4037static void bnx2x_attn_int(struct bnx2x *bp)
4038{
4039 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08004040 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4041 attn_bits);
4042 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4043 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004044 u32 attn_state = bp->attn_state;
4045
4046 /* look for changed bits */
4047 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4048 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4049
4050 DP(NETIF_MSG_HW,
4051 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4052 attn_bits, attn_ack, asserted, deasserted);
4053
4054 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004055 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004056
4057 /* handle bits that were raised */
4058 if (asserted)
4059 bnx2x_attn_int_asserted(bp, asserted);
4060
4061 if (deasserted)
4062 bnx2x_attn_int_deasserted(bp, deasserted);
4063}
4064
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004065void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4066 u16 index, u8 op, u8 update)
4067{
4068 u32 igu_addr = BAR_IGU_INTMEM + (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
4069
4070 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4071 igu_addr);
4072}
4073
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004074static inline void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
4075{
4076 /* No memory barriers */
4077 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4078 mmiowb(); /* keep prod updates ordered */
4079}
4080
4081#ifdef BCM_CNIC
4082static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4083 union event_ring_elem *elem)
4084{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004085 u8 err = elem->message.error;
4086
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004087 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00004088 (cid < bp->cnic_eth_dev.starting_cid &&
4089 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004090 return 1;
4091
4092 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4093
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004094 if (unlikely(err)) {
4095
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004096 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4097 cid);
4098 bnx2x_panic_dump(bp);
4099 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004100 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004101 return 0;
4102}
4103#endif
4104
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004105static inline void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
4106{
4107 struct bnx2x_mcast_ramrod_params rparam;
4108 int rc;
4109
4110 memset(&rparam, 0, sizeof(rparam));
4111
4112 rparam.mcast_obj = &bp->mcast_obj;
4113
4114 netif_addr_lock_bh(bp->dev);
4115
4116 /* Clear pending state for the last command */
4117 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4118
4119 /* If there are pending mcast commands - send them */
4120 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4121 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4122 if (rc < 0)
4123 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4124 rc);
4125 }
4126
4127 netif_addr_unlock_bh(bp->dev);
4128}
4129
4130static inline void bnx2x_handle_classification_eqe(struct bnx2x *bp,
4131 union event_ring_elem *elem)
4132{
4133 unsigned long ramrod_flags = 0;
4134 int rc = 0;
4135 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
4136 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
4137
4138 /* Always push next commands out, don't wait here */
4139 __set_bit(RAMROD_CONT, &ramrod_flags);
4140
4141 switch (elem->message.data.eth_event.echo >> BNX2X_SWCID_SHIFT) {
4142 case BNX2X_FILTER_MAC_PENDING:
4143#ifdef BCM_CNIC
4144 if (cid == BNX2X_ISCSI_ETH_CID)
4145 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
4146 else
4147#endif
4148 vlan_mac_obj = &bp->fp[cid].mac_obj;
4149
4150 break;
4151 vlan_mac_obj = &bp->fp[cid].mac_obj;
4152
4153 case BNX2X_FILTER_MCAST_PENDING:
4154 /* This is only relevant for 57710 where multicast MACs are
4155 * configured as unicast MACs using the same ramrod.
4156 */
4157 bnx2x_handle_mcast_eqe(bp);
4158 return;
4159 default:
4160 BNX2X_ERR("Unsupported classification command: %d\n",
4161 elem->message.data.eth_event.echo);
4162 return;
4163 }
4164
4165 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
4166
4167 if (rc < 0)
4168 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
4169 else if (rc > 0)
4170 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
4171
4172}
4173
4174#ifdef BCM_CNIC
4175static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
4176#endif
4177
4178static inline void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
4179{
4180 netif_addr_lock_bh(bp->dev);
4181
4182 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
4183
4184 /* Send rx_mode command again if was requested */
4185 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
4186 bnx2x_set_storm_rx_mode(bp);
4187#ifdef BCM_CNIC
4188 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
4189 &bp->sp_state))
4190 bnx2x_set_iscsi_eth_rx_mode(bp, true);
4191 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
4192 &bp->sp_state))
4193 bnx2x_set_iscsi_eth_rx_mode(bp, false);
4194#endif
4195
4196 netif_addr_unlock_bh(bp->dev);
4197}
4198
4199static inline struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
4200 struct bnx2x *bp, u32 cid)
4201{
4202#ifdef BCM_CNIC
4203 if (cid == BNX2X_FCOE_ETH_CID)
4204 return &bnx2x_fcoe(bp, q_obj);
4205 else
4206#endif
4207 return &bnx2x_fp(bp, cid, q_obj);
4208}
4209
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004210static void bnx2x_eq_int(struct bnx2x *bp)
4211{
4212 u16 hw_cons, sw_cons, sw_prod;
4213 union event_ring_elem *elem;
4214 u32 cid;
4215 u8 opcode;
4216 int spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004217 struct bnx2x_queue_sp_obj *q_obj;
4218 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
4219 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004220
4221 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
4222
4223 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
4224 * when we get the the next-page we nned to adjust so the loop
4225 * condition below will be met. The next element is the size of a
4226 * regular element and hence incrementing by 1
4227 */
4228 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
4229 hw_cons++;
4230
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004231 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004232 * specific bp, thus there is no need in "paired" read memory
4233 * barrier here.
4234 */
4235 sw_cons = bp->eq_cons;
4236 sw_prod = bp->eq_prod;
4237
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004238 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->cq_spq_left %u\n",
4239 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004240
4241 for (; sw_cons != hw_cons;
4242 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
4243
4244
4245 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
4246
4247 cid = SW_CID(elem->message.data.cfc_del_event.cid);
4248 opcode = elem->message.opcode;
4249
4250
4251 /* handle eq element */
4252 switch (opcode) {
4253 case EVENT_RING_OPCODE_STAT_QUERY:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004254 DP(NETIF_MSG_TIMER, "got statistics comp event %d\n",
4255 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004256 /* nothing to do with stats comp */
4257 continue;
4258
4259 case EVENT_RING_OPCODE_CFC_DEL:
4260 /* handle according to cid range */
4261 /*
4262 * we may want to verify here that the bp state is
4263 * HALTING
4264 */
4265 DP(NETIF_MSG_IFDOWN,
4266 "got delete ramrod for MULTI[%d]\n", cid);
4267#ifdef BCM_CNIC
4268 if (!bnx2x_cnic_handle_cfc_del(bp, cid, elem))
4269 goto next_spqe;
4270#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004271 q_obj = bnx2x_cid_to_q_obj(bp, cid);
4272
4273 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
4274 break;
4275
4276
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004277
4278 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004279
4280 case EVENT_RING_OPCODE_STOP_TRAFFIC:
4281 DP(NETIF_MSG_IFUP, "got STOP TRAFFIC\n");
4282 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
4283 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004284
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004285 case EVENT_RING_OPCODE_START_TRAFFIC:
4286 DP(NETIF_MSG_IFUP, "got START TRAFFIC\n");
4287 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
4288 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004289 case EVENT_RING_OPCODE_FUNCTION_START:
4290 DP(NETIF_MSG_IFUP, "got FUNC_START ramrod\n");
4291 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
4292 break;
4293
4294 goto next_spqe;
4295
4296 case EVENT_RING_OPCODE_FUNCTION_STOP:
4297 DP(NETIF_MSG_IFDOWN, "got FUNC_STOP ramrod\n");
4298 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
4299 break;
4300
4301 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004302 }
4303
4304 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004305 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
4306 BNX2X_STATE_OPEN):
4307 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004308 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004309 cid = elem->message.data.eth_event.echo &
4310 BNX2X_SWCID_MASK;
4311 DP(NETIF_MSG_IFUP, "got RSS_UPDATE ramrod. CID %d\n",
4312 cid);
4313 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004314 break;
4315
4316 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
4317 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004318 case (EVENT_RING_OPCODE_SET_MAC |
4319 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004320 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4321 BNX2X_STATE_OPEN):
4322 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4323 BNX2X_STATE_DIAG):
4324 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4325 BNX2X_STATE_CLOSING_WAIT4_HALT):
4326 DP(NETIF_MSG_IFUP, "got (un)set mac ramrod\n");
4327 bnx2x_handle_classification_eqe(bp, elem);
4328 break;
4329
4330 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4331 BNX2X_STATE_OPEN):
4332 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4333 BNX2X_STATE_DIAG):
4334 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4335 BNX2X_STATE_CLOSING_WAIT4_HALT):
4336 DP(NETIF_MSG_IFUP, "got mcast ramrod\n");
4337 bnx2x_handle_mcast_eqe(bp);
4338 break;
4339
4340 case (EVENT_RING_OPCODE_FILTERS_RULES |
4341 BNX2X_STATE_OPEN):
4342 case (EVENT_RING_OPCODE_FILTERS_RULES |
4343 BNX2X_STATE_DIAG):
4344 case (EVENT_RING_OPCODE_FILTERS_RULES |
4345 BNX2X_STATE_CLOSING_WAIT4_HALT):
4346 DP(NETIF_MSG_IFUP, "got rx_mode ramrod\n");
4347 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004348 break;
4349 default:
4350 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004351 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
4352 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004353 }
4354next_spqe:
4355 spqe_cnt++;
4356 } /* for */
4357
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00004358 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004359 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004360
4361 bp->eq_cons = sw_cons;
4362 bp->eq_prod = sw_prod;
4363 /* Make sure that above mem writes were issued towards the memory */
4364 smp_wmb();
4365
4366 /* update producer */
4367 bnx2x_update_eq_prod(bp, bp->eq_prod);
4368}
4369
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004370static void bnx2x_sp_task(struct work_struct *work)
4371{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08004372 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004373 u16 status;
4374
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004375 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004376/* if (status == 0) */
4377/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004378
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004379 DP(NETIF_MSG_INTR, "got a slowpath interrupt (status 0x%x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004380
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004381 /* HW attentions */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004382 if (status & BNX2X_DEF_SB_ATT_IDX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004383 bnx2x_attn_int(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004384 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004385 }
4386
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004387 /* SP events: STAT_QUERY and others */
4388 if (status & BNX2X_DEF_SB_IDX) {
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004389#ifdef BCM_CNIC
4390 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004391
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004392 if ((!NO_FCOE(bp)) &&
4393 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp)))
4394 napi_schedule(&bnx2x_fcoe(bp, napi));
4395#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004396 /* Handle EQ completions */
4397 bnx2x_eq_int(bp);
4398
4399 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
4400 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
4401
4402 status &= ~BNX2X_DEF_SB_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004403 }
4404
4405 if (unlikely(status))
4406 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
4407 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004408
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004409 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
4410 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004411}
4412
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004413irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004414{
4415 struct net_device *dev = dev_instance;
4416 struct bnx2x *bp = netdev_priv(dev);
4417
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004418 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
4419 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004420
4421#ifdef BNX2X_STOP_ON_ERROR
4422 if (unlikely(bp->panic))
4423 return IRQ_HANDLED;
4424#endif
4425
Michael Chan993ac7b2009-10-10 13:46:56 +00004426#ifdef BCM_CNIC
4427 {
4428 struct cnic_ops *c_ops;
4429
4430 rcu_read_lock();
4431 c_ops = rcu_dereference(bp->cnic_ops);
4432 if (c_ops)
4433 c_ops->cnic_handler(bp->cnic_data, NULL);
4434 rcu_read_unlock();
4435 }
4436#endif
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08004437 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004438
4439 return IRQ_HANDLED;
4440}
4441
4442/* end of slow path */
4443
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004444
4445void bnx2x_drv_pulse(struct bnx2x *bp)
4446{
4447 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
4448 bp->fw_drv_pulse_wr_seq);
4449}
4450
4451
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004452static void bnx2x_timer(unsigned long data)
4453{
4454 struct bnx2x *bp = (struct bnx2x *) data;
4455
4456 if (!netif_running(bp->dev))
4457 return;
4458
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004459 if (poll) {
4460 struct bnx2x_fastpath *fp = &bp->fp[0];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004461
Eilon Greenstein7961f792009-03-02 07:59:31 +00004462 bnx2x_tx_int(fp);
David S. Millerb8ee8322011-04-17 16:56:12 -07004463 bnx2x_rx_int(fp, 1000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004464 }
4465
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004466 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004467 int mb_idx = BP_FW_MB_IDX(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004468 u32 drv_pulse;
4469 u32 mcp_pulse;
4470
4471 ++bp->fw_drv_pulse_wr_seq;
4472 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
4473 /* TBD - add SYSTEM_TIME */
4474 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004475 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004476
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004477 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004478 MCP_PULSE_SEQ_MASK);
4479 /* The delta between driver pulse and mcp response
4480 * should be 1 (before mcp response) or 0 (after mcp response)
4481 */
4482 if ((drv_pulse != mcp_pulse) &&
4483 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
4484 /* someone lost a heartbeat... */
4485 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
4486 drv_pulse, mcp_pulse);
4487 }
4488 }
4489
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07004490 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004491 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004492
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004493 mod_timer(&bp->timer, jiffies + bp->current_interval);
4494}
4495
4496/* end of Statistics */
4497
4498/* nic init */
4499
4500/*
4501 * nic init service functions
4502 */
4503
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004504static inline void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004505{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004506 u32 i;
4507 if (!(len%4) && !(addr%4))
4508 for (i = 0; i < len; i += 4)
4509 REG_WR(bp, addr + i, fill);
4510 else
4511 for (i = 0; i < len; i++)
4512 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004513
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004514}
4515
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004516/* helper: writes FP SP data to FW - data_size in dwords */
4517static inline void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
4518 int fw_sb_id,
4519 u32 *sb_data_p,
4520 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004521{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004522 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004523 for (index = 0; index < data_size; index++)
4524 REG_WR(bp, BAR_CSTRORM_INTMEM +
4525 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
4526 sizeof(u32)*index,
4527 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004528}
4529
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004530static inline void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
4531{
4532 u32 *sb_data_p;
4533 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004534 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004535 struct hc_status_block_data_e1x sb_data_e1x;
4536
4537 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004538 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004539 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004540 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004541 sb_data_e2.common.p_func.vf_valid = false;
4542 sb_data_p = (u32 *)&sb_data_e2;
4543 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
4544 } else {
4545 memset(&sb_data_e1x, 0,
4546 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004547 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004548 sb_data_e1x.common.p_func.vf_valid = false;
4549 sb_data_p = (u32 *)&sb_data_e1x;
4550 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
4551 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004552 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
4553
4554 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4555 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
4556 CSTORM_STATUS_BLOCK_SIZE);
4557 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4558 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
4559 CSTORM_SYNC_BLOCK_SIZE);
4560}
4561
4562/* helper: writes SP SB data to FW */
4563static inline void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
4564 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004565{
4566 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004567 int i;
4568 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
4569 REG_WR(bp, BAR_CSTRORM_INTMEM +
4570 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
4571 i*sizeof(u32),
4572 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004573}
4574
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004575static inline void bnx2x_zero_sp_sb(struct bnx2x *bp)
4576{
4577 int func = BP_FUNC(bp);
4578 struct hc_sp_status_block_data sp_sb_data;
4579 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
4580
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004581 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004582 sp_sb_data.p_func.vf_valid = false;
4583
4584 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
4585
4586 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4587 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
4588 CSTORM_SP_STATUS_BLOCK_SIZE);
4589 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4590 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
4591 CSTORM_SP_SYNC_BLOCK_SIZE);
4592
4593}
4594
4595
4596static inline
4597void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
4598 int igu_sb_id, int igu_seg_id)
4599{
4600 hc_sm->igu_sb_id = igu_sb_id;
4601 hc_sm->igu_seg_id = igu_seg_id;
4602 hc_sm->timer_value = 0xFF;
4603 hc_sm->time_to_expire = 0xFFFFFFFF;
4604}
4605
stephen hemminger8d962862010-10-21 07:50:56 +00004606static void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004607 u8 vf_valid, int fw_sb_id, int igu_sb_id)
4608{
4609 int igu_seg_id;
4610
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004611 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004612 struct hc_status_block_data_e1x sb_data_e1x;
4613 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004614 int data_size;
4615 u32 *sb_data_p;
4616
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004617 if (CHIP_INT_MODE_IS_BC(bp))
4618 igu_seg_id = HC_SEG_ACCESS_NORM;
4619 else
4620 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004621
4622 bnx2x_zero_fp_sb(bp, fw_sb_id);
4623
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004624 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004625 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004626 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004627 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
4628 sb_data_e2.common.p_func.vf_id = vfid;
4629 sb_data_e2.common.p_func.vf_valid = vf_valid;
4630 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
4631 sb_data_e2.common.same_igu_sb_1b = true;
4632 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
4633 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
4634 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004635 sb_data_p = (u32 *)&sb_data_e2;
4636 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
4637 } else {
4638 memset(&sb_data_e1x, 0,
4639 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004640 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004641 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
4642 sb_data_e1x.common.p_func.vf_id = 0xff;
4643 sb_data_e1x.common.p_func.vf_valid = false;
4644 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
4645 sb_data_e1x.common.same_igu_sb_1b = true;
4646 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
4647 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
4648 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004649 sb_data_p = (u32 *)&sb_data_e1x;
4650 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
4651 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004652
4653 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
4654 igu_sb_id, igu_seg_id);
4655 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
4656 igu_sb_id, igu_seg_id);
4657
4658 DP(NETIF_MSG_HW, "Init FW SB %d\n", fw_sb_id);
4659
4660 /* write indecies to HW */
4661 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
4662}
4663
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004664static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004665 u16 tx_usec, u16 rx_usec)
4666{
4667 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, U_SB_ETH_RX_CQ_INDEX,
4668 false, rx_usec);
4669 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, C_SB_ETH_TX_CQ_INDEX,
4670 false, tx_usec);
4671}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004672
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004673static void bnx2x_init_def_sb(struct bnx2x *bp)
4674{
4675 struct host_sp_status_block *def_sb = bp->def_status_blk;
4676 dma_addr_t mapping = bp->def_status_blk_mapping;
4677 int igu_sp_sb_index;
4678 int igu_seg_id;
4679 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004680 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004681 int reg_offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004682 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004683 int index;
4684 struct hc_sp_status_block_data sp_sb_data;
4685 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
4686
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004687 if (CHIP_INT_MODE_IS_BC(bp)) {
4688 igu_sp_sb_index = DEF_SB_IGU_ID;
4689 igu_seg_id = HC_SEG_ACCESS_DEF;
4690 } else {
4691 igu_sp_sb_index = bp->igu_dsb_id;
4692 igu_seg_id = IGU_SEG_ACCESS_DEF;
4693 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004694
4695 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004696 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004697 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004698 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004699
Eliezer Tamir49d66772008-02-28 11:53:13 -08004700 bp->attn_state = 0;
4701
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004702 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4703 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004704 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004705 int sindex;
4706 /* take care of sig[0]..sig[4] */
4707 for (sindex = 0; sindex < 4; sindex++)
4708 bp->attn_group[index].sig[sindex] =
4709 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004710
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004711 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004712 /*
4713 * enable5 is separate from the rest of the registers,
4714 * and therefore the address skip is 4
4715 * and not 16 between the different groups
4716 */
4717 bp->attn_group[index].sig[4] = REG_RD(bp,
4718 reg_offset + 0x10 + 0x4*index);
4719 else
4720 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004721 }
4722
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004723 if (bp->common.int_block == INT_BLOCK_HC) {
4724 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
4725 HC_REG_ATTN_MSG0_ADDR_L);
4726
4727 REG_WR(bp, reg_offset, U64_LO(section));
4728 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004729 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004730 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
4731 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
4732 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004733
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004734 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
4735 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004736
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004737 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004738
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004739 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004740 sp_sb_data.host_sb_addr.lo = U64_LO(section);
4741 sp_sb_data.host_sb_addr.hi = U64_HI(section);
4742 sp_sb_data.igu_sb_id = igu_sp_sb_index;
4743 sp_sb_data.igu_seg_id = igu_seg_id;
4744 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004745 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004746 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004747
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004748 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004749
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004750 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004751}
4752
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004753void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004754{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004755 int i;
4756
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004757 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004758 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07004759 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004760}
4761
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004762static void bnx2x_init_sp_ring(struct bnx2x *bp)
4763{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004764 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004765 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004766
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004767 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004768 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
4769 bp->spq_prod_bd = bp->spq;
4770 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004771}
4772
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004773static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004774{
4775 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004776 for (i = 1; i <= NUM_EQ_PAGES; i++) {
4777 union event_ring_elem *elem =
4778 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004779
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004780 elem->next_page.addr.hi =
4781 cpu_to_le32(U64_HI(bp->eq_mapping +
4782 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
4783 elem->next_page.addr.lo =
4784 cpu_to_le32(U64_LO(bp->eq_mapping +
4785 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004786 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004787 bp->eq_cons = 0;
4788 bp->eq_prod = NUM_EQ_DESC;
4789 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004790 /* we want a warning message before it gets rought... */
4791 atomic_set(&bp->eq_spq_left,
4792 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004793}
4794
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004795
4796/* called with netif_addr_lock_bh() */
4797void bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
4798 unsigned long rx_mode_flags,
4799 unsigned long rx_accept_flags,
4800 unsigned long tx_accept_flags,
4801 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00004802{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004803 struct bnx2x_rx_mode_ramrod_params ramrod_param;
4804 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00004805
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004806 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00004807
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004808 /* Prepare ramrod parameters */
4809 ramrod_param.cid = 0;
4810 ramrod_param.cl_id = cl_id;
4811 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
4812 ramrod_param.func_id = BP_FUNC(bp);
4813
4814 ramrod_param.pstate = &bp->sp_state;
4815 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
4816
4817 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
4818 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
4819
4820 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
4821
4822 ramrod_param.ramrod_flags = ramrod_flags;
4823 ramrod_param.rx_mode_flags = rx_mode_flags;
4824
4825 ramrod_param.rx_accept_flags = rx_accept_flags;
4826 ramrod_param.tx_accept_flags = tx_accept_flags;
4827
4828 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
4829 if (rc < 0) {
4830 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
4831 return;
4832 }
4833}
4834
4835/* called with netif_addr_lock_bh() */
4836void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
4837{
4838 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
4839 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
4840
4841#ifdef BCM_CNIC
4842 if (!NO_FCOE(bp))
4843
4844 /* Configure rx_mode of FCoE Queue */
4845 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
4846#endif
4847
4848 switch (bp->rx_mode) {
4849 case BNX2X_RX_MODE_NONE:
4850 /*
4851 * 'drop all' supersedes any accept flags that may have been
4852 * passed to the function.
4853 */
4854 break;
4855 case BNX2X_RX_MODE_NORMAL:
4856 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
4857 __set_bit(BNX2X_ACCEPT_MULTICAST, &rx_accept_flags);
4858 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
4859
4860 /* internal switching mode */
4861 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
4862 __set_bit(BNX2X_ACCEPT_MULTICAST, &tx_accept_flags);
4863 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
4864
4865 break;
4866 case BNX2X_RX_MODE_ALLMULTI:
4867 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
4868 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
4869 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
4870
4871 /* internal switching mode */
4872 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
4873 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
4874 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
4875
4876 break;
4877 case BNX2X_RX_MODE_PROMISC:
4878 /* According to deffinition of SI mode, iface in promisc mode
4879 * should receive matched and unmatched (in resolution of port)
4880 * unicast packets.
4881 */
4882 __set_bit(BNX2X_ACCEPT_UNMATCHED, &rx_accept_flags);
4883 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
4884 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
4885 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
4886
4887 /* internal switching mode */
4888 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
4889 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
4890
4891 if (IS_MF_SI(bp))
4892 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, &tx_accept_flags);
4893 else
4894 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
4895
4896 break;
4897 default:
4898 BNX2X_ERR("Unknown rx_mode: %d\n", bp->rx_mode);
4899 return;
4900 }
4901
4902 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
4903 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &rx_accept_flags);
4904 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &tx_accept_flags);
4905 }
4906
4907 __set_bit(RAMROD_RX, &ramrod_flags);
4908 __set_bit(RAMROD_TX, &ramrod_flags);
4909
4910 bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags, rx_accept_flags,
4911 tx_accept_flags, ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004912}
4913
Eilon Greenstein471de712008-08-13 15:49:35 -07004914static void bnx2x_init_internal_common(struct bnx2x *bp)
4915{
4916 int i;
4917
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08004918 if (IS_MF_SI(bp))
4919 /*
4920 * In switch independent mode, the TSTORM needs to accept
4921 * packets that failed classification, since approximate match
4922 * mac addresses aren't written to NIG LLH
4923 */
4924 REG_WR8(bp, BAR_TSTRORM_INTMEM +
4925 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004926 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
4927 REG_WR8(bp, BAR_TSTRORM_INTMEM +
4928 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08004929
Eilon Greenstein471de712008-08-13 15:49:35 -07004930 /* Zero this manually as its initialization is
4931 currently missing in the initTool */
4932 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
4933 REG_WR(bp, BAR_USTRORM_INTMEM +
4934 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004935 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004936 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
4937 CHIP_INT_MODE_IS_BC(bp) ?
4938 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
4939 }
Eilon Greenstein471de712008-08-13 15:49:35 -07004940}
4941
Eilon Greenstein471de712008-08-13 15:49:35 -07004942static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
4943{
4944 switch (load_code) {
4945 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004946 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07004947 bnx2x_init_internal_common(bp);
4948 /* no break */
4949
4950 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004951 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07004952 /* no break */
4953
4954 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004955 /* internal memory per function is
4956 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07004957 break;
4958
4959 default:
4960 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
4961 break;
4962 }
4963}
4964
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004965static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
4966{
4967 return fp->bp->igu_base_sb + fp->index + CNIC_CONTEXT_USE;
4968}
4969
4970static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
4971{
4972 return fp->bp->base_fw_ndsb + fp->index + CNIC_CONTEXT_USE;
4973}
4974
4975static inline u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
4976{
4977 if (CHIP_IS_E1x(fp->bp))
4978 return BP_L_ID(fp->bp) + fp->index;
4979 else /* We want Client ID to be the same as IGU SB ID for 57712 */
4980 return bnx2x_fp_igu_sb_id(fp);
4981}
4982
4983static void bnx2x_init_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004984{
4985 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004986 unsigned long q_type = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004987
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00004988 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004989 fp->cl_id = bnx2x_fp_cl_id(fp);
4990 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
4991 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004992 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004993 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
4994
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004995 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004996 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004997 /* Setup SB indicies */
4998 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
4999 fp->tx_cons_sb = BNX2X_TX_SB_INDEX;
5000
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005001 /* Configure Queue State object */
5002 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
5003 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
5004 bnx2x_init_queue_obj(bp, &fp->q_obj, fp->cl_id, fp->cid, BP_FUNC(bp),
5005 bnx2x_sp(bp, q_rdata), bnx2x_sp_mapping(bp, q_rdata),
5006 q_type);
5007
5008 /**
5009 * Configure classification DBs: Always enable Tx switching
5010 */
5011 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
5012
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005013 DP(NETIF_MSG_IFUP, "queue[%d]: bnx2x_init_sb(%p,%p) "
5014 "cl_id %d fw_sb %d igu_sb %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005015 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005016 fp->igu_sb_id);
5017 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
5018 fp->fw_sb_id, fp->igu_sb_id);
5019
5020 bnx2x_update_fpsb_idx(fp);
5021}
5022
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005023void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005024{
5025 int i;
5026
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005027 for_each_eth_queue(bp, i)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005028 bnx2x_init_fp(bp, i);
Michael Chan37b091b2009-10-10 13:46:55 +00005029#ifdef BCM_CNIC
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005030 if (!NO_FCOE(bp))
5031 bnx2x_init_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005032
5033 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
5034 BNX2X_VF_ID_INVALID, false,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005035 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005036
Michael Chan37b091b2009-10-10 13:46:55 +00005037#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005038
Yaniv Rosner020c7e32011-05-31 21:28:43 +00005039 /* Initialize MOD_ABS interrupts */
5040 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
5041 bp->common.shmem_base, bp->common.shmem2_base,
5042 BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00005043 /* ensure status block indices were read */
5044 rmb();
5045
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005046 bnx2x_init_def_sb(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005047 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005048 bnx2x_init_rx_rings(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005049 bnx2x_init_tx_rings(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005050 bnx2x_init_sp_ring(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005051 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07005052 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005053 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005054 bnx2x_stats_init(bp);
5055
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005056 /* flush all before enabling interrupts */
5057 mb();
5058 mmiowb();
5059
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08005060 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00005061
5062 /* Check for SPIO5 */
5063 bnx2x_attn_int_deasserted0(bp,
5064 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
5065 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005066}
5067
5068/* end of nic init */
5069
5070/*
5071 * gzip service functions
5072 */
5073
5074static int bnx2x_gunzip_init(struct bnx2x *bp)
5075{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005076 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
5077 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005078 if (bp->gunzip_buf == NULL)
5079 goto gunzip_nomem1;
5080
5081 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
5082 if (bp->strm == NULL)
5083 goto gunzip_nomem2;
5084
5085 bp->strm->workspace = kmalloc(zlib_inflate_workspacesize(),
5086 GFP_KERNEL);
5087 if (bp->strm->workspace == NULL)
5088 goto gunzip_nomem3;
5089
5090 return 0;
5091
5092gunzip_nomem3:
5093 kfree(bp->strm);
5094 bp->strm = NULL;
5095
5096gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005097 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5098 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005099 bp->gunzip_buf = NULL;
5100
5101gunzip_nomem1:
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005102 netdev_err(bp->dev, "Cannot allocate firmware buffer for"
5103 " un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005104 return -ENOMEM;
5105}
5106
5107static void bnx2x_gunzip_end(struct bnx2x *bp)
5108{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005109 if (bp->strm) {
5110 kfree(bp->strm->workspace);
5111 kfree(bp->strm);
5112 bp->strm = NULL;
5113 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005114
5115 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005116 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5117 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005118 bp->gunzip_buf = NULL;
5119 }
5120}
5121
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005122static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005123{
5124 int n, rc;
5125
5126 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005127 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
5128 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005129 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005130 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005131
5132 n = 10;
5133
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005134#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005135
5136 if (zbuf[3] & FNAME)
5137 while ((zbuf[n++] != 0) && (n < len));
5138
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005139 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005140 bp->strm->avail_in = len - n;
5141 bp->strm->next_out = bp->gunzip_buf;
5142 bp->strm->avail_out = FW_BUF_SIZE;
5143
5144 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
5145 if (rc != Z_OK)
5146 return rc;
5147
5148 rc = zlib_inflate(bp->strm, Z_FINISH);
5149 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00005150 netdev_err(bp->dev, "Firmware decompression error: %s\n",
5151 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005152
5153 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
5154 if (bp->gunzip_outlen & 0x3)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005155 netdev_err(bp->dev, "Firmware decompression error:"
5156 " gunzip_outlen (%d) not aligned\n",
5157 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005158 bp->gunzip_outlen >>= 2;
5159
5160 zlib_inflateEnd(bp->strm);
5161
5162 if (rc == Z_STREAM_END)
5163 return 0;
5164
5165 return rc;
5166}
5167
5168/* nic load/unload */
5169
5170/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005171 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005172 */
5173
5174/* send a NIG loopback debug packet */
5175static void bnx2x_lb_pckt(struct bnx2x *bp)
5176{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005177 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005178
5179 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005180 wb_write[0] = 0x55555555;
5181 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005182 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005183 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005184
5185 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005186 wb_write[0] = 0x09000000;
5187 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005188 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005189 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005190}
5191
5192/* some of the internal memories
5193 * are not directly readable from the driver
5194 * to test them we send debug packets
5195 */
5196static int bnx2x_int_mem_test(struct bnx2x *bp)
5197{
5198 int factor;
5199 int count, i;
5200 u32 val = 0;
5201
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005202 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005203 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005204 else if (CHIP_REV_IS_EMUL(bp))
5205 factor = 200;
5206 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005207 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005208
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005209 /* Disable inputs of parser neighbor blocks */
5210 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5211 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5212 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005213 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005214
5215 /* Write 0 to parser credits for CFC search request */
5216 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5217
5218 /* send Ethernet packet */
5219 bnx2x_lb_pckt(bp);
5220
5221 /* TODO do i reset NIG statistic? */
5222 /* Wait until NIG register shows 1 packet of size 0x10 */
5223 count = 1000 * factor;
5224 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005225
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005226 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5227 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005228 if (val == 0x10)
5229 break;
5230
5231 msleep(10);
5232 count--;
5233 }
5234 if (val != 0x10) {
5235 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5236 return -1;
5237 }
5238
5239 /* Wait until PRS register shows 1 packet */
5240 count = 1000 * factor;
5241 while (count) {
5242 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005243 if (val == 1)
5244 break;
5245
5246 msleep(10);
5247 count--;
5248 }
5249 if (val != 0x1) {
5250 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5251 return -2;
5252 }
5253
5254 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005255 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005256 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005257 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005258 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005259 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
5260 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005261
5262 DP(NETIF_MSG_HW, "part2\n");
5263
5264 /* Disable inputs of parser neighbor blocks */
5265 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5266 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5267 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005268 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005269
5270 /* Write 0 to parser credits for CFC search request */
5271 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5272
5273 /* send 10 Ethernet packets */
5274 for (i = 0; i < 10; i++)
5275 bnx2x_lb_pckt(bp);
5276
5277 /* Wait until NIG register shows 10 + 1
5278 packets of size 11*0x10 = 0xb0 */
5279 count = 1000 * factor;
5280 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005281
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005282 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5283 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005284 if (val == 0xb0)
5285 break;
5286
5287 msleep(10);
5288 count--;
5289 }
5290 if (val != 0xb0) {
5291 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5292 return -3;
5293 }
5294
5295 /* Wait until PRS register shows 2 packets */
5296 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5297 if (val != 2)
5298 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5299
5300 /* Write 1 to parser credits for CFC search request */
5301 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
5302
5303 /* Wait until PRS register shows 3 packets */
5304 msleep(10 * factor);
5305 /* Wait until NIG register shows 1 packet of size 0x10 */
5306 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5307 if (val != 3)
5308 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5309
5310 /* clear NIG EOP FIFO */
5311 for (i = 0; i < 11; i++)
5312 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
5313 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
5314 if (val != 1) {
5315 BNX2X_ERR("clear of NIG failed\n");
5316 return -4;
5317 }
5318
5319 /* Reset and init BRB, PRS, NIG */
5320 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
5321 msleep(50);
5322 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
5323 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005324 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
5325 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00005326#ifndef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005327 /* set NIC mode */
5328 REG_WR(bp, PRS_REG_NIC_MODE, 1);
5329#endif
5330
5331 /* Enable inputs of parser neighbor blocks */
5332 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
5333 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
5334 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005335 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005336
5337 DP(NETIF_MSG_HW, "done\n");
5338
5339 return 0; /* OK */
5340}
5341
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00005342static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005343{
5344 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005345 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005346 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
5347 else
5348 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005349 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5350 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005351 /*
5352 * mask read length error interrupts in brb for parser
5353 * (parsing unit and 'checksum and crc' unit)
5354 * these errors are legal (PU reads fixed length and CAC can cause
5355 * read length error on truncated packets)
5356 */
5357 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005358 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
5359 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
5360 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
5361 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
5362 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005363/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
5364/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005365 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
5366 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
5367 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005368/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
5369/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005370 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
5371 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
5372 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
5373 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005374/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
5375/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005376
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005377 if (CHIP_REV_IS_FPGA(bp))
5378 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005379 else if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005380 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0,
5381 (PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF
5382 | PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT
5383 | PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN
5384 | PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED
5385 | PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005386 else
5387 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005388 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
5389 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
5390 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005391/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005392
5393 if (!CHIP_IS_E1x(bp))
5394 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
5395 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
5396
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005397 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
5398 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005399/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00005400 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005401}
5402
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005403static void bnx2x_reset_common(struct bnx2x *bp)
5404{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005405 u32 val = 0x1400;
5406
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005407 /* reset_common */
5408 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5409 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005410
5411 if (CHIP_IS_E3(bp)) {
5412 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
5413 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
5414 }
5415
5416 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
5417}
5418
5419static void bnx2x_setup_dmae(struct bnx2x *bp)
5420{
5421 bp->dmae_ready = 0;
5422 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005423}
5424
Eilon Greenstein573f2032009-08-12 08:24:14 +00005425static void bnx2x_init_pxp(struct bnx2x *bp)
5426{
5427 u16 devctl;
5428 int r_order, w_order;
5429
5430 pci_read_config_word(bp->pdev,
5431 bp->pcie_cap + PCI_EXP_DEVCTL, &devctl);
5432 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
5433 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
5434 if (bp->mrrs == -1)
5435 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
5436 else {
5437 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
5438 r_order = bp->mrrs;
5439 }
5440
5441 bnx2x_init_pxp_arb(bp, r_order, w_order);
5442}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005443
5444static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
5445{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00005446 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005447 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00005448 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005449
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00005450 if (BP_NOMCP(bp))
5451 return;
5452
5453 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005454 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
5455 SHARED_HW_CFG_FAN_FAILURE_MASK;
5456
5457 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
5458 is_required = 1;
5459
5460 /*
5461 * The fan failure mechanism is usually related to the PHY type since
5462 * the power consumption of the board is affected by the PHY. Currently,
5463 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
5464 */
5465 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
5466 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005467 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00005468 bnx2x_fan_failure_det_req(
5469 bp,
5470 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005471 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00005472 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005473 }
5474
5475 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
5476
5477 if (is_required == 0)
5478 return;
5479
5480 /* Fan failure is indicated by SPIO 5 */
5481 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
5482 MISC_REGISTERS_SPIO_INPUT_HI_Z);
5483
5484 /* set to active low mode */
5485 val = REG_RD(bp, MISC_REG_SPIO_INT);
5486 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005487 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005488 REG_WR(bp, MISC_REG_SPIO_INT, val);
5489
5490 /* enable interrupt to signal the IGU */
5491 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
5492 val |= (1 << MISC_REGISTERS_SPIO_5);
5493 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
5494}
5495
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005496static void bnx2x_pretend_func(struct bnx2x *bp, u8 pretend_func_num)
5497{
5498 u32 offset = 0;
5499
5500 if (CHIP_IS_E1(bp))
5501 return;
5502 if (CHIP_IS_E1H(bp) && (pretend_func_num >= E1H_FUNC_MAX))
5503 return;
5504
5505 switch (BP_ABS_FUNC(bp)) {
5506 case 0:
5507 offset = PXP2_REG_PGL_PRETEND_FUNC_F0;
5508 break;
5509 case 1:
5510 offset = PXP2_REG_PGL_PRETEND_FUNC_F1;
5511 break;
5512 case 2:
5513 offset = PXP2_REG_PGL_PRETEND_FUNC_F2;
5514 break;
5515 case 3:
5516 offset = PXP2_REG_PGL_PRETEND_FUNC_F3;
5517 break;
5518 case 4:
5519 offset = PXP2_REG_PGL_PRETEND_FUNC_F4;
5520 break;
5521 case 5:
5522 offset = PXP2_REG_PGL_PRETEND_FUNC_F5;
5523 break;
5524 case 6:
5525 offset = PXP2_REG_PGL_PRETEND_FUNC_F6;
5526 break;
5527 case 7:
5528 offset = PXP2_REG_PGL_PRETEND_FUNC_F7;
5529 break;
5530 default:
5531 return;
5532 }
5533
5534 REG_WR(bp, offset, pretend_func_num);
5535 REG_RD(bp, offset);
5536 DP(NETIF_MSG_HW, "Pretending to func %d\n", pretend_func_num);
5537}
5538
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005539void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005540{
5541 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
5542 val &= ~IGU_PF_CONF_FUNC_EN;
5543
5544 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
5545 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
5546 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
5547}
5548
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005549static inline void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005550{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005551 u32 shmem_base[2], shmem2_base[2];
5552 shmem_base[0] = bp->common.shmem_base;
5553 shmem2_base[0] = bp->common.shmem2_base;
5554 if (!CHIP_IS_E1x(bp)) {
5555 shmem_base[1] =
5556 SHMEM2_RD(bp, other_shmem_base_addr);
5557 shmem2_base[1] =
5558 SHMEM2_RD(bp, other_shmem2_base_addr);
5559 }
5560 bnx2x_acquire_phy_lock(bp);
5561 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
5562 bp->common.chip_id);
5563 bnx2x_release_phy_lock(bp);
5564}
5565
5566/**
5567 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
5568 *
5569 * @bp: driver handle
5570 */
5571static int bnx2x_init_hw_common(struct bnx2x *bp)
5572{
5573 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005574
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005575 DP(BNX2X_MSG_MCP, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005576
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005577 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005578 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005579
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005580 val = 0xfffc;
5581 if (CHIP_IS_E3(bp)) {
5582 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
5583 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
5584 }
5585 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005586
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005587 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
5588
5589 if (!CHIP_IS_E1x(bp)) {
5590 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005591
5592 /**
5593 * 4-port mode or 2-port mode we need to turn of master-enable
5594 * for everyone, after that, turn it back on for self.
5595 * so, we disregard multi-function or not, and always disable
5596 * for all functions on the given path, this means 0,2,4,6 for
5597 * path 0 and 1,3,5,7 for path 1
5598 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005599 for (abs_func_id = BP_PATH(bp);
5600 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
5601 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005602 REG_WR(bp,
5603 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
5604 1);
5605 continue;
5606 }
5607
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005608 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005609 /* clear pf enable */
5610 bnx2x_pf_disable(bp);
5611 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
5612 }
5613 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005614
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005615 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005616 if (CHIP_IS_E1(bp)) {
5617 /* enable HW interrupt from PXP on USDM overflow
5618 bit 16 on INT_MASK_0 */
5619 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005620 }
5621
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005622 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005623 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005624
5625#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005626 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
5627 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
5628 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
5629 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
5630 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00005631 /* make sure this value is 0 */
5632 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005633
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005634/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
5635 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
5636 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
5637 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
5638 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005639#endif
5640
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005641 bnx2x_ilt_init_page_size(bp, INITOP_SET);
5642
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005643 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
5644 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005645
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005646 /* let the HW do it's magic ... */
5647 msleep(100);
5648 /* finish PXP init */
5649 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
5650 if (val != 1) {
5651 BNX2X_ERR("PXP2 CFG failed\n");
5652 return -EBUSY;
5653 }
5654 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
5655 if (val != 1) {
5656 BNX2X_ERR("PXP2 RD_INIT failed\n");
5657 return -EBUSY;
5658 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005659
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005660 /* Timers bug workaround E2 only. We need to set the entire ILT to
5661 * have entries with value "0" and valid bit on.
5662 * This needs to be done by the first PF that is loaded in a path
5663 * (i.e. common phase)
5664 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005665 if (!CHIP_IS_E1x(bp)) {
5666/* In E2 there is a bug in the timers block that can cause function 6 / 7
5667 * (i.e. vnic3) to start even if it is marked as "scan-off".
5668 * This occurs when a different function (func2,3) is being marked
5669 * as "scan-off". Real-life scenario for example: if a driver is being
5670 * load-unloaded while func6,7 are down. This will cause the timer to access
5671 * the ilt, translate to a logical address and send a request to read/write.
5672 * Since the ilt for the function that is down is not valid, this will cause
5673 * a translation error which is unrecoverable.
5674 * The Workaround is intended to make sure that when this happens nothing fatal
5675 * will occur. The workaround:
5676 * 1. First PF driver which loads on a path will:
5677 * a. After taking the chip out of reset, by using pretend,
5678 * it will write "0" to the following registers of
5679 * the other vnics.
5680 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
5681 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
5682 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
5683 * And for itself it will write '1' to
5684 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
5685 * dmae-operations (writing to pram for example.)
5686 * note: can be done for only function 6,7 but cleaner this
5687 * way.
5688 * b. Write zero+valid to the entire ILT.
5689 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
5690 * VNIC3 (of that port). The range allocated will be the
5691 * entire ILT. This is needed to prevent ILT range error.
5692 * 2. Any PF driver load flow:
5693 * a. ILT update with the physical addresses of the allocated
5694 * logical pages.
5695 * b. Wait 20msec. - note that this timeout is needed to make
5696 * sure there are no requests in one of the PXP internal
5697 * queues with "old" ILT addresses.
5698 * c. PF enable in the PGLC.
5699 * d. Clear the was_error of the PF in the PGLC. (could have
5700 * occured while driver was down)
5701 * e. PF enable in the CFC (WEAK + STRONG)
5702 * f. Timers scan enable
5703 * 3. PF driver unload flow:
5704 * a. Clear the Timers scan_en.
5705 * b. Polling for scan_on=0 for that PF.
5706 * c. Clear the PF enable bit in the PXP.
5707 * d. Clear the PF enable in the CFC (WEAK + STRONG)
5708 * e. Write zero+valid to all ILT entries (The valid bit must
5709 * stay set)
5710 * f. If this is VNIC 3 of a port then also init
5711 * first_timers_ilt_entry to zero and last_timers_ilt_entry
5712 * to the last enrty in the ILT.
5713 *
5714 * Notes:
5715 * Currently the PF error in the PGLC is non recoverable.
5716 * In the future the there will be a recovery routine for this error.
5717 * Currently attention is masked.
5718 * Having an MCP lock on the load/unload process does not guarantee that
5719 * there is no Timer disable during Func6/7 enable. This is because the
5720 * Timers scan is currently being cleared by the MCP on FLR.
5721 * Step 2.d can be done only for PF6/7 and the driver can also check if
5722 * there is error before clearing it. But the flow above is simpler and
5723 * more general.
5724 * All ILT entries are written by zero+valid and not just PF6/7
5725 * ILT entries since in the future the ILT entries allocation for
5726 * PF-s might be dynamic.
5727 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005728 struct ilt_client_info ilt_cli;
5729 struct bnx2x_ilt ilt;
5730 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
5731 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
5732
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04005733 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005734 ilt_cli.start = 0;
5735 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
5736 ilt_cli.client_num = ILT_CLIENT_TM;
5737
5738 /* Step 1: set zeroes to all ilt page entries with valid bit on
5739 * Step 2: set the timers first/last ilt entry to point
5740 * to the entire range to prevent ILT range error for 3rd/4th
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005741 * vnic (this code assumes existance of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005742 *
5743 * both steps performed by call to bnx2x_ilt_client_init_op()
5744 * with dummy TM client
5745 *
5746 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
5747 * and his brother are split registers
5748 */
5749 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
5750 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
5751 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
5752
5753 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
5754 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
5755 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
5756 }
5757
5758
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005759 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
5760 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005761
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005762 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005763 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
5764 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005765 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005766
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005767 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005768
5769 /* let the HW do it's magic ... */
5770 do {
5771 msleep(200);
5772 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
5773 } while (factor-- && (val != 1));
5774
5775 if (val != 1) {
5776 BNX2X_ERR("ATC_INIT failed\n");
5777 return -EBUSY;
5778 }
5779 }
5780
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005781 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005782
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005783 /* clean the DMAE memory */
5784 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005785 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005786
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005787 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
5788
5789 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
5790
5791 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
5792
5793 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005794
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005795 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
5796 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
5797 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
5798 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
5799
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005800 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00005801
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005802
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005803 /* QM queues pointers table */
5804 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00005805
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005806 /* soft reset pulse */
5807 REG_WR(bp, QM_REG_SOFT_RESET, 1);
5808 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005809
Michael Chan37b091b2009-10-10 13:46:55 +00005810#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005811 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005812#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005813
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005814 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005815 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005816 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005817 /* enable hw interrupt from doorbell Q */
5818 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005819
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005820 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005821
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005822 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08005823 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005824
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005825 if (!CHIP_IS_E1(bp))
5826 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
5827
5828 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp))
5829 /* Bit-map indicating which L2 hdrs may appear
5830 * after the basic Ethernet header
5831 */
5832 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
5833 bp->path_has_ovlan ? 7 : 6);
5834
5835 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
5836 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
5837 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
5838 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
5839
5840 if (!CHIP_IS_E1x(bp)) {
5841 /* reset VFC memories */
5842 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
5843 VFC_MEMORIES_RST_REG_CAM_RST |
5844 VFC_MEMORIES_RST_REG_RAM_RST);
5845 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
5846 VFC_MEMORIES_RST_REG_CAM_RST |
5847 VFC_MEMORIES_RST_REG_RAM_RST);
5848
5849 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005850 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005851
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005852 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
5853 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
5854 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
5855 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005856
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005857 /* sync semi rtc */
5858 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5859 0x80000000);
5860 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
5861 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005862
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005863 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
5864 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
5865 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005866
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005867 if (!CHIP_IS_E1x(bp))
5868 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
5869 bp->path_has_ovlan ? 7 : 6);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005870
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005871 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005872
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005873 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
5874
Michael Chan37b091b2009-10-10 13:46:55 +00005875#ifdef BCM_CNIC
5876 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
5877 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
5878 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
5879 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
5880 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
5881 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
5882 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
5883 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
5884 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
5885 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
5886#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005887 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005888
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005889 if (sizeof(union cdu_context) != 1024)
5890 /* we currently assume that a context is 1024 bytes */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005891 dev_alert(&bp->pdev->dev, "please adjust the size "
5892 "of cdu_context(%ld)\n",
Joe Perches7995c642010-02-17 15:01:52 +00005893 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005894
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005895 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005896 val = (4 << 24) + (0 << 12) + 1024;
5897 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005898
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005899 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005900 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005901 /* enable context validation interrupt from CFC */
5902 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
5903
5904 /* set the thresholds to prevent CFC/CDU race */
5905 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005906
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005907 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005908
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005909 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005910 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
5911
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005912 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
5913 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005914
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005915 /* Reset PCIE errors for debug */
5916 REG_WR(bp, 0x2814, 0xffffffff);
5917 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005918
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005919 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005920 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
5921 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
5922 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
5923 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
5924 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
5925 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
5926 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
5927 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
5928 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
5929 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
5930 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
5931 }
5932
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005933 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005934 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005935 /* in E3 this done in per-port section */
5936 if (!CHIP_IS_E3(bp))
5937 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
5938 }
5939 if (CHIP_IS_E1H(bp))
5940 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005941 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005942
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005943 if (CHIP_REV_IS_SLOW(bp))
5944 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005945
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005946 /* finish CFC init */
5947 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
5948 if (val != 1) {
5949 BNX2X_ERR("CFC LL_INIT failed\n");
5950 return -EBUSY;
5951 }
5952 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
5953 if (val != 1) {
5954 BNX2X_ERR("CFC AC_INIT failed\n");
5955 return -EBUSY;
5956 }
5957 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
5958 if (val != 1) {
5959 BNX2X_ERR("CFC CAM_INIT failed\n");
5960 return -EBUSY;
5961 }
5962 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005963
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005964 if (CHIP_IS_E1(bp)) {
5965 /* read NIG statistic
5966 to see if this is our first up since powerup */
5967 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5968 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005969
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005970 /* do internal memory self test */
5971 if ((val == 0) && bnx2x_int_mem_test(bp)) {
5972 BNX2X_ERR("internal mem self test failed\n");
5973 return -EBUSY;
5974 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005975 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005976
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005977 bnx2x_setup_fan_failure_detection(bp);
5978
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005979 /* clear PXP2 attentions */
5980 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005981
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00005982 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005983 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005984
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005985 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005986 if (CHIP_IS_E1x(bp))
5987 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005988 } else
5989 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
5990
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005991 return 0;
5992}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005993
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005994/**
5995 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
5996 *
5997 * @bp: driver handle
5998 */
5999static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
6000{
6001 int rc = bnx2x_init_hw_common(bp);
6002
6003 if (rc)
6004 return rc;
6005
6006 /* In E2 2-PORT mode, same ext phy is used for the two paths */
6007 if (!BP_NOMCP(bp))
6008 bnx2x__common_init_phy(bp);
6009
6010 return 0;
6011}
6012
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006013static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006014{
6015 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006016 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00006017 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006018 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006019
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006020 bnx2x__link_reset(bp);
6021
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006022 DP(BNX2X_MSG_MCP, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006023
6024 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006025
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006026 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
6027 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
6028 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07006029
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006030 /* Timers bug workaround: disables the pf_master bit in pglue at
6031 * common phase, we need to enable it here before any dmae access are
6032 * attempted. Therefore we manually added the enable-master to the
6033 * port phase (it also happens in the function phase)
6034 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006035 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006036 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
6037
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006038 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
6039 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
6040 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
6041 bnx2x_init_block(bp, BLOCK_QM, init_phase);
6042
6043 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
6044 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
6045 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
6046 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006047
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006048 /* QM cid (connection) count */
6049 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006050
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006051#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006052 bnx2x_init_block(bp, BLOCK_TM, init_phase);
Michael Chan37b091b2009-10-10 13:46:55 +00006053 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
6054 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006055#endif
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006056
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006057 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006058
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006059 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006060 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
6061
6062 if (IS_MF(bp))
6063 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
6064 else if (bp->dev->mtu > 4096) {
6065 if (bp->flags & ONE_PORT_FLAG)
6066 low = 160;
6067 else {
6068 val = bp->dev->mtu;
6069 /* (24*1024 + val*4)/256 */
6070 low = 96 + (val/64) +
6071 ((val % 64) ? 1 : 0);
6072 }
6073 } else
6074 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
6075 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006076 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
6077 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
6078 }
6079
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006080 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006081 REG_WR(bp, (BP_PORT(bp) ?
6082 BRB1_REG_MAC_GUARANTIED_1 :
6083 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006084
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006085
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006086 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
6087 if (CHIP_IS_E3B0(bp))
6088 /* Ovlan exists only if we are in multi-function +
6089 * switch-dependent mode, in switch-independent there
6090 * is no ovlan headers
6091 */
6092 REG_WR(bp, BP_PORT(bp) ?
6093 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
6094 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
6095 (bp->path_has_ovlan ? 7 : 6));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006096
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006097 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
6098 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
6099 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
6100 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
6101
6102 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
6103 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
6104 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
6105 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
6106
6107 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
6108 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
6109
6110 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
6111
6112 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006113 /* configure PBF to work without PAUSE mtu 9000 */
6114 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006115
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006116 /* update threshold */
6117 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
6118 /* update init credit */
6119 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006120
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006121 /* probe changes */
6122 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
6123 udelay(50);
6124 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
6125 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006126
Michael Chan37b091b2009-10-10 13:46:55 +00006127#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006128 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006129#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006130 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
6131 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006132
6133 if (CHIP_IS_E1(bp)) {
6134 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6135 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6136 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006137 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006138
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006139 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006140
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006141 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006142 /* init aeu_mask_attn_func_0/1:
6143 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
6144 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
6145 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00006146 val = IS_MF(bp) ? 0xF7 : 0x7;
6147 /* Enable DCBX attention for all but E1 */
6148 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
6149 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006150
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006151 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006152
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006153 if (!CHIP_IS_E1x(bp)) {
6154 /* Bit-map indicating which L2 hdrs may appear after the
6155 * basic Ethernet header
6156 */
6157 REG_WR(bp, BP_PORT(bp) ?
6158 NIG_REG_P1_HDRS_AFTER_BASIC :
6159 NIG_REG_P0_HDRS_AFTER_BASIC,
6160 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006161
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006162 if (CHIP_IS_E3(bp))
6163 REG_WR(bp, BP_PORT(bp) ?
6164 NIG_REG_LLH1_MF_MODE :
6165 NIG_REG_LLH_MF_MODE, IS_MF(bp));
6166 }
6167 if (!CHIP_IS_E3(bp))
6168 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006169
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006170 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006171 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006172 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006173 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006174
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006175 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006176 val = 0;
6177 switch (bp->mf_mode) {
6178 case MULTI_FUNCTION_SD:
6179 val = 1;
6180 break;
6181 case MULTI_FUNCTION_SI:
6182 val = 2;
6183 break;
6184 }
6185
6186 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
6187 NIG_REG_LLH0_CLS_TYPE), val);
6188 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00006189 {
6190 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
6191 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
6192 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
6193 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006194 }
6195
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006196
6197 /* If SPIO5 is set to generate interrupts, enable it for this port */
6198 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
6199 if (val & (1 << MISC_REGISTERS_SPIO_5)) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006200 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
6201 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
6202 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006203 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006204 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006205 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006206
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006207 return 0;
6208}
6209
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006210static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
6211{
6212 int reg;
6213
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006214 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006215 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006216 else
6217 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006218
6219 bnx2x_wb_wr(bp, reg, ONCHIP_ADDR1(addr), ONCHIP_ADDR2(addr));
6220}
6221
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006222static inline void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
6223{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006224 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006225}
6226
6227static inline void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
6228{
6229 u32 i, base = FUNC_ILT_BASE(func);
6230 for (i = base; i < base + ILT_PER_FUNC; i++)
6231 bnx2x_ilt_wr(bp, i, 0);
6232}
6233
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006234static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006235{
6236 int port = BP_PORT(bp);
6237 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006238 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006239 struct bnx2x_ilt *ilt = BP_ILT(bp);
6240 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00006241 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00006242 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
6243 int i, main_mem_width;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006244
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006245 DP(BNX2X_MSG_MCP, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006246
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006247 /* FLR cleanup - hmmm */
6248 if (!CHIP_IS_E1x(bp))
6249 bnx2x_pf_flr_clnup(bp);
6250
Eilon Greenstein8badd272009-02-12 08:36:15 +00006251 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006252 if (bp->common.int_block == INT_BLOCK_HC) {
6253 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
6254 val = REG_RD(bp, addr);
6255 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
6256 REG_WR(bp, addr, val);
6257 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00006258
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006259 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
6260 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
6261
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006262 ilt = BP_ILT(bp);
6263 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006264
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006265 for (i = 0; i < L2_ILT_LINES(bp); i++) {
6266 ilt->lines[cdu_ilt_start + i].page =
6267 bp->context.vcxt + (ILT_PAGE_CIDS * i);
6268 ilt->lines[cdu_ilt_start + i].page_mapping =
6269 bp->context.cxt_mapping + (CDU_ILT_PAGE_SZ * i);
6270 /* cdu ilt pages are allocated manually so there's no need to
6271 set the size */
6272 }
6273 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006274
Michael Chan37b091b2009-10-10 13:46:55 +00006275#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006276 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
Michael Chan37b091b2009-10-10 13:46:55 +00006277
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006278 /* T1 hash bits value determines the T1 number of entries */
6279 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
Michael Chan37b091b2009-10-10 13:46:55 +00006280#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006281
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006282#ifndef BCM_CNIC
6283 /* set NIC mode */
6284 REG_WR(bp, PRS_REG_NIC_MODE, 1);
6285#endif /* BCM_CNIC */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006286
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006287 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006288 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
6289
6290 /* Turn on a single ISR mode in IGU if driver is going to use
6291 * INT#x or MSI
6292 */
6293 if (!(bp->flags & USING_MSIX_FLAG))
6294 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
6295 /*
6296 * Timers workaround bug: function init part.
6297 * Need to wait 20msec after initializing ILT,
6298 * needed to make sure there are no requests in
6299 * one of the PXP internal queues with "old" ILT addresses
6300 */
6301 msleep(20);
6302 /*
6303 * Master enable - Due to WB DMAE writes performed before this
6304 * register is re-initialized as part of the regular function
6305 * init
6306 */
6307 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
6308 /* Enable the function in IGU */
6309 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
6310 }
6311
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006312 bp->dmae_ready = 1;
6313
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006314 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006315
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006316 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006317 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
6318
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006319 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
6320 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
6321 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
6322 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
6323 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
6324 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
6325 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
6326 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
6327 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
6328 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
6329 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
6330 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
6331 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006332
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006333 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006334 REG_WR(bp, QM_REG_PF_EN, 1);
6335
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006336 if (!CHIP_IS_E1x(bp)) {
6337 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6338 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6339 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6340 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6341 }
6342 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006343
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006344 bnx2x_init_block(bp, BLOCK_TM, init_phase);
6345 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
6346 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
6347 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
6348 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
6349 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
6350 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
6351 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
6352 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
6353 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
6354 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
6355 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006356 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
6357
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006358 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006359
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006360 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006361
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006362 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006363 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
6364
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006365 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006366 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006367 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006368 }
6369
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006370 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006371
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006372 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006373 if (bp->common.int_block == INT_BLOCK_HC) {
6374 if (CHIP_IS_E1H(bp)) {
6375 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
6376
6377 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6378 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6379 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006380 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006381
6382 } else {
6383 int num_segs, sb_idx, prod_offset;
6384
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006385 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
6386
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006387 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006388 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
6389 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
6390 }
6391
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006392 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006393
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006394 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006395 int dsb_idx = 0;
6396 /**
6397 * Producer memory:
6398 * E2 mode: address 0-135 match to the mapping memory;
6399 * 136 - PF0 default prod; 137 - PF1 default prod;
6400 * 138 - PF2 default prod; 139 - PF3 default prod;
6401 * 140 - PF0 attn prod; 141 - PF1 attn prod;
6402 * 142 - PF2 attn prod; 143 - PF3 attn prod;
6403 * 144-147 reserved.
6404 *
6405 * E1.5 mode - In backward compatible mode;
6406 * for non default SB; each even line in the memory
6407 * holds the U producer and each odd line hold
6408 * the C producer. The first 128 producers are for
6409 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
6410 * producers are for the DSB for each PF.
6411 * Each PF has five segments: (the order inside each
6412 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
6413 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
6414 * 144-147 attn prods;
6415 */
6416 /* non-default-status-blocks */
6417 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
6418 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
6419 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
6420 prod_offset = (bp->igu_base_sb + sb_idx) *
6421 num_segs;
6422
6423 for (i = 0; i < num_segs; i++) {
6424 addr = IGU_REG_PROD_CONS_MEMORY +
6425 (prod_offset + i) * 4;
6426 REG_WR(bp, addr, 0);
6427 }
6428 /* send consumer update with value 0 */
6429 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
6430 USTORM_ID, 0, IGU_INT_NOP, 1);
6431 bnx2x_igu_clear_sb(bp,
6432 bp->igu_base_sb + sb_idx);
6433 }
6434
6435 /* default-status-blocks */
6436 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
6437 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
6438
6439 if (CHIP_MODE_IS_4_PORT(bp))
6440 dsb_idx = BP_FUNC(bp);
6441 else
6442 dsb_idx = BP_E1HVN(bp);
6443
6444 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
6445 IGU_BC_BASE_DSB_PROD + dsb_idx :
6446 IGU_NORM_BASE_DSB_PROD + dsb_idx);
6447
6448 for (i = 0; i < (num_segs * E1HVN_MAX);
6449 i += E1HVN_MAX) {
6450 addr = IGU_REG_PROD_CONS_MEMORY +
6451 (prod_offset + i)*4;
6452 REG_WR(bp, addr, 0);
6453 }
6454 /* send consumer update with 0 */
6455 if (CHIP_INT_MODE_IS_BC(bp)) {
6456 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6457 USTORM_ID, 0, IGU_INT_NOP, 1);
6458 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6459 CSTORM_ID, 0, IGU_INT_NOP, 1);
6460 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6461 XSTORM_ID, 0, IGU_INT_NOP, 1);
6462 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6463 TSTORM_ID, 0, IGU_INT_NOP, 1);
6464 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6465 ATTENTION_ID, 0, IGU_INT_NOP, 1);
6466 } else {
6467 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6468 USTORM_ID, 0, IGU_INT_NOP, 1);
6469 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6470 ATTENTION_ID, 0, IGU_INT_NOP, 1);
6471 }
6472 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
6473
6474 /* !!! these should become driver const once
6475 rf-tool supports split-68 const */
6476 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
6477 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
6478 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
6479 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
6480 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
6481 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
6482 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006483 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006484
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006485 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006486 REG_WR(bp, 0x2114, 0xffffffff);
6487 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006488
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00006489 if (CHIP_IS_E1x(bp)) {
6490 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
6491 main_mem_base = HC_REG_MAIN_MEMORY +
6492 BP_PORT(bp) * (main_mem_size * 4);
6493 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
6494 main_mem_width = 8;
6495
6496 val = REG_RD(bp, main_mem_prty_clr);
6497 if (val)
6498 DP(BNX2X_MSG_MCP, "Hmmm... Parity errors in HC "
6499 "block during "
6500 "function init (0x%x)!\n", val);
6501
6502 /* Clear "false" parity errors in MSI-X table */
6503 for (i = main_mem_base;
6504 i < main_mem_base + main_mem_size * 4;
6505 i += main_mem_width) {
6506 bnx2x_read_dmae(bp, i, main_mem_width / 4);
6507 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
6508 i, main_mem_width / 4);
6509 }
6510 /* Clear HC parity attention */
6511 REG_RD(bp, main_mem_prty_clr);
6512 }
6513
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006514#ifdef BNX2X_STOP_ON_ERROR
6515 /* Enable STORMs SP logging */
6516 REG_WR8(bp, BAR_USTRORM_INTMEM +
6517 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6518 REG_WR8(bp, BAR_TSTRORM_INTMEM +
6519 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6520 REG_WR8(bp, BAR_CSTRORM_INTMEM +
6521 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6522 REG_WR8(bp, BAR_XSTRORM_INTMEM +
6523 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6524#endif
6525
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006526 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006527
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006528 return 0;
6529}
6530
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006531
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00006532void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006533{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006534 /* fastpath */
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006535 bnx2x_free_fp_mem(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006536 /* end of fastpath */
6537
6538 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006539 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006540
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006541 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
6542 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
6543
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006544 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006545 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006546
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006547 BNX2X_PCI_FREE(bp->context.vcxt, bp->context.cxt_mapping,
6548 bp->context.size);
6549
6550 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
6551
6552 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006553
Michael Chan37b091b2009-10-10 13:46:55 +00006554#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006555 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006556 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
6557 sizeof(struct host_hc_status_block_e2));
6558 else
6559 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
6560 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006561
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006562 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006563#endif
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006564
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006565 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006566
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006567 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
6568 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006569}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006570
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006571static inline int bnx2x_alloc_fw_stats_mem(struct bnx2x *bp)
6572{
6573 int num_groups;
6574
6575 /* number of eth_queues */
6576 u8 num_queue_stats = BNX2X_NUM_ETH_QUEUES(bp);
6577
6578 /* Total number of FW statistics requests =
6579 * 1 for port stats + 1 for PF stats + num_eth_queues */
6580 bp->fw_stats_num = 2 + num_queue_stats;
6581
6582
6583 /* Request is built from stats_query_header and an array of
6584 * stats_query_cmd_group each of which contains
6585 * STATS_QUERY_CMD_COUNT rules. The real number or requests is
6586 * configured in the stats_query_header.
6587 */
6588 num_groups = (2 + num_queue_stats) / STATS_QUERY_CMD_COUNT +
6589 (((2 + num_queue_stats) % STATS_QUERY_CMD_COUNT) ? 1 : 0);
6590
6591 bp->fw_stats_req_sz = sizeof(struct stats_query_header) +
6592 num_groups * sizeof(struct stats_query_cmd_group);
6593
6594 /* Data for statistics requests + stats_conter
6595 *
6596 * stats_counter holds per-STORM counters that are incremented
6597 * when STORM has finished with the current request.
6598 */
6599 bp->fw_stats_data_sz = sizeof(struct per_port_stats) +
6600 sizeof(struct per_pf_stats) +
6601 sizeof(struct per_queue_stats) * num_queue_stats +
6602 sizeof(struct stats_counter);
6603
6604 BNX2X_PCI_ALLOC(bp->fw_stats, &bp->fw_stats_mapping,
6605 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
6606
6607 /* Set shortcuts */
6608 bp->fw_stats_req = (struct bnx2x_fw_stats_req *)bp->fw_stats;
6609 bp->fw_stats_req_mapping = bp->fw_stats_mapping;
6610
6611 bp->fw_stats_data = (struct bnx2x_fw_stats_data *)
6612 ((u8 *)bp->fw_stats + bp->fw_stats_req_sz);
6613
6614 bp->fw_stats_data_mapping = bp->fw_stats_mapping +
6615 bp->fw_stats_req_sz;
6616 return 0;
6617
6618alloc_mem_err:
6619 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
6620 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
6621 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006622}
6623
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006624
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00006625int bnx2x_alloc_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006626{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006627#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006628 if (!CHIP_IS_E1x(bp))
6629 /* size = the status block + ramrod buffers */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006630 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
6631 sizeof(struct host_hc_status_block_e2));
6632 else
6633 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb, &bp->cnic_sb_mapping,
6634 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006635
6636 /* allocate searcher T2 table */
6637 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
6638#endif
6639
6640
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006641 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006642 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006643
6644 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
6645 sizeof(struct bnx2x_slowpath));
6646
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006647 /* Allocated memory for FW statistics */
6648 if (bnx2x_alloc_fw_stats_mem(bp))
6649 goto alloc_mem_err;
6650
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006651 bp->context.size = sizeof(union cdu_context) * bp->l2_cid_count;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006652
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006653 BNX2X_PCI_ALLOC(bp->context.vcxt, &bp->context.cxt_mapping,
6654 bp->context.size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006655
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006656 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006657
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006658 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
6659 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006660
6661 /* Slow path ring */
6662 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
6663
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006664 /* EQ */
6665 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
6666 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00006667
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006668
6669 /* fastpath */
6670 /* need to be done at the end, since it's self adjusting to amount
6671 * of memory available for RSS queues
6672 */
6673 if (bnx2x_alloc_fp_mem(bp))
6674 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006675 return 0;
6676
6677alloc_mem_err:
6678 bnx2x_free_mem(bp);
6679 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006680}
6681
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006682/*
6683 * Init service functions
6684 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006685
6686int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
6687 struct bnx2x_vlan_mac_obj *obj, bool set,
6688 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006689{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006690 int rc;
6691 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006692
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006693 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006694
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006695 /* Fill general parameters */
6696 ramrod_param.vlan_mac_obj = obj;
6697 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006698
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006699 /* Fill a user request section if needed */
6700 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
6701 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006702
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006703 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006704
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006705 /* Set the command: ADD or DEL */
6706 if (set)
6707 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
6708 else
6709 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006710 }
6711
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006712 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
6713 if (rc < 0)
6714 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
6715 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006716}
6717
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006718int bnx2x_del_all_macs(struct bnx2x *bp,
6719 struct bnx2x_vlan_mac_obj *mac_obj,
6720 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00006721{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006722 int rc;
6723 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
6724
6725 /* Wait for completion of requested */
6726 if (wait_for_comp)
6727 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
6728
6729 /* Set the mac type of addresses we want to clear */
6730 __set_bit(mac_type, &vlan_mac_flags);
6731
6732 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
6733 if (rc < 0)
6734 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
6735
6736 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00006737}
6738
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006739int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006740{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006741 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006742
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006743 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006744
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006745 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
6746 /* Eth MAC is set on RSS leading client (fp[0]) */
6747 return bnx2x_set_mac_one(bp, bp->dev->dev_addr, &bp->fp->mac_obj, set,
6748 BNX2X_ETH_MAC, &ramrod_flags);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006749}
6750
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006751int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00006752{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006753 return bnx2x_setup_queue(bp, &bp->fp[0], 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006754}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006755
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006756/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00006757 * bnx2x_set_int_mode - configure interrupt mode
6758 *
6759 * @bp: driver handle
6760 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006761 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006762 */
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00006763static void __devinit bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006764{
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00006765 switch (int_mode) {
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006766 case INT_MODE_MSI:
6767 bnx2x_enable_msi(bp);
6768 /* falling through... */
6769 case INT_MODE_INTx:
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006770 bp->num_queues = 1 + NONE_ETH_CONTEXT_USE;
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006771 DP(NETIF_MSG_IFUP, "set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07006772 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07006773 default:
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006774 /* Set number of queues according to bp->multi_mode value */
6775 bnx2x_set_num_queues(bp);
6776
6777 DP(NETIF_MSG_IFUP, "set number of queues to %d\n",
6778 bp->num_queues);
6779
6780 /* if we can't use MSI-X we only need one fp,
6781 * so try to enable MSI-X with the requested number of fp's
6782 * and fallback to MSI or legacy INTx with one fp
6783 */
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00006784 if (bnx2x_enable_msix(bp)) {
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006785 /* failed to enable MSI-X */
6786 if (bp->multi_mode)
6787 DP(NETIF_MSG_IFUP,
6788 "Multi requested but failed to "
6789 "enable MSI-X (%d), "
6790 "set number of queues to %d\n",
6791 bp->num_queues,
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006792 1 + NONE_ETH_CONTEXT_USE);
6793 bp->num_queues = 1 + NONE_ETH_CONTEXT_USE;
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006794
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00006795 /* Try to enable MSI */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006796 if (!(bp->flags & DISABLE_MSI_FLAG))
6797 bnx2x_enable_msi(bp);
6798 }
Eilon Greensteinca003922009-08-12 22:53:28 -07006799 break;
6800 }
Eilon Greensteinca003922009-08-12 22:53:28 -07006801}
6802
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00006803/* must be called prioir to any HW initializations */
6804static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
6805{
6806 return L2_ILT_LINES(bp);
6807}
6808
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006809void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006810{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006811 struct ilt_client_info *ilt_client;
6812 struct bnx2x_ilt *ilt = BP_ILT(bp);
6813 u16 line = 0;
6814
6815 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
6816 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
6817
6818 /* CDU */
6819 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
6820 ilt_client->client_num = ILT_CLIENT_CDU;
6821 ilt_client->page_size = CDU_ILT_PAGE_SZ;
6822 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
6823 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006824 line += bnx2x_cid_ilt_lines(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006825#ifdef BCM_CNIC
6826 line += CNIC_ILT_LINES;
6827#endif
6828 ilt_client->end = line - 1;
6829
6830 DP(BNX2X_MSG_SP, "ilt client[CDU]: start %d, end %d, psz 0x%x, "
6831 "flags 0x%x, hw psz %d\n",
6832 ilt_client->start,
6833 ilt_client->end,
6834 ilt_client->page_size,
6835 ilt_client->flags,
6836 ilog2(ilt_client->page_size >> 12));
6837
6838 /* QM */
6839 if (QM_INIT(bp->qm_cid_count)) {
6840 ilt_client = &ilt->clients[ILT_CLIENT_QM];
6841 ilt_client->client_num = ILT_CLIENT_QM;
6842 ilt_client->page_size = QM_ILT_PAGE_SZ;
6843 ilt_client->flags = 0;
6844 ilt_client->start = line;
6845
6846 /* 4 bytes for each cid */
6847 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
6848 QM_ILT_PAGE_SZ);
6849
6850 ilt_client->end = line - 1;
6851
6852 DP(BNX2X_MSG_SP, "ilt client[QM]: start %d, end %d, psz 0x%x, "
6853 "flags 0x%x, hw psz %d\n",
6854 ilt_client->start,
6855 ilt_client->end,
6856 ilt_client->page_size,
6857 ilt_client->flags,
6858 ilog2(ilt_client->page_size >> 12));
6859
6860 }
6861 /* SRC */
6862 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
6863#ifdef BCM_CNIC
6864 ilt_client->client_num = ILT_CLIENT_SRC;
6865 ilt_client->page_size = SRC_ILT_PAGE_SZ;
6866 ilt_client->flags = 0;
6867 ilt_client->start = line;
6868 line += SRC_ILT_LINES;
6869 ilt_client->end = line - 1;
6870
6871 DP(BNX2X_MSG_SP, "ilt client[SRC]: start %d, end %d, psz 0x%x, "
6872 "flags 0x%x, hw psz %d\n",
6873 ilt_client->start,
6874 ilt_client->end,
6875 ilt_client->page_size,
6876 ilt_client->flags,
6877 ilog2(ilt_client->page_size >> 12));
6878
6879#else
6880 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
6881#endif
6882
6883 /* TM */
6884 ilt_client = &ilt->clients[ILT_CLIENT_TM];
6885#ifdef BCM_CNIC
6886 ilt_client->client_num = ILT_CLIENT_TM;
6887 ilt_client->page_size = TM_ILT_PAGE_SZ;
6888 ilt_client->flags = 0;
6889 ilt_client->start = line;
6890 line += TM_ILT_LINES;
6891 ilt_client->end = line - 1;
6892
6893 DP(BNX2X_MSG_SP, "ilt client[TM]: start %d, end %d, psz 0x%x, "
6894 "flags 0x%x, hw psz %d\n",
6895 ilt_client->start,
6896 ilt_client->end,
6897 ilt_client->page_size,
6898 ilt_client->flags,
6899 ilog2(ilt_client->page_size >> 12));
6900
6901#else
6902 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
6903#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006904 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006905}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006906
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006907/**
6908 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
6909 *
6910 * @bp: driver handle
6911 * @fp: pointer to fastpath
6912 * @init_params: pointer to parameters structure
6913 *
6914 * parameters configured:
6915 * - HC configuration
6916 * - Queue's CDU context
6917 */
6918static inline void bnx2x_pf_q_prep_init(struct bnx2x *bp,
6919 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006920{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006921 /* FCoE Queue uses Default SB, thus has no HC capabilities */
6922 if (!IS_FCOE_FP(fp)) {
6923 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
6924 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
6925
6926 /* If HC is supporterd, enable host coalescing in the transition
6927 * to INIT state.
6928 */
6929 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
6930 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
6931
6932 /* HC rate */
6933 init_params->rx.hc_rate = bp->rx_ticks ?
6934 (1000000 / bp->rx_ticks) : 0;
6935 init_params->tx.hc_rate = bp->tx_ticks ?
6936 (1000000 / bp->tx_ticks) : 0;
6937
6938 /* FW SB ID */
6939 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
6940 fp->fw_sb_id;
6941
6942 /*
6943 * CQ index among the SB indices: FCoE clients uses the default
6944 * SB, therefore it's different.
6945 */
6946 init_params->rx.sb_cq_index = U_SB_ETH_RX_CQ_INDEX;
6947 init_params->tx.sb_cq_index = C_SB_ETH_TX_CQ_INDEX;
6948 }
6949
6950 init_params->cxt = &bp->context.vcxt[fp->cid].eth;
6951}
6952
6953/**
6954 * bnx2x_setup_queue - setup queue
6955 *
6956 * @bp: driver handle
6957 * @fp: pointer to fastpath
6958 * @leading: is leading
6959 *
6960 * This function performs 2 steps in a Queue state machine
6961 * actually: 1) RESET->INIT 2) INIT->SETUP
6962 */
6963
6964int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
6965 bool leading)
6966{
6967 struct bnx2x_queue_state_params q_params = {0};
6968 struct bnx2x_queue_setup_params *setup_params =
6969 &q_params.params.setup;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006970 int rc;
6971
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006972 /* reset IGU state skip FCoE L2 queue */
6973 if (!IS_FCOE_FP(fp))
6974 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006975 IGU_INT_ENABLE, 0);
6976
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006977 q_params.q_obj = &fp->q_obj;
6978 /* We want to wait for completion in this context */
6979 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006980
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006981 /* Prepare the INIT parameters */
6982 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006983
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006984 /* Set the command */
6985 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006986
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006987 /* Change the state to INIT */
6988 rc = bnx2x_queue_state_change(bp, &q_params);
6989 if (rc) {
6990 BNX2X_ERR("Queue INIT failed\n");
6991 return rc;
6992 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006993
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006994 /* Now move the Queue to the SETUP state... */
6995 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006996
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006997 /* Set QUEUE flags */
6998 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006999
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007000 /* Set general SETUP parameters */
7001 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params);
7002
7003 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause,
7004 &setup_params->rxq_params);
7005
7006 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params);
7007
7008 /* Set the command */
7009 q_params.cmd = BNX2X_Q_CMD_SETUP;
7010
7011 /* Change the state to SETUP */
7012 rc = bnx2x_queue_state_change(bp, &q_params);
7013 if (rc)
7014 BNX2X_ERR("Queue SETUP failed\n");
7015
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007016 return rc;
7017}
7018
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007019static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007020{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007021 struct bnx2x_fastpath *fp = &bp->fp[index];
7022 struct bnx2x_queue_state_params q_params = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007023 int rc;
7024
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007025 q_params.q_obj = &fp->q_obj;
7026 /* We want to wait for completion in this context */
7027 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007028
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007029 /* halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007030 q_params.cmd = BNX2X_Q_CMD_HALT;
7031 rc = bnx2x_queue_state_change(bp, &q_params);
7032 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007033 return rc;
7034
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007035 /* terminate the connection */
7036 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
7037 rc = bnx2x_queue_state_change(bp, &q_params);
7038 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007039 return rc;
7040
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007041 /* delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007042 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
7043 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007044}
7045
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007046
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007047static void bnx2x_reset_func(struct bnx2x *bp)
7048{
7049 int port = BP_PORT(bp);
7050 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007051 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007052
7053 /* Disable the function in the FW */
7054 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
7055 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
7056 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
7057 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
7058
7059 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007060 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007061 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007062 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7063 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
7064 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007065 }
7066
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007067#ifdef BCM_CNIC
7068 /* CNIC SB */
7069 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7070 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(bnx2x_cnic_fw_sb_id(bp)),
7071 SB_DISABLED);
7072#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007073 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007074 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7075 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
7076 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007077
7078 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
7079 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
7080 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08007081
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007082 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007083 if (bp->common.int_block == INT_BLOCK_HC) {
7084 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7085 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7086 } else {
7087 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7088 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7089 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007090
Michael Chan37b091b2009-10-10 13:46:55 +00007091#ifdef BCM_CNIC
7092 /* Disable Timer scan */
7093 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
7094 /*
7095 * Wait for at least 10ms and up to 2 second for the timers scan to
7096 * complete
7097 */
7098 for (i = 0; i < 200; i++) {
7099 msleep(10);
7100 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
7101 break;
7102 }
7103#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007104 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007105 bnx2x_clear_func_ilt(bp, func);
7106
7107 /* Timers workaround bug for E2: if this is vnic-3,
7108 * we need to set the entire ilt range for this timers.
7109 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007110 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007111 struct ilt_client_info ilt_cli;
7112 /* use dummy TM client */
7113 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
7114 ilt_cli.start = 0;
7115 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
7116 ilt_cli.client_num = ILT_CLIENT_TM;
7117
7118 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
7119 }
7120
7121 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007122 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007123 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007124
7125 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007126}
7127
7128static void bnx2x_reset_port(struct bnx2x *bp)
7129{
7130 int port = BP_PORT(bp);
7131 u32 val;
7132
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007133 /* Reset physical Link */
7134 bnx2x__link_reset(bp);
7135
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007136 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
7137
7138 /* Do not rcv packets to BRB */
7139 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
7140 /* Do not direct rcv packets that are not for MCP to the BRB */
7141 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
7142 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
7143
7144 /* Configure AEU */
7145 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
7146
7147 msleep(100);
7148 /* Check for BRB port occupancy */
7149 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
7150 if (val)
7151 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07007152 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007153
7154 /* TODO: Close Doorbell port? */
7155}
7156
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007157static inline int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007158{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007159 struct bnx2x_func_state_params func_params = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007160
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007161 /* Prepare parameters for function state transitions */
7162 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007163
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007164 func_params.f_obj = &bp->func_obj;
7165 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007166
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007167 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007168
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007169 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007170}
7171
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007172static inline int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007173{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007174 struct bnx2x_func_state_params func_params = {0};
7175 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007176
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007177 /* Prepare parameters for function state transitions */
7178 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7179 func_params.f_obj = &bp->func_obj;
7180 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007181
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007182 /*
7183 * Try to stop the function the 'good way'. If fails (in case
7184 * of a parity error during bnx2x_chip_cleanup()) and we are
7185 * not in a debug mode, perform a state transaction in order to
7186 * enable further HW_RESET transaction.
7187 */
7188 rc = bnx2x_func_state_change(bp, &func_params);
7189 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007190#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007191 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007192#else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007193 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry "
7194 "transaction\n");
7195 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
7196 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007197#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07007198 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007199
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007200 return 0;
7201}
Yitchak Gertner65abd742008-08-25 15:26:24 -07007202
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007203/**
7204 * bnx2x_send_unload_req - request unload mode from the MCP.
7205 *
7206 * @bp: driver handle
7207 * @unload_mode: requested function's unload mode
7208 *
7209 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
7210 */
7211u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
7212{
7213 u32 reset_code = 0;
7214 int port = BP_PORT(bp);
7215
7216 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007217 if (unload_mode == UNLOAD_NORMAL)
7218 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007219
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00007220 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007221 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007222
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00007223 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007224 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007225 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007226 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007227 /* The mac address is written to entries 1-4 to
7228 preserve entry 0 which is used by the PMF */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007229 u8 entry = (BP_E1HVN(bp) + 1)*8;
7230
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007231 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007232 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007233
7234 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
7235 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007236 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007237
7238 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007239
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007240 } else
7241 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
7242
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007243 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007244 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007245 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007246 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007247 int path = BP_PATH(bp);
7248
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007249 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007250 "%d, %d, %d\n",
7251 path, load_count[path][0], load_count[path][1],
7252 load_count[path][2]);
7253 load_count[path][0]--;
7254 load_count[path][1 + port]--;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007255 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007256 "%d, %d, %d\n",
7257 path, load_count[path][0], load_count[path][1],
7258 load_count[path][2]);
7259 if (load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007260 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007261 else if (load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007262 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
7263 else
7264 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
7265 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007266
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007267 return reset_code;
7268}
7269
7270/**
7271 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
7272 *
7273 * @bp: driver handle
7274 */
7275void bnx2x_send_unload_done(struct bnx2x *bp)
7276{
7277 /* Report UNLOAD_DONE to MCP */
7278 if (!BP_NOMCP(bp))
7279 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
7280}
7281
7282void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode)
7283{
7284 int port = BP_PORT(bp);
7285 int i, rc;
7286 struct bnx2x_mcast_ramrod_params rparam = {0};
7287 u32 reset_code;
7288
7289 /* Wait until tx fastpath tasks complete */
7290 for_each_tx_queue(bp, i) {
7291 struct bnx2x_fastpath *fp = &bp->fp[i];
7292
7293 rc = bnx2x_clean_tx_queue(bp, fp);
7294#ifdef BNX2X_STOP_ON_ERROR
7295 if (rc)
7296 return;
7297#endif
7298 }
7299
7300 /* Give HW time to discard old tx messages */
7301 usleep_range(1000, 1000);
7302
7303 /* Clean all ETH MACs */
7304 rc = bnx2x_del_all_macs(bp, &bp->fp[0].mac_obj, BNX2X_ETH_MAC, false);
7305 if (rc < 0)
7306 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
7307
7308 /* Clean up UC list */
7309 rc = bnx2x_del_all_macs(bp, &bp->fp[0].mac_obj, BNX2X_UC_LIST_MAC,
7310 true);
7311 if (rc < 0)
7312 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: "
7313 "%d\n", rc);
7314
7315 /* Disable LLH */
7316 if (!CHIP_IS_E1(bp))
7317 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
7318
7319 /* Set "drop all" (stop Rx).
7320 * We need to take a netif_addr_lock() here in order to prevent
7321 * a race between the completion code and this code.
7322 */
7323 netif_addr_lock_bh(bp->dev);
7324 /* Schedule the rx_mode command */
7325 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
7326 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
7327 else
7328 bnx2x_set_storm_rx_mode(bp);
7329
7330 /* Cleanup multicast configuration */
7331 rparam.mcast_obj = &bp->mcast_obj;
7332 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
7333 if (rc < 0)
7334 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
7335
7336 netif_addr_unlock_bh(bp->dev);
7337
7338
7339 /* Close multi and leading connections
7340 * Completions for ramrods are collected in a synchronous way
7341 */
7342 for_each_queue(bp, i)
7343 if (bnx2x_stop_queue(bp, i))
7344#ifdef BNX2X_STOP_ON_ERROR
7345 return;
7346#else
7347 goto unload_error;
7348#endif
7349 /* If SP settings didn't get completed so far - something
7350 * very wrong has happen.
7351 */
7352 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
7353 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
7354
7355#ifndef BNX2X_STOP_ON_ERROR
7356unload_error:
7357#endif
7358 rc = bnx2x_func_stop(bp);
7359 if (rc) {
7360 BNX2X_ERR("Function stop failed!\n");
7361#ifdef BNX2X_STOP_ON_ERROR
7362 return;
7363#endif
7364 }
7365
7366 /*
7367 * Send the UNLOAD_REQUEST to the MCP. This will return if
7368 * this function should perform FUNC, PORT or COMMON HW
7369 * reset.
7370 */
7371 reset_code = bnx2x_send_unload_req(bp, unload_mode);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007372
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007373 /* Disable HW interrupts, NAPI */
7374 bnx2x_netif_stop(bp, 1);
7375
7376 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007377 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007378
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007379 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007380 rc = bnx2x_reset_hw(bp, reset_code);
7381 if (rc)
7382 BNX2X_ERR("HW_RESET failed\n");
7383
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007384
7385 /* Report UNLOAD_DONE to MCP */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007386 bnx2x_send_unload_done(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007387}
7388
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007389void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007390{
7391 u32 val;
7392
7393 DP(NETIF_MSG_HW, "Disabling \"close the gates\"\n");
7394
7395 if (CHIP_IS_E1(bp)) {
7396 int port = BP_PORT(bp);
7397 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
7398 MISC_REG_AEU_MASK_ATTN_FUNC_0;
7399
7400 val = REG_RD(bp, addr);
7401 val &= ~(0x300);
7402 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007403 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007404 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
7405 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
7406 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
7407 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
7408 }
7409}
7410
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007411/* Close gates #2, #3 and #4: */
7412static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
7413{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007414 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007415
7416 /* Gates #2 and #4a are closed/opened for "not E1" only */
7417 if (!CHIP_IS_E1(bp)) {
7418 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007419 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007420 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007421 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007422 }
7423
7424 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007425 if (CHIP_IS_E1x(bp)) {
7426 /* Prevent interrupts from HC on both ports */
7427 val = REG_RD(bp, HC_REG_CONFIG_1);
7428 REG_WR(bp, HC_REG_CONFIG_1,
7429 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
7430 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
7431
7432 val = REG_RD(bp, HC_REG_CONFIG_0);
7433 REG_WR(bp, HC_REG_CONFIG_0,
7434 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
7435 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
7436 } else {
7437 /* Prevent incomming interrupts in IGU */
7438 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
7439
7440 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
7441 (!close) ?
7442 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
7443 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
7444 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007445
7446 DP(NETIF_MSG_HW, "%s gates #2, #3 and #4\n",
7447 close ? "closing" : "opening");
7448 mmiowb();
7449}
7450
7451#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
7452
7453static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
7454{
7455 /* Do some magic... */
7456 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
7457 *magic_val = val & SHARED_MF_CLP_MAGIC;
7458 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
7459}
7460
Dmitry Kravkove8920672011-05-04 23:52:40 +00007461/**
7462 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007463 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00007464 * @bp: driver handle
7465 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007466 */
7467static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
7468{
7469 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007470 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
7471 MF_CFG_WR(bp, shared_mf_config.clp_mb,
7472 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
7473}
7474
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007475/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00007476 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007477 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00007478 * @bp: driver handle
7479 * @magic_val: old value of 'magic' bit.
7480 *
7481 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007482 */
7483static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
7484{
7485 u32 shmem;
7486 u32 validity_offset;
7487
7488 DP(NETIF_MSG_HW, "Starting\n");
7489
7490 /* Set `magic' bit in order to save MF config */
7491 if (!CHIP_IS_E1(bp))
7492 bnx2x_clp_reset_prep(bp, magic_val);
7493
7494 /* Get shmem offset */
7495 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
7496 validity_offset = offsetof(struct shmem_region, validity_map[0]);
7497
7498 /* Clear validity map flags */
7499 if (shmem > 0)
7500 REG_WR(bp, shmem + validity_offset, 0);
7501}
7502
7503#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
7504#define MCP_ONE_TIMEOUT 100 /* 100 ms */
7505
Dmitry Kravkove8920672011-05-04 23:52:40 +00007506/**
7507 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007508 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00007509 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007510 */
7511static inline void bnx2x_mcp_wait_one(struct bnx2x *bp)
7512{
7513 /* special handling for emulation and FPGA,
7514 wait 10 times longer */
7515 if (CHIP_REV_IS_SLOW(bp))
7516 msleep(MCP_ONE_TIMEOUT*10);
7517 else
7518 msleep(MCP_ONE_TIMEOUT);
7519}
7520
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007521/*
7522 * initializes bp->common.shmem_base and waits for validity signature to appear
7523 */
7524static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007525{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007526 int cnt = 0;
7527 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007528
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007529 do {
7530 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
7531 if (bp->common.shmem_base) {
7532 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
7533 if (val & SHR_MEM_VALIDITY_MB)
7534 return 0;
7535 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007536
7537 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007538
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007539 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007540
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007541 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007542
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007543 return -ENODEV;
7544}
7545
7546static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
7547{
7548 int rc = bnx2x_init_shmem(bp);
7549
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007550 /* Restore the `magic' bit value */
7551 if (!CHIP_IS_E1(bp))
7552 bnx2x_clp_reset_done(bp, magic_val);
7553
7554 return rc;
7555}
7556
7557static void bnx2x_pxp_prep(struct bnx2x *bp)
7558{
7559 if (!CHIP_IS_E1(bp)) {
7560 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
7561 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007562 mmiowb();
7563 }
7564}
7565
7566/*
7567 * Reset the whole chip except for:
7568 * - PCIE core
7569 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
7570 * one reset bit)
7571 * - IGU
7572 * - MISC (including AEU)
7573 * - GRC
7574 * - RBCN, RBCP
7575 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007576static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007577{
7578 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007579 u32 global_bits2;
7580
7581 /*
7582 * Bits that have to be set in reset_mask2 if we want to reset 'global'
7583 * (per chip) blocks.
7584 */
7585 global_bits2 =
7586 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
7587 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007588
7589 not_reset_mask1 =
7590 MISC_REGISTERS_RESET_REG_1_RST_HC |
7591 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
7592 MISC_REGISTERS_RESET_REG_1_RST_PXP;
7593
7594 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007595 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007596 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
7597 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
7598 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
7599 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
7600 MISC_REGISTERS_RESET_REG_2_RST_GRC |
7601 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
7602 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B;
7603
7604 reset_mask1 = 0xffffffff;
7605
7606 if (CHIP_IS_E1(bp))
7607 reset_mask2 = 0xffff;
7608 else
7609 reset_mask2 = 0x1ffff;
7610
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007611 if (CHIP_IS_E3(bp)) {
7612 reset_mask2 |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
7613 reset_mask2 |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
7614 }
7615
7616 /* Don't reset global blocks unless we need to */
7617 if (!global)
7618 reset_mask2 &= ~global_bits2;
7619
7620 /*
7621 * In case of attention in the QM, we need to reset PXP
7622 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
7623 * because otherwise QM reset would release 'close the gates' shortly
7624 * before resetting the PXP, then the PSWRQ would send a write
7625 * request to PGLUE. Then when PXP is reset, PGLUE would try to
7626 * read the payload data from PSWWR, but PSWWR would not
7627 * respond. The write queue in PGLUE would stuck, dmae commands
7628 * would not return. Therefore it's important to reset the second
7629 * reset register (containing the
7630 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
7631 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
7632 * bit).
7633 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007634 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
7635 reset_mask2 & (~not_reset_mask2));
7636
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007637 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
7638 reset_mask1 & (~not_reset_mask1));
7639
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007640 barrier();
7641 mmiowb();
7642
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007643 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, reset_mask2);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007644 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007645 mmiowb();
7646}
7647
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007648/**
7649 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
7650 * It should get cleared in no more than 1s.
7651 *
7652 * @bp: driver handle
7653 *
7654 * It should get cleared in no more than 1s. Returns 0 if
7655 * pending writes bit gets cleared.
7656 */
7657static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
7658{
7659 u32 cnt = 1000;
7660 u32 pend_bits = 0;
7661
7662 do {
7663 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
7664
7665 if (pend_bits == 0)
7666 break;
7667
7668 usleep_range(1000, 1000);
7669 } while (cnt-- > 0);
7670
7671 if (cnt <= 0) {
7672 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
7673 pend_bits);
7674 return -EBUSY;
7675 }
7676
7677 return 0;
7678}
7679
7680static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007681{
7682 int cnt = 1000;
7683 u32 val = 0;
7684 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
7685
7686
7687 /* Empty the Tetris buffer, wait for 1s */
7688 do {
7689 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
7690 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
7691 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
7692 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
7693 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
7694 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
7695 ((port_is_idle_0 & 0x1) == 0x1) &&
7696 ((port_is_idle_1 & 0x1) == 0x1) &&
7697 (pgl_exp_rom2 == 0xffffffff))
7698 break;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007699 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007700 } while (cnt-- > 0);
7701
7702 if (cnt <= 0) {
7703 DP(NETIF_MSG_HW, "Tetris buffer didn't get empty or there"
7704 " are still"
7705 " outstanding read requests after 1s!\n");
7706 DP(NETIF_MSG_HW, "sr_cnt=0x%08x, blk_cnt=0x%08x,"
7707 " port_is_idle_0=0x%08x,"
7708 " port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
7709 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
7710 pgl_exp_rom2);
7711 return -EAGAIN;
7712 }
7713
7714 barrier();
7715
7716 /* Close gates #2, #3 and #4 */
7717 bnx2x_set_234_gates(bp, true);
7718
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007719 /* Poll for IGU VQs for 57712 and newer chips */
7720 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
7721 return -EAGAIN;
7722
7723
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007724 /* TBD: Indicate that "process kill" is in progress to MCP */
7725
7726 /* Clear "unprepared" bit */
7727 REG_WR(bp, MISC_REG_UNPREPARED, 0);
7728 barrier();
7729
7730 /* Make sure all is written to the chip before the reset */
7731 mmiowb();
7732
7733 /* Wait for 1ms to empty GLUE and PCI-E core queues,
7734 * PSWHST, GRC and PSWRD Tetris buffer.
7735 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007736 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007737
7738 /* Prepare to chip reset: */
7739 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007740 if (global)
7741 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007742
7743 /* PXP */
7744 bnx2x_pxp_prep(bp);
7745 barrier();
7746
7747 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007748 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007749 barrier();
7750
7751 /* Recover after reset: */
7752 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007753 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007754 return -EAGAIN;
7755
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007756 /* TBD: Add resetting the NO_MCP mode DB here */
7757
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007758 /* PXP */
7759 bnx2x_pxp_prep(bp);
7760
7761 /* Open the gates #2, #3 and #4 */
7762 bnx2x_set_234_gates(bp, false);
7763
7764 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
7765 * reset state, re-enable attentions. */
7766
7767 return 0;
7768}
7769
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007770int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007771{
7772 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007773 bool global = bnx2x_reset_is_global(bp);
7774
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007775 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007776 if (bnx2x_process_kill(bp, global)) {
7777 netdev_err(bp->dev, "Something bad had happen on engine %d! "
7778 "Aii!\n", BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007779 rc = -EAGAIN;
7780 goto exit_leader_reset;
7781 }
7782
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007783 /*
7784 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
7785 * state.
7786 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007787 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007788 if (global)
7789 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007790
7791exit_leader_reset:
7792 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007793 bnx2x_release_leader_lock(bp);
7794 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007795 return rc;
7796}
7797
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007798static inline void bnx2x_recovery_failed(struct bnx2x *bp)
7799{
7800 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
7801
7802 /* Disconnect this device */
7803 netif_device_detach(bp->dev);
7804
7805 /*
7806 * Block ifup for all function on this engine until "process kill"
7807 * or power cycle.
7808 */
7809 bnx2x_set_reset_in_progress(bp);
7810
7811 /* Shut down the power */
7812 bnx2x_set_power_state(bp, PCI_D3hot);
7813
7814 bp->recovery_state = BNX2X_RECOVERY_FAILED;
7815
7816 smp_mb();
7817}
7818
7819/*
7820 * Assumption: runs under rtnl lock. This together with the fact
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007821 * that it's called only from bnx2x_reset_task() ensure that it
7822 * will never be called when netif_running(bp->dev) is false.
7823 */
7824static void bnx2x_parity_recover(struct bnx2x *bp)
7825{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007826 bool global = false;
7827
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007828 DP(NETIF_MSG_HW, "Handling parity\n");
7829 while (1) {
7830 switch (bp->recovery_state) {
7831 case BNX2X_RECOVERY_INIT:
7832 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007833 bnx2x_chk_parity_attn(bp, &global, false);
7834
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007835 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007836 if (bnx2x_trylock_leader_lock(bp)) {
7837 bnx2x_set_reset_in_progress(bp);
7838 /*
7839 * Check if there is a global attention and if
7840 * there was a global attention, set the global
7841 * reset bit.
7842 */
7843
7844 if (global)
7845 bnx2x_set_reset_global(bp);
7846
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007847 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007848 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007849
7850 /* Stop the driver */
7851 /* If interface has been removed - break */
7852 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY))
7853 return;
7854
7855 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007856
7857 /*
7858 * Reset MCP command sequence number and MCP mail box
7859 * sequence as we are going to reset the MCP.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007860 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007861 if (global) {
7862 bp->fw_seq = 0;
7863 bp->fw_drv_pulse_wr_seq = 0;
7864 }
7865
7866 /* Ensure "is_leader", MCP command sequence and
7867 * "recovery_state" update values are seen on other
7868 * CPUs.
7869 */
7870 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007871 break;
7872
7873 case BNX2X_RECOVERY_WAIT:
7874 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
7875 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007876 int other_engine = BP_PATH(bp) ? 0 : 1;
7877 u32 other_load_counter =
7878 bnx2x_get_load_cnt(bp, other_engine);
7879 u32 load_counter =
7880 bnx2x_get_load_cnt(bp, BP_PATH(bp));
7881 global = bnx2x_reset_is_global(bp);
7882
7883 /*
7884 * In case of a parity in a global block, let
7885 * the first leader that performs a
7886 * leader_reset() reset the global blocks in
7887 * order to clear global attentions. Otherwise
7888 * the the gates will remain closed for that
7889 * engine.
7890 */
7891 if (load_counter ||
7892 (global && other_load_counter)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007893 /* Wait until all other functions get
7894 * down.
7895 */
7896 schedule_delayed_work(&bp->reset_task,
7897 HZ/10);
7898 return;
7899 } else {
7900 /* If all other functions got down -
7901 * try to bring the chip back to
7902 * normal. In any case it's an exit
7903 * point for a leader.
7904 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007905 if (bnx2x_leader_reset(bp)) {
7906 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007907 return;
7908 }
7909
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007910 /* If we are here, means that the
7911 * leader has succeeded and doesn't
7912 * want to be a leader any more. Try
7913 * to continue as a none-leader.
7914 */
7915 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007916 }
7917 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007918 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007919 /* Try to get a LEADER_LOCK HW lock as
7920 * long as a former leader may have
7921 * been unloaded by the user or
7922 * released a leadership by another
7923 * reason.
7924 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007925 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007926 /* I'm a leader now! Restart a
7927 * switch case.
7928 */
7929 bp->is_leader = 1;
7930 break;
7931 }
7932
7933 schedule_delayed_work(&bp->reset_task,
7934 HZ/10);
7935 return;
7936
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007937 } else {
7938 /*
7939 * If there was a global attention, wait
7940 * for it to be cleared.
7941 */
7942 if (bnx2x_reset_is_global(bp)) {
7943 schedule_delayed_work(
7944 &bp->reset_task, HZ/10);
7945 return;
7946 }
7947
7948 if (bnx2x_nic_load(bp, LOAD_NORMAL))
7949 bnx2x_recovery_failed(bp);
7950 else {
7951 bp->recovery_state =
7952 BNX2X_RECOVERY_DONE;
7953 smp_mb();
7954 }
7955
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007956 return;
7957 }
7958 }
7959 default:
7960 return;
7961 }
7962 }
7963}
7964
7965/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
7966 * scheduled on a general queue in order to prevent a dead lock.
7967 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007968static void bnx2x_reset_task(struct work_struct *work)
7969{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007970 struct bnx2x *bp = container_of(work, struct bnx2x, reset_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007971
7972#ifdef BNX2X_STOP_ON_ERROR
7973 BNX2X_ERR("reset task called but STOP_ON_ERROR defined"
7974 " so reset not done to allow debug dump,\n"
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007975 KERN_ERR " you will need to reboot when done\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007976 return;
7977#endif
7978
7979 rtnl_lock();
7980
7981 if (!netif_running(bp->dev))
7982 goto reset_task_exit;
7983
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007984 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE))
7985 bnx2x_parity_recover(bp);
7986 else {
7987 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
7988 bnx2x_nic_load(bp, LOAD_NORMAL);
7989 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007990
7991reset_task_exit:
7992 rtnl_unlock();
7993}
7994
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007995/* end of nic load/unload */
7996
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007997/*
7998 * Init service functions
7999 */
8000
stephen hemminger8d962862010-10-21 07:50:56 +00008001static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008002{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008003 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
8004 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
8005 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008006}
8007
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008008static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008009{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008010 u32 reg = bnx2x_get_pretend_reg(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008011
8012 /* Flush all outstanding writes */
8013 mmiowb();
8014
8015 /* Pretend to be function 0 */
8016 REG_WR(bp, reg, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008017 REG_RD(bp, reg); /* Flush the GRC transaction (in the chip) */
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008018
8019 /* From now we are in the "like-E1" mode */
8020 bnx2x_int_disable(bp);
8021
8022 /* Flush all outstanding writes */
8023 mmiowb();
8024
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008025 /* Restore the original function */
8026 REG_WR(bp, reg, BP_ABS_FUNC(bp));
8027 REG_RD(bp, reg);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008028}
8029
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008030static inline void bnx2x_undi_int_disable(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008031{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008032 if (CHIP_IS_E1(bp))
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008033 bnx2x_int_disable(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008034 else
8035 bnx2x_undi_int_disable_e1h(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008036}
8037
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008038static void __devinit bnx2x_undi_unload(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008039{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008040 u32 val;
8041
8042 /* Check if there is any driver already loaded */
8043 val = REG_RD(bp, MISC_REG_UNPREPARED);
8044 if (val == 0x1) {
8045 /* Check if it is the UNDI driver
8046 * UNDI driver initializes CID offset for normal bell to 0x7
8047 */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008048 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008049 val = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
8050 if (val == 0x7) {
8051 u32 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008052 /* save our pf_num */
8053 int orig_pf_num = bp->pf_num;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008054 int port;
8055 u32 swap_en, swap_val, value;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008056
Eilon Greensteinb4661732009-01-14 06:43:56 +00008057 /* clear the UNDI indication */
8058 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
8059
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008060 BNX2X_DEV_INFO("UNDI is active! reset device\n");
8061
8062 /* try unload UNDI on port 0 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008063 bp->pf_num = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008064 bp->fw_seq =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008065 (SHMEM_RD(bp, func_mb[bp->pf_num].drv_mb_header) &
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008066 DRV_MSG_SEQ_NUMBER_MASK);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008067 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008068
8069 /* if UNDI is loaded on the other port */
8070 if (reset_code != FW_MSG_CODE_DRV_UNLOAD_COMMON) {
8071
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008072 /* send "DONE" for previous unload */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008073 bnx2x_fw_command(bp,
8074 DRV_MSG_CODE_UNLOAD_DONE, 0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008075
8076 /* unload UNDI on port 1 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008077 bp->pf_num = 1;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008078 bp->fw_seq =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008079 (SHMEM_RD(bp, func_mb[bp->pf_num].drv_mb_header) &
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008080 DRV_MSG_SEQ_NUMBER_MASK);
8081 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008082
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008083 bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008084 }
8085
Eilon Greensteinb4661732009-01-14 06:43:56 +00008086 /* now it's safe to release the lock */
8087 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
8088
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008089 bnx2x_undi_int_disable(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008090 port = BP_PORT(bp);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008091
8092 /* close input traffic and wait for it */
8093 /* Do not rcv packets to BRB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008094 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_DRV_MASK :
8095 NIG_REG_LLH0_BRB1_DRV_MASK), 0x0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008096 /* Do not direct rcv packets that are not for MCP to
8097 * the BRB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008098 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8099 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008100 /* clear AEU */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008101 REG_WR(bp, (port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8102 MISC_REG_AEU_MASK_ATTN_FUNC_0), 0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008103 msleep(10);
8104
8105 /* save NIG port swap info */
8106 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
8107 swap_en = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008108 /* reset device */
8109 REG_WR(bp,
8110 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008111 0xd3ffffff);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008112
8113 value = 0x1400;
8114 if (CHIP_IS_E3(bp)) {
8115 value |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
8116 value |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
8117 }
8118
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008119 REG_WR(bp,
8120 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008121 value);
8122
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008123 /* take the NIG out of reset and restore swap values */
8124 REG_WR(bp,
8125 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
8126 MISC_REGISTERS_RESET_REG_1_RST_NIG);
8127 REG_WR(bp, NIG_REG_PORT_SWAP, swap_val);
8128 REG_WR(bp, NIG_REG_STRAP_OVERRIDE, swap_en);
8129
8130 /* send unload done to the MCP */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008131 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008132
8133 /* restore our func and fw_seq */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008134 bp->pf_num = orig_pf_num;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008135 bp->fw_seq =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008136 (SHMEM_RD(bp, func_mb[bp->pf_num].drv_mb_header) &
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008137 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greensteinb4661732009-01-14 06:43:56 +00008138 } else
8139 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008140 }
8141}
8142
8143static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
8144{
8145 u32 val, val2, val3, val4, id;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07008146 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008147
8148 /* Get the chip revision id and number. */
8149 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
8150 val = REG_RD(bp, MISC_REG_CHIP_NUM);
8151 id = ((val & 0xffff) << 16);
8152 val = REG_RD(bp, MISC_REG_CHIP_REV);
8153 id |= ((val & 0xf) << 12);
8154 val = REG_RD(bp, MISC_REG_CHIP_METAL);
8155 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00008156 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008157 id |= (val & 0xf);
8158 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008159
8160 /* Set doorbell size */
8161 bp->db_size = (1 << BNX2X_DB_SHIFT);
8162
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008163 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008164 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
8165 if ((val & 1) == 0)
8166 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
8167 else
8168 val = (val >> 1) & 1;
8169 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
8170 "2_PORT_MODE");
8171 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
8172 CHIP_2_PORT_MODE;
8173
8174 if (CHIP_MODE_IS_4_PORT(bp))
8175 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
8176 else
8177 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
8178 } else {
8179 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
8180 bp->pfid = bp->pf_num; /* 0..7 */
8181 }
8182
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008183 bp->link_params.chip_id = bp->common.chip_id;
8184 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008185
Eilon Greenstein1c063282009-02-12 08:36:43 +00008186 val = (REG_RD(bp, 0x2874) & 0x55);
8187 if ((bp->common.chip_id & 0x1) ||
8188 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
8189 bp->flags |= ONE_PORT_FLAG;
8190 BNX2X_DEV_INFO("single port device\n");
8191 }
8192
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008193 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
8194 bp->common.flash_size = (NVRAM_1MB_SIZE <<
8195 (val & MCPR_NVM_CFG4_FLASH_SIZE));
8196 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
8197 bp->common.flash_size, bp->common.flash_size);
8198
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008199 bnx2x_init_shmem(bp);
8200
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008201
8202
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008203 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
8204 MISC_REG_GENERIC_CR_1 :
8205 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008206
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008207 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008208 bp->link_params.shmem2_base = bp->common.shmem2_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +00008209 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
8210 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008211
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008212 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008213 BNX2X_DEV_INFO("MCP not active\n");
8214 bp->flags |= NO_MCP_FLAG;
8215 return;
8216 }
8217
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008218 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00008219 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008220
8221 bp->link_params.hw_led_mode = ((bp->common.hw_config &
8222 SHARED_HW_CFG_LED_MODE_MASK) >>
8223 SHARED_HW_CFG_LED_MODE_SHIFT);
8224
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008225 bp->link_params.feature_config_flags = 0;
8226 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
8227 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
8228 bp->link_params.feature_config_flags |=
8229 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
8230 else
8231 bp->link_params.feature_config_flags &=
8232 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
8233
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008234 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
8235 bp->common.bc_ver = val;
8236 BNX2X_DEV_INFO("bc_ver %X\n", val);
8237 if (val < BNX2X_BC_VER) {
8238 /* for now only warn
8239 * later we might need to enforce this */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008240 BNX2X_ERR("This driver needs bc_ver %X but found %X, "
8241 "please upgrade BC\n", BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008242 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008243 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008244 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008245 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
8246
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008247 bp->link_params.feature_config_flags |=
8248 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
8249 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07008250
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +00008251 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
8252 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
8253
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07008254 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +00008255 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008256
8257 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
8258 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
8259 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
8260 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
8261
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008262 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
8263 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008264}
8265
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008266#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
8267#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
8268
8269static void __devinit bnx2x_get_igu_cam_info(struct bnx2x *bp)
8270{
8271 int pfid = BP_FUNC(bp);
8272 int vn = BP_E1HVN(bp);
8273 int igu_sb_id;
8274 u32 val;
8275 u8 fid;
8276
8277 bp->igu_base_sb = 0xff;
8278 bp->igu_sb_cnt = 0;
8279 if (CHIP_INT_MODE_IS_BC(bp)) {
8280 bp->igu_sb_cnt = min_t(u8, FP_SB_MAX_E1x,
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008281 NUM_IGU_SB_REQUIRED(bp->l2_cid_count));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008282
8283 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
8284 FP_SB_MAX_E1x;
8285
8286 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
8287 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
8288
8289 return;
8290 }
8291
8292 /* IGU in normal mode - read CAM */
8293 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
8294 igu_sb_id++) {
8295 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
8296 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
8297 continue;
8298 fid = IGU_FID(val);
8299 if ((fid & IGU_FID_ENCODE_IS_PF)) {
8300 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
8301 continue;
8302 if (IGU_VEC(val) == 0)
8303 /* default status block */
8304 bp->igu_dsb_id = igu_sb_id;
8305 else {
8306 if (bp->igu_base_sb == 0xff)
8307 bp->igu_base_sb = igu_sb_id;
8308 bp->igu_sb_cnt++;
8309 }
8310 }
8311 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008312
8313 /* It's expected that number of CAM entries for this
8314 * functions is equal to the MSI-X table size (which was a
8315 * used during bp->l2_cid_count value calculation.
8316 * We want a harsh warning if these values are different!
8317 */
8318 WARN_ON(bp->igu_sb_cnt != NUM_IGU_SB_REQUIRED(bp->l2_cid_count));
8319
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008320 if (bp->igu_sb_cnt == 0)
8321 BNX2X_ERR("CAM configuration error\n");
8322}
8323
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008324static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
8325 u32 switch_cfg)
8326{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008327 int cfg_size = 0, idx, port = BP_PORT(bp);
8328
8329 /* Aggregation of supported attributes of all external phys */
8330 bp->port.supported[0] = 0;
8331 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008332 switch (bp->link_params.num_phys) {
8333 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008334 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
8335 cfg_size = 1;
8336 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008337 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008338 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
8339 cfg_size = 1;
8340 break;
8341 case 3:
8342 if (bp->link_params.multi_phy_config &
8343 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
8344 bp->port.supported[1] =
8345 bp->link_params.phy[EXT_PHY1].supported;
8346 bp->port.supported[0] =
8347 bp->link_params.phy[EXT_PHY2].supported;
8348 } else {
8349 bp->port.supported[0] =
8350 bp->link_params.phy[EXT_PHY1].supported;
8351 bp->port.supported[1] =
8352 bp->link_params.phy[EXT_PHY2].supported;
8353 }
8354 cfg_size = 2;
8355 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008356 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008357
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008358 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008359 BNX2X_ERR("NVRAM config error. BAD phy config."
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008360 "PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008361 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008362 dev_info.port_hw_config[port].external_phy_config),
8363 SHMEM_RD(bp,
8364 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008365 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008366 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008367
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008368 if (CHIP_IS_E3(bp))
8369 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
8370 else {
8371 switch (switch_cfg) {
8372 case SWITCH_CFG_1G:
8373 bp->port.phy_addr = REG_RD(
8374 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
8375 break;
8376 case SWITCH_CFG_10G:
8377 bp->port.phy_addr = REG_RD(
8378 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
8379 break;
8380 default:
8381 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
8382 bp->port.link_config[0]);
8383 return;
8384 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008385 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008386 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008387 /* mask what we support according to speed_cap_mask per configuration */
8388 for (idx = 0; idx < cfg_size; idx++) {
8389 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008390 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008391 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008392
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008393 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008394 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008395 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008396
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008397 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008398 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008399 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008400
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008401 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008402 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008403 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008404
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008405 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008406 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008407 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008408 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008409
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008410 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008411 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008412 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008413
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008414 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008415 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008416 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008417
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008418 }
8419
8420 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
8421 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008422}
8423
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008424static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008425{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008426 u32 link_config, idx, cfg_size = 0;
8427 bp->port.advertising[0] = 0;
8428 bp->port.advertising[1] = 0;
8429 switch (bp->link_params.num_phys) {
8430 case 1:
8431 case 2:
8432 cfg_size = 1;
8433 break;
8434 case 3:
8435 cfg_size = 2;
8436 break;
8437 }
8438 for (idx = 0; idx < cfg_size; idx++) {
8439 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
8440 link_config = bp->port.link_config[idx];
8441 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008442 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008443 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
8444 bp->link_params.req_line_speed[idx] =
8445 SPEED_AUTO_NEG;
8446 bp->port.advertising[idx] |=
8447 bp->port.supported[idx];
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008448 } else {
8449 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008450 bp->link_params.req_line_speed[idx] =
8451 SPEED_10000;
8452 bp->port.advertising[idx] |=
8453 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008454 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008455 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008456 }
8457 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008458
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008459 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008460 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
8461 bp->link_params.req_line_speed[idx] =
8462 SPEED_10;
8463 bp->port.advertising[idx] |=
8464 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008465 ADVERTISED_TP);
8466 } else {
8467 BNX2X_ERROR("NVRAM config error. "
8468 "Invalid link_config 0x%x"
8469 " speed_cap_mask 0x%x\n",
8470 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008471 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008472 return;
8473 }
8474 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008475
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008476 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008477 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
8478 bp->link_params.req_line_speed[idx] =
8479 SPEED_10;
8480 bp->link_params.req_duplex[idx] =
8481 DUPLEX_HALF;
8482 bp->port.advertising[idx] |=
8483 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008484 ADVERTISED_TP);
8485 } else {
8486 BNX2X_ERROR("NVRAM config error. "
8487 "Invalid link_config 0x%x"
8488 " speed_cap_mask 0x%x\n",
8489 link_config,
8490 bp->link_params.speed_cap_mask[idx]);
8491 return;
8492 }
8493 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008494
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008495 case PORT_FEATURE_LINK_SPEED_100M_FULL:
8496 if (bp->port.supported[idx] &
8497 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008498 bp->link_params.req_line_speed[idx] =
8499 SPEED_100;
8500 bp->port.advertising[idx] |=
8501 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008502 ADVERTISED_TP);
8503 } else {
8504 BNX2X_ERROR("NVRAM config error. "
8505 "Invalid link_config 0x%x"
8506 " speed_cap_mask 0x%x\n",
8507 link_config,
8508 bp->link_params.speed_cap_mask[idx]);
8509 return;
8510 }
8511 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008512
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008513 case PORT_FEATURE_LINK_SPEED_100M_HALF:
8514 if (bp->port.supported[idx] &
8515 SUPPORTED_100baseT_Half) {
8516 bp->link_params.req_line_speed[idx] =
8517 SPEED_100;
8518 bp->link_params.req_duplex[idx] =
8519 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008520 bp->port.advertising[idx] |=
8521 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008522 ADVERTISED_TP);
8523 } else {
8524 BNX2X_ERROR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008525 "Invalid link_config 0x%x"
8526 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008527 link_config,
8528 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008529 return;
8530 }
8531 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008532
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008533 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008534 if (bp->port.supported[idx] &
8535 SUPPORTED_1000baseT_Full) {
8536 bp->link_params.req_line_speed[idx] =
8537 SPEED_1000;
8538 bp->port.advertising[idx] |=
8539 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008540 ADVERTISED_TP);
8541 } else {
8542 BNX2X_ERROR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008543 "Invalid link_config 0x%x"
8544 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008545 link_config,
8546 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008547 return;
8548 }
8549 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008550
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008551 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008552 if (bp->port.supported[idx] &
8553 SUPPORTED_2500baseX_Full) {
8554 bp->link_params.req_line_speed[idx] =
8555 SPEED_2500;
8556 bp->port.advertising[idx] |=
8557 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008558 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008559 } else {
8560 BNX2X_ERROR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008561 "Invalid link_config 0x%x"
8562 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008563 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008564 bp->link_params.speed_cap_mask[idx]);
8565 return;
8566 }
8567 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008568
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008569 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008570 if (bp->port.supported[idx] &
8571 SUPPORTED_10000baseT_Full) {
8572 bp->link_params.req_line_speed[idx] =
8573 SPEED_10000;
8574 bp->port.advertising[idx] |=
8575 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008576 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008577 } else {
8578 BNX2X_ERROR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008579 "Invalid link_config 0x%x"
8580 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008581 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008582 bp->link_params.speed_cap_mask[idx]);
8583 return;
8584 }
8585 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008586
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008587 default:
8588 BNX2X_ERROR("NVRAM config error. "
8589 "BAD link speed link_config 0x%x\n",
8590 link_config);
8591 bp->link_params.req_line_speed[idx] =
8592 SPEED_AUTO_NEG;
8593 bp->port.advertising[idx] =
8594 bp->port.supported[idx];
8595 break;
8596 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008597
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008598 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008599 PORT_FEATURE_FLOW_CONTROL_MASK);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008600 if ((bp->link_params.req_flow_ctrl[idx] ==
8601 BNX2X_FLOW_CTRL_AUTO) &&
8602 !(bp->port.supported[idx] & SUPPORTED_Autoneg)) {
8603 bp->link_params.req_flow_ctrl[idx] =
8604 BNX2X_FLOW_CTRL_NONE;
8605 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008606
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008607 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl"
8608 " 0x%x advertising 0x%x\n",
8609 bp->link_params.req_line_speed[idx],
8610 bp->link_params.req_duplex[idx],
8611 bp->link_params.req_flow_ctrl[idx],
8612 bp->port.advertising[idx]);
8613 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008614}
8615
Michael Chane665bfd2009-10-10 13:46:54 +00008616static void __devinit bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
8617{
8618 mac_hi = cpu_to_be16(mac_hi);
8619 mac_lo = cpu_to_be32(mac_lo);
8620 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
8621 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
8622}
8623
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008624static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008625{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008626 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00008627 u32 config;
Joe Perches6f38ad92010-11-14 17:04:31 +00008628 u32 ext_phy_type, ext_phy_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008629
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008630 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008631 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008632
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008633 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008634 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008635
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008636 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008637 SHMEM_RD(bp,
8638 dev_info.port_hw_config[port].speed_capability_mask);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008639 bp->link_params.speed_cap_mask[1] =
8640 SHMEM_RD(bp,
8641 dev_info.port_hw_config[port].speed_capability_mask2);
8642 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008643 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
8644
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008645 bp->port.link_config[1] =
8646 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008647
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008648 bp->link_params.multi_phy_config =
8649 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00008650 /* If the device is capable of WoL, set the default state according
8651 * to the HW
8652 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008653 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00008654 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
8655 (config & PORT_FEATURE_WOL_ENABLED));
8656
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008657 BNX2X_DEV_INFO("lane_config 0x%08x "
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008658 "speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008659 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008660 bp->link_params.speed_cap_mask[0],
8661 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008662
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008663 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008664 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008665 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008666 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008667
8668 bnx2x_link_settings_requested(bp);
8669
Eilon Greenstein01cd4522009-08-12 08:23:08 +00008670 /*
8671 * If connected directly, work with the internal PHY, otherwise, work
8672 * with the external PHY
8673 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008674 ext_phy_config =
8675 SHMEM_RD(bp,
8676 dev_info.port_hw_config[port].external_phy_config);
8677 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00008678 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008679 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00008680
8681 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
8682 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
8683 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008684 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +00008685
8686 /*
8687 * Check if hw lock is required to access MDC/MDIO bus to the PHY(s)
8688 * In MF mode, it is set to cover self test cases
8689 */
8690 if (IS_MF(bp))
8691 bp->port.need_hw_lock = 1;
8692 else
8693 bp->port.need_hw_lock = bnx2x_hw_lock_required(bp,
8694 bp->common.shmem_base,
8695 bp->common.shmem2_base);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008696}
Eilon Greenstein01cd4522009-08-12 08:23:08 +00008697
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008698#ifdef BCM_CNIC
8699static void __devinit bnx2x_get_cnic_info(struct bnx2x *bp)
8700{
8701 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
8702 drv_lic_key[BP_PORT(bp)].max_iscsi_conn);
8703 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
8704 drv_lic_key[BP_PORT(bp)].max_fcoe_conn);
8705
8706 /* Get the number of maximum allowed iSCSI and FCoE connections */
8707 bp->cnic_eth_dev.max_iscsi_conn =
8708 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
8709 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
8710
8711 bp->cnic_eth_dev.max_fcoe_conn =
8712 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
8713 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
8714
8715 BNX2X_DEV_INFO("max_iscsi_conn 0x%x max_fcoe_conn 0x%x\n",
8716 bp->cnic_eth_dev.max_iscsi_conn,
8717 bp->cnic_eth_dev.max_fcoe_conn);
8718
8719 /* If mamimum allowed number of connections is zero -
8720 * disable the feature.
8721 */
8722 if (!bp->cnic_eth_dev.max_iscsi_conn)
8723 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
8724
8725 if (!bp->cnic_eth_dev.max_fcoe_conn)
8726 bp->flags |= NO_FCOE_FLAG;
8727}
8728#endif
8729
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008730static void __devinit bnx2x_get_mac_hwinfo(struct bnx2x *bp)
8731{
8732 u32 val, val2;
8733 int func = BP_ABS_FUNC(bp);
8734 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008735#ifdef BCM_CNIC
8736 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
8737 u8 *fip_mac = bp->fip_mac;
8738#endif
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008739
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008740 /* Zero primary MAC configuration */
8741 memset(bp->dev->dev_addr, 0, ETH_ALEN);
8742
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008743 if (BP_NOMCP(bp)) {
8744 BNX2X_ERROR("warning: random MAC workaround active\n");
8745 random_ether_addr(bp->dev->dev_addr);
8746 } else if (IS_MF(bp)) {
8747 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
8748 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
8749 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
8750 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
8751 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
8752
8753#ifdef BCM_CNIC
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008754 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
8755 * FCoE MAC then the appropriate feature should be disabled.
8756 */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008757 if (IS_MF_SI(bp)) {
8758 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
8759 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
8760 val2 = MF_CFG_RD(bp, func_ext_config[func].
8761 iscsi_mac_addr_upper);
8762 val = MF_CFG_RD(bp, func_ext_config[func].
8763 iscsi_mac_addr_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008764 bnx2x_set_mac_buf(iscsi_mac, val, val2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008765 BNX2X_DEV_INFO("Read iSCSI MAC: "
8766 BNX2X_MAC_FMT"\n",
8767 BNX2X_MAC_PRN_LIST(iscsi_mac));
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008768 } else
8769 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
8770
8771 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
8772 val2 = MF_CFG_RD(bp, func_ext_config[func].
8773 fcoe_mac_addr_upper);
8774 val = MF_CFG_RD(bp, func_ext_config[func].
8775 fcoe_mac_addr_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008776 bnx2x_set_mac_buf(fip_mac, val, val2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008777 BNX2X_DEV_INFO("Read FCoE L2 MAC to "
8778 BNX2X_MAC_FMT"\n",
8779 BNX2X_MAC_PRN_LIST(fip_mac));
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008780
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008781 } else
8782 bp->flags |= NO_FCOE_FLAG;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008783 }
8784#endif
8785 } else {
8786 /* in SF read MACs from port configuration */
8787 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
8788 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
8789 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
8790
8791#ifdef BCM_CNIC
8792 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
8793 iscsi_mac_upper);
8794 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
8795 iscsi_mac_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008796 bnx2x_set_mac_buf(iscsi_mac, val, val2);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008797#endif
8798 }
8799
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008800 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
8801 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +00008802
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008803#ifdef BCM_CNIC
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008804 /* Set the FCoE MAC in modes other then MF_SI */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008805 if (!CHIP_IS_E1x(bp)) {
8806 if (IS_MF_SD(bp))
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008807 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
8808 else if (!IS_MF(bp))
8809 memcpy(fip_mac, iscsi_mac, ETH_ALEN);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008810 }
Dmitry Kravkov426b9242011-05-04 23:49:53 +00008811
8812 /* Disable iSCSI if MAC configuration is
8813 * invalid.
8814 */
8815 if (!is_valid_ether_addr(iscsi_mac)) {
8816 bp->flags |= NO_ISCSI_FLAG;
8817 memset(iscsi_mac, 0, ETH_ALEN);
8818 }
8819
8820 /* Disable FCoE if MAC configuration is
8821 * invalid.
8822 */
8823 if (!is_valid_ether_addr(fip_mac)) {
8824 bp->flags |= NO_FCOE_FLAG;
8825 memset(bp->fip_mac, 0, ETH_ALEN);
8826 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008827#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008828
8829 if (!is_valid_ether_addr(bp->dev->dev_addr))
8830 dev_err(&bp->pdev->dev,
8831 "bad Ethernet MAC address configuration: "
8832 BNX2X_MAC_FMT", change it manually before bringing up "
8833 "the appropriate network interface\n",
8834 BNX2X_MAC_PRN_LIST(bp->dev->dev_addr));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008835}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008836
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008837static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
8838{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008839 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -07008840 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008841 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008842 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008843
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008844 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008845
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008846 if (CHIP_IS_E1x(bp)) {
8847 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008848
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008849 bp->igu_dsb_id = DEF_SB_IGU_ID;
8850 bp->igu_base_sb = 0;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008851 bp->igu_sb_cnt = min_t(u8, FP_SB_MAX_E1x,
8852 NUM_IGU_SB_REQUIRED(bp->l2_cid_count));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008853 } else {
8854 bp->common.int_block = INT_BLOCK_IGU;
8855 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008856
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008857 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008858 int tout = 5000;
8859
8860 BNX2X_DEV_INFO("FORCING Normal Mode\n");
8861
8862 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
8863 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
8864 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
8865
8866 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
8867 tout--;
8868 usleep_range(1000, 1000);
8869 }
8870
8871 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
8872 dev_err(&bp->pdev->dev,
8873 "FORCING Normal Mode failed!!!\n");
8874 return -EPERM;
8875 }
8876 }
8877
8878 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
8879 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008880 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
8881 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008882 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008883
8884 bnx2x_get_igu_cam_info(bp);
8885
8886 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008887
8888 /*
8889 * set base FW non-default (fast path) status block id, this value is
8890 * used to initialize the fw_sb_id saved on the fp/queue structure to
8891 * determine the id used by the FW.
8892 */
8893 if (CHIP_IS_E1x(bp))
8894 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
8895 else /*
8896 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
8897 * the same queue are indicated on the same IGU SB). So we prefer
8898 * FW and IGU SBs to be the same value.
8899 */
8900 bp->base_fw_ndsb = bp->igu_base_sb;
8901
8902 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
8903 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
8904 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008905
8906 /*
8907 * Initialize MF configuration
8908 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008909
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00008910 bp->mf_ov = 0;
8911 bp->mf_mode = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008912 vn = BP_E1HVN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008913
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008914 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008915 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
8916 bp->common.shmem2_base, SHMEM2_RD(bp, size),
8917 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
8918
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008919 if (SHMEM2_HAS(bp, mf_cfg_addr))
8920 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
8921 else
8922 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008923 offsetof(struct shmem_region, func_mb) +
8924 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008925 /*
8926 * get mf configuration:
Lucas De Marchi25985ed2011-03-30 22:57:33 -03008927 * 1. existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008928 * 2. MAC address must be legal (check only upper bytes)
8929 * for Switch-Independent mode;
8930 * OVLAN must be legal for Switch-Dependent mode
8931 * 3. SF_MODE configures specific MF mode
8932 */
8933 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
8934 /* get mf configuration */
8935 val = SHMEM_RD(bp,
8936 dev_info.shared_feature_config.config);
8937 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008938
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008939 switch (val) {
8940 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
8941 val = MF_CFG_RD(bp, func_mf_config[func].
8942 mac_upper);
8943 /* check for legal mac (upper bytes)*/
8944 if (val != 0xffff) {
8945 bp->mf_mode = MULTI_FUNCTION_SI;
8946 bp->mf_config[vn] = MF_CFG_RD(bp,
8947 func_mf_config[func].config);
8948 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008949 BNX2X_DEV_INFO("illegal MAC address "
8950 "for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008951 break;
8952 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
8953 /* get OV configuration */
8954 val = MF_CFG_RD(bp,
8955 func_mf_config[FUNC_0].e1hov_tag);
8956 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
8957
8958 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
8959 bp->mf_mode = MULTI_FUNCTION_SD;
8960 bp->mf_config[vn] = MF_CFG_RD(bp,
8961 func_mf_config[func].config);
8962 } else
8963 DP(NETIF_MSG_PROBE, "illegal OV for "
8964 "SD\n");
8965 break;
8966 default:
8967 /* Unknown configuration: reset mf_config */
8968 bp->mf_config[vn] = 0;
Lucas De Marchi25985ed2011-03-30 22:57:33 -03008969 DP(NETIF_MSG_PROBE, "Unknown MF mode 0x%x\n",
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008970 val);
8971 }
8972 }
8973
Eilon Greenstein2691d512009-08-12 08:22:08 +00008974 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00008975 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +00008976
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008977 switch (bp->mf_mode) {
8978 case MULTI_FUNCTION_SD:
8979 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
8980 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +00008981 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00008982 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008983 bp->path_has_ovlan = true;
8984
8985 BNX2X_DEV_INFO("MF OV for func %d is %d "
8986 "(0x%04x)\n", func, bp->mf_ov,
8987 bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +00008988 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008989 dev_err(&bp->pdev->dev,
8990 "No valid MF OV for func %d, "
8991 "aborting\n", func);
8992 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008993 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008994 break;
8995 case MULTI_FUNCTION_SI:
8996 BNX2X_DEV_INFO("func %d is in MF "
8997 "switch-independent mode\n", func);
8998 break;
8999 default:
9000 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009001 dev_err(&bp->pdev->dev,
9002 "VN %d is in a single function mode, "
9003 "aborting\n", vn);
9004 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +00009005 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009006 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009007 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009008
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009009 /* check if other port on the path needs ovlan:
9010 * Since MF configuration is shared between ports
9011 * Possible mixed modes are only
9012 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
9013 */
9014 if (CHIP_MODE_IS_4_PORT(bp) &&
9015 !bp->path_has_ovlan &&
9016 !IS_MF(bp) &&
9017 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
9018 u8 other_port = !BP_PORT(bp);
9019 u8 other_func = BP_PATH(bp) + 2*other_port;
9020 val = MF_CFG_RD(bp,
9021 func_mf_config[other_func].e1hov_tag);
9022 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
9023 bp->path_has_ovlan = true;
9024 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009025 }
9026
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009027 /* adjust igu_sb_cnt to MF for E1x */
9028 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009029 bp->igu_sb_cnt /= E1HVN_MAX;
9030
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009031 /* port info */
9032 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009033
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009034 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009035 bp->fw_seq =
9036 (SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
9037 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009038 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
9039 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009040
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009041 /* Get MAC addresses */
9042 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009043
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009044#ifdef BCM_CNIC
9045 bnx2x_get_cnic_info(bp);
9046#endif
9047
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009048 /* Get current FW pulse sequence */
9049 if (!BP_NOMCP(bp)) {
9050 int mb_idx = BP_FW_MB_IDX(bp);
9051
9052 bp->fw_drv_pulse_wr_seq =
9053 (SHMEM_RD(bp, func_mb[mb_idx].drv_pulse_mb) &
9054 DRV_PULSE_SEQ_MASK);
9055 BNX2X_DEV_INFO("drv_pulse 0x%x\n", bp->fw_drv_pulse_wr_seq);
9056 }
9057
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009058 return rc;
9059}
9060
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00009061static void __devinit bnx2x_read_fwinfo(struct bnx2x *bp)
9062{
9063 int cnt, i, block_end, rodi;
9064 char vpd_data[BNX2X_VPD_LEN+1];
9065 char str_id_reg[VENDOR_ID_LEN+1];
9066 char str_id_cap[VENDOR_ID_LEN+1];
9067 u8 len;
9068
9069 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_data);
9070 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
9071
9072 if (cnt < BNX2X_VPD_LEN)
9073 goto out_not_found;
9074
9075 i = pci_vpd_find_tag(vpd_data, 0, BNX2X_VPD_LEN,
9076 PCI_VPD_LRDT_RO_DATA);
9077 if (i < 0)
9078 goto out_not_found;
9079
9080
9081 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
9082 pci_vpd_lrdt_size(&vpd_data[i]);
9083
9084 i += PCI_VPD_LRDT_TAG_SIZE;
9085
9086 if (block_end > BNX2X_VPD_LEN)
9087 goto out_not_found;
9088
9089 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
9090 PCI_VPD_RO_KEYWORD_MFR_ID);
9091 if (rodi < 0)
9092 goto out_not_found;
9093
9094 len = pci_vpd_info_field_size(&vpd_data[rodi]);
9095
9096 if (len != VENDOR_ID_LEN)
9097 goto out_not_found;
9098
9099 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
9100
9101 /* vendor specific info */
9102 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
9103 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
9104 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
9105 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
9106
9107 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
9108 PCI_VPD_RO_KEYWORD_VENDOR0);
9109 if (rodi >= 0) {
9110 len = pci_vpd_info_field_size(&vpd_data[rodi]);
9111
9112 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
9113
9114 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
9115 memcpy(bp->fw_ver, &vpd_data[rodi], len);
9116 bp->fw_ver[len] = ' ';
9117 }
9118 }
9119 return;
9120 }
9121out_not_found:
9122 return;
9123}
9124
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009125static void __devinit bnx2x_set_modes_bitmap(struct bnx2x *bp)
9126{
9127 u32 flags = 0;
9128
9129 if (CHIP_REV_IS_FPGA(bp))
9130 SET_FLAGS(flags, MODE_FPGA);
9131 else if (CHIP_REV_IS_EMUL(bp))
9132 SET_FLAGS(flags, MODE_EMUL);
9133 else
9134 SET_FLAGS(flags, MODE_ASIC);
9135
9136 if (CHIP_MODE_IS_4_PORT(bp))
9137 SET_FLAGS(flags, MODE_PORT4);
9138 else
9139 SET_FLAGS(flags, MODE_PORT2);
9140
9141 if (CHIP_IS_E2(bp))
9142 SET_FLAGS(flags, MODE_E2);
9143 else if (CHIP_IS_E3(bp)) {
9144 SET_FLAGS(flags, MODE_E3);
9145 if (CHIP_REV(bp) == CHIP_REV_Ax)
9146 SET_FLAGS(flags, MODE_E3_A0);
9147 else {/*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
9148 SET_FLAGS(flags, MODE_E3_B0);
9149 SET_FLAGS(flags, MODE_COS_BC);
9150 }
9151 }
9152
9153 if (IS_MF(bp)) {
9154 SET_FLAGS(flags, MODE_MF);
9155 switch (bp->mf_mode) {
9156 case MULTI_FUNCTION_SD:
9157 SET_FLAGS(flags, MODE_MF_SD);
9158 break;
9159 case MULTI_FUNCTION_SI:
9160 SET_FLAGS(flags, MODE_MF_SI);
9161 break;
9162 }
9163 } else
9164 SET_FLAGS(flags, MODE_SF);
9165
9166#if defined(__LITTLE_ENDIAN)
9167 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
9168#else /*(__BIG_ENDIAN)*/
9169 SET_FLAGS(flags, MODE_BIG_ENDIAN);
9170#endif
9171 INIT_MODE_FLAGS(bp) = flags;
9172}
9173
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009174static int __devinit bnx2x_init_bp(struct bnx2x *bp)
9175{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009176 int func;
Eilon Greenstein87942b42009-02-12 08:36:49 +00009177 int timer_interval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009178 int rc;
9179
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009180 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07009181 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -07009182 spin_lock_init(&bp->stats_lock);
Michael Chan993ac7b2009-10-10 13:46:56 +00009183#ifdef BCM_CNIC
9184 mutex_init(&bp->cnic_mutex);
9185#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009186
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08009187 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009188 INIT_DELAYED_WORK(&bp->reset_task, bnx2x_reset_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009189
9190 rc = bnx2x_get_hwinfo(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009191 if (rc)
9192 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009193
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009194 bnx2x_set_modes_bitmap(bp);
9195
9196 rc = bnx2x_alloc_mem_bp(bp);
9197 if (rc)
9198 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009199
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00009200 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009201
9202 func = BP_FUNC(bp);
9203
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009204 /* need to reset chip if undi was active */
9205 if (!BP_NOMCP(bp))
9206 bnx2x_undi_unload(bp);
9207
9208 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009209 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009210
9211 if (BP_NOMCP(bp) && (func == 0))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009212 dev_err(&bp->pdev->dev, "MCP disabled, "
9213 "must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009214
Eilon Greenstein555f6c72009-02-12 08:36:11 +00009215 bp->multi_mode = multi_mode;
Eilon Greenstein555f6c72009-02-12 08:36:11 +00009216
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009217 /* Set TPA flags */
9218 if (disable_tpa) {
9219 bp->flags &= ~TPA_ENABLE_FLAG;
9220 bp->dev->features &= ~NETIF_F_LRO;
9221 } else {
9222 bp->flags |= TPA_ENABLE_FLAG;
9223 bp->dev->features |= NETIF_F_LRO;
9224 }
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00009225 bp->disable_tpa = disable_tpa;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009226
Eilon Greensteina18f5122009-08-12 08:23:26 +00009227 if (CHIP_IS_E1(bp))
9228 bp->dropless_fc = 0;
9229 else
9230 bp->dropless_fc = dropless_fc;
9231
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00009232 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009233
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009234 bp->tx_ring_size = MAX_TX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009235
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00009236 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009237 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
9238 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009239
Eilon Greenstein87942b42009-02-12 08:36:49 +00009240 timer_interval = (CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ);
9241 bp->current_interval = (poll ? poll : timer_interval);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009242
9243 init_timer(&bp->timer);
9244 bp->timer.expires = jiffies + bp->current_interval;
9245 bp->timer.data = (unsigned long) bp;
9246 bp->timer.function = bnx2x_timer;
9247
Shmulik Ravid785b9b12010-12-30 06:27:03 +00009248 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00009249 bnx2x_dcbx_init_params(bp);
9250
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009251#ifdef BCM_CNIC
9252 if (CHIP_IS_E1x(bp))
9253 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
9254 else
9255 bp->cnic_base_cl_id = FP_SB_MAX_E2;
9256#endif
9257
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009258 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009259}
9260
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009261
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00009262/****************************************************************************
9263* General service functions
9264****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009265
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009266/*
9267 * net_device service functions
9268 */
9269
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009270/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009271static int bnx2x_open(struct net_device *dev)
9272{
9273 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009274 bool global = false;
9275 int other_engine = BP_PATH(bp) ? 0 : 1;
9276 u32 other_load_counter, load_counter;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009277
Eilon Greenstein6eccabb2009-01-22 03:37:48 +00009278 netif_carrier_off(dev);
9279
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009280 bnx2x_set_power_state(bp, PCI_D0);
9281
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009282 other_load_counter = bnx2x_get_load_cnt(bp, other_engine);
9283 load_counter = bnx2x_get_load_cnt(bp, BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009284
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009285 /*
9286 * If parity had happen during the unload, then attentions
9287 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
9288 * want the first function loaded on the current engine to
9289 * complete the recovery.
9290 */
9291 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
9292 bnx2x_chk_parity_attn(bp, &global, true))
9293 do {
9294 /*
9295 * If there are attentions and they are in a global
9296 * blocks, set the GLOBAL_RESET bit regardless whether
9297 * it will be this function that will complete the
9298 * recovery or not.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009299 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009300 if (global)
9301 bnx2x_set_reset_global(bp);
9302
9303 /*
9304 * Only the first function on the current engine should
9305 * try to recover in open. In case of attentions in
9306 * global blocks only the first in the chip should try
9307 * to recover.
9308 */
9309 if ((!load_counter &&
9310 (!global || !other_load_counter)) &&
9311 bnx2x_trylock_leader_lock(bp) &&
9312 !bnx2x_leader_reset(bp)) {
9313 netdev_info(bp->dev, "Recovered in open\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009314 break;
9315 }
9316
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009317 /* recovery has failed... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009318 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009319 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009320
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009321 netdev_err(bp->dev, "Recovery flow hasn't been properly"
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009322 " completed yet. Try again later. If u still see this"
9323 " message after a few retries then power cycle is"
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009324 " required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009325
9326 return -EAGAIN;
9327 } while (0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009328
9329 bp->recovery_state = BNX2X_RECOVERY_DONE;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009330 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009331}
9332
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009333/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009334static int bnx2x_close(struct net_device *dev)
9335{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009336 struct bnx2x *bp = netdev_priv(dev);
9337
9338 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009339 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009340
9341 /* Power off */
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +00009342 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009343
9344 return 0;
9345}
9346
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009347static inline int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
9348 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009349{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009350 int mc_count = netdev_mc_count(bp->dev);
9351 struct bnx2x_mcast_list_elem *mc_mac =
9352 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009353 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009354
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009355 if (!mc_mac)
9356 return -ENOMEM;
9357
9358 INIT_LIST_HEAD(&p->mcast_list);
9359
9360 netdev_for_each_mc_addr(ha, bp->dev) {
9361 mc_mac->mac = bnx2x_mc_addr(ha);
9362 list_add_tail(&mc_mac->link, &p->mcast_list);
9363 mc_mac++;
9364 }
9365
9366 p->mcast_list_len = mc_count;
9367
9368 return 0;
9369}
9370
9371static inline void bnx2x_free_mcast_macs_list(
9372 struct bnx2x_mcast_ramrod_params *p)
9373{
9374 struct bnx2x_mcast_list_elem *mc_mac =
9375 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
9376 link);
9377
9378 WARN_ON(!mc_mac);
9379 kfree(mc_mac);
9380}
9381
9382/**
9383 * bnx2x_set_uc_list - configure a new unicast MACs list.
9384 *
9385 * @bp: driver handle
9386 *
9387 * We will use zero (0) as a MAC type for these MACs.
9388 */
9389static inline int bnx2x_set_uc_list(struct bnx2x *bp)
9390{
9391 int rc;
9392 struct net_device *dev = bp->dev;
9393 struct netdev_hw_addr *ha;
9394 struct bnx2x_vlan_mac_obj *mac_obj = &bp->fp->mac_obj;
9395 unsigned long ramrod_flags = 0;
9396
9397 /* First schedule a cleanup up of old configuration */
9398 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
9399 if (rc < 0) {
9400 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
9401 return rc;
9402 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009403
9404 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009405 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
9406 BNX2X_UC_LIST_MAC, &ramrod_flags);
9407 if (rc < 0) {
9408 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
9409 rc);
9410 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009411 }
9412 }
9413
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009414 /* Execute the pending commands */
9415 __set_bit(RAMROD_CONT, &ramrod_flags);
9416 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
9417 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009418}
9419
9420static inline int bnx2x_set_mc_list(struct bnx2x *bp)
9421{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009422 struct net_device *dev = bp->dev;
9423 struct bnx2x_mcast_ramrod_params rparam = {0};
9424 int rc = 0;
9425
9426 rparam.mcast_obj = &bp->mcast_obj;
9427
9428 /* first, clear all configured multicast MACs */
9429 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
9430 if (rc < 0) {
9431 BNX2X_ERR("Failed to clear multicast "
9432 "configuration: %d\n", rc);
9433 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009434 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009435
9436 /* then, configure a new MACs list */
9437 if (netdev_mc_count(dev)) {
9438 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
9439 if (rc) {
9440 BNX2X_ERR("Failed to create multicast MACs "
9441 "list: %d\n", rc);
9442 return rc;
9443 }
9444
9445 /* Now add the new MACs */
9446 rc = bnx2x_config_mcast(bp, &rparam,
9447 BNX2X_MCAST_CMD_ADD);
9448 if (rc < 0)
9449 BNX2X_ERR("Failed to set a new multicast "
9450 "configuration: %d\n", rc);
9451
9452 bnx2x_free_mcast_macs_list(&rparam);
9453 }
9454
9455 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009456}
9457
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009458
9459/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00009460void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009461{
9462 struct bnx2x *bp = netdev_priv(dev);
9463 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009464
9465 if (bp->state != BNX2X_STATE_OPEN) {
9466 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
9467 return;
9468 }
9469
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009470 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009471
9472 if (dev->flags & IFF_PROMISC)
9473 rx_mode = BNX2X_RX_MODE_PROMISC;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009474 else if ((dev->flags & IFF_ALLMULTI) ||
9475 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
9476 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009477 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009478 else {
9479 /* some multicasts */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009480 if (bnx2x_set_mc_list(bp) < 0)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009481 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009482
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009483 if (bnx2x_set_uc_list(bp) < 0)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009484 rx_mode = BNX2X_RX_MODE_PROMISC;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009485 }
9486
9487 bp->rx_mode = rx_mode;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009488
9489 /* Schedule the rx_mode command */
9490 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
9491 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
9492 return;
9493 }
9494
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009495 bnx2x_set_storm_rx_mode(bp);
9496}
9497
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009498/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009499static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
9500 int devad, u16 addr)
9501{
9502 struct bnx2x *bp = netdev_priv(netdev);
9503 u16 value;
9504 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009505
9506 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
9507 prtad, devad, addr);
9508
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009509 /* The HW expects different devad if CL22 is used */
9510 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
9511
9512 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00009513 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009514 bnx2x_release_phy_lock(bp);
9515 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
9516
9517 if (!rc)
9518 rc = value;
9519 return rc;
9520}
9521
9522/* called with rtnl_lock */
9523static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
9524 u16 addr, u16 value)
9525{
9526 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009527 int rc;
9528
9529 DP(NETIF_MSG_LINK, "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x,"
9530 " value 0x%x\n", prtad, devad, addr, value);
9531
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009532 /* The HW expects different devad if CL22 is used */
9533 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
9534
9535 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00009536 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009537 bnx2x_release_phy_lock(bp);
9538 return rc;
9539}
9540
9541/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009542static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
9543{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009544 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009545 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009546
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009547 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
9548 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009549
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009550 if (!netif_running(dev))
9551 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009552
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009553 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009554}
9555
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00009556#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009557static void poll_bnx2x(struct net_device *dev)
9558{
9559 struct bnx2x *bp = netdev_priv(dev);
9560
9561 disable_irq(bp->pdev->irq);
9562 bnx2x_interrupt(bp->pdev->irq, dev);
9563 enable_irq(bp->pdev->irq);
9564}
9565#endif
9566
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08009567static const struct net_device_ops bnx2x_netdev_ops = {
9568 .ndo_open = bnx2x_open,
9569 .ndo_stop = bnx2x_close,
9570 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +00009571 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009572 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08009573 .ndo_set_mac_address = bnx2x_change_mac_addr,
9574 .ndo_validate_addr = eth_validate_addr,
9575 .ndo_do_ioctl = bnx2x_ioctl,
9576 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +00009577 .ndo_fix_features = bnx2x_fix_features,
9578 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08009579 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00009580#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08009581 .ndo_poll_controller = poll_bnx2x,
9582#endif
9583};
9584
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009585static inline int bnx2x_set_coherency_mask(struct bnx2x *bp)
9586{
9587 struct device *dev = &bp->pdev->dev;
9588
9589 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
9590 bp->flags |= USING_DAC_FLAG;
9591 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
9592 dev_err(dev, "dma_set_coherent_mask failed, "
9593 "aborting\n");
9594 return -EIO;
9595 }
9596 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
9597 dev_err(dev, "System does not support DMA, aborting\n");
9598 return -EIO;
9599 }
9600
9601 return 0;
9602}
9603
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009604static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009605 struct net_device *dev,
9606 unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009607{
9608 struct bnx2x *bp;
9609 int rc;
9610
9611 SET_NETDEV_DEV(dev, &pdev->dev);
9612 bp = netdev_priv(dev);
9613
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009614 bp->dev = dev;
9615 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009616 bp->flags = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009617 bp->pf_num = PCI_FUNC(pdev->devfn);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009618
9619 rc = pci_enable_device(pdev);
9620 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009621 dev_err(&bp->pdev->dev,
9622 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009623 goto err_out;
9624 }
9625
9626 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009627 dev_err(&bp->pdev->dev,
9628 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009629 rc = -ENODEV;
9630 goto err_out_disable;
9631 }
9632
9633 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009634 dev_err(&bp->pdev->dev, "Cannot find second PCI device"
9635 " base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009636 rc = -ENODEV;
9637 goto err_out_disable;
9638 }
9639
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009640 if (atomic_read(&pdev->enable_cnt) == 1) {
9641 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
9642 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009643 dev_err(&bp->pdev->dev,
9644 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009645 goto err_out_disable;
9646 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009647
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009648 pci_set_master(pdev);
9649 pci_save_state(pdev);
9650 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009651
9652 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
9653 if (bp->pm_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009654 dev_err(&bp->pdev->dev,
9655 "Cannot find power management capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009656 rc = -EIO;
9657 goto err_out_release;
9658 }
9659
9660 bp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
9661 if (bp->pcie_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009662 dev_err(&bp->pdev->dev,
9663 "Cannot find PCI Express capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009664 rc = -EIO;
9665 goto err_out_release;
9666 }
9667
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009668 rc = bnx2x_set_coherency_mask(bp);
9669 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009670 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009671
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009672 dev->mem_start = pci_resource_start(pdev, 0);
9673 dev->base_addr = dev->mem_start;
9674 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009675
9676 dev->irq = pdev->irq;
9677
Arjan van de Ven275f1652008-10-20 21:42:39 -07009678 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009679 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009680 dev_err(&bp->pdev->dev,
9681 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009682 rc = -ENOMEM;
9683 goto err_out_release;
9684 }
9685
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009686 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009687 min_t(u64, BNX2X_DB_SIZE(bp),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009688 pci_resource_len(pdev, 2)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009689 if (!bp->doorbells) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009690 dev_err(&bp->pdev->dev,
9691 "Cannot map doorbell space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009692 rc = -ENOMEM;
9693 goto err_out_unmap;
9694 }
9695
9696 bnx2x_set_power_state(bp, PCI_D0);
9697
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009698 /* clean indirect addresses */
9699 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
9700 PCICFG_VENDOR_ID_OFFSET);
9701 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0 + BP_PORT(bp)*16, 0);
9702 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0 + BP_PORT(bp)*16, 0);
9703 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0 + BP_PORT(bp)*16, 0);
9704 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0 + BP_PORT(bp)*16, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009705
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009706 /**
9707 * Enable internal target-read (in case we are probed after PF FLR).
9708 * Must be done prior to any BAR read access
9709 */
9710 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
9711
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009712 /* Reset the load counter */
9713 bnx2x_clear_load_cnt(bp);
9714
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009715 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009716
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08009717 dev->netdev_ops = &bnx2x_netdev_ops;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00009718 bnx2x_set_ethtool_ops(dev);
Michał Mirosław66371c42011-04-12 09:38:23 +00009719
9720 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
9721 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
9722 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_HW_VLAN_TX;
9723
9724 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
9725 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
9726
9727 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_RX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009728 if (bp->flags & USING_DAC_FLAG)
9729 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009730
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +00009731 /* Add Loopback capability to the device */
9732 dev->hw_features |= NETIF_F_LOOPBACK;
9733
Shmulik Ravid98507672011-02-28 12:19:55 -08009734#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +00009735 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
9736#endif
9737
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009738 /* get_port_hwinfo() will set prtad and mmds properly */
9739 bp->mdio.prtad = MDIO_PRTAD_NONE;
9740 bp->mdio.mmds = 0;
9741 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
9742 bp->mdio.dev = dev;
9743 bp->mdio.mdio_read = bnx2x_mdio_read;
9744 bp->mdio.mdio_write = bnx2x_mdio_write;
9745
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009746 return 0;
9747
9748err_out_unmap:
9749 if (bp->regview) {
9750 iounmap(bp->regview);
9751 bp->regview = NULL;
9752 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009753 if (bp->doorbells) {
9754 iounmap(bp->doorbells);
9755 bp->doorbells = NULL;
9756 }
9757
9758err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009759 if (atomic_read(&pdev->enable_cnt) == 1)
9760 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009761
9762err_out_disable:
9763 pci_disable_device(pdev);
9764 pci_set_drvdata(pdev, NULL);
9765
9766err_out:
9767 return rc;
9768}
9769
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009770static void __devinit bnx2x_get_pcie_width_speed(struct bnx2x *bp,
9771 int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -08009772{
9773 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
9774
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009775 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
9776
9777 /* return value of 1=2.5GHz 2=5GHz */
9778 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -08009779}
9780
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00009781static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009782{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009783 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009784 struct bnx2x_fw_file_hdr *fw_hdr;
9785 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009786 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009787 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009788 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009789 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009790
9791 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr))
9792 return -EINVAL;
9793
9794 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
9795 sections = (struct bnx2x_fw_file_section *)fw_hdr;
9796
9797 /* Make sure none of the offsets and sizes make us read beyond
9798 * the end of the firmware data */
9799 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
9800 offset = be32_to_cpu(sections[i].offset);
9801 len = be32_to_cpu(sections[i].len);
9802 if (offset + len > firmware->size) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009803 dev_err(&bp->pdev->dev,
9804 "Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009805 return -EINVAL;
9806 }
9807 }
9808
9809 /* Likewise for the init_ops offsets */
9810 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
9811 ops_offsets = (u16 *)(firmware->data + offset);
9812 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
9813
9814 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
9815 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009816 dev_err(&bp->pdev->dev,
9817 "Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009818 return -EINVAL;
9819 }
9820 }
9821
9822 /* Check FW version */
9823 offset = be32_to_cpu(fw_hdr->fw_version.offset);
9824 fw_ver = firmware->data + offset;
9825 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
9826 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
9827 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
9828 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009829 dev_err(&bp->pdev->dev,
9830 "Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009831 fw_ver[0], fw_ver[1], fw_ver[2],
9832 fw_ver[3], BCM_5710_FW_MAJOR_VERSION,
9833 BCM_5710_FW_MINOR_VERSION,
9834 BCM_5710_FW_REVISION_VERSION,
9835 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009836 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009837 }
9838
9839 return 0;
9840}
9841
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009842static inline void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009843{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009844 const __be32 *source = (const __be32 *)_source;
9845 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009846 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009847
9848 for (i = 0; i < n/4; i++)
9849 target[i] = be32_to_cpu(source[i]);
9850}
9851
9852/*
9853 Ops array is stored in the following format:
9854 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
9855 */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009856static inline void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009857{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009858 const __be32 *source = (const __be32 *)_source;
9859 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009860 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009861
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009862 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009863 tmp = be32_to_cpu(source[j]);
9864 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009865 target[i].offset = tmp & 0xffffff;
9866 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009867 }
9868}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009869
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009870/**
9871 * IRO array is stored in the following format:
9872 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
9873 */
9874static inline void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
9875{
9876 const __be32 *source = (const __be32 *)_source;
9877 struct iro *target = (struct iro *)_target;
9878 u32 i, j, tmp;
9879
9880 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
9881 target[i].base = be32_to_cpu(source[j]);
9882 j++;
9883 tmp = be32_to_cpu(source[j]);
9884 target[i].m1 = (tmp >> 16) & 0xffff;
9885 target[i].m2 = tmp & 0xffff;
9886 j++;
9887 tmp = be32_to_cpu(source[j]);
9888 target[i].m3 = (tmp >> 16) & 0xffff;
9889 target[i].size = tmp & 0xffff;
9890 j++;
9891 }
9892}
9893
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009894static inline void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009895{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009896 const __be16 *source = (const __be16 *)_source;
9897 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009898 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009899
9900 for (i = 0; i < n/2; i++)
9901 target[i] = be16_to_cpu(source[i]);
9902}
9903
Joe Perches7995c642010-02-17 15:01:52 +00009904#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
9905do { \
9906 u32 len = be32_to_cpu(fw_hdr->arr.len); \
9907 bp->arr = kmalloc(len, GFP_KERNEL); \
9908 if (!bp->arr) { \
9909 pr_err("Failed to allocate %d bytes for "#arr"\n", len); \
9910 goto lbl; \
9911 } \
9912 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
9913 (u8 *)bp->arr, len); \
9914} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009915
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00009916int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009917{
Ben Hutchings45229b42009-11-07 11:53:39 +00009918 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009919 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +00009920 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009921
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009922 if (CHIP_IS_E1(bp))
Ben Hutchings45229b42009-11-07 11:53:39 +00009923 fw_file_name = FW_FILE_NAME_E1;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009924 else if (CHIP_IS_E1H(bp))
Ben Hutchings45229b42009-11-07 11:53:39 +00009925 fw_file_name = FW_FILE_NAME_E1H;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009926 else if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009927 fw_file_name = FW_FILE_NAME_E2;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009928 else {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00009929 BNX2X_ERR("Unsupported chip revision\n");
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009930 return -EINVAL;
9931 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009932
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00009933 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009934
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00009935 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009936 if (rc) {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00009937 BNX2X_ERR("Can't load firmware file %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009938 goto request_firmware_exit;
9939 }
9940
9941 rc = bnx2x_check_firmware(bp);
9942 if (rc) {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00009943 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009944 goto request_firmware_exit;
9945 }
9946
9947 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
9948
9949 /* Initialize the pointers to the init arrays */
9950 /* Blob */
9951 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
9952
9953 /* Opcodes */
9954 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
9955
9956 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009957 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
9958 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009959
9960 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +00009961 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
9962 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
9963 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
9964 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
9965 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
9966 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
9967 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
9968 be32_to_cpu(fw_hdr->usem_pram_data.offset);
9969 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
9970 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
9971 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
9972 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
9973 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
9974 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
9975 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
9976 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009977 /* IRO */
9978 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009979
9980 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009981
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009982iro_alloc_err:
9983 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009984init_offsets_alloc_err:
9985 kfree(bp->init_ops);
9986init_ops_alloc_err:
9987 kfree(bp->init_data);
9988request_firmware_exit:
9989 release_firmware(bp->firmware);
9990
9991 return rc;
9992}
9993
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009994static void bnx2x_release_firmware(struct bnx2x *bp)
9995{
9996 kfree(bp->init_ops_offsets);
9997 kfree(bp->init_ops);
9998 kfree(bp->init_data);
9999 release_firmware(bp->firmware);
10000}
10001
10002
10003static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
10004 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
10005 .init_hw_cmn = bnx2x_init_hw_common,
10006 .init_hw_port = bnx2x_init_hw_port,
10007 .init_hw_func = bnx2x_init_hw_func,
10008
10009 .reset_hw_cmn = bnx2x_reset_common,
10010 .reset_hw_port = bnx2x_reset_port,
10011 .reset_hw_func = bnx2x_reset_func,
10012
10013 .gunzip_init = bnx2x_gunzip_init,
10014 .gunzip_end = bnx2x_gunzip_end,
10015
10016 .init_fw = bnx2x_init_firmware,
10017 .release_fw = bnx2x_release_firmware,
10018};
10019
10020void bnx2x__init_func_obj(struct bnx2x *bp)
10021{
10022 /* Prepare DMAE related driver resources */
10023 bnx2x_setup_dmae(bp);
10024
10025 bnx2x_init_func_obj(bp, &bp->func_obj,
10026 bnx2x_sp(bp, func_rdata),
10027 bnx2x_sp_mapping(bp, func_rdata),
10028 &bnx2x_func_sp_drv);
10029}
10030
10031/* must be called after sriov-enable */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010032static inline int bnx2x_set_qm_cid_count(struct bnx2x *bp, int l2_cid_count)
10033{
10034 int cid_count = L2_FP_COUNT(l2_cid_count);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010035
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010036#ifdef BCM_CNIC
10037 cid_count += CNIC_CID_MAX;
10038#endif
10039 return roundup(cid_count, QM_CID_ROUND);
10040}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010041
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010042/**
10043 * bnx2x_pci_msix_table_size - get the size of the MSI-X table.
10044 *
10045 * @dev: pci device
10046 *
10047 */
10048static inline int bnx2x_pci_msix_table_size(struct pci_dev *pdev)
10049{
10050 int pos;
10051 u16 control;
10052
10053 pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
10054 if (!pos)
10055 return 0;
10056
10057 pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
10058 return (control & PCI_MSIX_FLAGS_QSIZE) + 1;
10059}
10060
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010061static int __devinit bnx2x_init_one(struct pci_dev *pdev,
10062 const struct pci_device_id *ent)
10063{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010064 struct net_device *dev = NULL;
10065 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010066 int pcie_width, pcie_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010067 int rc, cid_count;
10068
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010069 switch (ent->driver_data) {
10070 case BCM57710:
10071 case BCM57711:
10072 case BCM57711E:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010073 case BCM57712:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010074 case BCM57712_MF:
10075 case BCM57800:
10076 case BCM57800_MF:
10077 case BCM57810:
10078 case BCM57810_MF:
10079 case BCM57840:
10080 case BCM57840_MF:
10081 /* The size requested for the MSI-X table corresponds to the
10082 * actual amount of avaliable IGU/HC status blocks. It includes
10083 * the default SB vector but we want cid_count to contain the
10084 * amount of only non-default SBs, that's what '-1' stands for.
10085 */
10086 cid_count = bnx2x_pci_msix_table_size(pdev) - 1;
10087
10088 /* do not allow initial cid_count grow above 16
10089 * since Special CIDs starts from this number
10090 * use old FP_SB_MAX_E1x define for this matter
10091 */
10092 cid_count = min_t(int, FP_SB_MAX_E1x, cid_count);
10093
10094 WARN_ON(!cid_count);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010095 break;
10096
10097 default:
10098 pr_err("Unknown board_type (%ld), aborting\n",
10099 ent->driver_data);
Vasiliy Kulikov870634b2010-11-14 10:08:34 +000010100 return -ENODEV;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010101 }
10102
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010103 cid_count += FCOE_CONTEXT_USE;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010104
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010105 /* dev zeroed in init_etherdev */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010106 dev = alloc_etherdev_mq(sizeof(*bp), cid_count);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010107 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010108 dev_err(&pdev->dev, "Cannot allocate net device\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010109 return -ENOMEM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010110 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010111
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010112 /* We don't need a Tx queue for a CNIC and an OOO Rx-only ring,
10113 * so update a cid_count after a netdev allocation.
10114 */
10115 cid_count += CNIC_CONTEXT_USE;
10116
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010117 bp = netdev_priv(dev);
Joe Perches7995c642010-02-17 15:01:52 +000010118 bp->msg_enable = debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010119
Eilon Greensteindf4770de2009-08-12 08:23:28 +000010120 pci_set_drvdata(pdev, dev);
10121
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010122 bp->l2_cid_count = cid_count;
10123
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010124 rc = bnx2x_init_dev(pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010125 if (rc < 0) {
10126 free_netdev(dev);
10127 return rc;
10128 }
10129
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010130 BNX2X_DEV_INFO("cid_count=%d\n", cid_count);
10131
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010132 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000010133 if (rc)
10134 goto init_one_exit;
10135
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010136 /* calc qm_cid_count */
10137 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp, cid_count);
10138
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010139#ifdef BCM_CNIC
10140 /* disable FCOE L2 queue for E1x*/
10141 if (CHIP_IS_E1x(bp))
10142 bp->flags |= NO_FCOE_FLAG;
10143
10144#endif
10145
Lucas De Marchi25985ed2011-03-30 22:57:33 -030010146 /* Configure interrupt mode: try to enable MSI-X/MSI if
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010147 * needed, set bp->num_queues appropriately.
10148 */
10149 bnx2x_set_int_mode(bp);
10150
10151 /* Add all NAPI objects */
10152 bnx2x_add_all_napi(bp);
10153
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080010154 rc = register_netdev(dev);
10155 if (rc) {
10156 dev_err(&pdev->dev, "Cannot register net device\n");
10157 goto init_one_exit;
10158 }
10159
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010160#ifdef BCM_CNIC
10161 if (!NO_FCOE(bp)) {
10162 /* Add storage MAC address */
10163 rtnl_lock();
10164 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
10165 rtnl_unlock();
10166 }
10167#endif
10168
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010169 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010170
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010171 netdev_info(dev, "%s (%c%d) PCI-E x%d %s found at mem %lx,"
10172 " IRQ %d, ", board_info[ent->driver_data].name,
10173 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010174 pcie_width,
10175 ((!CHIP_IS_E2(bp) && pcie_speed == 2) ||
10176 (CHIP_IS_E2(bp) && pcie_speed == 1)) ?
10177 "5GHz (Gen2)" : "2.5GHz",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010178 dev->base_addr, bp->pdev->irq);
10179 pr_cont("node addr %pM\n", dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000010180
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010181 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010182
10183init_one_exit:
10184 if (bp->regview)
10185 iounmap(bp->regview);
10186
10187 if (bp->doorbells)
10188 iounmap(bp->doorbells);
10189
10190 free_netdev(dev);
10191
10192 if (atomic_read(&pdev->enable_cnt) == 1)
10193 pci_release_regions(pdev);
10194
10195 pci_disable_device(pdev);
10196 pci_set_drvdata(pdev, NULL);
10197
10198 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010199}
10200
10201static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
10202{
10203 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080010204 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010205
Eliezer Tamir228241e2008-02-28 11:56:57 -080010206 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010207 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080010208 return;
10209 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080010210 bp = netdev_priv(dev);
10211
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010212#ifdef BCM_CNIC
10213 /* Delete storage MAC address */
10214 if (!NO_FCOE(bp)) {
10215 rtnl_lock();
10216 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
10217 rtnl_unlock();
10218 }
10219#endif
10220
Shmulik Ravid98507672011-02-28 12:19:55 -080010221#ifdef BCM_DCBNL
10222 /* Delete app tlvs from dcbnl */
10223 bnx2x_dcbnl_update_applist(bp, true);
10224#endif
10225
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010226 unregister_netdev(dev);
10227
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010228 /* Delete all NAPI objects */
10229 bnx2x_del_all_napi(bp);
10230
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000010231 /* Power on: we can't let PCI layer write to us while we are in D3 */
10232 bnx2x_set_power_state(bp, PCI_D0);
10233
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010234 /* Disable MSI/MSI-X */
10235 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010236
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000010237 /* Power off */
10238 bnx2x_set_power_state(bp, PCI_D3hot);
10239
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010240 /* Make sure RESET task is not scheduled before continuing */
10241 cancel_delayed_work_sync(&bp->reset_task);
10242
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010243 if (bp->regview)
10244 iounmap(bp->regview);
10245
10246 if (bp->doorbells)
10247 iounmap(bp->doorbells);
10248
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010249 bnx2x_free_mem_bp(bp);
10250
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010251 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010252
10253 if (atomic_read(&pdev->enable_cnt) == 1)
10254 pci_release_regions(pdev);
10255
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010256 pci_disable_device(pdev);
10257 pci_set_drvdata(pdev, NULL);
10258}
10259
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010260static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
10261{
10262 int i;
10263
10264 bp->state = BNX2X_STATE_ERROR;
10265
10266 bp->rx_mode = BNX2X_RX_MODE_NONE;
10267
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010268#ifdef BCM_CNIC
10269 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
10270#endif
10271 /* Stop Tx */
10272 bnx2x_tx_disable(bp);
10273
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010274 bnx2x_netif_stop(bp, 0);
10275
10276 del_timer_sync(&bp->timer);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010277
10278 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010279
10280 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010281 bnx2x_free_irq(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010282
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010283 /* Free SKBs, SGEs, TPA pool and driver internals */
10284 bnx2x_free_skbs(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010285
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010286 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010287 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010288
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010289 bnx2x_free_mem(bp);
10290
10291 bp->state = BNX2X_STATE_CLOSED;
10292
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010293 netif_carrier_off(bp->dev);
10294
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010295 return 0;
10296}
10297
10298static void bnx2x_eeh_recover(struct bnx2x *bp)
10299{
10300 u32 val;
10301
10302 mutex_init(&bp->port.phy_mutex);
10303
10304 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
10305 bp->link_params.shmem_base = bp->common.shmem_base;
10306 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
10307
10308 if (!bp->common.shmem_base ||
10309 (bp->common.shmem_base < 0xA0000) ||
10310 (bp->common.shmem_base >= 0xC0000)) {
10311 BNX2X_DEV_INFO("MCP not active\n");
10312 bp->flags |= NO_MCP_FLAG;
10313 return;
10314 }
10315
10316 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
10317 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
10318 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
10319 BNX2X_ERR("BAD MCP validity signature\n");
10320
10321 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010322 bp->fw_seq =
10323 (SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
10324 DRV_MSG_SEQ_NUMBER_MASK);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010325 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
10326 }
10327}
10328
Wendy Xiong493adb12008-06-23 20:36:22 -070010329/**
10330 * bnx2x_io_error_detected - called when PCI error is detected
10331 * @pdev: Pointer to PCI device
10332 * @state: The current pci connection state
10333 *
10334 * This function is called after a PCI bus error affecting
10335 * this device has been detected.
10336 */
10337static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
10338 pci_channel_state_t state)
10339{
10340 struct net_device *dev = pci_get_drvdata(pdev);
10341 struct bnx2x *bp = netdev_priv(dev);
10342
10343 rtnl_lock();
10344
10345 netif_device_detach(dev);
10346
Dean Nelson07ce50e2009-07-31 09:13:25 +000010347 if (state == pci_channel_io_perm_failure) {
10348 rtnl_unlock();
10349 return PCI_ERS_RESULT_DISCONNECT;
10350 }
10351
Wendy Xiong493adb12008-06-23 20:36:22 -070010352 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010353 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070010354
10355 pci_disable_device(pdev);
10356
10357 rtnl_unlock();
10358
10359 /* Request a slot reset */
10360 return PCI_ERS_RESULT_NEED_RESET;
10361}
10362
10363/**
10364 * bnx2x_io_slot_reset - called after the PCI bus has been reset
10365 * @pdev: Pointer to PCI device
10366 *
10367 * Restart the card from scratch, as if from a cold-boot.
10368 */
10369static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
10370{
10371 struct net_device *dev = pci_get_drvdata(pdev);
10372 struct bnx2x *bp = netdev_priv(dev);
10373
10374 rtnl_lock();
10375
10376 if (pci_enable_device(pdev)) {
10377 dev_err(&pdev->dev,
10378 "Cannot re-enable PCI device after reset\n");
10379 rtnl_unlock();
10380 return PCI_ERS_RESULT_DISCONNECT;
10381 }
10382
10383 pci_set_master(pdev);
10384 pci_restore_state(pdev);
10385
10386 if (netif_running(dev))
10387 bnx2x_set_power_state(bp, PCI_D0);
10388
10389 rtnl_unlock();
10390
10391 return PCI_ERS_RESULT_RECOVERED;
10392}
10393
10394/**
10395 * bnx2x_io_resume - called when traffic can start flowing again
10396 * @pdev: Pointer to PCI device
10397 *
10398 * This callback is called when the error recovery driver tells us that
10399 * its OK to resume normal operation.
10400 */
10401static void bnx2x_io_resume(struct pci_dev *pdev)
10402{
10403 struct net_device *dev = pci_get_drvdata(pdev);
10404 struct bnx2x *bp = netdev_priv(dev);
10405
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010406 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010407 printk(KERN_ERR "Handling parity error recovery. "
10408 "Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010409 return;
10410 }
10411
Wendy Xiong493adb12008-06-23 20:36:22 -070010412 rtnl_lock();
10413
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010414 bnx2x_eeh_recover(bp);
10415
Wendy Xiong493adb12008-06-23 20:36:22 -070010416 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010417 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070010418
10419 netif_device_attach(dev);
10420
10421 rtnl_unlock();
10422}
10423
10424static struct pci_error_handlers bnx2x_err_handler = {
10425 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000010426 .slot_reset = bnx2x_io_slot_reset,
10427 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070010428};
10429
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010430static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070010431 .name = DRV_MODULE_NAME,
10432 .id_table = bnx2x_pci_tbl,
10433 .probe = bnx2x_init_one,
10434 .remove = __devexit_p(bnx2x_remove_one),
10435 .suspend = bnx2x_suspend,
10436 .resume = bnx2x_resume,
10437 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010438};
10439
10440static int __init bnx2x_init(void)
10441{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000010442 int ret;
10443
Joe Perches7995c642010-02-17 15:01:52 +000010444 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000010445
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010446 bnx2x_wq = create_singlethread_workqueue("bnx2x");
10447 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000010448 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010449 return -ENOMEM;
10450 }
10451
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000010452 ret = pci_register_driver(&bnx2x_pci_driver);
10453 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000010454 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000010455 destroy_workqueue(bnx2x_wq);
10456 }
10457 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010458}
10459
10460static void __exit bnx2x_cleanup(void)
10461{
10462 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010463
10464 destroy_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010465}
10466
10467module_init(bnx2x_init);
10468module_exit(bnx2x_cleanup);
10469
Michael Chan993ac7b2009-10-10 13:46:56 +000010470#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010471/**
10472 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
10473 *
10474 * @bp: driver handle
10475 * @set: set or clear the CAM entry
10476 *
10477 * This function will wait until the ramdord completion returns.
10478 * Return 0 if success, -ENODEV if ramrod doesn't return.
10479 */
10480static inline int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
10481{
10482 unsigned long ramrod_flags = 0;
10483
10484 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
10485 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
10486 &bp->iscsi_l2_mac_obj, true,
10487 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
10488}
Michael Chan993ac7b2009-10-10 13:46:56 +000010489
10490/* count denotes the number of new completions we have seen */
10491static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
10492{
10493 struct eth_spe *spe;
10494
10495#ifdef BNX2X_STOP_ON_ERROR
10496 if (unlikely(bp->panic))
10497 return;
10498#endif
10499
10500 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010501 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000010502 bp->cnic_spq_pending -= count;
10503
Michael Chan993ac7b2009-10-10 13:46:56 +000010504
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010505 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
10506 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
10507 & SPE_HDR_CONN_TYPE) >>
10508 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010509 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
10510 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010511
10512 /* Set validation for iSCSI L2 client before sending SETUP
10513 * ramrod
10514 */
10515 if (type == ETH_CONNECTION_TYPE) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010516 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010517 bnx2x_set_ctx_validation(bp, &bp->context.
10518 vcxt[BNX2X_ISCSI_ETH_CID].eth,
10519 BNX2X_ISCSI_ETH_CID);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010520 }
10521
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010522 /*
10523 * There may be not more than 8 L2, not more than 8 L5 SPEs
10524 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010525 * COMMON ramrods is not more than the EQ and SPQ can
10526 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010527 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010528 if (type == ETH_CONNECTION_TYPE) {
10529 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010530 break;
10531 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010532 atomic_dec(&bp->cq_spq_left);
10533 } else if (type == NONE_CONNECTION_TYPE) {
10534 if (!atomic_read(&bp->eq_spq_left))
10535 break;
10536 else
10537 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010538 } else if ((type == ISCSI_CONNECTION_TYPE) ||
10539 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010540 if (bp->cnic_spq_pending >=
10541 bp->cnic_eth_dev.max_kwqe_pending)
10542 break;
10543 else
10544 bp->cnic_spq_pending++;
10545 } else {
10546 BNX2X_ERR("Unknown SPE type: %d\n", type);
10547 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000010548 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010549 }
Michael Chan993ac7b2009-10-10 13:46:56 +000010550
10551 spe = bnx2x_sp_get_next(bp);
10552 *spe = *bp->cnic_kwq_cons;
10553
Michael Chan993ac7b2009-10-10 13:46:56 +000010554 DP(NETIF_MSG_TIMER, "pending on SPQ %d, on KWQ %d count %d\n",
10555 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
10556
10557 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
10558 bp->cnic_kwq_cons = bp->cnic_kwq;
10559 else
10560 bp->cnic_kwq_cons++;
10561 }
10562 bnx2x_sp_prod_update(bp);
10563 spin_unlock_bh(&bp->spq_lock);
10564}
10565
10566static int bnx2x_cnic_sp_queue(struct net_device *dev,
10567 struct kwqe_16 *kwqes[], u32 count)
10568{
10569 struct bnx2x *bp = netdev_priv(dev);
10570 int i;
10571
10572#ifdef BNX2X_STOP_ON_ERROR
10573 if (unlikely(bp->panic))
10574 return -EIO;
10575#endif
10576
10577 spin_lock_bh(&bp->spq_lock);
10578
10579 for (i = 0; i < count; i++) {
10580 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
10581
10582 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
10583 break;
10584
10585 *bp->cnic_kwq_prod = *spe;
10586
10587 bp->cnic_kwq_pending++;
10588
10589 DP(NETIF_MSG_TIMER, "L5 SPQE %x %x %x:%x pos %d\n",
10590 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010591 spe->data.update_data_addr.hi,
10592 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000010593 bp->cnic_kwq_pending);
10594
10595 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
10596 bp->cnic_kwq_prod = bp->cnic_kwq;
10597 else
10598 bp->cnic_kwq_prod++;
10599 }
10600
10601 spin_unlock_bh(&bp->spq_lock);
10602
10603 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
10604 bnx2x_cnic_sp_post(bp, 0);
10605
10606 return i;
10607}
10608
10609static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
10610{
10611 struct cnic_ops *c_ops;
10612 int rc = 0;
10613
10614 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000010615 c_ops = rcu_dereference_protected(bp->cnic_ops,
10616 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000010617 if (c_ops)
10618 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
10619 mutex_unlock(&bp->cnic_mutex);
10620
10621 return rc;
10622}
10623
10624static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
10625{
10626 struct cnic_ops *c_ops;
10627 int rc = 0;
10628
10629 rcu_read_lock();
10630 c_ops = rcu_dereference(bp->cnic_ops);
10631 if (c_ops)
10632 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
10633 rcu_read_unlock();
10634
10635 return rc;
10636}
10637
10638/*
10639 * for commands that have no data
10640 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000010641int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000010642{
10643 struct cnic_ctl_info ctl = {0};
10644
10645 ctl.cmd = cmd;
10646
10647 return bnx2x_cnic_ctl_send(bp, &ctl);
10648}
10649
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010650static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000010651{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010652 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000010653
10654 /* first we tell CNIC and only then we count this as a completion */
10655 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
10656 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010657 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000010658
10659 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010660 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000010661}
10662
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010663
10664/* Called with netif_addr_lock_bh() taken.
10665 * Sets an rx_mode config for an iSCSI ETH client.
10666 * Doesn't block.
10667 * Completion should be checked outside.
10668 */
10669static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
10670{
10671 unsigned long accept_flags = 0, ramrod_flags = 0;
10672 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
10673 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
10674
10675 if (start) {
10676 /* Start accepting on iSCSI L2 ring. Accept all multicasts
10677 * because it's the only way for UIO Queue to accept
10678 * multicasts (in non-promiscuous mode only one Queue per
10679 * function will receive multicast packets (leading in our
10680 * case).
10681 */
10682 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
10683 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
10684 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
10685 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
10686
10687 /* Clear STOP_PENDING bit if START is requested */
10688 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
10689
10690 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
10691 } else
10692 /* Clear START_PENDING bit if STOP is requested */
10693 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
10694
10695 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
10696 set_bit(sched_state, &bp->sp_state);
10697 else {
10698 __set_bit(RAMROD_RX, &ramrod_flags);
10699 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
10700 ramrod_flags);
10701 }
10702}
10703
10704
Michael Chan993ac7b2009-10-10 13:46:56 +000010705static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
10706{
10707 struct bnx2x *bp = netdev_priv(dev);
10708 int rc = 0;
10709
10710 switch (ctl->cmd) {
10711 case DRV_CTL_CTXTBL_WR_CMD: {
10712 u32 index = ctl->data.io.offset;
10713 dma_addr_t addr = ctl->data.io.dma_addr;
10714
10715 bnx2x_ilt_wr(bp, index, addr);
10716 break;
10717 }
10718
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010719 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
10720 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000010721
10722 bnx2x_cnic_sp_post(bp, count);
10723 break;
10724 }
10725
10726 /* rtnl_lock is held. */
10727 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010728 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
10729 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000010730
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010731 /* Configure the iSCSI classification object */
10732 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
10733 cp->iscsi_l2_client_id,
10734 cp->iscsi_l2_cid, BP_FUNC(bp),
10735 bnx2x_sp(bp, mac_rdata),
10736 bnx2x_sp_mapping(bp, mac_rdata),
10737 BNX2X_FILTER_MAC_PENDING,
10738 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
10739 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010740
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010741 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010742 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
10743 if (rc)
10744 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010745
10746 mmiowb();
10747 barrier();
10748
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010749 /* Start accepting on iSCSI L2 ring */
10750
10751 netif_addr_lock_bh(dev);
10752 bnx2x_set_iscsi_eth_rx_mode(bp, true);
10753 netif_addr_unlock_bh(dev);
10754
10755 /* bits to wait on */
10756 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
10757 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
10758
10759 if (!bnx2x_wait_sp_comp(bp, sp_bits))
10760 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010761
Michael Chan993ac7b2009-10-10 13:46:56 +000010762 break;
10763 }
10764
10765 /* rtnl_lock is held. */
10766 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010767 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000010768
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010769 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010770 netif_addr_lock_bh(dev);
10771 bnx2x_set_iscsi_eth_rx_mode(bp, false);
10772 netif_addr_unlock_bh(dev);
10773
10774 /* bits to wait on */
10775 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
10776 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
10777
10778 if (!bnx2x_wait_sp_comp(bp, sp_bits))
10779 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010780
10781 mmiowb();
10782 barrier();
10783
10784 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010785 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
10786 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000010787 break;
10788 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010789 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
10790 int count = ctl->data.credit.credit_count;
10791
10792 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010793 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010794 smp_mb__after_atomic_inc();
10795 break;
10796 }
Michael Chan993ac7b2009-10-10 13:46:56 +000010797
10798 default:
10799 BNX2X_ERR("unknown command %x\n", ctl->cmd);
10800 rc = -EINVAL;
10801 }
10802
10803 return rc;
10804}
10805
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000010806void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000010807{
10808 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
10809
10810 if (bp->flags & USING_MSIX_FLAG) {
10811 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
10812 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
10813 cp->irq_arr[0].vector = bp->msix_table[1].vector;
10814 } else {
10815 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
10816 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
10817 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010818 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010819 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
10820 else
10821 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
10822
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010823 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
10824 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000010825 cp->irq_arr[1].status_blk = bp->def_status_blk;
10826 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010827 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000010828
10829 cp->num_irq = 2;
10830}
10831
10832static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
10833 void *data)
10834{
10835 struct bnx2x *bp = netdev_priv(dev);
10836 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
10837
10838 if (ops == NULL)
10839 return -EINVAL;
10840
Michael Chan993ac7b2009-10-10 13:46:56 +000010841 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
10842 if (!bp->cnic_kwq)
10843 return -ENOMEM;
10844
10845 bp->cnic_kwq_cons = bp->cnic_kwq;
10846 bp->cnic_kwq_prod = bp->cnic_kwq;
10847 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
10848
10849 bp->cnic_spq_pending = 0;
10850 bp->cnic_kwq_pending = 0;
10851
10852 bp->cnic_data = data;
10853
10854 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010855 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010856 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000010857
Michael Chan993ac7b2009-10-10 13:46:56 +000010858 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010859
Michael Chan993ac7b2009-10-10 13:46:56 +000010860 rcu_assign_pointer(bp->cnic_ops, ops);
10861
10862 return 0;
10863}
10864
10865static int bnx2x_unregister_cnic(struct net_device *dev)
10866{
10867 struct bnx2x *bp = netdev_priv(dev);
10868 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
10869
10870 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000010871 cp->drv_state = 0;
10872 rcu_assign_pointer(bp->cnic_ops, NULL);
10873 mutex_unlock(&bp->cnic_mutex);
10874 synchronize_rcu();
10875 kfree(bp->cnic_kwq);
10876 bp->cnic_kwq = NULL;
10877
10878 return 0;
10879}
10880
10881struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
10882{
10883 struct bnx2x *bp = netdev_priv(dev);
10884 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
10885
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010886 /* If both iSCSI and FCoE are disabled - return NULL in
10887 * order to indicate CNIC that it should not try to work
10888 * with this device.
10889 */
10890 if (NO_ISCSI(bp) && NO_FCOE(bp))
10891 return NULL;
10892
Michael Chan993ac7b2009-10-10 13:46:56 +000010893 cp->drv_owner = THIS_MODULE;
10894 cp->chip_id = CHIP_ID(bp);
10895 cp->pdev = bp->pdev;
10896 cp->io_base = bp->regview;
10897 cp->io_base2 = bp->doorbells;
10898 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010899 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010900 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
10901 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000010902 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010903 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000010904 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
10905 cp->drv_ctl = bnx2x_drv_ctl;
10906 cp->drv_register_cnic = bnx2x_register_cnic;
10907 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010908 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010909 cp->iscsi_l2_client_id =
10910 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010911 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID;
Michael Chan993ac7b2009-10-10 13:46:56 +000010912
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010913 if (NO_ISCSI_OOO(bp))
10914 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
10915
10916 if (NO_ISCSI(bp))
10917 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
10918
10919 if (NO_FCOE(bp))
10920 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
10921
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010922 DP(BNX2X_MSG_SP, "page_size %d, tbl_offset %d, tbl_lines %d, "
10923 "starting cid %d\n",
10924 cp->ctx_blk_size,
10925 cp->ctx_tbl_offset,
10926 cp->ctx_tbl_len,
10927 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000010928 return cp;
10929}
10930EXPORT_SYMBOL(bnx2x_cnic_probe);
10931
10932#endif /* BCM_CNIC */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010933